blob: f3b005c0a766b847b48efde05db8a4d35be55d50 [file] [log] [blame]
Shawn Guo7d740f82011-09-06 13:53:26 +08001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Shawn Guo8888f652014-06-15 20:36:50 +080013#include <dt-bindings/clock/imx6qdl-clock.h>
Lucas Stach07134a32014-03-05 14:25:50 +010014#include <dt-bindings/interrupt-controller/arm-gic.h>
15
Shawn Guo36dffd82013-04-07 10:49:34 +080016#include "skeleton.dtsi"
Shawn Guo7d740f82011-09-06 13:53:26 +080017
18/ {
19 aliases {
Marek Vasut22970072014-02-28 12:58:41 +010020 ethernet0 = &fec;
Lothar Waßmann5f8fbc22013-12-12 14:27:57 +010021 can0 = &can1;
22 can1 = &can2;
Shawn Guo5230f8f2012-08-05 14:01:28 +080023 gpio0 = &gpio1;
24 gpio1 = &gpio2;
25 gpio2 = &gpio3;
26 gpio3 = &gpio4;
27 gpio4 = &gpio5;
28 gpio5 = &gpio6;
29 gpio6 = &gpio7;
Sascha Hauer80fa0582013-06-25 15:51:57 +020030 i2c0 = &i2c1;
31 i2c1 = &i2c2;
32 i2c2 = &i2c3;
Sascha Hauerfb06d652014-01-16 13:44:20 +010033 mmc0 = &usdhc1;
34 mmc1 = &usdhc2;
35 mmc2 = &usdhc3;
36 mmc3 = &usdhc4;
Sascha Hauer80fa0582013-06-25 15:51:57 +020037 serial0 = &uart1;
38 serial1 = &uart2;
39 serial2 = &uart3;
40 serial3 = &uart4;
41 serial4 = &uart5;
42 spi0 = &ecspi1;
43 spi1 = &ecspi2;
44 spi2 = &ecspi3;
45 spi3 = &ecspi4;
Peter Chen8189c512013-12-20 15:52:05 +080046 usbphy0 = &usbphy1;
47 usbphy1 = &usbphy2;
Shawn Guo7d740f82011-09-06 13:53:26 +080048 };
49
Shawn Guo7d740f82011-09-06 13:53:26 +080050 intc: interrupt-controller@00a01000 {
51 compatible = "arm,cortex-a9-gic";
52 #interrupt-cells = <3>;
Shawn Guo7d740f82011-09-06 13:53:26 +080053 interrupt-controller;
54 reg = <0x00a01000 0x1000>,
55 <0x00a00100 0x100>;
Marc Zyngierb923ff62015-02-23 17:45:18 +000056 interrupt-parent = <&intc>;
Shawn Guo7d740f82011-09-06 13:53:26 +080057 };
58
59 clocks {
60 #address-cells = <1>;
61 #size-cells = <0>;
62
63 ckil {
64 compatible = "fsl,imx-ckil", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080065 #clock-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +080066 clock-frequency = <32768>;
67 };
68
69 ckih1 {
70 compatible = "fsl,imx-ckih1", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080071 #clock-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +080072 clock-frequency = <0>;
73 };
74
75 osc {
76 compatible = "fsl,imx-osc", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080077 #clock-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +080078 clock-frequency = <24000000>;
79 };
80 };
81
82 soc {
83 #address-cells = <1>;
84 #size-cells = <1>;
85 compatible = "simple-bus";
Marc Zyngierb923ff62015-02-23 17:45:18 +000086 interrupt-parent = <&gpc>;
Shawn Guo7d740f82011-09-06 13:53:26 +080087 ranges;
88
Shawn Guof30fb032013-02-25 21:56:56 +080089 dma_apbh: dma-apbh@00110000 {
Huang Shijiee5d0f9f2012-06-06 21:22:57 -040090 compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
91 reg = <0x00110000 0x2000>;
Troy Kisky275c08b2013-11-14 14:02:13 -070092 interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>,
93 <0 13 IRQ_TYPE_LEVEL_HIGH>,
94 <0 13 IRQ_TYPE_LEVEL_HIGH>,
95 <0 13 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guof30fb032013-02-25 21:56:56 +080096 interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
97 #dma-cells = <1>;
98 dma-channels = <4>;
Shawn Guo8888f652014-06-15 20:36:50 +080099 clocks = <&clks IMX6QDL_CLK_APBH_DMA>;
Huang Shijiee5d0f9f2012-06-06 21:22:57 -0400100 };
101
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800102 gpmi: gpmi-nand@00112000 {
Shawn Guo0e87e042012-08-22 21:36:28 +0800103 compatible = "fsl,imx6q-gpmi-nand";
104 #address-cells = <1>;
105 #size-cells = <1>;
106 reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
107 reg-names = "gpmi-nand", "bch";
Troy Kisky275c08b2013-11-14 14:02:13 -0700108 interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoc7aa12a2013-07-16 17:13:00 +0800109 interrupt-names = "bch";
Shawn Guo8888f652014-06-15 20:36:50 +0800110 clocks = <&clks IMX6QDL_CLK_GPMI_IO>,
111 <&clks IMX6QDL_CLK_GPMI_APB>,
112 <&clks IMX6QDL_CLK_GPMI_BCH>,
113 <&clks IMX6QDL_CLK_GPMI_BCH_APB>,
114 <&clks IMX6QDL_CLK_PER1_BCH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800115 clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
116 "gpmi_bch_apb", "per1_bch";
Shawn Guof30fb032013-02-25 21:56:56 +0800117 dmas = <&dma_apbh 0>;
118 dma-names = "rx-tx";
Shawn Guo0e87e042012-08-22 21:36:28 +0800119 status = "disabled";
Huang Shijiecf922fa2012-07-01 23:38:46 -0400120 };
121
Lucas Stachac4af822015-04-01 11:26:54 +0200122 hdmi: hdmi@0120000 {
123 #address-cells = <1>;
124 #size-cells = <0>;
125 reg = <0x00120000 0x9000>;
126 interrupts = <0 115 0x04>;
127 gpr = <&gpr>;
128 clocks = <&clks IMX6QDL_CLK_HDMI_IAHB>,
129 <&clks IMX6QDL_CLK_HDMI_ISFR>;
130 clock-names = "iahb", "isfr";
131 status = "disabled";
132
133 port@0 {
134 reg = <0>;
135
136 hdmi_mux_0: endpoint {
137 remote-endpoint = <&ipu1_di0_hdmi>;
138 };
139 };
140
141 port@1 {
142 reg = <1>;
143
144 hdmi_mux_1: endpoint {
145 remote-endpoint = <&ipu1_di1_hdmi>;
146 };
147 };
148 };
149
Shawn Guo7d740f82011-09-06 13:53:26 +0800150 timer@00a00600 {
Marc Zyngier58458e02012-01-10 19:44:19 +0000151 compatible = "arm,cortex-a9-twd-timer";
152 reg = <0x00a00600 0x20>;
153 interrupts = <1 13 0xf01>;
Marc Zyngierb923ff62015-02-23 17:45:18 +0000154 interrupt-parent = <&intc>;
Shawn Guo8888f652014-06-15 20:36:50 +0800155 clocks = <&clks IMX6QDL_CLK_TWD>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800156 };
157
158 L2: l2-cache@00a02000 {
159 compatible = "arm,pl310-cache";
160 reg = <0x00a02000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700161 interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800162 cache-unified;
163 cache-level = <2>;
Dirk Behme5a5ca562013-04-26 10:13:55 +0200164 arm,tag-latency = <4 2 3>;
165 arm,data-latency = <4 2 3>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800166 };
167
Sean Cross3a572912013-09-26 10:51:09 +0800168 pcie: pcie@0x01000000 {
169 compatible = "fsl,imx6q-pcie", "snps,dw-pcie";
Lucas Stachfcd17302014-08-07 19:39:41 +0200170 reg = <0x01ffc000 0x04000>,
171 <0x01f00000 0x80000>;
172 reg-names = "dbi", "config";
Sean Cross3a572912013-09-26 10:51:09 +0800173 #address-cells = <3>;
174 #size-cells = <2>;
175 device_type = "pci";
176 ranges = <0x00000800 0 0x01f00000 0x01f00000 0 0x00080000 /* configuration space */
177 0x81000000 0 0 0x01f80000 0 0x00010000 /* downstream I/O */
178 0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; /* non-prefetchable memory */
179 num-lanes = <1>;
Lucas Stach92a7eb72014-04-30 13:58:15 +0800180 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
181 interrupt-names = "msi";
Lucas Stach07134a32014-03-05 14:25:50 +0100182 #interrupt-cells = <1>;
183 interrupt-map-mask = <0 0 0 0x7>;
Lucas Stach1a9fa192015-08-05 18:54:37 +0200184 interrupt-map = <0 0 0 1 &gpc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
185 <0 0 0 2 &gpc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
186 <0 0 0 3 &gpc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
187 <0 0 0 4 &gpc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800188 clocks = <&clks IMX6QDL_CLK_PCIE_AXI>,
189 <&clks IMX6QDL_CLK_LVDS1_GATE>,
190 <&clks IMX6QDL_CLK_PCIE_REF_125M>;
Lucas Stach92a7eb72014-04-30 13:58:15 +0800191 clock-names = "pcie", "pcie_bus", "pcie_phy";
Sean Cross3a572912013-09-26 10:51:09 +0800192 status = "disabled";
193 };
194
Dirk Behme218abe62013-02-15 15:10:01 +0100195 pmu {
196 compatible = "arm,cortex-a9-pmu";
Troy Kisky275c08b2013-11-14 14:02:13 -0700197 interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>;
Dirk Behme218abe62013-02-15 15:10:01 +0100198 };
199
Shawn Guo7d740f82011-09-06 13:53:26 +0800200 aips-bus@02000000 { /* AIPS1 */
201 compatible = "fsl,aips-bus", "simple-bus";
202 #address-cells = <1>;
203 #size-cells = <1>;
204 reg = <0x02000000 0x100000>;
205 ranges;
206
207 spba-bus@02000000 {
208 compatible = "fsl,spba-bus", "simple-bus";
209 #address-cells = <1>;
210 #size-cells = <1>;
211 reg = <0x02000000 0x40000>;
212 ranges;
213
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100214 spdif: spdif@02004000 {
Fabio Estevamc9d96df2013-09-02 23:51:41 -0300215 compatible = "fsl,imx35-spdif";
Shawn Guo7d740f82011-09-06 13:53:26 +0800216 reg = <0x02004000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700217 interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
Fabio Estevamc9d96df2013-09-02 23:51:41 -0300218 dmas = <&sdma 14 18 0>,
219 <&sdma 15 18 0>;
220 dma-names = "rx", "tx";
Shengjiu Wang833f2cb2015-10-10 18:15:07 +0800221 clocks = <&clks IMX6QDL_CLK_SPDIF_GCLK>, <&clks IMX6QDL_CLK_OSC>,
222 <&clks IMX6QDL_CLK_SPDIF>, <&clks IMX6QDL_CLK_ASRC>,
223 <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_ESAI_EXTAL>,
224 <&clks IMX6QDL_CLK_IPG>, <&clks IMX6QDL_CLK_MLB>,
225 <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_SPBA>;
Fabio Estevamc9d96df2013-09-02 23:51:41 -0300226 clock-names = "core", "rxtx0",
227 "rxtx1", "rxtx2",
228 "rxtx3", "rxtx4",
229 "rxtx5", "rxtx6",
Shengjiu Wang09d30592015-11-26 10:39:30 +0800230 "rxtx7", "spba";
Fabio Estevamc9d96df2013-09-02 23:51:41 -0300231 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800232 };
233
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100234 ecspi1: ecspi@02008000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800235 #address-cells = <1>;
236 #size-cells = <0>;
237 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
238 reg = <0x02008000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700239 interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800240 clocks = <&clks IMX6QDL_CLK_ECSPI1>,
241 <&clks IMX6QDL_CLK_ECSPI1>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800242 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800243 dmas = <&sdma 3 7 1>, <&sdma 4 7 2>;
244 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800245 status = "disabled";
246 };
247
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100248 ecspi2: ecspi@0200c000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800249 #address-cells = <1>;
250 #size-cells = <0>;
251 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
252 reg = <0x0200c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700253 interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800254 clocks = <&clks IMX6QDL_CLK_ECSPI2>,
255 <&clks IMX6QDL_CLK_ECSPI2>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800256 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800257 dmas = <&sdma 5 7 1>, <&sdma 6 7 2>;
258 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800259 status = "disabled";
260 };
261
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100262 ecspi3: ecspi@02010000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800263 #address-cells = <1>;
264 #size-cells = <0>;
265 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
266 reg = <0x02010000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700267 interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800268 clocks = <&clks IMX6QDL_CLK_ECSPI3>,
269 <&clks IMX6QDL_CLK_ECSPI3>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800270 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800271 dmas = <&sdma 7 7 1>, <&sdma 8 7 2>;
272 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800273 status = "disabled";
274 };
275
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100276 ecspi4: ecspi@02014000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800277 #address-cells = <1>;
278 #size-cells = <0>;
279 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
280 reg = <0x02014000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700281 interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800282 clocks = <&clks IMX6QDL_CLK_ECSPI4>,
283 <&clks IMX6QDL_CLK_ECSPI4>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800284 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800285 dmas = <&sdma 9 7 1>, <&sdma 10 7 2>;
286 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800287 status = "disabled";
288 };
289
Shawn Guo0c456cf2012-04-02 14:39:26 +0800290 uart1: serial@02020000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800291 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
292 reg = <0x02020000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700293 interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800294 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
295 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800296 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +0800297 dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
298 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800299 status = "disabled";
300 };
301
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100302 esai: esai@02024000 {
Shengjiu Wang97dae852015-06-18 13:58:44 +0800303 #sound-dai-cells = <0>;
304 compatible = "fsl,imx35-esai";
Shawn Guo7d740f82011-09-06 13:53:26 +0800305 reg = <0x02024000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700306 interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang97dae852015-06-18 13:58:44 +0800307 clocks = <&clks IMX6QDL_CLK_ESAI_IPG>,
308 <&clks IMX6QDL_CLK_ESAI_MEM>,
309 <&clks IMX6QDL_CLK_ESAI_EXTAL>,
310 <&clks IMX6QDL_CLK_ESAI_IPG>,
311 <&clks IMX6QDL_CLK_SPBA>;
Shengjiu Wang09d30592015-11-26 10:39:30 +0800312 clock-names = "core", "mem", "extal", "fsys", "spba";
Shengjiu Wang97dae852015-06-18 13:58:44 +0800313 dmas = <&sdma 23 21 0>, <&sdma 24 21 0>;
314 dma-names = "rx", "tx";
315 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800316 };
317
Richard Zhaob1a5da82012-05-02 10:29:10 +0800318 ssi1: ssi@02028000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400319 #sound-dai-cells = <0>;
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100320 compatible = "fsl,imx6q-ssi",
Fabio Estevam4c035272014-07-07 10:04:52 -0300321 "fsl,imx51-ssi";
Shawn Guo7d740f82011-09-06 13:53:26 +0800322 reg = <0x02028000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700323 interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang935632e2014-09-09 17:13:26 +0800324 clocks = <&clks IMX6QDL_CLK_SSI1_IPG>,
325 <&clks IMX6QDL_CLK_SSI1>;
326 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800327 dmas = <&sdma 37 1 0>,
328 <&sdma 38 1 0>;
329 dma-names = "rx", "tx";
Richard Zhaob1a5da82012-05-02 10:29:10 +0800330 fsl,fifo-depth = <15>;
Richard Zhaob1a5da82012-05-02 10:29:10 +0800331 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800332 };
333
Richard Zhaob1a5da82012-05-02 10:29:10 +0800334 ssi2: ssi@0202c000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400335 #sound-dai-cells = <0>;
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100336 compatible = "fsl,imx6q-ssi",
Fabio Estevam4c035272014-07-07 10:04:52 -0300337 "fsl,imx51-ssi";
Shawn Guo7d740f82011-09-06 13:53:26 +0800338 reg = <0x0202c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700339 interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang935632e2014-09-09 17:13:26 +0800340 clocks = <&clks IMX6QDL_CLK_SSI2_IPG>,
341 <&clks IMX6QDL_CLK_SSI2>;
342 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800343 dmas = <&sdma 41 1 0>,
344 <&sdma 42 1 0>;
345 dma-names = "rx", "tx";
Richard Zhaob1a5da82012-05-02 10:29:10 +0800346 fsl,fifo-depth = <15>;
Richard Zhaob1a5da82012-05-02 10:29:10 +0800347 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800348 };
349
Richard Zhaob1a5da82012-05-02 10:29:10 +0800350 ssi3: ssi@02030000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400351 #sound-dai-cells = <0>;
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100352 compatible = "fsl,imx6q-ssi",
Fabio Estevam4c035272014-07-07 10:04:52 -0300353 "fsl,imx51-ssi";
Shawn Guo7d740f82011-09-06 13:53:26 +0800354 reg = <0x02030000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700355 interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang935632e2014-09-09 17:13:26 +0800356 clocks = <&clks IMX6QDL_CLK_SSI3_IPG>,
357 <&clks IMX6QDL_CLK_SSI3>;
358 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800359 dmas = <&sdma 45 1 0>,
360 <&sdma 46 1 0>;
361 dma-names = "rx", "tx";
Richard Zhaob1a5da82012-05-02 10:29:10 +0800362 fsl,fifo-depth = <15>;
Richard Zhaob1a5da82012-05-02 10:29:10 +0800363 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800364 };
365
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100366 asrc: asrc@02034000 {
Shengjiu Wang97dae852015-06-18 13:58:44 +0800367 compatible = "fsl,imx53-asrc";
Shawn Guo7d740f82011-09-06 13:53:26 +0800368 reg = <0x02034000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700369 interrupts = <0 50 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang97dae852015-06-18 13:58:44 +0800370 clocks = <&clks IMX6QDL_CLK_ASRC_IPG>,
371 <&clks IMX6QDL_CLK_ASRC_MEM>, <&clks 0>,
372 <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
373 <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
374 <&clks 0>, <&clks 0>, <&clks 0>, <&clks 0>,
375 <&clks IMX6QDL_CLK_ASRC>, <&clks 0>, <&clks 0>,
376 <&clks IMX6QDL_CLK_SPBA>;
377 clock-names = "mem", "ipg", "asrck_0",
378 "asrck_1", "asrck_2", "asrck_3", "asrck_4",
379 "asrck_5", "asrck_6", "asrck_7", "asrck_8",
380 "asrck_9", "asrck_a", "asrck_b", "asrck_c",
Shengjiu Wang09d30592015-11-26 10:39:30 +0800381 "asrck_d", "asrck_e", "asrck_f", "spba";
Shengjiu Wang97dae852015-06-18 13:58:44 +0800382 dmas = <&sdma 17 23 1>, <&sdma 18 23 1>, <&sdma 19 23 1>,
383 <&sdma 20 23 1>, <&sdma 21 23 1>, <&sdma 22 23 1>;
384 dma-names = "rxa", "rxb", "rxc",
385 "txa", "txb", "txc";
386 fsl,asrc-rate = <48000>;
387 fsl,asrc-width = <16>;
388 status = "okay";
Shawn Guo7d740f82011-09-06 13:53:26 +0800389 };
390
391 spba@0203c000 {
392 reg = <0x0203c000 0x4000>;
393 };
394 };
395
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100396 vpu: vpu@02040000 {
Philipp Zabela04a0b62014-11-11 19:12:47 -0200397 compatible = "cnm,coda960";
Shawn Guo7d740f82011-09-06 13:53:26 +0800398 reg = <0x02040000 0x3c000>;
Philipp Zabelb2faf1a2014-11-28 16:23:46 +0100399 interrupts = <0 12 IRQ_TYPE_LEVEL_HIGH>,
400 <0 3 IRQ_TYPE_LEVEL_HIGH>;
Philipp Zabela04a0b62014-11-11 19:12:47 -0200401 interrupt-names = "bit", "jpeg";
402 clocks = <&clks IMX6QDL_CLK_VPU_AXI>,
Fabio Estevamc9997ba2014-12-16 11:02:41 -0200403 <&clks IMX6QDL_CLK_MMDC_CH0_AXI>;
404 clock-names = "per", "ahb";
Philipp Zabel29eea642015-05-07 15:24:16 +0200405 power-domains = <&gpc 1>;
Philipp Zabela04a0b62014-11-11 19:12:47 -0200406 resets = <&src 1>;
407 iram = <&ocram>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800408 };
409
410 aipstz@0207c000 { /* AIPSTZ1 */
411 reg = <0x0207c000 0x4000>;
412 };
413
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100414 pwm1: pwm@02080000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100415 #pwm-cells = <2>;
416 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800417 reg = <0x02080000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700418 interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800419 clocks = <&clks IMX6QDL_CLK_IPG>,
420 <&clks IMX6QDL_CLK_PWM1>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100421 clock-names = "ipg", "per";
Philipp Zabele2675262015-03-09 17:40:36 +0100422 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800423 };
424
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100425 pwm2: pwm@02084000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100426 #pwm-cells = <2>;
427 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800428 reg = <0x02084000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700429 interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800430 clocks = <&clks IMX6QDL_CLK_IPG>,
431 <&clks IMX6QDL_CLK_PWM2>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100432 clock-names = "ipg", "per";
Philipp Zabele2675262015-03-09 17:40:36 +0100433 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800434 };
435
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100436 pwm3: pwm@02088000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100437 #pwm-cells = <2>;
438 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800439 reg = <0x02088000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700440 interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800441 clocks = <&clks IMX6QDL_CLK_IPG>,
442 <&clks IMX6QDL_CLK_PWM3>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100443 clock-names = "ipg", "per";
Philipp Zabele2675262015-03-09 17:40:36 +0100444 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800445 };
446
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100447 pwm4: pwm@0208c000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100448 #pwm-cells = <2>;
449 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800450 reg = <0x0208c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700451 interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800452 clocks = <&clks IMX6QDL_CLK_IPG>,
453 <&clks IMX6QDL_CLK_PWM4>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100454 clock-names = "ipg", "per";
Philipp Zabele2675262015-03-09 17:40:36 +0100455 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800456 };
457
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100458 can1: flexcan@02090000 {
Sascha Hauer0f225212013-06-25 15:51:46 +0200459 compatible = "fsl,imx6q-flexcan";
Shawn Guo7d740f82011-09-06 13:53:26 +0800460 reg = <0x02090000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700461 interrupts = <0 110 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800462 clocks = <&clks IMX6QDL_CLK_CAN1_IPG>,
463 <&clks IMX6QDL_CLK_CAN1_SERIAL>;
Sascha Hauer0f225212013-06-25 15:51:46 +0200464 clock-names = "ipg", "per";
Tim Harveya1135332013-10-22 21:51:27 -0700465 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800466 };
467
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100468 can2: flexcan@02094000 {
Sascha Hauer0f225212013-06-25 15:51:46 +0200469 compatible = "fsl,imx6q-flexcan";
Shawn Guo7d740f82011-09-06 13:53:26 +0800470 reg = <0x02094000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700471 interrupts = <0 111 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800472 clocks = <&clks IMX6QDL_CLK_CAN2_IPG>,
473 <&clks IMX6QDL_CLK_CAN2_SERIAL>;
Sascha Hauer0f225212013-06-25 15:51:46 +0200474 clock-names = "ipg", "per";
Tim Harveya1135332013-10-22 21:51:27 -0700475 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800476 };
477
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100478 gpt: gpt@02098000 {
Sascha Hauer97b108f2013-06-25 15:51:47 +0200479 compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
Shawn Guo7d740f82011-09-06 13:53:26 +0800480 reg = <0x02098000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700481 interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800482 clocks = <&clks IMX6QDL_CLK_GPT_IPG>,
Anson Huang2b2244a2014-09-11 11:29:41 +0800483 <&clks IMX6QDL_CLK_GPT_IPG_PER>,
484 <&clks IMX6QDL_CLK_GPT_3M>;
485 clock-names = "ipg", "per", "osc_per";
Shawn Guo7d740f82011-09-06 13:53:26 +0800486 };
487
Richard Zhao4d191862011-12-14 09:26:44 +0800488 gpio1: gpio@0209c000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200489 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800490 reg = <0x0209c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700491 interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>,
492 <0 67 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800493 gpio-controller;
494 #gpio-cells = <2>;
495 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800496 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800497 };
498
Richard Zhao4d191862011-12-14 09:26:44 +0800499 gpio2: gpio@020a0000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200500 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800501 reg = <0x020a0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700502 interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>,
503 <0 69 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800504 gpio-controller;
505 #gpio-cells = <2>;
506 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800507 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800508 };
509
Richard Zhao4d191862011-12-14 09:26:44 +0800510 gpio3: gpio@020a4000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200511 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800512 reg = <0x020a4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700513 interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>,
514 <0 71 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800515 gpio-controller;
516 #gpio-cells = <2>;
517 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800518 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800519 };
520
Richard Zhao4d191862011-12-14 09:26:44 +0800521 gpio4: gpio@020a8000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200522 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800523 reg = <0x020a8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700524 interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>,
525 <0 73 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800526 gpio-controller;
527 #gpio-cells = <2>;
528 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800529 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800530 };
531
Richard Zhao4d191862011-12-14 09:26:44 +0800532 gpio5: gpio@020ac000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200533 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800534 reg = <0x020ac000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700535 interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>,
536 <0 75 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800537 gpio-controller;
538 #gpio-cells = <2>;
539 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800540 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800541 };
542
Richard Zhao4d191862011-12-14 09:26:44 +0800543 gpio6: gpio@020b0000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200544 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800545 reg = <0x020b0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700546 interrupts = <0 76 IRQ_TYPE_LEVEL_HIGH>,
547 <0 77 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800548 gpio-controller;
549 #gpio-cells = <2>;
550 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800551 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800552 };
553
Richard Zhao4d191862011-12-14 09:26:44 +0800554 gpio7: gpio@020b4000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200555 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800556 reg = <0x020b4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700557 interrupts = <0 78 IRQ_TYPE_LEVEL_HIGH>,
558 <0 79 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800559 gpio-controller;
560 #gpio-cells = <2>;
561 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800562 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800563 };
564
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100565 kpp: kpp@020b8000 {
Lothar Waßmann36d3a8f2014-06-06 13:02:59 +0200566 compatible = "fsl,imx6q-kpp", "fsl,imx21-kpp";
Shawn Guo7d740f82011-09-06 13:53:26 +0800567 reg = <0x020b8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700568 interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800569 clocks = <&clks IMX6QDL_CLK_IPG>;
Fabio Estevam1b6f2362014-06-24 21:13:44 -0300570 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800571 };
572
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100573 wdog1: wdog@020bc000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800574 compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
575 reg = <0x020bc000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700576 interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800577 clocks = <&clks IMX6QDL_CLK_DUMMY>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800578 };
579
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100580 wdog2: wdog@020c0000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800581 compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
582 reg = <0x020c0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700583 interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800584 clocks = <&clks IMX6QDL_CLK_DUMMY>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800585 status = "disabled";
586 };
587
Shawn Guo0e87e042012-08-22 21:36:28 +0800588 clks: ccm@020c4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800589 compatible = "fsl,imx6q-ccm";
590 reg = <0x020c4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700591 interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>,
592 <0 88 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800593 #clock-cells = <1>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800594 };
595
Dong Aishengbaa64152012-09-05 10:57:15 +0800596 anatop: anatop@020c8000 {
597 compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
Shawn Guo7d740f82011-09-06 13:53:26 +0800598 reg = <0x020c8000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700599 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>,
600 <0 54 IRQ_TYPE_LEVEL_HIGH>,
601 <0 127 IRQ_TYPE_LEVEL_HIGH>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800602
603 regulator-1p1@110 {
604 compatible = "fsl,anatop-regulator";
605 regulator-name = "vdd1p1";
606 regulator-min-microvolt = <800000>;
607 regulator-max-microvolt = <1375000>;
608 regulator-always-on;
609 anatop-reg-offset = <0x110>;
610 anatop-vol-bit-shift = <8>;
611 anatop-vol-bit-width = <5>;
612 anatop-min-bit-val = <4>;
613 anatop-min-voltage = <800000>;
614 anatop-max-voltage = <1375000>;
615 };
616
617 regulator-3p0@120 {
618 compatible = "fsl,anatop-regulator";
619 regulator-name = "vdd3p0";
620 regulator-min-microvolt = <2800000>;
621 regulator-max-microvolt = <3150000>;
622 regulator-always-on;
623 anatop-reg-offset = <0x120>;
624 anatop-vol-bit-shift = <8>;
625 anatop-vol-bit-width = <5>;
626 anatop-min-bit-val = <0>;
627 anatop-min-voltage = <2625000>;
628 anatop-max-voltage = <3400000>;
629 };
630
631 regulator-2p5@130 {
632 compatible = "fsl,anatop-regulator";
633 regulator-name = "vdd2p5";
634 regulator-min-microvolt = <2000000>;
635 regulator-max-microvolt = <2750000>;
636 regulator-always-on;
637 anatop-reg-offset = <0x130>;
638 anatop-vol-bit-shift = <8>;
639 anatop-vol-bit-width = <5>;
640 anatop-min-bit-val = <0>;
641 anatop-min-voltage = <2000000>;
642 anatop-max-voltage = <2750000>;
643 };
644
Shawn Guo96574a62013-01-08 14:25:14 +0800645 reg_arm: regulator-vddcore@140 {
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800646 compatible = "fsl,anatop-regulator";
Fabio Estevam118c98a2013-12-19 21:08:52 -0200647 regulator-name = "vddarm";
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800648 regulator-min-microvolt = <725000>;
649 regulator-max-microvolt = <1450000>;
650 regulator-always-on;
651 anatop-reg-offset = <0x140>;
652 anatop-vol-bit-shift = <0>;
653 anatop-vol-bit-width = <5>;
Anson Huang46743dd2013-01-30 17:33:44 -0500654 anatop-delay-reg-offset = <0x170>;
655 anatop-delay-bit-shift = <24>;
656 anatop-delay-bit-width = <2>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800657 anatop-min-bit-val = <1>;
658 anatop-min-voltage = <725000>;
659 anatop-max-voltage = <1450000>;
660 };
661
Shawn Guo96574a62013-01-08 14:25:14 +0800662 reg_pu: regulator-vddpu@140 {
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800663 compatible = "fsl,anatop-regulator";
664 regulator-name = "vddpu";
665 regulator-min-microvolt = <725000>;
666 regulator-max-microvolt = <1450000>;
Philipp Zabel40130d32015-02-23 18:40:15 +0100667 regulator-enable-ramp-delay = <150>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800668 anatop-reg-offset = <0x140>;
669 anatop-vol-bit-shift = <9>;
670 anatop-vol-bit-width = <5>;
Anson Huang46743dd2013-01-30 17:33:44 -0500671 anatop-delay-reg-offset = <0x170>;
672 anatop-delay-bit-shift = <26>;
673 anatop-delay-bit-width = <2>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800674 anatop-min-bit-val = <1>;
675 anatop-min-voltage = <725000>;
676 anatop-max-voltage = <1450000>;
677 };
678
Shawn Guo96574a62013-01-08 14:25:14 +0800679 reg_soc: regulator-vddsoc@140 {
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800680 compatible = "fsl,anatop-regulator";
681 regulator-name = "vddsoc";
682 regulator-min-microvolt = <725000>;
683 regulator-max-microvolt = <1450000>;
684 regulator-always-on;
685 anatop-reg-offset = <0x140>;
686 anatop-vol-bit-shift = <18>;
687 anatop-vol-bit-width = <5>;
Anson Huang46743dd2013-01-30 17:33:44 -0500688 anatop-delay-reg-offset = <0x170>;
689 anatop-delay-bit-shift = <28>;
690 anatop-delay-bit-width = <2>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800691 anatop-min-bit-val = <1>;
692 anatop-min-voltage = <725000>;
693 anatop-max-voltage = <1450000>;
694 };
Shawn Guo7d740f82011-09-06 13:53:26 +0800695 };
696
Shawn Guo3fe63732013-07-16 21:16:36 +0800697 tempmon: tempmon {
698 compatible = "fsl,imx6q-tempmon";
Troy Kisky275c08b2013-11-14 14:02:13 -0700699 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo3fe63732013-07-16 21:16:36 +0800700 fsl,tempmon = <&anatop>;
701 fsl,tempmon-data = <&ocotp>;
Shawn Guo8888f652014-06-15 20:36:50 +0800702 clocks = <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
Shawn Guo3fe63732013-07-16 21:16:36 +0800703 };
704
Richard Zhao74bd88f2012-07-12 14:21:41 +0800705 usbphy1: usbphy@020c9000 {
706 compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
Shawn Guo7d740f82011-09-06 13:53:26 +0800707 reg = <0x020c9000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700708 interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800709 clocks = <&clks IMX6QDL_CLK_USBPHY1>;
Peter Chen76a38852013-12-20 15:52:01 +0800710 fsl,anatop = <&anatop>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800711 };
712
Richard Zhao74bd88f2012-07-12 14:21:41 +0800713 usbphy2: usbphy@020ca000 {
714 compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
Shawn Guo7d740f82011-09-06 13:53:26 +0800715 reg = <0x020ca000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700716 interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800717 clocks = <&clks IMX6QDL_CLK_USBPHY2>;
Peter Chen76a38852013-12-20 15:52:01 +0800718 fsl,anatop = <&anatop>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800719 };
720
Frank Li95d739b2015-05-27 00:25:59 +0800721 snvs: snvs@020cc000 {
722 compatible = "fsl,sec-v4.0-mon", "syscon", "simple-mfd";
723 reg = <0x020cc000 0x4000>;
Shawn Guoc9250382012-07-02 20:13:03 +0800724
Frank Li95d739b2015-05-27 00:25:59 +0800725 snvs_rtc: snvs-rtc-lp {
Shawn Guoc9250382012-07-02 20:13:03 +0800726 compatible = "fsl,sec-v4.0-mon-rtc-lp";
Frank Li95d739b2015-05-27 00:25:59 +0800727 regmap = <&snvs>;
728 offset = <0x34>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700729 interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>,
730 <0 20 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoc9250382012-07-02 20:13:03 +0800731 };
Robin Gong422b0672014-11-12 16:20:37 +0800732
Frank Li95d739b2015-05-27 00:25:59 +0800733 snvs_poweroff: snvs-poweroff {
734 compatible = "syscon-poweroff";
735 regmap = <&snvs>;
736 offset = <0x38>;
737 mask = <0x60>;
Robin Gong422b0672014-11-12 16:20:37 +0800738 status = "disabled";
739 };
Shawn Guo7d740f82011-09-06 13:53:26 +0800740 };
741
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100742 epit1: epit@020d0000 { /* EPIT1 */
Shawn Guo7d740f82011-09-06 13:53:26 +0800743 reg = <0x020d0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700744 interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800745 };
746
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100747 epit2: epit@020d4000 { /* EPIT2 */
Shawn Guo7d740f82011-09-06 13:53:26 +0800748 reg = <0x020d4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700749 interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800750 };
751
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100752 src: src@020d8000 {
Philipp Zabelbd3d9242013-03-28 17:35:22 +0100753 compatible = "fsl,imx6q-src", "fsl,imx51-src";
Shawn Guo7d740f82011-09-06 13:53:26 +0800754 reg = <0x020d8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700755 interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>,
756 <0 96 IRQ_TYPE_LEVEL_HIGH>;
Philipp Zabel09ebf362013-03-28 17:35:20 +0100757 #reset-cells = <1>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800758 };
759
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100760 gpc: gpc@020dc000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800761 compatible = "fsl,imx6q-gpc";
762 reg = <0x020dc000 0x4000>;
Marc Zyngierb923ff62015-02-23 17:45:18 +0000763 interrupt-controller;
764 #interrupt-cells = <3>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700765 interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>,
766 <0 90 IRQ_TYPE_LEVEL_HIGH>;
Marc Zyngierb923ff62015-02-23 17:45:18 +0000767 interrupt-parent = <&intc>;
Philipp Zabel729c8882015-02-23 18:40:13 +0100768 pu-supply = <&reg_pu>;
769 clocks = <&clks IMX6QDL_CLK_GPU3D_CORE>,
770 <&clks IMX6QDL_CLK_GPU3D_SHADER>,
771 <&clks IMX6QDL_CLK_GPU2D_CORE>,
772 <&clks IMX6QDL_CLK_GPU2D_AXI>,
773 <&clks IMX6QDL_CLK_OPENVG_AXI>,
774 <&clks IMX6QDL_CLK_VPU_AXI>;
775 #power-domain-cells = <1>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800776 };
777
Dong Aishengdf37e0c2012-09-05 10:57:14 +0800778 gpr: iomuxc-gpr@020e0000 {
779 compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
780 reg = <0x020e0000 0x38>;
781 };
782
Shawn Guoc56009b2f2013-07-11 13:58:36 +0800783 iomuxc: iomuxc@020e0000 {
784 compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
785 reg = <0x020e0000 0x4000>;
Shawn Guoc56009b2f2013-07-11 13:58:36 +0800786 };
787
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100788 ldb: ldb@020e0008 {
789 #address-cells = <1>;
790 #size-cells = <0>;
791 compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
792 gpr = <&gpr>;
793 status = "disabled";
794
795 lvds-channel@0 {
Philipp Zabel4520e692014-03-05 10:21:01 +0100796 #address-cells = <1>;
797 #size-cells = <0>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100798 reg = <0>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100799 status = "disabled";
Philipp Zabel4520e692014-03-05 10:21:01 +0100800
801 port@0 {
802 reg = <0>;
803
804 lvds0_mux_0: endpoint {
805 remote-endpoint = <&ipu1_di0_lvds0>;
806 };
807 };
808
809 port@1 {
810 reg = <1>;
811
812 lvds0_mux_1: endpoint {
813 remote-endpoint = <&ipu1_di1_lvds0>;
814 };
815 };
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100816 };
817
818 lvds-channel@1 {
Philipp Zabel4520e692014-03-05 10:21:01 +0100819 #address-cells = <1>;
820 #size-cells = <0>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100821 reg = <1>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100822 status = "disabled";
Philipp Zabel4520e692014-03-05 10:21:01 +0100823
824 port@0 {
825 reg = <0>;
826
827 lvds1_mux_0: endpoint {
828 remote-endpoint = <&ipu1_di0_lvds1>;
829 };
830 };
831
832 port@1 {
833 reg = <1>;
834
835 lvds1_mux_1: endpoint {
836 remote-endpoint = <&ipu1_di1_lvds1>;
837 };
838 };
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100839 };
840 };
841
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100842 dcic1: dcic@020e4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800843 reg = <0x020e4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700844 interrupts = <0 124 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800845 };
846
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100847 dcic2: dcic@020e8000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800848 reg = <0x020e8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700849 interrupts = <0 125 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800850 };
851
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100852 sdma: sdma@020ec000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800853 compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
854 reg = <0x020ec000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700855 interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800856 clocks = <&clks IMX6QDL_CLK_SDMA>,
857 <&clks IMX6QDL_CLK_SDMA>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800858 clock-names = "ipg", "ahb";
Huang Shijiefb72bb22013-07-02 10:15:29 +0800859 #dma-cells = <3>;
Fabio Estevamd6b9c592013-01-17 12:13:25 -0200860 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
Shawn Guo7d740f82011-09-06 13:53:26 +0800861 };
862 };
863
864 aips-bus@02100000 { /* AIPS2 */
865 compatible = "fsl,aips-bus", "simple-bus";
866 #address-cells = <1>;
867 #size-cells = <1>;
868 reg = <0x02100000 0x100000>;
869 ranges;
870
Victoria Milhoand462ce92015-08-05 11:28:44 -0700871 crypto: caam@2100000 {
872 compatible = "fsl,sec-v4.0";
873 fsl,sec-era = <4>;
874 #address-cells = <1>;
875 #size-cells = <1>;
876 reg = <0x2100000 0x10000>;
877 ranges = <0 0x2100000 0x10000>;
878 interrupt-parent = <&intc>;
879 clocks = <&clks IMX6QDL_CLK_CAAM_MEM>,
880 <&clks IMX6QDL_CLK_CAAM_ACLK>,
881 <&clks IMX6QDL_CLK_CAAM_IPG>,
882 <&clks IMX6QDL_CLK_EIM_SLOW>;
883 clock-names = "mem", "aclk", "ipg", "emi_slow";
884
885 sec_jr0: jr0@1000 {
886 compatible = "fsl,sec-v4.0-job-ring";
887 reg = <0x1000 0x1000>;
888 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
889 };
890
891 sec_jr1: jr1@2000 {
892 compatible = "fsl,sec-v4.0-job-ring";
893 reg = <0x2000 0x1000>;
894 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
895 };
Shawn Guo7d740f82011-09-06 13:53:26 +0800896 };
897
898 aipstz@0217c000 { /* AIPSTZ2 */
899 reg = <0x0217c000 0x4000>;
900 };
901
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100902 usbotg: usb@02184000 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800903 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
904 reg = <0x02184000 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700905 interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800906 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800907 fsl,usbphy = <&usbphy1>;
Richard Zhao28342c62012-09-14 14:42:45 +0800908 fsl,usbmisc = <&usbmisc 0>;
Peter Chen9493bf52015-09-30 10:17:16 +0800909 ahb-burst-config = <0x0>;
Peter Chen2b1a40e2015-09-30 10:17:17 +0800910 tx-burst-size-dword = <0x10>;
911 rx-burst-size-dword = <0x10>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800912 status = "disabled";
913 };
914
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100915 usbh1: usb@02184200 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800916 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
917 reg = <0x02184200 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700918 interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800919 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800920 fsl,usbphy = <&usbphy2>;
Richard Zhao28342c62012-09-14 14:42:45 +0800921 fsl,usbmisc = <&usbmisc 1>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500922 dr_mode = "host";
Peter Chen9493bf52015-09-30 10:17:16 +0800923 ahb-burst-config = <0x0>;
Peter Chen2b1a40e2015-09-30 10:17:17 +0800924 tx-burst-size-dword = <0x10>;
925 rx-burst-size-dword = <0x10>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800926 status = "disabled";
927 };
928
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100929 usbh2: usb@02184400 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800930 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
931 reg = <0x02184400 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700932 interrupts = <0 41 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800933 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao28342c62012-09-14 14:42:45 +0800934 fsl,usbmisc = <&usbmisc 2>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500935 dr_mode = "host";
Peter Chen9493bf52015-09-30 10:17:16 +0800936 ahb-burst-config = <0x0>;
Peter Chen2b1a40e2015-09-30 10:17:17 +0800937 tx-burst-size-dword = <0x10>;
938 rx-burst-size-dword = <0x10>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800939 status = "disabled";
940 };
941
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100942 usbh3: usb@02184600 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800943 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
944 reg = <0x02184600 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700945 interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800946 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao28342c62012-09-14 14:42:45 +0800947 fsl,usbmisc = <&usbmisc 3>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500948 dr_mode = "host";
Peter Chen9493bf52015-09-30 10:17:16 +0800949 ahb-burst-config = <0x0>;
Peter Chen2b1a40e2015-09-30 10:17:17 +0800950 tx-burst-size-dword = <0x10>;
951 rx-burst-size-dword = <0x10>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800952 status = "disabled";
953 };
954
Shawn Guo60984bd2013-04-28 09:59:54 +0800955 usbmisc: usbmisc@02184800 {
Richard Zhao28342c62012-09-14 14:42:45 +0800956 #index-cells = <1>;
957 compatible = "fsl,imx6q-usbmisc";
958 reg = <0x02184800 0x200>;
Shawn Guo8888f652014-06-15 20:36:50 +0800959 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao28342c62012-09-14 14:42:45 +0800960 };
961
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100962 fec: ethernet@02188000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800963 compatible = "fsl,imx6q-fec";
964 reg = <0x02188000 0x4000>;
Troy Kisky454cf8f2013-12-20 11:47:10 -0700965 interrupts-extended =
966 <&intc 0 118 IRQ_TYPE_LEVEL_HIGH>,
967 <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800968 clocks = <&clks IMX6QDL_CLK_ENET>,
969 <&clks IMX6QDL_CLK_ENET>,
970 <&clks IMX6QDL_CLK_ENET_REF>;
Frank Li76298382012-10-30 18:24:57 +0000971 clock-names = "ipg", "ahb", "ptp";
Shawn Guo7d740f82011-09-06 13:53:26 +0800972 status = "disabled";
973 };
974
975 mlb@0218c000 {
976 reg = <0x0218c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700977 interrupts = <0 53 IRQ_TYPE_LEVEL_HIGH>,
978 <0 117 IRQ_TYPE_LEVEL_HIGH>,
979 <0 126 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800980 };
981
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100982 usdhc1: usdhc@02190000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800983 compatible = "fsl,imx6q-usdhc";
984 reg = <0x02190000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700985 interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800986 clocks = <&clks IMX6QDL_CLK_USDHC1>,
987 <&clks IMX6QDL_CLK_USDHC1>,
988 <&clks IMX6QDL_CLK_USDHC1>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800989 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200990 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800991 status = "disabled";
992 };
993
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100994 usdhc2: usdhc@02194000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800995 compatible = "fsl,imx6q-usdhc";
996 reg = <0x02194000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700997 interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800998 clocks = <&clks IMX6QDL_CLK_USDHC2>,
999 <&clks IMX6QDL_CLK_USDHC2>,
1000 <&clks IMX6QDL_CLK_USDHC2>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001001 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +02001002 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001003 status = "disabled";
1004 };
1005
Sascha Hauer7b7d6722012-11-15 09:31:52 +01001006 usdhc3: usdhc@02198000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001007 compatible = "fsl,imx6q-usdhc";
1008 reg = <0x02198000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001009 interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001010 clocks = <&clks IMX6QDL_CLK_USDHC3>,
1011 <&clks IMX6QDL_CLK_USDHC3>,
1012 <&clks IMX6QDL_CLK_USDHC3>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001013 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +02001014 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001015 status = "disabled";
1016 };
1017
Sascha Hauer7b7d6722012-11-15 09:31:52 +01001018 usdhc4: usdhc@0219c000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001019 compatible = "fsl,imx6q-usdhc";
1020 reg = <0x0219c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001021 interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001022 clocks = <&clks IMX6QDL_CLK_USDHC4>,
1023 <&clks IMX6QDL_CLK_USDHC4>,
1024 <&clks IMX6QDL_CLK_USDHC4>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001025 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +02001026 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001027 status = "disabled";
1028 };
1029
Sascha Hauer7b7d6722012-11-15 09:31:52 +01001030 i2c1: i2c@021a0000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001031 #address-cells = <1>;
1032 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +08001033 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
Shawn Guo7d740f82011-09-06 13:53:26 +08001034 reg = <0x021a0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001035 interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001036 clocks = <&clks IMX6QDL_CLK_I2C1>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001037 status = "disabled";
1038 };
1039
Sascha Hauer7b7d6722012-11-15 09:31:52 +01001040 i2c2: i2c@021a4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001041 #address-cells = <1>;
1042 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +08001043 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
Shawn Guo7d740f82011-09-06 13:53:26 +08001044 reg = <0x021a4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001045 interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001046 clocks = <&clks IMX6QDL_CLK_I2C2>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001047 status = "disabled";
1048 };
1049
Sascha Hauer7b7d6722012-11-15 09:31:52 +01001050 i2c3: i2c@021a8000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001051 #address-cells = <1>;
1052 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +08001053 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
Shawn Guo7d740f82011-09-06 13:53:26 +08001054 reg = <0x021a8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001055 interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001056 clocks = <&clks IMX6QDL_CLK_I2C3>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001057 status = "disabled";
1058 };
1059
1060 romcp@021ac000 {
1061 reg = <0x021ac000 0x4000>;
1062 };
1063
Sascha Hauer7b7d6722012-11-15 09:31:52 +01001064 mmdc0: mmdc@021b0000 { /* MMDC0 */
Shawn Guo7d740f82011-09-06 13:53:26 +08001065 compatible = "fsl,imx6q-mmdc";
1066 reg = <0x021b0000 0x4000>;
1067 };
1068
Sascha Hauer7b7d6722012-11-15 09:31:52 +01001069 mmdc1: mmdc@021b4000 { /* MMDC1 */
Shawn Guo7d740f82011-09-06 13:53:26 +08001070 reg = <0x021b4000 0x4000>;
1071 };
1072
Huang Shijie05e3f8e2013-05-28 14:20:09 +08001073 weim: weim@021b8000 {
1074 compatible = "fsl,imx6q-weim";
Shawn Guo7d740f82011-09-06 13:53:26 +08001075 reg = <0x021b8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001076 interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001077 clocks = <&clks IMX6QDL_CLK_EIM_SLOW>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001078 };
1079
Shawn Guo3fe63732013-07-16 21:16:36 +08001080 ocotp: ocotp@021bc000 {
1081 compatible = "fsl,imx6q-ocotp", "syscon";
Shawn Guo7d740f82011-09-06 13:53:26 +08001082 reg = <0x021bc000 0x4000>;
1083 };
1084
Shawn Guo7d740f82011-09-06 13:53:26 +08001085 tzasc@021d0000 { /* TZASC1 */
1086 reg = <0x021d0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001087 interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001088 };
1089
1090 tzasc@021d4000 { /* TZASC2 */
1091 reg = <0x021d4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001092 interrupts = <0 109 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001093 };
1094
Sascha Hauer7b7d6722012-11-15 09:31:52 +01001095 audmux: audmux@021d8000 {
Richard Zhaof965cd52012-05-02 10:32:26 +08001096 compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
Shawn Guo7d740f82011-09-06 13:53:26 +08001097 reg = <0x021d8000 0x4000>;
Richard Zhaof965cd52012-05-02 10:32:26 +08001098 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +08001099 };
1100
Troy Kisky5e0c7cd2013-11-14 14:02:08 -07001101 mipi_csi: mipi@021dc000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001102 reg = <0x021dc000 0x4000>;
1103 };
1104
Philipp Zabel4520e692014-03-05 10:21:01 +01001105 mipi_dsi: mipi@021e0000 {
1106 #address-cells = <1>;
1107 #size-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001108 reg = <0x021e0000 0x4000>;
Philipp Zabel4520e692014-03-05 10:21:01 +01001109 status = "disabled";
1110
Liu Ying70c26522015-02-12 14:01:31 +08001111 ports {
1112 #address-cells = <1>;
1113 #size-cells = <0>;
Philipp Zabel4520e692014-03-05 10:21:01 +01001114
Liu Ying70c26522015-02-12 14:01:31 +08001115 port@0 {
1116 reg = <0>;
1117
1118 mipi_mux_0: endpoint {
1119 remote-endpoint = <&ipu1_di0_mipi>;
1120 };
Philipp Zabel4520e692014-03-05 10:21:01 +01001121 };
Philipp Zabel4520e692014-03-05 10:21:01 +01001122
Liu Ying70c26522015-02-12 14:01:31 +08001123 port@1 {
1124 reg = <1>;
Philipp Zabel4520e692014-03-05 10:21:01 +01001125
Liu Ying70c26522015-02-12 14:01:31 +08001126 mipi_mux_1: endpoint {
1127 remote-endpoint = <&ipu1_di1_mipi>;
1128 };
Philipp Zabel4520e692014-03-05 10:21:01 +01001129 };
1130 };
Shawn Guo7d740f82011-09-06 13:53:26 +08001131 };
1132
1133 vdoa@021e4000 {
1134 reg = <0x021e4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001135 interrupts = <0 18 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001136 };
1137
Shawn Guo0c456cf2012-04-02 14:39:26 +08001138 uart2: serial@021e8000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001139 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1140 reg = <0x021e8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001141 interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001142 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1143 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001144 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001145 dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
1146 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001147 status = "disabled";
1148 };
1149
Shawn Guo0c456cf2012-04-02 14:39:26 +08001150 uart3: serial@021ec000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001151 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1152 reg = <0x021ec000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001153 interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001154 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1155 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001156 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001157 dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
1158 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001159 status = "disabled";
1160 };
1161
Shawn Guo0c456cf2012-04-02 14:39:26 +08001162 uart4: serial@021f0000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001163 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1164 reg = <0x021f0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001165 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001166 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1167 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001168 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001169 dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
1170 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001171 status = "disabled";
1172 };
1173
Shawn Guo0c456cf2012-04-02 14:39:26 +08001174 uart5: serial@021f4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001175 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1176 reg = <0x021f4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001177 interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001178 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1179 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001180 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001181 dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
1182 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001183 status = "disabled";
1184 };
1185 };
Sascha Hauer91660d72012-11-12 15:52:21 +01001186
1187 ipu1: ipu@02400000 {
Philipp Zabel4520e692014-03-05 10:21:01 +01001188 #address-cells = <1>;
1189 #size-cells = <0>;
Sascha Hauer91660d72012-11-12 15:52:21 +01001190 compatible = "fsl,imx6q-ipu";
1191 reg = <0x02400000 0x400000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001192 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>,
1193 <0 5 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001194 clocks = <&clks IMX6QDL_CLK_IPU1>,
1195 <&clks IMX6QDL_CLK_IPU1_DI0>,
1196 <&clks IMX6QDL_CLK_IPU1_DI1>;
Sascha Hauer91660d72012-11-12 15:52:21 +01001197 clock-names = "bus", "di0", "di1";
Philipp Zabel09ebf362013-03-28 17:35:20 +01001198 resets = <&src 2>;
Philipp Zabel4520e692014-03-05 10:21:01 +01001199
Philipp Zabelc0470c32014-05-27 17:26:37 +02001200 ipu1_csi0: port@0 {
1201 reg = <0>;
1202 };
1203
1204 ipu1_csi1: port@1 {
1205 reg = <1>;
1206 };
1207
Philipp Zabel4520e692014-03-05 10:21:01 +01001208 ipu1_di0: port@2 {
1209 #address-cells = <1>;
1210 #size-cells = <0>;
1211 reg = <2>;
1212
1213 ipu1_di0_disp0: endpoint@0 {
1214 };
1215
1216 ipu1_di0_hdmi: endpoint@1 {
1217 remote-endpoint = <&hdmi_mux_0>;
1218 };
1219
1220 ipu1_di0_mipi: endpoint@2 {
1221 remote-endpoint = <&mipi_mux_0>;
1222 };
1223
1224 ipu1_di0_lvds0: endpoint@3 {
1225 remote-endpoint = <&lvds0_mux_0>;
1226 };
1227
1228 ipu1_di0_lvds1: endpoint@4 {
1229 remote-endpoint = <&lvds1_mux_0>;
1230 };
1231 };
1232
1233 ipu1_di1: port@3 {
1234 #address-cells = <1>;
1235 #size-cells = <0>;
1236 reg = <3>;
1237
1238 ipu1_di0_disp1: endpoint@0 {
1239 };
1240
1241 ipu1_di1_hdmi: endpoint@1 {
1242 remote-endpoint = <&hdmi_mux_1>;
1243 };
1244
1245 ipu1_di1_mipi: endpoint@2 {
1246 remote-endpoint = <&mipi_mux_1>;
1247 };
1248
1249 ipu1_di1_lvds0: endpoint@3 {
1250 remote-endpoint = <&lvds0_mux_1>;
1251 };
1252
1253 ipu1_di1_lvds1: endpoint@4 {
1254 remote-endpoint = <&lvds1_mux_1>;
1255 };
1256 };
Sascha Hauer91660d72012-11-12 15:52:21 +01001257 };
Shawn Guo7d740f82011-09-06 13:53:26 +08001258 };
1259};