blob: 84ab7099ff7425ea46bfc1fb0d033afbbe6d67df [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010035#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000037#include <linux/dma-fence-array.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000041#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070042#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020044#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070045
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010046static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson05394f32010-11-08 19:18:58 +000047static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010048static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilsonc76ce032013-08-08 14:41:03 +010050static bool cpu_cache_is_coherent(struct drm_device *dev,
51 enum i915_cache_level level)
52{
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +000053 return HAS_LLC(to_i915(dev)) || level != I915_CACHE_NONE;
Chris Wilsonc76ce032013-08-08 14:41:03 +010054}
55
Chris Wilson2c225692013-08-09 12:26:45 +010056static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053058 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
59 return false;
60
Chris Wilson2c225692013-08-09 12:26:45 +010061 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
62 return true;
63
64 return obj->pin_display;
65}
66
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053067static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010068insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053069 struct drm_mm_node *node, u32 size)
70{
71 memset(node, 0, sizeof(*node));
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010072 return drm_mm_insert_node_in_range_generic(&ggtt->base.mm, node,
Chris Wilson85fd4f52016-12-05 14:29:36 +000073 size, 0,
74 I915_COLOR_UNEVICTABLE,
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010075 0, ggtt->mappable_end,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053076 DRM_MM_SEARCH_DEFAULT,
77 DRM_MM_CREATE_DEFAULT);
78}
79
80static void
81remove_mappable_node(struct drm_mm_node *node)
82{
83 drm_mm_remove_node(node);
84}
85
Chris Wilson73aa8082010-09-30 11:46:12 +010086/* some bookkeeping */
87static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010088 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010089{
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091 dev_priv->mm.object_count++;
92 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020093 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010094}
95
96static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010097 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010098{
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100 dev_priv->mm.object_count--;
101 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200102 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100103}
104
Chris Wilson21dd3732011-01-26 15:55:56 +0000105static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100106i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100107{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 int ret;
109
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100110 might_sleep();
111
Chris Wilsond98c52c2016-04-13 17:35:05 +0100112 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 return 0;
114
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200115 /*
116 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
117 * userspace. If it takes that long something really bad is going on and
118 * we should simply try to bail out and fail as gracefully as possible.
119 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100120 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100121 !i915_reset_in_progress(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100122 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 if (ret == 0) {
124 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
125 return -EIO;
126 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100128 } else {
129 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200130 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100131}
132
Chris Wilson54cf91d2010-11-25 18:00:26 +0000133int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100135 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100136 int ret;
137
Daniel Vetter33196de2012-11-14 17:14:05 +0100138 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100139 if (ret)
140 return ret;
141
142 ret = mutex_lock_interruptible(&dev->struct_mutex);
143 if (ret)
144 return ret;
145
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 return 0;
147}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100148
Eric Anholt673a3942008-07-30 12:06:12 -0700149int
Eric Anholt5a125c32008-10-22 21:40:13 -0700150i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000151 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700152{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300153 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200154 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300155 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100156 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000157 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700158
Chris Wilson6299f992010-11-24 12:23:44 +0000159 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000161 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100162 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100163 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000164 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100165 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100166 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100167 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700168
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300169 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400170 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000171
Eric Anholt5a125c32008-10-22 21:40:13 -0700172 return 0;
173}
174
Chris Wilson03ac84f2016-10-28 13:58:36 +0100175static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800176i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100177{
Al Viro93c76a32015-12-04 23:45:44 -0500178 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000179 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 struct sg_table *st;
181 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000182 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800183 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100184
Chris Wilson6a2c4232014-11-04 04:51:40 -0800185 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100186 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100187
Chris Wilsondbb43512016-12-07 13:34:11 +0000188 /* Always aligning to the object size, allows a single allocation
189 * to handle all possible callers, and given typical object sizes,
190 * the alignment of the buddy allocation will naturally match.
191 */
192 phys = drm_pci_alloc(obj->base.dev,
193 obj->base.size,
194 roundup_pow_of_two(obj->base.size));
195 if (!phys)
196 return ERR_PTR(-ENOMEM);
197
198 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800199 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
200 struct page *page;
201 char *src;
202
203 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000204 if (IS_ERR(page)) {
205 st = ERR_CAST(page);
206 goto err_phys;
207 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800208
209 src = kmap_atomic(page);
210 memcpy(vaddr, src, PAGE_SIZE);
211 drm_clflush_virt_range(vaddr, PAGE_SIZE);
212 kunmap_atomic(src);
213
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300214 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800215 vaddr += PAGE_SIZE;
216 }
217
Chris Wilsonc0336662016-05-06 15:40:21 +0100218 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800219
220 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000221 if (!st) {
222 st = ERR_PTR(-ENOMEM);
223 goto err_phys;
224 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800225
226 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
227 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000228 st = ERR_PTR(-ENOMEM);
229 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 }
231
232 sg = st->sgl;
233 sg->offset = 0;
234 sg->length = obj->base.size;
235
Chris Wilsondbb43512016-12-07 13:34:11 +0000236 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800237 sg_dma_len(sg) = obj->base.size;
238
Chris Wilsondbb43512016-12-07 13:34:11 +0000239 obj->phys_handle = phys;
240 return st;
241
242err_phys:
243 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100244 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245}
246
247static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000248__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
249 struct sg_table *pages)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100251 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100253 if (obj->mm.madv == I915_MADV_DONTNEED)
254 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800255
Chris Wilson05c34832016-11-18 21:17:47 +0000256 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
257 !cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000258 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100259
260 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
261 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
262}
263
264static void
265i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
266 struct sg_table *pages)
267{
Chris Wilson2b3c8312016-11-11 14:58:09 +0000268 __i915_gem_object_release_shmem(obj, pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100269
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100270 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500271 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800272 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100273 int i;
274
275 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800276 struct page *page;
277 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100278
Chris Wilson6a2c4232014-11-04 04:51:40 -0800279 page = shmem_read_mapping_page(mapping, i);
280 if (IS_ERR(page))
281 continue;
282
283 dst = kmap_atomic(page);
284 drm_clflush_virt_range(vaddr, PAGE_SIZE);
285 memcpy(dst, vaddr, PAGE_SIZE);
286 kunmap_atomic(dst);
287
288 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100289 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100290 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300291 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100292 vaddr += PAGE_SIZE;
293 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100294 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100295 }
296
Chris Wilson03ac84f2016-10-28 13:58:36 +0100297 sg_free_table(pages);
298 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000299
300 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800301}
302
303static void
304i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
305{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100306 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800307}
308
309static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
310 .get_pages = i915_gem_object_get_pages_phys,
311 .put_pages = i915_gem_object_put_pages_phys,
312 .release = i915_gem_object_release_phys,
313};
314
Chris Wilson35a96112016-08-14 18:44:40 +0100315int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100316{
317 struct i915_vma *vma;
318 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100319 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100320
Chris Wilson02bef8f2016-08-14 18:44:41 +0100321 lockdep_assert_held(&obj->base.dev->struct_mutex);
322
323 /* Closed vma are removed from the obj->vma_list - but they may
324 * still have an active binding on the object. To remove those we
325 * must wait for all rendering to complete to the object (as unbinding
326 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100327 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100328 ret = i915_gem_object_wait(obj,
329 I915_WAIT_INTERRUPTIBLE |
330 I915_WAIT_LOCKED |
331 I915_WAIT_ALL,
332 MAX_SCHEDULE_TIMEOUT,
333 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100334 if (ret)
335 return ret;
336
337 i915_gem_retire_requests(to_i915(obj->base.dev));
338
Chris Wilsonaa653a62016-08-04 07:52:27 +0100339 while ((vma = list_first_entry_or_null(&obj->vma_list,
340 struct i915_vma,
341 obj_link))) {
342 list_move_tail(&vma->obj_link, &still_in_list);
343 ret = i915_vma_unbind(vma);
344 if (ret)
345 break;
346 }
347 list_splice(&still_in_list, &obj->vma_list);
348
349 return ret;
350}
351
Chris Wilsone95433c2016-10-28 13:58:27 +0100352static long
353i915_gem_object_wait_fence(struct dma_fence *fence,
354 unsigned int flags,
355 long timeout,
356 struct intel_rps_client *rps)
357{
358 struct drm_i915_gem_request *rq;
359
360 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
361
362 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
363 return timeout;
364
365 if (!dma_fence_is_i915(fence))
366 return dma_fence_wait_timeout(fence,
367 flags & I915_WAIT_INTERRUPTIBLE,
368 timeout);
369
370 rq = to_request(fence);
371 if (i915_gem_request_completed(rq))
372 goto out;
373
374 /* This client is about to stall waiting for the GPU. In many cases
375 * this is undesirable and limits the throughput of the system, as
376 * many clients cannot continue processing user input/output whilst
377 * blocked. RPS autotuning may take tens of milliseconds to respond
378 * to the GPU load and thus incurs additional latency for the client.
379 * We can circumvent that by promoting the GPU frequency to maximum
380 * before we wait. This makes the GPU throttle up much more quickly
381 * (good for benchmarks and user experience, e.g. window animations),
382 * but at a cost of spending more power processing the workload
383 * (bad for battery). Not all clients even want their results
384 * immediately and for them we should just let the GPU select its own
385 * frequency to maximise efficiency. To prevent a single client from
386 * forcing the clocks too high for the whole system, we only allow
387 * each client to waitboost once in a busy period.
388 */
389 if (rps) {
390 if (INTEL_GEN(rq->i915) >= 6)
391 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
392 else
393 rps = NULL;
394 }
395
396 timeout = i915_wait_request(rq, flags, timeout);
397
398out:
399 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
400 i915_gem_request_retire_upto(rq);
401
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000402 if (rps && rq->global_seqno == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100403 /* The GPU is now idle and this client has stalled.
404 * Since no other client has submitted a request in the
405 * meantime, assume that this client is the only one
406 * supplying work to the GPU but is unable to keep that
407 * work supplied because it is waiting. Since the GPU is
408 * then never kept fully busy, RPS autoclocking will
409 * keep the clocks relatively low, causing further delays.
410 * Compensate by giving the synchronous client credit for
411 * a waitboost next time.
412 */
413 spin_lock(&rq->i915->rps.client_lock);
414 list_del_init(&rps->link);
415 spin_unlock(&rq->i915->rps.client_lock);
416 }
417
418 return timeout;
419}
420
421static long
422i915_gem_object_wait_reservation(struct reservation_object *resv,
423 unsigned int flags,
424 long timeout,
425 struct intel_rps_client *rps)
426{
427 struct dma_fence *excl;
428
429 if (flags & I915_WAIT_ALL) {
430 struct dma_fence **shared;
431 unsigned int count, i;
432 int ret;
433
434 ret = reservation_object_get_fences_rcu(resv,
435 &excl, &count, &shared);
436 if (ret)
437 return ret;
438
439 for (i = 0; i < count; i++) {
440 timeout = i915_gem_object_wait_fence(shared[i],
441 flags, timeout,
442 rps);
443 if (timeout <= 0)
444 break;
445
446 dma_fence_put(shared[i]);
447 }
448
449 for (; i < count; i++)
450 dma_fence_put(shared[i]);
451 kfree(shared);
452 } else {
453 excl = reservation_object_get_excl_rcu(resv);
454 }
455
456 if (excl && timeout > 0)
457 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
458
459 dma_fence_put(excl);
460
461 return timeout;
462}
463
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000464static void __fence_set_priority(struct dma_fence *fence, int prio)
465{
466 struct drm_i915_gem_request *rq;
467 struct intel_engine_cs *engine;
468
469 if (!dma_fence_is_i915(fence))
470 return;
471
472 rq = to_request(fence);
473 engine = rq->engine;
474 if (!engine->schedule)
475 return;
476
477 engine->schedule(rq, prio);
478}
479
480static void fence_set_priority(struct dma_fence *fence, int prio)
481{
482 /* Recurse once into a fence-array */
483 if (dma_fence_is_array(fence)) {
484 struct dma_fence_array *array = to_dma_fence_array(fence);
485 int i;
486
487 for (i = 0; i < array->num_fences; i++)
488 __fence_set_priority(array->fences[i], prio);
489 } else {
490 __fence_set_priority(fence, prio);
491 }
492}
493
494int
495i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
496 unsigned int flags,
497 int prio)
498{
499 struct dma_fence *excl;
500
501 if (flags & I915_WAIT_ALL) {
502 struct dma_fence **shared;
503 unsigned int count, i;
504 int ret;
505
506 ret = reservation_object_get_fences_rcu(obj->resv,
507 &excl, &count, &shared);
508 if (ret)
509 return ret;
510
511 for (i = 0; i < count; i++) {
512 fence_set_priority(shared[i], prio);
513 dma_fence_put(shared[i]);
514 }
515
516 kfree(shared);
517 } else {
518 excl = reservation_object_get_excl_rcu(obj->resv);
519 }
520
521 if (excl) {
522 fence_set_priority(excl, prio);
523 dma_fence_put(excl);
524 }
525 return 0;
526}
527
Chris Wilson00e60f22016-08-04 16:32:40 +0100528/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100529 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100530 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100531 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
532 * @timeout: how long to wait
533 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100534 */
535int
Chris Wilsone95433c2016-10-28 13:58:27 +0100536i915_gem_object_wait(struct drm_i915_gem_object *obj,
537 unsigned int flags,
538 long timeout,
539 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100540{
Chris Wilsone95433c2016-10-28 13:58:27 +0100541 might_sleep();
542#if IS_ENABLED(CONFIG_LOCKDEP)
543 GEM_BUG_ON(debug_locks &&
544 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
545 !!(flags & I915_WAIT_LOCKED));
546#endif
547 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100548
Chris Wilsond07f0e52016-10-28 13:58:44 +0100549 timeout = i915_gem_object_wait_reservation(obj->resv,
550 flags, timeout,
551 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100552 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100553}
554
555static struct intel_rps_client *to_rps_client(struct drm_file *file)
556{
557 struct drm_i915_file_private *fpriv = file->driver_priv;
558
559 return &fpriv->rps;
560}
561
Chris Wilson00731152014-05-21 12:42:56 +0100562int
563i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
564 int align)
565{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800566 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100567
Chris Wilsondbb43512016-12-07 13:34:11 +0000568 if (align > obj->base.size)
569 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100570
Chris Wilsondbb43512016-12-07 13:34:11 +0000571 if (obj->ops == &i915_gem_phys_ops)
Chris Wilson00731152014-05-21 12:42:56 +0100572 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100573
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100574 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100575 return -EFAULT;
576
577 if (obj->base.filp == NULL)
578 return -EINVAL;
579
Chris Wilson4717ca92016-08-04 07:52:28 +0100580 ret = i915_gem_object_unbind(obj);
581 if (ret)
582 return ret;
583
Chris Wilson548625e2016-11-01 12:11:34 +0000584 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100585 if (obj->mm.pages)
586 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800587
Chris Wilson6a2c4232014-11-04 04:51:40 -0800588 obj->ops = &i915_gem_phys_ops;
589
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100590 return i915_gem_object_pin_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100591}
592
593static int
594i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
595 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100596 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100597{
598 struct drm_device *dev = obj->base.dev;
599 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300600 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilsone95433c2016-10-28 13:58:27 +0100601 int ret;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800602
603 /* We manually control the domain here and pretend that it
604 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
605 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100606 lockdep_assert_held(&obj->base.dev->struct_mutex);
607 ret = i915_gem_object_wait(obj,
608 I915_WAIT_INTERRUPTIBLE |
609 I915_WAIT_LOCKED |
610 I915_WAIT_ALL,
611 MAX_SCHEDULE_TIMEOUT,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100612 to_rps_client(file));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800613 if (ret)
614 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100615
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700616 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100617 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
618 unsigned long unwritten;
619
620 /* The physical object once assigned is fixed for the lifetime
621 * of the obj, so we can safely drop the lock and continue
622 * to access vaddr.
623 */
624 mutex_unlock(&dev->struct_mutex);
625 unwritten = copy_from_user(vaddr, user_data, args->size);
626 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200627 if (unwritten) {
628 ret = -EFAULT;
629 goto out;
630 }
Chris Wilson00731152014-05-21 12:42:56 +0100631 }
632
Chris Wilson6a2c4232014-11-04 04:51:40 -0800633 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100634 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200635
636out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700637 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200638 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100639}
640
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000641void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000642{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100643 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000644}
645
646void i915_gem_object_free(struct drm_i915_gem_object *obj)
647{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100648 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100649 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000650}
651
Dave Airlieff72145b2011-02-07 12:16:14 +1000652static int
653i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000654 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000655 uint64_t size,
656 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700657{
Chris Wilson05394f32010-11-08 19:18:58 +0000658 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300659 int ret;
660 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700661
Dave Airlieff72145b2011-02-07 12:16:14 +1000662 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200663 if (size == 0)
664 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700665
666 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000667 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100668 if (IS_ERR(obj))
669 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700670
Chris Wilson05394f32010-11-08 19:18:58 +0000671 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100672 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100673 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200674 if (ret)
675 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100676
Dave Airlieff72145b2011-02-07 12:16:14 +1000677 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700678 return 0;
679}
680
Dave Airlieff72145b2011-02-07 12:16:14 +1000681int
682i915_gem_dumb_create(struct drm_file *file,
683 struct drm_device *dev,
684 struct drm_mode_create_dumb *args)
685{
686 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300687 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000688 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000689 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000690 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000691}
692
Dave Airlieff72145b2011-02-07 12:16:14 +1000693/**
694 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100695 * @dev: drm device pointer
696 * @data: ioctl data blob
697 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000698 */
699int
700i915_gem_create_ioctl(struct drm_device *dev, void *data,
701 struct drm_file *file)
702{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000703 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000704 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200705
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000706 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100707
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000708 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000709 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000710}
711
Daniel Vetter8c599672011-12-14 13:57:31 +0100712static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100713__copy_to_user_swizzled(char __user *cpu_vaddr,
714 const char *gpu_vaddr, int gpu_offset,
715 int length)
716{
717 int ret, cpu_offset = 0;
718
719 while (length > 0) {
720 int cacheline_end = ALIGN(gpu_offset + 1, 64);
721 int this_length = min(cacheline_end - gpu_offset, length);
722 int swizzled_gpu_offset = gpu_offset ^ 64;
723
724 ret = __copy_to_user(cpu_vaddr + cpu_offset,
725 gpu_vaddr + swizzled_gpu_offset,
726 this_length);
727 if (ret)
728 return ret + length;
729
730 cpu_offset += this_length;
731 gpu_offset += this_length;
732 length -= this_length;
733 }
734
735 return 0;
736}
737
738static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700739__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
740 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100741 int length)
742{
743 int ret, cpu_offset = 0;
744
745 while (length > 0) {
746 int cacheline_end = ALIGN(gpu_offset + 1, 64);
747 int this_length = min(cacheline_end - gpu_offset, length);
748 int swizzled_gpu_offset = gpu_offset ^ 64;
749
750 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
751 cpu_vaddr + cpu_offset,
752 this_length);
753 if (ret)
754 return ret + length;
755
756 cpu_offset += this_length;
757 gpu_offset += this_length;
758 length -= this_length;
759 }
760
761 return 0;
762}
763
Brad Volkin4c914c02014-02-18 10:15:45 -0800764/*
765 * Pins the specified object's pages and synchronizes the object with
766 * GPU accesses. Sets needs_clflush to non-zero if the caller should
767 * flush the object from the CPU cache.
768 */
769int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100770 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800771{
772 int ret;
773
Chris Wilsone95433c2016-10-28 13:58:27 +0100774 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800775
Chris Wilsone95433c2016-10-28 13:58:27 +0100776 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100777 if (!i915_gem_object_has_struct_page(obj))
778 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800779
Chris Wilsone95433c2016-10-28 13:58:27 +0100780 ret = i915_gem_object_wait(obj,
781 I915_WAIT_INTERRUPTIBLE |
782 I915_WAIT_LOCKED,
783 MAX_SCHEDULE_TIMEOUT,
784 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100785 if (ret)
786 return ret;
787
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100788 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100789 if (ret)
790 return ret;
791
Chris Wilsona314d5c2016-08-18 17:16:48 +0100792 i915_gem_object_flush_gtt_write_domain(obj);
793
Chris Wilson43394c72016-08-18 17:16:47 +0100794 /* If we're not in the cpu read domain, set ourself into the gtt
795 * read domain and manually flush cachelines (if required). This
796 * optimizes for the case when the gpu will dirty the data
797 * anyway again before the next pread happens.
798 */
799 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800800 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
801 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800802
Chris Wilson43394c72016-08-18 17:16:47 +0100803 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
804 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100805 if (ret)
806 goto err_unpin;
807
Chris Wilson43394c72016-08-18 17:16:47 +0100808 *needs_clflush = 0;
809 }
810
Chris Wilson97649512016-08-18 17:16:50 +0100811 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100812 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100813
814err_unpin:
815 i915_gem_object_unpin_pages(obj);
816 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100817}
818
819int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
820 unsigned int *needs_clflush)
821{
822 int ret;
823
Chris Wilsone95433c2016-10-28 13:58:27 +0100824 lockdep_assert_held(&obj->base.dev->struct_mutex);
825
Chris Wilson43394c72016-08-18 17:16:47 +0100826 *needs_clflush = 0;
827 if (!i915_gem_object_has_struct_page(obj))
828 return -ENODEV;
829
Chris Wilsone95433c2016-10-28 13:58:27 +0100830 ret = i915_gem_object_wait(obj,
831 I915_WAIT_INTERRUPTIBLE |
832 I915_WAIT_LOCKED |
833 I915_WAIT_ALL,
834 MAX_SCHEDULE_TIMEOUT,
835 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100836 if (ret)
837 return ret;
838
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100839 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100840 if (ret)
841 return ret;
842
Chris Wilsona314d5c2016-08-18 17:16:48 +0100843 i915_gem_object_flush_gtt_write_domain(obj);
844
Chris Wilson43394c72016-08-18 17:16:47 +0100845 /* If we're not in the cpu write domain, set ourself into the
846 * gtt write domain and manually flush cachelines (as required).
847 * This optimizes for the case when the gpu will use the data
848 * right away and we therefore have to clflush anyway.
849 */
850 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
851 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
852
853 /* Same trick applies to invalidate partially written cachelines read
854 * before writing.
855 */
856 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
857 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
858 obj->cache_level);
859
Chris Wilson43394c72016-08-18 17:16:47 +0100860 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
861 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100862 if (ret)
863 goto err_unpin;
864
Chris Wilson43394c72016-08-18 17:16:47 +0100865 *needs_clflush = 0;
866 }
867
868 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
869 obj->cache_dirty = true;
870
871 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100872 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100873 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100874 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100875
876err_unpin:
877 i915_gem_object_unpin_pages(obj);
878 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800879}
880
Daniel Vetter23c18c72012-03-25 19:47:42 +0200881static void
882shmem_clflush_swizzled_range(char *addr, unsigned long length,
883 bool swizzled)
884{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200885 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200886 unsigned long start = (unsigned long) addr;
887 unsigned long end = (unsigned long) addr + length;
888
889 /* For swizzling simply ensure that we always flush both
890 * channels. Lame, but simple and it works. Swizzled
891 * pwrite/pread is far from a hotpath - current userspace
892 * doesn't use it at all. */
893 start = round_down(start, 128);
894 end = round_up(end, 128);
895
896 drm_clflush_virt_range((void *)start, end - start);
897 } else {
898 drm_clflush_virt_range(addr, length);
899 }
900
901}
902
Daniel Vetterd174bd62012-03-25 19:47:40 +0200903/* Only difference to the fast-path function is that this can handle bit17
904 * and uses non-atomic copy and kmap functions. */
905static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100906shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200907 char __user *user_data,
908 bool page_do_bit17_swizzling, bool needs_clflush)
909{
910 char *vaddr;
911 int ret;
912
913 vaddr = kmap(page);
914 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100915 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200916 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200917
918 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100919 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200920 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100921 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200922 kunmap(page);
923
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100924 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200925}
926
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100927static int
928shmem_pread(struct page *page, int offset, int length, char __user *user_data,
929 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530930{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100931 int ret;
932
933 ret = -ENODEV;
934 if (!page_do_bit17_swizzling) {
935 char *vaddr = kmap_atomic(page);
936
937 if (needs_clflush)
938 drm_clflush_virt_range(vaddr + offset, length);
939 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
940 kunmap_atomic(vaddr);
941 }
942 if (ret == 0)
943 return 0;
944
945 return shmem_pread_slow(page, offset, length, user_data,
946 page_do_bit17_swizzling, needs_clflush);
947}
948
949static int
950i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
951 struct drm_i915_gem_pread *args)
952{
953 char __user *user_data;
954 u64 remain;
955 unsigned int obj_do_bit17_swizzling;
956 unsigned int needs_clflush;
957 unsigned int idx, offset;
958 int ret;
959
960 obj_do_bit17_swizzling = 0;
961 if (i915_gem_object_needs_bit17_swizzle(obj))
962 obj_do_bit17_swizzling = BIT(17);
963
964 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
965 if (ret)
966 return ret;
967
968 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
969 mutex_unlock(&obj->base.dev->struct_mutex);
970 if (ret)
971 return ret;
972
973 remain = args->size;
974 user_data = u64_to_user_ptr(args->data_ptr);
975 offset = offset_in_page(args->offset);
976 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
977 struct page *page = i915_gem_object_get_page(obj, idx);
978 int length;
979
980 length = remain;
981 if (offset + length > PAGE_SIZE)
982 length = PAGE_SIZE - offset;
983
984 ret = shmem_pread(page, offset, length, user_data,
985 page_to_phys(page) & obj_do_bit17_swizzling,
986 needs_clflush);
987 if (ret)
988 break;
989
990 remain -= length;
991 user_data += length;
992 offset = 0;
993 }
994
995 i915_gem_obj_finish_shmem_access(obj);
996 return ret;
997}
998
999static inline bool
1000gtt_user_read(struct io_mapping *mapping,
1001 loff_t base, int offset,
1002 char __user *user_data, int length)
1003{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301004 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001005 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301006
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301007 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001008 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1009 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1010 io_mapping_unmap_atomic(vaddr);
1011 if (unwritten) {
1012 vaddr = (void __force *)
1013 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1014 unwritten = copy_to_user(user_data, vaddr + offset, length);
1015 io_mapping_unmap(vaddr);
1016 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301017 return unwritten;
1018}
1019
1020static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001021i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1022 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301023{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001024 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1025 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301026 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001027 struct i915_vma *vma;
1028 void __user *user_data;
1029 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301030 int ret;
1031
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001032 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1033 if (ret)
1034 return ret;
1035
1036 intel_runtime_pm_get(i915);
1037 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1038 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001039 if (!IS_ERR(vma)) {
1040 node.start = i915_ggtt_offset(vma);
1041 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001042 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001043 if (ret) {
1044 i915_vma_unpin(vma);
1045 vma = ERR_PTR(ret);
1046 }
1047 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001048 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001049 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301050 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001051 goto out_unlock;
1052 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301053 }
1054
1055 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1056 if (ret)
1057 goto out_unpin;
1058
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001059 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301060
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001061 user_data = u64_to_user_ptr(args->data_ptr);
1062 remain = args->size;
1063 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301064
1065 while (remain > 0) {
1066 /* Operation in this page
1067 *
1068 * page_base = page offset within aperture
1069 * page_offset = offset within page
1070 * page_length = bytes to copy for this page
1071 */
1072 u32 page_base = node.start;
1073 unsigned page_offset = offset_in_page(offset);
1074 unsigned page_length = PAGE_SIZE - page_offset;
1075 page_length = remain < page_length ? remain : page_length;
1076 if (node.allocated) {
1077 wmb();
1078 ggtt->base.insert_page(&ggtt->base,
1079 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001080 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301081 wmb();
1082 } else {
1083 page_base += offset & PAGE_MASK;
1084 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001085
1086 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1087 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301088 ret = -EFAULT;
1089 break;
1090 }
1091
1092 remain -= page_length;
1093 user_data += page_length;
1094 offset += page_length;
1095 }
1096
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001097 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301098out_unpin:
1099 if (node.allocated) {
1100 wmb();
1101 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001102 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301103 remove_mappable_node(&node);
1104 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001105 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301106 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001107out_unlock:
1108 intel_runtime_pm_put(i915);
1109 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001110
Eric Anholteb014592009-03-10 11:44:52 -07001111 return ret;
1112}
1113
Eric Anholt673a3942008-07-30 12:06:12 -07001114/**
1115 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001116 * @dev: drm device pointer
1117 * @data: ioctl data blob
1118 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001119 *
1120 * On error, the contents of *data are undefined.
1121 */
1122int
1123i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001124 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001125{
1126 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001127 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001128 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001129
Chris Wilson51311d02010-11-17 09:10:42 +00001130 if (args->size == 0)
1131 return 0;
1132
1133 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001134 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001135 args->size))
1136 return -EFAULT;
1137
Chris Wilson03ac0642016-07-20 13:31:51 +01001138 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001139 if (!obj)
1140 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001141
Chris Wilson7dcd2492010-09-26 20:21:44 +01001142 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001143 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001144 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001145 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001146 }
1147
Chris Wilsondb53a302011-02-03 11:57:46 +00001148 trace_i915_gem_object_pread(obj, args->offset, args->size);
1149
Chris Wilsone95433c2016-10-28 13:58:27 +01001150 ret = i915_gem_object_wait(obj,
1151 I915_WAIT_INTERRUPTIBLE,
1152 MAX_SCHEDULE_TIMEOUT,
1153 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001154 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001155 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001156
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001157 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001158 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001159 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001160
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001161 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001162 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001163 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301164
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001165 i915_gem_object_unpin_pages(obj);
1166out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001167 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001168 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001169}
1170
Keith Packard0839ccb2008-10-30 19:38:48 -07001171/* This is the fast write path which cannot handle
1172 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001173 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001174
Chris Wilsonfe115622016-10-28 13:58:40 +01001175static inline bool
1176ggtt_write(struct io_mapping *mapping,
1177 loff_t base, int offset,
1178 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001179{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001180 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001181 unsigned long unwritten;
1182
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001183 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001184 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1185 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001186 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001187 io_mapping_unmap_atomic(vaddr);
1188 if (unwritten) {
1189 vaddr = (void __force *)
1190 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1191 unwritten = copy_from_user(vaddr + offset, user_data, length);
1192 io_mapping_unmap(vaddr);
1193 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001194
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001195 return unwritten;
1196}
1197
Eric Anholt3de09aa2009-03-09 09:42:23 -07001198/**
1199 * This is the fast pwrite path, where we copy the data directly from the
1200 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001201 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001202 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001203 */
Eric Anholt673a3942008-07-30 12:06:12 -07001204static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001205i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1206 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001207{
Chris Wilsonfe115622016-10-28 13:58:40 +01001208 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301209 struct i915_ggtt *ggtt = &i915->ggtt;
1210 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001211 struct i915_vma *vma;
1212 u64 remain, offset;
1213 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301214 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301215
Chris Wilsonfe115622016-10-28 13:58:40 +01001216 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1217 if (ret)
1218 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001219
Chris Wilson9c870d02016-10-24 13:42:15 +01001220 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001221 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001222 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001223 if (!IS_ERR(vma)) {
1224 node.start = i915_ggtt_offset(vma);
1225 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001226 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001227 if (ret) {
1228 i915_vma_unpin(vma);
1229 vma = ERR_PTR(ret);
1230 }
1231 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001232 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001233 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301234 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001235 goto out_unlock;
1236 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301237 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001238
1239 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1240 if (ret)
1241 goto out_unpin;
1242
Chris Wilsonfe115622016-10-28 13:58:40 +01001243 mutex_unlock(&i915->drm.struct_mutex);
1244
Chris Wilsonb19482d2016-08-18 17:16:43 +01001245 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001246
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301247 user_data = u64_to_user_ptr(args->data_ptr);
1248 offset = args->offset;
1249 remain = args->size;
1250 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001251 /* Operation in this page
1252 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001253 * page_base = page offset within aperture
1254 * page_offset = offset within page
1255 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001256 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301257 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001258 unsigned int page_offset = offset_in_page(offset);
1259 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301260 page_length = remain < page_length ? remain : page_length;
1261 if (node.allocated) {
1262 wmb(); /* flush the write before we modify the GGTT */
1263 ggtt->base.insert_page(&ggtt->base,
1264 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1265 node.start, I915_CACHE_NONE, 0);
1266 wmb(); /* flush modifications to the GGTT (insert_page) */
1267 } else {
1268 page_base += offset & PAGE_MASK;
1269 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001270 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001271 * source page isn't available. Return the error and we'll
1272 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301273 * If the object is non-shmem backed, we retry again with the
1274 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001275 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001276 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1277 user_data, page_length)) {
1278 ret = -EFAULT;
1279 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001280 }
Eric Anholt673a3942008-07-30 12:06:12 -07001281
Keith Packard0839ccb2008-10-30 19:38:48 -07001282 remain -= page_length;
1283 user_data += page_length;
1284 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001285 }
Chris Wilsonb19482d2016-08-18 17:16:43 +01001286 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001287
1288 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001289out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301290 if (node.allocated) {
1291 wmb();
1292 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001293 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301294 remove_mappable_node(&node);
1295 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001296 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301297 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001298out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001299 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001300 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001301 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001302}
1303
Eric Anholt673a3942008-07-30 12:06:12 -07001304static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001305shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001306 char __user *user_data,
1307 bool page_do_bit17_swizzling,
1308 bool needs_clflush_before,
1309 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001310{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001311 char *vaddr;
1312 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001313
Daniel Vetterd174bd62012-03-25 19:47:40 +02001314 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001315 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001316 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001317 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001318 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001319 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1320 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001321 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001322 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001323 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001324 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001325 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001326 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001327
Chris Wilson755d2212012-09-04 21:02:55 +01001328 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001329}
1330
Chris Wilsonfe115622016-10-28 13:58:40 +01001331/* Per-page copy function for the shmem pwrite fastpath.
1332 * Flushes invalid cachelines before writing to the target if
1333 * needs_clflush_before is set and flushes out any written cachelines after
1334 * writing if needs_clflush is set.
1335 */
Eric Anholt40123c12009-03-09 13:42:30 -07001336static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001337shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1338 bool page_do_bit17_swizzling,
1339 bool needs_clflush_before,
1340 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001341{
Chris Wilsonfe115622016-10-28 13:58:40 +01001342 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001343
Chris Wilsonfe115622016-10-28 13:58:40 +01001344 ret = -ENODEV;
1345 if (!page_do_bit17_swizzling) {
1346 char *vaddr = kmap_atomic(page);
1347
1348 if (needs_clflush_before)
1349 drm_clflush_virt_range(vaddr + offset, len);
1350 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1351 if (needs_clflush_after)
1352 drm_clflush_virt_range(vaddr + offset, len);
1353
1354 kunmap_atomic(vaddr);
1355 }
1356 if (ret == 0)
1357 return ret;
1358
1359 return shmem_pwrite_slow(page, offset, len, user_data,
1360 page_do_bit17_swizzling,
1361 needs_clflush_before,
1362 needs_clflush_after);
1363}
1364
1365static int
1366i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1367 const struct drm_i915_gem_pwrite *args)
1368{
1369 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1370 void __user *user_data;
1371 u64 remain;
1372 unsigned int obj_do_bit17_swizzling;
1373 unsigned int partial_cacheline_write;
1374 unsigned int needs_clflush;
1375 unsigned int offset, idx;
1376 int ret;
1377
1378 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001379 if (ret)
1380 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001381
Chris Wilsonfe115622016-10-28 13:58:40 +01001382 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1383 mutex_unlock(&i915->drm.struct_mutex);
1384 if (ret)
1385 return ret;
1386
1387 obj_do_bit17_swizzling = 0;
1388 if (i915_gem_object_needs_bit17_swizzle(obj))
1389 obj_do_bit17_swizzling = BIT(17);
1390
1391 /* If we don't overwrite a cacheline completely we need to be
1392 * careful to have up-to-date data by first clflushing. Don't
1393 * overcomplicate things and flush the entire patch.
1394 */
1395 partial_cacheline_write = 0;
1396 if (needs_clflush & CLFLUSH_BEFORE)
1397 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1398
Chris Wilson43394c72016-08-18 17:16:47 +01001399 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001400 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001401 offset = offset_in_page(args->offset);
1402 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1403 struct page *page = i915_gem_object_get_page(obj, idx);
1404 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001405
Chris Wilsonfe115622016-10-28 13:58:40 +01001406 length = remain;
1407 if (offset + length > PAGE_SIZE)
1408 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001409
Chris Wilsonfe115622016-10-28 13:58:40 +01001410 ret = shmem_pwrite(page, offset, length, user_data,
1411 page_to_phys(page) & obj_do_bit17_swizzling,
1412 (offset | length) & partial_cacheline_write,
1413 needs_clflush & CLFLUSH_AFTER);
1414 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001415 break;
1416
Chris Wilsonfe115622016-10-28 13:58:40 +01001417 remain -= length;
1418 user_data += length;
1419 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001420 }
1421
Rodrigo Vivide152b62015-07-07 16:28:51 -07001422 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001423 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001424 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001425}
1426
1427/**
1428 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001429 * @dev: drm device
1430 * @data: ioctl data blob
1431 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001432 *
1433 * On error, the contents of the buffer that were to be modified are undefined.
1434 */
1435int
1436i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001437 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001438{
1439 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001440 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001441 int ret;
1442
1443 if (args->size == 0)
1444 return 0;
1445
1446 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001447 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001448 args->size))
1449 return -EFAULT;
1450
Chris Wilson03ac0642016-07-20 13:31:51 +01001451 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001452 if (!obj)
1453 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001454
Chris Wilson7dcd2492010-09-26 20:21:44 +01001455 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001456 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001457 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001458 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001459 }
1460
Chris Wilsondb53a302011-02-03 11:57:46 +00001461 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1462
Chris Wilsone95433c2016-10-28 13:58:27 +01001463 ret = i915_gem_object_wait(obj,
1464 I915_WAIT_INTERRUPTIBLE |
1465 I915_WAIT_ALL,
1466 MAX_SCHEDULE_TIMEOUT,
1467 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001468 if (ret)
1469 goto err;
1470
Chris Wilsonfe115622016-10-28 13:58:40 +01001471 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001472 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001473 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001474
Daniel Vetter935aaa62012-03-25 19:47:35 +02001475 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001476 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1477 * it would end up going through the fenced access, and we'll get
1478 * different detiling behavior between reading and writing.
1479 * pread/pwrite currently are reading and writing from the CPU
1480 * perspective, requiring manual detiling by the client.
1481 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001482 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001483 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001484 /* Note that the gtt paths might fail with non-page-backed user
1485 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001486 * textures). Fallback to the shmem path in that case.
1487 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001488 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001489
Chris Wilsond1054ee2016-07-16 18:42:36 +01001490 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001491 if (obj->phys_handle)
1492 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301493 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001494 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001495 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001496
Chris Wilsonfe115622016-10-28 13:58:40 +01001497 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001498err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001499 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001500 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001501}
1502
Chris Wilsond243ad82016-08-18 17:16:44 +01001503static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001504write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1505{
Chris Wilson50349242016-08-18 17:17:04 +01001506 return (domain == I915_GEM_DOMAIN_GTT ?
1507 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001508}
1509
Chris Wilson40e62d52016-10-28 13:58:41 +01001510static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1511{
1512 struct drm_i915_private *i915;
1513 struct list_head *list;
1514 struct i915_vma *vma;
1515
1516 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1517 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001518 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001519
1520 if (i915_vma_is_active(vma))
1521 continue;
1522
1523 if (!drm_mm_node_allocated(&vma->node))
1524 continue;
1525
1526 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1527 }
1528
1529 i915 = to_i915(obj->base.dev);
1530 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001531 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001532}
1533
Eric Anholt673a3942008-07-30 12:06:12 -07001534/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001535 * Called when user space prepares to use an object with the CPU, either
1536 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001537 * @dev: drm device
1538 * @data: ioctl data blob
1539 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001540 */
1541int
1542i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001543 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001544{
1545 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001546 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001547 uint32_t read_domains = args->read_domains;
1548 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001549 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001550
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001551 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001552 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001553 return -EINVAL;
1554
1555 /* Having something in the write domain implies it's in the read
1556 * domain, and only that read domain. Enforce that in the request.
1557 */
1558 if (write_domain != 0 && read_domains != write_domain)
1559 return -EINVAL;
1560
Chris Wilson03ac0642016-07-20 13:31:51 +01001561 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001562 if (!obj)
1563 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001564
Chris Wilson3236f572012-08-24 09:35:09 +01001565 /* Try to flush the object off the GPU without holding the lock.
1566 * We will repeat the flush holding the lock in the normal manner
1567 * to catch cases where we are gazumped.
1568 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001569 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001570 I915_WAIT_INTERRUPTIBLE |
1571 (write_domain ? I915_WAIT_ALL : 0),
1572 MAX_SCHEDULE_TIMEOUT,
1573 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001574 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001575 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001576
Chris Wilson40e62d52016-10-28 13:58:41 +01001577 /* Flush and acquire obj->pages so that we are coherent through
1578 * direct access in memory with previous cached writes through
1579 * shmemfs and that our cache domain tracking remains valid.
1580 * For example, if the obj->filp was moved to swap without us
1581 * being notified and releasing the pages, we would mistakenly
1582 * continue to assume that the obj remained out of the CPU cached
1583 * domain.
1584 */
1585 err = i915_gem_object_pin_pages(obj);
1586 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001587 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001588
1589 err = i915_mutex_lock_interruptible(dev);
1590 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001591 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001592
Chris Wilson43566de2015-01-02 16:29:29 +05301593 if (read_domains & I915_GEM_DOMAIN_GTT)
Chris Wilson40e62d52016-10-28 13:58:41 +01001594 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301595 else
Chris Wilson40e62d52016-10-28 13:58:41 +01001596 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1597
1598 /* And bump the LRU for this access */
1599 i915_gem_object_bump_inactive_ggtt(obj);
1600
1601 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001602
Daniel Vetter031b6982015-06-26 19:35:16 +02001603 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001604 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001605
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001606out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001607 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001608out:
1609 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001610 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001611}
1612
1613/**
1614 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001615 * @dev: drm device
1616 * @data: ioctl data blob
1617 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001618 */
1619int
1620i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001621 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001622{
1623 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001624 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001625 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001626
Chris Wilson03ac0642016-07-20 13:31:51 +01001627 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001628 if (!obj)
1629 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001630
Eric Anholt673a3942008-07-30 12:06:12 -07001631 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001632 if (READ_ONCE(obj->pin_display)) {
1633 err = i915_mutex_lock_interruptible(dev);
1634 if (!err) {
1635 i915_gem_object_flush_cpu_write_domain(obj);
1636 mutex_unlock(&dev->struct_mutex);
1637 }
1638 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001639
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001640 i915_gem_object_put(obj);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001641 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001642}
1643
1644/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001645 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1646 * it is mapped to.
1647 * @dev: drm device
1648 * @data: ioctl data blob
1649 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001650 *
1651 * While the mapping holds a reference on the contents of the object, it doesn't
1652 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001653 *
1654 * IMPORTANT:
1655 *
1656 * DRM driver writers who look a this function as an example for how to do GEM
1657 * mmap support, please don't implement mmap support like here. The modern way
1658 * to implement DRM mmap support is with an mmap offset ioctl (like
1659 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1660 * That way debug tooling like valgrind will understand what's going on, hiding
1661 * the mmap call in a driver private ioctl will break that. The i915 driver only
1662 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001663 */
1664int
1665i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001666 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001667{
1668 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001669 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001670 unsigned long addr;
1671
Akash Goel1816f922015-01-02 16:29:30 +05301672 if (args->flags & ~(I915_MMAP_WC))
1673 return -EINVAL;
1674
Borislav Petkov568a58e2016-03-29 17:42:01 +02001675 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301676 return -ENODEV;
1677
Chris Wilson03ac0642016-07-20 13:31:51 +01001678 obj = i915_gem_object_lookup(file, args->handle);
1679 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001680 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001681
Daniel Vetter1286ff72012-05-10 15:25:09 +02001682 /* prime objects have no backing filp to GEM mmap
1683 * pages from.
1684 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001685 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001686 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001687 return -EINVAL;
1688 }
1689
Chris Wilson03ac0642016-07-20 13:31:51 +01001690 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001691 PROT_READ | PROT_WRITE, MAP_SHARED,
1692 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301693 if (args->flags & I915_MMAP_WC) {
1694 struct mm_struct *mm = current->mm;
1695 struct vm_area_struct *vma;
1696
Michal Hocko80a89a52016-05-23 16:26:11 -07001697 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001698 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001699 return -EINTR;
1700 }
Akash Goel1816f922015-01-02 16:29:30 +05301701 vma = find_vma(mm, addr);
1702 if (vma)
1703 vma->vm_page_prot =
1704 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1705 else
1706 addr = -ENOMEM;
1707 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001708
1709 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001710 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301711 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001712 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001713 if (IS_ERR((void *)addr))
1714 return addr;
1715
1716 args->addr_ptr = (uint64_t) addr;
1717
1718 return 0;
1719}
1720
Chris Wilson03af84f2016-08-18 17:17:01 +01001721static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1722{
1723 u64 size;
1724
1725 size = i915_gem_object_get_stride(obj);
1726 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1727
1728 return size >> PAGE_SHIFT;
1729}
1730
Jesse Barnesde151cf2008-11-12 10:03:55 -08001731/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001732 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1733 *
1734 * A history of the GTT mmap interface:
1735 *
1736 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1737 * aligned and suitable for fencing, and still fit into the available
1738 * mappable space left by the pinned display objects. A classic problem
1739 * we called the page-fault-of-doom where we would ping-pong between
1740 * two objects that could not fit inside the GTT and so the memcpy
1741 * would page one object in at the expense of the other between every
1742 * single byte.
1743 *
1744 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1745 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1746 * object is too large for the available space (or simply too large
1747 * for the mappable aperture!), a view is created instead and faulted
1748 * into userspace. (This view is aligned and sized appropriately for
1749 * fenced access.)
1750 *
1751 * Restrictions:
1752 *
1753 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1754 * hangs on some architectures, corruption on others. An attempt to service
1755 * a GTT page fault from a snoopable object will generate a SIGBUS.
1756 *
1757 * * the object must be able to fit into RAM (physical memory, though no
1758 * limited to the mappable aperture).
1759 *
1760 *
1761 * Caveats:
1762 *
1763 * * a new GTT page fault will synchronize rendering from the GPU and flush
1764 * all data to system memory. Subsequent access will not be synchronized.
1765 *
1766 * * all mappings are revoked on runtime device suspend.
1767 *
1768 * * there are only 8, 16 or 32 fence registers to share between all users
1769 * (older machines require fence register for display and blitter access
1770 * as well). Contention of the fence registers will cause the previous users
1771 * to be unmapped and any new access will generate new page faults.
1772 *
1773 * * running out of memory while servicing a fault may generate a SIGBUS,
1774 * rather than the expected SIGSEGV.
1775 */
1776int i915_gem_mmap_gtt_version(void)
1777{
1778 return 1;
1779}
1780
1781/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001782 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001783 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001784 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001785 *
1786 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1787 * from userspace. The fault handler takes care of binding the object to
1788 * the GTT (if needed), allocating and programming a fence register (again,
1789 * only if needed based on whether the old reg is still valid or the object
1790 * is tiled) and inserting a new PTE into the faulting process.
1791 *
1792 * Note that the faulting process may involve evicting existing objects
1793 * from the GTT and/or fence registers to make room. So performance may
1794 * suffer if the GTT working set is large or there are few fence registers
1795 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001796 *
1797 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1798 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001799 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001800int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001801{
Chris Wilson03af84f2016-08-18 17:17:01 +01001802#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001803 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001804 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001805 struct drm_i915_private *dev_priv = to_i915(dev);
1806 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001807 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001808 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001809 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001810 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001811 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001812
Jesse Barnesde151cf2008-11-12 10:03:55 -08001813 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001814 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001815 PAGE_SHIFT;
1816
Chris Wilsondb53a302011-02-03 11:57:46 +00001817 trace_i915_gem_object_fault(obj, page_offset, true, write);
1818
Chris Wilson6e4930f2014-02-07 18:37:06 -02001819 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001820 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001821 * repeat the flush holding the lock in the normal manner to catch cases
1822 * where we are gazumped.
1823 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001824 ret = i915_gem_object_wait(obj,
1825 I915_WAIT_INTERRUPTIBLE,
1826 MAX_SCHEDULE_TIMEOUT,
1827 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001828 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001829 goto err;
1830
Chris Wilson40e62d52016-10-28 13:58:41 +01001831 ret = i915_gem_object_pin_pages(obj);
1832 if (ret)
1833 goto err;
1834
Chris Wilsonb8f90962016-08-05 10:14:07 +01001835 intel_runtime_pm_get(dev_priv);
1836
1837 ret = i915_mutex_lock_interruptible(dev);
1838 if (ret)
1839 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001840
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001841 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001842 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001843 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001844 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001845 }
1846
Chris Wilson82118872016-08-18 17:17:05 +01001847 /* If the object is smaller than a couple of partial vma, it is
1848 * not worth only creating a single partial vma - we may as well
1849 * clear enough space for the full object.
1850 */
1851 flags = PIN_MAPPABLE;
1852 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1853 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1854
Chris Wilsona61007a2016-08-18 17:17:02 +01001855 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001856 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001857 if (IS_ERR(vma)) {
1858 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001859 unsigned int chunk_size;
1860
Chris Wilsona61007a2016-08-18 17:17:02 +01001861 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001862 chunk_size = MIN_CHUNK_PAGES;
1863 if (i915_gem_object_is_tiled(obj))
Chris Wilson0ef723c2016-11-07 10:54:43 +00001864 chunk_size = roundup(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001865
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001866 memset(&view, 0, sizeof(view));
1867 view.type = I915_GGTT_VIEW_PARTIAL;
1868 view.params.partial.offset = rounddown(page_offset, chunk_size);
1869 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001870 min_t(unsigned int, chunk_size,
Chris Wilson908b1232016-10-11 10:06:56 +01001871 vma_pages(area) - view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001872
Chris Wilsonaa136d92016-08-18 17:17:03 +01001873 /* If the partial covers the entire object, just create a
1874 * normal VMA.
1875 */
1876 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1877 view.type = I915_GGTT_VIEW_NORMAL;
1878
Chris Wilson50349242016-08-18 17:17:04 +01001879 /* Userspace is now writing through an untracked VMA, abandon
1880 * all hope that the hardware is able to track future writes.
1881 */
1882 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1883
Chris Wilsona61007a2016-08-18 17:17:02 +01001884 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1885 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001886 if (IS_ERR(vma)) {
1887 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001888 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001889 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001890
Chris Wilsonc9839302012-11-20 10:45:17 +00001891 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1892 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001893 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001894
Chris Wilson49ef5292016-08-18 17:17:00 +01001895 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001896 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001897 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001898
Chris Wilson275f0392016-10-24 13:42:14 +01001899 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001900 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001901 if (list_empty(&obj->userfault_link))
1902 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001903
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001904 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001905 ret = remap_io_mapping(area,
1906 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1907 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1908 min_t(u64, vma->size, area->vm_end - area->vm_start),
1909 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001910
Chris Wilsonb8f90962016-08-05 10:14:07 +01001911err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001912 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001913err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001914 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001915err_rpm:
1916 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001917 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001918err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001919 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001920 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001921 /*
1922 * We eat errors when the gpu is terminally wedged to avoid
1923 * userspace unduly crashing (gl has no provisions for mmaps to
1924 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1925 * and so needs to be reported.
1926 */
1927 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001928 ret = VM_FAULT_SIGBUS;
1929 break;
1930 }
Chris Wilson045e7692010-11-07 09:18:22 +00001931 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001932 /*
1933 * EAGAIN means the gpu is hung and we'll wait for the error
1934 * handler to reset everything when re-faulting in
1935 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001936 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001937 case 0:
1938 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001939 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001940 case -EBUSY:
1941 /*
1942 * EBUSY is ok: this just means that another thread
1943 * already did the job.
1944 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001945 ret = VM_FAULT_NOPAGE;
1946 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001947 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001948 ret = VM_FAULT_OOM;
1949 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001950 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001951 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001952 ret = VM_FAULT_SIGBUS;
1953 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001954 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001955 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001956 ret = VM_FAULT_SIGBUS;
1957 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001958 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001959 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001960}
1961
1962/**
Chris Wilson901782b2009-07-10 08:18:50 +01001963 * i915_gem_release_mmap - remove physical page mappings
1964 * @obj: obj in question
1965 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001966 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001967 * relinquish ownership of the pages back to the system.
1968 *
1969 * It is vital that we remove the page mapping if we have mapped a tiled
1970 * object through the GTT and then lose the fence register due to
1971 * resource pressure. Similarly if the object has been moved out of the
1972 * aperture, than pages mapped into userspace must be revoked. Removing the
1973 * mapping will then trigger a page fault on the next user access, allowing
1974 * fixup by i915_gem_fault().
1975 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001976void
Chris Wilson05394f32010-11-08 19:18:58 +00001977i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001978{
Chris Wilson275f0392016-10-24 13:42:14 +01001979 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001980
Chris Wilson349f2cc2016-04-13 17:35:12 +01001981 /* Serialisation between user GTT access and our code depends upon
1982 * revoking the CPU's PTE whilst the mutex is held. The next user
1983 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001984 *
1985 * Note that RPM complicates somewhat by adding an additional
1986 * requirement that operations to the GGTT be made holding the RPM
1987 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001988 */
Chris Wilson275f0392016-10-24 13:42:14 +01001989 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001990 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001991
Chris Wilson3594a3e2016-10-24 13:42:16 +01001992 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01001993 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001994
Chris Wilson3594a3e2016-10-24 13:42:16 +01001995 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01001996 drm_vma_node_unmap(&obj->base.vma_node,
1997 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001998
1999 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2000 * memory transactions from userspace before we return. The TLB
2001 * flushing implied above by changing the PTE above *should* be
2002 * sufficient, an extra barrier here just provides us with a bit
2003 * of paranoid documentation about our requirement to serialise
2004 * memory writes before touching registers / GSM.
2005 */
2006 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002007
2008out:
2009 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002010}
2011
Chris Wilson7c108fd2016-10-24 13:42:18 +01002012void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002013{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002014 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002015 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002016
Chris Wilson3594a3e2016-10-24 13:42:16 +01002017 /*
2018 * Only called during RPM suspend. All users of the userfault_list
2019 * must be holding an RPM wakeref to ensure that this can not
2020 * run concurrently with themselves (and use the struct_mutex for
2021 * protection between themselves).
2022 */
2023
2024 list_for_each_entry_safe(obj, on,
2025 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002026 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002027 drm_vma_node_unmap(&obj->base.vma_node,
2028 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002029 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002030
2031 /* The fence will be lost when the device powers down. If any were
2032 * in use by hardware (i.e. they are pinned), we should not be powering
2033 * down! All other fences will be reacquired by the user upon waking.
2034 */
2035 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2036 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2037
2038 if (WARN_ON(reg->pin_count))
2039 continue;
2040
2041 if (!reg->vma)
2042 continue;
2043
2044 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2045 reg->dirty = true;
2046 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002047}
2048
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002049/**
2050 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01002051 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002052 * @size: object size
2053 * @tiling_mode: tiling mode
2054 *
2055 * Return the required global GTT size for an object, taking into account
2056 * potential fence register mapping.
2057 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002058u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
2059 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002060{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002061 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002062
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002063 GEM_BUG_ON(size == 0);
2064
Chris Wilsona9f14812016-08-04 16:32:28 +01002065 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002066 tiling_mode == I915_TILING_NONE)
2067 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002068
2069 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01002070 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002071 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002072 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002073 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002074
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002075 while (ggtt_size < size)
2076 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002077
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002078 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002079}
2080
Jesse Barnesde151cf2008-11-12 10:03:55 -08002081/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002082 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01002083 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002084 * @size: object size
2085 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002086 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002087 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002088 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002089 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002090 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002091u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002092 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002093{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002094 GEM_BUG_ON(size == 0);
2095
Jesse Barnesde151cf2008-11-12 10:03:55 -08002096 /*
2097 * Minimum alignment is 4k (GTT page size), but might be greater
2098 * if a fence register is needed for the object.
2099 */
Jani Nikula73f67aa2016-12-07 22:48:09 +02002100 if (INTEL_GEN(dev_priv) >= 4 ||
2101 (!fenced && (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002102 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002103 return 4096;
2104
2105 /*
2106 * Previous chips need to be aligned to the size of the smallest
2107 * fence register that can contain the object.
2108 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002109 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002110}
2111
Chris Wilsond8cb5082012-08-11 15:41:03 +01002112static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2113{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002114 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002115 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002116
Chris Wilsonf3f61842016-08-05 10:14:14 +01002117 err = drm_gem_create_mmap_offset(&obj->base);
2118 if (!err)
2119 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002120
Chris Wilsonf3f61842016-08-05 10:14:14 +01002121 /* We can idle the GPU locklessly to flush stale objects, but in order
2122 * to claim that space for ourselves, we need to take the big
2123 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002124 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002125 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002126 if (err)
2127 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002128
Chris Wilsonf3f61842016-08-05 10:14:14 +01002129 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2130 if (!err) {
2131 i915_gem_retire_requests(dev_priv);
2132 err = drm_gem_create_mmap_offset(&obj->base);
2133 mutex_unlock(&dev_priv->drm.struct_mutex);
2134 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002135
Chris Wilsonf3f61842016-08-05 10:14:14 +01002136 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002137}
2138
2139static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2140{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002141 drm_gem_free_mmap_offset(&obj->base);
2142}
2143
Dave Airlieda6b51d2014-12-24 13:11:17 +10002144int
Dave Airlieff72145b2011-02-07 12:16:14 +10002145i915_gem_mmap_gtt(struct drm_file *file,
2146 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002147 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002148 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002149{
Chris Wilson05394f32010-11-08 19:18:58 +00002150 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002151 int ret;
2152
Chris Wilson03ac0642016-07-20 13:31:51 +01002153 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002154 if (!obj)
2155 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002156
Chris Wilsond8cb5082012-08-11 15:41:03 +01002157 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002158 if (ret == 0)
2159 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002160
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002161 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002162 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002163}
2164
Dave Airlieff72145b2011-02-07 12:16:14 +10002165/**
2166 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2167 * @dev: DRM device
2168 * @data: GTT mapping ioctl data
2169 * @file: GEM object info
2170 *
2171 * Simply returns the fake offset to userspace so it can mmap it.
2172 * The mmap call will end up in drm_gem_mmap(), which will set things
2173 * up so we can get faults in the handler above.
2174 *
2175 * The fault handler will take care of binding the object into the GTT
2176 * (since it may have been evicted to make room for something), allocating
2177 * a fence register, and mapping the appropriate aperture address into
2178 * userspace.
2179 */
2180int
2181i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2182 struct drm_file *file)
2183{
2184 struct drm_i915_gem_mmap_gtt *args = data;
2185
Dave Airlieda6b51d2014-12-24 13:11:17 +10002186 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002187}
2188
Daniel Vetter225067e2012-08-20 10:23:20 +02002189/* Immediately discard the backing storage */
2190static void
2191i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002192{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002193 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002194
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002195 if (obj->base.filp == NULL)
2196 return;
2197
Daniel Vetter225067e2012-08-20 10:23:20 +02002198 /* Our goal here is to return as much of the memory as
2199 * is possible back to the system as we are called from OOM.
2200 * To do this we must instruct the shmfs to drop all of its
2201 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002202 */
Chris Wilson55372522014-03-25 13:23:06 +00002203 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002204 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002205}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002206
Chris Wilson55372522014-03-25 13:23:06 +00002207/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002208void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002209{
Chris Wilson55372522014-03-25 13:23:06 +00002210 struct address_space *mapping;
2211
Chris Wilson1233e2d2016-10-28 13:58:37 +01002212 lockdep_assert_held(&obj->mm.lock);
2213 GEM_BUG_ON(obj->mm.pages);
2214
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002215 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002216 case I915_MADV_DONTNEED:
2217 i915_gem_object_truncate(obj);
2218 case __I915_MADV_PURGED:
2219 return;
2220 }
2221
2222 if (obj->base.filp == NULL)
2223 return;
2224
Al Viro93c76a32015-12-04 23:45:44 -05002225 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002226 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002227}
2228
Chris Wilson5cdf5882010-09-27 15:51:07 +01002229static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002230i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2231 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002232{
Dave Gordon85d12252016-05-20 11:54:06 +01002233 struct sgt_iter sgt_iter;
2234 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002235
Chris Wilson2b3c8312016-11-11 14:58:09 +00002236 __i915_gem_object_release_shmem(obj, pages);
Eric Anholt856fa192009-03-19 14:10:50 -07002237
Chris Wilson03ac84f2016-10-28 13:58:36 +01002238 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002239
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002240 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002241 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002242
Chris Wilson03ac84f2016-10-28 13:58:36 +01002243 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002244 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002245 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002246
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002247 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002248 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002249
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002250 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002251 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002252 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002253
Chris Wilson03ac84f2016-10-28 13:58:36 +01002254 sg_free_table(pages);
2255 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002256}
2257
Chris Wilson96d77632016-10-28 13:58:33 +01002258static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2259{
2260 struct radix_tree_iter iter;
2261 void **slot;
2262
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002263 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2264 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002265}
2266
Chris Wilson548625e2016-11-01 12:11:34 +00002267void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2268 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002269{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002270 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002271
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002272 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002273 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002274
Chris Wilson15717de2016-08-04 07:52:26 +01002275 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002276 if (!READ_ONCE(obj->mm.pages))
2277 return;
2278
2279 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002280 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002281 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2282 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002283
Chris Wilsona2165e32012-12-03 11:49:00 +00002284 /* ->put_pages might need to allocate memory for the bit17 swizzle
2285 * array, hence protect them from being reaped by removing them from gtt
2286 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002287 pages = fetch_and_zero(&obj->mm.pages);
2288 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002289
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002290 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002291 void *ptr;
2292
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002293 ptr = ptr_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002294 if (is_vmalloc_addr(ptr))
2295 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002296 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002297 kunmap(kmap_to_page(ptr));
2298
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002299 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002300 }
2301
Chris Wilson96d77632016-10-28 13:58:33 +01002302 __i915_gem_object_reset_page_iter(obj);
2303
Chris Wilson03ac84f2016-10-28 13:58:36 +01002304 obj->ops->put_pages(obj, pages);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002305unlock:
2306 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002307}
2308
Chris Wilson4ff340f02016-10-18 13:02:50 +01002309static unsigned int swiotlb_max_size(void)
Chris Wilson871dfbd2016-10-11 09:20:21 +01002310{
2311#if IS_ENABLED(CONFIG_SWIOTLB)
2312 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2313#else
2314 return 0;
2315#endif
2316}
2317
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002318static void i915_sg_trim(struct sg_table *orig_st)
2319{
2320 struct sg_table new_st;
2321 struct scatterlist *sg, *new_sg;
2322 unsigned int i;
2323
2324 if (orig_st->nents == orig_st->orig_nents)
2325 return;
2326
2327 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL))
2328 return;
2329
2330 new_sg = new_st.sgl;
2331 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2332 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2333 /* called before being DMA mapped, no need to copy sg->dma_* */
2334 new_sg = sg_next(new_sg);
2335 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002336 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002337
2338 sg_free_table(orig_st);
2339
2340 *orig_st = new_st;
2341}
2342
Chris Wilson03ac84f2016-10-28 13:58:36 +01002343static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002344i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002345{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002346 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002347 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2348 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002349 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002350 struct sg_table *st;
2351 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002352 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002353 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002354 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002355 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002356 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002357 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002358
Chris Wilson6c085a72012-08-20 11:40:46 +02002359 /* Assert that the object is not currently in any GPU domain. As it
2360 * wasn't in the GTT, there shouldn't be any way it could have been in
2361 * a GPU cache
2362 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002363 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2364 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002365
Chris Wilson871dfbd2016-10-11 09:20:21 +01002366 max_segment = swiotlb_max_size();
2367 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002368 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002369
Chris Wilson9da3da62012-06-01 15:20:22 +01002370 st = kmalloc(sizeof(*st), GFP_KERNEL);
2371 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002372 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002373
Chris Wilsond766ef52016-12-19 12:43:45 +00002374rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002375 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002376 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002377 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002378 }
2379
2380 /* Get the list of pages out of our struct file. They'll be pinned
2381 * at this point until we release them.
2382 *
2383 * Fail silently without starting the shrinker
2384 */
Al Viro93c76a32015-12-04 23:45:44 -05002385 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002386 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002387 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002388 sg = st->sgl;
2389 st->nents = 0;
2390 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002391 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2392 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002393 i915_gem_shrink(dev_priv,
2394 page_count,
2395 I915_SHRINK_BOUND |
2396 I915_SHRINK_UNBOUND |
2397 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002398 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2399 }
2400 if (IS_ERR(page)) {
2401 /* We've tried hard to allocate the memory by reaping
2402 * our own buffer, now let the real VM do its job and
2403 * go down in flames if truly OOM.
2404 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002405 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002406 if (IS_ERR(page)) {
2407 ret = PTR_ERR(page);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002408 goto err_sg;
Imre Deake2273302015-07-09 12:59:05 +03002409 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002410 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002411 if (!i ||
2412 sg->length >= max_segment ||
2413 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002414 if (i)
2415 sg = sg_next(sg);
2416 st->nents++;
2417 sg_set_page(sg, page, PAGE_SIZE, 0);
2418 } else {
2419 sg->length += PAGE_SIZE;
2420 }
2421 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002422
2423 /* Check that the i965g/gm workaround works. */
2424 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002425 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002426 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002427 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002428
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002429 /* Trim unused sg entries to avoid wasting memory. */
2430 i915_sg_trim(st);
2431
Chris Wilson03ac84f2016-10-28 13:58:36 +01002432 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002433 if (ret) {
2434 /* DMA remapping failed? One possible cause is that
2435 * it could not reserve enough large entries, asking
2436 * for PAGE_SIZE chunks instead may be helpful.
2437 */
2438 if (max_segment > PAGE_SIZE) {
2439 for_each_sgt_page(page, sgt_iter, st)
2440 put_page(page);
2441 sg_free_table(st);
2442
2443 max_segment = PAGE_SIZE;
2444 goto rebuild_st;
2445 } else {
2446 dev_warn(&dev_priv->drm.pdev->dev,
2447 "Failed to DMA remap %lu pages\n",
2448 page_count);
2449 goto err_pages;
2450 }
2451 }
Imre Deake2273302015-07-09 12:59:05 +03002452
Eric Anholt673a3942008-07-30 12:06:12 -07002453 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002454 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002455
Chris Wilson03ac84f2016-10-28 13:58:36 +01002456 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002457
Chris Wilsonb17993b2016-11-14 11:29:30 +00002458err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002459 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002460err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002461 for_each_sgt_page(page, sgt_iter, st)
2462 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002463 sg_free_table(st);
2464 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002465
2466 /* shmemfs first checks if there is enough memory to allocate the page
2467 * and reports ENOSPC should there be insufficient, along with the usual
2468 * ENOMEM for a genuine allocation failure.
2469 *
2470 * We use ENOSPC in our driver to mean that we have run out of aperture
2471 * space and so want to translate the error from shmemfs back to our
2472 * usual understanding of ENOMEM.
2473 */
Imre Deake2273302015-07-09 12:59:05 +03002474 if (ret == -ENOSPC)
2475 ret = -ENOMEM;
2476
Chris Wilson03ac84f2016-10-28 13:58:36 +01002477 return ERR_PTR(ret);
2478}
2479
2480void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2481 struct sg_table *pages)
2482{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002483 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002484
2485 obj->mm.get_page.sg_pos = pages->sgl;
2486 obj->mm.get_page.sg_idx = 0;
2487
2488 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002489
2490 if (i915_gem_object_is_tiled(obj) &&
2491 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2492 GEM_BUG_ON(obj->mm.quirked);
2493 __i915_gem_object_pin_pages(obj);
2494 obj->mm.quirked = true;
2495 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002496}
2497
2498static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2499{
2500 struct sg_table *pages;
2501
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002502 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2503
Chris Wilson03ac84f2016-10-28 13:58:36 +01002504 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2505 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2506 return -EFAULT;
2507 }
2508
2509 pages = obj->ops->get_pages(obj);
2510 if (unlikely(IS_ERR(pages)))
2511 return PTR_ERR(pages);
2512
2513 __i915_gem_object_set_pages(obj, pages);
2514 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002515}
2516
Chris Wilson37e680a2012-06-07 15:38:42 +01002517/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002518 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002519 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002520 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002521 * either as a result of memory pressure (reaping pages under the shrinker)
2522 * or as the object is itself released.
2523 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002524int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002525{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002526 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002527
Chris Wilson1233e2d2016-10-28 13:58:37 +01002528 err = mutex_lock_interruptible(&obj->mm.lock);
2529 if (err)
2530 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002531
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002532 if (unlikely(!obj->mm.pages)) {
2533 err = ____i915_gem_object_get_pages(obj);
2534 if (err)
2535 goto unlock;
2536
2537 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002538 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002539 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002540
Chris Wilson1233e2d2016-10-28 13:58:37 +01002541unlock:
2542 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002543 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002544}
2545
Dave Gordondd6034c2016-05-20 11:54:04 +01002546/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002547static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2548 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002549{
2550 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002551 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002552 struct sgt_iter sgt_iter;
2553 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002554 struct page *stack_pages[32];
2555 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002556 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002557 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002558 void *addr;
2559
2560 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002561 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002562 return kmap(sg_page(sgt->sgl));
2563
Dave Gordonb338fa42016-05-20 11:54:05 +01002564 if (n_pages > ARRAY_SIZE(stack_pages)) {
2565 /* Too big for stack -- allocate temporary array instead */
2566 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2567 if (!pages)
2568 return NULL;
2569 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002570
Dave Gordon85d12252016-05-20 11:54:06 +01002571 for_each_sgt_page(page, sgt_iter, sgt)
2572 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002573
2574 /* Check that we have the expected number of pages */
2575 GEM_BUG_ON(i != n_pages);
2576
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002577 switch (type) {
2578 case I915_MAP_WB:
2579 pgprot = PAGE_KERNEL;
2580 break;
2581 case I915_MAP_WC:
2582 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2583 break;
2584 }
2585 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002586
Dave Gordonb338fa42016-05-20 11:54:05 +01002587 if (pages != stack_pages)
2588 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002589
2590 return addr;
2591}
2592
2593/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002594void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2595 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002596{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002597 enum i915_map_type has_type;
2598 bool pinned;
2599 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002600 int ret;
2601
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002602 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002603
Chris Wilson1233e2d2016-10-28 13:58:37 +01002604 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002605 if (ret)
2606 return ERR_PTR(ret);
2607
Chris Wilson1233e2d2016-10-28 13:58:37 +01002608 pinned = true;
2609 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002610 if (unlikely(!obj->mm.pages)) {
2611 ret = ____i915_gem_object_get_pages(obj);
2612 if (ret)
2613 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002614
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002615 smp_mb__before_atomic();
2616 }
2617 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002618 pinned = false;
2619 }
2620 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002621
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002622 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002623 if (ptr && has_type != type) {
2624 if (pinned) {
2625 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002626 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002627 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002628
2629 if (is_vmalloc_addr(ptr))
2630 vunmap(ptr);
2631 else
2632 kunmap(kmap_to_page(ptr));
2633
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002634 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002635 }
2636
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002637 if (!ptr) {
2638 ptr = i915_gem_object_map(obj, type);
2639 if (!ptr) {
2640 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002641 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002642 }
2643
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002644 obj->mm.mapping = ptr_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002645 }
2646
Chris Wilson1233e2d2016-10-28 13:58:37 +01002647out_unlock:
2648 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002649 return ptr;
2650
Chris Wilson1233e2d2016-10-28 13:58:37 +01002651err_unpin:
2652 atomic_dec(&obj->mm.pages_pin_count);
2653err_unlock:
2654 ptr = ERR_PTR(ret);
2655 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002656}
2657
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002658static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002659{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002660 if (ctx->banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002661 return true;
2662
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002663 if (!ctx->bannable)
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002664 return false;
2665
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002666 if (ctx->ban_score >= CONTEXT_SCORE_BAN_THRESHOLD) {
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002667 DRM_DEBUG("context hanging too often, banning!\n");
2668 return true;
2669 }
2670
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002671 return false;
2672}
2673
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002674static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002675{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002676 ctx->ban_score += CONTEXT_SCORE_GUILTY;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002677
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002678 ctx->banned = i915_context_is_banned(ctx);
2679 ctx->guilty_count++;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002680
2681 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002682 ctx->name, ctx->ban_score,
2683 yesno(ctx->banned));
Mika Kuoppalab083a082016-11-18 15:10:47 +02002684
Chris Wilsond9e9da62016-11-22 14:41:18 +00002685 if (!ctx->banned || IS_ERR_OR_NULL(ctx->file_priv))
Mika Kuoppalab083a082016-11-18 15:10:47 +02002686 return;
2687
Chris Wilsond9e9da62016-11-22 14:41:18 +00002688 ctx->file_priv->context_bans++;
2689 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2690 ctx->name, ctx->file_priv->context_bans);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002691}
2692
2693static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2694{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002695 ctx->active_count++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002696}
2697
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002698struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002699i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002700{
Chris Wilson4db080f2013-12-04 11:37:09 +00002701 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002702
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002703 /* We are called by the error capture and reset at a random
2704 * point in time. In particular, note that neither is crucially
2705 * ordered with an interrupt. After a hang, the GPU is dead and we
2706 * assume that no more writes can happen (we waited long enough for
2707 * all writes that were in transaction to be flushed) - adding an
2708 * extra delay for a recent interrupt is pointless. Hence, we do
2709 * not need an engine->irq_seqno_barrier() before the seqno reads.
2710 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002711 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson80b204b2016-10-28 13:58:58 +01002712 if (__i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002713 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002714
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002715 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002716 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002717
2718 return NULL;
2719}
2720
Chris Wilson821ed7d2016-09-09 14:11:53 +01002721static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002722{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002723 void *vaddr = request->ring->vaddr;
2724 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002725
Chris Wilson821ed7d2016-09-09 14:11:53 +01002726 /* As this request likely depends on state from the lost
2727 * context, clear out all the user operations leaving the
2728 * breadcrumb at the end (so we get the fence notifications).
2729 */
2730 head = request->head;
2731 if (request->postfix < head) {
2732 memset(vaddr + head, 0, request->ring->size - head);
2733 head = 0;
2734 }
2735 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002736}
2737
Chris Wilson821ed7d2016-09-09 14:11:53 +01002738static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002739{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002740 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002741 struct i915_gem_context *incomplete_ctx;
Chris Wilson80b204b2016-10-28 13:58:58 +01002742 struct intel_timeline *timeline;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002743 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002744
Chris Wilson821ed7d2016-09-09 14:11:53 +01002745 if (engine->irq_seqno_barrier)
2746 engine->irq_seqno_barrier(engine);
2747
2748 request = i915_gem_find_active_request(engine);
2749 if (!request)
2750 return;
2751
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02002752 ring_hung = engine->hangcheck.stalled;
2753 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2754 DRM_DEBUG_DRIVER("%s pardoned, was guilty? %s\n",
2755 engine->name,
2756 yesno(ring_hung));
Chris Wilson77c60702016-10-04 21:11:29 +01002757 ring_hung = false;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02002758 }
Chris Wilson77c60702016-10-04 21:11:29 +01002759
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002760 if (ring_hung)
2761 i915_gem_context_mark_guilty(request->ctx);
2762 else
2763 i915_gem_context_mark_innocent(request->ctx);
2764
Chris Wilson821ed7d2016-09-09 14:11:53 +01002765 if (!ring_hung)
2766 return;
2767
2768 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
Chris Wilson65e47602016-10-28 13:58:49 +01002769 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002770
2771 /* Setup the CS to resume from the breadcrumb of the hung request */
2772 engine->reset_hw(engine, request);
2773
2774 /* Users of the default context do not rely on logical state
2775 * preserved between batches. They have to emit full state on
2776 * every batch and so it is safe to execute queued requests following
2777 * the hang.
2778 *
2779 * Other contexts preserve state, now corrupt. We want to skip all
2780 * queued requests that reference the corrupt context.
2781 */
2782 incomplete_ctx = request->ctx;
2783 if (i915_gem_context_is_default(incomplete_ctx))
2784 return;
2785
Chris Wilson73cb9702016-10-28 13:58:46 +01002786 list_for_each_entry_continue(request, &engine->timeline->requests, link)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002787 if (request->ctx == incomplete_ctx)
2788 reset_request(request);
Chris Wilson80b204b2016-10-28 13:58:58 +01002789
2790 timeline = i915_gem_context_lookup_timeline(incomplete_ctx, engine);
2791 list_for_each_entry(request, &timeline->requests, link)
2792 reset_request(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002793}
2794
2795void i915_gem_reset(struct drm_i915_private *dev_priv)
2796{
2797 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302798 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002799
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002800 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2801
Chris Wilson821ed7d2016-09-09 14:11:53 +01002802 i915_gem_retire_requests(dev_priv);
2803
Akash Goel3b3f1652016-10-13 22:44:48 +05302804 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002805 i915_gem_reset_engine(engine);
2806
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002807 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002808
2809 if (dev_priv->gt.awake) {
2810 intel_sanitize_gt_powersave(dev_priv);
2811 intel_enable_gt_powersave(dev_priv);
2812 if (INTEL_GEN(dev_priv) >= 6)
2813 gen6_rps_busy(dev_priv);
2814 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002815}
2816
2817static void nop_submit_request(struct drm_i915_gem_request *request)
2818{
Chris Wilson3dcf93f2016-11-22 14:41:20 +00002819 i915_gem_request_submit(request);
2820 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002821}
2822
2823static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2824{
Chris Wilson20e49332016-11-22 14:41:21 +00002825 /* We need to be sure that no thread is running the old callback as
2826 * we install the nop handler (otherwise we would submit a request
2827 * to hardware that will never complete). In order to prevent this
2828 * race, we wait until the machine is idle before making the swap
2829 * (using stop_machine()).
2830 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01002831 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002832
Chris Wilsonc4b09302016-07-20 09:21:10 +01002833 /* Mark all pending requests as complete so that any concurrent
2834 * (lockless) lookup doesn't try and wait upon the request as we
2835 * reset it.
2836 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002837 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00002838 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01002839
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002840 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002841 * Clear the execlists queue up before freeing the requests, as those
2842 * are the ones that keep the context and ringbuffer backing objects
2843 * pinned in place.
2844 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002845
Tomas Elf7de1691a2015-10-19 16:32:32 +01002846 if (i915.enable_execlists) {
Chris Wilson663f71e2016-11-14 20:41:00 +00002847 unsigned long flags;
2848
2849 spin_lock_irqsave(&engine->timeline->lock, flags);
2850
Chris Wilson70c2a242016-09-09 14:11:46 +01002851 i915_gem_request_put(engine->execlist_port[0].request);
2852 i915_gem_request_put(engine->execlist_port[1].request);
2853 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00002854 engine->execlist_queue = RB_ROOT;
2855 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00002856
2857 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002858 }
Eric Anholt673a3942008-07-30 12:06:12 -07002859}
2860
Chris Wilson20e49332016-11-22 14:41:21 +00002861static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07002862{
Chris Wilson20e49332016-11-22 14:41:21 +00002863 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002864 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302865 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002866
Chris Wilson20e49332016-11-22 14:41:21 +00002867 for_each_engine(engine, i915, id)
2868 i915_gem_cleanup_engine(engine);
2869
2870 return 0;
2871}
2872
2873void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
2874{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002875 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2876 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002877
Chris Wilson20e49332016-11-22 14:41:21 +00002878 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Chris Wilsondfaae392010-09-22 10:31:52 +01002879
Chris Wilson20e49332016-11-22 14:41:21 +00002880 i915_gem_context_lost(dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002881 i915_gem_retire_requests(dev_priv);
Chris Wilson20e49332016-11-22 14:41:21 +00002882
2883 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002884}
2885
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002886static void
Eric Anholt673a3942008-07-30 12:06:12 -07002887i915_gem_retire_work_handler(struct work_struct *work)
2888{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002889 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002890 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002891 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002892
Chris Wilson891b48c2010-09-29 12:26:37 +01002893 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002894 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002895 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002896 mutex_unlock(&dev->struct_mutex);
2897 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002898
2899 /* Keep the retire handler running until we are finally idle.
2900 * We do not need to do this test under locking as in the worst-case
2901 * we queue the retire worker once too often.
2902 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002903 if (READ_ONCE(dev_priv->gt.awake)) {
2904 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002905 queue_delayed_work(dev_priv->wq,
2906 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002907 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002908 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002909}
Chris Wilson891b48c2010-09-29 12:26:37 +01002910
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002911static void
2912i915_gem_idle_work_handler(struct work_struct *work)
2913{
2914 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002915 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002916 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002917 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302918 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002919 bool rearm_hangcheck;
2920
2921 if (!READ_ONCE(dev_priv->gt.awake))
2922 return;
2923
Imre Deak0cb56702016-11-07 11:20:04 +02002924 /*
2925 * Wait for last execlists context complete, but bail out in case a
2926 * new request is submitted.
2927 */
2928 wait_for(READ_ONCE(dev_priv->gt.active_requests) ||
2929 intel_execlists_idle(dev_priv), 10);
2930
Chris Wilson28176ef2016-10-28 13:58:56 +01002931 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01002932 return;
2933
2934 rearm_hangcheck =
2935 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2936
2937 if (!mutex_trylock(&dev->struct_mutex)) {
2938 /* Currently busy, come back later */
2939 mod_delayed_work(dev_priv->wq,
2940 &dev_priv->gt.idle_work,
2941 msecs_to_jiffies(50));
2942 goto out_rearm;
2943 }
2944
Imre Deak93c97dc2016-11-07 11:20:03 +02002945 /*
2946 * New request retired after this work handler started, extend active
2947 * period until next instance of the work.
2948 */
2949 if (work_pending(work))
2950 goto out_unlock;
2951
Chris Wilson28176ef2016-10-28 13:58:56 +01002952 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01002953 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002954
Imre Deak0cb56702016-11-07 11:20:04 +02002955 if (wait_for(intel_execlists_idle(dev_priv), 10))
2956 DRM_ERROR("Timeout waiting for engines to idle\n");
2957
Akash Goel3b3f1652016-10-13 22:44:48 +05302958 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002959 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002960
Chris Wilson67d97da2016-07-04 08:08:31 +01002961 GEM_BUG_ON(!dev_priv->gt.awake);
2962 dev_priv->gt.awake = false;
2963 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002964
Chris Wilson67d97da2016-07-04 08:08:31 +01002965 if (INTEL_GEN(dev_priv) >= 6)
2966 gen6_rps_idle(dev_priv);
2967 intel_runtime_pm_put(dev_priv);
2968out_unlock:
2969 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002970
Chris Wilson67d97da2016-07-04 08:08:31 +01002971out_rearm:
2972 if (rearm_hangcheck) {
2973 GEM_BUG_ON(!dev_priv->gt.awake);
2974 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002975 }
Eric Anholt673a3942008-07-30 12:06:12 -07002976}
2977
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002978void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2979{
2980 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2981 struct drm_i915_file_private *fpriv = file->driver_priv;
2982 struct i915_vma *vma, *vn;
2983
2984 mutex_lock(&obj->base.dev->struct_mutex);
2985 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2986 if (vma->vm->file == fpriv)
2987 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002988
2989 if (i915_gem_object_is_active(obj) &&
2990 !i915_gem_object_has_active_reference(obj)) {
2991 i915_gem_object_set_active_reference(obj);
2992 i915_gem_object_get(obj);
2993 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002994 mutex_unlock(&obj->base.dev->struct_mutex);
2995}
2996
Chris Wilsone95433c2016-10-28 13:58:27 +01002997static unsigned long to_wait_timeout(s64 timeout_ns)
2998{
2999 if (timeout_ns < 0)
3000 return MAX_SCHEDULE_TIMEOUT;
3001
3002 if (timeout_ns == 0)
3003 return 0;
3004
3005 return nsecs_to_jiffies_timeout(timeout_ns);
3006}
3007
Ben Widawsky5816d642012-04-11 11:18:19 -07003008/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003009 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003010 * @dev: drm device pointer
3011 * @data: ioctl data blob
3012 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003013 *
3014 * Returns 0 if successful, else an error is returned with the remaining time in
3015 * the timeout parameter.
3016 * -ETIME: object is still busy after timeout
3017 * -ERESTARTSYS: signal interrupted the wait
3018 * -ENONENT: object doesn't exist
3019 * Also possible, but rare:
3020 * -EAGAIN: GPU wedged
3021 * -ENOMEM: damn
3022 * -ENODEV: Internal IRQ fail
3023 * -E?: The add request failed
3024 *
3025 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3026 * non-zero timeout parameter the wait ioctl will wait for the given number of
3027 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3028 * without holding struct_mutex the object may become re-busied before this
3029 * function completes. A similar but shorter * race condition exists in the busy
3030 * ioctl
3031 */
3032int
3033i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3034{
3035 struct drm_i915_gem_wait *args = data;
3036 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003037 ktime_t start;
3038 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003039
Daniel Vetter11b5d512014-09-29 15:31:26 +02003040 if (args->flags != 0)
3041 return -EINVAL;
3042
Chris Wilson03ac0642016-07-20 13:31:51 +01003043 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003044 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003045 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003046
Chris Wilsone95433c2016-10-28 13:58:27 +01003047 start = ktime_get();
3048
3049 ret = i915_gem_object_wait(obj,
3050 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3051 to_wait_timeout(args->timeout_ns),
3052 to_rps_client(file));
3053
3054 if (args->timeout_ns > 0) {
3055 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3056 if (args->timeout_ns < 0)
3057 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003058 }
3059
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003060 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003061 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003062}
3063
Chris Wilson73cb9702016-10-28 13:58:46 +01003064static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003065{
Chris Wilson73cb9702016-10-28 13:58:46 +01003066 int ret, i;
3067
3068 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3069 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3070 if (ret)
3071 return ret;
3072 }
3073
3074 return 0;
3075}
3076
3077int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3078{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003079 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003080
Chris Wilson9caa34a2016-11-11 14:58:08 +00003081 if (flags & I915_WAIT_LOCKED) {
3082 struct i915_gem_timeline *tl;
3083
3084 lockdep_assert_held(&i915->drm.struct_mutex);
3085
3086 list_for_each_entry(tl, &i915->gt.timelines, link) {
3087 ret = wait_for_timeline(tl, flags);
3088 if (ret)
3089 return ret;
3090 }
3091 } else {
3092 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003093 if (ret)
3094 return ret;
3095 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003096
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003097 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003098}
3099
Chris Wilsond0da48c2016-11-06 12:59:59 +00003100void i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3101 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003102{
Eric Anholt673a3942008-07-30 12:06:12 -07003103 /* If we don't have a page list set up, then we're not pinned
3104 * to GPU, and we can ignore the cache flush because it'll happen
3105 * again at bind time.
3106 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003107 if (!obj->mm.pages)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003108 return;
Eric Anholt673a3942008-07-30 12:06:12 -07003109
Imre Deak769ce462013-02-13 21:56:05 +02003110 /*
3111 * Stolen memory is always coherent with the GPU as it is explicitly
3112 * marked as wc by the system, or the system is cache-coherent.
3113 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003114 if (obj->stolen || obj->phys_handle)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003115 return;
Imre Deak769ce462013-02-13 21:56:05 +02003116
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003117 /* If the GPU is snooping the contents of the CPU cache,
3118 * we do not need to manually clear the CPU cache lines. However,
3119 * the caches are only snooped when the render cache is
3120 * flushed/invalidated. As we always have to emit invalidations
3121 * and flushes when moving into and out of the RENDER domain, correct
3122 * snooping behaviour occurs naturally as the result of our domain
3123 * tracking.
3124 */
Chris Wilson0f719792015-01-13 13:32:52 +00003125 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3126 obj->cache_dirty = true;
Chris Wilsond0da48c2016-11-06 12:59:59 +00003127 return;
Chris Wilson0f719792015-01-13 13:32:52 +00003128 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003129
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003130 trace_i915_gem_object_clflush(obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003131 drm_clflush_sg(obj->mm.pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003132 obj->cache_dirty = false;
Eric Anholte47c68e2008-11-14 13:35:19 -08003133}
3134
3135/** Flushes the GTT write domain for the object if it's dirty. */
3136static void
Chris Wilson05394f32010-11-08 19:18:58 +00003137i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003138{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003139 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003140
Chris Wilson05394f32010-11-08 19:18:58 +00003141 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003142 return;
3143
Chris Wilson63256ec2011-01-04 18:42:07 +00003144 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003145 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003146 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003147 *
3148 * However, we do have to enforce the order so that all writes through
3149 * the GTT land before any writes to the device, such as updates to
3150 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003151 *
3152 * We also have to wait a bit for the writes to land from the GTT.
3153 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3154 * timing. This issue has only been observed when switching quickly
3155 * between GTT writes and CPU reads from inside the kernel on recent hw,
3156 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3157 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003158 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003159 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003160 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303161 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003162
Chris Wilsond243ad82016-08-18 17:16:44 +01003163 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003164
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003165 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003166 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003167 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003168 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003169}
3170
3171/** Flushes the CPU write domain for the object if it's dirty. */
3172static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003173i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003174{
Chris Wilson05394f32010-11-08 19:18:58 +00003175 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003176 return;
3177
Chris Wilsond0da48c2016-11-06 12:59:59 +00003178 i915_gem_clflush_object(obj, obj->pin_display);
Rodrigo Vivide152b62015-07-07 16:28:51 -07003179 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003180
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003181 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003182 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003183 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003184 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003185}
3186
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003187/**
3188 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003189 * @obj: object to act on
3190 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003191 *
3192 * This function returns when the move is complete, including waiting on
3193 * flushes to occur.
3194 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003195int
Chris Wilson20217462010-11-23 15:26:33 +00003196i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003197{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003198 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003199 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003200
Chris Wilsone95433c2016-10-28 13:58:27 +01003201 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003202
Chris Wilsone95433c2016-10-28 13:58:27 +01003203 ret = i915_gem_object_wait(obj,
3204 I915_WAIT_INTERRUPTIBLE |
3205 I915_WAIT_LOCKED |
3206 (write ? I915_WAIT_ALL : 0),
3207 MAX_SCHEDULE_TIMEOUT,
3208 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003209 if (ret)
3210 return ret;
3211
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003212 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3213 return 0;
3214
Chris Wilson43566de2015-01-02 16:29:29 +05303215 /* Flush and acquire obj->pages so that we are coherent through
3216 * direct access in memory with previous cached writes through
3217 * shmemfs and that our cache domain tracking remains valid.
3218 * For example, if the obj->filp was moved to swap without us
3219 * being notified and releasing the pages, we would mistakenly
3220 * continue to assume that the obj remained out of the CPU cached
3221 * domain.
3222 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003223 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303224 if (ret)
3225 return ret;
3226
Daniel Vettere62b59e2015-01-21 14:53:48 +01003227 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003228
Chris Wilsond0a57782012-10-09 19:24:37 +01003229 /* Serialise direct access to this object with the barriers for
3230 * coherent writes from the GPU, by effectively invalidating the
3231 * GTT domain upon first access.
3232 */
3233 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3234 mb();
3235
Chris Wilson05394f32010-11-08 19:18:58 +00003236 old_write_domain = obj->base.write_domain;
3237 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003238
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003239 /* It should now be out of any other write domains, and we can update
3240 * the domain values for our changes.
3241 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003242 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003243 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003244 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003245 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3246 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003247 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003248 }
3249
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003250 trace_i915_gem_object_change_domain(obj,
3251 old_read_domains,
3252 old_write_domain);
3253
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003254 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003255 return 0;
3256}
3257
Chris Wilsonef55f922015-10-09 14:11:27 +01003258/**
3259 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003260 * @obj: object to act on
3261 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003262 *
3263 * After this function returns, the object will be in the new cache-level
3264 * across all GTT and the contents of the backing storage will be coherent,
3265 * with respect to the new cache-level. In order to keep the backing storage
3266 * coherent for all users, we only allow a single cache level to be set
3267 * globally on the object and prevent it from being changed whilst the
3268 * hardware is reading from the object. That is if the object is currently
3269 * on the scanout it will be set to uncached (or equivalent display
3270 * cache coherency) and all non-MOCS GPU access will also be uncached so
3271 * that all direct access to the scanout remains coherent.
3272 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003273int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3274 enum i915_cache_level cache_level)
3275{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003276 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003277 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003278
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003279 lockdep_assert_held(&obj->base.dev->struct_mutex);
3280
Chris Wilsone4ffd172011-04-04 09:44:39 +01003281 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003282 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003283
Chris Wilsonef55f922015-10-09 14:11:27 +01003284 /* Inspect the list of currently bound VMA and unbind any that would
3285 * be invalid given the new cache-level. This is principally to
3286 * catch the issue of the CS prefetch crossing page boundaries and
3287 * reading an invalid PTE on older architectures.
3288 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003289restart:
3290 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003291 if (!drm_mm_node_allocated(&vma->node))
3292 continue;
3293
Chris Wilson20dfbde2016-08-04 16:32:30 +01003294 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003295 DRM_DEBUG("can not change the cache level of pinned objects\n");
3296 return -EBUSY;
3297 }
3298
Chris Wilsonaa653a62016-08-04 07:52:27 +01003299 if (i915_gem_valid_gtt_space(vma, cache_level))
3300 continue;
3301
3302 ret = i915_vma_unbind(vma);
3303 if (ret)
3304 return ret;
3305
3306 /* As unbinding may affect other elements in the
3307 * obj->vma_list (due to side-effects from retiring
3308 * an active vma), play safe and restart the iterator.
3309 */
3310 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003311 }
3312
Chris Wilsonef55f922015-10-09 14:11:27 +01003313 /* We can reuse the existing drm_mm nodes but need to change the
3314 * cache-level on the PTE. We could simply unbind them all and
3315 * rebind with the correct cache-level on next use. However since
3316 * we already have a valid slot, dma mapping, pages etc, we may as
3317 * rewrite the PTE in the belief that doing so tramples upon less
3318 * state and so involves less work.
3319 */
Chris Wilson15717de2016-08-04 07:52:26 +01003320 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003321 /* Before we change the PTE, the GPU must not be accessing it.
3322 * If we wait upon the object, we know that all the bound
3323 * VMA are no longer active.
3324 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003325 ret = i915_gem_object_wait(obj,
3326 I915_WAIT_INTERRUPTIBLE |
3327 I915_WAIT_LOCKED |
3328 I915_WAIT_ALL,
3329 MAX_SCHEDULE_TIMEOUT,
3330 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003331 if (ret)
3332 return ret;
3333
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003334 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3335 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003336 /* Access to snoopable pages through the GTT is
3337 * incoherent and on some machines causes a hard
3338 * lockup. Relinquish the CPU mmaping to force
3339 * userspace to refault in the pages and we can
3340 * then double check if the GTT mapping is still
3341 * valid for that pointer access.
3342 */
3343 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003344
Chris Wilsonef55f922015-10-09 14:11:27 +01003345 /* As we no longer need a fence for GTT access,
3346 * we can relinquish it now (and so prevent having
3347 * to steal a fence from someone else on the next
3348 * fence request). Note GPU activity would have
3349 * dropped the fence as all snoopable access is
3350 * supposed to be linear.
3351 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003352 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3353 ret = i915_vma_put_fence(vma);
3354 if (ret)
3355 return ret;
3356 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003357 } else {
3358 /* We either have incoherent backing store and
3359 * so no GTT access or the architecture is fully
3360 * coherent. In such cases, existing GTT mmaps
3361 * ignore the cache bit in the PTE and we can
3362 * rewrite it without confusing the GPU or having
3363 * to force userspace to fault back in its mmaps.
3364 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003365 }
3366
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003367 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003368 if (!drm_mm_node_allocated(&vma->node))
3369 continue;
3370
3371 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3372 if (ret)
3373 return ret;
3374 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003375 }
3376
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003377 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
3378 cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3379 obj->cache_dirty = true;
3380
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003381 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003382 vma->node.color = cache_level;
3383 obj->cache_level = cache_level;
3384
Chris Wilsone4ffd172011-04-04 09:44:39 +01003385 return 0;
3386}
3387
Ben Widawsky199adf42012-09-21 17:01:20 -07003388int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3389 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003390{
Ben Widawsky199adf42012-09-21 17:01:20 -07003391 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003392 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003393 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003394
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003395 rcu_read_lock();
3396 obj = i915_gem_object_lookup_rcu(file, args->handle);
3397 if (!obj) {
3398 err = -ENOENT;
3399 goto out;
3400 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003401
Chris Wilson651d7942013-08-08 14:41:10 +01003402 switch (obj->cache_level) {
3403 case I915_CACHE_LLC:
3404 case I915_CACHE_L3_LLC:
3405 args->caching = I915_CACHING_CACHED;
3406 break;
3407
Chris Wilson4257d3b2013-08-08 14:41:11 +01003408 case I915_CACHE_WT:
3409 args->caching = I915_CACHING_DISPLAY;
3410 break;
3411
Chris Wilson651d7942013-08-08 14:41:10 +01003412 default:
3413 args->caching = I915_CACHING_NONE;
3414 break;
3415 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003416out:
3417 rcu_read_unlock();
3418 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003419}
3420
Ben Widawsky199adf42012-09-21 17:01:20 -07003421int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3422 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003423{
Chris Wilson9c870d02016-10-24 13:42:15 +01003424 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003425 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003426 struct drm_i915_gem_object *obj;
3427 enum i915_cache_level level;
3428 int ret;
3429
Ben Widawsky199adf42012-09-21 17:01:20 -07003430 switch (args->caching) {
3431 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003432 level = I915_CACHE_NONE;
3433 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003434 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003435 /*
3436 * Due to a HW issue on BXT A stepping, GPU stores via a
3437 * snooped mapping may leave stale data in a corresponding CPU
3438 * cacheline, whereas normally such cachelines would get
3439 * invalidated.
3440 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003441 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003442 return -ENODEV;
3443
Chris Wilsone6994ae2012-07-10 10:27:08 +01003444 level = I915_CACHE_LLC;
3445 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003446 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003447 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003448 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003449 default:
3450 return -EINVAL;
3451 }
3452
Ben Widawsky3bc29132012-09-26 16:15:20 -07003453 ret = i915_mutex_lock_interruptible(dev);
3454 if (ret)
Chris Wilson9c870d02016-10-24 13:42:15 +01003455 return ret;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003456
Chris Wilson03ac0642016-07-20 13:31:51 +01003457 obj = i915_gem_object_lookup(file, args->handle);
3458 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003459 ret = -ENOENT;
3460 goto unlock;
3461 }
3462
3463 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003464 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003465unlock:
3466 mutex_unlock(&dev->struct_mutex);
3467 return ret;
3468}
3469
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003470/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003471 * Prepare buffer for display plane (scanout, cursors, etc).
3472 * Can be called from an uninterruptible phase (modesetting) and allows
3473 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003474 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003475struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003476i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3477 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003478 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003479{
Chris Wilson058d88c2016-08-15 10:49:06 +01003480 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003481 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003482 int ret;
3483
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003484 lockdep_assert_held(&obj->base.dev->struct_mutex);
3485
Chris Wilsoncc98b412013-08-09 12:25:09 +01003486 /* Mark the pin_display early so that we account for the
3487 * display coherency whilst setting up the cache domains.
3488 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003489 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003490
Eric Anholta7ef0642011-03-29 16:59:54 -07003491 /* The display engine is not coherent with the LLC cache on gen6. As
3492 * a result, we make sure that the pinning that is about to occur is
3493 * done with uncached PTEs. This is lowest common denominator for all
3494 * chipsets.
3495 *
3496 * However for gen6+, we could do better by using the GFDT bit instead
3497 * of uncaching, which would allow us to flush all the LLC-cached data
3498 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3499 */
Chris Wilson651d7942013-08-08 14:41:10 +01003500 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003501 HAS_WT(to_i915(obj->base.dev)) ?
3502 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003503 if (ret) {
3504 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003505 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003506 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003507
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003508 /* As the user may map the buffer once pinned in the display plane
3509 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003510 * always use map_and_fenceable for all scanout buffers. However,
3511 * it may simply be too big to fit into mappable, in which case
3512 * put it anyway and hope that userspace can cope (but always first
3513 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003514 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003515 vma = ERR_PTR(-ENOSPC);
3516 if (view->type == I915_GGTT_VIEW_NORMAL)
3517 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3518 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003519 if (IS_ERR(vma)) {
3520 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3521 unsigned int flags;
3522
3523 /* Valleyview is definitely limited to scanning out the first
3524 * 512MiB. Lets presume this behaviour was inherited from the
3525 * g4x display engine and that all earlier gen are similarly
3526 * limited. Testing suggests that it is a little more
3527 * complicated than this. For example, Cherryview appears quite
3528 * happy to scanout from anywhere within its global aperture.
3529 */
3530 flags = 0;
3531 if (HAS_GMCH_DISPLAY(i915))
3532 flags = PIN_MAPPABLE;
3533 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3534 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003535 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003536 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003537
Chris Wilsond8923dc2016-08-18 17:17:07 +01003538 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3539
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003540 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
3541 if (obj->cache_dirty) {
3542 i915_gem_clflush_object(obj, true);
3543 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
3544 }
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003545
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003546 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003547 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003548
3549 /* It should now be out of any other write domains, and we can update
3550 * the domain values for our changes.
3551 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003552 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003553 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003554
3555 trace_i915_gem_object_change_domain(obj,
3556 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003557 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003558
Chris Wilson058d88c2016-08-15 10:49:06 +01003559 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003560
3561err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003562 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003563 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003564}
3565
3566void
Chris Wilson058d88c2016-08-15 10:49:06 +01003567i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003568{
Chris Wilson49d73912016-11-29 09:50:08 +00003569 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003570
Chris Wilson058d88c2016-08-15 10:49:06 +01003571 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003572 return;
3573
Chris Wilsond8923dc2016-08-18 17:17:07 +01003574 if (--vma->obj->pin_display == 0)
3575 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003576
Chris Wilson383d5822016-08-18 17:17:08 +01003577 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3578 if (!i915_vma_is_active(vma))
3579 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3580
Chris Wilson058d88c2016-08-15 10:49:06 +01003581 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003582}
3583
Eric Anholte47c68e2008-11-14 13:35:19 -08003584/**
3585 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003586 * @obj: object to act on
3587 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003588 *
3589 * This function returns when the move is complete, including waiting on
3590 * flushes to occur.
3591 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003592int
Chris Wilson919926a2010-11-12 13:42:53 +00003593i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003594{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003595 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003596 int ret;
3597
Chris Wilsone95433c2016-10-28 13:58:27 +01003598 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003599
Chris Wilsone95433c2016-10-28 13:58:27 +01003600 ret = i915_gem_object_wait(obj,
3601 I915_WAIT_INTERRUPTIBLE |
3602 I915_WAIT_LOCKED |
3603 (write ? I915_WAIT_ALL : 0),
3604 MAX_SCHEDULE_TIMEOUT,
3605 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003606 if (ret)
3607 return ret;
3608
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003609 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3610 return 0;
3611
Eric Anholte47c68e2008-11-14 13:35:19 -08003612 i915_gem_object_flush_gtt_write_domain(obj);
3613
Chris Wilson05394f32010-11-08 19:18:58 +00003614 old_write_domain = obj->base.write_domain;
3615 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003616
Eric Anholte47c68e2008-11-14 13:35:19 -08003617 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003618 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003619 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003620
Chris Wilson05394f32010-11-08 19:18:58 +00003621 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003622 }
3623
3624 /* It should now be out of any other write domains, and we can update
3625 * the domain values for our changes.
3626 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003627 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003628
3629 /* If we're writing through the CPU, then the GPU read domains will
3630 * need to be invalidated at next use.
3631 */
3632 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003633 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3634 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003635 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003636
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003637 trace_i915_gem_object_change_domain(obj,
3638 old_read_domains,
3639 old_write_domain);
3640
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003641 return 0;
3642}
3643
Eric Anholt673a3942008-07-30 12:06:12 -07003644/* Throttle our rendering by waiting until the ring has completed our requests
3645 * emitted over 20 msec ago.
3646 *
Eric Anholtb9624422009-06-03 07:27:35 +00003647 * Note that if we were to use the current jiffies each time around the loop,
3648 * we wouldn't escape the function with any frames outstanding if the time to
3649 * render a frame was over 20ms.
3650 *
Eric Anholt673a3942008-07-30 12:06:12 -07003651 * This should get us reasonable parallelism between CPU and GPU but also
3652 * relatively low latency when blocking on a particular request to finish.
3653 */
3654static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003655i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003656{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003657 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003658 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003659 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003660 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003661 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003662
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003663 /* ABI: return -EIO if already wedged */
3664 if (i915_terminally_wedged(&dev_priv->gpu_error))
3665 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003666
Chris Wilson1c255952010-09-26 11:03:27 +01003667 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003668 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003669 if (time_after_eq(request->emitted_jiffies, recent_enough))
3670 break;
3671
John Harrisonfcfa423c2015-05-29 17:44:12 +01003672 /*
3673 * Note that the request might not have been submitted yet.
3674 * In which case emitted_jiffies will be zero.
3675 */
3676 if (!request->emitted_jiffies)
3677 continue;
3678
John Harrison54fb2412014-11-24 18:49:27 +00003679 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003680 }
John Harrisonff865882014-11-24 18:49:28 +00003681 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003682 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003683 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003684
John Harrison54fb2412014-11-24 18:49:27 +00003685 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003686 return 0;
3687
Chris Wilsone95433c2016-10-28 13:58:27 +01003688 ret = i915_wait_request(target,
3689 I915_WAIT_INTERRUPTIBLE,
3690 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003691 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003692
Chris Wilsone95433c2016-10-28 13:58:27 +01003693 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003694}
3695
Chris Wilson058d88c2016-08-15 10:49:06 +01003696struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003697i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3698 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003699 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003700 u64 alignment,
3701 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003702{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003703 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3704 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003705 struct i915_vma *vma;
3706 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003707
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003708 lockdep_assert_held(&obj->base.dev->struct_mutex);
3709
Chris Wilson058d88c2016-08-15 10:49:06 +01003710 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003711 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003712 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003713
3714 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3715 if (flags & PIN_NONBLOCK &&
3716 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003717 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003718
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003719 if (flags & PIN_MAPPABLE) {
3720 u32 fence_size;
3721
3722 fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
3723 i915_gem_object_get_tiling(obj));
3724 /* If the required space is larger than the available
3725 * aperture, we will not able to find a slot for the
3726 * object and unbinding the object now will be in
3727 * vain. Worse, doing so may cause us to ping-pong
3728 * the object in and out of the Global GTT and
3729 * waste a lot of cycles under the mutex.
3730 */
3731 if (fence_size > dev_priv->ggtt.mappable_end)
3732 return ERR_PTR(-E2BIG);
3733
3734 /* If NONBLOCK is set the caller is optimistically
3735 * trying to cache the full object within the mappable
3736 * aperture, and *must* have a fallback in place for
3737 * situations where we cannot bind the object. We
3738 * can be a little more lax here and use the fallback
3739 * more often to avoid costly migrations of ourselves
3740 * and other objects within the aperture.
3741 *
3742 * Half-the-aperture is used as a simple heuristic.
3743 * More interesting would to do search for a free
3744 * block prior to making the commitment to unbind.
3745 * That caters for the self-harm case, and with a
3746 * little more heuristics (e.g. NOFAULT, NOEVICT)
3747 * we could try to minimise harm to others.
3748 */
3749 if (flags & PIN_NONBLOCK &&
3750 fence_size > dev_priv->ggtt.mappable_end / 2)
3751 return ERR_PTR(-ENOSPC);
3752 }
3753
Chris Wilson59bfa122016-08-04 16:32:31 +01003754 WARN(i915_vma_is_pinned(vma),
3755 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003756 " offset=%08x, req.alignment=%llx,"
3757 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3758 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003759 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003760 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003761 ret = i915_vma_unbind(vma);
3762 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003763 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003764 }
3765
Chris Wilson058d88c2016-08-15 10:49:06 +01003766 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3767 if (ret)
3768 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003769
Chris Wilson058d88c2016-08-15 10:49:06 +01003770 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003771}
3772
Chris Wilsonedf6b762016-08-09 09:23:33 +01003773static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003774{
3775 /* Note that we could alias engines in the execbuf API, but
3776 * that would be very unwise as it prevents userspace from
3777 * fine control over engine selection. Ahem.
3778 *
3779 * This should be something like EXEC_MAX_ENGINE instead of
3780 * I915_NUM_ENGINES.
3781 */
3782 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3783 return 0x10000 << id;
3784}
3785
3786static __always_inline unsigned int __busy_write_id(unsigned int id)
3787{
Chris Wilson70cb4722016-08-09 18:08:25 +01003788 /* The uABI guarantees an active writer is also amongst the read
3789 * engines. This would be true if we accessed the activity tracking
3790 * under the lock, but as we perform the lookup of the object and
3791 * its activity locklessly we can not guarantee that the last_write
3792 * being active implies that we have set the same engine flag from
3793 * last_read - hence we always set both read and write busy for
3794 * last_write.
3795 */
3796 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003797}
3798
Chris Wilsonedf6b762016-08-09 09:23:33 +01003799static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003800__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003801 unsigned int (*flag)(unsigned int id))
3802{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003803 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01003804
Chris Wilsond07f0e52016-10-28 13:58:44 +01003805 /* We have to check the current hw status of the fence as the uABI
3806 * guarantees forward progress. We could rely on the idle worker
3807 * to eventually flush us, but to minimise latency just ask the
3808 * hardware.
3809 *
3810 * Note we only report on the status of native fences.
3811 */
3812 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01003813 return 0;
3814
Chris Wilsond07f0e52016-10-28 13:58:44 +01003815 /* opencode to_request() in order to avoid const warnings */
3816 rq = container_of(fence, struct drm_i915_gem_request, fence);
3817 if (i915_gem_request_completed(rq))
3818 return 0;
3819
3820 return flag(rq->engine->exec_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003821}
3822
Chris Wilsonedf6b762016-08-09 09:23:33 +01003823static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003824busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003825{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003826 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003827}
3828
Chris Wilsonedf6b762016-08-09 09:23:33 +01003829static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003830busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003831{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003832 if (!fence)
3833 return 0;
3834
3835 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003836}
3837
Eric Anholt673a3942008-07-30 12:06:12 -07003838int
Eric Anholt673a3942008-07-30 12:06:12 -07003839i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003840 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003841{
3842 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003843 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003844 struct reservation_object_list *list;
3845 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003846 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07003847
Chris Wilsond07f0e52016-10-28 13:58:44 +01003848 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003849 rcu_read_lock();
3850 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01003851 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003852 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003853
3854 /* A discrepancy here is that we do not report the status of
3855 * non-i915 fences, i.e. even though we may report the object as idle,
3856 * a call to set-domain may still stall waiting for foreign rendering.
3857 * This also means that wait-ioctl may report an object as busy,
3858 * where busy-ioctl considers it idle.
3859 *
3860 * We trade the ability to warn of foreign fences to report on which
3861 * i915 engines are active for the object.
3862 *
3863 * Alternatively, we can trade that extra information on read/write
3864 * activity with
3865 * args->busy =
3866 * !reservation_object_test_signaled_rcu(obj->resv, true);
3867 * to report the overall busyness. This is what the wait-ioctl does.
3868 *
3869 */
3870retry:
3871 seq = raw_read_seqcount(&obj->resv->seq);
3872
3873 /* Translate the exclusive fence to the READ *and* WRITE engine */
3874 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
3875
3876 /* Translate shared fences to READ set of engines */
3877 list = rcu_dereference(obj->resv->fence);
3878 if (list) {
3879 unsigned int shared_count = list->shared_count, i;
3880
3881 for (i = 0; i < shared_count; ++i) {
3882 struct dma_fence *fence =
3883 rcu_dereference(list->shared[i]);
3884
3885 args->busy |= busy_check_reader(fence);
3886 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003887 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003888
Chris Wilsond07f0e52016-10-28 13:58:44 +01003889 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
3890 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00003891
Chris Wilsond07f0e52016-10-28 13:58:44 +01003892 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003893out:
3894 rcu_read_unlock();
3895 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07003896}
3897
3898int
3899i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3900 struct drm_file *file_priv)
3901{
Akshay Joshi0206e352011-08-16 15:34:10 -04003902 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003903}
3904
Chris Wilson3ef94da2009-09-14 16:50:29 +01003905int
3906i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3907 struct drm_file *file_priv)
3908{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003909 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003910 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003911 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003912 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003913
3914 switch (args->madv) {
3915 case I915_MADV_DONTNEED:
3916 case I915_MADV_WILLNEED:
3917 break;
3918 default:
3919 return -EINVAL;
3920 }
3921
Chris Wilson03ac0642016-07-20 13:31:51 +01003922 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003923 if (!obj)
3924 return -ENOENT;
3925
3926 err = mutex_lock_interruptible(&obj->mm.lock);
3927 if (err)
3928 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003929
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003930 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003931 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003932 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003933 if (obj->mm.madv == I915_MADV_WILLNEED) {
3934 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003935 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003936 obj->mm.quirked = false;
3937 }
3938 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00003939 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003940 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003941 obj->mm.quirked = true;
3942 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01003943 }
3944
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003945 if (obj->mm.madv != __I915_MADV_PURGED)
3946 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003947
Chris Wilson6c085a72012-08-20 11:40:46 +02003948 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003949 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003950 i915_gem_object_truncate(obj);
3951
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003952 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003953 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003954
Chris Wilson1233e2d2016-10-28 13:58:37 +01003955out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003956 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003957 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003958}
3959
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003960static void
3961frontbuffer_retire(struct i915_gem_active *active,
3962 struct drm_i915_gem_request *request)
3963{
3964 struct drm_i915_gem_object *obj =
3965 container_of(active, typeof(*obj), frontbuffer_write);
3966
3967 intel_fb_obj_flush(obj, true, ORIGIN_CS);
3968}
3969
Chris Wilson37e680a2012-06-07 15:38:42 +01003970void i915_gem_object_init(struct drm_i915_gem_object *obj,
3971 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003972{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003973 mutex_init(&obj->mm.lock);
3974
Joonas Lahtinen56cea322016-11-02 12:16:04 +02003975 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01003976 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003977 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003978 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003979 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003980
Chris Wilson37e680a2012-06-07 15:38:42 +01003981 obj->ops = ops;
3982
Chris Wilsond07f0e52016-10-28 13:58:44 +01003983 reservation_object_init(&obj->__builtin_resv);
3984 obj->resv = &obj->__builtin_resv;
3985
Chris Wilson50349242016-08-18 17:17:04 +01003986 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003987 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003988
3989 obj->mm.madv = I915_MADV_WILLNEED;
3990 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
3991 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003992
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003993 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003994}
3995
Chris Wilson37e680a2012-06-07 15:38:42 +01003996static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00003997 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
3998 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003999 .get_pages = i915_gem_object_get_pages_gtt,
4000 .put_pages = i915_gem_object_put_pages_gtt,
4001};
4002
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004003/* Note we don't consider signbits :| */
4004#define overflows_type(x, T) \
4005 (sizeof(x) > sizeof(T) && (x) >> (sizeof(T) * BITS_PER_BYTE))
4006
4007struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004008i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004009{
Daniel Vetterc397b902010-04-09 19:05:07 +00004010 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004011 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004012 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004013 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004014
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004015 /* There is a prevalence of the assumption that we fit the object's
4016 * page count inside a 32bit _signed_ variable. Let's document this and
4017 * catch if we ever need to fix it. In the meantime, if you do spot
4018 * such a local variable, please consider fixing!
4019 */
4020 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
4021 return ERR_PTR(-E2BIG);
4022
4023 if (overflows_type(size, obj->base.size))
4024 return ERR_PTR(-E2BIG);
4025
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004026 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004027 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004028 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004029
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004030 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004031 if (ret)
4032 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004033
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004034 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004035 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004036 /* 965gm cannot relocate objects above 4GiB. */
4037 mask &= ~__GFP_HIGHMEM;
4038 mask |= __GFP_DMA32;
4039 }
4040
Al Viro93c76a32015-12-04 23:45:44 -05004041 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004042 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004043
Chris Wilson37e680a2012-06-07 15:38:42 +01004044 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004045
Daniel Vetterc397b902010-04-09 19:05:07 +00004046 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4047 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4048
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004049 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004050 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004051 * cache) for about a 10% performance improvement
4052 * compared to uncached. Graphics requests other than
4053 * display scanout are coherent with the CPU in
4054 * accessing this cache. This means in this mode we
4055 * don't need to clflush on the CPU side, and on the
4056 * GPU side we only need to flush internal caches to
4057 * get data visible to the CPU.
4058 *
4059 * However, we maintain the display planes as UC, and so
4060 * need to rebind when first used as such.
4061 */
4062 obj->cache_level = I915_CACHE_LLC;
4063 } else
4064 obj->cache_level = I915_CACHE_NONE;
4065
Daniel Vetterd861e332013-07-24 23:25:03 +02004066 trace_i915_gem_object_create(obj);
4067
Chris Wilson05394f32010-11-08 19:18:58 +00004068 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004069
4070fail:
4071 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004072 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004073}
4074
Chris Wilson340fbd82014-05-22 09:16:52 +01004075static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4076{
4077 /* If we are the last user of the backing storage (be it shmemfs
4078 * pages or stolen etc), we know that the pages are going to be
4079 * immediately released. In this case, we can then skip copying
4080 * back the contents from the GPU.
4081 */
4082
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004083 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004084 return false;
4085
4086 if (obj->base.filp == NULL)
4087 return true;
4088
4089 /* At first glance, this looks racy, but then again so would be
4090 * userspace racing mmap against close. However, the first external
4091 * reference to the filp can only be obtained through the
4092 * i915_gem_mmap_ioctl() which safeguards us against the user
4093 * acquiring such a reference whilst we are in the middle of
4094 * freeing the object.
4095 */
4096 return atomic_long_read(&obj->base.filp->f_count) == 1;
4097}
4098
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004099static void __i915_gem_free_objects(struct drm_i915_private *i915,
4100 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004101{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004102 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004103
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004104 mutex_lock(&i915->drm.struct_mutex);
4105 intel_runtime_pm_get(i915);
4106 llist_for_each_entry(obj, freed, freed) {
4107 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004108
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004109 trace_i915_gem_object_destroy(obj);
4110
4111 GEM_BUG_ON(i915_gem_object_is_active(obj));
4112 list_for_each_entry_safe(vma, vn,
4113 &obj->vma_list, obj_link) {
4114 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4115 GEM_BUG_ON(i915_vma_is_active(vma));
4116 vma->flags &= ~I915_VMA_PIN_MASK;
4117 i915_vma_close(vma);
4118 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004119 GEM_BUG_ON(!list_empty(&obj->vma_list));
4120 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004121
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004122 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004123 }
4124 intel_runtime_pm_put(i915);
4125 mutex_unlock(&i915->drm.struct_mutex);
4126
4127 llist_for_each_entry_safe(obj, on, freed, freed) {
4128 GEM_BUG_ON(obj->bind_count);
4129 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4130
4131 if (obj->ops->release)
4132 obj->ops->release(obj);
4133
4134 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4135 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004136 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004137 GEM_BUG_ON(obj->mm.pages);
4138
4139 if (obj->base.import_attach)
4140 drm_prime_gem_destroy(&obj->base, NULL);
4141
Chris Wilsond07f0e52016-10-28 13:58:44 +01004142 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004143 drm_gem_object_release(&obj->base);
4144 i915_gem_info_remove_obj(i915, obj->base.size);
4145
4146 kfree(obj->bit_17);
4147 i915_gem_object_free(obj);
4148 }
4149}
4150
4151static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4152{
4153 struct llist_node *freed;
4154
4155 freed = llist_del_all(&i915->mm.free_list);
4156 if (unlikely(freed))
4157 __i915_gem_free_objects(i915, freed);
4158}
4159
4160static void __i915_gem_free_work(struct work_struct *work)
4161{
4162 struct drm_i915_private *i915 =
4163 container_of(work, struct drm_i915_private, mm.free_work);
4164 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004165
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004166 /* All file-owned VMA should have been released by this point through
4167 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4168 * However, the object may also be bound into the global GTT (e.g.
4169 * older GPUs without per-process support, or for direct access through
4170 * the GTT either for the user or for scanout). Those VMA still need to
4171 * unbound now.
4172 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004173
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004174 while ((freed = llist_del_all(&i915->mm.free_list)))
4175 __i915_gem_free_objects(i915, freed);
4176}
4177
4178static void __i915_gem_free_object_rcu(struct rcu_head *head)
4179{
4180 struct drm_i915_gem_object *obj =
4181 container_of(head, typeof(*obj), rcu);
4182 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4183
4184 /* We can't simply use call_rcu() from i915_gem_free_object()
4185 * as we need to block whilst unbinding, and the call_rcu
4186 * task may be called from softirq context. So we take a
4187 * detour through a worker.
4188 */
4189 if (llist_add(&obj->freed, &i915->mm.free_list))
4190 schedule_work(&i915->mm.free_work);
4191}
4192
4193void i915_gem_free_object(struct drm_gem_object *gem_obj)
4194{
4195 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4196
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004197 if (obj->mm.quirked)
4198 __i915_gem_object_unpin_pages(obj);
4199
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004200 if (discard_backing_storage(obj))
4201 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004202
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004203 /* Before we free the object, make sure any pure RCU-only
4204 * read-side critical sections are complete, e.g.
4205 * i915_gem_busy_ioctl(). For the corresponding synchronized
4206 * lookup see i915_gem_object_lookup_rcu().
4207 */
4208 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004209}
4210
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004211void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4212{
4213 lockdep_assert_held(&obj->base.dev->struct_mutex);
4214
4215 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4216 if (i915_gem_object_is_active(obj))
4217 i915_gem_object_set_active_reference(obj);
4218 else
4219 i915_gem_object_put(obj);
4220}
4221
Chris Wilson3033aca2016-10-28 13:58:47 +01004222static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4223{
4224 struct intel_engine_cs *engine;
4225 enum intel_engine_id id;
4226
4227 for_each_engine(engine, dev_priv, id)
Chris Wilsone8a9c582016-12-18 15:37:20 +00004228 GEM_BUG_ON(engine->last_retired_context != dev_priv->kernel_context);
Chris Wilson3033aca2016-10-28 13:58:47 +01004229}
4230
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004231int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004232{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004233 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004234 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004235
Chris Wilson54b4f682016-07-21 21:16:19 +01004236 intel_suspend_gt_powersave(dev_priv);
4237
Chris Wilson45c5f202013-10-16 11:50:01 +01004238 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004239
4240 /* We have to flush all the executing contexts to main memory so
4241 * that they can saved in the hibernation image. To ensure the last
4242 * context image is coherent, we have to switch away from it. That
4243 * leaves the dev_priv->kernel_context still active when
4244 * we actually suspend, and its image in memory may not match the GPU
4245 * state. Fortunately, the kernel_context is disposable and we do
4246 * not rely on its state.
4247 */
4248 ret = i915_gem_switch_to_kernel_context(dev_priv);
4249 if (ret)
4250 goto err;
4251
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004252 ret = i915_gem_wait_for_idle(dev_priv,
4253 I915_WAIT_INTERRUPTIBLE |
4254 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004255 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004256 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004257
Chris Wilsonc0336662016-05-06 15:40:21 +01004258 i915_gem_retire_requests(dev_priv);
Chris Wilson28176ef2016-10-28 13:58:56 +01004259 GEM_BUG_ON(dev_priv->gt.active_requests);
Eric Anholt673a3942008-07-30 12:06:12 -07004260
Chris Wilson3033aca2016-10-28 13:58:47 +01004261 assert_kernel_context_is_current(dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004262 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004263 mutex_unlock(&dev->struct_mutex);
4264
Chris Wilson737b1502015-01-26 18:03:03 +02004265 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004266 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4267 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004268 flush_work(&dev_priv->mm.free_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004269
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004270 /* Assert that we sucessfully flushed all the work and
4271 * reset the GPU back to its idle, low power state.
4272 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004273 WARN_ON(dev_priv->gt.awake);
Imre Deak31ab49a2016-11-07 11:20:05 +02004274 WARN_ON(!intel_execlists_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004275
Imre Deak1c777c52016-10-12 17:46:37 +03004276 /*
4277 * Neither the BIOS, ourselves or any other kernel
4278 * expects the system to be in execlists mode on startup,
4279 * so we need to reset the GPU back to legacy mode. And the only
4280 * known way to disable logical contexts is through a GPU reset.
4281 *
4282 * So in order to leave the system in a known default configuration,
4283 * always reset the GPU upon unload and suspend. Afterwards we then
4284 * clean up the GEM state tracking, flushing off the requests and
4285 * leaving the system in a known idle state.
4286 *
4287 * Note that is of the upmost importance that the GPU is idle and
4288 * all stray writes are flushed *before* we dismantle the backing
4289 * storage for the pinned objects.
4290 *
4291 * However, since we are uncertain that resetting the GPU on older
4292 * machines is a good idea, we don't - just in case it leaves the
4293 * machine in an unusable condition.
4294 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004295 if (HAS_HW_CONTEXTS(dev_priv)) {
Imre Deak1c777c52016-10-12 17:46:37 +03004296 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4297 WARN_ON(reset && reset != -ENODEV);
4298 }
4299
Eric Anholt673a3942008-07-30 12:06:12 -07004300 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004301
4302err:
4303 mutex_unlock(&dev->struct_mutex);
4304 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004305}
4306
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004307void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004308{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004309 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004310
Imre Deak31ab49a2016-11-07 11:20:05 +02004311 WARN_ON(dev_priv->gt.awake);
4312
Chris Wilson5ab57c72016-07-15 14:56:20 +01004313 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004314 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004315
4316 /* As we didn't flush the kernel context before suspend, we cannot
4317 * guarantee that the context image is complete. So let's just reset
4318 * it and start again.
4319 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004320 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004321
4322 mutex_unlock(&dev->struct_mutex);
4323}
4324
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004325void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004326{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004327 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004328 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4329 return;
4330
4331 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4332 DISP_TILE_SURFACE_SWIZZLING);
4333
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004334 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004335 return;
4336
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004337 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004338 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004339 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004340 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004341 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004342 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004343 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004344 else
4345 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004346}
Daniel Vettere21af882012-02-09 20:53:27 +01004347
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004348static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004349{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004350 I915_WRITE(RING_CTL(base), 0);
4351 I915_WRITE(RING_HEAD(base), 0);
4352 I915_WRITE(RING_TAIL(base), 0);
4353 I915_WRITE(RING_START(base), 0);
4354}
4355
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004356static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004357{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004358 if (IS_I830(dev_priv)) {
4359 init_unused_ring(dev_priv, PRB1_BASE);
4360 init_unused_ring(dev_priv, SRB0_BASE);
4361 init_unused_ring(dev_priv, SRB1_BASE);
4362 init_unused_ring(dev_priv, SRB2_BASE);
4363 init_unused_ring(dev_priv, SRB3_BASE);
4364 } else if (IS_GEN2(dev_priv)) {
4365 init_unused_ring(dev_priv, SRB0_BASE);
4366 init_unused_ring(dev_priv, SRB1_BASE);
4367 } else if (IS_GEN3(dev_priv)) {
4368 init_unused_ring(dev_priv, PRB1_BASE);
4369 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004370 }
4371}
4372
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004373int
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004374i915_gem_init_hw(struct drm_i915_private *dev_priv)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004375{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004376 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304377 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004378 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004379
Chris Wilsonde867c22016-10-25 13:16:02 +01004380 dev_priv->gt.last_init_time = ktime_get();
4381
Chris Wilson5e4f5182015-02-13 14:35:59 +00004382 /* Double layer security blanket, see i915_gem_init() */
4383 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4384
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004385 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004386 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004387
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004388 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004389 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004390 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004391
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004392 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004393 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004394 u32 temp = I915_READ(GEN7_MSG_CTL);
4395 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4396 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004397 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004398 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4399 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4400 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4401 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004402 }
4403
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004404 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004405
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004406 /*
4407 * At least 830 can leave some of the unused rings
4408 * "active" (ie. head != tail) after resume which
4409 * will prevent c3 entry. Makes sure all unused rings
4410 * are totally idle.
4411 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004412 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004413
Dave Gordoned54c1a2016-01-19 19:02:54 +00004414 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004415
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004416 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004417 if (ret) {
4418 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4419 goto out;
4420 }
4421
4422 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304423 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004424 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004425 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004426 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004427 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004428
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004429 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004430
Alex Dai33a732f2015-08-12 15:43:36 +01004431 /* We can't enable contexts until all firmware is loaded */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004432 ret = intel_guc_setup(dev_priv);
Dave Gordone556f7c2016-06-07 09:14:49 +01004433 if (ret)
4434 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004435
Chris Wilson5e4f5182015-02-13 14:35:59 +00004436out:
4437 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004438 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004439}
4440
Chris Wilson39df9192016-07-20 13:31:57 +01004441bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4442{
4443 if (INTEL_INFO(dev_priv)->gen < 6)
4444 return false;
4445
4446 /* TODO: make semaphores and Execlists play nicely together */
4447 if (i915.enable_execlists)
4448 return false;
4449
4450 if (value >= 0)
4451 return value;
4452
4453#ifdef CONFIG_INTEL_IOMMU
4454 /* Enable semaphores on SNB when IO remapping is off */
4455 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4456 return false;
4457#endif
4458
4459 return true;
4460}
4461
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004462int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004463{
Chris Wilson1070a422012-04-24 15:47:41 +01004464 int ret;
4465
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004466 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004467
Oscar Mateoa83014d2014-07-24 17:04:21 +01004468 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004469 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004470 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004471 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004472 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004473 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004474 }
4475
Chris Wilson5e4f5182015-02-13 14:35:59 +00004476 /* This is just a security blanket to placate dragons.
4477 * On some systems, we very sporadically observe that the first TLBs
4478 * used by the CS may be stale, despite us poking the TLB reset. If
4479 * we hold the forcewake during initialisation these problems
4480 * just magically go away.
4481 */
4482 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4483
Chris Wilson72778cb2016-05-19 16:17:16 +01004484 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004485
4486 ret = i915_gem_init_ggtt(dev_priv);
4487 if (ret)
4488 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004489
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004490 ret = i915_gem_context_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004491 if (ret)
4492 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004493
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004494 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004495 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004496 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004497
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004498 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004499 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004500 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004501 * wedged. But we only want to do this where the GPU is angry,
4502 * for all other failure, such as an allocation failure, bail.
4503 */
4504 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004505 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004506 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004507 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004508
4509out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004510 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004511 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004512
Chris Wilson60990322014-04-09 09:19:42 +01004513 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004514}
4515
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004516void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004517i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004518{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004519 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304520 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004521
Akash Goel3b3f1652016-10-13 22:44:48 +05304522 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004523 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004524}
4525
Eric Anholt673a3942008-07-30 12:06:12 -07004526void
Imre Deak40ae4e12016-03-16 14:54:03 +02004527i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4528{
Chris Wilson49ef5292016-08-18 17:17:00 +01004529 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004530
4531 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4532 !IS_CHERRYVIEW(dev_priv))
4533 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004534 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4535 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4536 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004537 dev_priv->num_fence_regs = 16;
4538 else
4539 dev_priv->num_fence_regs = 8;
4540
Chris Wilsonc0336662016-05-06 15:40:21 +01004541 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004542 dev_priv->num_fence_regs =
4543 I915_READ(vgtif_reg(avail_rs.fence_num));
4544
4545 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004546 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4547 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4548
4549 fence->i915 = dev_priv;
4550 fence->id = i;
4551 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4552 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004553 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004554
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004555 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004556}
4557
Chris Wilson73cb9702016-10-28 13:58:46 +01004558int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004559i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004560{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004561 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004562
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004563 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4564 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004565 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004566
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004567 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4568 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004569 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004570
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004571 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4572 SLAB_HWCACHE_ALIGN |
4573 SLAB_RECLAIM_ACCOUNT |
4574 SLAB_DESTROY_BY_RCU);
4575 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004576 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004577
Chris Wilson52e54202016-11-14 20:41:02 +00004578 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4579 SLAB_HWCACHE_ALIGN |
4580 SLAB_RECLAIM_ACCOUNT);
4581 if (!dev_priv->dependencies)
4582 goto err_requests;
4583
Chris Wilson73cb9702016-10-28 13:58:46 +01004584 mutex_lock(&dev_priv->drm.struct_mutex);
4585 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004586 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004587 mutex_unlock(&dev_priv->drm.struct_mutex);
4588 if (err)
Chris Wilson52e54202016-11-14 20:41:02 +00004589 goto err_dependencies;
Eric Anholt673a3942008-07-30 12:06:12 -07004590
Ben Widawskya33afea2013-09-17 21:12:45 -07004591 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004592 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4593 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004594 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4595 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004596 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004597 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004598 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004599 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004600 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004601 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004602 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004603 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004604
Chris Wilson72bfa192010-12-19 11:42:05 +00004605 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4606
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004607 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004608
Chris Wilsonce453d82011-02-21 14:43:56 +00004609 dev_priv->mm.interruptible = true;
4610
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004611 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4612
Chris Wilsonb5add952016-08-04 16:32:36 +01004613 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004614
4615 return 0;
4616
Chris Wilson52e54202016-11-14 20:41:02 +00004617err_dependencies:
4618 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004619err_requests:
4620 kmem_cache_destroy(dev_priv->requests);
4621err_vmas:
4622 kmem_cache_destroy(dev_priv->vmas);
4623err_objects:
4624 kmem_cache_destroy(dev_priv->objects);
4625err_out:
4626 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004627}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004628
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004629void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004630{
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004631 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
4632
Matthew Auldea84aa72016-11-17 21:04:11 +00004633 mutex_lock(&dev_priv->drm.struct_mutex);
4634 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4635 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4636 mutex_unlock(&dev_priv->drm.struct_mutex);
4637
Chris Wilson52e54202016-11-14 20:41:02 +00004638 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004639 kmem_cache_destroy(dev_priv->requests);
4640 kmem_cache_destroy(dev_priv->vmas);
4641 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004642
4643 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4644 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004645}
4646
Chris Wilson6a800ea2016-09-21 14:51:07 +01004647int i915_gem_freeze(struct drm_i915_private *dev_priv)
4648{
4649 intel_runtime_pm_get(dev_priv);
4650
4651 mutex_lock(&dev_priv->drm.struct_mutex);
4652 i915_gem_shrink_all(dev_priv);
4653 mutex_unlock(&dev_priv->drm.struct_mutex);
4654
4655 intel_runtime_pm_put(dev_priv);
4656
4657 return 0;
4658}
4659
Chris Wilson461fb992016-05-14 07:26:33 +01004660int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4661{
4662 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004663 struct list_head *phases[] = {
4664 &dev_priv->mm.unbound_list,
4665 &dev_priv->mm.bound_list,
4666 NULL
4667 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004668
4669 /* Called just before we write the hibernation image.
4670 *
4671 * We need to update the domain tracking to reflect that the CPU
4672 * will be accessing all the pages to create and restore from the
4673 * hibernation, and so upon restoration those pages will be in the
4674 * CPU domain.
4675 *
4676 * To make sure the hibernation image contains the latest state,
4677 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004678 *
4679 * To try and reduce the hibernation image, we manually shrink
4680 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004681 */
4682
Chris Wilson6a800ea2016-09-21 14:51:07 +01004683 mutex_lock(&dev_priv->drm.struct_mutex);
4684 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004685
Chris Wilson7aab2d52016-09-09 20:02:18 +01004686 for (p = phases; *p; p++) {
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004687 list_for_each_entry(obj, *p, global_link) {
Chris Wilson7aab2d52016-09-09 20:02:18 +01004688 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4689 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4690 }
Chris Wilson461fb992016-05-14 07:26:33 +01004691 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004692 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004693
4694 return 0;
4695}
4696
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004697void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004698{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004699 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004700 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004701
4702 /* Clean up our request list when the client is going away, so that
4703 * later retire_requests won't dereference our soon-to-be-gone
4704 * file_priv.
4705 */
Chris Wilson1c255952010-09-26 11:03:27 +01004706 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004707 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004708 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004709 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004710
Chris Wilson2e1b8732015-04-27 13:41:22 +01004711 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004712 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004713 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004714 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004715 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004716}
4717
4718int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4719{
4720 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004721 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004722
Chris Wilsonc4c29d72016-11-09 10:45:07 +00004723 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004724
4725 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4726 if (!file_priv)
4727 return -ENOMEM;
4728
4729 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004730 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004731 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004732 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004733
4734 spin_lock_init(&file_priv->mm.lock);
4735 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004736
Chris Wilsonc80ff162016-07-27 09:07:27 +01004737 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004738
Ben Widawskye422b882013-12-06 14:10:58 -08004739 ret = i915_gem_context_open(dev, file);
4740 if (ret)
4741 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004742
Ben Widawskye422b882013-12-06 14:10:58 -08004743 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004744}
4745
Daniel Vetterb680c372014-09-19 18:27:27 +02004746/**
4747 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004748 * @old: current GEM buffer for the frontbuffer slots
4749 * @new: new GEM buffer for the frontbuffer slots
4750 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004751 *
4752 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4753 * from @old and setting them in @new. Both @old and @new can be NULL.
4754 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004755void i915_gem_track_fb(struct drm_i915_gem_object *old,
4756 struct drm_i915_gem_object *new,
4757 unsigned frontbuffer_bits)
4758{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004759 /* Control of individual bits within the mask are guarded by
4760 * the owning plane->mutex, i.e. we can never see concurrent
4761 * manipulation of individual bits. But since the bitfield as a whole
4762 * is updated using RMW, we need to use atomics in order to update
4763 * the bits.
4764 */
4765 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4766 sizeof(atomic_t) * BITS_PER_BYTE);
4767
Daniel Vettera071fa02014-06-18 23:28:09 +02004768 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004769 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4770 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004771 }
4772
4773 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004774 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4775 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004776 }
4777}
4778
Dave Gordonea702992015-07-09 19:29:02 +01004779/* Allocate a new GEM object and fill it with the supplied data */
4780struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004781i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01004782 const void *data, size_t size)
4783{
4784 struct drm_i915_gem_object *obj;
4785 struct sg_table *sg;
4786 size_t bytes;
4787 int ret;
4788
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004789 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004790 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004791 return obj;
4792
4793 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4794 if (ret)
4795 goto fail;
4796
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004797 ret = i915_gem_object_pin_pages(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004798 if (ret)
4799 goto fail;
4800
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004801 sg = obj->mm.pages;
Dave Gordonea702992015-07-09 19:29:02 +01004802 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004803 obj->mm.dirty = true; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004804 i915_gem_object_unpin_pages(obj);
4805
4806 if (WARN_ON(bytes != size)) {
4807 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4808 ret = -EFAULT;
4809 goto fail;
4810 }
4811
4812 return obj;
4813
4814fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004815 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004816 return ERR_PTR(ret);
4817}
Chris Wilson96d77632016-10-28 13:58:33 +01004818
4819struct scatterlist *
4820i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
4821 unsigned int n,
4822 unsigned int *offset)
4823{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004824 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01004825 struct scatterlist *sg;
4826 unsigned int idx, count;
4827
4828 might_sleep();
4829 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004830 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01004831
4832 /* As we iterate forward through the sg, we record each entry in a
4833 * radixtree for quick repeated (backwards) lookups. If we have seen
4834 * this index previously, we will have an entry for it.
4835 *
4836 * Initial lookup is O(N), but this is amortized to O(1) for
4837 * sequential page access (where each new request is consecutive
4838 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
4839 * i.e. O(1) with a large constant!
4840 */
4841 if (n < READ_ONCE(iter->sg_idx))
4842 goto lookup;
4843
4844 mutex_lock(&iter->lock);
4845
4846 /* We prefer to reuse the last sg so that repeated lookup of this
4847 * (or the subsequent) sg are fast - comparing against the last
4848 * sg is faster than going through the radixtree.
4849 */
4850
4851 sg = iter->sg_pos;
4852 idx = iter->sg_idx;
4853 count = __sg_page_count(sg);
4854
4855 while (idx + count <= n) {
4856 unsigned long exception, i;
4857 int ret;
4858
4859 /* If we cannot allocate and insert this entry, or the
4860 * individual pages from this range, cancel updating the
4861 * sg_idx so that on this lookup we are forced to linearly
4862 * scan onwards, but on future lookups we will try the
4863 * insertion again (in which case we need to be careful of
4864 * the error return reporting that we have already inserted
4865 * this index).
4866 */
4867 ret = radix_tree_insert(&iter->radix, idx, sg);
4868 if (ret && ret != -EEXIST)
4869 goto scan;
4870
4871 exception =
4872 RADIX_TREE_EXCEPTIONAL_ENTRY |
4873 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
4874 for (i = 1; i < count; i++) {
4875 ret = radix_tree_insert(&iter->radix, idx + i,
4876 (void *)exception);
4877 if (ret && ret != -EEXIST)
4878 goto scan;
4879 }
4880
4881 idx += count;
4882 sg = ____sg_next(sg);
4883 count = __sg_page_count(sg);
4884 }
4885
4886scan:
4887 iter->sg_pos = sg;
4888 iter->sg_idx = idx;
4889
4890 mutex_unlock(&iter->lock);
4891
4892 if (unlikely(n < idx)) /* insertion completed by another thread */
4893 goto lookup;
4894
4895 /* In case we failed to insert the entry into the radixtree, we need
4896 * to look beyond the current sg.
4897 */
4898 while (idx + count <= n) {
4899 idx += count;
4900 sg = ____sg_next(sg);
4901 count = __sg_page_count(sg);
4902 }
4903
4904 *offset = n - idx;
4905 return sg;
4906
4907lookup:
4908 rcu_read_lock();
4909
4910 sg = radix_tree_lookup(&iter->radix, n);
4911 GEM_BUG_ON(!sg);
4912
4913 /* If this index is in the middle of multi-page sg entry,
4914 * the radixtree will contain an exceptional entry that points
4915 * to the start of that range. We will return the pointer to
4916 * the base page and the offset of this page within the
4917 * sg entry's range.
4918 */
4919 *offset = 0;
4920 if (unlikely(radix_tree_exception(sg))) {
4921 unsigned long base =
4922 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
4923
4924 sg = radix_tree_lookup(&iter->radix, base);
4925 GEM_BUG_ON(!sg);
4926
4927 *offset = n - base;
4928 }
4929
4930 rcu_read_unlock();
4931
4932 return sg;
4933}
4934
4935struct page *
4936i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
4937{
4938 struct scatterlist *sg;
4939 unsigned int offset;
4940
4941 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
4942
4943 sg = i915_gem_object_get_sg(obj, n, &offset);
4944 return nth_page(sg_page(sg), offset);
4945}
4946
4947/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4948struct page *
4949i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
4950 unsigned int n)
4951{
4952 struct page *page;
4953
4954 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004955 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01004956 set_page_dirty(page);
4957
4958 return page;
4959}
4960
4961dma_addr_t
4962i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
4963 unsigned long n)
4964{
4965 struct scatterlist *sg;
4966 unsigned int offset;
4967
4968 sg = i915_gem_object_get_sg(obj, n, &offset);
4969 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
4970}