blob: 2b8d4f5ac246fa3a38a019c6b714b92b176af0d0 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f7f2015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Yunhong Jiang64672c92016-06-13 14:19:59 -0700113/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
114static int __read_mostly cpu_preemption_timer_multi;
115static bool __read_mostly enable_preemption_timer = 1;
116#ifdef CONFIG_X86_64
117module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
118#endif
119
Gleb Natapov50378782013-02-04 16:00:28 +0200120#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
121#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200122#define KVM_VM_CR0_ALWAYS_ON \
123 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200124#define KVM_CR4_GUEST_OWNED_BITS \
125 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700126 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200127
Avi Kivitycdc0e242009-12-06 17:21:14 +0200128#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
129#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
130
Avi Kivity78ac8b42010-04-08 18:19:35 +0300131#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
132
Jan Kiszkaf4124502014-03-07 20:03:13 +0100133#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
134
Jan Dakinevichbcdde302016-10-28 07:00:30 +0300135#define VMX_VPID_EXTENT_SUPPORTED_MASK \
136 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
137 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
138 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
139 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
140
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800141/*
142 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
143 * ple_gap: upper bound on the amount of time between two successive
144 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500145 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800146 * ple_window: upper bound on the amount of time a guest is allowed to execute
147 * in a PAUSE loop. Tests indicate that most spinlocks are held for
148 * less than 2^12 cycles
149 * Time is measured based on a counter that runs at the same rate as the TSC,
150 * refer SDM volume 3b section 21.6.13 & 22.1.3.
151 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200152#define KVM_VMX_DEFAULT_PLE_GAP 128
153#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
154#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
155#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
156#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
157 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
158
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800159static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
160module_param(ple_gap, int, S_IRUGO);
161
162static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
163module_param(ple_window, int, S_IRUGO);
164
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200165/* Default doubles per-vcpu window every exit. */
166static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
167module_param(ple_window_grow, int, S_IRUGO);
168
169/* Default resets per-vcpu window every exit to ple_window. */
170static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
171module_param(ple_window_shrink, int, S_IRUGO);
172
173/* Default is to compute the maximum so we can never overflow. */
174static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
175static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
176module_param(ple_window_max, int, S_IRUGO);
177
Avi Kivity83287ea422012-09-16 15:10:57 +0300178extern const ulong vmx_return;
179
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200180#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300181#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300182
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400183struct vmcs {
184 u32 revision_id;
185 u32 abort;
186 char data[0];
187};
188
Nadav Har'Eld462b812011-05-24 15:26:10 +0300189/*
190 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
191 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
192 * loaded on this CPU (so we can clear them if the CPU goes down).
193 */
194struct loaded_vmcs {
195 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700196 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300197 int cpu;
198 int launched;
199 struct list_head loaded_vmcss_on_cpu_link;
200};
201
Avi Kivity26bb0982009-09-07 11:14:12 +0300202struct shared_msr_entry {
203 unsigned index;
204 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200205 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300206};
207
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300208/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300209 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
210 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
211 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
212 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
213 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
214 * More than one of these structures may exist, if L1 runs multiple L2 guests.
215 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
216 * underlying hardware which will be used to run L2.
217 * This structure is packed to ensure that its layout is identical across
218 * machines (necessary for live migration).
219 * If there are changes in this struct, VMCS12_REVISION must be changed.
220 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300221typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300222struct __packed vmcs12 {
223 /* According to the Intel spec, a VMCS region must start with the
224 * following two fields. Then follow implementation-specific data.
225 */
226 u32 revision_id;
227 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300228
Nadav Har'El27d6c862011-05-25 23:06:59 +0300229 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
230 u32 padding[7]; /* room for future expansion */
231
Nadav Har'El22bd0352011-05-25 23:05:57 +0300232 u64 io_bitmap_a;
233 u64 io_bitmap_b;
234 u64 msr_bitmap;
235 u64 vm_exit_msr_store_addr;
236 u64 vm_exit_msr_load_addr;
237 u64 vm_entry_msr_load_addr;
238 u64 tsc_offset;
239 u64 virtual_apic_page_addr;
240 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800241 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300242 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800243 u64 eoi_exit_bitmap0;
244 u64 eoi_exit_bitmap1;
245 u64 eoi_exit_bitmap2;
246 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800247 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300248 u64 guest_physical_address;
249 u64 vmcs_link_pointer;
250 u64 guest_ia32_debugctl;
251 u64 guest_ia32_pat;
252 u64 guest_ia32_efer;
253 u64 guest_ia32_perf_global_ctrl;
254 u64 guest_pdptr0;
255 u64 guest_pdptr1;
256 u64 guest_pdptr2;
257 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100258 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300259 u64 host_ia32_pat;
260 u64 host_ia32_efer;
261 u64 host_ia32_perf_global_ctrl;
262 u64 padding64[8]; /* room for future expansion */
263 /*
264 * To allow migration of L1 (complete with its L2 guests) between
265 * machines of different natural widths (32 or 64 bit), we cannot have
266 * unsigned long fields with no explict size. We use u64 (aliased
267 * natural_width) instead. Luckily, x86 is little-endian.
268 */
269 natural_width cr0_guest_host_mask;
270 natural_width cr4_guest_host_mask;
271 natural_width cr0_read_shadow;
272 natural_width cr4_read_shadow;
273 natural_width cr3_target_value0;
274 natural_width cr3_target_value1;
275 natural_width cr3_target_value2;
276 natural_width cr3_target_value3;
277 natural_width exit_qualification;
278 natural_width guest_linear_address;
279 natural_width guest_cr0;
280 natural_width guest_cr3;
281 natural_width guest_cr4;
282 natural_width guest_es_base;
283 natural_width guest_cs_base;
284 natural_width guest_ss_base;
285 natural_width guest_ds_base;
286 natural_width guest_fs_base;
287 natural_width guest_gs_base;
288 natural_width guest_ldtr_base;
289 natural_width guest_tr_base;
290 natural_width guest_gdtr_base;
291 natural_width guest_idtr_base;
292 natural_width guest_dr7;
293 natural_width guest_rsp;
294 natural_width guest_rip;
295 natural_width guest_rflags;
296 natural_width guest_pending_dbg_exceptions;
297 natural_width guest_sysenter_esp;
298 natural_width guest_sysenter_eip;
299 natural_width host_cr0;
300 natural_width host_cr3;
301 natural_width host_cr4;
302 natural_width host_fs_base;
303 natural_width host_gs_base;
304 natural_width host_tr_base;
305 natural_width host_gdtr_base;
306 natural_width host_idtr_base;
307 natural_width host_ia32_sysenter_esp;
308 natural_width host_ia32_sysenter_eip;
309 natural_width host_rsp;
310 natural_width host_rip;
311 natural_width paddingl[8]; /* room for future expansion */
312 u32 pin_based_vm_exec_control;
313 u32 cpu_based_vm_exec_control;
314 u32 exception_bitmap;
315 u32 page_fault_error_code_mask;
316 u32 page_fault_error_code_match;
317 u32 cr3_target_count;
318 u32 vm_exit_controls;
319 u32 vm_exit_msr_store_count;
320 u32 vm_exit_msr_load_count;
321 u32 vm_entry_controls;
322 u32 vm_entry_msr_load_count;
323 u32 vm_entry_intr_info_field;
324 u32 vm_entry_exception_error_code;
325 u32 vm_entry_instruction_len;
326 u32 tpr_threshold;
327 u32 secondary_vm_exec_control;
328 u32 vm_instruction_error;
329 u32 vm_exit_reason;
330 u32 vm_exit_intr_info;
331 u32 vm_exit_intr_error_code;
332 u32 idt_vectoring_info_field;
333 u32 idt_vectoring_error_code;
334 u32 vm_exit_instruction_len;
335 u32 vmx_instruction_info;
336 u32 guest_es_limit;
337 u32 guest_cs_limit;
338 u32 guest_ss_limit;
339 u32 guest_ds_limit;
340 u32 guest_fs_limit;
341 u32 guest_gs_limit;
342 u32 guest_ldtr_limit;
343 u32 guest_tr_limit;
344 u32 guest_gdtr_limit;
345 u32 guest_idtr_limit;
346 u32 guest_es_ar_bytes;
347 u32 guest_cs_ar_bytes;
348 u32 guest_ss_ar_bytes;
349 u32 guest_ds_ar_bytes;
350 u32 guest_fs_ar_bytes;
351 u32 guest_gs_ar_bytes;
352 u32 guest_ldtr_ar_bytes;
353 u32 guest_tr_ar_bytes;
354 u32 guest_interruptibility_info;
355 u32 guest_activity_state;
356 u32 guest_sysenter_cs;
357 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100358 u32 vmx_preemption_timer_value;
359 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300360 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800361 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300362 u16 guest_es_selector;
363 u16 guest_cs_selector;
364 u16 guest_ss_selector;
365 u16 guest_ds_selector;
366 u16 guest_fs_selector;
367 u16 guest_gs_selector;
368 u16 guest_ldtr_selector;
369 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800370 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300371 u16 host_es_selector;
372 u16 host_cs_selector;
373 u16 host_ss_selector;
374 u16 host_ds_selector;
375 u16 host_fs_selector;
376 u16 host_gs_selector;
377 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300378};
379
380/*
381 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
382 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
383 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
384 */
385#define VMCS12_REVISION 0x11e57ed0
386
387/*
388 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
389 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
390 * current implementation, 4K are reserved to avoid future complications.
391 */
392#define VMCS12_SIZE 0x1000
393
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300394/* Used to remember the last vmcs02 used for some recently used vmcs12s */
395struct vmcs02_list {
396 struct list_head list;
397 gpa_t vmptr;
398 struct loaded_vmcs vmcs02;
399};
400
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300401/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300402 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
403 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
404 */
405struct nested_vmx {
406 /* Has the level1 guest done vmxon? */
407 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400408 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300409
410 /* The guest-physical address of the current VMCS L1 keeps for L2 */
411 gpa_t current_vmptr;
412 /* The host-usable pointer to the above */
413 struct page *current_vmcs12_page;
414 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700415 /*
416 * Cache of the guest's VMCS, existing outside of guest memory.
417 * Loaded from guest memory during VMPTRLD. Flushed to guest
418 * memory during VMXOFF, VMCLEAR, VMPTRLD.
419 */
420 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300421 /*
422 * Indicates if the shadow vmcs must be updated with the
423 * data hold by vmcs12
424 */
425 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300426
427 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
428 struct list_head vmcs02_pool;
429 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200430 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300431 /* L2 must run next, and mustn't decide to exit to L1. */
432 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300433 /*
434 * Guest pages referred to in vmcs02 with host-physical pointers, so
435 * we must keep them pinned while L2 runs.
436 */
437 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800438 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800439 struct page *pi_desc_page;
440 struct pi_desc *pi_desc;
441 bool pi_pending;
442 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100443
Radim Krčmářd048c092016-08-08 20:16:22 +0200444 unsigned long *msr_bitmap;
445
Jan Kiszkaf4124502014-03-07 20:03:13 +0100446 struct hrtimer preemption_timer;
447 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200448
449 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
450 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800451
Wanpeng Li5c614b32015-10-13 09:18:36 -0700452 u16 vpid02;
453 u16 last_vpid;
454
David Matlack0115f9c2016-11-29 18:14:06 -0800455 /*
456 * We only store the "true" versions of the VMX capability MSRs. We
457 * generate the "non-true" versions by setting the must-be-1 bits
458 * according to the SDM.
459 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800460 u32 nested_vmx_procbased_ctls_low;
461 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800462 u32 nested_vmx_secondary_ctls_low;
463 u32 nested_vmx_secondary_ctls_high;
464 u32 nested_vmx_pinbased_ctls_low;
465 u32 nested_vmx_pinbased_ctls_high;
466 u32 nested_vmx_exit_ctls_low;
467 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800468 u32 nested_vmx_entry_ctls_low;
469 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800470 u32 nested_vmx_misc_low;
471 u32 nested_vmx_misc_high;
472 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700473 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800474 u64 nested_vmx_basic;
475 u64 nested_vmx_cr0_fixed0;
476 u64 nested_vmx_cr0_fixed1;
477 u64 nested_vmx_cr4_fixed0;
478 u64 nested_vmx_cr4_fixed1;
479 u64 nested_vmx_vmcs_enum;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300480};
481
Yang Zhang01e439b2013-04-11 19:25:12 +0800482#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800483#define POSTED_INTR_SN 1
484
Yang Zhang01e439b2013-04-11 19:25:12 +0800485/* Posted-Interrupt Descriptor */
486struct pi_desc {
487 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800488 union {
489 struct {
490 /* bit 256 - Outstanding Notification */
491 u16 on : 1,
492 /* bit 257 - Suppress Notification */
493 sn : 1,
494 /* bit 271:258 - Reserved */
495 rsvd_1 : 14;
496 /* bit 279:272 - Notification Vector */
497 u8 nv;
498 /* bit 287:280 - Reserved */
499 u8 rsvd_2;
500 /* bit 319:288 - Notification Destination */
501 u32 ndst;
502 };
503 u64 control;
504 };
505 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800506} __aligned(64);
507
Yang Zhanga20ed542013-04-11 19:25:15 +0800508static bool pi_test_and_set_on(struct pi_desc *pi_desc)
509{
510 return test_and_set_bit(POSTED_INTR_ON,
511 (unsigned long *)&pi_desc->control);
512}
513
514static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
515{
516 return test_and_clear_bit(POSTED_INTR_ON,
517 (unsigned long *)&pi_desc->control);
518}
519
520static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
521{
522 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
523}
524
Feng Wuebbfc762015-09-18 22:29:46 +0800525static inline void pi_clear_sn(struct pi_desc *pi_desc)
526{
527 return clear_bit(POSTED_INTR_SN,
528 (unsigned long *)&pi_desc->control);
529}
530
531static inline void pi_set_sn(struct pi_desc *pi_desc)
532{
533 return set_bit(POSTED_INTR_SN,
534 (unsigned long *)&pi_desc->control);
535}
536
Paolo Bonziniad361092016-09-20 16:15:05 +0200537static inline void pi_clear_on(struct pi_desc *pi_desc)
538{
539 clear_bit(POSTED_INTR_ON,
540 (unsigned long *)&pi_desc->control);
541}
542
Feng Wuebbfc762015-09-18 22:29:46 +0800543static inline int pi_test_on(struct pi_desc *pi_desc)
544{
545 return test_bit(POSTED_INTR_ON,
546 (unsigned long *)&pi_desc->control);
547}
548
549static inline int pi_test_sn(struct pi_desc *pi_desc)
550{
551 return test_bit(POSTED_INTR_SN,
552 (unsigned long *)&pi_desc->control);
553}
554
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400555struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000556 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300557 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300558 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200559 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300560 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200561 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200562 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300563 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400564 int nmsrs;
565 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800566 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400567#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300568 u64 msr_host_kernel_gs_base;
569 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400570#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200571 u32 vm_entry_controls_shadow;
572 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300573 /*
574 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
575 * non-nested (L1) guest, it always points to vmcs01. For a nested
576 * guest (L2), it points to a different VMCS.
577 */
578 struct loaded_vmcs vmcs01;
579 struct loaded_vmcs *loaded_vmcs;
580 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300581 struct msr_autoload {
582 unsigned nr;
583 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
584 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
585 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400586 struct {
587 int loaded;
588 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300589#ifdef CONFIG_X86_64
590 u16 ds_sel, es_sel;
591#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200592 int gs_ldt_reload_needed;
593 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000594 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700595 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400596 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200597 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300598 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300599 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300600 struct kvm_segment segs[8];
601 } rmode;
602 struct {
603 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300604 struct kvm_save_segment {
605 u16 selector;
606 unsigned long base;
607 u32 limit;
608 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300609 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300610 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800611 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300612 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200613
614 /* Support for vnmi-less CPUs */
615 int soft_vnmi_blocked;
616 ktime_t entry_time;
617 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800618 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800619
Yang Zhang01e439b2013-04-11 19:25:12 +0800620 /* Posted interrupt descriptor */
621 struct pi_desc pi_desc;
622
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300623 /* Support for a guest hypervisor (nested VMX) */
624 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200625
626 /* Dynamic PLE window. */
627 int ple_window;
628 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800629
630 /* Support for PML */
631#define PML_ENTITY_NUM 512
632 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800633
Yunhong Jiang64672c92016-06-13 14:19:59 -0700634 /* apic deadline value in host tsc */
635 u64 hv_deadline_tsc;
636
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800637 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800638
639 bool guest_pkru_valid;
640 u32 guest_pkru;
641 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800642
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800643 /*
644 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
645 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
646 * in msr_ia32_feature_control_valid_bits.
647 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800648 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800649 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400650};
651
Avi Kivity2fb92db2011-04-27 19:42:18 +0300652enum segment_cache_field {
653 SEG_FIELD_SEL = 0,
654 SEG_FIELD_BASE = 1,
655 SEG_FIELD_LIMIT = 2,
656 SEG_FIELD_AR = 3,
657
658 SEG_FIELD_NR = 4
659};
660
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400661static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
662{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000663 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400664}
665
Feng Wuefc64402015-09-18 22:29:51 +0800666static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
667{
668 return &(to_vmx(vcpu)->pi_desc);
669}
670
Nadav Har'El22bd0352011-05-25 23:05:57 +0300671#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
672#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
673#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
674 [number##_HIGH] = VMCS12_OFFSET(name)+4
675
Abel Gordon4607c2d2013-04-18 14:35:55 +0300676
Bandan Dasfe2b2012014-04-21 15:20:14 -0400677static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300678 /*
679 * We do NOT shadow fields that are modified when L0
680 * traps and emulates any vmx instruction (e.g. VMPTRLD,
681 * VMXON...) executed by L1.
682 * For example, VM_INSTRUCTION_ERROR is read
683 * by L1 if a vmx instruction fails (part of the error path).
684 * Note the code assumes this logic. If for some reason
685 * we start shadowing these fields then we need to
686 * force a shadow sync when L0 emulates vmx instructions
687 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
688 * by nested_vmx_failValid)
689 */
690 VM_EXIT_REASON,
691 VM_EXIT_INTR_INFO,
692 VM_EXIT_INSTRUCTION_LEN,
693 IDT_VECTORING_INFO_FIELD,
694 IDT_VECTORING_ERROR_CODE,
695 VM_EXIT_INTR_ERROR_CODE,
696 EXIT_QUALIFICATION,
697 GUEST_LINEAR_ADDRESS,
698 GUEST_PHYSICAL_ADDRESS
699};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400700static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300701 ARRAY_SIZE(shadow_read_only_fields);
702
Bandan Dasfe2b2012014-04-21 15:20:14 -0400703static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800704 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300705 GUEST_RIP,
706 GUEST_RSP,
707 GUEST_CR0,
708 GUEST_CR3,
709 GUEST_CR4,
710 GUEST_INTERRUPTIBILITY_INFO,
711 GUEST_RFLAGS,
712 GUEST_CS_SELECTOR,
713 GUEST_CS_AR_BYTES,
714 GUEST_CS_LIMIT,
715 GUEST_CS_BASE,
716 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100717 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300718 CR0_GUEST_HOST_MASK,
719 CR0_READ_SHADOW,
720 CR4_READ_SHADOW,
721 TSC_OFFSET,
722 EXCEPTION_BITMAP,
723 CPU_BASED_VM_EXEC_CONTROL,
724 VM_ENTRY_EXCEPTION_ERROR_CODE,
725 VM_ENTRY_INTR_INFO_FIELD,
726 VM_ENTRY_INSTRUCTION_LEN,
727 VM_ENTRY_EXCEPTION_ERROR_CODE,
728 HOST_FS_BASE,
729 HOST_GS_BASE,
730 HOST_FS_SELECTOR,
731 HOST_GS_SELECTOR
732};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400733static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300734 ARRAY_SIZE(shadow_read_write_fields);
735
Mathias Krause772e0312012-08-30 01:30:19 +0200736static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300737 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800738 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300739 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
740 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
741 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
742 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
743 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
744 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
745 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
746 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800747 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300748 FIELD(HOST_ES_SELECTOR, host_es_selector),
749 FIELD(HOST_CS_SELECTOR, host_cs_selector),
750 FIELD(HOST_SS_SELECTOR, host_ss_selector),
751 FIELD(HOST_DS_SELECTOR, host_ds_selector),
752 FIELD(HOST_FS_SELECTOR, host_fs_selector),
753 FIELD(HOST_GS_SELECTOR, host_gs_selector),
754 FIELD(HOST_TR_SELECTOR, host_tr_selector),
755 FIELD64(IO_BITMAP_A, io_bitmap_a),
756 FIELD64(IO_BITMAP_B, io_bitmap_b),
757 FIELD64(MSR_BITMAP, msr_bitmap),
758 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
759 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
760 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
761 FIELD64(TSC_OFFSET, tsc_offset),
762 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
763 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800764 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300765 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800766 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
767 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
768 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
769 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800770 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300771 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
772 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
773 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
774 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
775 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
776 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
777 FIELD64(GUEST_PDPTR0, guest_pdptr0),
778 FIELD64(GUEST_PDPTR1, guest_pdptr1),
779 FIELD64(GUEST_PDPTR2, guest_pdptr2),
780 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100781 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300782 FIELD64(HOST_IA32_PAT, host_ia32_pat),
783 FIELD64(HOST_IA32_EFER, host_ia32_efer),
784 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
785 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
786 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
787 FIELD(EXCEPTION_BITMAP, exception_bitmap),
788 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
789 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
790 FIELD(CR3_TARGET_COUNT, cr3_target_count),
791 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
792 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
793 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
794 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
795 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
796 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
797 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
798 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
799 FIELD(TPR_THRESHOLD, tpr_threshold),
800 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
801 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
802 FIELD(VM_EXIT_REASON, vm_exit_reason),
803 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
804 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
805 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
806 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
807 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
808 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
809 FIELD(GUEST_ES_LIMIT, guest_es_limit),
810 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
811 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
812 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
813 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
814 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
815 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
816 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
817 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
818 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
819 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
820 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
821 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
822 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
823 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
824 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
825 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
826 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
827 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
828 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
829 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
830 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100831 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300832 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
833 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
834 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
835 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
836 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
837 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
838 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
839 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
840 FIELD(EXIT_QUALIFICATION, exit_qualification),
841 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
842 FIELD(GUEST_CR0, guest_cr0),
843 FIELD(GUEST_CR3, guest_cr3),
844 FIELD(GUEST_CR4, guest_cr4),
845 FIELD(GUEST_ES_BASE, guest_es_base),
846 FIELD(GUEST_CS_BASE, guest_cs_base),
847 FIELD(GUEST_SS_BASE, guest_ss_base),
848 FIELD(GUEST_DS_BASE, guest_ds_base),
849 FIELD(GUEST_FS_BASE, guest_fs_base),
850 FIELD(GUEST_GS_BASE, guest_gs_base),
851 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
852 FIELD(GUEST_TR_BASE, guest_tr_base),
853 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
854 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
855 FIELD(GUEST_DR7, guest_dr7),
856 FIELD(GUEST_RSP, guest_rsp),
857 FIELD(GUEST_RIP, guest_rip),
858 FIELD(GUEST_RFLAGS, guest_rflags),
859 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
860 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
861 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
862 FIELD(HOST_CR0, host_cr0),
863 FIELD(HOST_CR3, host_cr3),
864 FIELD(HOST_CR4, host_cr4),
865 FIELD(HOST_FS_BASE, host_fs_base),
866 FIELD(HOST_GS_BASE, host_gs_base),
867 FIELD(HOST_TR_BASE, host_tr_base),
868 FIELD(HOST_GDTR_BASE, host_gdtr_base),
869 FIELD(HOST_IDTR_BASE, host_idtr_base),
870 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
871 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
872 FIELD(HOST_RSP, host_rsp),
873 FIELD(HOST_RIP, host_rip),
874};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300875
876static inline short vmcs_field_to_offset(unsigned long field)
877{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100878 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
879
880 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
881 vmcs_field_to_offset_table[field] == 0)
882 return -ENOENT;
883
Nadav Har'El22bd0352011-05-25 23:05:57 +0300884 return vmcs_field_to_offset_table[field];
885}
886
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300887static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
888{
David Matlack4f2777b2016-07-13 17:16:37 -0700889 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300890}
891
892static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
893{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200894 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800895 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300896 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800897
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300898 return page;
899}
900
901static void nested_release_page(struct page *page)
902{
903 kvm_release_page_dirty(page);
904}
905
906static void nested_release_page_clean(struct page *page)
907{
908 kvm_release_page_clean(page);
909}
910
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300911static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800912static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800913static void kvm_cpu_vmxon(u64 addr);
914static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800915static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200916static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300917static void vmx_set_segment(struct kvm_vcpu *vcpu,
918 struct kvm_segment *var, int seg);
919static void vmx_get_segment(struct kvm_vcpu *vcpu,
920 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200921static bool guest_state_valid(struct kvm_vcpu *vcpu);
922static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300923static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300924static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800925static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300926
Avi Kivity6aa8b732006-12-10 02:21:36 -0800927static DEFINE_PER_CPU(struct vmcs *, vmxarea);
928static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300929/*
930 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
931 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
932 */
933static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300934static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800935
Feng Wubf9f6ac2015-09-18 22:29:55 +0800936/*
937 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
938 * can find which vCPU should be waken up.
939 */
940static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
941static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
942
Radim Krčmář23611332016-09-29 22:41:33 +0200943enum {
944 VMX_IO_BITMAP_A,
945 VMX_IO_BITMAP_B,
946 VMX_MSR_BITMAP_LEGACY,
947 VMX_MSR_BITMAP_LONGMODE,
948 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
949 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
950 VMX_MSR_BITMAP_LEGACY_X2APIC,
951 VMX_MSR_BITMAP_LONGMODE_X2APIC,
952 VMX_VMREAD_BITMAP,
953 VMX_VMWRITE_BITMAP,
954 VMX_BITMAP_NR
955};
956
957static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
958
959#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
960#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
961#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
962#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
963#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
964#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
965#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
966#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
967#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
968#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300969
Avi Kivity110312c2010-12-21 12:54:20 +0200970static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200971static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200972
Sheng Yang2384d2b2008-01-17 15:14:33 +0800973static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
974static DEFINE_SPINLOCK(vmx_vpid_lock);
975
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300976static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800977 int size;
978 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300979 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800980 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300981 u32 pin_based_exec_ctrl;
982 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800983 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300984 u32 vmexit_ctrl;
985 u32 vmentry_ctrl;
986} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800987
Hannes Ederefff9e52008-11-28 17:02:06 +0100988static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800989 u32 ept;
990 u32 vpid;
991} vmx_capability;
992
Avi Kivity6aa8b732006-12-10 02:21:36 -0800993#define VMX_SEGMENT_FIELD(seg) \
994 [VCPU_SREG_##seg] = { \
995 .selector = GUEST_##seg##_SELECTOR, \
996 .base = GUEST_##seg##_BASE, \
997 .limit = GUEST_##seg##_LIMIT, \
998 .ar_bytes = GUEST_##seg##_AR_BYTES, \
999 }
1000
Mathias Krause772e0312012-08-30 01:30:19 +02001001static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001002 unsigned selector;
1003 unsigned base;
1004 unsigned limit;
1005 unsigned ar_bytes;
1006} kvm_vmx_segment_fields[] = {
1007 VMX_SEGMENT_FIELD(CS),
1008 VMX_SEGMENT_FIELD(DS),
1009 VMX_SEGMENT_FIELD(ES),
1010 VMX_SEGMENT_FIELD(FS),
1011 VMX_SEGMENT_FIELD(GS),
1012 VMX_SEGMENT_FIELD(SS),
1013 VMX_SEGMENT_FIELD(TR),
1014 VMX_SEGMENT_FIELD(LDTR),
1015};
1016
Avi Kivity26bb0982009-09-07 11:14:12 +03001017static u64 host_efer;
1018
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001019static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1020
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001021/*
Brian Gerst8c065852010-07-17 09:03:26 -04001022 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001023 * away by decrementing the array size.
1024 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001025static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001026#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001027 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001028#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001029 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001030};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001031
Jan Kiszka5bb16012016-02-09 20:14:21 +01001032static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001033{
1034 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1035 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001036 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1037}
1038
Jan Kiszka6f054852016-02-09 20:15:18 +01001039static inline bool is_debug(u32 intr_info)
1040{
1041 return is_exception_n(intr_info, DB_VECTOR);
1042}
1043
1044static inline bool is_breakpoint(u32 intr_info)
1045{
1046 return is_exception_n(intr_info, BP_VECTOR);
1047}
1048
Jan Kiszka5bb16012016-02-09 20:14:21 +01001049static inline bool is_page_fault(u32 intr_info)
1050{
1051 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001052}
1053
Gui Jianfeng31299942010-03-15 17:29:09 +08001054static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001055{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001056 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001057}
1058
Gui Jianfeng31299942010-03-15 17:29:09 +08001059static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001060{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001061 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001062}
1063
Gui Jianfeng31299942010-03-15 17:29:09 +08001064static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001065{
1066 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1067 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1068}
1069
Gui Jianfeng31299942010-03-15 17:29:09 +08001070static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001071{
1072 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1073 INTR_INFO_VALID_MASK)) ==
1074 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1075}
1076
Gui Jianfeng31299942010-03-15 17:29:09 +08001077static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001078{
Sheng Yang04547152009-04-01 15:52:31 +08001079 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001080}
1081
Gui Jianfeng31299942010-03-15 17:29:09 +08001082static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001083{
Sheng Yang04547152009-04-01 15:52:31 +08001084 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001085}
1086
Paolo Bonzini35754c92015-07-29 12:05:37 +02001087static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001088{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001089 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001090}
1091
Gui Jianfeng31299942010-03-15 17:29:09 +08001092static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001093{
Sheng Yang04547152009-04-01 15:52:31 +08001094 return vmcs_config.cpu_based_exec_ctrl &
1095 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001096}
1097
Avi Kivity774ead32007-12-26 13:57:04 +02001098static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001099{
Sheng Yang04547152009-04-01 15:52:31 +08001100 return vmcs_config.cpu_based_2nd_exec_ctrl &
1101 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1102}
1103
Yang Zhang8d146952013-01-25 10:18:50 +08001104static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1105{
1106 return vmcs_config.cpu_based_2nd_exec_ctrl &
1107 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1108}
1109
Yang Zhang83d4c282013-01-25 10:18:49 +08001110static inline bool cpu_has_vmx_apic_register_virt(void)
1111{
1112 return vmcs_config.cpu_based_2nd_exec_ctrl &
1113 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1114}
1115
Yang Zhangc7c9c562013-01-25 10:18:51 +08001116static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1117{
1118 return vmcs_config.cpu_based_2nd_exec_ctrl &
1119 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1120}
1121
Yunhong Jiang64672c92016-06-13 14:19:59 -07001122/*
1123 * Comment's format: document - errata name - stepping - processor name.
1124 * Refer from
1125 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1126 */
1127static u32 vmx_preemption_cpu_tfms[] = {
1128/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11290x000206E6,
1130/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1131/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1132/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11330x00020652,
1134/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11350x00020655,
1136/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1137/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1138/*
1139 * 320767.pdf - AAP86 - B1 -
1140 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1141 */
11420x000106E5,
1143/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11440x000106A0,
1145/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11460x000106A1,
1147/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11480x000106A4,
1149 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1150 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1151 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11520x000106A5,
1153};
1154
1155static inline bool cpu_has_broken_vmx_preemption_timer(void)
1156{
1157 u32 eax = cpuid_eax(0x00000001), i;
1158
1159 /* Clear the reserved bits */
1160 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001161 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001162 if (eax == vmx_preemption_cpu_tfms[i])
1163 return true;
1164
1165 return false;
1166}
1167
1168static inline bool cpu_has_vmx_preemption_timer(void)
1169{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001170 return vmcs_config.pin_based_exec_ctrl &
1171 PIN_BASED_VMX_PREEMPTION_TIMER;
1172}
1173
Yang Zhang01e439b2013-04-11 19:25:12 +08001174static inline bool cpu_has_vmx_posted_intr(void)
1175{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001176 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1177 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001178}
1179
1180static inline bool cpu_has_vmx_apicv(void)
1181{
1182 return cpu_has_vmx_apic_register_virt() &&
1183 cpu_has_vmx_virtual_intr_delivery() &&
1184 cpu_has_vmx_posted_intr();
1185}
1186
Sheng Yang04547152009-04-01 15:52:31 +08001187static inline bool cpu_has_vmx_flexpriority(void)
1188{
1189 return cpu_has_vmx_tpr_shadow() &&
1190 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001191}
1192
Marcelo Tosattie7997942009-06-11 12:07:40 -03001193static inline bool cpu_has_vmx_ept_execute_only(void)
1194{
Gui Jianfeng31299942010-03-15 17:29:09 +08001195 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001196}
1197
Marcelo Tosattie7997942009-06-11 12:07:40 -03001198static inline bool cpu_has_vmx_ept_2m_page(void)
1199{
Gui Jianfeng31299942010-03-15 17:29:09 +08001200 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001201}
1202
Sheng Yang878403b2010-01-05 19:02:29 +08001203static inline bool cpu_has_vmx_ept_1g_page(void)
1204{
Gui Jianfeng31299942010-03-15 17:29:09 +08001205 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001206}
1207
Sheng Yang4bc9b982010-06-02 14:05:24 +08001208static inline bool cpu_has_vmx_ept_4levels(void)
1209{
1210 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1211}
1212
Xudong Hao83c3a332012-05-28 19:33:35 +08001213static inline bool cpu_has_vmx_ept_ad_bits(void)
1214{
1215 return vmx_capability.ept & VMX_EPT_AD_BIT;
1216}
1217
Gui Jianfeng31299942010-03-15 17:29:09 +08001218static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001219{
Gui Jianfeng31299942010-03-15 17:29:09 +08001220 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001221}
1222
Gui Jianfeng31299942010-03-15 17:29:09 +08001223static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001224{
Gui Jianfeng31299942010-03-15 17:29:09 +08001225 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001226}
1227
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001228static inline bool cpu_has_vmx_invvpid_single(void)
1229{
1230 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1231}
1232
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001233static inline bool cpu_has_vmx_invvpid_global(void)
1234{
1235 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1236}
1237
Gui Jianfeng31299942010-03-15 17:29:09 +08001238static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001239{
Sheng Yang04547152009-04-01 15:52:31 +08001240 return vmcs_config.cpu_based_2nd_exec_ctrl &
1241 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001242}
1243
Gui Jianfeng31299942010-03-15 17:29:09 +08001244static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001245{
1246 return vmcs_config.cpu_based_2nd_exec_ctrl &
1247 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1248}
1249
Gui Jianfeng31299942010-03-15 17:29:09 +08001250static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001251{
1252 return vmcs_config.cpu_based_2nd_exec_ctrl &
1253 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1254}
1255
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001256static inline bool cpu_has_vmx_basic_inout(void)
1257{
1258 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1259}
1260
Paolo Bonzini35754c92015-07-29 12:05:37 +02001261static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001262{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001263 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001264}
1265
Gui Jianfeng31299942010-03-15 17:29:09 +08001266static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001267{
Sheng Yang04547152009-04-01 15:52:31 +08001268 return vmcs_config.cpu_based_2nd_exec_ctrl &
1269 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001270}
1271
Gui Jianfeng31299942010-03-15 17:29:09 +08001272static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001273{
1274 return vmcs_config.cpu_based_2nd_exec_ctrl &
1275 SECONDARY_EXEC_RDTSCP;
1276}
1277
Mao, Junjiead756a12012-07-02 01:18:48 +00001278static inline bool cpu_has_vmx_invpcid(void)
1279{
1280 return vmcs_config.cpu_based_2nd_exec_ctrl &
1281 SECONDARY_EXEC_ENABLE_INVPCID;
1282}
1283
Gui Jianfeng31299942010-03-15 17:29:09 +08001284static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001285{
1286 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1287}
1288
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001289static inline bool cpu_has_vmx_wbinvd_exit(void)
1290{
1291 return vmcs_config.cpu_based_2nd_exec_ctrl &
1292 SECONDARY_EXEC_WBINVD_EXITING;
1293}
1294
Abel Gordonabc4fc52013-04-18 14:35:25 +03001295static inline bool cpu_has_vmx_shadow_vmcs(void)
1296{
1297 u64 vmx_msr;
1298 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1299 /* check if the cpu supports writing r/o exit information fields */
1300 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1301 return false;
1302
1303 return vmcs_config.cpu_based_2nd_exec_ctrl &
1304 SECONDARY_EXEC_SHADOW_VMCS;
1305}
1306
Kai Huang843e4332015-01-28 10:54:28 +08001307static inline bool cpu_has_vmx_pml(void)
1308{
1309 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1310}
1311
Haozhong Zhang64903d62015-10-20 15:39:09 +08001312static inline bool cpu_has_vmx_tsc_scaling(void)
1313{
1314 return vmcs_config.cpu_based_2nd_exec_ctrl &
1315 SECONDARY_EXEC_TSC_SCALING;
1316}
1317
Sheng Yang04547152009-04-01 15:52:31 +08001318static inline bool report_flexpriority(void)
1319{
1320 return flexpriority_enabled;
1321}
1322
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001323static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1324{
1325 return vmcs12->cpu_based_vm_exec_control & bit;
1326}
1327
1328static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1329{
1330 return (vmcs12->cpu_based_vm_exec_control &
1331 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1332 (vmcs12->secondary_vm_exec_control & bit);
1333}
1334
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001335static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001336{
1337 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1338}
1339
Jan Kiszkaf4124502014-03-07 20:03:13 +01001340static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1341{
1342 return vmcs12->pin_based_vm_exec_control &
1343 PIN_BASED_VMX_PREEMPTION_TIMER;
1344}
1345
Nadav Har'El155a97a2013-08-05 11:07:16 +03001346static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1347{
1348 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1349}
1350
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001351static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1352{
1353 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1354 vmx_xsaves_supported();
1355}
1356
Wincy Vanf2b93282015-02-03 23:56:03 +08001357static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1358{
1359 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1360}
1361
Wanpeng Li5c614b32015-10-13 09:18:36 -07001362static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1363{
1364 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1365}
1366
Wincy Van82f0dd42015-02-03 23:57:18 +08001367static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1368{
1369 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1370}
1371
Wincy Van608406e2015-02-03 23:57:51 +08001372static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1373{
1374 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1375}
1376
Wincy Van705699a2015-02-03 23:58:17 +08001377static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1378{
1379 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1380}
1381
Nadav Har'El644d7112011-05-25 23:12:35 +03001382static inline bool is_exception(u32 intr_info)
1383{
1384 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1385 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1386}
1387
Jan Kiszka533558b2014-01-04 18:47:20 +01001388static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1389 u32 exit_intr_info,
1390 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001391static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1392 struct vmcs12 *vmcs12,
1393 u32 reason, unsigned long qualification);
1394
Rusty Russell8b9cf982007-07-30 16:31:43 +10001395static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001396{
1397 int i;
1398
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001399 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001400 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001401 return i;
1402 return -1;
1403}
1404
Sheng Yang2384d2b2008-01-17 15:14:33 +08001405static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1406{
1407 struct {
1408 u64 vpid : 16;
1409 u64 rsvd : 48;
1410 u64 gva;
1411 } operand = { vpid, 0, gva };
1412
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001413 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001414 /* CF==1 or ZF==1 --> rc = -1 */
1415 "; ja 1f ; ud2 ; 1:"
1416 : : "a"(&operand), "c"(ext) : "cc", "memory");
1417}
1418
Sheng Yang14394422008-04-28 12:24:45 +08001419static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1420{
1421 struct {
1422 u64 eptp, gpa;
1423 } operand = {eptp, gpa};
1424
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001425 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001426 /* CF==1 or ZF==1 --> rc = -1 */
1427 "; ja 1f ; ud2 ; 1:\n"
1428 : : "a" (&operand), "c" (ext) : "cc", "memory");
1429}
1430
Avi Kivity26bb0982009-09-07 11:14:12 +03001431static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001432{
1433 int i;
1434
Rusty Russell8b9cf982007-07-30 16:31:43 +10001435 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001436 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001437 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001438 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001439}
1440
Avi Kivity6aa8b732006-12-10 02:21:36 -08001441static void vmcs_clear(struct vmcs *vmcs)
1442{
1443 u64 phys_addr = __pa(vmcs);
1444 u8 error;
1445
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001446 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001447 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001448 : "cc", "memory");
1449 if (error)
1450 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1451 vmcs, phys_addr);
1452}
1453
Nadav Har'Eld462b812011-05-24 15:26:10 +03001454static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1455{
1456 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001457 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1458 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001459 loaded_vmcs->cpu = -1;
1460 loaded_vmcs->launched = 0;
1461}
1462
Dongxiao Xu7725b892010-05-11 18:29:38 +08001463static void vmcs_load(struct vmcs *vmcs)
1464{
1465 u64 phys_addr = __pa(vmcs);
1466 u8 error;
1467
1468 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001469 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001470 : "cc", "memory");
1471 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001472 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001473 vmcs, phys_addr);
1474}
1475
Dave Young2965faa2015-09-09 15:38:55 -07001476#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001477/*
1478 * This bitmap is used to indicate whether the vmclear
1479 * operation is enabled on all cpus. All disabled by
1480 * default.
1481 */
1482static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1483
1484static inline void crash_enable_local_vmclear(int cpu)
1485{
1486 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1487}
1488
1489static inline void crash_disable_local_vmclear(int cpu)
1490{
1491 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1492}
1493
1494static inline int crash_local_vmclear_enabled(int cpu)
1495{
1496 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1497}
1498
1499static void crash_vmclear_local_loaded_vmcss(void)
1500{
1501 int cpu = raw_smp_processor_id();
1502 struct loaded_vmcs *v;
1503
1504 if (!crash_local_vmclear_enabled(cpu))
1505 return;
1506
1507 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1508 loaded_vmcss_on_cpu_link)
1509 vmcs_clear(v->vmcs);
1510}
1511#else
1512static inline void crash_enable_local_vmclear(int cpu) { }
1513static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001514#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001515
Nadav Har'Eld462b812011-05-24 15:26:10 +03001516static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001517{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001518 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001519 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001520
Nadav Har'Eld462b812011-05-24 15:26:10 +03001521 if (loaded_vmcs->cpu != cpu)
1522 return; /* vcpu migration can race with cpu offline */
1523 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001524 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001525 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001526 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001527
1528 /*
1529 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1530 * is before setting loaded_vmcs->vcpu to -1 which is done in
1531 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1532 * then adds the vmcs into percpu list before it is deleted.
1533 */
1534 smp_wmb();
1535
Nadav Har'Eld462b812011-05-24 15:26:10 +03001536 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001537 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001538}
1539
Nadav Har'Eld462b812011-05-24 15:26:10 +03001540static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001541{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001542 int cpu = loaded_vmcs->cpu;
1543
1544 if (cpu != -1)
1545 smp_call_function_single(cpu,
1546 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001547}
1548
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001549static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001550{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001551 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001552 return;
1553
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001554 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001555 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001556}
1557
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001558static inline void vpid_sync_vcpu_global(void)
1559{
1560 if (cpu_has_vmx_invvpid_global())
1561 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1562}
1563
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001564static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001565{
1566 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001567 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001568 else
1569 vpid_sync_vcpu_global();
1570}
1571
Sheng Yang14394422008-04-28 12:24:45 +08001572static inline void ept_sync_global(void)
1573{
1574 if (cpu_has_vmx_invept_global())
1575 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1576}
1577
1578static inline void ept_sync_context(u64 eptp)
1579{
Avi Kivity089d0342009-03-23 18:26:32 +02001580 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001581 if (cpu_has_vmx_invept_context())
1582 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1583 else
1584 ept_sync_global();
1585 }
1586}
1587
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001588static __always_inline void vmcs_check16(unsigned long field)
1589{
1590 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1591 "16-bit accessor invalid for 64-bit field");
1592 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1593 "16-bit accessor invalid for 64-bit high field");
1594 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1595 "16-bit accessor invalid for 32-bit high field");
1596 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1597 "16-bit accessor invalid for natural width field");
1598}
1599
1600static __always_inline void vmcs_check32(unsigned long field)
1601{
1602 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1603 "32-bit accessor invalid for 16-bit field");
1604 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1605 "32-bit accessor invalid for natural width field");
1606}
1607
1608static __always_inline void vmcs_check64(unsigned long field)
1609{
1610 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1611 "64-bit accessor invalid for 16-bit field");
1612 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1613 "64-bit accessor invalid for 64-bit high field");
1614 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1615 "64-bit accessor invalid for 32-bit field");
1616 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1617 "64-bit accessor invalid for natural width field");
1618}
1619
1620static __always_inline void vmcs_checkl(unsigned long field)
1621{
1622 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1623 "Natural width accessor invalid for 16-bit field");
1624 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1625 "Natural width accessor invalid for 64-bit field");
1626 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1627 "Natural width accessor invalid for 64-bit high field");
1628 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1629 "Natural width accessor invalid for 32-bit field");
1630}
1631
1632static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001633{
Avi Kivity5e520e62011-05-15 10:13:12 -04001634 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001635
Avi Kivity5e520e62011-05-15 10:13:12 -04001636 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1637 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001638 return value;
1639}
1640
Avi Kivity96304212011-05-15 10:13:13 -04001641static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001642{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001643 vmcs_check16(field);
1644 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001645}
1646
Avi Kivity96304212011-05-15 10:13:13 -04001647static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001648{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001649 vmcs_check32(field);
1650 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001651}
1652
Avi Kivity96304212011-05-15 10:13:13 -04001653static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001654{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001655 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001656#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001657 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001658#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001659 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001660#endif
1661}
1662
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001663static __always_inline unsigned long vmcs_readl(unsigned long field)
1664{
1665 vmcs_checkl(field);
1666 return __vmcs_readl(field);
1667}
1668
Avi Kivitye52de1b2007-01-05 16:36:56 -08001669static noinline void vmwrite_error(unsigned long field, unsigned long value)
1670{
1671 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1672 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1673 dump_stack();
1674}
1675
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001676static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001677{
1678 u8 error;
1679
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001680 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001681 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001682 if (unlikely(error))
1683 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001684}
1685
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001686static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001687{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001688 vmcs_check16(field);
1689 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001690}
1691
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001692static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001693{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001694 vmcs_check32(field);
1695 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001696}
1697
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001698static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001699{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001700 vmcs_check64(field);
1701 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001702#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001704 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001705#endif
1706}
1707
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001708static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001709{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001710 vmcs_checkl(field);
1711 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001712}
1713
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001714static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001715{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001716 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1717 "vmcs_clear_bits does not support 64-bit fields");
1718 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1719}
1720
1721static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1722{
1723 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1724 "vmcs_set_bits does not support 64-bit fields");
1725 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001726}
1727
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001728static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1729{
1730 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1731}
1732
Gleb Natapov2961e8762013-11-25 15:37:13 +02001733static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1734{
1735 vmcs_write32(VM_ENTRY_CONTROLS, val);
1736 vmx->vm_entry_controls_shadow = val;
1737}
1738
1739static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1740{
1741 if (vmx->vm_entry_controls_shadow != val)
1742 vm_entry_controls_init(vmx, val);
1743}
1744
1745static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1746{
1747 return vmx->vm_entry_controls_shadow;
1748}
1749
1750
1751static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1752{
1753 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1754}
1755
1756static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1757{
1758 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1759}
1760
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001761static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1762{
1763 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1764}
1765
Gleb Natapov2961e8762013-11-25 15:37:13 +02001766static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1767{
1768 vmcs_write32(VM_EXIT_CONTROLS, val);
1769 vmx->vm_exit_controls_shadow = val;
1770}
1771
1772static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1773{
1774 if (vmx->vm_exit_controls_shadow != val)
1775 vm_exit_controls_init(vmx, val);
1776}
1777
1778static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1779{
1780 return vmx->vm_exit_controls_shadow;
1781}
1782
1783
1784static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1785{
1786 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1787}
1788
1789static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1790{
1791 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1792}
1793
Avi Kivity2fb92db2011-04-27 19:42:18 +03001794static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1795{
1796 vmx->segment_cache.bitmask = 0;
1797}
1798
1799static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1800 unsigned field)
1801{
1802 bool ret;
1803 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1804
1805 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1806 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1807 vmx->segment_cache.bitmask = 0;
1808 }
1809 ret = vmx->segment_cache.bitmask & mask;
1810 vmx->segment_cache.bitmask |= mask;
1811 return ret;
1812}
1813
1814static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1815{
1816 u16 *p = &vmx->segment_cache.seg[seg].selector;
1817
1818 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1819 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1820 return *p;
1821}
1822
1823static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1824{
1825 ulong *p = &vmx->segment_cache.seg[seg].base;
1826
1827 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1828 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1829 return *p;
1830}
1831
1832static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1833{
1834 u32 *p = &vmx->segment_cache.seg[seg].limit;
1835
1836 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1837 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1838 return *p;
1839}
1840
1841static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1842{
1843 u32 *p = &vmx->segment_cache.seg[seg].ar;
1844
1845 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1846 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1847 return *p;
1848}
1849
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001850static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1851{
1852 u32 eb;
1853
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001854 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001855 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001856 if ((vcpu->guest_debug &
1857 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1858 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1859 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001860 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001861 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001862 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001863 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001864 if (vcpu->fpu_active)
1865 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001866
1867 /* When we are running a nested L2 guest and L1 specified for it a
1868 * certain exception bitmap, we must trap the same exceptions and pass
1869 * them to L1. When running L2, we will only handle the exceptions
1870 * specified above if L1 did not want them.
1871 */
1872 if (is_guest_mode(vcpu))
1873 eb |= get_vmcs12(vcpu)->exception_bitmap;
1874
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001875 vmcs_write32(EXCEPTION_BITMAP, eb);
1876}
1877
Gleb Natapov2961e8762013-11-25 15:37:13 +02001878static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1879 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001880{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001881 vm_entry_controls_clearbit(vmx, entry);
1882 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001883}
1884
Avi Kivity61d2ef22010-04-28 16:40:38 +03001885static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1886{
1887 unsigned i;
1888 struct msr_autoload *m = &vmx->msr_autoload;
1889
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001890 switch (msr) {
1891 case MSR_EFER:
1892 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001893 clear_atomic_switch_msr_special(vmx,
1894 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001895 VM_EXIT_LOAD_IA32_EFER);
1896 return;
1897 }
1898 break;
1899 case MSR_CORE_PERF_GLOBAL_CTRL:
1900 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001901 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001902 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1903 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1904 return;
1905 }
1906 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001907 }
1908
Avi Kivity61d2ef22010-04-28 16:40:38 +03001909 for (i = 0; i < m->nr; ++i)
1910 if (m->guest[i].index == msr)
1911 break;
1912
1913 if (i == m->nr)
1914 return;
1915 --m->nr;
1916 m->guest[i] = m->guest[m->nr];
1917 m->host[i] = m->host[m->nr];
1918 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1919 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1920}
1921
Gleb Natapov2961e8762013-11-25 15:37:13 +02001922static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1923 unsigned long entry, unsigned long exit,
1924 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1925 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001926{
1927 vmcs_write64(guest_val_vmcs, guest_val);
1928 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001929 vm_entry_controls_setbit(vmx, entry);
1930 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001931}
1932
Avi Kivity61d2ef22010-04-28 16:40:38 +03001933static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1934 u64 guest_val, u64 host_val)
1935{
1936 unsigned i;
1937 struct msr_autoload *m = &vmx->msr_autoload;
1938
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001939 switch (msr) {
1940 case MSR_EFER:
1941 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001942 add_atomic_switch_msr_special(vmx,
1943 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001944 VM_EXIT_LOAD_IA32_EFER,
1945 GUEST_IA32_EFER,
1946 HOST_IA32_EFER,
1947 guest_val, host_val);
1948 return;
1949 }
1950 break;
1951 case MSR_CORE_PERF_GLOBAL_CTRL:
1952 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001953 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001954 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1955 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1956 GUEST_IA32_PERF_GLOBAL_CTRL,
1957 HOST_IA32_PERF_GLOBAL_CTRL,
1958 guest_val, host_val);
1959 return;
1960 }
1961 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001962 case MSR_IA32_PEBS_ENABLE:
1963 /* PEBS needs a quiescent period after being disabled (to write
1964 * a record). Disabling PEBS through VMX MSR swapping doesn't
1965 * provide that period, so a CPU could write host's record into
1966 * guest's memory.
1967 */
1968 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001969 }
1970
Avi Kivity61d2ef22010-04-28 16:40:38 +03001971 for (i = 0; i < m->nr; ++i)
1972 if (m->guest[i].index == msr)
1973 break;
1974
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001975 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001976 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001977 "Can't add msr %x\n", msr);
1978 return;
1979 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001980 ++m->nr;
1981 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1982 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1983 }
1984
1985 m->guest[i].index = msr;
1986 m->guest[i].value = guest_val;
1987 m->host[i].index = msr;
1988 m->host[i].value = host_val;
1989}
1990
Avi Kivity33ed6322007-05-02 16:54:03 +03001991static void reload_tss(void)
1992{
Avi Kivity33ed6322007-05-02 16:54:03 +03001993 /*
1994 * VT restores TR but not its size. Useless.
1995 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001996 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001997 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001998
Avi Kivityd3591922010-07-26 18:32:39 +03001999 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03002000 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
2001 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03002002}
2003
Avi Kivity92c0d902009-10-29 11:00:16 +02002004static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002005{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002006 u64 guest_efer = vmx->vcpu.arch.efer;
2007 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002008
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002009 if (!enable_ept) {
2010 /*
2011 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2012 * host CPUID is more efficient than testing guest CPUID
2013 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2014 */
2015 if (boot_cpu_has(X86_FEATURE_SMEP))
2016 guest_efer |= EFER_NX;
2017 else if (!(guest_efer & EFER_NX))
2018 ignore_bits |= EFER_NX;
2019 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002020
Avi Kivity51c6cf62007-08-29 03:48:05 +03002021 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002022 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002023 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002024 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002025#ifdef CONFIG_X86_64
2026 ignore_bits |= EFER_LMA | EFER_LME;
2027 /* SCE is meaningful only in long mode on Intel */
2028 if (guest_efer & EFER_LMA)
2029 ignore_bits &= ~(u64)EFER_SCE;
2030#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002031
2032 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002033
2034 /*
2035 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2036 * On CPUs that support "load IA32_EFER", always switch EFER
2037 * atomically, since it's faster than switching it manually.
2038 */
2039 if (cpu_has_load_ia32_efer ||
2040 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002041 if (!(guest_efer & EFER_LMA))
2042 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002043 if (guest_efer != host_efer)
2044 add_atomic_switch_msr(vmx, MSR_EFER,
2045 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002046 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002047 } else {
2048 guest_efer &= ~ignore_bits;
2049 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002050
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002051 vmx->guest_msrs[efer_offset].data = guest_efer;
2052 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2053
2054 return true;
2055 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002056}
2057
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002058static unsigned long segment_base(u16 selector)
2059{
Christoph Lameter89cbc762014-08-17 12:30:40 -05002060 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002061 struct desc_struct *d;
2062 unsigned long table_base;
2063 unsigned long v;
2064
2065 if (!(selector & ~3))
2066 return 0;
2067
Avi Kivityd3591922010-07-26 18:32:39 +03002068 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002069
2070 if (selector & 4) { /* from ldt */
2071 u16 ldt_selector = kvm_read_ldt();
2072
2073 if (!(ldt_selector & ~3))
2074 return 0;
2075
2076 table_base = segment_base(ldt_selector);
2077 }
2078 d = (struct desc_struct *)(table_base + (selector & ~7));
2079 v = get_desc_base(d);
2080#ifdef CONFIG_X86_64
2081 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
2082 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
2083#endif
2084 return v;
2085}
2086
2087static inline unsigned long kvm_read_tr_base(void)
2088{
2089 u16 tr;
2090 asm("str %0" : "=g"(tr));
2091 return segment_base(tr);
2092}
2093
Avi Kivity04d2cc72007-09-10 18:10:54 +03002094static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002095{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002096 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002097 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002098
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002099 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002100 return;
2101
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002102 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002103 /*
2104 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2105 * allow segment selectors with cpl > 0 or ti == 1.
2106 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002107 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002108 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002109 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002110 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002111 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002112 vmx->host_state.fs_reload_needed = 0;
2113 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002114 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002115 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002116 }
Avi Kivity9581d442010-10-19 16:46:55 +02002117 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002118 if (!(vmx->host_state.gs_sel & 7))
2119 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002120 else {
2121 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002122 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002123 }
2124
2125#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002126 savesegment(ds, vmx->host_state.ds_sel);
2127 savesegment(es, vmx->host_state.es_sel);
2128#endif
2129
2130#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002131 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2132 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2133#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002134 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2135 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002136#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002137
2138#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002139 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2140 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002141 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002142#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002143 if (boot_cpu_has(X86_FEATURE_MPX))
2144 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002145 for (i = 0; i < vmx->save_nmsrs; ++i)
2146 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002147 vmx->guest_msrs[i].data,
2148 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002149}
2150
Avi Kivitya9b21b62008-06-24 11:48:49 +03002151static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002152{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002153 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002154 return;
2155
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002156 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002157 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002158#ifdef CONFIG_X86_64
2159 if (is_long_mode(&vmx->vcpu))
2160 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2161#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002162 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002163 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002164#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002165 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002166#else
2167 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002168#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002169 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002170 if (vmx->host_state.fs_reload_needed)
2171 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002172#ifdef CONFIG_X86_64
2173 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2174 loadsegment(ds, vmx->host_state.ds_sel);
2175 loadsegment(es, vmx->host_state.es_sel);
2176 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002177#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002178 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002179#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002180 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002181#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002182 if (vmx->host_state.msr_host_bndcfgs)
2183 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002184 /*
2185 * If the FPU is not active (through the host task or
2186 * the guest vcpu), then restore the cr0.TS bit.
2187 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002188 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002189 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002190 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002191}
2192
Avi Kivitya9b21b62008-06-24 11:48:49 +03002193static void vmx_load_host_state(struct vcpu_vmx *vmx)
2194{
2195 preempt_disable();
2196 __vmx_load_host_state(vmx);
2197 preempt_enable();
2198}
2199
Feng Wu28b835d2015-09-18 22:29:54 +08002200static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2201{
2202 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2203 struct pi_desc old, new;
2204 unsigned int dest;
2205
2206 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002207 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2208 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002209 return;
2210
2211 do {
2212 old.control = new.control = pi_desc->control;
2213
2214 /*
2215 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2216 * are two possible cases:
2217 * 1. After running 'pre_block', context switch
2218 * happened. For this case, 'sn' was set in
2219 * vmx_vcpu_put(), so we need to clear it here.
2220 * 2. After running 'pre_block', we were blocked,
2221 * and woken up by some other guy. For this case,
2222 * we don't need to do anything, 'pi_post_block'
2223 * will do everything for us. However, we cannot
2224 * check whether it is case #1 or case #2 here
2225 * (maybe, not needed), so we also clear sn here,
2226 * I think it is not a big deal.
2227 */
2228 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2229 if (vcpu->cpu != cpu) {
2230 dest = cpu_physical_id(cpu);
2231
2232 if (x2apic_enabled())
2233 new.ndst = dest;
2234 else
2235 new.ndst = (dest << 8) & 0xFF00;
2236 }
2237
2238 /* set 'NV' to 'notification vector' */
2239 new.nv = POSTED_INTR_VECTOR;
2240 }
2241
2242 /* Allow posting non-urgent interrupts */
2243 new.sn = 0;
2244 } while (cmpxchg(&pi_desc->control, old.control,
2245 new.control) != old.control);
2246}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002247
Peter Feinerc95ba922016-08-17 09:36:47 -07002248static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2249{
2250 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2251 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2252}
2253
Avi Kivity6aa8b732006-12-10 02:21:36 -08002254/*
2255 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2256 * vcpu mutex is already taken.
2257 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002258static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002259{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002260 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002261 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002262 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002263
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002264 if (!vmm_exclusive)
2265 kvm_cpu_vmxon(phys_addr);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002266 else if (!already_loaded)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002267 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002268
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002269 if (!already_loaded) {
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002270 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002271 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002272
2273 /*
2274 * Read loaded_vmcs->cpu should be before fetching
2275 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2276 * See the comments in __loaded_vmcs_clear().
2277 */
2278 smp_rmb();
2279
Nadav Har'Eld462b812011-05-24 15:26:10 +03002280 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2281 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002282 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002283 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002284 }
2285
2286 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2287 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2288 vmcs_load(vmx->loaded_vmcs->vmcs);
2289 }
2290
2291 if (!already_loaded) {
2292 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2293 unsigned long sysenter_esp;
2294
2295 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002296
Avi Kivity6aa8b732006-12-10 02:21:36 -08002297 /*
2298 * Linux uses per-cpu TSS and GDT, so set these when switching
2299 * processors.
2300 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002301 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002302 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002303
2304 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2305 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002306
Nadav Har'Eld462b812011-05-24 15:26:10 +03002307 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002308 }
Feng Wu28b835d2015-09-18 22:29:54 +08002309
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002310 /* Setup TSC multiplier */
2311 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002312 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2313 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002314
Feng Wu28b835d2015-09-18 22:29:54 +08002315 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002316 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002317}
2318
2319static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2320{
2321 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2322
2323 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002324 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2325 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002326 return;
2327
2328 /* Set SN when the vCPU is preempted */
2329 if (vcpu->preempted)
2330 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002331}
2332
2333static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2334{
Feng Wu28b835d2015-09-18 22:29:54 +08002335 vmx_vcpu_pi_put(vcpu);
2336
Avi Kivitya9b21b62008-06-24 11:48:49 +03002337 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002338 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002339 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2340 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002341 kvm_cpu_vmxoff();
2342 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002343}
2344
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002345static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2346{
Avi Kivity81231c62010-01-24 16:26:40 +02002347 ulong cr0;
2348
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002349 if (vcpu->fpu_active)
2350 return;
2351 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002352 cr0 = vmcs_readl(GUEST_CR0);
2353 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2354 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2355 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002356 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002357 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002358 if (is_guest_mode(vcpu))
2359 vcpu->arch.cr0_guest_owned_bits &=
2360 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002361 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002362}
2363
Avi Kivityedcafe32009-12-30 18:07:40 +02002364static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2365
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002366/*
2367 * Return the cr0 value that a nested guest would read. This is a combination
2368 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2369 * its hypervisor (cr0_read_shadow).
2370 */
2371static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2372{
2373 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2374 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2375}
2376static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2377{
2378 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2379 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2380}
2381
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002382static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2383{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002384 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2385 * set this *before* calling this function.
2386 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002387 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002388 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002389 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002390 vcpu->arch.cr0_guest_owned_bits = 0;
2391 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002392 if (is_guest_mode(vcpu)) {
2393 /*
2394 * L1's specified read shadow might not contain the TS bit,
2395 * so now that we turned on shadowing of this bit, we need to
2396 * set this bit of the shadow. Like in nested_vmx_run we need
2397 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2398 * up-to-date here because we just decached cr0.TS (and we'll
2399 * only update vmcs12->guest_cr0 on nested exit).
2400 */
2401 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2402 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2403 (vcpu->arch.cr0 & X86_CR0_TS);
2404 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2405 } else
2406 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002407}
2408
Avi Kivity6aa8b732006-12-10 02:21:36 -08002409static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2410{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002411 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002412
Avi Kivity6de12732011-03-07 12:51:22 +02002413 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2414 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2415 rflags = vmcs_readl(GUEST_RFLAGS);
2416 if (to_vmx(vcpu)->rmode.vm86_active) {
2417 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2418 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2419 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2420 }
2421 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002422 }
Avi Kivity6de12732011-03-07 12:51:22 +02002423 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002424}
2425
2426static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2427{
Avi Kivity6de12732011-03-07 12:51:22 +02002428 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2429 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002430 if (to_vmx(vcpu)->rmode.vm86_active) {
2431 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002432 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002433 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002434 vmcs_writel(GUEST_RFLAGS, rflags);
2435}
2436
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002437static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2438{
2439 return to_vmx(vcpu)->guest_pkru;
2440}
2441
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002442static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002443{
2444 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2445 int ret = 0;
2446
2447 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002448 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002449 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002450 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002451
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002452 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002453}
2454
2455static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2456{
2457 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2458 u32 interruptibility = interruptibility_old;
2459
2460 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2461
Jan Kiszka48005f62010-02-19 19:38:07 +01002462 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002463 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002464 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002465 interruptibility |= GUEST_INTR_STATE_STI;
2466
2467 if ((interruptibility != interruptibility_old))
2468 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2469}
2470
Avi Kivity6aa8b732006-12-10 02:21:36 -08002471static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2472{
2473 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002474
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002475 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002476 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002477 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002478
Glauber Costa2809f5d2009-05-12 16:21:05 -04002479 /* skipping an emulated instruction also counts */
2480 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002481}
2482
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002483/*
2484 * KVM wants to inject page-faults which it got to the guest. This function
2485 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002486 */
Gleb Natapove011c662013-09-25 12:51:35 +03002487static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002488{
2489 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2490
Gleb Natapove011c662013-09-25 12:51:35 +03002491 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002492 return 0;
2493
Jan Kiszka533558b2014-01-04 18:47:20 +01002494 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2495 vmcs_read32(VM_EXIT_INTR_INFO),
2496 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002497 return 1;
2498}
2499
Avi Kivity298101d2007-11-25 13:41:11 +02002500static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002501 bool has_error_code, u32 error_code,
2502 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002503{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002504 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002505 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002506
Gleb Natapove011c662013-09-25 12:51:35 +03002507 if (!reinject && is_guest_mode(vcpu) &&
2508 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002509 return;
2510
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002511 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002512 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002513 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2514 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002515
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002516 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002517 int inc_eip = 0;
2518 if (kvm_exception_is_soft(nr))
2519 inc_eip = vcpu->arch.event_exit_inst_len;
2520 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002521 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002522 return;
2523 }
2524
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002525 if (kvm_exception_is_soft(nr)) {
2526 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2527 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002528 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2529 } else
2530 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2531
2532 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002533}
2534
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002535static bool vmx_rdtscp_supported(void)
2536{
2537 return cpu_has_vmx_rdtscp();
2538}
2539
Mao, Junjiead756a12012-07-02 01:18:48 +00002540static bool vmx_invpcid_supported(void)
2541{
2542 return cpu_has_vmx_invpcid() && enable_ept;
2543}
2544
Avi Kivity6aa8b732006-12-10 02:21:36 -08002545/*
Eddie Donga75beee2007-05-17 18:55:15 +03002546 * Swap MSR entry in host/guest MSR entry array.
2547 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002548static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002549{
Avi Kivity26bb0982009-09-07 11:14:12 +03002550 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002551
2552 tmp = vmx->guest_msrs[to];
2553 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2554 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002555}
2556
Yang Zhang8d146952013-01-25 10:18:50 +08002557static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2558{
2559 unsigned long *msr_bitmap;
2560
Wincy Van670125b2015-03-04 14:31:56 +08002561 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002562 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002563 else if (cpu_has_secondary_exec_ctrls() &&
2564 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2565 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002566 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2567 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002568 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2569 else
2570 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2571 } else {
2572 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002573 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2574 else
2575 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002576 }
Yang Zhang8d146952013-01-25 10:18:50 +08002577 } else {
2578 if (is_long_mode(vcpu))
2579 msr_bitmap = vmx_msr_bitmap_longmode;
2580 else
2581 msr_bitmap = vmx_msr_bitmap_legacy;
2582 }
2583
2584 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2585}
2586
Eddie Donga75beee2007-05-17 18:55:15 +03002587/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002588 * Set up the vmcs to automatically save and restore system
2589 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2590 * mode, as fiddling with msrs is very expensive.
2591 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002592static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002593{
Avi Kivity26bb0982009-09-07 11:14:12 +03002594 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002595
Eddie Donga75beee2007-05-17 18:55:15 +03002596 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002597#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002598 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002599 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002600 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002601 move_msr_up(vmx, index, save_nmsrs++);
2602 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002603 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002604 move_msr_up(vmx, index, save_nmsrs++);
2605 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002606 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002607 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002608 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002609 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002610 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002611 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002612 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002613 * if efer.sce is enabled.
2614 */
Brian Gerst8c065852010-07-17 09:03:26 -04002615 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002616 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002617 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002618 }
Eddie Donga75beee2007-05-17 18:55:15 +03002619#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002620 index = __find_msr_index(vmx, MSR_EFER);
2621 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002622 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002623
Avi Kivity26bb0982009-09-07 11:14:12 +03002624 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002625
Yang Zhang8d146952013-01-25 10:18:50 +08002626 if (cpu_has_vmx_msr_bitmap())
2627 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002628}
2629
2630/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002631 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002632 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2633 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002634 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002635static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002636{
2637 u64 host_tsc, tsc_offset;
2638
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002639 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002640 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002641 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002642}
2643
2644/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002645 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002646 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002647static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002649 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002650 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002651 * We're here if L1 chose not to trap WRMSR to TSC. According
2652 * to the spec, this should set L1's TSC; The offset that L1
2653 * set for L2 remains unchanged, and still needs to be added
2654 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002655 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002656 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002657 /* recalculate vmcs02.TSC_OFFSET: */
2658 vmcs12 = get_vmcs12(vcpu);
2659 vmcs_write64(TSC_OFFSET, offset +
2660 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2661 vmcs12->tsc_offset : 0));
2662 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002663 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2664 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002665 vmcs_write64(TSC_OFFSET, offset);
2666 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667}
2668
Nadav Har'El801d3422011-05-25 23:02:23 +03002669static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2670{
2671 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2672 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2673}
2674
2675/*
2676 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2677 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2678 * all guests if the "nested" module option is off, and can also be disabled
2679 * for a single guest by disabling its VMX cpuid bit.
2680 */
2681static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2682{
2683 return nested && guest_cpuid_has_vmx(vcpu);
2684}
2685
Avi Kivity6aa8b732006-12-10 02:21:36 -08002686/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002687 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2688 * returned for the various VMX controls MSRs when nested VMX is enabled.
2689 * The same values should also be used to verify that vmcs12 control fields are
2690 * valid during nested entry from L1 to L2.
2691 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2692 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2693 * bit in the high half is on if the corresponding bit in the control field
2694 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002695 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002696static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002697{
2698 /*
2699 * Note that as a general rule, the high half of the MSRs (bits in
2700 * the control fields which may be 1) should be initialized by the
2701 * intersection of the underlying hardware's MSR (i.e., features which
2702 * can be supported) and the list of features we want to expose -
2703 * because they are known to be properly supported in our code.
2704 * Also, usually, the low half of the MSRs (bits which must be 1) can
2705 * be set to 0, meaning that L1 may turn off any of these bits. The
2706 * reason is that if one of these bits is necessary, it will appear
2707 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2708 * fields of vmcs01 and vmcs02, will turn these bits off - and
2709 * nested_vmx_exit_handled() will not pass related exits to L1.
2710 * These rules have exceptions below.
2711 */
2712
2713 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002714 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002715 vmx->nested.nested_vmx_pinbased_ctls_low,
2716 vmx->nested.nested_vmx_pinbased_ctls_high);
2717 vmx->nested.nested_vmx_pinbased_ctls_low |=
2718 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2719 vmx->nested.nested_vmx_pinbased_ctls_high &=
2720 PIN_BASED_EXT_INTR_MASK |
2721 PIN_BASED_NMI_EXITING |
2722 PIN_BASED_VIRTUAL_NMIS;
2723 vmx->nested.nested_vmx_pinbased_ctls_high |=
2724 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002725 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002726 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002727 vmx->nested.nested_vmx_pinbased_ctls_high |=
2728 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002729
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002730 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002731 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002732 vmx->nested.nested_vmx_exit_ctls_low,
2733 vmx->nested.nested_vmx_exit_ctls_high);
2734 vmx->nested.nested_vmx_exit_ctls_low =
2735 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002736
Wincy Vanb9c237b2015-02-03 23:56:30 +08002737 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002738#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002739 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002740#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002741 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002742 vmx->nested.nested_vmx_exit_ctls_high |=
2743 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002744 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002745 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2746
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002747 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002748 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002749
Jan Kiszka2996fca2014-06-16 13:59:43 +02002750 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002751 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002752
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002753 /* entry controls */
2754 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002755 vmx->nested.nested_vmx_entry_ctls_low,
2756 vmx->nested.nested_vmx_entry_ctls_high);
2757 vmx->nested.nested_vmx_entry_ctls_low =
2758 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2759 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002760#ifdef CONFIG_X86_64
2761 VM_ENTRY_IA32E_MODE |
2762#endif
2763 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002764 vmx->nested.nested_vmx_entry_ctls_high |=
2765 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002766 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002767 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002768
Jan Kiszka2996fca2014-06-16 13:59:43 +02002769 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002770 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002771
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002772 /* cpu-based controls */
2773 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002774 vmx->nested.nested_vmx_procbased_ctls_low,
2775 vmx->nested.nested_vmx_procbased_ctls_high);
2776 vmx->nested.nested_vmx_procbased_ctls_low =
2777 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2778 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002779 CPU_BASED_VIRTUAL_INTR_PENDING |
2780 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002781 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2782 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2783 CPU_BASED_CR3_STORE_EXITING |
2784#ifdef CONFIG_X86_64
2785 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2786#endif
2787 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002788 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2789 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2790 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2791 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002792 /*
2793 * We can allow some features even when not supported by the
2794 * hardware. For example, L1 can specify an MSR bitmap - and we
2795 * can use it to avoid exits to L1 - even when L0 runs L2
2796 * without MSR bitmaps.
2797 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002798 vmx->nested.nested_vmx_procbased_ctls_high |=
2799 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002800 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002801
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002802 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002803 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002804 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2805
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002806 /* secondary cpu-based controls */
2807 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002808 vmx->nested.nested_vmx_secondary_ctls_low,
2809 vmx->nested.nested_vmx_secondary_ctls_high);
2810 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2811 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002812 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002813 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002814 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002815 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002816 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002817 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002818 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002819 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002820 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002821
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002822 if (enable_ept) {
2823 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002824 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002825 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002826 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002827 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2828 VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002829 if (cpu_has_vmx_ept_execute_only())
2830 vmx->nested.nested_vmx_ept_caps |=
2831 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002832 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002833 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2834 VMX_EPT_EXTENT_CONTEXT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002835 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002836 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002837
Paolo Bonzinief697a72016-03-18 16:58:38 +01002838 /*
2839 * Old versions of KVM use the single-context version without
2840 * checking for support, so declare that it is supported even
2841 * though it is treated as global context. The alternative is
2842 * not failing the single-context invvpid, and it is worse.
2843 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002844 if (enable_vpid)
2845 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002846 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002847 else
2848 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002849
Radim Krčmář0790ec12015-03-17 14:02:32 +01002850 if (enable_unrestricted_guest)
2851 vmx->nested.nested_vmx_secondary_ctls_high |=
2852 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2853
Jan Kiszkac18911a2013-03-13 16:06:41 +01002854 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002855 rdmsr(MSR_IA32_VMX_MISC,
2856 vmx->nested.nested_vmx_misc_low,
2857 vmx->nested.nested_vmx_misc_high);
2858 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2859 vmx->nested.nested_vmx_misc_low |=
2860 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002861 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002862 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002863
2864 /*
2865 * This MSR reports some information about VMX support. We
2866 * should return information about the VMX we emulate for the
2867 * guest, and the VMCS structure we give it - not about the
2868 * VMX support of the underlying hardware.
2869 */
2870 vmx->nested.nested_vmx_basic =
2871 VMCS12_REVISION |
2872 VMX_BASIC_TRUE_CTLS |
2873 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2874 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2875
2876 if (cpu_has_vmx_basic_inout())
2877 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2878
2879 /*
2880 * These MSRs specify bits which the guest must keep fixed (on or off)
2881 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2882 * We picked the standard core2 setting.
2883 */
2884#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2885#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2886 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
2887 vmx->nested.nested_vmx_cr0_fixed1 = -1ULL;
2888 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
2889 vmx->nested.nested_vmx_cr4_fixed1 = -1ULL;
2890
2891 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2892 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002893}
2894
David Matlack38991522016-11-29 18:14:08 -08002895/*
2896 * if fixed0[i] == 1: val[i] must be 1
2897 * if fixed1[i] == 0: val[i] must be 0
2898 */
2899static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2900{
2901 return ((val & fixed1) | fixed0) == val;
2902}
2903
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002904static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2905{
David Matlack38991522016-11-29 18:14:08 -08002906 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002907}
2908
2909static inline u64 vmx_control_msr(u32 low, u32 high)
2910{
2911 return low | ((u64)high << 32);
2912}
2913
David Matlack62cc6b9d2016-11-29 18:14:07 -08002914static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2915{
2916 superset &= mask;
2917 subset &= mask;
2918
2919 return (superset | subset) == superset;
2920}
2921
2922static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2923{
2924 const u64 feature_and_reserved =
2925 /* feature (except bit 48; see below) */
2926 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2927 /* reserved */
2928 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2929 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2930
2931 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2932 return -EINVAL;
2933
2934 /*
2935 * KVM does not emulate a version of VMX that constrains physical
2936 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2937 */
2938 if (data & BIT_ULL(48))
2939 return -EINVAL;
2940
2941 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2942 vmx_basic_vmcs_revision_id(data))
2943 return -EINVAL;
2944
2945 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2946 return -EINVAL;
2947
2948 vmx->nested.nested_vmx_basic = data;
2949 return 0;
2950}
2951
2952static int
2953vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2954{
2955 u64 supported;
2956 u32 *lowp, *highp;
2957
2958 switch (msr_index) {
2959 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2960 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2961 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2962 break;
2963 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2964 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2965 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2966 break;
2967 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2968 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2969 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2970 break;
2971 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2972 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2973 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2974 break;
2975 case MSR_IA32_VMX_PROCBASED_CTLS2:
2976 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2977 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2978 break;
2979 default:
2980 BUG();
2981 }
2982
2983 supported = vmx_control_msr(*lowp, *highp);
2984
2985 /* Check must-be-1 bits are still 1. */
2986 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
2987 return -EINVAL;
2988
2989 /* Check must-be-0 bits are still 0. */
2990 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
2991 return -EINVAL;
2992
2993 *lowp = data;
2994 *highp = data >> 32;
2995 return 0;
2996}
2997
2998static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
2999{
3000 const u64 feature_and_reserved_bits =
3001 /* feature */
3002 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
3003 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
3004 /* reserved */
3005 GENMASK_ULL(13, 9) | BIT_ULL(31);
3006 u64 vmx_misc;
3007
3008 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
3009 vmx->nested.nested_vmx_misc_high);
3010
3011 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
3012 return -EINVAL;
3013
3014 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
3015 PIN_BASED_VMX_PREEMPTION_TIMER) &&
3016 vmx_misc_preemption_timer_rate(data) !=
3017 vmx_misc_preemption_timer_rate(vmx_misc))
3018 return -EINVAL;
3019
3020 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
3021 return -EINVAL;
3022
3023 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
3024 return -EINVAL;
3025
3026 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
3027 return -EINVAL;
3028
3029 vmx->nested.nested_vmx_misc_low = data;
3030 vmx->nested.nested_vmx_misc_high = data >> 32;
3031 return 0;
3032}
3033
3034static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
3035{
3036 u64 vmx_ept_vpid_cap;
3037
3038 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
3039 vmx->nested.nested_vmx_vpid_caps);
3040
3041 /* Every bit is either reserved or a feature bit. */
3042 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3043 return -EINVAL;
3044
3045 vmx->nested.nested_vmx_ept_caps = data;
3046 vmx->nested.nested_vmx_vpid_caps = data >> 32;
3047 return 0;
3048}
3049
3050static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3051{
3052 u64 *msr;
3053
3054 switch (msr_index) {
3055 case MSR_IA32_VMX_CR0_FIXED0:
3056 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3057 break;
3058 case MSR_IA32_VMX_CR4_FIXED0:
3059 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3060 break;
3061 default:
3062 BUG();
3063 }
3064
3065 /*
3066 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3067 * must be 1 in the restored value.
3068 */
3069 if (!is_bitwise_subset(data, *msr, -1ULL))
3070 return -EINVAL;
3071
3072 *msr = data;
3073 return 0;
3074}
3075
3076/*
3077 * Called when userspace is restoring VMX MSRs.
3078 *
3079 * Returns 0 on success, non-0 otherwise.
3080 */
3081static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3082{
3083 struct vcpu_vmx *vmx = to_vmx(vcpu);
3084
3085 switch (msr_index) {
3086 case MSR_IA32_VMX_BASIC:
3087 return vmx_restore_vmx_basic(vmx, data);
3088 case MSR_IA32_VMX_PINBASED_CTLS:
3089 case MSR_IA32_VMX_PROCBASED_CTLS:
3090 case MSR_IA32_VMX_EXIT_CTLS:
3091 case MSR_IA32_VMX_ENTRY_CTLS:
3092 /*
3093 * The "non-true" VMX capability MSRs are generated from the
3094 * "true" MSRs, so we do not support restoring them directly.
3095 *
3096 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3097 * should restore the "true" MSRs with the must-be-1 bits
3098 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3099 * DEFAULT SETTINGS".
3100 */
3101 return -EINVAL;
3102 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3103 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3104 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3105 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3106 case MSR_IA32_VMX_PROCBASED_CTLS2:
3107 return vmx_restore_control_msr(vmx, msr_index, data);
3108 case MSR_IA32_VMX_MISC:
3109 return vmx_restore_vmx_misc(vmx, data);
3110 case MSR_IA32_VMX_CR0_FIXED0:
3111 case MSR_IA32_VMX_CR4_FIXED0:
3112 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3113 case MSR_IA32_VMX_CR0_FIXED1:
3114 case MSR_IA32_VMX_CR4_FIXED1:
3115 /*
3116 * These MSRs are generated based on the vCPU's CPUID, so we
3117 * do not support restoring them directly.
3118 */
3119 return -EINVAL;
3120 case MSR_IA32_VMX_EPT_VPID_CAP:
3121 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3122 case MSR_IA32_VMX_VMCS_ENUM:
3123 vmx->nested.nested_vmx_vmcs_enum = data;
3124 return 0;
3125 default:
3126 /*
3127 * The rest of the VMX capability MSRs do not support restore.
3128 */
3129 return -EINVAL;
3130 }
3131}
3132
Jan Kiszkacae50132014-01-04 18:47:22 +01003133/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003134static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3135{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003136 struct vcpu_vmx *vmx = to_vmx(vcpu);
3137
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003138 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003139 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003140 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003141 break;
3142 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3143 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003144 *pdata = vmx_control_msr(
3145 vmx->nested.nested_vmx_pinbased_ctls_low,
3146 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003147 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3148 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003149 break;
3150 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3151 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003152 *pdata = vmx_control_msr(
3153 vmx->nested.nested_vmx_procbased_ctls_low,
3154 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003155 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3156 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003157 break;
3158 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3159 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003160 *pdata = vmx_control_msr(
3161 vmx->nested.nested_vmx_exit_ctls_low,
3162 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003163 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3164 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003165 break;
3166 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3167 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003168 *pdata = vmx_control_msr(
3169 vmx->nested.nested_vmx_entry_ctls_low,
3170 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003171 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3172 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003173 break;
3174 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003175 *pdata = vmx_control_msr(
3176 vmx->nested.nested_vmx_misc_low,
3177 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003178 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003179 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003180 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003181 break;
3182 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003183 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003184 break;
3185 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003186 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003187 break;
3188 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003189 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003190 break;
3191 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003192 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003193 break;
3194 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003195 *pdata = vmx_control_msr(
3196 vmx->nested.nested_vmx_secondary_ctls_low,
3197 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003198 break;
3199 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003200 *pdata = vmx->nested.nested_vmx_ept_caps |
3201 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003202 break;
3203 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003204 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003205 }
3206
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003207 return 0;
3208}
3209
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003210static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3211 uint64_t val)
3212{
3213 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3214
3215 return !(val & ~valid_bits);
3216}
3217
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003218/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003219 * Reads an msr value (of 'msr_index') into 'pdata'.
3220 * Returns 0 on success, non-0 otherwise.
3221 * Assumes vcpu_load() was already called.
3222 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003223static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003224{
Avi Kivity26bb0982009-09-07 11:14:12 +03003225 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003226
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003227 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003228#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003229 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003230 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003231 break;
3232 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003233 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003234 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003235 case MSR_KERNEL_GS_BASE:
3236 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003237 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003238 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003239#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003240 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003241 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303242 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003243 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003244 break;
3245 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003246 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003247 break;
3248 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003249 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003250 break;
3251 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003252 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003253 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003254 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003255 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003256 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003257 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003258 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003259 case MSR_IA32_MCG_EXT_CTL:
3260 if (!msr_info->host_initiated &&
3261 !(to_vmx(vcpu)->msr_ia32_feature_control &
3262 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003263 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003264 msr_info->data = vcpu->arch.mcg_ext_ctl;
3265 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003266 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003267 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003268 break;
3269 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3270 if (!nested_vmx_allowed(vcpu))
3271 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003272 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003273 case MSR_IA32_XSS:
3274 if (!vmx_xsaves_supported())
3275 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003276 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003277 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003278 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003279 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003280 return 1;
3281 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003282 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003283 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003284 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003285 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003286 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003287 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003288 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003289 }
3290
Avi Kivity6aa8b732006-12-10 02:21:36 -08003291 return 0;
3292}
3293
Jan Kiszkacae50132014-01-04 18:47:22 +01003294static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3295
Avi Kivity6aa8b732006-12-10 02:21:36 -08003296/*
3297 * Writes msr value into into the appropriate "register".
3298 * Returns 0 on success, non-0 otherwise.
3299 * Assumes vcpu_load() was already called.
3300 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003301static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003302{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003303 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003304 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003305 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003306 u32 msr_index = msr_info->index;
3307 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003308
Avi Kivity6aa8b732006-12-10 02:21:36 -08003309 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003310 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003311 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003312 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003313#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003314 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003315 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316 vmcs_writel(GUEST_FS_BASE, data);
3317 break;
3318 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003319 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003320 vmcs_writel(GUEST_GS_BASE, data);
3321 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003322 case MSR_KERNEL_GS_BASE:
3323 vmx_load_host_state(vmx);
3324 vmx->msr_guest_kernel_gs_base = data;
3325 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003326#endif
3327 case MSR_IA32_SYSENTER_CS:
3328 vmcs_write32(GUEST_SYSENTER_CS, data);
3329 break;
3330 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003331 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003332 break;
3333 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003334 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003335 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003336 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003337 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003338 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003339 vmcs_write64(GUEST_BNDCFGS, data);
3340 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303341 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003342 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003343 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003344 case MSR_IA32_CR_PAT:
3345 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003346 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3347 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003348 vmcs_write64(GUEST_IA32_PAT, data);
3349 vcpu->arch.pat = data;
3350 break;
3351 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003352 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003353 break;
Will Auldba904632012-11-29 12:42:50 -08003354 case MSR_IA32_TSC_ADJUST:
3355 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003356 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003357 case MSR_IA32_MCG_EXT_CTL:
3358 if ((!msr_info->host_initiated &&
3359 !(to_vmx(vcpu)->msr_ia32_feature_control &
3360 FEATURE_CONTROL_LMCE)) ||
3361 (data & ~MCG_EXT_CTL_LMCE_EN))
3362 return 1;
3363 vcpu->arch.mcg_ext_ctl = data;
3364 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003365 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003366 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003367 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003368 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3369 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003370 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003371 if (msr_info->host_initiated && data == 0)
3372 vmx_leave_nested(vcpu);
3373 break;
3374 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003375 if (!msr_info->host_initiated)
3376 return 1; /* they are read-only */
3377 if (!nested_vmx_allowed(vcpu))
3378 return 1;
3379 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003380 case MSR_IA32_XSS:
3381 if (!vmx_xsaves_supported())
3382 return 1;
3383 /*
3384 * The only supported bit as of Skylake is bit 8, but
3385 * it is not supported on KVM.
3386 */
3387 if (data != 0)
3388 return 1;
3389 vcpu->arch.ia32_xss = data;
3390 if (vcpu->arch.ia32_xss != host_xss)
3391 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3392 vcpu->arch.ia32_xss, host_xss);
3393 else
3394 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3395 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003396 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003397 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003398 return 1;
3399 /* Check reserved bit, higher 32 bits should be zero */
3400 if ((data >> 32) != 0)
3401 return 1;
3402 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003403 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003404 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003405 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003406 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003407 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003408 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3409 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003410 ret = kvm_set_shared_msr(msr->index, msr->data,
3411 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003412 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003413 if (ret)
3414 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003415 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003416 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003417 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003418 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003419 }
3420
Eddie Dong2cc51562007-05-21 07:28:09 +03003421 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003422}
3423
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003424static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003425{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003426 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3427 switch (reg) {
3428 case VCPU_REGS_RSP:
3429 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3430 break;
3431 case VCPU_REGS_RIP:
3432 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3433 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003434 case VCPU_EXREG_PDPTR:
3435 if (enable_ept)
3436 ept_save_pdptrs(vcpu);
3437 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003438 default:
3439 break;
3440 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003441}
3442
Avi Kivity6aa8b732006-12-10 02:21:36 -08003443static __init int cpu_has_kvm_support(void)
3444{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003445 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003446}
3447
3448static __init int vmx_disabled_by_bios(void)
3449{
3450 u64 msr;
3451
3452 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003453 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003454 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003455 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3456 && tboot_enabled())
3457 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003458 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003459 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003460 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003461 && !tboot_enabled()) {
3462 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003463 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003464 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003465 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003466 /* launched w/o TXT and VMX disabled */
3467 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3468 && !tboot_enabled())
3469 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003470 }
3471
3472 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003473}
3474
Dongxiao Xu7725b892010-05-11 18:29:38 +08003475static void kvm_cpu_vmxon(u64 addr)
3476{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003477 intel_pt_handle_vmx(1);
3478
Dongxiao Xu7725b892010-05-11 18:29:38 +08003479 asm volatile (ASM_VMX_VMXON_RAX
3480 : : "a"(&addr), "m"(addr)
3481 : "memory", "cc");
3482}
3483
Radim Krčmář13a34e02014-08-28 15:13:03 +02003484static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003485{
3486 int cpu = raw_smp_processor_id();
3487 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003488 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003489
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003490 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003491 return -EBUSY;
3492
Nadav Har'Eld462b812011-05-24 15:26:10 +03003493 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003494 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3495 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003496
3497 /*
3498 * Now we can enable the vmclear operation in kdump
3499 * since the loaded_vmcss_on_cpu list on this cpu
3500 * has been initialized.
3501 *
3502 * Though the cpu is not in VMX operation now, there
3503 * is no problem to enable the vmclear operation
3504 * for the loaded_vmcss_on_cpu list is empty!
3505 */
3506 crash_enable_local_vmclear(cpu);
3507
Avi Kivity6aa8b732006-12-10 02:21:36 -08003508 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003509
3510 test_bits = FEATURE_CONTROL_LOCKED;
3511 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3512 if (tboot_enabled())
3513 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3514
3515 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003516 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003517 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3518 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003519 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003520
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003521 if (vmm_exclusive) {
3522 kvm_cpu_vmxon(phys_addr);
3523 ept_sync_global();
3524 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003525
Christoph Lameter89cbc762014-08-17 12:30:40 -05003526 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003527
Alexander Graf10474ae2009-09-15 11:37:46 +02003528 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003529}
3530
Nadav Har'Eld462b812011-05-24 15:26:10 +03003531static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003532{
3533 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003534 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003535
Nadav Har'Eld462b812011-05-24 15:26:10 +03003536 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3537 loaded_vmcss_on_cpu_link)
3538 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003539}
3540
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003541
3542/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3543 * tricks.
3544 */
3545static void kvm_cpu_vmxoff(void)
3546{
3547 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003548
3549 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003550}
3551
Radim Krčmář13a34e02014-08-28 15:13:03 +02003552static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003553{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003554 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003555 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003556 kvm_cpu_vmxoff();
3557 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003558 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003559}
3560
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003561static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003562 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003563{
3564 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003565 u32 ctl = ctl_min | ctl_opt;
3566
3567 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3568
3569 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3570 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3571
3572 /* Ensure minimum (required) set of control bits are supported. */
3573 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003574 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003575
3576 *result = ctl;
3577 return 0;
3578}
3579
Avi Kivity110312c2010-12-21 12:54:20 +02003580static __init bool allow_1_setting(u32 msr, u32 ctl)
3581{
3582 u32 vmx_msr_low, vmx_msr_high;
3583
3584 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3585 return vmx_msr_high & ctl;
3586}
3587
Yang, Sheng002c7f72007-07-31 14:23:01 +03003588static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003589{
3590 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003591 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003592 u32 _pin_based_exec_control = 0;
3593 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003594 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003595 u32 _vmexit_control = 0;
3596 u32 _vmentry_control = 0;
3597
Raghavendra K T10166742012-02-07 23:19:20 +05303598 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003599#ifdef CONFIG_X86_64
3600 CPU_BASED_CR8_LOAD_EXITING |
3601 CPU_BASED_CR8_STORE_EXITING |
3602#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003603 CPU_BASED_CR3_LOAD_EXITING |
3604 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003605 CPU_BASED_USE_IO_BITMAPS |
3606 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003607 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003608 CPU_BASED_MWAIT_EXITING |
3609 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003610 CPU_BASED_INVLPG_EXITING |
3611 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003612
Sheng Yangf78e0e22007-10-29 09:40:42 +08003613 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003614 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003615 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003616 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3617 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003618 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003619#ifdef CONFIG_X86_64
3620 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3621 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3622 ~CPU_BASED_CR8_STORE_EXITING;
3623#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003624 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003625 min2 = 0;
3626 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003627 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003628 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003629 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003630 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003631 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003632 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003633 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003634 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003635 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003636 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003637 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003638 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003639 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003640 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003641 if (adjust_vmx_controls(min2, opt2,
3642 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003643 &_cpu_based_2nd_exec_control) < 0)
3644 return -EIO;
3645 }
3646#ifndef CONFIG_X86_64
3647 if (!(_cpu_based_2nd_exec_control &
3648 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3649 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3650#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003651
3652 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3653 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003654 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003655 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3656 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003657
Sheng Yangd56f5462008-04-25 10:13:16 +08003658 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003659 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3660 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003661 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3662 CPU_BASED_CR3_STORE_EXITING |
3663 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003664 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3665 vmx_capability.ept, vmx_capability.vpid);
3666 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003667
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003668 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003669#ifdef CONFIG_X86_64
3670 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3671#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003672 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003673 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003674 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3675 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003676 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003677
Yang Zhang01e439b2013-04-11 19:25:12 +08003678 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003679 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3680 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003681 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3682 &_pin_based_exec_control) < 0)
3683 return -EIO;
3684
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003685 if (cpu_has_broken_vmx_preemption_timer())
3686 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003687 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003688 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003689 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3690
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003691 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003692 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003693 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3694 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003695 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003696
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003697 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003698
3699 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3700 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003701 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003702
3703#ifdef CONFIG_X86_64
3704 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3705 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003706 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003707#endif
3708
3709 /* Require Write-Back (WB) memory type for VMCS accesses. */
3710 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003711 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003712
Yang, Sheng002c7f72007-07-31 14:23:01 +03003713 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003714 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003715 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003716 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003717
Yang, Sheng002c7f72007-07-31 14:23:01 +03003718 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3719 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003720 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003721 vmcs_conf->vmexit_ctrl = _vmexit_control;
3722 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003723
Avi Kivity110312c2010-12-21 12:54:20 +02003724 cpu_has_load_ia32_efer =
3725 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3726 VM_ENTRY_LOAD_IA32_EFER)
3727 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3728 VM_EXIT_LOAD_IA32_EFER);
3729
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003730 cpu_has_load_perf_global_ctrl =
3731 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3732 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3733 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3734 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3735
3736 /*
3737 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003738 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003739 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3740 *
3741 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3742 *
3743 * AAK155 (model 26)
3744 * AAP115 (model 30)
3745 * AAT100 (model 37)
3746 * BC86,AAY89,BD102 (model 44)
3747 * BA97 (model 46)
3748 *
3749 */
3750 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3751 switch (boot_cpu_data.x86_model) {
3752 case 26:
3753 case 30:
3754 case 37:
3755 case 44:
3756 case 46:
3757 cpu_has_load_perf_global_ctrl = false;
3758 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3759 "does not work properly. Using workaround\n");
3760 break;
3761 default:
3762 break;
3763 }
3764 }
3765
Borislav Petkov782511b2016-04-04 22:25:03 +02003766 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003767 rdmsrl(MSR_IA32_XSS, host_xss);
3768
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003769 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003770}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003771
3772static struct vmcs *alloc_vmcs_cpu(int cpu)
3773{
3774 int node = cpu_to_node(cpu);
3775 struct page *pages;
3776 struct vmcs *vmcs;
3777
Vlastimil Babka96db8002015-09-08 15:03:50 -07003778 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003779 if (!pages)
3780 return NULL;
3781 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003782 memset(vmcs, 0, vmcs_config.size);
3783 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003784 return vmcs;
3785}
3786
3787static struct vmcs *alloc_vmcs(void)
3788{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003789 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003790}
3791
3792static void free_vmcs(struct vmcs *vmcs)
3793{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003794 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003795}
3796
Nadav Har'Eld462b812011-05-24 15:26:10 +03003797/*
3798 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3799 */
3800static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3801{
3802 if (!loaded_vmcs->vmcs)
3803 return;
3804 loaded_vmcs_clear(loaded_vmcs);
3805 free_vmcs(loaded_vmcs->vmcs);
3806 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003807 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003808}
3809
Sam Ravnborg39959582007-06-01 00:47:13 -07003810static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003811{
3812 int cpu;
3813
Zachary Amsden3230bb42009-09-29 11:38:37 -10003814 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003815 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003816 per_cpu(vmxarea, cpu) = NULL;
3817 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003818}
3819
Bandan Dasfe2b2012014-04-21 15:20:14 -04003820static void init_vmcs_shadow_fields(void)
3821{
3822 int i, j;
3823
3824 /* No checks for read only fields yet */
3825
3826 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3827 switch (shadow_read_write_fields[i]) {
3828 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003829 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003830 continue;
3831 break;
3832 default:
3833 break;
3834 }
3835
3836 if (j < i)
3837 shadow_read_write_fields[j] =
3838 shadow_read_write_fields[i];
3839 j++;
3840 }
3841 max_shadow_read_write_fields = j;
3842
3843 /* shadowed fields guest access without vmexit */
3844 for (i = 0; i < max_shadow_read_write_fields; i++) {
3845 clear_bit(shadow_read_write_fields[i],
3846 vmx_vmwrite_bitmap);
3847 clear_bit(shadow_read_write_fields[i],
3848 vmx_vmread_bitmap);
3849 }
3850 for (i = 0; i < max_shadow_read_only_fields; i++)
3851 clear_bit(shadow_read_only_fields[i],
3852 vmx_vmread_bitmap);
3853}
3854
Avi Kivity6aa8b732006-12-10 02:21:36 -08003855static __init int alloc_kvm_area(void)
3856{
3857 int cpu;
3858
Zachary Amsden3230bb42009-09-29 11:38:37 -10003859 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003860 struct vmcs *vmcs;
3861
3862 vmcs = alloc_vmcs_cpu(cpu);
3863 if (!vmcs) {
3864 free_kvm_area();
3865 return -ENOMEM;
3866 }
3867
3868 per_cpu(vmxarea, cpu) = vmcs;
3869 }
3870 return 0;
3871}
3872
Gleb Natapov14168782013-01-21 15:36:49 +02003873static bool emulation_required(struct kvm_vcpu *vcpu)
3874{
3875 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3876}
3877
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003878static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003879 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003880{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003881 if (!emulate_invalid_guest_state) {
3882 /*
3883 * CS and SS RPL should be equal during guest entry according
3884 * to VMX spec, but in reality it is not always so. Since vcpu
3885 * is in the middle of the transition from real mode to
3886 * protected mode it is safe to assume that RPL 0 is a good
3887 * default value.
3888 */
3889 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003890 save->selector &= ~SEGMENT_RPL_MASK;
3891 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003892 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003893 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003894 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003895}
3896
3897static void enter_pmode(struct kvm_vcpu *vcpu)
3898{
3899 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003900 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003901
Gleb Natapovd99e4152012-12-20 16:57:45 +02003902 /*
3903 * Update real mode segment cache. It may be not up-to-date if sement
3904 * register was written while vcpu was in a guest mode.
3905 */
3906 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3907 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3908 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3909 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3910 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3911 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3912
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003913 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003914
Avi Kivity2fb92db2011-04-27 19:42:18 +03003915 vmx_segment_cache_clear(vmx);
3916
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003917 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003918
3919 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003920 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3921 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003922 vmcs_writel(GUEST_RFLAGS, flags);
3923
Rusty Russell66aee912007-07-17 23:34:16 +10003924 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3925 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003926
3927 update_exception_bitmap(vcpu);
3928
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003929 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3930 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3931 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3932 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3933 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3934 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003935}
3936
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003937static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003938{
Mathias Krause772e0312012-08-30 01:30:19 +02003939 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003940 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003941
Gleb Natapovd99e4152012-12-20 16:57:45 +02003942 var.dpl = 0x3;
3943 if (seg == VCPU_SREG_CS)
3944 var.type = 0x3;
3945
3946 if (!emulate_invalid_guest_state) {
3947 var.selector = var.base >> 4;
3948 var.base = var.base & 0xffff0;
3949 var.limit = 0xffff;
3950 var.g = 0;
3951 var.db = 0;
3952 var.present = 1;
3953 var.s = 1;
3954 var.l = 0;
3955 var.unusable = 0;
3956 var.type = 0x3;
3957 var.avl = 0;
3958 if (save->base & 0xf)
3959 printk_once(KERN_WARNING "kvm: segment base is not "
3960 "paragraph aligned when entering "
3961 "protected mode (seg=%d)", seg);
3962 }
3963
3964 vmcs_write16(sf->selector, var.selector);
3965 vmcs_write32(sf->base, var.base);
3966 vmcs_write32(sf->limit, var.limit);
3967 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003968}
3969
3970static void enter_rmode(struct kvm_vcpu *vcpu)
3971{
3972 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003973 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003974
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003975 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3976 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3977 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3978 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3979 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003980 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3981 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003982
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003983 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003984
Gleb Natapov776e58e2011-03-13 12:34:27 +02003985 /*
3986 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003987 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003988 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003989 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003990 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3991 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003992
Avi Kivity2fb92db2011-04-27 19:42:18 +03003993 vmx_segment_cache_clear(vmx);
3994
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003995 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003996 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003997 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3998
3999 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03004000 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004001
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004002 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004003
4004 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10004005 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004006 update_exception_bitmap(vcpu);
4007
Gleb Natapovd99e4152012-12-20 16:57:45 +02004008 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
4009 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
4010 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
4011 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
4012 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4013 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004014
Eddie Dong8668a3c2007-10-10 14:26:45 +08004015 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004016}
4017
Amit Shah401d10d2009-02-20 22:53:37 +05304018static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4019{
4020 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004021 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4022
4023 if (!msr)
4024 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304025
Avi Kivity44ea2b12009-09-06 15:55:37 +03004026 /*
4027 * Force kernel_gs_base reloading before EFER changes, as control
4028 * of this msr depends on is_long_mode().
4029 */
4030 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004031 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304032 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004033 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304034 msr->data = efer;
4035 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004036 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304037
4038 msr->data = efer & ~EFER_LME;
4039 }
4040 setup_msrs(vmx);
4041}
4042
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004043#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004044
4045static void enter_lmode(struct kvm_vcpu *vcpu)
4046{
4047 u32 guest_tr_ar;
4048
Avi Kivity2fb92db2011-04-27 19:42:18 +03004049 vmx_segment_cache_clear(to_vmx(vcpu));
4050
Avi Kivity6aa8b732006-12-10 02:21:36 -08004051 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004052 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004053 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4054 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004055 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004056 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4057 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004058 }
Avi Kivityda38f432010-07-06 11:30:49 +03004059 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004060}
4061
4062static void exit_lmode(struct kvm_vcpu *vcpu)
4063{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004064 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004065 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004066}
4067
4068#endif
4069
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004070static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004071{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004072 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004073 if (enable_ept) {
4074 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4075 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08004076 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004077 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004078}
4079
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004080static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4081{
4082 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4083}
4084
Avi Kivitye8467fd2009-12-29 18:43:06 +02004085static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4086{
4087 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4088
4089 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4090 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4091}
4092
Avi Kivityaff48ba2010-12-05 18:56:11 +02004093static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4094{
4095 if (enable_ept && is_paging(vcpu))
4096 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4097 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4098}
4099
Anthony Liguori25c4c272007-04-27 09:29:21 +03004100static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004101{
Avi Kivityfc78f512009-12-07 12:16:48 +02004102 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4103
4104 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4105 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004106}
4107
Sheng Yang14394422008-04-28 12:24:45 +08004108static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4109{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004110 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4111
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004112 if (!test_bit(VCPU_EXREG_PDPTR,
4113 (unsigned long *)&vcpu->arch.regs_dirty))
4114 return;
4115
Sheng Yang14394422008-04-28 12:24:45 +08004116 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004117 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4118 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4119 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4120 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004121 }
4122}
4123
Avi Kivity8f5d5492009-05-31 18:41:29 +03004124static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4125{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004126 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4127
Avi Kivity8f5d5492009-05-31 18:41:29 +03004128 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004129 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4130 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4131 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4132 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004133 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004134
4135 __set_bit(VCPU_EXREG_PDPTR,
4136 (unsigned long *)&vcpu->arch.regs_avail);
4137 __set_bit(VCPU_EXREG_PDPTR,
4138 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004139}
4140
David Matlack38991522016-11-29 18:14:08 -08004141static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4142{
4143 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4144 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4145 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4146
4147 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4148 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4149 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4150 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4151
4152 return fixed_bits_valid(val, fixed0, fixed1);
4153}
4154
4155static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4156{
4157 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4158 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4159
4160 return fixed_bits_valid(val, fixed0, fixed1);
4161}
4162
4163static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4164{
4165 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4166 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4167
4168 return fixed_bits_valid(val, fixed0, fixed1);
4169}
4170
4171/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4172#define nested_guest_cr4_valid nested_cr4_valid
4173#define nested_host_cr4_valid nested_cr4_valid
4174
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004175static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004176
4177static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4178 unsigned long cr0,
4179 struct kvm_vcpu *vcpu)
4180{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004181 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4182 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004183 if (!(cr0 & X86_CR0_PG)) {
4184 /* From paging/starting to nonpaging */
4185 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004186 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004187 (CPU_BASED_CR3_LOAD_EXITING |
4188 CPU_BASED_CR3_STORE_EXITING));
4189 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004190 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004191 } else if (!is_paging(vcpu)) {
4192 /* From nonpaging to paging */
4193 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004194 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004195 ~(CPU_BASED_CR3_LOAD_EXITING |
4196 CPU_BASED_CR3_STORE_EXITING));
4197 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004198 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004199 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004200
4201 if (!(cr0 & X86_CR0_WP))
4202 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004203}
4204
Avi Kivity6aa8b732006-12-10 02:21:36 -08004205static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4206{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004207 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004208 unsigned long hw_cr0;
4209
Gleb Natapov50378782013-02-04 16:00:28 +02004210 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004211 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004212 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004213 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004214 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004215
Gleb Natapov218e7632013-01-21 15:36:45 +02004216 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4217 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004218
Gleb Natapov218e7632013-01-21 15:36:45 +02004219 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4220 enter_rmode(vcpu);
4221 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004222
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004223#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004224 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004225 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004226 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004227 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004228 exit_lmode(vcpu);
4229 }
4230#endif
4231
Avi Kivity089d0342009-03-23 18:26:32 +02004232 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004233 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4234
Avi Kivity02daab22009-12-30 12:40:26 +02004235 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02004236 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02004237
Avi Kivity6aa8b732006-12-10 02:21:36 -08004238 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004239 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004240 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004241
4242 /* depends on vcpu->arch.cr0 to be set to a new value */
4243 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004244}
4245
Sheng Yang14394422008-04-28 12:24:45 +08004246static u64 construct_eptp(unsigned long root_hpa)
4247{
4248 u64 eptp;
4249
4250 /* TODO write the value reading from MSR */
4251 eptp = VMX_EPT_DEFAULT_MT |
4252 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08004253 if (enable_ept_ad_bits)
4254 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004255 eptp |= (root_hpa & PAGE_MASK);
4256
4257 return eptp;
4258}
4259
Avi Kivity6aa8b732006-12-10 02:21:36 -08004260static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4261{
Sheng Yang14394422008-04-28 12:24:45 +08004262 unsigned long guest_cr3;
4263 u64 eptp;
4264
4265 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004266 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08004267 eptp = construct_eptp(cr3);
4268 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004269 if (is_paging(vcpu) || is_guest_mode(vcpu))
4270 guest_cr3 = kvm_read_cr3(vcpu);
4271 else
4272 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02004273 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004274 }
4275
Sheng Yang2384d2b2008-01-17 15:14:33 +08004276 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004277 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004278}
4279
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004280static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004281{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004282 /*
4283 * Pass through host's Machine Check Enable value to hw_cr4, which
4284 * is in force while we are in guest mode. Do not let guests control
4285 * this bit, even if host CR4.MCE == 0.
4286 */
4287 unsigned long hw_cr4 =
4288 (cr4_read_shadow() & X86_CR4_MCE) |
4289 (cr4 & ~X86_CR4_MCE) |
4290 (to_vmx(vcpu)->rmode.vm86_active ?
4291 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004292
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004293 if (cr4 & X86_CR4_VMXE) {
4294 /*
4295 * To use VMXON (and later other VMX instructions), a guest
4296 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4297 * So basically the check on whether to allow nested VMX
4298 * is here.
4299 */
4300 if (!nested_vmx_allowed(vcpu))
4301 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004302 }
David Matlack38991522016-11-29 18:14:08 -08004303
4304 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004305 return 1;
4306
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004307 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004308 if (enable_ept) {
4309 if (!is_paging(vcpu)) {
4310 hw_cr4 &= ~X86_CR4_PAE;
4311 hw_cr4 |= X86_CR4_PSE;
4312 } else if (!(cr4 & X86_CR4_PAE)) {
4313 hw_cr4 &= ~X86_CR4_PAE;
4314 }
4315 }
Sheng Yang14394422008-04-28 12:24:45 +08004316
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004317 if (!enable_unrestricted_guest && !is_paging(vcpu))
4318 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004319 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4320 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4321 * to be manually disabled when guest switches to non-paging
4322 * mode.
4323 *
4324 * If !enable_unrestricted_guest, the CPU is always running
4325 * with CR0.PG=1 and CR4 needs to be modified.
4326 * If enable_unrestricted_guest, the CPU automatically
4327 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004328 */
Huaitong Handdba2622016-03-22 16:51:15 +08004329 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004330
Sheng Yang14394422008-04-28 12:24:45 +08004331 vmcs_writel(CR4_READ_SHADOW, cr4);
4332 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004333 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004334}
4335
Avi Kivity6aa8b732006-12-10 02:21:36 -08004336static void vmx_get_segment(struct kvm_vcpu *vcpu,
4337 struct kvm_segment *var, int seg)
4338{
Avi Kivitya9179492011-01-03 14:28:52 +02004339 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004340 u32 ar;
4341
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004342 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004343 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004344 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004345 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004346 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004347 var->base = vmx_read_guest_seg_base(vmx, seg);
4348 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4349 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004350 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004351 var->base = vmx_read_guest_seg_base(vmx, seg);
4352 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4353 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4354 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004355 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004356 var->type = ar & 15;
4357 var->s = (ar >> 4) & 1;
4358 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004359 /*
4360 * Some userspaces do not preserve unusable property. Since usable
4361 * segment has to be present according to VMX spec we can use present
4362 * property to amend userspace bug by making unusable segment always
4363 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4364 * segment as unusable.
4365 */
4366 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004367 var->avl = (ar >> 12) & 1;
4368 var->l = (ar >> 13) & 1;
4369 var->db = (ar >> 14) & 1;
4370 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004371}
4372
Avi Kivitya9179492011-01-03 14:28:52 +02004373static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4374{
Avi Kivitya9179492011-01-03 14:28:52 +02004375 struct kvm_segment s;
4376
4377 if (to_vmx(vcpu)->rmode.vm86_active) {
4378 vmx_get_segment(vcpu, &s, seg);
4379 return s.base;
4380 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004381 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004382}
4383
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004384static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004385{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004386 struct vcpu_vmx *vmx = to_vmx(vcpu);
4387
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004388 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004389 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004390 else {
4391 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004392 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004393 }
Avi Kivity69c73022011-03-07 15:26:44 +02004394}
4395
Avi Kivity653e3102007-05-07 10:55:37 +03004396static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004397{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004398 u32 ar;
4399
Avi Kivityf0495f92012-06-07 17:06:10 +03004400 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004401 ar = 1 << 16;
4402 else {
4403 ar = var->type & 15;
4404 ar |= (var->s & 1) << 4;
4405 ar |= (var->dpl & 3) << 5;
4406 ar |= (var->present & 1) << 7;
4407 ar |= (var->avl & 1) << 12;
4408 ar |= (var->l & 1) << 13;
4409 ar |= (var->db & 1) << 14;
4410 ar |= (var->g & 1) << 15;
4411 }
Avi Kivity653e3102007-05-07 10:55:37 +03004412
4413 return ar;
4414}
4415
4416static void vmx_set_segment(struct kvm_vcpu *vcpu,
4417 struct kvm_segment *var, int seg)
4418{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004419 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004420 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004421
Avi Kivity2fb92db2011-04-27 19:42:18 +03004422 vmx_segment_cache_clear(vmx);
4423
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004424 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4425 vmx->rmode.segs[seg] = *var;
4426 if (seg == VCPU_SREG_TR)
4427 vmcs_write16(sf->selector, var->selector);
4428 else if (var->s)
4429 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004430 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004431 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004432
Avi Kivity653e3102007-05-07 10:55:37 +03004433 vmcs_writel(sf->base, var->base);
4434 vmcs_write32(sf->limit, var->limit);
4435 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004436
4437 /*
4438 * Fix the "Accessed" bit in AR field of segment registers for older
4439 * qemu binaries.
4440 * IA32 arch specifies that at the time of processor reset the
4441 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004442 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004443 * state vmexit when "unrestricted guest" mode is turned on.
4444 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4445 * tree. Newer qemu binaries with that qemu fix would not need this
4446 * kvm hack.
4447 */
4448 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004449 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004450
Gleb Natapovf924d662012-12-12 19:10:55 +02004451 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004452
4453out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004454 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004455}
4456
Avi Kivity6aa8b732006-12-10 02:21:36 -08004457static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4458{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004459 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004460
4461 *db = (ar >> 14) & 1;
4462 *l = (ar >> 13) & 1;
4463}
4464
Gleb Natapov89a27f42010-02-16 10:51:48 +02004465static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004466{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004467 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4468 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004469}
4470
Gleb Natapov89a27f42010-02-16 10:51:48 +02004471static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004472{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004473 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4474 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004475}
4476
Gleb Natapov89a27f42010-02-16 10:51:48 +02004477static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004478{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004479 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4480 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004481}
4482
Gleb Natapov89a27f42010-02-16 10:51:48 +02004483static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004484{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004485 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4486 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004487}
4488
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004489static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4490{
4491 struct kvm_segment var;
4492 u32 ar;
4493
4494 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004495 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004496 if (seg == VCPU_SREG_CS)
4497 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004498 ar = vmx_segment_access_rights(&var);
4499
4500 if (var.base != (var.selector << 4))
4501 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004502 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004503 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004504 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004505 return false;
4506
4507 return true;
4508}
4509
4510static bool code_segment_valid(struct kvm_vcpu *vcpu)
4511{
4512 struct kvm_segment cs;
4513 unsigned int cs_rpl;
4514
4515 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004516 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004517
Avi Kivity1872a3f2009-01-04 23:26:52 +02004518 if (cs.unusable)
4519 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004520 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004521 return false;
4522 if (!cs.s)
4523 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004524 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004525 if (cs.dpl > cs_rpl)
4526 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004527 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004528 if (cs.dpl != cs_rpl)
4529 return false;
4530 }
4531 if (!cs.present)
4532 return false;
4533
4534 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4535 return true;
4536}
4537
4538static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4539{
4540 struct kvm_segment ss;
4541 unsigned int ss_rpl;
4542
4543 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004544 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004545
Avi Kivity1872a3f2009-01-04 23:26:52 +02004546 if (ss.unusable)
4547 return true;
4548 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004549 return false;
4550 if (!ss.s)
4551 return false;
4552 if (ss.dpl != ss_rpl) /* DPL != RPL */
4553 return false;
4554 if (!ss.present)
4555 return false;
4556
4557 return true;
4558}
4559
4560static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4561{
4562 struct kvm_segment var;
4563 unsigned int rpl;
4564
4565 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004566 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004567
Avi Kivity1872a3f2009-01-04 23:26:52 +02004568 if (var.unusable)
4569 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004570 if (!var.s)
4571 return false;
4572 if (!var.present)
4573 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004574 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004575 if (var.dpl < rpl) /* DPL < RPL */
4576 return false;
4577 }
4578
4579 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4580 * rights flags
4581 */
4582 return true;
4583}
4584
4585static bool tr_valid(struct kvm_vcpu *vcpu)
4586{
4587 struct kvm_segment tr;
4588
4589 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4590
Avi Kivity1872a3f2009-01-04 23:26:52 +02004591 if (tr.unusable)
4592 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004593 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004594 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004595 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004596 return false;
4597 if (!tr.present)
4598 return false;
4599
4600 return true;
4601}
4602
4603static bool ldtr_valid(struct kvm_vcpu *vcpu)
4604{
4605 struct kvm_segment ldtr;
4606
4607 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4608
Avi Kivity1872a3f2009-01-04 23:26:52 +02004609 if (ldtr.unusable)
4610 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004611 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004612 return false;
4613 if (ldtr.type != 2)
4614 return false;
4615 if (!ldtr.present)
4616 return false;
4617
4618 return true;
4619}
4620
4621static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4622{
4623 struct kvm_segment cs, ss;
4624
4625 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4626 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4627
Nadav Amitb32a9912015-03-29 16:33:04 +03004628 return ((cs.selector & SEGMENT_RPL_MASK) ==
4629 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004630}
4631
4632/*
4633 * Check if guest state is valid. Returns true if valid, false if
4634 * not.
4635 * We assume that registers are always usable
4636 */
4637static bool guest_state_valid(struct kvm_vcpu *vcpu)
4638{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004639 if (enable_unrestricted_guest)
4640 return true;
4641
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004642 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004643 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004644 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4645 return false;
4646 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4647 return false;
4648 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4649 return false;
4650 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4651 return false;
4652 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4653 return false;
4654 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4655 return false;
4656 } else {
4657 /* protected mode guest state checks */
4658 if (!cs_ss_rpl_check(vcpu))
4659 return false;
4660 if (!code_segment_valid(vcpu))
4661 return false;
4662 if (!stack_segment_valid(vcpu))
4663 return false;
4664 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4665 return false;
4666 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4667 return false;
4668 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4669 return false;
4670 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4671 return false;
4672 if (!tr_valid(vcpu))
4673 return false;
4674 if (!ldtr_valid(vcpu))
4675 return false;
4676 }
4677 /* TODO:
4678 * - Add checks on RIP
4679 * - Add checks on RFLAGS
4680 */
4681
4682 return true;
4683}
4684
Mike Dayd77c26f2007-10-08 09:02:08 -04004685static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004686{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004687 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004688 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004689 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004690
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004691 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004692 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004693 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4694 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004695 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004696 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004697 r = kvm_write_guest_page(kvm, fn++, &data,
4698 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004699 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004700 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004701 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4702 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004703 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004704 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4705 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004706 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004707 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004708 r = kvm_write_guest_page(kvm, fn, &data,
4709 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4710 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004711out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004712 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004713 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004714}
4715
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004716static int init_rmode_identity_map(struct kvm *kvm)
4717{
Tang Chenf51770e2014-09-16 18:41:59 +08004718 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004719 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004720 u32 tmp;
4721
Avi Kivity089d0342009-03-23 18:26:32 +02004722 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004723 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004724
4725 /* Protect kvm->arch.ept_identity_pagetable_done. */
4726 mutex_lock(&kvm->slots_lock);
4727
Tang Chenf51770e2014-09-16 18:41:59 +08004728 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004729 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004730
Sheng Yangb927a3c2009-07-21 10:42:48 +08004731 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004732
4733 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004734 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004735 goto out2;
4736
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004737 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004738 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4739 if (r < 0)
4740 goto out;
4741 /* Set up identity-mapping pagetable for EPT in real mode */
4742 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4743 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4744 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4745 r = kvm_write_guest_page(kvm, identity_map_pfn,
4746 &tmp, i * sizeof(tmp), sizeof(tmp));
4747 if (r < 0)
4748 goto out;
4749 }
4750 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004751
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004752out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004753 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004754
4755out2:
4756 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004757 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004758}
4759
Avi Kivity6aa8b732006-12-10 02:21:36 -08004760static void seg_setup(int seg)
4761{
Mathias Krause772e0312012-08-30 01:30:19 +02004762 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004763 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004764
4765 vmcs_write16(sf->selector, 0);
4766 vmcs_writel(sf->base, 0);
4767 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004768 ar = 0x93;
4769 if (seg == VCPU_SREG_CS)
4770 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004771
4772 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004773}
4774
Sheng Yangf78e0e22007-10-29 09:40:42 +08004775static int alloc_apic_access_page(struct kvm *kvm)
4776{
Xiao Guangrong44841412012-09-07 14:14:20 +08004777 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004778 int r = 0;
4779
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004780 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004781 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004782 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004783 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4784 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004785 if (r)
4786 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004787
Tang Chen73a6d942014-09-11 13:38:00 +08004788 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004789 if (is_error_page(page)) {
4790 r = -EFAULT;
4791 goto out;
4792 }
4793
Tang Chenc24ae0d2014-09-24 15:57:58 +08004794 /*
4795 * Do not pin the page in memory, so that memory hot-unplug
4796 * is able to migrate it.
4797 */
4798 put_page(page);
4799 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004800out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004801 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004802 return r;
4803}
4804
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004805static int alloc_identity_pagetable(struct kvm *kvm)
4806{
Tang Chena255d472014-09-16 18:41:58 +08004807 /* Called with kvm->slots_lock held. */
4808
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004809 int r = 0;
4810
Tang Chena255d472014-09-16 18:41:58 +08004811 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4812
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004813 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4814 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004815
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004816 return r;
4817}
4818
Wanpeng Li991e7a02015-09-16 17:30:05 +08004819static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004820{
4821 int vpid;
4822
Avi Kivity919818a2009-03-23 18:01:29 +02004823 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004824 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004825 spin_lock(&vmx_vpid_lock);
4826 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004827 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004828 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004829 else
4830 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004831 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004832 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004833}
4834
Wanpeng Li991e7a02015-09-16 17:30:05 +08004835static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004836{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004837 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004838 return;
4839 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004840 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004841 spin_unlock(&vmx_vpid_lock);
4842}
4843
Yang Zhang8d146952013-01-25 10:18:50 +08004844#define MSR_TYPE_R 1
4845#define MSR_TYPE_W 2
4846static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4847 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004848{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004849 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004850
4851 if (!cpu_has_vmx_msr_bitmap())
4852 return;
4853
4854 /*
4855 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4856 * have the write-low and read-high bitmap offsets the wrong way round.
4857 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4858 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004859 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004860 if (type & MSR_TYPE_R)
4861 /* read-low */
4862 __clear_bit(msr, msr_bitmap + 0x000 / f);
4863
4864 if (type & MSR_TYPE_W)
4865 /* write-low */
4866 __clear_bit(msr, msr_bitmap + 0x800 / f);
4867
Sheng Yang25c5f222008-03-28 13:18:56 +08004868 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4869 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004870 if (type & MSR_TYPE_R)
4871 /* read-high */
4872 __clear_bit(msr, msr_bitmap + 0x400 / f);
4873
4874 if (type & MSR_TYPE_W)
4875 /* write-high */
4876 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4877
4878 }
4879}
4880
Wincy Vanf2b93282015-02-03 23:56:03 +08004881/*
4882 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4883 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4884 */
4885static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4886 unsigned long *msr_bitmap_nested,
4887 u32 msr, int type)
4888{
4889 int f = sizeof(unsigned long);
4890
4891 if (!cpu_has_vmx_msr_bitmap()) {
4892 WARN_ON(1);
4893 return;
4894 }
4895
4896 /*
4897 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4898 * have the write-low and read-high bitmap offsets the wrong way round.
4899 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4900 */
4901 if (msr <= 0x1fff) {
4902 if (type & MSR_TYPE_R &&
4903 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4904 /* read-low */
4905 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4906
4907 if (type & MSR_TYPE_W &&
4908 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4909 /* write-low */
4910 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4911
4912 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4913 msr &= 0x1fff;
4914 if (type & MSR_TYPE_R &&
4915 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4916 /* read-high */
4917 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4918
4919 if (type & MSR_TYPE_W &&
4920 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4921 /* write-high */
4922 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4923
4924 }
4925}
4926
Avi Kivity58972972009-02-24 22:26:47 +02004927static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4928{
4929 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004930 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4931 msr, MSR_TYPE_R | MSR_TYPE_W);
4932 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4933 msr, MSR_TYPE_R | MSR_TYPE_W);
4934}
4935
Radim Krčmář2e69f862016-09-29 22:41:32 +02004936static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004937{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004938 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004939 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004940 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004941 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004942 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004943 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004944 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004945 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004946 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004947 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004948 }
Avi Kivity58972972009-02-24 22:26:47 +02004949}
4950
Andrey Smetanind62caab2015-11-10 15:36:33 +03004951static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004952{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004953 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004954}
4955
Wincy Van705699a2015-02-03 23:58:17 +08004956static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4957{
4958 struct vcpu_vmx *vmx = to_vmx(vcpu);
4959 int max_irr;
4960 void *vapic_page;
4961 u16 status;
4962
4963 if (vmx->nested.pi_desc &&
4964 vmx->nested.pi_pending) {
4965 vmx->nested.pi_pending = false;
4966 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4967 return 0;
4968
4969 max_irr = find_last_bit(
4970 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4971
4972 if (max_irr == 256)
4973 return 0;
4974
4975 vapic_page = kmap(vmx->nested.virtual_apic_page);
4976 if (!vapic_page) {
4977 WARN_ON(1);
4978 return -ENOMEM;
4979 }
4980 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4981 kunmap(vmx->nested.virtual_apic_page);
4982
4983 status = vmcs_read16(GUEST_INTR_STATUS);
4984 if ((u8)max_irr > ((u8)status & 0xff)) {
4985 status &= ~0xff;
4986 status |= (u8)max_irr;
4987 vmcs_write16(GUEST_INTR_STATUS, status);
4988 }
4989 }
4990 return 0;
4991}
4992
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004993static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4994{
4995#ifdef CONFIG_SMP
4996 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004997 struct vcpu_vmx *vmx = to_vmx(vcpu);
4998
4999 /*
5000 * Currently, we don't support urgent interrupt,
5001 * all interrupts are recognized as non-urgent
5002 * interrupt, so we cannot post interrupts when
5003 * 'SN' is set.
5004 *
5005 * If the vcpu is in guest mode, it means it is
5006 * running instead of being scheduled out and
5007 * waiting in the run queue, and that's the only
5008 * case when 'SN' is set currently, warning if
5009 * 'SN' is set.
5010 */
5011 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
5012
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005013 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
5014 POSTED_INTR_VECTOR);
5015 return true;
5016 }
5017#endif
5018 return false;
5019}
5020
Wincy Van705699a2015-02-03 23:58:17 +08005021static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5022 int vector)
5023{
5024 struct vcpu_vmx *vmx = to_vmx(vcpu);
5025
5026 if (is_guest_mode(vcpu) &&
5027 vector == vmx->nested.posted_intr_nv) {
5028 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005029 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005030 /*
5031 * If a posted intr is not recognized by hardware,
5032 * we will accomplish it in the next vmentry.
5033 */
5034 vmx->nested.pi_pending = true;
5035 kvm_make_request(KVM_REQ_EVENT, vcpu);
5036 return 0;
5037 }
5038 return -1;
5039}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005040/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005041 * Send interrupt to vcpu via posted interrupt way.
5042 * 1. If target vcpu is running(non-root mode), send posted interrupt
5043 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5044 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5045 * interrupt from PIR in next vmentry.
5046 */
5047static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5048{
5049 struct vcpu_vmx *vmx = to_vmx(vcpu);
5050 int r;
5051
Wincy Van705699a2015-02-03 23:58:17 +08005052 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5053 if (!r)
5054 return;
5055
Yang Zhanga20ed542013-04-11 19:25:15 +08005056 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5057 return;
5058
5059 r = pi_test_and_set_on(&vmx->pi_desc);
5060 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005061 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08005062 kvm_vcpu_kick(vcpu);
5063}
5064
5065static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
5066{
5067 struct vcpu_vmx *vmx = to_vmx(vcpu);
5068
Paolo Bonziniad361092016-09-20 16:15:05 +02005069 if (!pi_test_on(&vmx->pi_desc))
Yang Zhanga20ed542013-04-11 19:25:15 +08005070 return;
5071
Paolo Bonziniad361092016-09-20 16:15:05 +02005072 pi_clear_on(&vmx->pi_desc);
5073 /*
5074 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
5075 * But on x86 this is just a compiler barrier anyway.
5076 */
5077 smp_mb__after_atomic();
Yang Zhanga20ed542013-04-11 19:25:15 +08005078 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
5079}
5080
Avi Kivity6aa8b732006-12-10 02:21:36 -08005081/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005082 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5083 * will not change in the lifetime of the guest.
5084 * Note that host-state that does change is set elsewhere. E.g., host-state
5085 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5086 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005087static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005088{
5089 u32 low32, high32;
5090 unsigned long tmpl;
5091 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005092 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005093
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07005094 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005095 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
5096
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005097 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005098 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005099 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
5100 vmx->host_state.vmcs_host_cr4 = cr4;
5101
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005102 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005103#ifdef CONFIG_X86_64
5104 /*
5105 * Load null selectors, so we can avoid reloading them in
5106 * __vmx_load_host_state(), in case userspace uses the null selectors
5107 * too (the expected case).
5108 */
5109 vmcs_write16(HOST_DS_SELECTOR, 0);
5110 vmcs_write16(HOST_ES_SELECTOR, 0);
5111#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005112 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5113 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005114#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005115 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5116 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5117
5118 native_store_idt(&dt);
5119 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005120 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005121
Avi Kivity83287ea422012-09-16 15:10:57 +03005122 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005123
5124 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5125 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5126 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5127 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5128
5129 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5130 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5131 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5132 }
5133}
5134
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005135static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5136{
5137 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5138 if (enable_ept)
5139 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005140 if (is_guest_mode(&vmx->vcpu))
5141 vmx->vcpu.arch.cr4_guest_owned_bits &=
5142 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005143 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5144}
5145
Yang Zhang01e439b2013-04-11 19:25:12 +08005146static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5147{
5148 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5149
Andrey Smetanind62caab2015-11-10 15:36:33 +03005150 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005151 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005152 /* Enable the preemption timer dynamically */
5153 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005154 return pin_based_exec_ctrl;
5155}
5156
Andrey Smetanind62caab2015-11-10 15:36:33 +03005157static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5158{
5159 struct vcpu_vmx *vmx = to_vmx(vcpu);
5160
5161 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005162 if (cpu_has_secondary_exec_ctrls()) {
5163 if (kvm_vcpu_apicv_active(vcpu))
5164 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5165 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5166 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5167 else
5168 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5169 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5170 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5171 }
5172
5173 if (cpu_has_vmx_msr_bitmap())
5174 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005175}
5176
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005177static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5178{
5179 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005180
5181 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5182 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5183
Paolo Bonzini35754c92015-07-29 12:05:37 +02005184 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005185 exec_control &= ~CPU_BASED_TPR_SHADOW;
5186#ifdef CONFIG_X86_64
5187 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5188 CPU_BASED_CR8_LOAD_EXITING;
5189#endif
5190 }
5191 if (!enable_ept)
5192 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5193 CPU_BASED_CR3_LOAD_EXITING |
5194 CPU_BASED_INVLPG_EXITING;
5195 return exec_control;
5196}
5197
5198static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
5199{
5200 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02005201 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005202 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5203 if (vmx->vpid == 0)
5204 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5205 if (!enable_ept) {
5206 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5207 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005208 /* Enable INVPCID for non-ept guests may cause performance regression. */
5209 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005210 }
5211 if (!enable_unrestricted_guest)
5212 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5213 if (!ple_gap)
5214 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03005215 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005216 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5217 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005218 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005219 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5220 (handle_vmptrld).
5221 We can NOT enable shadow_vmcs here because we don't have yet
5222 a current VMCS12
5223 */
5224 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005225
5226 if (!enable_pml)
5227 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005228
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005229 return exec_control;
5230}
5231
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005232static void ept_set_mmio_spte_mask(void)
5233{
5234 /*
5235 * EPT Misconfigurations can be generated if the value of bits 2:0
5236 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08005237 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005238 * spte.
5239 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08005240 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005241}
5242
Wanpeng Lif53cd632014-12-02 19:14:58 +08005243#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005244/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005245 * Sets up the vmcs for emulated real mode.
5246 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005247static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005248{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005249#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005250 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005251#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005252 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005253
Avi Kivity6aa8b732006-12-10 02:21:36 -08005254 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005255 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5256 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005257
Abel Gordon4607c2d2013-04-18 14:35:55 +03005258 if (enable_shadow_vmcs) {
5259 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5260 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5261 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005262 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005263 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005264
Avi Kivity6aa8b732006-12-10 02:21:36 -08005265 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5266
Avi Kivity6aa8b732006-12-10 02:21:36 -08005267 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005268 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005269 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005270
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005271 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005272
Dan Williamsdfa169b2016-06-02 11:17:24 -07005273 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005274 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5275 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005276 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005277
Andrey Smetanind62caab2015-11-10 15:36:33 +03005278 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005279 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5280 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5281 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5282 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5283
5284 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005285
Li RongQing0bcf2612015-12-03 13:29:34 +08005286 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005287 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005288 }
5289
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005290 if (ple_gap) {
5291 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005292 vmx->ple_window = ple_window;
5293 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005294 }
5295
Xiao Guangrongc3707952011-07-12 03:28:04 +08005296 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5297 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005298 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5299
Avi Kivity9581d442010-10-19 16:46:55 +02005300 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5301 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005302 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005303#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005304 rdmsrl(MSR_FS_BASE, a);
5305 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5306 rdmsrl(MSR_GS_BASE, a);
5307 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5308#else
5309 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5310 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5311#endif
5312
Eddie Dong2cc51562007-05-21 07:28:09 +03005313 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5314 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005315 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005316 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005317 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005318
Radim Krčmář74545702015-04-27 15:11:25 +02005319 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5320 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005321
Paolo Bonzini03916db2014-07-24 14:21:57 +02005322 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005323 u32 index = vmx_msr_index[i];
5324 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005325 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005326
5327 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5328 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005329 if (wrmsr_safe(index, data_low, data_high) < 0)
5330 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005331 vmx->guest_msrs[j].index = i;
5332 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005333 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005334 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005335 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005336
Gleb Natapov2961e8762013-11-25 15:37:13 +02005337
5338 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005339
5340 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005341 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005342
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005343 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005344 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005345
Wanpeng Lif53cd632014-12-02 19:14:58 +08005346 if (vmx_xsaves_supported())
5347 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5348
Peter Feiner4e595162016-07-07 14:49:58 -07005349 if (enable_pml) {
5350 ASSERT(vmx->pml_pg);
5351 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5352 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5353 }
5354
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005355 return 0;
5356}
5357
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005358static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005359{
5360 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005361 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005362 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005363
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005364 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005365
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005366 vmx->soft_vnmi_blocked = 0;
5367
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005368 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005369 kvm_set_cr8(vcpu, 0);
5370
5371 if (!init_event) {
5372 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5373 MSR_IA32_APICBASE_ENABLE;
5374 if (kvm_vcpu_is_reset_bsp(vcpu))
5375 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5376 apic_base_msr.host_initiated = true;
5377 kvm_set_apic_base(vcpu, &apic_base_msr);
5378 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005379
Avi Kivity2fb92db2011-04-27 19:42:18 +03005380 vmx_segment_cache_clear(vmx);
5381
Avi Kivity5706be02008-08-20 15:07:31 +03005382 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005383 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005384 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005385
5386 seg_setup(VCPU_SREG_DS);
5387 seg_setup(VCPU_SREG_ES);
5388 seg_setup(VCPU_SREG_FS);
5389 seg_setup(VCPU_SREG_GS);
5390 seg_setup(VCPU_SREG_SS);
5391
5392 vmcs_write16(GUEST_TR_SELECTOR, 0);
5393 vmcs_writel(GUEST_TR_BASE, 0);
5394 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5395 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5396
5397 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5398 vmcs_writel(GUEST_LDTR_BASE, 0);
5399 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5400 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5401
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005402 if (!init_event) {
5403 vmcs_write32(GUEST_SYSENTER_CS, 0);
5404 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5405 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5406 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5407 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005408
5409 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005410 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005411
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005412 vmcs_writel(GUEST_GDTR_BASE, 0);
5413 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5414
5415 vmcs_writel(GUEST_IDTR_BASE, 0);
5416 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5417
Anthony Liguori443381a2010-12-06 10:53:38 -06005418 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005419 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005420 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005421
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005422 setup_msrs(vmx);
5423
Avi Kivity6aa8b732006-12-10 02:21:36 -08005424 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5425
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005426 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005427 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005428 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005429 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005430 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005431 vmcs_write32(TPR_THRESHOLD, 0);
5432 }
5433
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005434 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005435
Andrey Smetanind62caab2015-11-10 15:36:33 +03005436 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005437 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5438
Sheng Yang2384d2b2008-01-17 15:14:33 +08005439 if (vmx->vpid != 0)
5440 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5441
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005442 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005443 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005444 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005445 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005446 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005447 vmx_fpu_activate(vcpu);
5448 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005449
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005450 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005451}
5452
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005453/*
5454 * In nested virtualization, check if L1 asked to exit on external interrupts.
5455 * For most existing hypervisors, this will always return true.
5456 */
5457static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5458{
5459 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5460 PIN_BASED_EXT_INTR_MASK;
5461}
5462
Bandan Das77b0f5d2014-04-19 18:17:45 -04005463/*
5464 * In nested virtualization, check if L1 has set
5465 * VM_EXIT_ACK_INTR_ON_EXIT
5466 */
5467static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5468{
5469 return get_vmcs12(vcpu)->vm_exit_controls &
5470 VM_EXIT_ACK_INTR_ON_EXIT;
5471}
5472
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005473static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5474{
5475 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5476 PIN_BASED_NMI_EXITING;
5477}
5478
Jan Kiszkac9a79532014-03-07 20:03:15 +01005479static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005480{
5481 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005482
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005483 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5484 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5485 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5486}
5487
Jan Kiszkac9a79532014-03-07 20:03:15 +01005488static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005489{
5490 u32 cpu_based_vm_exec_control;
5491
Jan Kiszkac9a79532014-03-07 20:03:15 +01005492 if (!cpu_has_virtual_nmis() ||
5493 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5494 enable_irq_window(vcpu);
5495 return;
5496 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005497
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005498 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5499 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5500 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5501}
5502
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005503static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005504{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005505 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005506 uint32_t intr;
5507 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005508
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005509 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005510
Avi Kivityfa89a812008-09-01 15:57:51 +03005511 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005512 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005513 int inc_eip = 0;
5514 if (vcpu->arch.interrupt.soft)
5515 inc_eip = vcpu->arch.event_exit_inst_len;
5516 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005517 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005518 return;
5519 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005520 intr = irq | INTR_INFO_VALID_MASK;
5521 if (vcpu->arch.interrupt.soft) {
5522 intr |= INTR_TYPE_SOFT_INTR;
5523 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5524 vmx->vcpu.arch.event_exit_inst_len);
5525 } else
5526 intr |= INTR_TYPE_EXT_INTR;
5527 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005528}
5529
Sheng Yangf08864b2008-05-15 18:23:25 +08005530static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5531{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005532 struct vcpu_vmx *vmx = to_vmx(vcpu);
5533
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005534 if (!is_guest_mode(vcpu)) {
5535 if (!cpu_has_virtual_nmis()) {
5536 /*
5537 * Tracking the NMI-blocked state in software is built upon
5538 * finding the next open IRQ window. This, in turn, depends on
5539 * well-behaving guests: They have to keep IRQs disabled at
5540 * least as long as the NMI handler runs. Otherwise we may
5541 * cause NMI nesting, maybe breaking the guest. But as this is
5542 * highly unlikely, we can live with the residual risk.
5543 */
5544 vmx->soft_vnmi_blocked = 1;
5545 vmx->vnmi_blocked_time = 0;
5546 }
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005547
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005548 ++vcpu->stat.nmi_injections;
5549 vmx->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005550 }
5551
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005552 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005553 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005554 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005555 return;
5556 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005557
Sheng Yangf08864b2008-05-15 18:23:25 +08005558 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5559 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005560}
5561
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005562static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5563{
5564 if (!cpu_has_virtual_nmis())
5565 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005566 if (to_vmx(vcpu)->nmi_known_unmasked)
5567 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005568 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005569}
5570
5571static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5572{
5573 struct vcpu_vmx *vmx = to_vmx(vcpu);
5574
5575 if (!cpu_has_virtual_nmis()) {
5576 if (vmx->soft_vnmi_blocked != masked) {
5577 vmx->soft_vnmi_blocked = masked;
5578 vmx->vnmi_blocked_time = 0;
5579 }
5580 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005581 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005582 if (masked)
5583 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5584 GUEST_INTR_STATE_NMI);
5585 else
5586 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5587 GUEST_INTR_STATE_NMI);
5588 }
5589}
5590
Jan Kiszka2505dc92013-04-14 12:12:47 +02005591static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5592{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005593 if (to_vmx(vcpu)->nested.nested_run_pending)
5594 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005595
Jan Kiszka2505dc92013-04-14 12:12:47 +02005596 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5597 return 0;
5598
5599 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5600 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5601 | GUEST_INTR_STATE_NMI));
5602}
5603
Gleb Natapov78646122009-03-23 12:12:11 +02005604static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5605{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005606 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5607 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005608 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5609 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005610}
5611
Izik Eiduscbc94022007-10-25 00:29:55 +02005612static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5613{
5614 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005615
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005616 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5617 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005618 if (ret)
5619 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005620 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005621 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005622}
5623
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005624static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005625{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005626 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005627 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005628 /*
5629 * Update instruction length as we may reinject the exception
5630 * from user space while in guest debugging mode.
5631 */
5632 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5633 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005634 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005635 return false;
5636 /* fall through */
5637 case DB_VECTOR:
5638 if (vcpu->guest_debug &
5639 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5640 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005641 /* fall through */
5642 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005643 case OF_VECTOR:
5644 case BR_VECTOR:
5645 case UD_VECTOR:
5646 case DF_VECTOR:
5647 case SS_VECTOR:
5648 case GP_VECTOR:
5649 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005650 return true;
5651 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005652 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005653 return false;
5654}
5655
5656static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5657 int vec, u32 err_code)
5658{
5659 /*
5660 * Instruction with address size override prefix opcode 0x67
5661 * Cause the #SS fault with 0 error code in VM86 mode.
5662 */
5663 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5664 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5665 if (vcpu->arch.halt_request) {
5666 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005667 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005668 }
5669 return 1;
5670 }
5671 return 0;
5672 }
5673
5674 /*
5675 * Forward all other exceptions that are valid in real mode.
5676 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5677 * the required debugging infrastructure rework.
5678 */
5679 kvm_queue_exception(vcpu, vec);
5680 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005681}
5682
Andi Kleena0861c02009-06-08 17:37:09 +08005683/*
5684 * Trigger machine check on the host. We assume all the MSRs are already set up
5685 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5686 * We pass a fake environment to the machine check handler because we want
5687 * the guest to be always treated like user space, no matter what context
5688 * it used internally.
5689 */
5690static void kvm_machine_check(void)
5691{
5692#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5693 struct pt_regs regs = {
5694 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5695 .flags = X86_EFLAGS_IF,
5696 };
5697
5698 do_machine_check(&regs, 0);
5699#endif
5700}
5701
Avi Kivity851ba692009-08-24 11:10:17 +03005702static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005703{
5704 /* already handled by vcpu_run */
5705 return 1;
5706}
5707
Avi Kivity851ba692009-08-24 11:10:17 +03005708static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005709{
Avi Kivity1155f762007-11-22 11:30:47 +02005710 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005711 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005712 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005713 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005714 u32 vect_info;
5715 enum emulation_result er;
5716
Avi Kivity1155f762007-11-22 11:30:47 +02005717 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005718 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005719
Andi Kleena0861c02009-06-08 17:37:09 +08005720 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005721 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005722
Jan Kiszkae4a41882008-09-26 09:30:46 +02005723 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005724 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005725
5726 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005727 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005728 return 1;
5729 }
5730
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005731 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005732 if (is_guest_mode(vcpu)) {
5733 kvm_queue_exception(vcpu, UD_VECTOR);
5734 return 1;
5735 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005736 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005737 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005738 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005739 return 1;
5740 }
5741
Avi Kivity6aa8b732006-12-10 02:21:36 -08005742 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005743 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005744 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005745
5746 /*
5747 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5748 * MMIO, it is better to report an internal error.
5749 * See the comments in vmx_handle_exit.
5750 */
5751 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5752 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5753 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5754 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005755 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005756 vcpu->run->internal.data[0] = vect_info;
5757 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005758 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005759 return 0;
5760 }
5761
Avi Kivity6aa8b732006-12-10 02:21:36 -08005762 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005763 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005764 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005765 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005766 trace_kvm_page_fault(cr2, error_code);
5767
Gleb Natapov3298b752009-05-11 13:35:46 +03005768 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005769 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005770 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005771 }
5772
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005773 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005774
5775 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5776 return handle_rmode_exception(vcpu, ex_no, error_code);
5777
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005778 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005779 case AC_VECTOR:
5780 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5781 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005782 case DB_VECTOR:
5783 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5784 if (!(vcpu->guest_debug &
5785 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005786 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005787 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005788 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5789 skip_emulated_instruction(vcpu);
5790
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005791 kvm_queue_exception(vcpu, DB_VECTOR);
5792 return 1;
5793 }
5794 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5795 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5796 /* fall through */
5797 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005798 /*
5799 * Update instruction length as we may reinject #BP from
5800 * user space while in guest debugging mode. Reading it for
5801 * #DB as well causes no harm, it is not used in that case.
5802 */
5803 vmx->vcpu.arch.event_exit_inst_len =
5804 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005805 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005806 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005807 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5808 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005809 break;
5810 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005811 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5812 kvm_run->ex.exception = ex_no;
5813 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005814 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005815 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005816 return 0;
5817}
5818
Avi Kivity851ba692009-08-24 11:10:17 +03005819static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005820{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005821 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005822 return 1;
5823}
5824
Avi Kivity851ba692009-08-24 11:10:17 +03005825static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005826{
Avi Kivity851ba692009-08-24 11:10:17 +03005827 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005828 return 0;
5829}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005830
Avi Kivity851ba692009-08-24 11:10:17 +03005831static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005832{
He, Qingbfdaab02007-09-12 14:18:28 +08005833 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005834 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005835 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005836
He, Qingbfdaab02007-09-12 14:18:28 +08005837 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005838 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005839 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005840
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005841 ++vcpu->stat.io_exits;
5842
5843 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005844 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005845
5846 port = exit_qualification >> 16;
5847 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005848
Kyle Huey6affcbe2016-11-29 12:40:40 -08005849 ret = kvm_skip_emulated_instruction(vcpu);
5850
5851 /*
5852 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5853 * KVM_EXIT_DEBUG here.
5854 */
5855 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005856}
5857
Ingo Molnar102d8322007-02-19 14:37:47 +02005858static void
5859vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5860{
5861 /*
5862 * Patch in the VMCALL instruction:
5863 */
5864 hypercall[0] = 0x0f;
5865 hypercall[1] = 0x01;
5866 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005867}
5868
Guo Chao0fa06072012-06-28 15:16:19 +08005869/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005870static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5871{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005872 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005873 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5874 unsigned long orig_val = val;
5875
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005876 /*
5877 * We get here when L2 changed cr0 in a way that did not change
5878 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005879 * but did change L0 shadowed bits. So we first calculate the
5880 * effective cr0 value that L1 would like to write into the
5881 * hardware. It consists of the L2-owned bits from the new
5882 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005883 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005884 val = (val & ~vmcs12->cr0_guest_host_mask) |
5885 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5886
David Matlack38991522016-11-29 18:14:08 -08005887 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005888 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005889
5890 if (kvm_set_cr0(vcpu, val))
5891 return 1;
5892 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005893 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005894 } else {
5895 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08005896 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005897 return 1;
David Matlack38991522016-11-29 18:14:08 -08005898
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005899 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005900 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005901}
5902
5903static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5904{
5905 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005906 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5907 unsigned long orig_val = val;
5908
5909 /* analogously to handle_set_cr0 */
5910 val = (val & ~vmcs12->cr4_guest_host_mask) |
5911 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5912 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005913 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005914 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005915 return 0;
5916 } else
5917 return kvm_set_cr4(vcpu, val);
5918}
5919
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005920/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005921static void handle_clts(struct kvm_vcpu *vcpu)
5922{
5923 if (is_guest_mode(vcpu)) {
5924 /*
5925 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5926 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5927 * just pretend it's off (also in arch.cr0 for fpu_activate).
5928 */
5929 vmcs_writel(CR0_READ_SHADOW,
5930 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5931 vcpu->arch.cr0 &= ~X86_CR0_TS;
5932 } else
5933 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5934}
5935
Avi Kivity851ba692009-08-24 11:10:17 +03005936static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005937{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005938 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005939 int cr;
5940 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005941 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005942 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005943
He, Qingbfdaab02007-09-12 14:18:28 +08005944 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005945 cr = exit_qualification & 15;
5946 reg = (exit_qualification >> 8) & 15;
5947 switch ((exit_qualification >> 4) & 3) {
5948 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005949 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005950 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005951 switch (cr) {
5952 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005953 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005954 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005955 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005956 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005957 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005958 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005959 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005960 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005961 case 8: {
5962 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005963 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005964 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005965 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005966 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005967 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005968 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005969 return ret;
5970 /*
5971 * TODO: we might be squashing a
5972 * KVM_GUESTDBG_SINGLESTEP-triggered
5973 * KVM_EXIT_DEBUG here.
5974 */
Avi Kivity851ba692009-08-24 11:10:17 +03005975 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005976 return 0;
5977 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005978 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005979 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005980 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005981 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005982 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Avi Kivity6b52d182010-01-21 15:31:47 +02005983 vmx_fpu_activate(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005984 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005985 case 1: /*mov from cr*/
5986 switch (cr) {
5987 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005988 val = kvm_read_cr3(vcpu);
5989 kvm_register_write(vcpu, reg, val);
5990 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005991 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005992 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005993 val = kvm_get_cr8(vcpu);
5994 kvm_register_write(vcpu, reg, val);
5995 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005996 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005997 }
5998 break;
5999 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02006000 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02006001 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02006002 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006003
Kyle Huey6affcbe2016-11-29 12:40:40 -08006004 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006005 default:
6006 break;
6007 }
Avi Kivity851ba692009-08-24 11:10:17 +03006008 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03006009 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08006010 (int)(exit_qualification >> 4) & 3, cr);
6011 return 0;
6012}
6013
Avi Kivity851ba692009-08-24 11:10:17 +03006014static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006015{
He, Qingbfdaab02007-09-12 14:18:28 +08006016 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006017 int dr, dr7, reg;
6018
6019 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6020 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
6021
6022 /* First, if DR does not exist, trigger UD */
6023 if (!kvm_require_dr(vcpu, dr))
6024 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006025
Jan Kiszkaf2483412010-01-20 18:20:20 +01006026 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03006027 if (!kvm_require_cpl(vcpu, 0))
6028 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006029 dr7 = vmcs_readl(GUEST_DR7);
6030 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006031 /*
6032 * As the vm-exit takes precedence over the debug trap, we
6033 * need to emulate the latter, either for the host or the
6034 * guest debugging itself.
6035 */
6036 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03006037 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03006038 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02006039 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03006040 vcpu->run->debug.arch.exception = DB_VECTOR;
6041 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006042 return 0;
6043 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02006044 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03006045 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006046 kvm_queue_exception(vcpu, DB_VECTOR);
6047 return 1;
6048 }
6049 }
6050
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006051 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01006052 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6053 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006054
6055 /*
6056 * No more DR vmexits; force a reload of the debug registers
6057 * and reenter on this instruction. The next vmexit will
6058 * retrieve the full state of the debug registers.
6059 */
6060 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
6061 return 1;
6062 }
6063
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006064 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
6065 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03006066 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006067
6068 if (kvm_get_dr(vcpu, dr, &val))
6069 return 1;
6070 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006071 } else
Nadav Amit57773922014-06-18 17:19:23 +03006072 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006073 return 1;
6074
Kyle Huey6affcbe2016-11-29 12:40:40 -08006075 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006076}
6077
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006078static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6079{
6080 return vcpu->arch.dr6;
6081}
6082
6083static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6084{
6085}
6086
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006087static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6088{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006089 get_debugreg(vcpu->arch.db[0], 0);
6090 get_debugreg(vcpu->arch.db[1], 1);
6091 get_debugreg(vcpu->arch.db[2], 2);
6092 get_debugreg(vcpu->arch.db[3], 3);
6093 get_debugreg(vcpu->arch.dr6, 6);
6094 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6095
6096 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006097 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006098}
6099
Gleb Natapov020df072010-04-13 10:05:23 +03006100static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6101{
6102 vmcs_writel(GUEST_DR7, val);
6103}
6104
Avi Kivity851ba692009-08-24 11:10:17 +03006105static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006106{
Kyle Huey6a908b62016-11-29 12:40:37 -08006107 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006108}
6109
Avi Kivity851ba692009-08-24 11:10:17 +03006110static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006111{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006112 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006113 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006114
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006115 msr_info.index = ecx;
6116 msr_info.host_initiated = false;
6117 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006118 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006119 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006120 return 1;
6121 }
6122
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006123 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006124
Avi Kivity6aa8b732006-12-10 02:21:36 -08006125 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006126 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6127 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006128 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006129}
6130
Avi Kivity851ba692009-08-24 11:10:17 +03006131static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006132{
Will Auld8fe8ab42012-11-29 12:42:12 -08006133 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006134 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6135 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6136 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006137
Will Auld8fe8ab42012-11-29 12:42:12 -08006138 msr.data = data;
6139 msr.index = ecx;
6140 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006141 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006142 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006143 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006144 return 1;
6145 }
6146
Avi Kivity59200272010-01-25 19:47:02 +02006147 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006148 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006149}
6150
Avi Kivity851ba692009-08-24 11:10:17 +03006151static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006152{
Avi Kivity3842d132010-07-27 12:30:24 +03006153 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006154 return 1;
6155}
6156
Avi Kivity851ba692009-08-24 11:10:17 +03006157static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006158{
Eddie Dong85f455f2007-07-06 12:20:49 +03006159 u32 cpu_based_vm_exec_control;
6160
6161 /* clear pending irq */
6162 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6163 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
6164 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006165
Avi Kivity3842d132010-07-27 12:30:24 +03006166 kvm_make_request(KVM_REQ_EVENT, vcpu);
6167
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006168 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006169 return 1;
6170}
6171
Avi Kivity851ba692009-08-24 11:10:17 +03006172static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006173{
Avi Kivityd3bef152007-06-05 15:53:05 +03006174 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006175}
6176
Avi Kivity851ba692009-08-24 11:10:17 +03006177static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006178{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006179 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006180}
6181
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006182static int handle_invd(struct kvm_vcpu *vcpu)
6183{
Andre Przywara51d8b662010-12-21 11:12:02 +01006184 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006185}
6186
Avi Kivity851ba692009-08-24 11:10:17 +03006187static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006188{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006189 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006190
6191 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006192 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006193}
6194
Avi Kivityfee84b02011-11-10 14:57:25 +02006195static int handle_rdpmc(struct kvm_vcpu *vcpu)
6196{
6197 int err;
6198
6199 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006200 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006201}
6202
Avi Kivity851ba692009-08-24 11:10:17 +03006203static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006204{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006205 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006206}
6207
Dexuan Cui2acf9232010-06-10 11:27:12 +08006208static int handle_xsetbv(struct kvm_vcpu *vcpu)
6209{
6210 u64 new_bv = kvm_read_edx_eax(vcpu);
6211 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6212
6213 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006214 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006215 return 1;
6216}
6217
Wanpeng Lif53cd632014-12-02 19:14:58 +08006218static int handle_xsaves(struct kvm_vcpu *vcpu)
6219{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006220 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006221 WARN(1, "this should never happen\n");
6222 return 1;
6223}
6224
6225static int handle_xrstors(struct kvm_vcpu *vcpu)
6226{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006227 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006228 WARN(1, "this should never happen\n");
6229 return 1;
6230}
6231
Avi Kivity851ba692009-08-24 11:10:17 +03006232static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006233{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006234 if (likely(fasteoi)) {
6235 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6236 int access_type, offset;
6237
6238 access_type = exit_qualification & APIC_ACCESS_TYPE;
6239 offset = exit_qualification & APIC_ACCESS_OFFSET;
6240 /*
6241 * Sane guest uses MOV to write EOI, with written value
6242 * not cared. So make a short-circuit here by avoiding
6243 * heavy instruction emulation.
6244 */
6245 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6246 (offset == APIC_EOI)) {
6247 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006248 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006249 }
6250 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006251 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006252}
6253
Yang Zhangc7c9c562013-01-25 10:18:51 +08006254static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6255{
6256 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6257 int vector = exit_qualification & 0xff;
6258
6259 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6260 kvm_apic_set_eoi_accelerated(vcpu, vector);
6261 return 1;
6262}
6263
Yang Zhang83d4c282013-01-25 10:18:49 +08006264static int handle_apic_write(struct kvm_vcpu *vcpu)
6265{
6266 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6267 u32 offset = exit_qualification & 0xfff;
6268
6269 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6270 kvm_apic_write_nodecode(vcpu, offset);
6271 return 1;
6272}
6273
Avi Kivity851ba692009-08-24 11:10:17 +03006274static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006275{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006276 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006277 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006278 bool has_error_code = false;
6279 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006280 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006281 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006282
6283 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006284 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006285 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006286
6287 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6288
6289 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006290 if (reason == TASK_SWITCH_GATE && idt_v) {
6291 switch (type) {
6292 case INTR_TYPE_NMI_INTR:
6293 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006294 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006295 break;
6296 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006297 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006298 kvm_clear_interrupt_queue(vcpu);
6299 break;
6300 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006301 if (vmx->idt_vectoring_info &
6302 VECTORING_INFO_DELIVER_CODE_MASK) {
6303 has_error_code = true;
6304 error_code =
6305 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6306 }
6307 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006308 case INTR_TYPE_SOFT_EXCEPTION:
6309 kvm_clear_exception_queue(vcpu);
6310 break;
6311 default:
6312 break;
6313 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006314 }
Izik Eidus37817f22008-03-24 23:14:53 +02006315 tss_selector = exit_qualification;
6316
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006317 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6318 type != INTR_TYPE_EXT_INTR &&
6319 type != INTR_TYPE_NMI_INTR))
6320 skip_emulated_instruction(vcpu);
6321
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006322 if (kvm_task_switch(vcpu, tss_selector,
6323 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6324 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006325 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6326 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6327 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006328 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006329 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006330
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006331 /*
6332 * TODO: What about debug traps on tss switch?
6333 * Are we supposed to inject them and update dr6?
6334 */
6335
6336 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006337}
6338
Avi Kivity851ba692009-08-24 11:10:17 +03006339static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006340{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006341 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006342 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006343 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006344 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006345
Sheng Yangf9c617f2009-03-25 10:08:52 +08006346 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006347
Sheng Yang14394422008-04-28 12:24:45 +08006348 gla_validity = (exit_qualification >> 7) & 0x3;
Liang Li72e0ae52016-08-18 15:49:19 +08006349 if (gla_validity == 0x2) {
Sheng Yang14394422008-04-28 12:24:45 +08006350 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6351 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6352 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006353 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006354 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6355 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006356 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6357 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006358 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006359 }
6360
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006361 /*
6362 * EPT violation happened while executing iret from NMI,
6363 * "blocked by NMI" bit has to be set before next VM entry.
6364 * There are errata that may cause this bit to not be set:
6365 * AAK134, BY25.
6366 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006367 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6368 cpu_has_virtual_nmis() &&
6369 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006370 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6371
Sheng Yang14394422008-04-28 12:24:45 +08006372 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006373 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006374
Bandan Dasd95c5562016-07-12 18:18:51 -04006375 /* it is a read fault? */
6376 error_code = (exit_qualification << 2) & PFERR_USER_MASK;
6377 /* it is a write fault? */
6378 error_code |= exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006379 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006380 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006381 /* ept page table is present? */
Bandan Dasd95c5562016-07-12 18:18:51 -04006382 error_code |= (exit_qualification & 0x38) != 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006383
Yang Zhang25d92082013-08-06 12:00:32 +03006384 vcpu->arch.exit_qualification = exit_qualification;
6385
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006386 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006387}
6388
Avi Kivity851ba692009-08-24 11:10:17 +03006389static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006390{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006391 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006392 gpa_t gpa;
6393
6394 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006395 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006396 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006397 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006398 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006399
Paolo Bonzini450869d2015-11-04 13:41:21 +01006400 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006401 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006402 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6403 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006404
6405 if (unlikely(ret == RET_MMIO_PF_INVALID))
6406 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6407
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006408 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006409 return 1;
6410
6411 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006412 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006413
Avi Kivity851ba692009-08-24 11:10:17 +03006414 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6415 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006416
6417 return 0;
6418}
6419
Avi Kivity851ba692009-08-24 11:10:17 +03006420static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006421{
6422 u32 cpu_based_vm_exec_control;
6423
6424 /* clear pending NMI */
6425 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6426 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6427 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6428 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006429 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006430
6431 return 1;
6432}
6433
Mohammed Gamal80ced182009-09-01 12:48:18 +02006434static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006435{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006436 struct vcpu_vmx *vmx = to_vmx(vcpu);
6437 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006438 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006439 u32 cpu_exec_ctrl;
6440 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006441 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006442
6443 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6444 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006445
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006446 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006447 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006448 return handle_interrupt_window(&vmx->vcpu);
6449
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006450 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6451 return 1;
6452
Gleb Natapov991eebf2013-04-11 12:10:51 +03006453 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006454
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006455 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006456 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006457 ret = 0;
6458 goto out;
6459 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006460
Avi Kivityde5f70e2012-06-12 20:22:28 +03006461 if (err != EMULATE_DONE) {
6462 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6463 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6464 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006465 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006466 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006467
Gleb Natapov8d76c492013-05-08 18:38:44 +03006468 if (vcpu->arch.halt_request) {
6469 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006470 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006471 goto out;
6472 }
6473
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006474 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006475 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006476 if (need_resched())
6477 schedule();
6478 }
6479
Mohammed Gamal80ced182009-09-01 12:48:18 +02006480out:
6481 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006482}
6483
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006484static int __grow_ple_window(int val)
6485{
6486 if (ple_window_grow < 1)
6487 return ple_window;
6488
6489 val = min(val, ple_window_actual_max);
6490
6491 if (ple_window_grow < ple_window)
6492 val *= ple_window_grow;
6493 else
6494 val += ple_window_grow;
6495
6496 return val;
6497}
6498
6499static int __shrink_ple_window(int val, int modifier, int minimum)
6500{
6501 if (modifier < 1)
6502 return ple_window;
6503
6504 if (modifier < ple_window)
6505 val /= modifier;
6506 else
6507 val -= modifier;
6508
6509 return max(val, minimum);
6510}
6511
6512static void grow_ple_window(struct kvm_vcpu *vcpu)
6513{
6514 struct vcpu_vmx *vmx = to_vmx(vcpu);
6515 int old = vmx->ple_window;
6516
6517 vmx->ple_window = __grow_ple_window(old);
6518
6519 if (vmx->ple_window != old)
6520 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006521
6522 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006523}
6524
6525static void shrink_ple_window(struct kvm_vcpu *vcpu)
6526{
6527 struct vcpu_vmx *vmx = to_vmx(vcpu);
6528 int old = vmx->ple_window;
6529
6530 vmx->ple_window = __shrink_ple_window(old,
6531 ple_window_shrink, ple_window);
6532
6533 if (vmx->ple_window != old)
6534 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006535
6536 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006537}
6538
6539/*
6540 * ple_window_actual_max is computed to be one grow_ple_window() below
6541 * ple_window_max. (See __grow_ple_window for the reason.)
6542 * This prevents overflows, because ple_window_max is int.
6543 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6544 * this process.
6545 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6546 */
6547static void update_ple_window_actual_max(void)
6548{
6549 ple_window_actual_max =
6550 __shrink_ple_window(max(ple_window_max, ple_window),
6551 ple_window_grow, INT_MIN);
6552}
6553
Feng Wubf9f6ac2015-09-18 22:29:55 +08006554/*
6555 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6556 */
6557static void wakeup_handler(void)
6558{
6559 struct kvm_vcpu *vcpu;
6560 int cpu = smp_processor_id();
6561
6562 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6563 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6564 blocked_vcpu_list) {
6565 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6566
6567 if (pi_test_on(pi_desc) == 1)
6568 kvm_vcpu_kick(vcpu);
6569 }
6570 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6571}
6572
Tiejun Chenf2c76482014-10-28 10:14:47 +08006573static __init int hardware_setup(void)
6574{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006575 int r = -ENOMEM, i, msr;
6576
6577 rdmsrl_safe(MSR_EFER, &host_efer);
6578
6579 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6580 kvm_define_shared_msr(i, vmx_msr_index[i]);
6581
Radim Krčmář23611332016-09-29 22:41:33 +02006582 for (i = 0; i < VMX_BITMAP_NR; i++) {
6583 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6584 if (!vmx_bitmap[i])
6585 goto out;
6586 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006587
6588 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006589 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6590 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6591
6592 /*
6593 * Allow direct access to the PC debug port (it is often used for I/O
6594 * delays, but the vmexits simply slow things down).
6595 */
6596 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6597 clear_bit(0x80, vmx_io_bitmap_a);
6598
6599 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6600
6601 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6602 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6603
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006604 if (setup_vmcs_config(&vmcs_config) < 0) {
6605 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006606 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006607 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006608
6609 if (boot_cpu_has(X86_FEATURE_NX))
6610 kvm_enable_efer_bits(EFER_NX);
6611
6612 if (!cpu_has_vmx_vpid())
6613 enable_vpid = 0;
6614 if (!cpu_has_vmx_shadow_vmcs())
6615 enable_shadow_vmcs = 0;
6616 if (enable_shadow_vmcs)
6617 init_vmcs_shadow_fields();
6618
6619 if (!cpu_has_vmx_ept() ||
6620 !cpu_has_vmx_ept_4levels()) {
6621 enable_ept = 0;
6622 enable_unrestricted_guest = 0;
6623 enable_ept_ad_bits = 0;
6624 }
6625
6626 if (!cpu_has_vmx_ept_ad_bits())
6627 enable_ept_ad_bits = 0;
6628
6629 if (!cpu_has_vmx_unrestricted_guest())
6630 enable_unrestricted_guest = 0;
6631
Paolo Bonziniad15a292015-01-30 16:18:49 +01006632 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006633 flexpriority_enabled = 0;
6634
Paolo Bonziniad15a292015-01-30 16:18:49 +01006635 /*
6636 * set_apic_access_page_addr() is used to reload apic access
6637 * page upon invalidation. No need to do anything if not
6638 * using the APIC_ACCESS_ADDR VMCS field.
6639 */
6640 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006641 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006642
6643 if (!cpu_has_vmx_tpr_shadow())
6644 kvm_x86_ops->update_cr8_intercept = NULL;
6645
6646 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6647 kvm_disable_largepages();
6648
6649 if (!cpu_has_vmx_ple())
6650 ple_gap = 0;
6651
6652 if (!cpu_has_vmx_apicv())
6653 enable_apicv = 0;
6654
Haozhong Zhang64903d62015-10-20 15:39:09 +08006655 if (cpu_has_vmx_tsc_scaling()) {
6656 kvm_has_tsc_control = true;
6657 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6658 kvm_tsc_scaling_ratio_frac_bits = 48;
6659 }
6660
Tiejun Chenbaa03522014-12-23 16:21:11 +08006661 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6662 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6663 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6664 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6665 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6666 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6667 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6668
Wanpeng Lic63e4562016-09-23 19:17:16 +08006669 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6670 vmx_msr_bitmap_legacy, PAGE_SIZE);
6671 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6672 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006673 memcpy(vmx_msr_bitmap_legacy_x2apic,
6674 vmx_msr_bitmap_legacy, PAGE_SIZE);
6675 memcpy(vmx_msr_bitmap_longmode_x2apic,
6676 vmx_msr_bitmap_longmode, PAGE_SIZE);
6677
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006678 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6679
Radim Krčmář40d83382016-09-29 22:41:31 +02006680 for (msr = 0x800; msr <= 0x8ff; msr++) {
6681 if (msr == 0x839 /* TMCCT */)
6682 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006683 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006684 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006685
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006686 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006687 * TPR reads and writes can be virtualized even if virtual interrupt
6688 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006689 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006690 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6691 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6692
6693 /* EOI */
6694 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
6695 /* SELF-IPI */
6696 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006697
6698 if (enable_ept) {
Bandan Dasd95c5562016-07-12 18:18:51 -04006699 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
Tiejun Chenbaa03522014-12-23 16:21:11 +08006700 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6701 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
Bandan Dasd95c5562016-07-12 18:18:51 -04006702 0ull, VMX_EPT_EXECUTABLE_MASK,
6703 cpu_has_vmx_ept_execute_only() ?
6704 0ull : VMX_EPT_READABLE_MASK);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006705 ept_set_mmio_spte_mask();
6706 kvm_enable_tdp();
6707 } else
6708 kvm_disable_tdp();
6709
6710 update_ple_window_actual_max();
6711
Kai Huang843e4332015-01-28 10:54:28 +08006712 /*
6713 * Only enable PML when hardware supports PML feature, and both EPT
6714 * and EPT A/D bit features are enabled -- PML depends on them to work.
6715 */
6716 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6717 enable_pml = 0;
6718
6719 if (!enable_pml) {
6720 kvm_x86_ops->slot_enable_log_dirty = NULL;
6721 kvm_x86_ops->slot_disable_log_dirty = NULL;
6722 kvm_x86_ops->flush_log_dirty = NULL;
6723 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6724 }
6725
Yunhong Jiang64672c92016-06-13 14:19:59 -07006726 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6727 u64 vmx_msr;
6728
6729 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6730 cpu_preemption_timer_multi =
6731 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6732 } else {
6733 kvm_x86_ops->set_hv_timer = NULL;
6734 kvm_x86_ops->cancel_hv_timer = NULL;
6735 }
6736
Feng Wubf9f6ac2015-09-18 22:29:55 +08006737 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6738
Ashok Rajc45dcc72016-06-22 14:59:56 +08006739 kvm_mce_cap_supported |= MCG_LMCE_P;
6740
Tiejun Chenf2c76482014-10-28 10:14:47 +08006741 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006742
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006743out:
Radim Krčmář23611332016-09-29 22:41:33 +02006744 for (i = 0; i < VMX_BITMAP_NR; i++)
6745 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006746
6747 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006748}
6749
6750static __exit void hardware_unsetup(void)
6751{
Radim Krčmář23611332016-09-29 22:41:33 +02006752 int i;
6753
6754 for (i = 0; i < VMX_BITMAP_NR; i++)
6755 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006756
Tiejun Chenf2c76482014-10-28 10:14:47 +08006757 free_kvm_area();
6758}
6759
Avi Kivity6aa8b732006-12-10 02:21:36 -08006760/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006761 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6762 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6763 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006764static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006765{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006766 if (ple_gap)
6767 grow_ple_window(vcpu);
6768
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006769 kvm_vcpu_on_spin(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006770 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006771}
6772
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006773static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006774{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006775 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006776}
6777
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006778static int handle_mwait(struct kvm_vcpu *vcpu)
6779{
6780 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6781 return handle_nop(vcpu);
6782}
6783
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006784static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6785{
6786 return 1;
6787}
6788
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006789static int handle_monitor(struct kvm_vcpu *vcpu)
6790{
6791 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6792 return handle_nop(vcpu);
6793}
6794
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006795/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006796 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6797 * We could reuse a single VMCS for all the L2 guests, but we also want the
6798 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6799 * allows keeping them loaded on the processor, and in the future will allow
6800 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6801 * every entry if they never change.
6802 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6803 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6804 *
6805 * The following functions allocate and free a vmcs02 in this pool.
6806 */
6807
6808/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6809static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6810{
6811 struct vmcs02_list *item;
6812 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6813 if (item->vmptr == vmx->nested.current_vmptr) {
6814 list_move(&item->list, &vmx->nested.vmcs02_pool);
6815 return &item->vmcs02;
6816 }
6817
6818 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6819 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006820 item = list_last_entry(&vmx->nested.vmcs02_pool,
6821 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006822 item->vmptr = vmx->nested.current_vmptr;
6823 list_move(&item->list, &vmx->nested.vmcs02_pool);
6824 return &item->vmcs02;
6825 }
6826
6827 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006828 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006829 if (!item)
6830 return NULL;
6831 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006832 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006833 if (!item->vmcs02.vmcs) {
6834 kfree(item);
6835 return NULL;
6836 }
6837 loaded_vmcs_init(&item->vmcs02);
6838 item->vmptr = vmx->nested.current_vmptr;
6839 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6840 vmx->nested.vmcs02_num++;
6841 return &item->vmcs02;
6842}
6843
6844/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6845static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6846{
6847 struct vmcs02_list *item;
6848 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6849 if (item->vmptr == vmptr) {
6850 free_loaded_vmcs(&item->vmcs02);
6851 list_del(&item->list);
6852 kfree(item);
6853 vmx->nested.vmcs02_num--;
6854 return;
6855 }
6856}
6857
6858/*
6859 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006860 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6861 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006862 */
6863static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6864{
6865 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006866
6867 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006868 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006869 /*
6870 * Something will leak if the above WARN triggers. Better than
6871 * a use-after-free.
6872 */
6873 if (vmx->loaded_vmcs == &item->vmcs02)
6874 continue;
6875
6876 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006877 list_del(&item->list);
6878 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006879 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006880 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006881}
6882
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006883/*
6884 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6885 * set the success or error code of an emulated VMX instruction, as specified
6886 * by Vol 2B, VMX Instruction Reference, "Conventions".
6887 */
6888static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6889{
6890 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6891 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6892 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6893}
6894
6895static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6896{
6897 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6898 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6899 X86_EFLAGS_SF | X86_EFLAGS_OF))
6900 | X86_EFLAGS_CF);
6901}
6902
Abel Gordon145c28d2013-04-18 14:36:55 +03006903static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006904 u32 vm_instruction_error)
6905{
6906 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6907 /*
6908 * failValid writes the error number to the current VMCS, which
6909 * can't be done there isn't a current VMCS.
6910 */
6911 nested_vmx_failInvalid(vcpu);
6912 return;
6913 }
6914 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6915 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6916 X86_EFLAGS_SF | X86_EFLAGS_OF))
6917 | X86_EFLAGS_ZF);
6918 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6919 /*
6920 * We don't need to force a shadow sync because
6921 * VM_INSTRUCTION_ERROR is not shadowed
6922 */
6923}
Abel Gordon145c28d2013-04-18 14:36:55 +03006924
Wincy Vanff651cb2014-12-11 08:52:58 +03006925static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6926{
6927 /* TODO: not to reset guest simply here. */
6928 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006929 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006930}
6931
Jan Kiszkaf4124502014-03-07 20:03:13 +01006932static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6933{
6934 struct vcpu_vmx *vmx =
6935 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6936
6937 vmx->nested.preemption_timer_expired = true;
6938 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6939 kvm_vcpu_kick(&vmx->vcpu);
6940
6941 return HRTIMER_NORESTART;
6942}
6943
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006944/*
Bandan Das19677e32014-05-06 02:19:15 -04006945 * Decode the memory-address operand of a vmx instruction, as recorded on an
6946 * exit caused by such an instruction (run by a guest hypervisor).
6947 * On success, returns 0. When the operand is invalid, returns 1 and throws
6948 * #UD or #GP.
6949 */
6950static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6951 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006952 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006953{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006954 gva_t off;
6955 bool exn;
6956 struct kvm_segment s;
6957
Bandan Das19677e32014-05-06 02:19:15 -04006958 /*
6959 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6960 * Execution", on an exit, vmx_instruction_info holds most of the
6961 * addressing components of the operand. Only the displacement part
6962 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6963 * For how an actual address is calculated from all these components,
6964 * refer to Vol. 1, "Operand Addressing".
6965 */
6966 int scaling = vmx_instruction_info & 3;
6967 int addr_size = (vmx_instruction_info >> 7) & 7;
6968 bool is_reg = vmx_instruction_info & (1u << 10);
6969 int seg_reg = (vmx_instruction_info >> 15) & 7;
6970 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6971 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6972 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6973 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6974
6975 if (is_reg) {
6976 kvm_queue_exception(vcpu, UD_VECTOR);
6977 return 1;
6978 }
6979
6980 /* Addr = segment_base + offset */
6981 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006982 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006983 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006984 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006985 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006986 off += kvm_register_read(vcpu, index_reg)<<scaling;
6987 vmx_get_segment(vcpu, &s, seg_reg);
6988 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006989
6990 if (addr_size == 1) /* 32 bit */
6991 *ret &= 0xffffffff;
6992
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006993 /* Checks for #GP/#SS exceptions. */
6994 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006995 if (is_long_mode(vcpu)) {
6996 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6997 * non-canonical form. This is the only check on the memory
6998 * destination for long mode!
6999 */
7000 exn = is_noncanonical_address(*ret);
7001 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007002 /* Protected mode: apply checks for segment validity in the
7003 * following order:
7004 * - segment type check (#GP(0) may be thrown)
7005 * - usability check (#GP(0)/#SS(0))
7006 * - limit check (#GP(0)/#SS(0))
7007 */
7008 if (wr)
7009 /* #GP(0) if the destination operand is located in a
7010 * read-only data segment or any code segment.
7011 */
7012 exn = ((s.type & 0xa) == 0 || (s.type & 8));
7013 else
7014 /* #GP(0) if the source operand is located in an
7015 * execute-only code segment
7016 */
7017 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02007018 if (exn) {
7019 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
7020 return 1;
7021 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007022 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
7023 */
7024 exn = (s.unusable != 0);
7025 /* Protected mode: #GP(0)/#SS(0) if the memory
7026 * operand is outside the segment limit.
7027 */
7028 exn = exn || (off + sizeof(u64) > s.limit);
7029 }
7030 if (exn) {
7031 kvm_queue_exception_e(vcpu,
7032 seg_reg == VCPU_SREG_SS ?
7033 SS_VECTOR : GP_VECTOR,
7034 0);
7035 return 1;
7036 }
7037
Bandan Das19677e32014-05-06 02:19:15 -04007038 return 0;
7039}
7040
7041/*
Bandan Das3573e222014-05-06 02:19:16 -04007042 * This function performs the various checks including
7043 * - if it's 4KB aligned
7044 * - No bits beyond the physical address width are set
7045 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04007046 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04007047 */
Bandan Das4291b582014-05-06 02:19:18 -04007048static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
7049 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04007050{
7051 gva_t gva;
7052 gpa_t vmptr;
7053 struct x86_exception e;
7054 struct page *page;
7055 struct vcpu_vmx *vmx = to_vmx(vcpu);
7056 int maxphyaddr = cpuid_maxphyaddr(vcpu);
7057
7058 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007059 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04007060 return 1;
7061
7062 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
7063 sizeof(vmptr), &e)) {
7064 kvm_inject_page_fault(vcpu, &e);
7065 return 1;
7066 }
7067
7068 switch (exit_reason) {
7069 case EXIT_REASON_VMON:
7070 /*
7071 * SDM 3: 24.11.5
7072 * The first 4 bytes of VMXON region contain the supported
7073 * VMCS revision identifier
7074 *
7075 * Note - IA32_VMX_BASIC[48] will never be 1
7076 * for the nested case;
7077 * which replaces physical address width with 32
7078 *
7079 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02007080 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04007081 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007082 return kvm_skip_emulated_instruction(vcpu);
Bandan Das3573e222014-05-06 02:19:16 -04007083 }
7084
7085 page = nested_get_page(vcpu, vmptr);
7086 if (page == NULL ||
7087 *(u32 *)kmap(page) != VMCS12_REVISION) {
7088 nested_vmx_failInvalid(vcpu);
7089 kunmap(page);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007090 return kvm_skip_emulated_instruction(vcpu);
Bandan Das3573e222014-05-06 02:19:16 -04007091 }
7092 kunmap(page);
7093 vmx->nested.vmxon_ptr = vmptr;
7094 break;
Bandan Das4291b582014-05-06 02:19:18 -04007095 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02007096 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04007097 nested_vmx_failValid(vcpu,
7098 VMXERR_VMCLEAR_INVALID_ADDRESS);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007099 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007100 }
Bandan Das3573e222014-05-06 02:19:16 -04007101
Bandan Das4291b582014-05-06 02:19:18 -04007102 if (vmptr == vmx->nested.vmxon_ptr) {
7103 nested_vmx_failValid(vcpu,
7104 VMXERR_VMCLEAR_VMXON_POINTER);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007105 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007106 }
7107 break;
7108 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02007109 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04007110 nested_vmx_failValid(vcpu,
7111 VMXERR_VMPTRLD_INVALID_ADDRESS);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007112 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007113 }
7114
7115 if (vmptr == vmx->nested.vmxon_ptr) {
7116 nested_vmx_failValid(vcpu,
7117 VMXERR_VMCLEAR_VMXON_POINTER);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007118 return kvm_skip_emulated_instruction(vcpu);
Bandan Das4291b582014-05-06 02:19:18 -04007119 }
7120 break;
Bandan Das3573e222014-05-06 02:19:16 -04007121 default:
7122 return 1; /* shouldn't happen */
7123 }
7124
Bandan Das4291b582014-05-06 02:19:18 -04007125 if (vmpointer)
7126 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04007127 return 0;
7128}
7129
7130/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007131 * Emulate the VMXON instruction.
7132 * Currently, we just remember that VMX is active, and do not save or even
7133 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7134 * do not currently need to store anything in that guest-allocated memory
7135 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7136 * argument is different from the VMXON pointer (which the spec says they do).
7137 */
7138static int handle_vmon(struct kvm_vcpu *vcpu)
7139{
7140 struct kvm_segment cs;
7141 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03007142 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007143 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7144 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007145
7146 /* The Intel VMX Instruction Reference lists a bunch of bits that
7147 * are prerequisite to running VMXON, most notably cr4.VMXE must be
7148 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
7149 * Otherwise, we should fail with #UD. We test these now:
7150 */
7151 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
7152 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
7153 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
7154 kvm_queue_exception(vcpu, UD_VECTOR);
7155 return 1;
7156 }
7157
7158 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7159 if (is_long_mode(vcpu) && !cs.l) {
7160 kvm_queue_exception(vcpu, UD_VECTOR);
7161 return 1;
7162 }
7163
7164 if (vmx_get_cpl(vcpu)) {
7165 kvm_inject_gp(vcpu, 0);
7166 return 1;
7167 }
Bandan Das3573e222014-05-06 02:19:16 -04007168
Bandan Das4291b582014-05-06 02:19:18 -04007169 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04007170 return 1;
7171
Abel Gordon145c28d2013-04-18 14:36:55 +03007172 if (vmx->nested.vmxon) {
7173 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007174 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007175 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007176
Haozhong Zhang3b840802016-06-22 14:59:54 +08007177 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007178 != VMXON_NEEDED_FEATURES) {
7179 kvm_inject_gp(vcpu, 0);
7180 return 1;
7181 }
7182
Radim Krčmářd048c092016-08-08 20:16:22 +02007183 if (cpu_has_vmx_msr_bitmap()) {
7184 vmx->nested.msr_bitmap =
7185 (unsigned long *)__get_free_page(GFP_KERNEL);
7186 if (!vmx->nested.msr_bitmap)
7187 goto out_msr_bitmap;
7188 }
7189
David Matlack4f2777b2016-07-13 17:16:37 -07007190 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
7191 if (!vmx->nested.cached_vmcs12)
Radim Krčmářd048c092016-08-08 20:16:22 +02007192 goto out_cached_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -07007193
Abel Gordon8de48832013-04-18 14:37:25 +03007194 if (enable_shadow_vmcs) {
7195 shadow_vmcs = alloc_vmcs();
Radim Krčmářd048c092016-08-08 20:16:22 +02007196 if (!shadow_vmcs)
7197 goto out_shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03007198 /* mark vmcs as shadow */
7199 shadow_vmcs->revision_id |= (1u << 31);
7200 /* init shadow vmcs */
7201 vmcs_clear(shadow_vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07007202 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03007203 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007204
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007205 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7206 vmx->nested.vmcs02_num = 0;
7207
Jan Kiszkaf4124502014-03-07 20:03:13 +01007208 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
Wanpeng Lif15a75e2016-08-30 16:14:01 +08007209 HRTIMER_MODE_REL_PINNED);
Jan Kiszkaf4124502014-03-07 20:03:13 +01007210 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7211
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007212 vmx->nested.vmxon = true;
7213
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007214 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007215 return kvm_skip_emulated_instruction(vcpu);
Radim Krčmářd048c092016-08-08 20:16:22 +02007216
7217out_shadow_vmcs:
7218 kfree(vmx->nested.cached_vmcs12);
7219
7220out_cached_vmcs12:
7221 free_page((unsigned long)vmx->nested.msr_bitmap);
7222
7223out_msr_bitmap:
7224 return -ENOMEM;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007225}
7226
7227/*
7228 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7229 * for running VMX instructions (except VMXON, whose prerequisites are
7230 * slightly different). It also specifies what exception to inject otherwise.
7231 */
7232static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7233{
7234 struct kvm_segment cs;
7235 struct vcpu_vmx *vmx = to_vmx(vcpu);
7236
7237 if (!vmx->nested.vmxon) {
7238 kvm_queue_exception(vcpu, UD_VECTOR);
7239 return 0;
7240 }
7241
7242 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7243 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
7244 (is_long_mode(vcpu) && !cs.l)) {
7245 kvm_queue_exception(vcpu, UD_VECTOR);
7246 return 0;
7247 }
7248
7249 if (vmx_get_cpl(vcpu)) {
7250 kvm_inject_gp(vcpu, 0);
7251 return 0;
7252 }
7253
7254 return 1;
7255}
7256
Abel Gordone7953d72013-04-18 14:37:55 +03007257static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7258{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007259 if (vmx->nested.current_vmptr == -1ull)
7260 return;
7261
7262 /* current_vmptr and current_vmcs12 are always set/reset together */
7263 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7264 return;
7265
Abel Gordon012f83c2013-04-18 14:39:25 +03007266 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007267 /* copy to memory all shadowed fields in case
7268 they were modified */
7269 copy_shadow_to_vmcs12(vmx);
7270 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007271 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7272 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007273 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007274 }
Wincy Van705699a2015-02-03 23:58:17 +08007275 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007276
7277 /* Flush VMCS12 to guest memory */
7278 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7279 VMCS12_SIZE);
7280
Abel Gordone7953d72013-04-18 14:37:55 +03007281 kunmap(vmx->nested.current_vmcs12_page);
7282 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007283 vmx->nested.current_vmptr = -1ull;
7284 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007285}
7286
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007287/*
7288 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7289 * just stops using VMX.
7290 */
7291static void free_nested(struct vcpu_vmx *vmx)
7292{
7293 if (!vmx->nested.vmxon)
7294 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007295
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007296 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007297 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007298 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007299 if (vmx->nested.msr_bitmap) {
7300 free_page((unsigned long)vmx->nested.msr_bitmap);
7301 vmx->nested.msr_bitmap = NULL;
7302 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007303 if (enable_shadow_vmcs) {
7304 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7305 free_vmcs(vmx->vmcs01.shadow_vmcs);
7306 vmx->vmcs01.shadow_vmcs = NULL;
7307 }
David Matlack4f2777b2016-07-13 17:16:37 -07007308 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007309 /* Unpin physical memory we referred to in current vmcs02 */
7310 if (vmx->nested.apic_access_page) {
7311 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007312 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007313 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007314 if (vmx->nested.virtual_apic_page) {
7315 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007316 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007317 }
Wincy Van705699a2015-02-03 23:58:17 +08007318 if (vmx->nested.pi_desc_page) {
7319 kunmap(vmx->nested.pi_desc_page);
7320 nested_release_page(vmx->nested.pi_desc_page);
7321 vmx->nested.pi_desc_page = NULL;
7322 vmx->nested.pi_desc = NULL;
7323 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007324
7325 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007326}
7327
7328/* Emulate the VMXOFF instruction */
7329static int handle_vmoff(struct kvm_vcpu *vcpu)
7330{
7331 if (!nested_vmx_check_permission(vcpu))
7332 return 1;
7333 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007334 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007335 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007336}
7337
Nadav Har'El27d6c862011-05-25 23:06:59 +03007338/* Emulate the VMCLEAR instruction */
7339static int handle_vmclear(struct kvm_vcpu *vcpu)
7340{
7341 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007342 gpa_t vmptr;
7343 struct vmcs12 *vmcs12;
7344 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007345
7346 if (!nested_vmx_check_permission(vcpu))
7347 return 1;
7348
Bandan Das4291b582014-05-06 02:19:18 -04007349 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007350 return 1;
7351
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007352 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007353 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007354
7355 page = nested_get_page(vcpu, vmptr);
7356 if (page == NULL) {
7357 /*
7358 * For accurate processor emulation, VMCLEAR beyond available
7359 * physical memory should do nothing at all. However, it is
7360 * possible that a nested vmx bug, not a guest hypervisor bug,
7361 * resulted in this case, so let's shut down before doing any
7362 * more damage:
7363 */
7364 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7365 return 1;
7366 }
7367 vmcs12 = kmap(page);
7368 vmcs12->launch_state = 0;
7369 kunmap(page);
7370 nested_release_page(page);
7371
7372 nested_free_vmcs02(vmx, vmptr);
7373
Nadav Har'El27d6c862011-05-25 23:06:59 +03007374 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007375 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007376}
7377
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007378static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7379
7380/* Emulate the VMLAUNCH instruction */
7381static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7382{
7383 return nested_vmx_run(vcpu, true);
7384}
7385
7386/* Emulate the VMRESUME instruction */
7387static int handle_vmresume(struct kvm_vcpu *vcpu)
7388{
7389
7390 return nested_vmx_run(vcpu, false);
7391}
7392
Nadav Har'El49f705c2011-05-25 23:08:30 +03007393enum vmcs_field_type {
7394 VMCS_FIELD_TYPE_U16 = 0,
7395 VMCS_FIELD_TYPE_U64 = 1,
7396 VMCS_FIELD_TYPE_U32 = 2,
7397 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7398};
7399
7400static inline int vmcs_field_type(unsigned long field)
7401{
7402 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7403 return VMCS_FIELD_TYPE_U32;
7404 return (field >> 13) & 0x3 ;
7405}
7406
7407static inline int vmcs_field_readonly(unsigned long field)
7408{
7409 return (((field >> 10) & 0x3) == 1);
7410}
7411
7412/*
7413 * Read a vmcs12 field. Since these can have varying lengths and we return
7414 * one type, we chose the biggest type (u64) and zero-extend the return value
7415 * to that size. Note that the caller, handle_vmread, might need to use only
7416 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7417 * 64-bit fields are to be returned).
7418 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007419static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7420 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007421{
7422 short offset = vmcs_field_to_offset(field);
7423 char *p;
7424
7425 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007426 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007427
7428 p = ((char *)(get_vmcs12(vcpu))) + offset;
7429
7430 switch (vmcs_field_type(field)) {
7431 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7432 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007433 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007434 case VMCS_FIELD_TYPE_U16:
7435 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007436 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007437 case VMCS_FIELD_TYPE_U32:
7438 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007439 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007440 case VMCS_FIELD_TYPE_U64:
7441 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007442 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007443 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007444 WARN_ON(1);
7445 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007446 }
7447}
7448
Abel Gordon20b97fe2013-04-18 14:36:25 +03007449
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007450static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7451 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007452 short offset = vmcs_field_to_offset(field);
7453 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7454 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007455 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007456
7457 switch (vmcs_field_type(field)) {
7458 case VMCS_FIELD_TYPE_U16:
7459 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007460 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007461 case VMCS_FIELD_TYPE_U32:
7462 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007463 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007464 case VMCS_FIELD_TYPE_U64:
7465 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007466 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007467 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7468 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007469 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007470 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007471 WARN_ON(1);
7472 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007473 }
7474
7475}
7476
Abel Gordon16f5b902013-04-18 14:38:25 +03007477static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7478{
7479 int i;
7480 unsigned long field;
7481 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007482 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007483 const unsigned long *fields = shadow_read_write_fields;
7484 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007485
Jan Kiszka282da872014-10-08 18:05:39 +02007486 preempt_disable();
7487
Abel Gordon16f5b902013-04-18 14:38:25 +03007488 vmcs_load(shadow_vmcs);
7489
7490 for (i = 0; i < num_fields; i++) {
7491 field = fields[i];
7492 switch (vmcs_field_type(field)) {
7493 case VMCS_FIELD_TYPE_U16:
7494 field_value = vmcs_read16(field);
7495 break;
7496 case VMCS_FIELD_TYPE_U32:
7497 field_value = vmcs_read32(field);
7498 break;
7499 case VMCS_FIELD_TYPE_U64:
7500 field_value = vmcs_read64(field);
7501 break;
7502 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7503 field_value = vmcs_readl(field);
7504 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007505 default:
7506 WARN_ON(1);
7507 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007508 }
7509 vmcs12_write_any(&vmx->vcpu, field, field_value);
7510 }
7511
7512 vmcs_clear(shadow_vmcs);
7513 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007514
7515 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007516}
7517
Abel Gordonc3114422013-04-18 14:38:55 +03007518static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7519{
Mathias Krausec2bae892013-06-26 20:36:21 +02007520 const unsigned long *fields[] = {
7521 shadow_read_write_fields,
7522 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007523 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007524 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007525 max_shadow_read_write_fields,
7526 max_shadow_read_only_fields
7527 };
7528 int i, q;
7529 unsigned long field;
7530 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007531 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007532
7533 vmcs_load(shadow_vmcs);
7534
Mathias Krausec2bae892013-06-26 20:36:21 +02007535 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007536 for (i = 0; i < max_fields[q]; i++) {
7537 field = fields[q][i];
7538 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7539
7540 switch (vmcs_field_type(field)) {
7541 case VMCS_FIELD_TYPE_U16:
7542 vmcs_write16(field, (u16)field_value);
7543 break;
7544 case VMCS_FIELD_TYPE_U32:
7545 vmcs_write32(field, (u32)field_value);
7546 break;
7547 case VMCS_FIELD_TYPE_U64:
7548 vmcs_write64(field, (u64)field_value);
7549 break;
7550 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7551 vmcs_writel(field, (long)field_value);
7552 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007553 default:
7554 WARN_ON(1);
7555 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007556 }
7557 }
7558 }
7559
7560 vmcs_clear(shadow_vmcs);
7561 vmcs_load(vmx->loaded_vmcs->vmcs);
7562}
7563
Nadav Har'El49f705c2011-05-25 23:08:30 +03007564/*
7565 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7566 * used before) all generate the same failure when it is missing.
7567 */
7568static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7569{
7570 struct vcpu_vmx *vmx = to_vmx(vcpu);
7571 if (vmx->nested.current_vmptr == -1ull) {
7572 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007573 return 0;
7574 }
7575 return 1;
7576}
7577
7578static int handle_vmread(struct kvm_vcpu *vcpu)
7579{
7580 unsigned long field;
7581 u64 field_value;
7582 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7583 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7584 gva_t gva = 0;
7585
Kyle Hueyeb277562016-11-29 12:40:39 -08007586 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007587 return 1;
7588
Kyle Huey6affcbe2016-11-29 12:40:40 -08007589 if (!nested_vmx_check_vmcs12(vcpu))
7590 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007591
Nadav Har'El49f705c2011-05-25 23:08:30 +03007592 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007593 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007594 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007595 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007596 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007597 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007598 }
7599 /*
7600 * Now copy part of this value to register or memory, as requested.
7601 * Note that the number of bits actually copied is 32 or 64 depending
7602 * on the guest's mode (32 or 64 bit), not on the given field's length.
7603 */
7604 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007605 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007606 field_value);
7607 } else {
7608 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007609 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007610 return 1;
7611 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7612 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7613 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7614 }
7615
7616 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007617 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007618}
7619
7620
7621static int handle_vmwrite(struct kvm_vcpu *vcpu)
7622{
7623 unsigned long field;
7624 gva_t gva;
7625 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7626 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007627 /* The value to write might be 32 or 64 bits, depending on L1's long
7628 * mode, and eventually we need to write that into a field of several
7629 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007630 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007631 * bits into the vmcs12 field.
7632 */
7633 u64 field_value = 0;
7634 struct x86_exception e;
7635
Kyle Hueyeb277562016-11-29 12:40:39 -08007636 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007637 return 1;
7638
Kyle Huey6affcbe2016-11-29 12:40:40 -08007639 if (!nested_vmx_check_vmcs12(vcpu))
7640 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007641
Nadav Har'El49f705c2011-05-25 23:08:30 +03007642 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007643 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007644 (((vmx_instruction_info) >> 3) & 0xf));
7645 else {
7646 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007647 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007648 return 1;
7649 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007650 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007651 kvm_inject_page_fault(vcpu, &e);
7652 return 1;
7653 }
7654 }
7655
7656
Nadav Amit27e6fb52014-06-18 17:19:26 +03007657 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007658 if (vmcs_field_readonly(field)) {
7659 nested_vmx_failValid(vcpu,
7660 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007661 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007662 }
7663
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007664 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007665 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007666 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007667 }
7668
7669 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007670 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007671}
7672
Nadav Har'El63846662011-05-25 23:07:29 +03007673/* Emulate the VMPTRLD instruction */
7674static int handle_vmptrld(struct kvm_vcpu *vcpu)
7675{
7676 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007677 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007678
7679 if (!nested_vmx_check_permission(vcpu))
7680 return 1;
7681
Bandan Das4291b582014-05-06 02:19:18 -04007682 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007683 return 1;
7684
Nadav Har'El63846662011-05-25 23:07:29 +03007685 if (vmx->nested.current_vmptr != vmptr) {
7686 struct vmcs12 *new_vmcs12;
7687 struct page *page;
7688 page = nested_get_page(vcpu, vmptr);
7689 if (page == NULL) {
7690 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007691 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007692 }
7693 new_vmcs12 = kmap(page);
7694 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7695 kunmap(page);
7696 nested_release_page_clean(page);
7697 nested_vmx_failValid(vcpu,
7698 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007699 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007700 }
Nadav Har'El63846662011-05-25 23:07:29 +03007701
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007702 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007703 vmx->nested.current_vmptr = vmptr;
7704 vmx->nested.current_vmcs12 = new_vmcs12;
7705 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007706 /*
7707 * Load VMCS12 from guest memory since it is not already
7708 * cached.
7709 */
7710 memcpy(vmx->nested.cached_vmcs12,
7711 vmx->nested.current_vmcs12, VMCS12_SIZE);
7712
Abel Gordon012f83c2013-04-18 14:39:25 +03007713 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007714 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7715 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007716 vmcs_write64(VMCS_LINK_POINTER,
Jim Mattson355f4fb2016-10-28 08:29:39 -07007717 __pa(vmx->vmcs01.shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007718 vmx->nested.sync_shadow_vmcs = true;
7719 }
Nadav Har'El63846662011-05-25 23:07:29 +03007720 }
7721
7722 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007723 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007724}
7725
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007726/* Emulate the VMPTRST instruction */
7727static int handle_vmptrst(struct kvm_vcpu *vcpu)
7728{
7729 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7730 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7731 gva_t vmcs_gva;
7732 struct x86_exception e;
7733
7734 if (!nested_vmx_check_permission(vcpu))
7735 return 1;
7736
7737 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007738 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007739 return 1;
7740 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7741 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7742 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7743 sizeof(u64), &e)) {
7744 kvm_inject_page_fault(vcpu, &e);
7745 return 1;
7746 }
7747 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007748 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007749}
7750
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007751/* Emulate the INVEPT instruction */
7752static int handle_invept(struct kvm_vcpu *vcpu)
7753{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007754 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007755 u32 vmx_instruction_info, types;
7756 unsigned long type;
7757 gva_t gva;
7758 struct x86_exception e;
7759 struct {
7760 u64 eptp, gpa;
7761 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007762
Wincy Vanb9c237b2015-02-03 23:56:30 +08007763 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7764 SECONDARY_EXEC_ENABLE_EPT) ||
7765 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007766 kvm_queue_exception(vcpu, UD_VECTOR);
7767 return 1;
7768 }
7769
7770 if (!nested_vmx_check_permission(vcpu))
7771 return 1;
7772
7773 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7774 kvm_queue_exception(vcpu, UD_VECTOR);
7775 return 1;
7776 }
7777
7778 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007779 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007780
Wincy Vanb9c237b2015-02-03 23:56:30 +08007781 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007782
Jim Mattson85c856b2016-10-26 08:38:38 -07007783 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007784 nested_vmx_failValid(vcpu,
7785 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007786 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007787 }
7788
7789 /* According to the Intel VMX instruction reference, the memory
7790 * operand is read even if it isn't needed (e.g., for type==global)
7791 */
7792 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007793 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007794 return 1;
7795 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7796 sizeof(operand), &e)) {
7797 kvm_inject_page_fault(vcpu, &e);
7798 return 1;
7799 }
7800
7801 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007802 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007803 /*
7804 * TODO: track mappings and invalidate
7805 * single context requests appropriately
7806 */
7807 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007808 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007809 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007810 nested_vmx_succeed(vcpu);
7811 break;
7812 default:
7813 BUG_ON(1);
7814 break;
7815 }
7816
Kyle Huey6affcbe2016-11-29 12:40:40 -08007817 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007818}
7819
Petr Matouseka642fc32014-09-23 20:22:30 +02007820static int handle_invvpid(struct kvm_vcpu *vcpu)
7821{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007822 struct vcpu_vmx *vmx = to_vmx(vcpu);
7823 u32 vmx_instruction_info;
7824 unsigned long type, types;
7825 gva_t gva;
7826 struct x86_exception e;
7827 int vpid;
7828
7829 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7830 SECONDARY_EXEC_ENABLE_VPID) ||
7831 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7832 kvm_queue_exception(vcpu, UD_VECTOR);
7833 return 1;
7834 }
7835
7836 if (!nested_vmx_check_permission(vcpu))
7837 return 1;
7838
7839 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7840 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7841
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007842 types = (vmx->nested.nested_vmx_vpid_caps &
7843 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007844
Jim Mattson85c856b2016-10-26 08:38:38 -07007845 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007846 nested_vmx_failValid(vcpu,
7847 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007848 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007849 }
7850
7851 /* according to the intel vmx instruction reference, the memory
7852 * operand is read even if it isn't needed (e.g., for type==global)
7853 */
7854 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7855 vmx_instruction_info, false, &gva))
7856 return 1;
7857 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7858 sizeof(u32), &e)) {
7859 kvm_inject_page_fault(vcpu, &e);
7860 return 1;
7861 }
7862
7863 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007864 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007865 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007866 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
7867 if (!vpid) {
7868 nested_vmx_failValid(vcpu,
7869 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007870 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007871 }
7872 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007873 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007874 break;
7875 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007876 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007877 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007878 }
7879
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007880 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7881 nested_vmx_succeed(vcpu);
7882
Kyle Huey6affcbe2016-11-29 12:40:40 -08007883 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007884}
7885
Kai Huang843e4332015-01-28 10:54:28 +08007886static int handle_pml_full(struct kvm_vcpu *vcpu)
7887{
7888 unsigned long exit_qualification;
7889
7890 trace_kvm_pml_full(vcpu->vcpu_id);
7891
7892 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7893
7894 /*
7895 * PML buffer FULL happened while executing iret from NMI,
7896 * "blocked by NMI" bit has to be set before next VM entry.
7897 */
7898 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7899 cpu_has_virtual_nmis() &&
7900 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7901 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7902 GUEST_INTR_STATE_NMI);
7903
7904 /*
7905 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7906 * here.., and there's no userspace involvement needed for PML.
7907 */
7908 return 1;
7909}
7910
Yunhong Jiang64672c92016-06-13 14:19:59 -07007911static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7912{
7913 kvm_lapic_expired_hv_timer(vcpu);
7914 return 1;
7915}
7916
Nadav Har'El0140cae2011-05-25 23:06:28 +03007917/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007918 * The exit handlers return 1 if the exit was handled fully and guest execution
7919 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7920 * to be done to userspace and return 0.
7921 */
Mathias Krause772e0312012-08-30 01:30:19 +02007922static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007923 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7924 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007925 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007926 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007927 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007928 [EXIT_REASON_CR_ACCESS] = handle_cr,
7929 [EXIT_REASON_DR_ACCESS] = handle_dr,
7930 [EXIT_REASON_CPUID] = handle_cpuid,
7931 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7932 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7933 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7934 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007935 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007936 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007937 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007938 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007939 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007940 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007941 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007942 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007943 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007944 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007945 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007946 [EXIT_REASON_VMOFF] = handle_vmoff,
7947 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007948 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7949 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007950 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007951 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007952 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007953 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007954 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007955 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007956 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7957 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007958 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007959 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007960 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007961 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007962 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007963 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007964 [EXIT_REASON_XSAVES] = handle_xsaves,
7965 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007966 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007967 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007968};
7969
7970static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007971 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007972
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007973static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7974 struct vmcs12 *vmcs12)
7975{
7976 unsigned long exit_qualification;
7977 gpa_t bitmap, last_bitmap;
7978 unsigned int port;
7979 int size;
7980 u8 b;
7981
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007982 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007983 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007984
7985 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7986
7987 port = exit_qualification >> 16;
7988 size = (exit_qualification & 7) + 1;
7989
7990 last_bitmap = (gpa_t)-1;
7991 b = -1;
7992
7993 while (size > 0) {
7994 if (port < 0x8000)
7995 bitmap = vmcs12->io_bitmap_a;
7996 else if (port < 0x10000)
7997 bitmap = vmcs12->io_bitmap_b;
7998 else
Joe Perches1d804d02015-03-30 16:46:09 -07007999 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008000 bitmap += (port & 0x7fff) / 8;
8001
8002 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008003 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008004 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008005 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07008006 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008007
8008 port++;
8009 size--;
8010 last_bitmap = bitmap;
8011 }
8012
Joe Perches1d804d02015-03-30 16:46:09 -07008013 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008014}
8015
Nadav Har'El644d7112011-05-25 23:12:35 +03008016/*
8017 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
8018 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
8019 * disinterest in the current event (read or write a specific MSR) by using an
8020 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
8021 */
8022static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
8023 struct vmcs12 *vmcs12, u32 exit_reason)
8024{
8025 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
8026 gpa_t bitmap;
8027
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01008028 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07008029 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008030
8031 /*
8032 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
8033 * for the four combinations of read/write and low/high MSR numbers.
8034 * First we need to figure out which of the four to use:
8035 */
8036 bitmap = vmcs12->msr_bitmap;
8037 if (exit_reason == EXIT_REASON_MSR_WRITE)
8038 bitmap += 2048;
8039 if (msr_index >= 0xc0000000) {
8040 msr_index -= 0xc0000000;
8041 bitmap += 1024;
8042 }
8043
8044 /* Then read the msr_index'th bit from this bitmap: */
8045 if (msr_index < 1024*8) {
8046 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008047 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07008048 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008049 return 1 & (b >> (msr_index & 7));
8050 } else
Joe Perches1d804d02015-03-30 16:46:09 -07008051 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03008052}
8053
8054/*
8055 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
8056 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
8057 * intercept (via guest_host_mask etc.) the current event.
8058 */
8059static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
8060 struct vmcs12 *vmcs12)
8061{
8062 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8063 int cr = exit_qualification & 15;
8064 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03008065 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03008066
8067 switch ((exit_qualification >> 4) & 3) {
8068 case 0: /* mov to cr */
8069 switch (cr) {
8070 case 0:
8071 if (vmcs12->cr0_guest_host_mask &
8072 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008073 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008074 break;
8075 case 3:
8076 if ((vmcs12->cr3_target_count >= 1 &&
8077 vmcs12->cr3_target_value0 == val) ||
8078 (vmcs12->cr3_target_count >= 2 &&
8079 vmcs12->cr3_target_value1 == val) ||
8080 (vmcs12->cr3_target_count >= 3 &&
8081 vmcs12->cr3_target_value2 == val) ||
8082 (vmcs12->cr3_target_count >= 4 &&
8083 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07008084 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008085 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008086 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008087 break;
8088 case 4:
8089 if (vmcs12->cr4_guest_host_mask &
8090 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07008091 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008092 break;
8093 case 8:
8094 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07008095 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008096 break;
8097 }
8098 break;
8099 case 2: /* clts */
8100 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
8101 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008102 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008103 break;
8104 case 1: /* mov from cr */
8105 switch (cr) {
8106 case 3:
8107 if (vmcs12->cpu_based_vm_exec_control &
8108 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008109 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008110 break;
8111 case 8:
8112 if (vmcs12->cpu_based_vm_exec_control &
8113 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07008114 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008115 break;
8116 }
8117 break;
8118 case 3: /* lmsw */
8119 /*
8120 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
8121 * cr0. Other attempted changes are ignored, with no exit.
8122 */
8123 if (vmcs12->cr0_guest_host_mask & 0xe &
8124 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07008125 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008126 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
8127 !(vmcs12->cr0_read_shadow & 0x1) &&
8128 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008129 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008130 break;
8131 }
Joe Perches1d804d02015-03-30 16:46:09 -07008132 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008133}
8134
8135/*
8136 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8137 * should handle it ourselves in L0 (and then continue L2). Only call this
8138 * when in is_guest_mode (L2).
8139 */
8140static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
8141{
Nadav Har'El644d7112011-05-25 23:12:35 +03008142 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8143 struct vcpu_vmx *vmx = to_vmx(vcpu);
8144 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01008145 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03008146
Jan Kiszka542060e2014-01-04 18:47:21 +01008147 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8148 vmcs_readl(EXIT_QUALIFICATION),
8149 vmx->idt_vectoring_info,
8150 intr_info,
8151 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8152 KVM_ISA_VMX);
8153
Nadav Har'El644d7112011-05-25 23:12:35 +03008154 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07008155 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008156
8157 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008158 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8159 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07008160 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008161 }
8162
8163 switch (exit_reason) {
8164 case EXIT_REASON_EXCEPTION_NMI:
8165 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008166 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008167 else if (is_page_fault(intr_info))
8168 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008169 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008170 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008171 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008172 else if (is_debug(intr_info) &&
8173 vcpu->guest_debug &
8174 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8175 return false;
8176 else if (is_breakpoint(intr_info) &&
8177 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8178 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008179 return vmcs12->exception_bitmap &
8180 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8181 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008182 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008183 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008184 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008185 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008186 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008187 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008188 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008189 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008190 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008191 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03008192 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07008193 return false;
8194 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008195 case EXIT_REASON_HLT:
8196 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8197 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008198 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008199 case EXIT_REASON_INVLPG:
8200 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8201 case EXIT_REASON_RDPMC:
8202 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008203 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008204 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8205 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8206 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8207 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8208 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8209 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008210 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008211 /*
8212 * VMX instructions trap unconditionally. This allows L1 to
8213 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8214 */
Joe Perches1d804d02015-03-30 16:46:09 -07008215 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008216 case EXIT_REASON_CR_ACCESS:
8217 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8218 case EXIT_REASON_DR_ACCESS:
8219 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8220 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008221 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008222 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8223 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008224 case EXIT_REASON_MSR_READ:
8225 case EXIT_REASON_MSR_WRITE:
8226 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8227 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008228 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008229 case EXIT_REASON_MWAIT_INSTRUCTION:
8230 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008231 case EXIT_REASON_MONITOR_TRAP_FLAG:
8232 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008233 case EXIT_REASON_MONITOR_INSTRUCTION:
8234 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8235 case EXIT_REASON_PAUSE_INSTRUCTION:
8236 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8237 nested_cpu_has2(vmcs12,
8238 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8239 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008240 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008241 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008242 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008243 case EXIT_REASON_APIC_ACCESS:
8244 return nested_cpu_has2(vmcs12,
8245 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008246 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008247 case EXIT_REASON_EOI_INDUCED:
8248 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008249 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008250 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008251 /*
8252 * L0 always deals with the EPT violation. If nested EPT is
8253 * used, and the nested mmu code discovers that the address is
8254 * missing in the guest EPT table (EPT12), the EPT violation
8255 * will be injected with nested_ept_inject_page_fault()
8256 */
Joe Perches1d804d02015-03-30 16:46:09 -07008257 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008258 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008259 /*
8260 * L2 never uses directly L1's EPT, but rather L0's own EPT
8261 * table (shadow on EPT) or a merged EPT table that L0 built
8262 * (EPT on EPT). So any problems with the structure of the
8263 * table is L0's fault.
8264 */
Joe Perches1d804d02015-03-30 16:46:09 -07008265 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008266 case EXIT_REASON_WBINVD:
8267 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8268 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008269 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008270 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8271 /*
8272 * This should never happen, since it is not possible to
8273 * set XSS to a non-zero value---neither in L1 nor in L2.
8274 * If if it were, XSS would have to be checked against
8275 * the XSS exit bitmap in vmcs12.
8276 */
8277 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008278 case EXIT_REASON_PREEMPTION_TIMER:
8279 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008280 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008281 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008282 }
8283}
8284
Avi Kivity586f9602010-11-18 13:09:54 +02008285static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8286{
8287 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8288 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8289}
8290
Kai Huanga3eaa862015-11-04 13:46:05 +08008291static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008292{
Kai Huanga3eaa862015-11-04 13:46:05 +08008293 if (vmx->pml_pg) {
8294 __free_page(vmx->pml_pg);
8295 vmx->pml_pg = NULL;
8296 }
Kai Huang843e4332015-01-28 10:54:28 +08008297}
8298
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008299static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008300{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008301 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008302 u64 *pml_buf;
8303 u16 pml_idx;
8304
8305 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8306
8307 /* Do nothing if PML buffer is empty */
8308 if (pml_idx == (PML_ENTITY_NUM - 1))
8309 return;
8310
8311 /* PML index always points to next available PML buffer entity */
8312 if (pml_idx >= PML_ENTITY_NUM)
8313 pml_idx = 0;
8314 else
8315 pml_idx++;
8316
8317 pml_buf = page_address(vmx->pml_pg);
8318 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8319 u64 gpa;
8320
8321 gpa = pml_buf[pml_idx];
8322 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008323 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008324 }
8325
8326 /* reset PML index */
8327 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8328}
8329
8330/*
8331 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8332 * Called before reporting dirty_bitmap to userspace.
8333 */
8334static void kvm_flush_pml_buffers(struct kvm *kvm)
8335{
8336 int i;
8337 struct kvm_vcpu *vcpu;
8338 /*
8339 * We only need to kick vcpu out of guest mode here, as PML buffer
8340 * is flushed at beginning of all VMEXITs, and it's obvious that only
8341 * vcpus running in guest are possible to have unflushed GPAs in PML
8342 * buffer.
8343 */
8344 kvm_for_each_vcpu(i, vcpu, kvm)
8345 kvm_vcpu_kick(vcpu);
8346}
8347
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008348static void vmx_dump_sel(char *name, uint32_t sel)
8349{
8350 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
8351 name, vmcs_read32(sel),
8352 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8353 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8354 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8355}
8356
8357static void vmx_dump_dtsel(char *name, uint32_t limit)
8358{
8359 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8360 name, vmcs_read32(limit),
8361 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8362}
8363
8364static void dump_vmcs(void)
8365{
8366 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8367 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8368 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8369 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8370 u32 secondary_exec_control = 0;
8371 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008372 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008373 int i, n;
8374
8375 if (cpu_has_secondary_exec_ctrls())
8376 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8377
8378 pr_err("*** Guest State ***\n");
8379 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8380 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8381 vmcs_readl(CR0_GUEST_HOST_MASK));
8382 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8383 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8384 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8385 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8386 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8387 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008388 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8389 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8390 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8391 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008392 }
8393 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8394 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8395 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8396 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8397 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8398 vmcs_readl(GUEST_SYSENTER_ESP),
8399 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8400 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8401 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8402 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8403 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8404 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8405 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8406 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8407 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8408 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8409 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8410 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8411 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008412 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8413 efer, vmcs_read64(GUEST_IA32_PAT));
8414 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8415 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008416 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8417 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008418 pr_err("PerfGlobCtl = 0x%016llx\n",
8419 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008420 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008421 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008422 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8423 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8424 vmcs_read32(GUEST_ACTIVITY_STATE));
8425 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8426 pr_err("InterruptStatus = %04x\n",
8427 vmcs_read16(GUEST_INTR_STATUS));
8428
8429 pr_err("*** Host State ***\n");
8430 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8431 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8432 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8433 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8434 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8435 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8436 vmcs_read16(HOST_TR_SELECTOR));
8437 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8438 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8439 vmcs_readl(HOST_TR_BASE));
8440 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8441 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8442 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8443 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8444 vmcs_readl(HOST_CR4));
8445 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8446 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8447 vmcs_read32(HOST_IA32_SYSENTER_CS),
8448 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8449 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008450 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8451 vmcs_read64(HOST_IA32_EFER),
8452 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008453 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008454 pr_err("PerfGlobCtl = 0x%016llx\n",
8455 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008456
8457 pr_err("*** Control State ***\n");
8458 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8459 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8460 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8461 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8462 vmcs_read32(EXCEPTION_BITMAP),
8463 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8464 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8465 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8466 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8467 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8468 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8469 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8470 vmcs_read32(VM_EXIT_INTR_INFO),
8471 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8472 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8473 pr_err(" reason=%08x qualification=%016lx\n",
8474 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8475 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8476 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8477 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008478 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008479 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008480 pr_err("TSC Multiplier = 0x%016llx\n",
8481 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008482 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8483 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8484 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8485 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8486 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008487 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008488 n = vmcs_read32(CR3_TARGET_COUNT);
8489 for (i = 0; i + 1 < n; i += 4)
8490 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8491 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8492 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8493 if (i < n)
8494 pr_err("CR3 target%u=%016lx\n",
8495 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8496 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8497 pr_err("PLE Gap=%08x Window=%08x\n",
8498 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8499 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8500 pr_err("Virtual processor ID = 0x%04x\n",
8501 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8502}
8503
Avi Kivity6aa8b732006-12-10 02:21:36 -08008504/*
8505 * The guest has exited. See if we can fix it or if we need userspace
8506 * assistance.
8507 */
Avi Kivity851ba692009-08-24 11:10:17 +03008508static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008509{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008510 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008511 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008512 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008513
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008514 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8515
Kai Huang843e4332015-01-28 10:54:28 +08008516 /*
8517 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8518 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8519 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8520 * mode as if vcpus is in root mode, the PML buffer must has been
8521 * flushed already.
8522 */
8523 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008524 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008525
Mohammed Gamal80ced182009-09-01 12:48:18 +02008526 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008527 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008528 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008529
Nadav Har'El644d7112011-05-25 23:12:35 +03008530 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008531 nested_vmx_vmexit(vcpu, exit_reason,
8532 vmcs_read32(VM_EXIT_INTR_INFO),
8533 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008534 return 1;
8535 }
8536
Mohammed Gamal51207022010-05-31 22:40:54 +03008537 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008538 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008539 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8540 vcpu->run->fail_entry.hardware_entry_failure_reason
8541 = exit_reason;
8542 return 0;
8543 }
8544
Avi Kivity29bd8a72007-09-10 17:27:03 +03008545 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008546 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8547 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008548 = vmcs_read32(VM_INSTRUCTION_ERROR);
8549 return 0;
8550 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008551
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008552 /*
8553 * Note:
8554 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8555 * delivery event since it indicates guest is accessing MMIO.
8556 * The vm-exit can be triggered again after return to guest that
8557 * will cause infinite loop.
8558 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008559 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008560 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008561 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008562 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008563 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8564 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8565 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8566 vcpu->run->internal.ndata = 2;
8567 vcpu->run->internal.data[0] = vectoring_info;
8568 vcpu->run->internal.data[1] = exit_reason;
8569 return 0;
8570 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008571
Nadav Har'El644d7112011-05-25 23:12:35 +03008572 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8573 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008574 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008575 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008576 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008577 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008578 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008579 /*
8580 * This CPU don't support us in finding the end of an
8581 * NMI-blocked window if the guest runs with IRQs
8582 * disabled. So we pull the trigger after 1 s of
8583 * futile waiting, but inform the user about this.
8584 */
8585 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8586 "state on VCPU %d after 1 s timeout\n",
8587 __func__, vcpu->vcpu_id);
8588 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008589 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008590 }
8591
Avi Kivity6aa8b732006-12-10 02:21:36 -08008592 if (exit_reason < kvm_vmx_max_exit_handlers
8593 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008594 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008595 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008596 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8597 kvm_queue_exception(vcpu, UD_VECTOR);
8598 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008599 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008600}
8601
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008602static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008603{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008604 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8605
8606 if (is_guest_mode(vcpu) &&
8607 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8608 return;
8609
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008610 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008611 vmcs_write32(TPR_THRESHOLD, 0);
8612 return;
8613 }
8614
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008615 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008616}
8617
Yang Zhang8d146952013-01-25 10:18:50 +08008618static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8619{
8620 u32 sec_exec_control;
8621
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008622 /* Postpone execution until vmcs01 is the current VMCS. */
8623 if (is_guest_mode(vcpu)) {
8624 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8625 return;
8626 }
8627
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008628 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008629 return;
8630
Paolo Bonzini35754c92015-07-29 12:05:37 +02008631 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008632 return;
8633
8634 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8635
8636 if (set) {
8637 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8638 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8639 } else {
8640 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8641 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8642 }
8643 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8644
8645 vmx_set_msr_bitmap(vcpu);
8646}
8647
Tang Chen38b99172014-09-24 15:57:54 +08008648static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8649{
8650 struct vcpu_vmx *vmx = to_vmx(vcpu);
8651
8652 /*
8653 * Currently we do not handle the nested case where L2 has an
8654 * APIC access page of its own; that page is still pinned.
8655 * Hence, we skip the case where the VCPU is in guest mode _and_
8656 * L1 prepared an APIC access page for L2.
8657 *
8658 * For the case where L1 and L2 share the same APIC access page
8659 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8660 * in the vmcs12), this function will only update either the vmcs01
8661 * or the vmcs02. If the former, the vmcs02 will be updated by
8662 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8663 * the next L2->L1 exit.
8664 */
8665 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008666 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Tang Chen38b99172014-09-24 15:57:54 +08008667 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8668 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8669}
8670
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008671static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008672{
8673 u16 status;
8674 u8 old;
8675
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008676 if (max_isr == -1)
8677 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008678
8679 status = vmcs_read16(GUEST_INTR_STATUS);
8680 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008681 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008682 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008683 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008684 vmcs_write16(GUEST_INTR_STATUS, status);
8685 }
8686}
8687
8688static void vmx_set_rvi(int vector)
8689{
8690 u16 status;
8691 u8 old;
8692
Wei Wang4114c272014-11-05 10:53:43 +08008693 if (vector == -1)
8694 vector = 0;
8695
Yang Zhangc7c9c562013-01-25 10:18:51 +08008696 status = vmcs_read16(GUEST_INTR_STATUS);
8697 old = (u8)status & 0xff;
8698 if ((u8)vector != old) {
8699 status &= ~0xff;
8700 status |= (u8)vector;
8701 vmcs_write16(GUEST_INTR_STATUS, status);
8702 }
8703}
8704
8705static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8706{
Wanpeng Li963fee12014-07-17 19:03:00 +08008707 if (!is_guest_mode(vcpu)) {
8708 vmx_set_rvi(max_irr);
8709 return;
8710 }
8711
Wei Wang4114c272014-11-05 10:53:43 +08008712 if (max_irr == -1)
8713 return;
8714
Wanpeng Li963fee12014-07-17 19:03:00 +08008715 /*
Wei Wang4114c272014-11-05 10:53:43 +08008716 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8717 * handles it.
8718 */
8719 if (nested_exit_on_intr(vcpu))
8720 return;
8721
8722 /*
8723 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008724 * is run without virtual interrupt delivery.
8725 */
8726 if (!kvm_event_needs_reinjection(vcpu) &&
8727 vmx_interrupt_allowed(vcpu)) {
8728 kvm_queue_interrupt(vcpu, max_irr, false);
8729 vmx_inject_irq(vcpu);
8730 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008731}
8732
Andrey Smetanin63086302015-11-10 15:36:32 +03008733static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008734{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008735 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008736 return;
8737
Yang Zhangc7c9c562013-01-25 10:18:51 +08008738 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8739 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8740 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8741 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8742}
8743
Avi Kivity51aa01d2010-07-20 14:31:20 +03008744static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008745{
Avi Kivity00eba012011-03-07 17:24:54 +02008746 u32 exit_intr_info;
8747
8748 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8749 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8750 return;
8751
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008752 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008753 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008754
8755 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008756 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008757 kvm_machine_check();
8758
Gleb Natapov20f65982009-05-11 13:35:55 +03008759 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008760 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008761 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8762 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008763 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008764 kvm_after_handle_nmi(&vmx->vcpu);
8765 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008766}
Gleb Natapov20f65982009-05-11 13:35:55 +03008767
Yang Zhanga547c6d2013-04-11 19:25:10 +08008768static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8769{
8770 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008771 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008772
Yang Zhanga547c6d2013-04-11 19:25:10 +08008773 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8774 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8775 unsigned int vector;
8776 unsigned long entry;
8777 gate_desc *desc;
8778 struct vcpu_vmx *vmx = to_vmx(vcpu);
8779#ifdef CONFIG_X86_64
8780 unsigned long tmp;
8781#endif
8782
8783 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8784 desc = (gate_desc *)vmx->host_idt_base + vector;
8785 entry = gate_offset(*desc);
8786 asm volatile(
8787#ifdef CONFIG_X86_64
8788 "mov %%" _ASM_SP ", %[sp]\n\t"
8789 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8790 "push $%c[ss]\n\t"
8791 "push %[sp]\n\t"
8792#endif
8793 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008794 __ASM_SIZE(push) " $%c[cs]\n\t"
8795 "call *%[entry]\n\t"
8796 :
8797#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008798 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008799#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008800 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008801 :
8802 [entry]"r"(entry),
8803 [ss]"i"(__KERNEL_DS),
8804 [cs]"i"(__KERNEL_CS)
8805 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008806 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008807}
8808
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008809static bool vmx_has_high_real_mode_segbase(void)
8810{
8811 return enable_unrestricted_guest || emulate_invalid_guest_state;
8812}
8813
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008814static bool vmx_mpx_supported(void)
8815{
8816 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8817 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8818}
8819
Wanpeng Li55412b22014-12-02 19:21:30 +08008820static bool vmx_xsaves_supported(void)
8821{
8822 return vmcs_config.cpu_based_2nd_exec_ctrl &
8823 SECONDARY_EXEC_XSAVES;
8824}
8825
Avi Kivity51aa01d2010-07-20 14:31:20 +03008826static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8827{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008828 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008829 bool unblock_nmi;
8830 u8 vector;
8831 bool idtv_info_valid;
8832
8833 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008834
Avi Kivitycf393f72008-07-01 16:20:21 +03008835 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008836 if (vmx->nmi_known_unmasked)
8837 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008838 /*
8839 * Can't use vmx->exit_intr_info since we're not sure what
8840 * the exit reason is.
8841 */
8842 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008843 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8844 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8845 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008846 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008847 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8848 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008849 * SDM 3: 23.2.2 (September 2008)
8850 * Bit 12 is undefined in any of the following cases:
8851 * If the VM exit sets the valid bit in the IDT-vectoring
8852 * information field.
8853 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008854 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008855 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8856 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008857 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8858 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008859 else
8860 vmx->nmi_known_unmasked =
8861 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8862 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008863 } else if (unlikely(vmx->soft_vnmi_blocked))
8864 vmx->vnmi_blocked_time +=
8865 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008866}
8867
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008868static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008869 u32 idt_vectoring_info,
8870 int instr_len_field,
8871 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008872{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008873 u8 vector;
8874 int type;
8875 bool idtv_info_valid;
8876
8877 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008878
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008879 vcpu->arch.nmi_injected = false;
8880 kvm_clear_exception_queue(vcpu);
8881 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008882
8883 if (!idtv_info_valid)
8884 return;
8885
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008886 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008887
Avi Kivity668f6122008-07-02 09:28:55 +03008888 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8889 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008890
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008891 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008892 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008893 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008894 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008895 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008896 * Clear bit "block by NMI" before VM entry if a NMI
8897 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008898 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008899 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008900 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008901 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008902 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008903 /* fall through */
8904 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008905 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008906 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008907 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008908 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008909 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008910 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008911 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008912 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008913 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008914 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008915 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008916 break;
8917 default:
8918 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008919 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008920}
8921
Avi Kivity83422e12010-07-20 14:43:23 +03008922static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8923{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008924 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008925 VM_EXIT_INSTRUCTION_LEN,
8926 IDT_VECTORING_ERROR_CODE);
8927}
8928
Avi Kivityb463a6f2010-07-20 15:06:17 +03008929static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8930{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008931 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008932 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8933 VM_ENTRY_INSTRUCTION_LEN,
8934 VM_ENTRY_EXCEPTION_ERROR_CODE);
8935
8936 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8937}
8938
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008939static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8940{
8941 int i, nr_msrs;
8942 struct perf_guest_switch_msr *msrs;
8943
8944 msrs = perf_guest_get_msrs(&nr_msrs);
8945
8946 if (!msrs)
8947 return;
8948
8949 for (i = 0; i < nr_msrs; i++)
8950 if (msrs[i].host == msrs[i].guest)
8951 clear_atomic_switch_msr(vmx, msrs[i].msr);
8952 else
8953 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8954 msrs[i].host);
8955}
8956
Jiang Biao33365e72016-11-03 15:03:37 +08008957static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07008958{
8959 struct vcpu_vmx *vmx = to_vmx(vcpu);
8960 u64 tscl;
8961 u32 delta_tsc;
8962
8963 if (vmx->hv_deadline_tsc == -1)
8964 return;
8965
8966 tscl = rdtsc();
8967 if (vmx->hv_deadline_tsc > tscl)
8968 /* sure to be 32 bit only because checked on set_hv_timer */
8969 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8970 cpu_preemption_timer_multi);
8971 else
8972 delta_tsc = 0;
8973
8974 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8975}
8976
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008977static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008978{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008979 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008980 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008981
8982 /* Record the guest's net vcpu time for enforced NMI injections. */
8983 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8984 vmx->entry_time = ktime_get();
8985
8986 /* Don't enter VMX if guest state is invalid, let the exit handler
8987 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008988 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008989 return;
8990
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008991 if (vmx->ple_window_dirty) {
8992 vmx->ple_window_dirty = false;
8993 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8994 }
8995
Abel Gordon012f83c2013-04-18 14:39:25 +03008996 if (vmx->nested.sync_shadow_vmcs) {
8997 copy_vmcs12_to_shadow(vmx);
8998 vmx->nested.sync_shadow_vmcs = false;
8999 }
9000
Avi Kivity104f2262010-11-18 13:12:52 +02009001 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
9002 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
9003 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
9004 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
9005
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07009006 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07009007 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
9008 vmcs_writel(HOST_CR4, cr4);
9009 vmx->host_state.vmcs_host_cr4 = cr4;
9010 }
9011
Avi Kivity104f2262010-11-18 13:12:52 +02009012 /* When single-stepping over STI and MOV SS, we must clear the
9013 * corresponding interruptibility bits in the guest state. Otherwise
9014 * vmentry fails as it then expects bit 14 (BS) in pending debug
9015 * exceptions being set, but that's not correct for the guest debugging
9016 * case. */
9017 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
9018 vmx_set_interrupt_shadow(vcpu, 0);
9019
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009020 if (vmx->guest_pkru_valid)
9021 __write_pkru(vmx->guest_pkru);
9022
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009023 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009024 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02009025
Yunhong Jiang64672c92016-06-13 14:19:59 -07009026 vmx_arm_hv_timer(vcpu);
9027
Nadav Har'Eld462b812011-05-24 15:26:10 +03009028 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02009029 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08009030 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009031 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
9032 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
9033 "push %%" _ASM_CX " \n\t"
9034 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009035 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009036 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009037 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03009038 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009039 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009040 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
9041 "mov %%cr2, %%" _ASM_DX " \n\t"
9042 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009043 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009044 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03009045 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009046 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02009047 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009048 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009049 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
9050 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
9051 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
9052 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
9053 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
9054 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009055#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009056 "mov %c[r8](%0), %%r8 \n\t"
9057 "mov %c[r9](%0), %%r9 \n\t"
9058 "mov %c[r10](%0), %%r10 \n\t"
9059 "mov %c[r11](%0), %%r11 \n\t"
9060 "mov %c[r12](%0), %%r12 \n\t"
9061 "mov %c[r13](%0), %%r13 \n\t"
9062 "mov %c[r14](%0), %%r14 \n\t"
9063 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009064#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009065 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03009066
Avi Kivity6aa8b732006-12-10 02:21:36 -08009067 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03009068 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03009069 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009070 "jmp 2f \n\t"
9071 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
9072 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08009073 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03009074 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02009075 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009076 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
9077 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
9078 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
9079 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
9080 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
9081 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
9082 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009083#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02009084 "mov %%r8, %c[r8](%0) \n\t"
9085 "mov %%r9, %c[r9](%0) \n\t"
9086 "mov %%r10, %c[r10](%0) \n\t"
9087 "mov %%r11, %c[r11](%0) \n\t"
9088 "mov %%r12, %c[r12](%0) \n\t"
9089 "mov %%r13, %c[r13](%0) \n\t"
9090 "mov %%r14, %c[r14](%0) \n\t"
9091 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08009092#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03009093 "mov %%cr2, %%" _ASM_AX " \n\t"
9094 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03009095
Avi Kivityb188c81f2012-09-16 15:10:58 +03009096 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02009097 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009098 ".pushsection .rodata \n\t"
9099 ".global vmx_return \n\t"
9100 "vmx_return: " _ASM_PTR " 2b \n\t"
9101 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02009102 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009103 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009104 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03009105 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009106 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9107 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9108 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9109 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9110 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9111 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9112 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009113#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009114 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9115 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9116 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9117 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9118 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9119 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9120 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9121 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009122#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009123 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9124 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009125 : "cc", "memory"
9126#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009127 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009128 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009129#else
9130 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009131#endif
9132 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009133
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009134 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9135 if (debugctlmsr)
9136 update_debugctlmsr(debugctlmsr);
9137
Avi Kivityaa67f602012-08-01 16:48:03 +03009138#ifndef CONFIG_X86_64
9139 /*
9140 * The sysexit path does not restore ds/es, so we must set them to
9141 * a reasonable value ourselves.
9142 *
9143 * We can't defer this to vmx_load_host_state() since that function
9144 * may be executed in interrupt context, which saves and restore segments
9145 * around it, nullifying its effect.
9146 */
9147 loadsegment(ds, __USER_DS);
9148 loadsegment(es, __USER_DS);
9149#endif
9150
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009151 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009152 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009153 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009154 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009155 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009156 vcpu->arch.regs_dirty = 0;
9157
Avi Kivity1155f762007-11-22 11:30:47 +02009158 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9159
Nadav Har'Eld462b812011-05-24 15:26:10 +03009160 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02009161
Avi Kivity51aa01d2010-07-20 14:31:20 +03009162 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009163
Gleb Natapove0b890d2013-09-25 12:51:33 +03009164 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009165 * eager fpu is enabled if PKEY is supported and CR4 is switched
9166 * back on host, so it is safe to read guest PKRU from current
9167 * XSAVE.
9168 */
9169 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9170 vmx->guest_pkru = __read_pkru();
9171 if (vmx->guest_pkru != vmx->host_pkru) {
9172 vmx->guest_pkru_valid = true;
9173 __write_pkru(vmx->host_pkru);
9174 } else
9175 vmx->guest_pkru_valid = false;
9176 }
9177
9178 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009179 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9180 * we did not inject a still-pending event to L1 now because of
9181 * nested_run_pending, we need to re-enable this bit.
9182 */
9183 if (vmx->nested.nested_run_pending)
9184 kvm_make_request(KVM_REQ_EVENT, vcpu);
9185
9186 vmx->nested.nested_run_pending = 0;
9187
Avi Kivity51aa01d2010-07-20 14:31:20 +03009188 vmx_complete_atomic_exit(vmx);
9189 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009190 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009191}
9192
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009193static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
9194{
9195 struct vcpu_vmx *vmx = to_vmx(vcpu);
9196 int cpu;
9197
9198 if (vmx->loaded_vmcs == &vmx->vmcs01)
9199 return;
9200
9201 cpu = get_cpu();
9202 vmx->loaded_vmcs = &vmx->vmcs01;
9203 vmx_vcpu_put(vcpu);
9204 vmx_vcpu_load(vcpu, cpu);
9205 vcpu->cpu = cpu;
9206 put_cpu();
9207}
9208
Jim Mattson2f1fe812016-07-08 15:36:06 -07009209/*
9210 * Ensure that the current vmcs of the logical processor is the
9211 * vmcs01 of the vcpu before calling free_nested().
9212 */
9213static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9214{
9215 struct vcpu_vmx *vmx = to_vmx(vcpu);
9216 int r;
9217
9218 r = vcpu_load(vcpu);
9219 BUG_ON(r);
9220 vmx_load_vmcs01(vcpu);
9221 free_nested(vmx);
9222 vcpu_put(vcpu);
9223}
9224
Avi Kivity6aa8b732006-12-10 02:21:36 -08009225static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9226{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009227 struct vcpu_vmx *vmx = to_vmx(vcpu);
9228
Kai Huang843e4332015-01-28 10:54:28 +08009229 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009230 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009231 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009232 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009233 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009234 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009235 kfree(vmx->guest_msrs);
9236 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009237 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009238}
9239
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009240static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009241{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009242 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009243 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009244 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009245
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009246 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009247 return ERR_PTR(-ENOMEM);
9248
Wanpeng Li991e7a02015-09-16 17:30:05 +08009249 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009250
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009251 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9252 if (err)
9253 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009254
Peter Feiner4e595162016-07-07 14:49:58 -07009255 err = -ENOMEM;
9256
9257 /*
9258 * If PML is turned on, failure on enabling PML just results in failure
9259 * of creating the vcpu, therefore we can simplify PML logic (by
9260 * avoiding dealing with cases, such as enabling PML partially on vcpus
9261 * for the guest, etc.
9262 */
9263 if (enable_pml) {
9264 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9265 if (!vmx->pml_pg)
9266 goto uninit_vcpu;
9267 }
9268
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009269 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009270 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9271 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009272
Peter Feiner4e595162016-07-07 14:49:58 -07009273 if (!vmx->guest_msrs)
9274 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009275
Nadav Har'Eld462b812011-05-24 15:26:10 +03009276 vmx->loaded_vmcs = &vmx->vmcs01;
9277 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009278 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009279 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009280 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009281 if (!vmm_exclusive)
9282 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9283 loaded_vmcs_init(vmx->loaded_vmcs);
9284 if (!vmm_exclusive)
9285 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009286
Avi Kivity15ad7142007-07-11 18:17:21 +03009287 cpu = get_cpu();
9288 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009289 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009290 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009291 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009292 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009293 if (err)
9294 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009295 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009296 err = alloc_apic_access_page(kvm);
9297 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009298 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009299 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009300
Sheng Yangb927a3c2009-07-21 10:42:48 +08009301 if (enable_ept) {
9302 if (!kvm->arch.ept_identity_map_addr)
9303 kvm->arch.ept_identity_map_addr =
9304 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009305 err = init_rmode_identity_map(kvm);
9306 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009307 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009308 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009309
Wanpeng Li5c614b32015-10-13 09:18:36 -07009310 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009311 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009312 vmx->nested.vpid02 = allocate_vpid();
9313 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009314
Wincy Van705699a2015-02-03 23:58:17 +08009315 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009316 vmx->nested.current_vmptr = -1ull;
9317 vmx->nested.current_vmcs12 = NULL;
9318
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009319 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9320
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009321 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009322
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009323free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009324 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009325 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009326free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009327 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009328free_pml:
9329 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009330uninit_vcpu:
9331 kvm_vcpu_uninit(&vmx->vcpu);
9332free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009333 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009334 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009335 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009336}
9337
Yang, Sheng002c7f72007-07-31 14:23:01 +03009338static void __init vmx_check_processor_compat(void *rtn)
9339{
9340 struct vmcs_config vmcs_conf;
9341
9342 *(int *)rtn = 0;
9343 if (setup_vmcs_config(&vmcs_conf) < 0)
9344 *(int *)rtn = -EIO;
9345 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9346 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9347 smp_processor_id());
9348 *(int *)rtn = -EIO;
9349 }
9350}
9351
Sheng Yang67253af2008-04-25 10:20:22 +08009352static int get_ept_level(void)
9353{
9354 return VMX_EPT_DEFAULT_GAW + 1;
9355}
9356
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009357static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009358{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009359 u8 cache;
9360 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009361
Sheng Yang522c68c2009-04-27 20:35:43 +08009362 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009363 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009364 * 2. EPT with VT-d:
9365 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009366 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009367 * b. VT-d with snooping control feature: snooping control feature of
9368 * VT-d engine can guarantee the cache correctness. Just set it
9369 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009370 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009371 * consistent with host MTRR
9372 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009373 if (is_mmio) {
9374 cache = MTRR_TYPE_UNCACHABLE;
9375 goto exit;
9376 }
9377
9378 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009379 ipat = VMX_EPT_IPAT_BIT;
9380 cache = MTRR_TYPE_WRBACK;
9381 goto exit;
9382 }
9383
9384 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9385 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009386 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009387 cache = MTRR_TYPE_WRBACK;
9388 else
9389 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009390 goto exit;
9391 }
9392
Xiao Guangrongff536042015-06-15 16:55:22 +08009393 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009394
9395exit:
9396 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009397}
9398
Sheng Yang17cc3932010-01-05 19:02:27 +08009399static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009400{
Sheng Yang878403b2010-01-05 19:02:29 +08009401 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9402 return PT_DIRECTORY_LEVEL;
9403 else
9404 /* For shadow and EPT supported 1GB page */
9405 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009406}
9407
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009408static void vmcs_set_secondary_exec_control(u32 new_ctl)
9409{
9410 /*
9411 * These bits in the secondary execution controls field
9412 * are dynamic, the others are mostly based on the hypervisor
9413 * architecture and the guest's CPUID. Do not touch the
9414 * dynamic bits.
9415 */
9416 u32 mask =
9417 SECONDARY_EXEC_SHADOW_VMCS |
9418 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9419 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9420
9421 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9422
9423 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9424 (new_ctl & ~mask) | (cur_ctl & mask));
9425}
9426
Sheng Yang0e851882009-12-18 16:48:46 +08009427static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9428{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009429 struct kvm_cpuid_entry2 *best;
9430 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009431 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009432
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009433 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009434 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9435 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009436 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009437
Paolo Bonzini8b972652015-09-15 17:34:42 +02009438 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009439 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009440 vmx->nested.nested_vmx_secondary_ctls_high |=
9441 SECONDARY_EXEC_RDTSCP;
9442 else
9443 vmx->nested.nested_vmx_secondary_ctls_high &=
9444 ~SECONDARY_EXEC_RDTSCP;
9445 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009446 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009447
Mao, Junjiead756a12012-07-02 01:18:48 +00009448 /* Exposing INVPCID only when PCID is exposed */
9449 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9450 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009451 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9452 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009453 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009454
Mao, Junjiead756a12012-07-02 01:18:48 +00009455 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009456 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009457 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009458
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009459 if (cpu_has_secondary_exec_ctrls())
9460 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009461
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009462 if (nested_vmx_allowed(vcpu))
9463 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9464 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9465 else
9466 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9467 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Sheng Yang0e851882009-12-18 16:48:46 +08009468}
9469
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009470static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9471{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009472 if (func == 1 && nested)
9473 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009474}
9475
Yang Zhang25d92082013-08-06 12:00:32 +03009476static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9477 struct x86_exception *fault)
9478{
Jan Kiszka533558b2014-01-04 18:47:20 +01009479 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9480 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009481
9482 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009483 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009484 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009485 exit_reason = EXIT_REASON_EPT_VIOLATION;
9486 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009487 vmcs12->guest_physical_address = fault->address;
9488}
9489
Nadav Har'El155a97a2013-08-05 11:07:16 +03009490/* Callbacks for nested_ept_init_mmu_context: */
9491
9492static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9493{
9494 /* return the page table to be shadowed - in our case, EPT12 */
9495 return get_vmcs12(vcpu)->ept_pointer;
9496}
9497
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009498static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009499{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009500 WARN_ON(mmu_is_nested(vcpu));
9501 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009502 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9503 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009504 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9505 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9506 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9507
9508 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009509}
9510
9511static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9512{
9513 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9514}
9515
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009516static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9517 u16 error_code)
9518{
9519 bool inequality, bit;
9520
9521 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9522 inequality =
9523 (error_code & vmcs12->page_fault_error_code_mask) !=
9524 vmcs12->page_fault_error_code_match;
9525 return inequality ^ bit;
9526}
9527
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009528static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9529 struct x86_exception *fault)
9530{
9531 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9532
9533 WARN_ON(!is_guest_mode(vcpu));
9534
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009535 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009536 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9537 vmcs_read32(VM_EXIT_INTR_INFO),
9538 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009539 else
9540 kvm_inject_page_fault(vcpu, fault);
9541}
9542
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009543static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9544 struct vmcs12 *vmcs12)
9545{
9546 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009547 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009548
9549 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009550 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9551 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009552 return false;
9553
9554 /*
9555 * Translate L1 physical address to host physical
9556 * address for vmcs02. Keep the page pinned, so this
9557 * physical address remains valid. We keep a reference
9558 * to it so we can release it later.
9559 */
9560 if (vmx->nested.apic_access_page) /* shouldn't happen */
9561 nested_release_page(vmx->nested.apic_access_page);
9562 vmx->nested.apic_access_page =
9563 nested_get_page(vcpu, vmcs12->apic_access_addr);
9564 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009565
9566 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009567 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9568 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009569 return false;
9570
9571 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9572 nested_release_page(vmx->nested.virtual_apic_page);
9573 vmx->nested.virtual_apic_page =
9574 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9575
9576 /*
9577 * Failing the vm entry is _not_ what the processor does
9578 * but it's basically the only possibility we have.
9579 * We could still enter the guest if CR8 load exits are
9580 * enabled, CR8 store exits are enabled, and virtualize APIC
9581 * access is disabled; in this case the processor would never
9582 * use the TPR shadow and we could simply clear the bit from
9583 * the execution control. But such a configuration is useless,
9584 * so let's keep the code simple.
9585 */
9586 if (!vmx->nested.virtual_apic_page)
9587 return false;
9588 }
9589
Wincy Van705699a2015-02-03 23:58:17 +08009590 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009591 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9592 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009593 return false;
9594
9595 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9596 kunmap(vmx->nested.pi_desc_page);
9597 nested_release_page(vmx->nested.pi_desc_page);
9598 }
9599 vmx->nested.pi_desc_page =
9600 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9601 if (!vmx->nested.pi_desc_page)
9602 return false;
9603
9604 vmx->nested.pi_desc =
9605 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9606 if (!vmx->nested.pi_desc) {
9607 nested_release_page_clean(vmx->nested.pi_desc_page);
9608 return false;
9609 }
9610 vmx->nested.pi_desc =
9611 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9612 (unsigned long)(vmcs12->posted_intr_desc_addr &
9613 (PAGE_SIZE - 1)));
9614 }
9615
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009616 return true;
9617}
9618
Jan Kiszkaf4124502014-03-07 20:03:13 +01009619static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9620{
9621 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9622 struct vcpu_vmx *vmx = to_vmx(vcpu);
9623
9624 if (vcpu->arch.virtual_tsc_khz == 0)
9625 return;
9626
9627 /* Make sure short timeouts reliably trigger an immediate vmexit.
9628 * hrtimer_start does not guarantee this. */
9629 if (preemption_timeout <= 1) {
9630 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9631 return;
9632 }
9633
9634 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9635 preemption_timeout *= 1000000;
9636 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9637 hrtimer_start(&vmx->nested.preemption_timer,
9638 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9639}
9640
Wincy Van3af18d92015-02-03 23:49:31 +08009641static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9642 struct vmcs12 *vmcs12)
9643{
9644 int maxphyaddr;
9645 u64 addr;
9646
9647 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9648 return 0;
9649
9650 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9651 WARN_ON(1);
9652 return -EINVAL;
9653 }
9654 maxphyaddr = cpuid_maxphyaddr(vcpu);
9655
9656 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9657 ((addr + PAGE_SIZE) >> maxphyaddr))
9658 return -EINVAL;
9659
9660 return 0;
9661}
9662
9663/*
9664 * Merge L0's and L1's MSR bitmap, return false to indicate that
9665 * we do not use the hardware.
9666 */
9667static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9668 struct vmcs12 *vmcs12)
9669{
Wincy Van82f0dd42015-02-03 23:57:18 +08009670 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009671 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009672 unsigned long *msr_bitmap_l1;
9673 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009674
Radim Krčmářd048c092016-08-08 20:16:22 +02009675 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009676 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9677 return false;
9678
9679 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9680 if (!page) {
9681 WARN_ON(1);
9682 return false;
9683 }
Radim Krčmářd048c092016-08-08 20:16:22 +02009684 msr_bitmap_l1 = (unsigned long *)kmap(page);
9685 if (!msr_bitmap_l1) {
Wincy Vanf2b93282015-02-03 23:56:03 +08009686 nested_release_page_clean(page);
9687 WARN_ON(1);
9688 return false;
9689 }
9690
Radim Krčmářd048c092016-08-08 20:16:22 +02009691 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9692
Wincy Vanf2b93282015-02-03 23:56:03 +08009693 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009694 if (nested_cpu_has_apic_reg_virt(vmcs12))
9695 for (msr = 0x800; msr <= 0x8ff; msr++)
9696 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009697 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009698 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009699
9700 nested_vmx_disable_intercept_for_msr(
9701 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009702 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9703 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009704
Wincy Van608406e2015-02-03 23:57:51 +08009705 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009706 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009707 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009708 APIC_BASE_MSR + (APIC_EOI >> 4),
9709 MSR_TYPE_W);
9710 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009711 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009712 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9713 MSR_TYPE_W);
9714 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009715 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009716 kunmap(page);
9717 nested_release_page_clean(page);
9718
9719 return true;
9720}
9721
9722static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9723 struct vmcs12 *vmcs12)
9724{
Wincy Van82f0dd42015-02-03 23:57:18 +08009725 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009726 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009727 !nested_cpu_has_vid(vmcs12) &&
9728 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009729 return 0;
9730
9731 /*
9732 * If virtualize x2apic mode is enabled,
9733 * virtualize apic access must be disabled.
9734 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009735 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9736 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009737 return -EINVAL;
9738
Wincy Van608406e2015-02-03 23:57:51 +08009739 /*
9740 * If virtual interrupt delivery is enabled,
9741 * we must exit on external interrupts.
9742 */
9743 if (nested_cpu_has_vid(vmcs12) &&
9744 !nested_exit_on_intr(vcpu))
9745 return -EINVAL;
9746
Wincy Van705699a2015-02-03 23:58:17 +08009747 /*
9748 * bits 15:8 should be zero in posted_intr_nv,
9749 * the descriptor address has been already checked
9750 * in nested_get_vmcs12_pages.
9751 */
9752 if (nested_cpu_has_posted_intr(vmcs12) &&
9753 (!nested_cpu_has_vid(vmcs12) ||
9754 !nested_exit_intr_ack_set(vcpu) ||
9755 vmcs12->posted_intr_nv & 0xff00))
9756 return -EINVAL;
9757
Wincy Vanf2b93282015-02-03 23:56:03 +08009758 /* tpr shadow is needed by all apicv features. */
9759 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9760 return -EINVAL;
9761
9762 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009763}
9764
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009765static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9766 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009767 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009768{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009769 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009770 u64 count, addr;
9771
9772 if (vmcs12_read_any(vcpu, count_field, &count) ||
9773 vmcs12_read_any(vcpu, addr_field, &addr)) {
9774 WARN_ON(1);
9775 return -EINVAL;
9776 }
9777 if (count == 0)
9778 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009779 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009780 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9781 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009782 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009783 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9784 addr_field, maxphyaddr, count, addr);
9785 return -EINVAL;
9786 }
9787 return 0;
9788}
9789
9790static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9791 struct vmcs12 *vmcs12)
9792{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009793 if (vmcs12->vm_exit_msr_load_count == 0 &&
9794 vmcs12->vm_exit_msr_store_count == 0 &&
9795 vmcs12->vm_entry_msr_load_count == 0)
9796 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009797 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009798 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009799 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009800 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009801 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009802 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009803 return -EINVAL;
9804 return 0;
9805}
9806
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009807static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9808 struct vmx_msr_entry *e)
9809{
9810 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009811 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009812 return -EINVAL;
9813 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9814 e->index == MSR_IA32_UCODE_REV)
9815 return -EINVAL;
9816 if (e->reserved != 0)
9817 return -EINVAL;
9818 return 0;
9819}
9820
9821static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9822 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009823{
9824 if (e->index == MSR_FS_BASE ||
9825 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009826 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9827 nested_vmx_msr_check_common(vcpu, e))
9828 return -EINVAL;
9829 return 0;
9830}
9831
9832static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9833 struct vmx_msr_entry *e)
9834{
9835 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9836 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009837 return -EINVAL;
9838 return 0;
9839}
9840
9841/*
9842 * Load guest's/host's msr at nested entry/exit.
9843 * return 0 for success, entry index for failure.
9844 */
9845static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9846{
9847 u32 i;
9848 struct vmx_msr_entry e;
9849 struct msr_data msr;
9850
9851 msr.host_initiated = false;
9852 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009853 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9854 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009855 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009856 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9857 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009858 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009859 }
9860 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009861 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009862 "%s check failed (%u, 0x%x, 0x%x)\n",
9863 __func__, i, e.index, e.reserved);
9864 goto fail;
9865 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009866 msr.index = e.index;
9867 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009868 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009869 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009870 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9871 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009872 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009873 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009874 }
9875 return 0;
9876fail:
9877 return i + 1;
9878}
9879
9880static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9881{
9882 u32 i;
9883 struct vmx_msr_entry e;
9884
9885 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009886 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009887 if (kvm_vcpu_read_guest(vcpu,
9888 gpa + i * sizeof(e),
9889 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009890 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009891 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9892 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009893 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009894 }
9895 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009896 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009897 "%s check failed (%u, 0x%x, 0x%x)\n",
9898 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009899 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009900 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009901 msr_info.host_initiated = false;
9902 msr_info.index = e.index;
9903 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009904 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009905 "%s cannot read MSR (%u, 0x%x)\n",
9906 __func__, i, e.index);
9907 return -EINVAL;
9908 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009909 if (kvm_vcpu_write_guest(vcpu,
9910 gpa + i * sizeof(e) +
9911 offsetof(struct vmx_msr_entry, value),
9912 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009913 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009914 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009915 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009916 return -EINVAL;
9917 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009918 }
9919 return 0;
9920}
9921
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009922/*
9923 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9924 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009925 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009926 * guest in a way that will both be appropriate to L1's requests, and our
9927 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9928 * function also has additional necessary side-effects, like setting various
9929 * vcpu->arch fields.
9930 */
9931static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9932{
9933 struct vcpu_vmx *vmx = to_vmx(vcpu);
9934 u32 exec_control;
9935
9936 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9937 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9938 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9939 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9940 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9941 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9942 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9943 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9944 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9945 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9946 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9947 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9948 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9949 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9950 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9951 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9952 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9953 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9954 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9955 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9956 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9957 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9958 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9959 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9960 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9961 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9962 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9963 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9964 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9965 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9966 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9967 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9968 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9969 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9970 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9971 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9972
Jan Kiszka2996fca2014-06-16 13:59:43 +02009973 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9974 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9975 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9976 } else {
9977 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9978 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9979 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009980 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9981 vmcs12->vm_entry_intr_info_field);
9982 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9983 vmcs12->vm_entry_exception_error_code);
9984 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9985 vmcs12->vm_entry_instruction_len);
9986 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9987 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009988 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009989 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009990 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9991 vmcs12->guest_pending_dbg_exceptions);
9992 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9993 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9994
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009995 if (nested_cpu_has_xsaves(vmcs12))
9996 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009997 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9998
Jan Kiszkaf4124502014-03-07 20:03:13 +01009999 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010000
Paolo Bonzini93140062016-07-06 13:23:51 +020010001 /* Preemption timer setting is only taken from vmcs01. */
10002 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10003 exec_control |= vmcs_config.pin_based_exec_ctrl;
10004 if (vmx->hv_deadline_tsc == -1)
10005 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10006
10007 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010008 if (nested_cpu_has_posted_intr(vmcs12)) {
10009 /*
10010 * Note that we use L0's vector here and in
10011 * vmx_deliver_nested_posted_interrupt.
10012 */
10013 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10014 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +080010015 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +080010016 vmcs_write64(POSTED_INTR_DESC_ADDR,
10017 page_to_phys(vmx->nested.pi_desc_page) +
10018 (unsigned long)(vmcs12->posted_intr_desc_addr &
10019 (PAGE_SIZE - 1)));
10020 } else
10021 exec_control &= ~PIN_BASED_POSTED_INTR;
10022
Jan Kiszkaf4124502014-03-07 20:03:13 +010010023 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010024
Jan Kiszkaf4124502014-03-07 20:03:13 +010010025 vmx->nested.preemption_timer_expired = false;
10026 if (nested_cpu_has_preemption_timer(vmcs12))
10027 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010028
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010029 /*
10030 * Whether page-faults are trapped is determined by a combination of
10031 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10032 * If enable_ept, L0 doesn't care about page faults and we should
10033 * set all of these to L1's desires. However, if !enable_ept, L0 does
10034 * care about (at least some) page faults, and because it is not easy
10035 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10036 * to exit on each and every L2 page fault. This is done by setting
10037 * MASK=MATCH=0 and (see below) EB.PF=1.
10038 * Note that below we don't need special code to set EB.PF beyond the
10039 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10040 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10041 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
10042 *
10043 * A problem with this approach (when !enable_ept) is that L1 may be
10044 * injected with more page faults than it asked for. This could have
10045 * caused problems, but in practice existing hypervisors don't care.
10046 * To fix this, we will need to emulate the PFEC checking (on the L1
10047 * page tables), using walk_addr(), when injecting PFs to L1.
10048 */
10049 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10050 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10051 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10052 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10053
10054 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +010010055 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +080010056
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010057 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010058 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010059 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010060 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -070010061 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010062 if (nested_cpu_has(vmcs12,
10063 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
10064 exec_control |= vmcs12->secondary_vm_exec_control;
10065
10066 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
10067 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010068 * If translation failed, no matter: This feature asks
10069 * to exit when accessing the given address, and if it
10070 * can never be accessed, this feature won't do
10071 * anything anyway.
10072 */
10073 if (!vmx->nested.apic_access_page)
10074 exec_control &=
10075 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
10076 else
10077 vmcs_write64(APIC_ACCESS_ADDR,
10078 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +080010079 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +020010080 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +010010081 exec_control |=
10082 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +080010083 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010084 }
10085
Wincy Van608406e2015-02-03 23:57:51 +080010086 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10087 vmcs_write64(EOI_EXIT_BITMAP0,
10088 vmcs12->eoi_exit_bitmap0);
10089 vmcs_write64(EOI_EXIT_BITMAP1,
10090 vmcs12->eoi_exit_bitmap1);
10091 vmcs_write64(EOI_EXIT_BITMAP2,
10092 vmcs12->eoi_exit_bitmap2);
10093 vmcs_write64(EOI_EXIT_BITMAP3,
10094 vmcs12->eoi_exit_bitmap3);
10095 vmcs_write16(GUEST_INTR_STATUS,
10096 vmcs12->guest_intr_status);
10097 }
10098
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010099 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10100 }
10101
10102
10103 /*
10104 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10105 * Some constant fields are set here by vmx_set_constant_host_state().
10106 * Other fields are different per CPU, and will be set later when
10107 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10108 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010109 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010110
10111 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010112 * Set the MSR load/store lists to match L0's settings.
10113 */
10114 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10115 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10116 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10117 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10118 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10119
10120 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010121 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10122 * entry, but only if the current (host) sp changed from the value
10123 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10124 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10125 * here we just force the write to happen on entry.
10126 */
10127 vmx->host_rsp = 0;
10128
10129 exec_control = vmx_exec_control(vmx); /* L0's desires */
10130 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10131 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10132 exec_control &= ~CPU_BASED_TPR_SHADOW;
10133 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010134
10135 if (exec_control & CPU_BASED_TPR_SHADOW) {
10136 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
10137 page_to_phys(vmx->nested.virtual_apic_page));
10138 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
10139 }
10140
Wincy Van3af18d92015-02-03 23:49:31 +080010141 if (cpu_has_vmx_msr_bitmap() &&
Radim Krčmářd048c092016-08-08 20:16:22 +020010142 exec_control & CPU_BASED_USE_MSR_BITMAPS &&
10143 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
10144 ; /* MSR_BITMAP will be set by following vmx_set_efer. */
10145 else
Wincy Van3af18d92015-02-03 23:49:31 +080010146 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
10147
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010148 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010149 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010150 * Rather, exit every time.
10151 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010152 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10153 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10154
10155 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10156
10157 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10158 * bitwise-or of what L1 wants to trap for L2, and what we want to
10159 * trap. Note that CR0.TS also needs updating - we do this later.
10160 */
10161 update_exception_bitmap(vcpu);
10162 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10163 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10164
Nadav Har'El8049d652013-08-05 11:07:06 +030010165 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10166 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10167 * bits are further modified by vmx_set_efer() below.
10168 */
Jan Kiszkaf4124502014-03-07 20:03:13 +010010169 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010170
10171 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10172 * emulated by vmx_set_efer(), below.
10173 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010174 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010175 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10176 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010177 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10178
Jan Kiszka44811c02013-08-04 17:17:27 +020010179 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010180 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010181 vcpu->arch.pat = vmcs12->guest_ia32_pat;
10182 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010183 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
10184
10185
10186 set_cr4_guest_host_mask(vmx);
10187
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010188 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
10189 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10190
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010191 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10192 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010193 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010194 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010195 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010196 if (kvm_has_tsc_control)
10197 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010198
10199 if (enable_vpid) {
10200 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010201 * There is no direct mapping between vpid02 and vpid12, the
10202 * vpid02 is per-vCPU for L0 and reused while the value of
10203 * vpid12 is changed w/ one invvpid during nested vmentry.
10204 * The vpid12 is allocated by L1 for L2, so it will not
10205 * influence global bitmap(for vpid01 and vpid02 allocation)
10206 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010207 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010208 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10209 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10210 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10211 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10212 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10213 }
10214 } else {
10215 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10216 vmx_flush_tlb(vcpu);
10217 }
10218
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010219 }
10220
Nadav Har'El155a97a2013-08-05 11:07:16 +030010221 if (nested_cpu_has_ept(vmcs12)) {
10222 kvm_mmu_unload(vcpu);
10223 nested_ept_init_mmu_context(vcpu);
10224 }
10225
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010226 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
10227 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010228 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010229 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10230 else
10231 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10232 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10233 vmx_set_efer(vcpu, vcpu->arch.efer);
10234
10235 /*
10236 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
10237 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
10238 * The CR0_READ_SHADOW is what L2 should have expected to read given
10239 * the specifications by L1; It's not enough to take
10240 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10241 * have more bits than L1 expected.
10242 */
10243 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10244 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10245
10246 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10247 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10248
10249 /* shadow page tables on either EPT or shadow page tables */
10250 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
10251 kvm_mmu_reset_context(vcpu);
10252
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010253 if (!enable_ept)
10254 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10255
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010256 /*
10257 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10258 */
10259 if (enable_ept) {
10260 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10261 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10262 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10263 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10264 }
10265
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010266 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10267 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10268}
10269
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010270/*
10271 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10272 * for running an L2 nested guest.
10273 */
10274static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10275{
10276 struct vmcs12 *vmcs12;
10277 struct vcpu_vmx *vmx = to_vmx(vcpu);
10278 int cpu;
10279 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +020010280 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +030010281 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010282
Kyle Hueyeb277562016-11-29 12:40:39 -080010283 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010284 return 1;
10285
Kyle Hueyeb277562016-11-29 12:40:39 -080010286 if (!nested_vmx_check_vmcs12(vcpu))
10287 goto out;
10288
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010289 vmcs12 = get_vmcs12(vcpu);
10290
Abel Gordon012f83c2013-04-18 14:39:25 +030010291 if (enable_shadow_vmcs)
10292 copy_shadow_to_vmcs12(vmx);
10293
Nadav Har'El7c177932011-05-25 23:12:04 +030010294 /*
10295 * The nested entry process starts with enforcing various prerequisites
10296 * on vmcs12 as required by the Intel SDM, and act appropriately when
10297 * they fail: As the SDM explains, some conditions should cause the
10298 * instruction to fail, while others will cause the instruction to seem
10299 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10300 * To speed up the normal (success) code path, we should avoid checking
10301 * for misconfigurations which will anyway be caught by the processor
10302 * when using the merged vmcs02.
10303 */
10304 if (vmcs12->launch_state == launch) {
10305 nested_vmx_failValid(vcpu,
10306 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10307 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010308 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010309 }
10310
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010311 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10312 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010313 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010314 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010315 }
10316
Wincy Van3af18d92015-02-03 23:49:31 +080010317 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010318 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010319 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010320 }
10321
Wincy Van3af18d92015-02-03 23:49:31 +080010322 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010323 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010324 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010325 }
10326
Wincy Vanf2b93282015-02-03 23:56:03 +080010327 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
10328 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010329 goto out;
Wincy Vanf2b93282015-02-03 23:56:03 +080010330 }
10331
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010332 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
10333 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010334 goto out;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010335 }
10336
Nadav Har'El7c177932011-05-25 23:12:04 +030010337 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
David Matlack0115f9c2016-11-29 18:14:06 -080010338 vmx->nested.nested_vmx_procbased_ctls_low,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010339 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010340 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010341 vmx->nested.nested_vmx_secondary_ctls_low,
10342 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010343 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010344 vmx->nested.nested_vmx_pinbased_ctls_low,
10345 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010346 !vmx_control_verify(vmcs12->vm_exit_controls,
David Matlack0115f9c2016-11-29 18:14:06 -080010347 vmx->nested.nested_vmx_exit_ctls_low,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010348 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010349 !vmx_control_verify(vmcs12->vm_entry_controls,
David Matlack0115f9c2016-11-29 18:14:06 -080010350 vmx->nested.nested_vmx_entry_ctls_low,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010351 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +030010352 {
10353 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010354 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010355 }
10356
David Matlack38991522016-11-29 18:14:08 -080010357 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10358 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010359 nested_vmx_failValid(vcpu,
10360 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
Kyle Hueyeb277562016-11-29 12:40:39 -080010361 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010362 }
10363
David Matlack38991522016-11-29 18:14:08 -080010364 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10365 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010366 nested_vmx_entry_failure(vcpu, vmcs12,
10367 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
Kyle Hueyeb277562016-11-29 12:40:39 -080010368 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010369 }
10370 if (vmcs12->vmcs_link_pointer != -1ull) {
10371 nested_vmx_entry_failure(vcpu, vmcs12,
10372 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
Kyle Hueyeb277562016-11-29 12:40:39 -080010373 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010374 }
10375
10376 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010377 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010378 * are performed on the field for the IA32_EFER MSR:
10379 * - Bits reserved in the IA32_EFER MSR must be 0.
10380 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10381 * the IA-32e mode guest VM-exit control. It must also be identical
10382 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10383 * CR0.PG) is 1.
10384 */
10385 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10386 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10387 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10388 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10389 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10390 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10391 nested_vmx_entry_failure(vcpu, vmcs12,
10392 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
Kyle Hueyeb277562016-11-29 12:40:39 -080010393 goto out;
Jan Kiszka384bb782013-04-20 10:52:36 +020010394 }
10395 }
10396
10397 /*
10398 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10399 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10400 * the values of the LMA and LME bits in the field must each be that of
10401 * the host address-space size VM-exit control.
10402 */
10403 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10404 ia32e = (vmcs12->vm_exit_controls &
10405 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10406 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10407 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10408 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10409 nested_vmx_entry_failure(vcpu, vmcs12,
10410 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
Kyle Hueyeb277562016-11-29 12:40:39 -080010411 goto out;
Jan Kiszka384bb782013-04-20 10:52:36 +020010412 }
10413 }
10414
10415 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010416 * We're finally done with prerequisite checking, and can start with
10417 * the nested entry.
10418 */
10419
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010420 vmcs02 = nested_get_current_vmcs02(vmx);
10421 if (!vmcs02)
10422 return -ENOMEM;
10423
Kyle Huey6affcbe2016-11-29 12:40:40 -080010424 /*
10425 * After this point, the trap flag no longer triggers a singlestep trap
10426 * on the vm entry instructions. Don't call
10427 * kvm_skip_emulated_instruction.
10428 */
Kyle Hueyeb277562016-11-29 12:40:39 -080010429 skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010430 enter_guest_mode(vcpu);
10431
Jan Kiszka2996fca2014-06-16 13:59:43 +020010432 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10433 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10434
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010435 cpu = get_cpu();
10436 vmx->loaded_vmcs = vmcs02;
10437 vmx_vcpu_put(vcpu);
10438 vmx_vcpu_load(vcpu, cpu);
10439 vcpu->cpu = cpu;
10440 put_cpu();
10441
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010442 vmx_segment_cache_clear(vmx);
10443
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010444 prepare_vmcs02(vcpu, vmcs12);
10445
Wincy Vanff651cb2014-12-11 08:52:58 +030010446 msr_entry_idx = nested_vmx_load_msr(vcpu,
10447 vmcs12->vm_entry_msr_load_addr,
10448 vmcs12->vm_entry_msr_load_count);
10449 if (msr_entry_idx) {
10450 leave_guest_mode(vcpu);
10451 vmx_load_vmcs01(vcpu);
10452 nested_vmx_entry_failure(vcpu, vmcs12,
10453 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10454 return 1;
10455 }
10456
10457 vmcs12->launch_state = 1;
10458
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010459 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010460 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010461
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010462 vmx->nested.nested_run_pending = 1;
10463
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010464 /*
10465 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10466 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10467 * returned as far as L1 is concerned. It will only return (and set
10468 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10469 */
10470 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010471
10472out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010473 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010474}
10475
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010476/*
10477 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10478 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10479 * This function returns the new value we should put in vmcs12.guest_cr0.
10480 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10481 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10482 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10483 * didn't trap the bit, because if L1 did, so would L0).
10484 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10485 * been modified by L2, and L1 knows it. So just leave the old value of
10486 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10487 * isn't relevant, because if L0 traps this bit it can set it to anything.
10488 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10489 * changed these bits, and therefore they need to be updated, but L0
10490 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10491 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10492 */
10493static inline unsigned long
10494vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10495{
10496 return
10497 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10498 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10499 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10500 vcpu->arch.cr0_guest_owned_bits));
10501}
10502
10503static inline unsigned long
10504vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10505{
10506 return
10507 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10508 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10509 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10510 vcpu->arch.cr4_guest_owned_bits));
10511}
10512
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010513static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10514 struct vmcs12 *vmcs12)
10515{
10516 u32 idt_vectoring;
10517 unsigned int nr;
10518
Gleb Natapov851eb6672013-09-25 12:51:34 +030010519 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010520 nr = vcpu->arch.exception.nr;
10521 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10522
10523 if (kvm_exception_is_soft(nr)) {
10524 vmcs12->vm_exit_instruction_len =
10525 vcpu->arch.event_exit_inst_len;
10526 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10527 } else
10528 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10529
10530 if (vcpu->arch.exception.has_error_code) {
10531 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10532 vmcs12->idt_vectoring_error_code =
10533 vcpu->arch.exception.error_code;
10534 }
10535
10536 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010537 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010538 vmcs12->idt_vectoring_info_field =
10539 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10540 } else if (vcpu->arch.interrupt.pending) {
10541 nr = vcpu->arch.interrupt.nr;
10542 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10543
10544 if (vcpu->arch.interrupt.soft) {
10545 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10546 vmcs12->vm_entry_instruction_len =
10547 vcpu->arch.event_exit_inst_len;
10548 } else
10549 idt_vectoring |= INTR_TYPE_EXT_INTR;
10550
10551 vmcs12->idt_vectoring_info_field = idt_vectoring;
10552 }
10553}
10554
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010555static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10556{
10557 struct vcpu_vmx *vmx = to_vmx(vcpu);
10558
Jan Kiszkaf4124502014-03-07 20:03:13 +010010559 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10560 vmx->nested.preemption_timer_expired) {
10561 if (vmx->nested.nested_run_pending)
10562 return -EBUSY;
10563 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10564 return 0;
10565 }
10566
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010567 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010568 if (vmx->nested.nested_run_pending ||
10569 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010570 return -EBUSY;
10571 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10572 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10573 INTR_INFO_VALID_MASK, 0);
10574 /*
10575 * The NMI-triggered VM exit counts as injection:
10576 * clear this one and block further NMIs.
10577 */
10578 vcpu->arch.nmi_pending = 0;
10579 vmx_set_nmi_mask(vcpu, true);
10580 return 0;
10581 }
10582
10583 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10584 nested_exit_on_intr(vcpu)) {
10585 if (vmx->nested.nested_run_pending)
10586 return -EBUSY;
10587 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010588 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010589 }
10590
Wincy Van705699a2015-02-03 23:58:17 +080010591 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010592}
10593
Jan Kiszkaf4124502014-03-07 20:03:13 +010010594static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10595{
10596 ktime_t remaining =
10597 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10598 u64 value;
10599
10600 if (ktime_to_ns(remaining) <= 0)
10601 return 0;
10602
10603 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10604 do_div(value, 1000000);
10605 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10606}
10607
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010608/*
10609 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10610 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10611 * and this function updates it to reflect the changes to the guest state while
10612 * L2 was running (and perhaps made some exits which were handled directly by L0
10613 * without going back to L1), and to reflect the exit reason.
10614 * Note that we do not have to copy here all VMCS fields, just those that
10615 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10616 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10617 * which already writes to vmcs12 directly.
10618 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010619static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10620 u32 exit_reason, u32 exit_intr_info,
10621 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010622{
10623 /* update guest state fields: */
10624 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10625 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10626
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010627 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10628 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10629 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10630
10631 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10632 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10633 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10634 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10635 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10636 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10637 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10638 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10639 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10640 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10641 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10642 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10643 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10644 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10645 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10646 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10647 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10648 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10649 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10650 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10651 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10652 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10653 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10654 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10655 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10656 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10657 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10658 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10659 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10660 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10661 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10662 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10663 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10664 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10665 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10666 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10667
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010668 vmcs12->guest_interruptibility_info =
10669 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10670 vmcs12->guest_pending_dbg_exceptions =
10671 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010672 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10673 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10674 else
10675 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010676
Jan Kiszkaf4124502014-03-07 20:03:13 +010010677 if (nested_cpu_has_preemption_timer(vmcs12)) {
10678 if (vmcs12->vm_exit_controls &
10679 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10680 vmcs12->vmx_preemption_timer_value =
10681 vmx_get_preemption_timer_value(vcpu);
10682 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10683 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010684
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010685 /*
10686 * In some cases (usually, nested EPT), L2 is allowed to change its
10687 * own CR3 without exiting. If it has changed it, we must keep it.
10688 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10689 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10690 *
10691 * Additionally, restore L2's PDPTR to vmcs12.
10692 */
10693 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010694 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010695 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10696 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10697 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10698 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10699 }
10700
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010701 if (nested_cpu_has_ept(vmcs12))
10702 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
10703
Wincy Van608406e2015-02-03 23:57:51 +080010704 if (nested_cpu_has_vid(vmcs12))
10705 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10706
Jan Kiszkac18911a2013-03-13 16:06:41 +010010707 vmcs12->vm_entry_controls =
10708 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010709 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010710
Jan Kiszka2996fca2014-06-16 13:59:43 +020010711 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10712 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10713 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10714 }
10715
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010716 /* TODO: These cannot have changed unless we have MSR bitmaps and
10717 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010718 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010719 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010720 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10721 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010722 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10723 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10724 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010725 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010726 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010727 if (nested_cpu_has_xsaves(vmcs12))
10728 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010729
10730 /* update exit information fields: */
10731
Jan Kiszka533558b2014-01-04 18:47:20 +010010732 vmcs12->vm_exit_reason = exit_reason;
10733 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010734
Jan Kiszka533558b2014-01-04 18:47:20 +010010735 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010736 if ((vmcs12->vm_exit_intr_info &
10737 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10738 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10739 vmcs12->vm_exit_intr_error_code =
10740 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010741 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010742 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10743 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10744
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010745 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10746 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10747 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010748 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010749
10750 /*
10751 * Transfer the event that L0 or L1 may wanted to inject into
10752 * L2 to IDT_VECTORING_INFO_FIELD.
10753 */
10754 vmcs12_save_pending_event(vcpu, vmcs12);
10755 }
10756
10757 /*
10758 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10759 * preserved above and would only end up incorrectly in L1.
10760 */
10761 vcpu->arch.nmi_injected = false;
10762 kvm_clear_exception_queue(vcpu);
10763 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010764}
10765
10766/*
10767 * A part of what we need to when the nested L2 guest exits and we want to
10768 * run its L1 parent, is to reset L1's guest state to the host state specified
10769 * in vmcs12.
10770 * This function is to be called not only on normal nested exit, but also on
10771 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10772 * Failures During or After Loading Guest State").
10773 * This function should be called when the active VMCS is L1's (vmcs01).
10774 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010775static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10776 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010777{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010778 struct kvm_segment seg;
10779
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010780 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10781 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010782 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010783 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10784 else
10785 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10786 vmx_set_efer(vcpu, vcpu->arch.efer);
10787
10788 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10789 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010790 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010791 /*
10792 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10793 * actually changed, because it depends on the current state of
10794 * fpu_active (which may have changed).
10795 * Note that vmx_set_cr0 refers to efer set above.
10796 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010797 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010798 /*
10799 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10800 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10801 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10802 */
10803 update_exception_bitmap(vcpu);
10804 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10805 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10806
10807 /*
10808 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10809 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10810 */
10811 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10812 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10813
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010814 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010815
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010816 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10817 kvm_mmu_reset_context(vcpu);
10818
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010819 if (!enable_ept)
10820 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10821
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010822 if (enable_vpid) {
10823 /*
10824 * Trivially support vpid by letting L2s share their parent
10825 * L1's vpid. TODO: move to a more elaborate solution, giving
10826 * each L2 its own vpid and exposing the vpid feature to L1.
10827 */
10828 vmx_flush_tlb(vcpu);
10829 }
10830
10831
10832 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10833 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10834 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10835 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10836 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010837
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010838 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10839 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10840 vmcs_write64(GUEST_BNDCFGS, 0);
10841
Jan Kiszka44811c02013-08-04 17:17:27 +020010842 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010843 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010844 vcpu->arch.pat = vmcs12->host_ia32_pat;
10845 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010846 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10847 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10848 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010849
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010850 /* Set L1 segment info according to Intel SDM
10851 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10852 seg = (struct kvm_segment) {
10853 .base = 0,
10854 .limit = 0xFFFFFFFF,
10855 .selector = vmcs12->host_cs_selector,
10856 .type = 11,
10857 .present = 1,
10858 .s = 1,
10859 .g = 1
10860 };
10861 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10862 seg.l = 1;
10863 else
10864 seg.db = 1;
10865 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10866 seg = (struct kvm_segment) {
10867 .base = 0,
10868 .limit = 0xFFFFFFFF,
10869 .type = 3,
10870 .present = 1,
10871 .s = 1,
10872 .db = 1,
10873 .g = 1
10874 };
10875 seg.selector = vmcs12->host_ds_selector;
10876 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10877 seg.selector = vmcs12->host_es_selector;
10878 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10879 seg.selector = vmcs12->host_ss_selector;
10880 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10881 seg.selector = vmcs12->host_fs_selector;
10882 seg.base = vmcs12->host_fs_base;
10883 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10884 seg.selector = vmcs12->host_gs_selector;
10885 seg.base = vmcs12->host_gs_base;
10886 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10887 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010888 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010889 .limit = 0x67,
10890 .selector = vmcs12->host_tr_selector,
10891 .type = 11,
10892 .present = 1
10893 };
10894 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10895
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010896 kvm_set_dr(vcpu, 7, 0x400);
10897 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010898
Wincy Van3af18d92015-02-03 23:49:31 +080010899 if (cpu_has_vmx_msr_bitmap())
10900 vmx_set_msr_bitmap(vcpu);
10901
Wincy Vanff651cb2014-12-11 08:52:58 +030010902 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10903 vmcs12->vm_exit_msr_load_count))
10904 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010905}
10906
10907/*
10908 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10909 * and modify vmcs12 to make it see what it would expect to see there if
10910 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10911 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010912static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10913 u32 exit_intr_info,
10914 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010915{
10916 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010917 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070010918 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010919
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010920 /* trying to cancel vmlaunch/vmresume is a bug */
10921 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10922
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010923 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010924 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10925 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010926
Wincy Vanff651cb2014-12-11 08:52:58 +030010927 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10928 vmcs12->vm_exit_msr_store_count))
10929 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10930
Jim Mattsoncf3215d2016-09-06 09:33:21 -070010931 if (unlikely(vmx->fail))
10932 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
10933
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010934 vmx_load_vmcs01(vcpu);
10935
Bandan Das77b0f5d2014-04-19 18:17:45 -040010936 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10937 && nested_exit_intr_ack_set(vcpu)) {
10938 int irq = kvm_cpu_get_interrupt(vcpu);
10939 WARN_ON(irq < 0);
10940 vmcs12->vm_exit_intr_info = irq |
10941 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10942 }
10943
Jan Kiszka542060e2014-01-04 18:47:21 +010010944 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10945 vmcs12->exit_qualification,
10946 vmcs12->idt_vectoring_info_field,
10947 vmcs12->vm_exit_intr_info,
10948 vmcs12->vm_exit_intr_error_code,
10949 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010950
Paolo Bonzini8391ce42016-07-07 14:58:33 +020010951 vm_entry_controls_reset_shadow(vmx);
10952 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010953 vmx_segment_cache_clear(vmx);
10954
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010955 /* if no vmcs02 cache requested, remove the one we used */
10956 if (VMCS02_POOL_SIZE == 0)
10957 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10958
10959 load_vmcs12_host_state(vcpu, vmcs12);
10960
Paolo Bonzini93140062016-07-06 13:23:51 +020010961 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070010962 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10963 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010964 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020010965 if (vmx->hv_deadline_tsc == -1)
10966 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10967 PIN_BASED_VMX_PREEMPTION_TIMER);
10968 else
10969 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10970 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070010971 if (kvm_has_tsc_control)
10972 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010973
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020010974 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
10975 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
10976 vmx_set_virtual_x2apic_mode(vcpu,
10977 vcpu->arch.apic_base & X2APIC_ENABLE);
10978 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010979
10980 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10981 vmx->host_rsp = 0;
10982
10983 /* Unpin physical memory we referred to in vmcs02 */
10984 if (vmx->nested.apic_access_page) {
10985 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010986 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010987 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010988 if (vmx->nested.virtual_apic_page) {
10989 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010990 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010991 }
Wincy Van705699a2015-02-03 23:58:17 +080010992 if (vmx->nested.pi_desc_page) {
10993 kunmap(vmx->nested.pi_desc_page);
10994 nested_release_page(vmx->nested.pi_desc_page);
10995 vmx->nested.pi_desc_page = NULL;
10996 vmx->nested.pi_desc = NULL;
10997 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010998
10999 /*
Tang Chen38b99172014-09-24 15:57:54 +080011000 * We are now running in L2, mmu_notifier will force to reload the
11001 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11002 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011003 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011004
11005 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011006 * Exiting from L2 to L1, we're now back to L1 which thinks it just
11007 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
11008 * success or failure flag accordingly.
11009 */
11010 if (unlikely(vmx->fail)) {
11011 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011012 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011013 } else
11014 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011015 if (enable_shadow_vmcs)
11016 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011017
11018 /* in case we halted in L2 */
11019 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011020}
11021
Nadav Har'El7c177932011-05-25 23:12:04 +030011022/*
Jan Kiszka42124922014-01-04 18:47:19 +010011023 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11024 */
11025static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11026{
11027 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010011028 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010011029 free_nested(to_vmx(vcpu));
11030}
11031
11032/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011033 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11034 * 23.7 "VM-entry failures during or after loading guest state" (this also
11035 * lists the acceptable exit-reason and exit-qualification parameters).
11036 * It should only be called before L2 actually succeeded to run, and when
11037 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11038 */
11039static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11040 struct vmcs12 *vmcs12,
11041 u32 reason, unsigned long qualification)
11042{
11043 load_vmcs12_host_state(vcpu, vmcs12);
11044 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11045 vmcs12->exit_qualification = qualification;
11046 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011047 if (enable_shadow_vmcs)
11048 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011049}
11050
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011051static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11052 struct x86_instruction_info *info,
11053 enum x86_intercept_stage stage)
11054{
11055 return X86EMUL_CONTINUE;
11056}
11057
Yunhong Jiang64672c92016-06-13 14:19:59 -070011058#ifdef CONFIG_X86_64
11059/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11060static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11061 u64 divisor, u64 *result)
11062{
11063 u64 low = a << shift, high = a >> (64 - shift);
11064
11065 /* To avoid the overflow on divq */
11066 if (high >= divisor)
11067 return 1;
11068
11069 /* Low hold the result, high hold rem which is discarded */
11070 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11071 "rm" (divisor), "0" (low), "1" (high));
11072 *result = low;
11073
11074 return 0;
11075}
11076
11077static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11078{
11079 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011080 u64 tscl = rdtsc();
11081 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11082 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011083
11084 /* Convert to host delta tsc if tsc scaling is enabled */
11085 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11086 u64_shl_div_u64(delta_tsc,
11087 kvm_tsc_scaling_ratio_frac_bits,
11088 vcpu->arch.tsc_scaling_ratio,
11089 &delta_tsc))
11090 return -ERANGE;
11091
11092 /*
11093 * If the delta tsc can't fit in the 32 bit after the multi shift,
11094 * we can't use the preemption timer.
11095 * It's possible that it fits on later vmentries, but checking
11096 * on every vmentry is costly so we just use an hrtimer.
11097 */
11098 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11099 return -ERANGE;
11100
11101 vmx->hv_deadline_tsc = tscl + delta_tsc;
11102 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11103 PIN_BASED_VMX_PREEMPTION_TIMER);
11104 return 0;
11105}
11106
11107static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11108{
11109 struct vcpu_vmx *vmx = to_vmx(vcpu);
11110 vmx->hv_deadline_tsc = -1;
11111 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11112 PIN_BASED_VMX_PREEMPTION_TIMER);
11113}
11114#endif
11115
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011116static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011117{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011118 if (ple_gap)
11119 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011120}
11121
Kai Huang843e4332015-01-28 10:54:28 +080011122static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11123 struct kvm_memory_slot *slot)
11124{
11125 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11126 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11127}
11128
11129static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11130 struct kvm_memory_slot *slot)
11131{
11132 kvm_mmu_slot_set_dirty(kvm, slot);
11133}
11134
11135static void vmx_flush_log_dirty(struct kvm *kvm)
11136{
11137 kvm_flush_pml_buffers(kvm);
11138}
11139
11140static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11141 struct kvm_memory_slot *memslot,
11142 gfn_t offset, unsigned long mask)
11143{
11144 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11145}
11146
Feng Wuefc64402015-09-18 22:29:51 +080011147/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011148 * This routine does the following things for vCPU which is going
11149 * to be blocked if VT-d PI is enabled.
11150 * - Store the vCPU to the wakeup list, so when interrupts happen
11151 * we can find the right vCPU to wake up.
11152 * - Change the Posted-interrupt descriptor as below:
11153 * 'NDST' <-- vcpu->pre_pcpu
11154 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11155 * - If 'ON' is set during this process, which means at least one
11156 * interrupt is posted for this vCPU, we cannot block it, in
11157 * this case, return 1, otherwise, return 0.
11158 *
11159 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011160static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011161{
11162 unsigned long flags;
11163 unsigned int dest;
11164 struct pi_desc old, new;
11165 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11166
11167 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011168 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11169 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011170 return 0;
11171
11172 vcpu->pre_pcpu = vcpu->cpu;
11173 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11174 vcpu->pre_pcpu), flags);
11175 list_add_tail(&vcpu->blocked_vcpu_list,
11176 &per_cpu(blocked_vcpu_on_cpu,
11177 vcpu->pre_pcpu));
11178 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
11179 vcpu->pre_pcpu), flags);
11180
11181 do {
11182 old.control = new.control = pi_desc->control;
11183
11184 /*
11185 * We should not block the vCPU if
11186 * an interrupt is posted for it.
11187 */
11188 if (pi_test_on(pi_desc) == 1) {
11189 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11190 vcpu->pre_pcpu), flags);
11191 list_del(&vcpu->blocked_vcpu_list);
11192 spin_unlock_irqrestore(
11193 &per_cpu(blocked_vcpu_on_cpu_lock,
11194 vcpu->pre_pcpu), flags);
11195 vcpu->pre_pcpu = -1;
11196
11197 return 1;
11198 }
11199
11200 WARN((pi_desc->sn == 1),
11201 "Warning: SN field of posted-interrupts "
11202 "is set before blocking\n");
11203
11204 /*
11205 * Since vCPU can be preempted during this process,
11206 * vcpu->cpu could be different with pre_pcpu, we
11207 * need to set pre_pcpu as the destination of wakeup
11208 * notification event, then we can find the right vCPU
11209 * to wakeup in wakeup handler if interrupts happen
11210 * when the vCPU is in blocked state.
11211 */
11212 dest = cpu_physical_id(vcpu->pre_pcpu);
11213
11214 if (x2apic_enabled())
11215 new.ndst = dest;
11216 else
11217 new.ndst = (dest << 8) & 0xFF00;
11218
11219 /* set 'NV' to 'wakeup vector' */
11220 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11221 } while (cmpxchg(&pi_desc->control, old.control,
11222 new.control) != old.control);
11223
11224 return 0;
11225}
11226
Yunhong Jiangbc225122016-06-13 14:19:58 -070011227static int vmx_pre_block(struct kvm_vcpu *vcpu)
11228{
11229 if (pi_pre_block(vcpu))
11230 return 1;
11231
Yunhong Jiang64672c92016-06-13 14:19:59 -070011232 if (kvm_lapic_hv_timer_in_use(vcpu))
11233 kvm_lapic_switch_to_sw_timer(vcpu);
11234
Yunhong Jiangbc225122016-06-13 14:19:58 -070011235 return 0;
11236}
11237
11238static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011239{
11240 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11241 struct pi_desc old, new;
11242 unsigned int dest;
11243 unsigned long flags;
11244
11245 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011246 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11247 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011248 return;
11249
11250 do {
11251 old.control = new.control = pi_desc->control;
11252
11253 dest = cpu_physical_id(vcpu->cpu);
11254
11255 if (x2apic_enabled())
11256 new.ndst = dest;
11257 else
11258 new.ndst = (dest << 8) & 0xFF00;
11259
11260 /* Allow posting non-urgent interrupts */
11261 new.sn = 0;
11262
11263 /* set 'NV' to 'notification vector' */
11264 new.nv = POSTED_INTR_VECTOR;
11265 } while (cmpxchg(&pi_desc->control, old.control,
11266 new.control) != old.control);
11267
11268 if(vcpu->pre_pcpu != -1) {
11269 spin_lock_irqsave(
11270 &per_cpu(blocked_vcpu_on_cpu_lock,
11271 vcpu->pre_pcpu), flags);
11272 list_del(&vcpu->blocked_vcpu_list);
11273 spin_unlock_irqrestore(
11274 &per_cpu(blocked_vcpu_on_cpu_lock,
11275 vcpu->pre_pcpu), flags);
11276 vcpu->pre_pcpu = -1;
11277 }
11278}
11279
Yunhong Jiangbc225122016-06-13 14:19:58 -070011280static void vmx_post_block(struct kvm_vcpu *vcpu)
11281{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011282 if (kvm_x86_ops->set_hv_timer)
11283 kvm_lapic_switch_to_hv_timer(vcpu);
11284
Yunhong Jiangbc225122016-06-13 14:19:58 -070011285 pi_post_block(vcpu);
11286}
11287
Feng Wubf9f6ac2015-09-18 22:29:55 +080011288/*
Feng Wuefc64402015-09-18 22:29:51 +080011289 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11290 *
11291 * @kvm: kvm
11292 * @host_irq: host irq of the interrupt
11293 * @guest_irq: gsi of the interrupt
11294 * @set: set or unset PI
11295 * returns 0 on success, < 0 on failure
11296 */
11297static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11298 uint32_t guest_irq, bool set)
11299{
11300 struct kvm_kernel_irq_routing_entry *e;
11301 struct kvm_irq_routing_table *irq_rt;
11302 struct kvm_lapic_irq irq;
11303 struct kvm_vcpu *vcpu;
11304 struct vcpu_data vcpu_info;
11305 int idx, ret = -EINVAL;
11306
11307 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011308 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11309 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011310 return 0;
11311
11312 idx = srcu_read_lock(&kvm->irq_srcu);
11313 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11314 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11315
11316 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11317 if (e->type != KVM_IRQ_ROUTING_MSI)
11318 continue;
11319 /*
11320 * VT-d PI cannot support posting multicast/broadcast
11321 * interrupts to a vCPU, we still use interrupt remapping
11322 * for these kind of interrupts.
11323 *
11324 * For lowest-priority interrupts, we only support
11325 * those with single CPU as the destination, e.g. user
11326 * configures the interrupts via /proc/irq or uses
11327 * irqbalance to make the interrupts single-CPU.
11328 *
11329 * We will support full lowest-priority interrupt later.
11330 */
11331
Radim Krčmář371313132016-07-12 22:09:27 +020011332 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011333 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11334 /*
11335 * Make sure the IRTE is in remapped mode if
11336 * we don't handle it in posted mode.
11337 */
11338 ret = irq_set_vcpu_affinity(host_irq, NULL);
11339 if (ret < 0) {
11340 printk(KERN_INFO
11341 "failed to back to remapped mode, irq: %u\n",
11342 host_irq);
11343 goto out;
11344 }
11345
Feng Wuefc64402015-09-18 22:29:51 +080011346 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011347 }
Feng Wuefc64402015-09-18 22:29:51 +080011348
11349 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11350 vcpu_info.vector = irq.vector;
11351
Feng Wub6ce9782016-01-25 16:53:35 +080011352 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011353 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11354
11355 if (set)
11356 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11357 else {
11358 /* suppress notification event before unposting */
11359 pi_set_sn(vcpu_to_pi_desc(vcpu));
11360 ret = irq_set_vcpu_affinity(host_irq, NULL);
11361 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11362 }
11363
11364 if (ret < 0) {
11365 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11366 __func__);
11367 goto out;
11368 }
11369 }
11370
11371 ret = 0;
11372out:
11373 srcu_read_unlock(&kvm->irq_srcu, idx);
11374 return ret;
11375}
11376
Ashok Rajc45dcc72016-06-22 14:59:56 +080011377static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11378{
11379 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11380 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11381 FEATURE_CONTROL_LMCE;
11382 else
11383 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11384 ~FEATURE_CONTROL_LMCE;
11385}
11386
Kees Cook404f6aa2016-08-08 16:29:06 -070011387static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011388 .cpu_has_kvm_support = cpu_has_kvm_support,
11389 .disabled_by_bios = vmx_disabled_by_bios,
11390 .hardware_setup = hardware_setup,
11391 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011392 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011393 .hardware_enable = hardware_enable,
11394 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011395 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011396 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011397
11398 .vcpu_create = vmx_create_vcpu,
11399 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011400 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011401
Avi Kivity04d2cc72007-09-10 18:10:54 +030011402 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011403 .vcpu_load = vmx_vcpu_load,
11404 .vcpu_put = vmx_vcpu_put,
11405
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011406 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011407 .get_msr = vmx_get_msr,
11408 .set_msr = vmx_set_msr,
11409 .get_segment_base = vmx_get_segment_base,
11410 .get_segment = vmx_get_segment,
11411 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011412 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011413 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011414 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011415 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011416 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011417 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011418 .set_cr3 = vmx_set_cr3,
11419 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011420 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011421 .get_idt = vmx_get_idt,
11422 .set_idt = vmx_set_idt,
11423 .get_gdt = vmx_get_gdt,
11424 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011425 .get_dr6 = vmx_get_dr6,
11426 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011427 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011428 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011429 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011430 .get_rflags = vmx_get_rflags,
11431 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011432
11433 .get_pkru = vmx_get_pkru,
11434
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020011435 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020011436 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011437
11438 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011439
Avi Kivity6aa8b732006-12-10 02:21:36 -080011440 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011441 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011442 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011443 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11444 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011445 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011446 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011447 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011448 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011449 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011450 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011451 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011452 .get_nmi_mask = vmx_get_nmi_mask,
11453 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011454 .enable_nmi_window = enable_nmi_window,
11455 .enable_irq_window = enable_irq_window,
11456 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011457 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011458 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011459 .get_enable_apicv = vmx_get_enable_apicv,
11460 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011461 .load_eoi_exitmap = vmx_load_eoi_exitmap,
11462 .hwapic_irr_update = vmx_hwapic_irr_update,
11463 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011464 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11465 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011466
Izik Eiduscbc94022007-10-25 00:29:55 +020011467 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011468 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011469 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011470
Avi Kivity586f9602010-11-18 13:09:54 +020011471 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011472
Sheng Yang17cc3932010-01-05 19:02:27 +080011473 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011474
11475 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011476
11477 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011478 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011479
11480 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011481
11482 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011483
11484 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011485
11486 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011487
11488 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011489 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011490 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011491 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011492
11493 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011494
11495 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011496
11497 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11498 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11499 .flush_log_dirty = vmx_flush_log_dirty,
11500 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f7f2015-06-19 15:45:05 +020011501
Feng Wubf9f6ac2015-09-18 22:29:55 +080011502 .pre_block = vmx_pre_block,
11503 .post_block = vmx_post_block,
11504
Wei Huang25462f7f2015-06-19 15:45:05 +020011505 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011506
11507 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011508
11509#ifdef CONFIG_X86_64
11510 .set_hv_timer = vmx_set_hv_timer,
11511 .cancel_hv_timer = vmx_cancel_hv_timer,
11512#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011513
11514 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011515};
11516
11517static int __init vmx_init(void)
11518{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011519 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11520 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011521 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011522 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011523
Dave Young2965faa2015-09-09 15:38:55 -070011524#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011525 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11526 crash_vmclear_local_loaded_vmcss);
11527#endif
11528
He, Qingfdef3ad2007-04-30 09:45:24 +030011529 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011530}
11531
11532static void __exit vmx_exit(void)
11533{
Dave Young2965faa2015-09-09 15:38:55 -070011534#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011535 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011536 synchronize_rcu();
11537#endif
11538
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011539 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011540}
11541
11542module_init(vmx_init)
11543module_exit(vmx_exit)