blob: 1e7f26985bdae9375407bbaa350984c39141785f [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030042#include <linux/component.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053047#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053048#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
50/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000051#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030053enum omap_burst_size {
54 BURST_SIZE_X2 = 0,
55 BURST_SIZE_X4 = 1,
56 BURST_SIZE_X8 = 2,
57};
58
Tomi Valkeinen80c39712009-11-12 11:41:42 +020059#define REG_GET(idx, start, end) \
60 FLD_GET(dispc_read_reg(idx), start, end)
61
62#define REG_FLD_MOD(idx, val, start, end) \
63 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
64
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053065struct dispc_features {
66 u8 sw_start;
67 u8 fp_start;
68 u8 bp_start;
69 u16 sw_max;
70 u16 vp_max;
71 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053072 u8 mgr_width_start;
73 u8 mgr_height_start;
74 u16 mgr_width_max;
75 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053076 unsigned long max_lcd_pclk;
77 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030078 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053079 const struct omap_video_timings *mgr_timings,
80 u16 width, u16 height, u16 out_width, u16 out_height,
81 enum omap_color_mode color_mode, bool *five_taps,
82 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053083 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030084 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053085 u16 width, u16 height, u16 out_width, u16 out_height,
86 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030087 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030088
89 /* swap GFX & WB fifos */
90 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020091
92 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
93 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053094
95 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
96 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053097
98 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +030099
100 /* PIXEL_INC is not added to the last pixel of a line */
101 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300102
103 /* POL_FREQ has ALIGN bit */
104 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200105
106 bool has_writeback:1;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +0200107
108 bool supports_double_pixel:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530109};
110
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300111#define DISPC_MAX_NR_FIFOS 5
112
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000114 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200115 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300116
archit tanejaaffe3602011-02-23 08:41:03 +0000117 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300118 irq_handler_t user_handler;
119 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200120
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200121 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300122 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200123
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300124 u32 fifo_size[DISPC_MAX_NR_FIFOS];
125 /* maps which plane is using a fifo. fifo-id -> plane-id */
126 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200127
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300128 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200129 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200130
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530131 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300132
133 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000134
135 struct regmap *syscon_pol;
136 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200137
138 /* DISPC_CONTROL & DISPC_CONFIG lock*/
139 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200140} dispc;
141
Amber Jain0d66cbb2011-05-19 19:47:54 +0530142enum omap_color_component {
143 /* used for all color formats for OMAP3 and earlier
144 * and for RGB and Y color component on OMAP4
145 */
146 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
147 /* used for UV component for
148 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
149 * color formats on OMAP4
150 */
151 DISPC_COLOR_COMPONENT_UV = 1 << 1,
152};
153
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530154enum mgr_reg_fields {
155 DISPC_MGR_FLD_ENABLE,
156 DISPC_MGR_FLD_STNTFT,
157 DISPC_MGR_FLD_GO,
158 DISPC_MGR_FLD_TFTDATALINES,
159 DISPC_MGR_FLD_STALLMODE,
160 DISPC_MGR_FLD_TCKENABLE,
161 DISPC_MGR_FLD_TCKSELECTION,
162 DISPC_MGR_FLD_CPR,
163 DISPC_MGR_FLD_FIFOHANDCHECK,
164 /* used to maintain a count of the above fields */
165 DISPC_MGR_FLD_NUM,
166};
167
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300168struct dispc_reg_field {
169 u16 reg;
170 u8 high;
171 u8 low;
172};
173
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530174static const struct {
175 const char *name;
176 u32 vsync_irq;
177 u32 framedone_irq;
178 u32 sync_lost_irq;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300179 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530180} mgr_desc[] = {
181 [OMAP_DSS_CHANNEL_LCD] = {
182 .name = "LCD",
183 .vsync_irq = DISPC_IRQ_VSYNC,
184 .framedone_irq = DISPC_IRQ_FRAMEDONE,
185 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
186 .reg_desc = {
187 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
188 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
189 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
190 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
191 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
192 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
193 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
194 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
195 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
196 },
197 },
198 [OMAP_DSS_CHANNEL_DIGIT] = {
199 .name = "DIGIT",
200 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200201 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530202 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
203 .reg_desc = {
204 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
205 [DISPC_MGR_FLD_STNTFT] = { },
206 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
207 [DISPC_MGR_FLD_TFTDATALINES] = { },
208 [DISPC_MGR_FLD_STALLMODE] = { },
209 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
210 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
211 [DISPC_MGR_FLD_CPR] = { },
212 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
213 },
214 },
215 [OMAP_DSS_CHANNEL_LCD2] = {
216 .name = "LCD2",
217 .vsync_irq = DISPC_IRQ_VSYNC2,
218 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
219 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
220 .reg_desc = {
221 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
222 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
223 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
224 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
225 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
226 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
227 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
228 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
229 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
230 },
231 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530232 [OMAP_DSS_CHANNEL_LCD3] = {
233 .name = "LCD3",
234 .vsync_irq = DISPC_IRQ_VSYNC3,
235 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
236 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
237 .reg_desc = {
238 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
239 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
240 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
241 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
242 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
243 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
244 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
245 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
246 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
247 },
248 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530249};
250
Archit Taneja6e5264b2012-09-11 12:04:47 +0530251struct color_conv_coef {
252 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
253 int full_range;
254};
255
Tomi Valkeinen65904152015-11-04 17:10:57 +0200256static unsigned long dispc_fclk_rate(void);
257static unsigned long dispc_core_clk_rate(void);
258static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
259static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
260
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530261static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
262static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200263
Archit Taneja55978cc2011-05-06 11:45:51 +0530264static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265{
Archit Taneja55978cc2011-05-06 11:45:51 +0530266 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200267}
268
Archit Taneja55978cc2011-05-06 11:45:51 +0530269static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200270{
Archit Taneja55978cc2011-05-06 11:45:51 +0530271 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200272}
273
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530274static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
275{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300276 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530277 return REG_GET(rfld.reg, rfld.high, rfld.low);
278}
279
280static void mgr_fld_write(enum omap_channel channel,
281 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300282 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200283 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
284 unsigned long flags;
285
286 if (need_lock)
287 spin_lock_irqsave(&dispc.control_lock, flags);
288
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530289 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200290
291 if (need_lock)
292 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530293}
294
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200295#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530296 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200297#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530298 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200299
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300300static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200301{
Archit Tanejac6104b82011-08-05 19:06:02 +0530302 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200303
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300304 DSSDBG("dispc_save_context\n");
305
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200306 SR(IRQENABLE);
307 SR(CONTROL);
308 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200309 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530310 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
311 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300312 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000313 if (dss_has_feature(FEAT_MGR_LCD2)) {
314 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000315 SR(CONFIG2);
316 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530317 if (dss_has_feature(FEAT_MGR_LCD3)) {
318 SR(CONTROL3);
319 SR(CONFIG3);
320 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200321
Archit Tanejac6104b82011-08-05 19:06:02 +0530322 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
323 SR(DEFAULT_COLOR(i));
324 SR(TRANS_COLOR(i));
325 SR(SIZE_MGR(i));
326 if (i == OMAP_DSS_CHANNEL_DIGIT)
327 continue;
328 SR(TIMING_H(i));
329 SR(TIMING_V(i));
330 SR(POL_FREQ(i));
331 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200332
Archit Tanejac6104b82011-08-05 19:06:02 +0530333 SR(DATA_CYCLE1(i));
334 SR(DATA_CYCLE2(i));
335 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200336
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300337 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530338 SR(CPR_COEF_R(i));
339 SR(CPR_COEF_G(i));
340 SR(CPR_COEF_B(i));
341 }
342 }
343
344 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
345 SR(OVL_BA0(i));
346 SR(OVL_BA1(i));
347 SR(OVL_POSITION(i));
348 SR(OVL_SIZE(i));
349 SR(OVL_ATTRIBUTES(i));
350 SR(OVL_FIFO_THRESHOLD(i));
351 SR(OVL_ROW_INC(i));
352 SR(OVL_PIXEL_INC(i));
353 if (dss_has_feature(FEAT_PRELOAD))
354 SR(OVL_PRELOAD(i));
355 if (i == OMAP_DSS_GFX) {
356 SR(OVL_WINDOW_SKIP(i));
357 SR(OVL_TABLE_BA(i));
358 continue;
359 }
360 SR(OVL_FIR(i));
361 SR(OVL_PICTURE_SIZE(i));
362 SR(OVL_ACCU0(i));
363 SR(OVL_ACCU1(i));
364
365 for (j = 0; j < 8; j++)
366 SR(OVL_FIR_COEF_H(i, j));
367
368 for (j = 0; j < 8; j++)
369 SR(OVL_FIR_COEF_HV(i, j));
370
371 for (j = 0; j < 5; j++)
372 SR(OVL_CONV_COEF(i, j));
373
374 if (dss_has_feature(FEAT_FIR_COEF_V)) {
375 for (j = 0; j < 8; j++)
376 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300377 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000378
Archit Tanejac6104b82011-08-05 19:06:02 +0530379 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
380 SR(OVL_BA0_UV(i));
381 SR(OVL_BA1_UV(i));
382 SR(OVL_FIR2(i));
383 SR(OVL_ACCU2_0(i));
384 SR(OVL_ACCU2_1(i));
385
386 for (j = 0; j < 8; j++)
387 SR(OVL_FIR_COEF_H2(i, j));
388
389 for (j = 0; j < 8; j++)
390 SR(OVL_FIR_COEF_HV2(i, j));
391
392 for (j = 0; j < 8; j++)
393 SR(OVL_FIR_COEF_V2(i, j));
394 }
395 if (dss_has_feature(FEAT_ATTR2))
396 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000397 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600399 if (dss_has_feature(FEAT_CORE_CLK_DIV))
400 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300401
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300402 dispc.ctx_valid = true;
403
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200404 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200405}
406
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300407static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200408{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200409 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300410
411 DSSDBG("dispc_restore_context\n");
412
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300413 if (!dispc.ctx_valid)
414 return;
415
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200416 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200417 /*RR(CONTROL);*/
418 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200419 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530420 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
421 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300422 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530423 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000424 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530425 if (dss_has_feature(FEAT_MGR_LCD3))
426 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200427
Archit Tanejac6104b82011-08-05 19:06:02 +0530428 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
429 RR(DEFAULT_COLOR(i));
430 RR(TRANS_COLOR(i));
431 RR(SIZE_MGR(i));
432 if (i == OMAP_DSS_CHANNEL_DIGIT)
433 continue;
434 RR(TIMING_H(i));
435 RR(TIMING_V(i));
436 RR(POL_FREQ(i));
437 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530438
Archit Tanejac6104b82011-08-05 19:06:02 +0530439 RR(DATA_CYCLE1(i));
440 RR(DATA_CYCLE2(i));
441 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000442
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300443 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530444 RR(CPR_COEF_R(i));
445 RR(CPR_COEF_G(i));
446 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300447 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000448 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200449
Archit Tanejac6104b82011-08-05 19:06:02 +0530450 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
451 RR(OVL_BA0(i));
452 RR(OVL_BA1(i));
453 RR(OVL_POSITION(i));
454 RR(OVL_SIZE(i));
455 RR(OVL_ATTRIBUTES(i));
456 RR(OVL_FIFO_THRESHOLD(i));
457 RR(OVL_ROW_INC(i));
458 RR(OVL_PIXEL_INC(i));
459 if (dss_has_feature(FEAT_PRELOAD))
460 RR(OVL_PRELOAD(i));
461 if (i == OMAP_DSS_GFX) {
462 RR(OVL_WINDOW_SKIP(i));
463 RR(OVL_TABLE_BA(i));
464 continue;
465 }
466 RR(OVL_FIR(i));
467 RR(OVL_PICTURE_SIZE(i));
468 RR(OVL_ACCU0(i));
469 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200470
Archit Tanejac6104b82011-08-05 19:06:02 +0530471 for (j = 0; j < 8; j++)
472 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200473
Archit Tanejac6104b82011-08-05 19:06:02 +0530474 for (j = 0; j < 8; j++)
475 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200476
Archit Tanejac6104b82011-08-05 19:06:02 +0530477 for (j = 0; j < 5; j++)
478 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200479
Archit Tanejac6104b82011-08-05 19:06:02 +0530480 if (dss_has_feature(FEAT_FIR_COEF_V)) {
481 for (j = 0; j < 8; j++)
482 RR(OVL_FIR_COEF_V(i, j));
483 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200484
Archit Tanejac6104b82011-08-05 19:06:02 +0530485 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
486 RR(OVL_BA0_UV(i));
487 RR(OVL_BA1_UV(i));
488 RR(OVL_FIR2(i));
489 RR(OVL_ACCU2_0(i));
490 RR(OVL_ACCU2_1(i));
491
492 for (j = 0; j < 8; j++)
493 RR(OVL_FIR_COEF_H2(i, j));
494
495 for (j = 0; j < 8; j++)
496 RR(OVL_FIR_COEF_HV2(i, j));
497
498 for (j = 0; j < 8; j++)
499 RR(OVL_FIR_COEF_V2(i, j));
500 }
501 if (dss_has_feature(FEAT_ATTR2))
502 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300503 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200504
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600505 if (dss_has_feature(FEAT_CORE_CLK_DIV))
506 RR(DIVISOR);
507
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200508 /* enable last, because LCD & DIGIT enable are here */
509 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000510 if (dss_has_feature(FEAT_MGR_LCD2))
511 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530512 if (dss_has_feature(FEAT_MGR_LCD3))
513 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200514 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300515 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200516
517 /*
518 * enable last so IRQs won't trigger before
519 * the context is fully restored
520 */
521 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300522
523 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200524}
525
526#undef SR
527#undef RR
528
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300529int dispc_runtime_get(void)
530{
531 int r;
532
533 DSSDBG("dispc_runtime_get\n");
534
535 r = pm_runtime_get_sync(&dispc.pdev->dev);
536 WARN_ON(r < 0);
537 return r < 0 ? r : 0;
538}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200539EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300540
541void dispc_runtime_put(void)
542{
543 int r;
544
545 DSSDBG("dispc_runtime_put\n");
546
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200547 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300548 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300549}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200550EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300551
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200552u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
553{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530554 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200555}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200556EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200557
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200558u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
559{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200560 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
561 return 0;
562
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530563 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200564}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200565EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200566
Tomi Valkeinencb699202012-10-17 10:38:52 +0300567u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
568{
569 return mgr_desc[channel].sync_lost_irq;
570}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200571EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300572
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530573u32 dispc_wb_get_framedone_irq(void)
574{
575 return DISPC_IRQ_FRAMEDONEWB;
576}
577
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300578bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200579{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530580 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200581}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200582EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200583
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300584void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585{
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +0100586 WARN_ON(!dispc_mgr_is_enabled(channel));
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300587 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200588
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530589 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200590
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530591 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200592}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200593EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200594
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530595bool dispc_wb_go_busy(void)
596{
597 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
598}
599
600void dispc_wb_go(void)
601{
602 enum omap_plane plane = OMAP_DSS_WB;
603 bool enable, go;
604
605 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
606
607 if (!enable)
608 return;
609
610 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
611 if (go) {
612 DSSERR("GO bit not down for WB\n");
613 return;
614 }
615
616 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
617}
618
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300619static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200620{
Archit Taneja9b372c22011-05-06 11:45:49 +0530621 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200622}
623
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300624static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200625{
Archit Taneja9b372c22011-05-06 11:45:49 +0530626 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200627}
628
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300629static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200630{
Archit Taneja9b372c22011-05-06 11:45:49 +0530631 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200632}
633
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300634static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530635{
636 BUG_ON(plane == OMAP_DSS_GFX);
637
638 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
639}
640
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300641static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
642 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530643{
644 BUG_ON(plane == OMAP_DSS_GFX);
645
646 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
647}
648
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300649static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530650{
651 BUG_ON(plane == OMAP_DSS_GFX);
652
653 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
654}
655
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530656static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
657 int fir_vinc, int five_taps,
658 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200659{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530660 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200661 int i;
662
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530663 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
664 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200665
666 for (i = 0; i < 8; i++) {
667 u32 h, hv;
668
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530669 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
670 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
671 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
672 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
673 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
674 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
675 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
676 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200677
Amber Jain0d66cbb2011-05-19 19:47:54 +0530678 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300679 dispc_ovl_write_firh_reg(plane, i, h);
680 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530681 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300682 dispc_ovl_write_firh2_reg(plane, i, h);
683 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530684 }
685
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200686 }
687
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200688 if (five_taps) {
689 for (i = 0; i < 8; i++) {
690 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530691 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
692 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530693 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300694 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530695 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300696 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200697 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698 }
699}
700
Archit Taneja6e5264b2012-09-11 12:04:47 +0530701
702static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
703 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200704{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
706
Archit Taneja6e5264b2012-09-11 12:04:47 +0530707 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
708 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
709 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
710 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
711 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200712
Archit Taneja6e5264b2012-09-11 12:04:47 +0530713 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200714
715#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200716}
717
Archit Taneja6e5264b2012-09-11 12:04:47 +0530718static void dispc_setup_color_conv_coef(void)
719{
720 int i;
721 int num_ovl = dss_feat_get_num_ovls();
Archit Taneja6e5264b2012-09-11 12:04:47 +0530722 const struct color_conv_coef ctbl_bt601_5_ovl = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200723 /* YUV -> RGB */
Archit Taneja6e5264b2012-09-11 12:04:47 +0530724 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
725 };
726 const struct color_conv_coef ctbl_bt601_5_wb = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200727 /* RGB -> YUV */
728 66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
Archit Taneja6e5264b2012-09-11 12:04:47 +0530729 };
730
731 for (i = 1; i < num_ovl; i++)
732 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
733
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200734 if (dispc.feat->has_writeback)
735 dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530736}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200737
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300738static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200739{
Archit Taneja9b372c22011-05-06 11:45:49 +0530740 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200741}
742
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300743static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200744{
Archit Taneja9b372c22011-05-06 11:45:49 +0530745 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200746}
747
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300748static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530749{
750 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
751}
752
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300753static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530754{
755 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
756}
757
Archit Tanejad79db852012-09-22 12:30:17 +0530758static void dispc_ovl_set_pos(enum omap_plane plane,
759 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200760{
Archit Tanejad79db852012-09-22 12:30:17 +0530761 u32 val;
762
763 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
764 return;
765
766 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530767
768 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200769}
770
Archit Taneja78b687f2012-09-21 14:51:49 +0530771static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
772 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200773{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200774 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530775
Archit Taneja36d87d92012-07-28 22:59:03 +0530776 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530777 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
778 else
779 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200780}
781
Archit Taneja78b687f2012-09-21 14:51:49 +0530782static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
783 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200784{
785 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200786
787 BUG_ON(plane == OMAP_DSS_GFX);
788
789 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530790
Archit Taneja36d87d92012-07-28 22:59:03 +0530791 if (plane == OMAP_DSS_WB)
792 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
793 else
794 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200795}
796
Archit Taneja5b54ed32012-09-26 16:55:27 +0530797static void dispc_ovl_set_zorder(enum omap_plane plane,
798 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530799{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530800 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530801 return;
802
803 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
804}
805
806static void dispc_ovl_enable_zorder_planes(void)
807{
808 int i;
809
810 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
811 return;
812
813 for (i = 0; i < dss_feat_get_num_ovls(); i++)
814 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
815}
816
Archit Taneja5b54ed32012-09-26 16:55:27 +0530817static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
818 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100819{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530820 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100821 return;
822
Archit Taneja9b372c22011-05-06 11:45:49 +0530823 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100824}
825
Archit Taneja5b54ed32012-09-26 16:55:27 +0530826static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
827 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200828{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530829 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300830 int shift;
831
Archit Taneja5b54ed32012-09-26 16:55:27 +0530832 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100833 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530834
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300835 shift = shifts[plane];
836 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200837}
838
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300839static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200840{
Archit Taneja9b372c22011-05-06 11:45:49 +0530841 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200842}
843
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300844static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200845{
Archit Taneja9b372c22011-05-06 11:45:49 +0530846 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200847}
848
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300849static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200850 enum omap_color_mode color_mode)
851{
852 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530853 if (plane != OMAP_DSS_GFX) {
854 switch (color_mode) {
855 case OMAP_DSS_COLOR_NV12:
856 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530857 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530858 m = 0x1; break;
859 case OMAP_DSS_COLOR_RGBA16:
860 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530861 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530862 m = 0x4; break;
863 case OMAP_DSS_COLOR_ARGB16:
864 m = 0x5; break;
865 case OMAP_DSS_COLOR_RGB16:
866 m = 0x6; break;
867 case OMAP_DSS_COLOR_ARGB16_1555:
868 m = 0x7; break;
869 case OMAP_DSS_COLOR_RGB24U:
870 m = 0x8; break;
871 case OMAP_DSS_COLOR_RGB24P:
872 m = 0x9; break;
873 case OMAP_DSS_COLOR_YUV2:
874 m = 0xa; break;
875 case OMAP_DSS_COLOR_UYVY:
876 m = 0xb; break;
877 case OMAP_DSS_COLOR_ARGB32:
878 m = 0xc; break;
879 case OMAP_DSS_COLOR_RGBA32:
880 m = 0xd; break;
881 case OMAP_DSS_COLOR_RGBX32:
882 m = 0xe; break;
883 case OMAP_DSS_COLOR_XRGB16_1555:
884 m = 0xf; break;
885 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300886 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530887 }
888 } else {
889 switch (color_mode) {
890 case OMAP_DSS_COLOR_CLUT1:
891 m = 0x0; break;
892 case OMAP_DSS_COLOR_CLUT2:
893 m = 0x1; break;
894 case OMAP_DSS_COLOR_CLUT4:
895 m = 0x2; break;
896 case OMAP_DSS_COLOR_CLUT8:
897 m = 0x3; break;
898 case OMAP_DSS_COLOR_RGB12U:
899 m = 0x4; break;
900 case OMAP_DSS_COLOR_ARGB16:
901 m = 0x5; break;
902 case OMAP_DSS_COLOR_RGB16:
903 m = 0x6; break;
904 case OMAP_DSS_COLOR_ARGB16_1555:
905 m = 0x7; break;
906 case OMAP_DSS_COLOR_RGB24U:
907 m = 0x8; break;
908 case OMAP_DSS_COLOR_RGB24P:
909 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530910 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530911 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530912 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530913 m = 0xb; break;
914 case OMAP_DSS_COLOR_ARGB32:
915 m = 0xc; break;
916 case OMAP_DSS_COLOR_RGBA32:
917 m = 0xd; break;
918 case OMAP_DSS_COLOR_RGBX32:
919 m = 0xe; break;
920 case OMAP_DSS_COLOR_XRGB16_1555:
921 m = 0xf; break;
922 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300923 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530924 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200925 }
926
Archit Taneja9b372c22011-05-06 11:45:49 +0530927 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200928}
929
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530930static void dispc_ovl_configure_burst_type(enum omap_plane plane,
931 enum omap_dss_rotation_type rotation_type)
932{
933 if (dss_has_feature(FEAT_BURST_2D) == 0)
934 return;
935
936 if (rotation_type == OMAP_DSS_ROT_TILER)
937 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
938 else
939 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
940}
941
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300942void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200943{
944 int shift;
945 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000946 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200947
948 switch (plane) {
949 case OMAP_DSS_GFX:
950 shift = 8;
951 break;
952 case OMAP_DSS_VIDEO1:
953 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530954 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200955 shift = 16;
956 break;
957 default:
958 BUG();
959 return;
960 }
961
Archit Taneja9b372c22011-05-06 11:45:49 +0530962 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000963 if (dss_has_feature(FEAT_MGR_LCD2)) {
964 switch (channel) {
965 case OMAP_DSS_CHANNEL_LCD:
966 chan = 0;
967 chan2 = 0;
968 break;
969 case OMAP_DSS_CHANNEL_DIGIT:
970 chan = 1;
971 chan2 = 0;
972 break;
973 case OMAP_DSS_CHANNEL_LCD2:
974 chan = 0;
975 chan2 = 1;
976 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530977 case OMAP_DSS_CHANNEL_LCD3:
978 if (dss_has_feature(FEAT_MGR_LCD3)) {
979 chan = 0;
980 chan2 = 2;
981 } else {
982 BUG();
983 return;
984 }
985 break;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +0200986 case OMAP_DSS_CHANNEL_WB:
987 chan = 0;
988 chan2 = 3;
989 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000990 default:
991 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300992 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000993 }
994
995 val = FLD_MOD(val, chan, shift, shift);
996 val = FLD_MOD(val, chan2, 31, 30);
997 } else {
998 val = FLD_MOD(val, channel, shift, shift);
999 }
Archit Taneja9b372c22011-05-06 11:45:49 +05301000 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001001}
Tomi Valkeinen348be692012-11-07 18:17:35 +02001002EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001003
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001004static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
1005{
1006 int shift;
1007 u32 val;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001008
1009 switch (plane) {
1010 case OMAP_DSS_GFX:
1011 shift = 8;
1012 break;
1013 case OMAP_DSS_VIDEO1:
1014 case OMAP_DSS_VIDEO2:
1015 case OMAP_DSS_VIDEO3:
1016 shift = 16;
1017 break;
1018 default:
1019 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001020 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001021 }
1022
1023 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1024
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001025 if (FLD_GET(val, shift, shift) == 1)
1026 return OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001027
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001028 if (!dss_has_feature(FEAT_MGR_LCD2))
1029 return OMAP_DSS_CHANNEL_LCD;
1030
1031 switch (FLD_GET(val, 31, 30)) {
1032 case 0:
1033 default:
1034 return OMAP_DSS_CHANNEL_LCD;
1035 case 1:
1036 return OMAP_DSS_CHANNEL_LCD2;
1037 case 2:
1038 return OMAP_DSS_CHANNEL_LCD3;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001039 case 3:
1040 return OMAP_DSS_CHANNEL_WB;
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001041 }
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001042}
1043
Archit Tanejad9ac7732012-09-22 12:38:19 +05301044void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1045{
1046 enum omap_plane plane = OMAP_DSS_WB;
1047
1048 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1049}
1050
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001051static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001052 enum omap_burst_size burst_size)
1053{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301054 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001055 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001056
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001057 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001058 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001059}
1060
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001061static void dispc_configure_burst_sizes(void)
1062{
1063 int i;
1064 const int burst_size = BURST_SIZE_X8;
1065
1066 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001067 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001068 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5b354af2015-11-04 17:10:48 +02001069 if (dispc.feat->has_writeback)
1070 dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001071}
1072
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001073static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001074{
1075 unsigned unit = dss_feat_get_burst_size_unit();
1076 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1077 return unit * 8;
1078}
1079
Mythri P Kd3862612011-03-11 18:02:49 +05301080void dispc_enable_gamma_table(bool enable)
1081{
1082 /*
1083 * This is partially implemented to support only disabling of
1084 * the gamma table.
1085 */
1086 if (enable) {
1087 DSSWARN("Gamma table enabling for TV not yet supported");
1088 return;
1089 }
1090
1091 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1092}
1093
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001094static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001095{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301096 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001097 return;
1098
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301099 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001100}
1101
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001102static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001103 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001104{
1105 u32 coef_r, coef_g, coef_b;
1106
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301107 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001108 return;
1109
1110 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1111 FLD_VAL(coefs->rb, 9, 0);
1112 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1113 FLD_VAL(coefs->gb, 9, 0);
1114 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1115 FLD_VAL(coefs->bb, 9, 0);
1116
1117 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1118 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1119 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1120}
1121
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001122static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001123{
1124 u32 val;
1125
1126 BUG_ON(plane == OMAP_DSS_GFX);
1127
Archit Taneja9b372c22011-05-06 11:45:49 +05301128 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001129 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301130 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001131}
1132
Archit Tanejad79db852012-09-22 12:30:17 +05301133static void dispc_ovl_enable_replication(enum omap_plane plane,
1134 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001135{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301136 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001137 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001138
Archit Tanejad79db852012-09-22 12:30:17 +05301139 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1140 return;
1141
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001142 shift = shifts[plane];
1143 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001144}
1145
Archit Taneja8f366162012-04-16 12:53:44 +05301146static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301147 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001148{
1149 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301150
Archit Taneja33b89922012-11-14 13:50:15 +05301151 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1152 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1153
Archit Taneja702d1442011-05-06 11:45:50 +05301154 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001155}
1156
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001157static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001158{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001159 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001160 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301161 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001162 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001163 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001164
1165 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001166
Archit Tanejaa0acb552010-09-15 19:20:00 +05301167 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001168
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001169 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1170 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001171 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001172 dispc.fifo_size[fifo] = size;
1173
1174 /*
1175 * By default fifos are mapped directly to overlays, fifo 0 to
1176 * ovl 0, fifo 1 to ovl 1, etc.
1177 */
1178 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001179 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001180
1181 /*
1182 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1183 * causes problems with certain use cases, like using the tiler in 2D
1184 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1185 * giving GFX plane a larger fifo. WB but should work fine with a
1186 * smaller fifo.
1187 */
1188 if (dispc.feat->gfx_fifo_workaround) {
1189 u32 v;
1190
1191 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1192
1193 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1194 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1195 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1196 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1197
1198 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1199
1200 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1201 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1202 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001203
1204 /*
1205 * Setup default fifo thresholds.
1206 */
1207 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1208 u32 low, high;
1209 const bool use_fifomerge = false;
1210 const bool manual_update = false;
1211
1212 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1213 use_fifomerge, manual_update);
1214
1215 dispc_ovl_set_fifo_threshold(i, low, high);
1216 }
Tomi Valkeinen65e116e2015-11-04 17:10:49 +02001217
1218 if (dispc.feat->has_writeback) {
1219 u32 low, high;
1220 const bool use_fifomerge = false;
1221 const bool manual_update = false;
1222
1223 dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
1224 use_fifomerge, manual_update);
1225
1226 dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
1227 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001228}
1229
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001230static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001231{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001232 int fifo;
1233 u32 size = 0;
1234
1235 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1236 if (dispc.fifo_assignment[fifo] == plane)
1237 size += dispc.fifo_size[fifo];
1238 }
1239
1240 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001241}
1242
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001243void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001244{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301245 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001246 u32 unit;
1247
1248 unit = dss_feat_get_buffer_size_unit();
1249
1250 WARN_ON(low % unit != 0);
1251 WARN_ON(high % unit != 0);
1252
1253 low /= unit;
1254 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301255
Archit Taneja9b372c22011-05-06 11:45:49 +05301256 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1257 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1258
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001259 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001260 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301261 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001262 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301263 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001264 hi_start, hi_end) * unit,
1265 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001266
Archit Taneja9b372c22011-05-06 11:45:49 +05301267 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301268 FLD_VAL(high, hi_start, hi_end) |
1269 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301270
1271 /*
1272 * configure the preload to the pipeline's high threhold, if HT it's too
1273 * large for the preload field, set the threshold to the maximum value
1274 * that can be held by the preload register
1275 */
1276 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1277 plane != OMAP_DSS_WB)
1278 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001279}
1280
1281void dispc_enable_fifomerge(bool enable)
1282{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001283 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1284 WARN_ON(enable);
1285 return;
1286 }
1287
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001288 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1289 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001290}
1291
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001292void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001293 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1294 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001295{
1296 /*
1297 * All sizes are in bytes. Both the buffer and burst are made of
1298 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1299 */
1300
1301 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001302 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1303 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001304
1305 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001306 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001307
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001308 if (use_fifomerge) {
1309 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001310 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001311 total_fifo_size += dispc_ovl_get_fifo_size(i);
1312 } else {
1313 total_fifo_size = ovl_fifo_size;
1314 }
1315
1316 /*
1317 * We use the same low threshold for both fifomerge and non-fifomerge
1318 * cases, but for fifomerge we calculate the high threshold using the
1319 * combined fifo size
1320 */
1321
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001322 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001323 *fifo_low = ovl_fifo_size - burst_size * 2;
1324 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301325 } else if (plane == OMAP_DSS_WB) {
1326 /*
1327 * Most optimal configuration for writeback is to push out data
1328 * to the interconnect the moment writeback pushes enough pixels
1329 * in the FIFO to form a burst
1330 */
1331 *fifo_low = 0;
1332 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001333 } else {
1334 *fifo_low = ovl_fifo_size - burst_size;
1335 *fifo_high = total_fifo_size - buf_unit;
1336 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001337}
1338
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001339static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
1340{
1341 int bit;
1342
1343 if (plane == OMAP_DSS_GFX)
1344 bit = 14;
1345 else
1346 bit = 23;
1347
1348 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1349}
1350
1351static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
1352 int low, int high)
1353{
1354 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1355 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1356}
1357
1358static void dispc_init_mflag(void)
1359{
1360 int i;
1361
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001362 /*
1363 * HACK: NV12 color format and MFLAG seem to have problems working
1364 * together: using two displays, and having an NV12 overlay on one of
1365 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1366 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1367 * remove the errors, but there doesn't seem to be a clear logic on
1368 * which values work and which not.
1369 *
1370 * As a work-around, set force MFLAG to always on.
1371 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001372 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001373 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001374 (0 << 2)); /* MFLAG_START = disable */
1375
1376 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1377 u32 size = dispc_ovl_get_fifo_size(i);
1378 u32 unit = dss_feat_get_buffer_size_unit();
1379 u32 low, high;
1380
1381 dispc_ovl_set_mflag(i, true);
1382
1383 /*
1384 * Simulation team suggests below thesholds:
1385 * HT = fifosize * 5 / 8;
1386 * LT = fifosize * 4 / 8;
1387 */
1388
1389 low = size * 4 / 8 / unit;
1390 high = size * 5 / 8 / unit;
1391
1392 dispc_ovl_set_mflag_threshold(i, low, high);
1393 }
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001394
1395 if (dispc.feat->has_writeback) {
1396 u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
1397 u32 unit = dss_feat_get_buffer_size_unit();
1398 u32 low, high;
1399
1400 dispc_ovl_set_mflag(OMAP_DSS_WB, true);
1401
1402 /*
1403 * Simulation team suggests below thesholds:
1404 * HT = fifosize * 5 / 8;
1405 * LT = fifosize * 4 / 8;
1406 */
1407
1408 low = size * 4 / 8 / unit;
1409 high = size * 5 / 8 / unit;
1410
1411 dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
1412 }
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001413}
1414
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001415static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301416 int hinc, int vinc,
1417 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001418{
1419 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001420
Amber Jain0d66cbb2011-05-19 19:47:54 +05301421 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1422 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301423
Amber Jain0d66cbb2011-05-19 19:47:54 +05301424 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1425 &hinc_start, &hinc_end);
1426 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1427 &vinc_start, &vinc_end);
1428 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1429 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301430
Amber Jain0d66cbb2011-05-19 19:47:54 +05301431 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1432 } else {
1433 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1434 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1435 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001436}
1437
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001438static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001439{
1440 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301441 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001442
Archit Taneja87a74842011-03-02 11:19:50 +05301443 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1444 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1445
1446 val = FLD_VAL(vaccu, vert_start, vert_end) |
1447 FLD_VAL(haccu, hor_start, hor_end);
1448
Archit Taneja9b372c22011-05-06 11:45:49 +05301449 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001450}
1451
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001452static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001453{
1454 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301455 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001456
Archit Taneja87a74842011-03-02 11:19:50 +05301457 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1458 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1459
1460 val = FLD_VAL(vaccu, vert_start, vert_end) |
1461 FLD_VAL(haccu, hor_start, hor_end);
1462
Archit Taneja9b372c22011-05-06 11:45:49 +05301463 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001464}
1465
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001466static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1467 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301468{
1469 u32 val;
1470
1471 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1472 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1473}
1474
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001475static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1476 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301477{
1478 u32 val;
1479
1480 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1481 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1482}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001483
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001484static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001485 u16 orig_width, u16 orig_height,
1486 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301487 bool five_taps, u8 rotation,
1488 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001489{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301490 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001491
Amber Jained14a3c2011-05-19 19:47:51 +05301492 fir_hinc = 1024 * orig_width / out_width;
1493 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001494
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301495 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1496 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001497 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301498}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001499
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301500static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1501 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1502 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1503{
1504 int h_accu2_0, h_accu2_1;
1505 int v_accu2_0, v_accu2_1;
1506 int chroma_hinc, chroma_vinc;
1507 int idx;
1508
1509 struct accu {
1510 s8 h0_m, h0_n;
1511 s8 h1_m, h1_n;
1512 s8 v0_m, v0_n;
1513 s8 v1_m, v1_n;
1514 };
1515
1516 const struct accu *accu_table;
1517 const struct accu *accu_val;
1518
1519 static const struct accu accu_nv12[4] = {
1520 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1521 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1522 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1523 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1524 };
1525
1526 static const struct accu accu_nv12_ilace[4] = {
1527 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1528 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1529 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1530 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1531 };
1532
1533 static const struct accu accu_yuv[4] = {
1534 { 0, 1, 0, 1, 0, 1, 0, 1 },
1535 { 0, 1, 0, 1, 0, 1, 0, 1 },
1536 { -1, 1, 0, 1, 0, 1, 0, 1 },
1537 { 0, 1, 0, 1, -1, 1, 0, 1 },
1538 };
1539
1540 switch (rotation) {
1541 case OMAP_DSS_ROT_0:
1542 idx = 0;
1543 break;
1544 case OMAP_DSS_ROT_90:
1545 idx = 1;
1546 break;
1547 case OMAP_DSS_ROT_180:
1548 idx = 2;
1549 break;
1550 case OMAP_DSS_ROT_270:
1551 idx = 3;
1552 break;
1553 default:
1554 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001555 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301556 }
1557
1558 switch (color_mode) {
1559 case OMAP_DSS_COLOR_NV12:
1560 if (ilace)
1561 accu_table = accu_nv12_ilace;
1562 else
1563 accu_table = accu_nv12;
1564 break;
1565 case OMAP_DSS_COLOR_YUV2:
1566 case OMAP_DSS_COLOR_UYVY:
1567 accu_table = accu_yuv;
1568 break;
1569 default:
1570 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001571 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301572 }
1573
1574 accu_val = &accu_table[idx];
1575
1576 chroma_hinc = 1024 * orig_width / out_width;
1577 chroma_vinc = 1024 * orig_height / out_height;
1578
1579 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1580 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1581 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1582 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1583
1584 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1585 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1586}
1587
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001588static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301589 u16 orig_width, u16 orig_height,
1590 u16 out_width, u16 out_height,
1591 bool ilace, bool five_taps,
1592 bool fieldmode, enum omap_color_mode color_mode,
1593 u8 rotation)
1594{
1595 int accu0 = 0;
1596 int accu1 = 0;
1597 u32 l;
1598
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001599 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301600 out_width, out_height, five_taps,
1601 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301602 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001603
Archit Taneja87a74842011-03-02 11:19:50 +05301604 /* RESIZEENABLE and VERTICALTAPS */
1605 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301606 l |= (orig_width != out_width) ? (1 << 5) : 0;
1607 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001608 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301609
1610 /* VRESIZECONF and HRESIZECONF */
1611 if (dss_has_feature(FEAT_RESIZECONF)) {
1612 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301613 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1614 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301615 }
1616
1617 /* LINEBUFFERSPLIT */
1618 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1619 l &= ~(0x1 << 22);
1620 l |= five_taps ? (1 << 22) : 0;
1621 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001622
Archit Taneja9b372c22011-05-06 11:45:49 +05301623 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001624
1625 /*
1626 * field 0 = even field = bottom field
1627 * field 1 = odd field = top field
1628 */
1629 if (ilace && !fieldmode) {
1630 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301631 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001632 if (accu0 >= 1024/2) {
1633 accu1 = 1024/2;
1634 accu0 -= accu1;
1635 }
1636 }
1637
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001638 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1639 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001640}
1641
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001642static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301643 u16 orig_width, u16 orig_height,
1644 u16 out_width, u16 out_height,
1645 bool ilace, bool five_taps,
1646 bool fieldmode, enum omap_color_mode color_mode,
1647 u8 rotation)
1648{
1649 int scale_x = out_width != orig_width;
1650 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301651 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301652
1653 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1654 return;
1655 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1656 color_mode != OMAP_DSS_COLOR_UYVY &&
1657 color_mode != OMAP_DSS_COLOR_NV12)) {
1658 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301659 if (plane != OMAP_DSS_WB)
1660 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301661 return;
1662 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001663
1664 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1665 out_height, ilace, color_mode, rotation);
1666
Amber Jain0d66cbb2011-05-19 19:47:54 +05301667 switch (color_mode) {
1668 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301669 if (chroma_upscale) {
1670 /* UV is subsampled by 2 horizontally and vertically */
1671 orig_height >>= 1;
1672 orig_width >>= 1;
1673 } else {
1674 /* UV is downsampled by 2 horizontally and vertically */
1675 orig_height <<= 1;
1676 orig_width <<= 1;
1677 }
1678
Amber Jain0d66cbb2011-05-19 19:47:54 +05301679 break;
1680 case OMAP_DSS_COLOR_YUV2:
1681 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301682 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301683 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301684 rotation == OMAP_DSS_ROT_180) {
1685 if (chroma_upscale)
1686 /* UV is subsampled by 2 horizontally */
1687 orig_width >>= 1;
1688 else
1689 /* UV is downsampled by 2 horizontally */
1690 orig_width <<= 1;
1691 }
1692
Amber Jain0d66cbb2011-05-19 19:47:54 +05301693 /* must use FIR for YUV422 if rotated */
1694 if (rotation != OMAP_DSS_ROT_0)
1695 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301696
Amber Jain0d66cbb2011-05-19 19:47:54 +05301697 break;
1698 default:
1699 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001700 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301701 }
1702
1703 if (out_width != orig_width)
1704 scale_x = true;
1705 if (out_height != orig_height)
1706 scale_y = true;
1707
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001708 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301709 out_width, out_height, five_taps,
1710 rotation, DISPC_COLOR_COMPONENT_UV);
1711
Archit Taneja2a5561b2012-07-16 16:37:45 +05301712 if (plane != OMAP_DSS_WB)
1713 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1714 (scale_x || scale_y) ? 1 : 0, 8, 8);
1715
Amber Jain0d66cbb2011-05-19 19:47:54 +05301716 /* set H scaling */
1717 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1718 /* set V scaling */
1719 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301720}
1721
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001722static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301723 u16 orig_width, u16 orig_height,
1724 u16 out_width, u16 out_height,
1725 bool ilace, bool five_taps,
1726 bool fieldmode, enum omap_color_mode color_mode,
1727 u8 rotation)
1728{
1729 BUG_ON(plane == OMAP_DSS_GFX);
1730
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001731 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301732 orig_width, orig_height,
1733 out_width, out_height,
1734 ilace, five_taps,
1735 fieldmode, color_mode,
1736 rotation);
1737
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001738 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301739 orig_width, orig_height,
1740 out_width, out_height,
1741 ilace, five_taps,
1742 fieldmode, color_mode,
1743 rotation);
1744}
1745
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001746static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301747 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001748 bool mirroring, enum omap_color_mode color_mode)
1749{
Archit Taneja87a74842011-03-02 11:19:50 +05301750 bool row_repeat = false;
1751 int vidrot = 0;
1752
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001753 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1754 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001755
1756 if (mirroring) {
1757 switch (rotation) {
1758 case OMAP_DSS_ROT_0:
1759 vidrot = 2;
1760 break;
1761 case OMAP_DSS_ROT_90:
1762 vidrot = 1;
1763 break;
1764 case OMAP_DSS_ROT_180:
1765 vidrot = 0;
1766 break;
1767 case OMAP_DSS_ROT_270:
1768 vidrot = 3;
1769 break;
1770 }
1771 } else {
1772 switch (rotation) {
1773 case OMAP_DSS_ROT_0:
1774 vidrot = 0;
1775 break;
1776 case OMAP_DSS_ROT_90:
1777 vidrot = 1;
1778 break;
1779 case OMAP_DSS_ROT_180:
1780 vidrot = 2;
1781 break;
1782 case OMAP_DSS_ROT_270:
1783 vidrot = 3;
1784 break;
1785 }
1786 }
1787
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001788 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301789 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001790 else
Archit Taneja87a74842011-03-02 11:19:50 +05301791 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001792 }
Archit Taneja87a74842011-03-02 11:19:50 +05301793
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001794 /*
1795 * OMAP4/5 Errata i631:
1796 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1797 * rows beyond the framebuffer, which may cause OCP error.
1798 */
1799 if (color_mode == OMAP_DSS_COLOR_NV12 &&
1800 rotation_type != OMAP_DSS_ROT_TILER)
1801 vidrot = 1;
1802
Archit Taneja9b372c22011-05-06 11:45:49 +05301803 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301804 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301805 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1806 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301807
1808 if (color_mode == OMAP_DSS_COLOR_NV12) {
1809 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1810 (rotation == OMAP_DSS_ROT_0 ||
1811 rotation == OMAP_DSS_ROT_180);
1812 /* DOUBLESTRIDE */
1813 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1814 }
1815
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001816}
1817
1818static int color_mode_to_bpp(enum omap_color_mode color_mode)
1819{
1820 switch (color_mode) {
1821 case OMAP_DSS_COLOR_CLUT1:
1822 return 1;
1823 case OMAP_DSS_COLOR_CLUT2:
1824 return 2;
1825 case OMAP_DSS_COLOR_CLUT4:
1826 return 4;
1827 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301828 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001829 return 8;
1830 case OMAP_DSS_COLOR_RGB12U:
1831 case OMAP_DSS_COLOR_RGB16:
1832 case OMAP_DSS_COLOR_ARGB16:
1833 case OMAP_DSS_COLOR_YUV2:
1834 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301835 case OMAP_DSS_COLOR_RGBA16:
1836 case OMAP_DSS_COLOR_RGBX16:
1837 case OMAP_DSS_COLOR_ARGB16_1555:
1838 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001839 return 16;
1840 case OMAP_DSS_COLOR_RGB24P:
1841 return 24;
1842 case OMAP_DSS_COLOR_RGB24U:
1843 case OMAP_DSS_COLOR_ARGB32:
1844 case OMAP_DSS_COLOR_RGBA32:
1845 case OMAP_DSS_COLOR_RGBX32:
1846 return 32;
1847 default:
1848 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001849 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001850 }
1851}
1852
1853static s32 pixinc(int pixels, u8 ps)
1854{
1855 if (pixels == 1)
1856 return 1;
1857 else if (pixels > 1)
1858 return 1 + (pixels - 1) * ps;
1859 else if (pixels < 0)
1860 return 1 - (-pixels + 1) * ps;
1861 else
1862 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001863 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001864}
1865
1866static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1867 u16 screen_width,
1868 u16 width, u16 height,
1869 enum omap_color_mode color_mode, bool fieldmode,
1870 unsigned int field_offset,
1871 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301872 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001873{
1874 u8 ps;
1875
1876 /* FIXME CLUT formats */
1877 switch (color_mode) {
1878 case OMAP_DSS_COLOR_CLUT1:
1879 case OMAP_DSS_COLOR_CLUT2:
1880 case OMAP_DSS_COLOR_CLUT4:
1881 case OMAP_DSS_COLOR_CLUT8:
1882 BUG();
1883 return;
1884 case OMAP_DSS_COLOR_YUV2:
1885 case OMAP_DSS_COLOR_UYVY:
1886 ps = 4;
1887 break;
1888 default:
1889 ps = color_mode_to_bpp(color_mode) / 8;
1890 break;
1891 }
1892
1893 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1894 width, height);
1895
1896 /*
1897 * field 0 = even field = bottom field
1898 * field 1 = odd field = top field
1899 */
1900 switch (rotation + mirror * 4) {
1901 case OMAP_DSS_ROT_0:
1902 case OMAP_DSS_ROT_180:
1903 /*
1904 * If the pixel format is YUV or UYVY divide the width
1905 * of the image by 2 for 0 and 180 degree rotation.
1906 */
1907 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1908 color_mode == OMAP_DSS_COLOR_UYVY)
1909 width = width >> 1;
1910 case OMAP_DSS_ROT_90:
1911 case OMAP_DSS_ROT_270:
1912 *offset1 = 0;
1913 if (field_offset)
1914 *offset0 = field_offset * screen_width * ps;
1915 else
1916 *offset0 = 0;
1917
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301918 *row_inc = pixinc(1 +
1919 (y_predecim * screen_width - x_predecim * width) +
1920 (fieldmode ? screen_width : 0), ps);
1921 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001922 break;
1923
1924 case OMAP_DSS_ROT_0 + 4:
1925 case OMAP_DSS_ROT_180 + 4:
1926 /* If the pixel format is YUV or UYVY divide the width
1927 * of the image by 2 for 0 degree and 180 degree
1928 */
1929 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1930 color_mode == OMAP_DSS_COLOR_UYVY)
1931 width = width >> 1;
1932 case OMAP_DSS_ROT_90 + 4:
1933 case OMAP_DSS_ROT_270 + 4:
1934 *offset1 = 0;
1935 if (field_offset)
1936 *offset0 = field_offset * screen_width * ps;
1937 else
1938 *offset0 = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301939 *row_inc = pixinc(1 -
1940 (y_predecim * screen_width + x_predecim * width) -
1941 (fieldmode ? screen_width : 0), ps);
1942 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001943 break;
1944
1945 default:
1946 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001947 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001948 }
1949}
1950
1951static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1952 u16 screen_width,
1953 u16 width, u16 height,
1954 enum omap_color_mode color_mode, bool fieldmode,
1955 unsigned int field_offset,
1956 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301957 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001958{
1959 u8 ps;
1960 u16 fbw, fbh;
1961
1962 /* FIXME CLUT formats */
1963 switch (color_mode) {
1964 case OMAP_DSS_COLOR_CLUT1:
1965 case OMAP_DSS_COLOR_CLUT2:
1966 case OMAP_DSS_COLOR_CLUT4:
1967 case OMAP_DSS_COLOR_CLUT8:
1968 BUG();
1969 return;
1970 default:
1971 ps = color_mode_to_bpp(color_mode) / 8;
1972 break;
1973 }
1974
1975 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1976 width, height);
1977
1978 /* width & height are overlay sizes, convert to fb sizes */
1979
1980 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1981 fbw = width;
1982 fbh = height;
1983 } else {
1984 fbw = height;
1985 fbh = width;
1986 }
1987
1988 /*
1989 * field 0 = even field = bottom field
1990 * field 1 = odd field = top field
1991 */
1992 switch (rotation + mirror * 4) {
1993 case OMAP_DSS_ROT_0:
1994 *offset1 = 0;
1995 if (field_offset)
1996 *offset0 = *offset1 + field_offset * screen_width * ps;
1997 else
1998 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301999 *row_inc = pixinc(1 +
2000 (y_predecim * screen_width - fbw * x_predecim) +
2001 (fieldmode ? screen_width : 0), ps);
2002 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2003 color_mode == OMAP_DSS_COLOR_UYVY)
2004 *pix_inc = pixinc(x_predecim, 2 * ps);
2005 else
2006 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002007 break;
2008 case OMAP_DSS_ROT_90:
2009 *offset1 = screen_width * (fbh - 1) * ps;
2010 if (field_offset)
2011 *offset0 = *offset1 + field_offset * ps;
2012 else
2013 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302014 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
2015 y_predecim + (fieldmode ? 1 : 0), ps);
2016 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002017 break;
2018 case OMAP_DSS_ROT_180:
2019 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2020 if (field_offset)
2021 *offset0 = *offset1 - field_offset * screen_width * ps;
2022 else
2023 *offset0 = *offset1;
2024 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302025 (y_predecim * screen_width - fbw * x_predecim) -
2026 (fieldmode ? screen_width : 0), ps);
2027 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2028 color_mode == OMAP_DSS_COLOR_UYVY)
2029 *pix_inc = pixinc(-x_predecim, 2 * ps);
2030 else
2031 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002032 break;
2033 case OMAP_DSS_ROT_270:
2034 *offset1 = (fbw - 1) * ps;
2035 if (field_offset)
2036 *offset0 = *offset1 - field_offset * ps;
2037 else
2038 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302039 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
2040 y_predecim - (fieldmode ? 1 : 0), ps);
2041 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002042 break;
2043
2044 /* mirroring */
2045 case OMAP_DSS_ROT_0 + 4:
2046 *offset1 = (fbw - 1) * ps;
2047 if (field_offset)
2048 *offset0 = *offset1 + field_offset * screen_width * ps;
2049 else
2050 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302051 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002052 (fieldmode ? screen_width : 0),
2053 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302054 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2055 color_mode == OMAP_DSS_COLOR_UYVY)
2056 *pix_inc = pixinc(-x_predecim, 2 * ps);
2057 else
2058 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002059 break;
2060
2061 case OMAP_DSS_ROT_90 + 4:
2062 *offset1 = 0;
2063 if (field_offset)
2064 *offset0 = *offset1 + field_offset * ps;
2065 else
2066 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302067 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
2068 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002069 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302070 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002071 break;
2072
2073 case OMAP_DSS_ROT_180 + 4:
2074 *offset1 = screen_width * (fbh - 1) * ps;
2075 if (field_offset)
2076 *offset0 = *offset1 - field_offset * screen_width * ps;
2077 else
2078 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302079 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002080 (fieldmode ? screen_width : 0),
2081 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302082 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2083 color_mode == OMAP_DSS_COLOR_UYVY)
2084 *pix_inc = pixinc(x_predecim, 2 * ps);
2085 else
2086 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002087 break;
2088
2089 case OMAP_DSS_ROT_270 + 4:
2090 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2091 if (field_offset)
2092 *offset0 = *offset1 - field_offset * ps;
2093 else
2094 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302095 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
2096 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002097 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302098 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002099 break;
2100
2101 default:
2102 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002103 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002104 }
2105}
2106
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302107static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
2108 enum omap_color_mode color_mode, bool fieldmode,
2109 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2110 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
2111{
2112 u8 ps;
2113
2114 switch (color_mode) {
2115 case OMAP_DSS_COLOR_CLUT1:
2116 case OMAP_DSS_COLOR_CLUT2:
2117 case OMAP_DSS_COLOR_CLUT4:
2118 case OMAP_DSS_COLOR_CLUT8:
2119 BUG();
2120 return;
2121 default:
2122 ps = color_mode_to_bpp(color_mode) / 8;
2123 break;
2124 }
2125
2126 DSSDBG("scrw %d, width %d\n", screen_width, width);
2127
2128 /*
2129 * field 0 = even field = bottom field
2130 * field 1 = odd field = top field
2131 */
2132 *offset1 = 0;
2133 if (field_offset)
2134 *offset0 = *offset1 + field_offset * screen_width * ps;
2135 else
2136 *offset0 = *offset1;
2137 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2138 (fieldmode ? screen_width : 0), ps);
2139 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2140 color_mode == OMAP_DSS_COLOR_UYVY)
2141 *pix_inc = pixinc(x_predecim, 2 * ps);
2142 else
2143 *pix_inc = pixinc(x_predecim, ps);
2144}
2145
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302146/*
2147 * This function is used to avoid synclosts in OMAP3, because of some
2148 * undocumented horizontal position and timing related limitations.
2149 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002150static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302151 const struct omap_video_timings *t, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002152 u16 width, u16 height, u16 out_width, u16 out_height,
2153 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302154{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002155 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302156 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302157 static const u8 limits[3] = { 8, 10, 20 };
2158 u64 val, blank;
2159 int i;
2160
Archit Taneja81ab95b2012-05-08 15:53:20 +05302161 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302162
2163 i = 0;
2164 if (out_height < height)
2165 i++;
2166 if (out_width < width)
2167 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302168 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302169 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2170 if (blank <= limits[i])
2171 return -EINVAL;
2172
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002173 /* FIXME add checks for 3-tap filter once the limitations are known */
2174 if (!five_taps)
2175 return 0;
2176
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302177 /*
2178 * Pixel data should be prepared before visible display point starts.
2179 * So, atleast DS-2 lines must have already been fetched by DISPC
2180 * during nonactive - pos_x period.
2181 */
2182 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2183 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002184 val, max(0, ds - 2) * width);
2185 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302186 return -EINVAL;
2187
2188 /*
2189 * All lines need to be refilled during the nonactive period of which
2190 * only one line can be loaded during the active period. So, atleast
2191 * DS - 1 lines should be loaded during nonactive period.
2192 */
2193 val = div_u64((u64)nonactive * lclk, pclk);
2194 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002195 val, max(0, ds - 1) * width);
2196 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302197 return -EINVAL;
2198
2199 return 0;
2200}
2201
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002202static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302203 const struct omap_video_timings *mgr_timings, u16 width,
2204 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00002205 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002206{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302207 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302208 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002209
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302210 if (height <= out_height && width <= out_width)
2211 return (unsigned long) pclk;
2212
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002213 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302214 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002215
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002216 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002217 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302218 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002219
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002220 if (height > 2 * out_height) {
2221 if (ppl == out_width)
2222 return 0;
2223
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002224 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002225 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302226 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002227 }
2228 }
2229
2230 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002231 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002232 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302233 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002234
2235 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302236 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002237 }
2238
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302239 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002240}
2241
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002242static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302243 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302244{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302245 if (height > out_height && width > out_width)
2246 return pclk * 4;
2247 else
2248 return pclk * 2;
2249}
2250
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002251static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302252 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002253{
2254 unsigned int hf, vf;
2255
2256 /*
2257 * FIXME how to determine the 'A' factor
2258 * for the no downscaling case ?
2259 */
2260
2261 if (width > 3 * out_width)
2262 hf = 4;
2263 else if (width > 2 * out_width)
2264 hf = 3;
2265 else if (width > out_width)
2266 hf = 2;
2267 else
2268 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002269 if (height > out_height)
2270 vf = 2;
2271 else
2272 vf = 1;
2273
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302274 return pclk * vf * hf;
2275}
2276
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002277static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302278 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302279{
Archit Taneja8ba85302012-09-26 17:00:37 +05302280 /*
2281 * If the overlay/writeback is in mem to mem mode, there are no
2282 * downscaling limitations with respect to pixel clock, return 1 as
2283 * required core clock to represent that we have sufficient enough
2284 * core clock to do maximum downscaling
2285 */
2286 if (mem_to_mem)
2287 return 1;
2288
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302289 if (width > out_width)
2290 return DIV_ROUND_UP(pclk, out_width) * width;
2291 else
2292 return pclk;
2293}
2294
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002295static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302296 const struct omap_video_timings *mgr_timings,
2297 u16 width, u16 height, u16 out_width, u16 out_height,
2298 enum omap_color_mode color_mode, bool *five_taps,
2299 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302300 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302301{
2302 int error;
2303 u16 in_width, in_height;
2304 int min_factor = min(*decim_x, *decim_y);
2305 const int maxsinglelinewidth =
2306 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302307
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302308 *five_taps = false;
2309
2310 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002311 in_height = height / *decim_y;
2312 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002313 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302314 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302315 error = (in_width > maxsinglelinewidth || !*core_clk ||
2316 *core_clk > dispc_core_clk_rate());
2317 if (error) {
2318 if (*decim_x == *decim_y) {
2319 *decim_x = min_factor;
2320 ++*decim_y;
2321 } else {
2322 swap(*decim_x, *decim_y);
2323 if (*decim_x < *decim_y)
2324 ++*decim_x;
2325 }
2326 }
2327 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2328
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002329 if (error) {
2330 DSSERR("failed to find scaling settings\n");
2331 return -EINVAL;
2332 }
2333
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302334 if (in_width > maxsinglelinewidth) {
2335 DSSERR("Cannot scale max input width exceeded");
2336 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302337 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302338 return 0;
2339}
2340
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002341static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302342 const struct omap_video_timings *mgr_timings,
2343 u16 width, u16 height, u16 out_width, u16 out_height,
2344 enum omap_color_mode color_mode, bool *five_taps,
2345 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302346 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302347{
2348 int error;
2349 u16 in_width, in_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302350 const int maxsinglelinewidth =
2351 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2352
2353 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002354 in_height = height / *decim_y;
2355 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002356 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302357
2358 if (in_width > maxsinglelinewidth)
2359 if (in_height > out_height &&
2360 in_height < out_height * 2)
2361 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002362again:
2363 if (*five_taps)
2364 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2365 in_width, in_height, out_width,
2366 out_height, color_mode);
2367 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002368 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302369 in_height, out_width, out_height,
2370 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302371
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002372 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2373 pos_x, in_width, in_height, out_width,
2374 out_height, *five_taps);
2375 if (error && *five_taps) {
2376 *five_taps = false;
2377 goto again;
2378 }
2379
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302380 error = (error || in_width > maxsinglelinewidth * 2 ||
2381 (in_width > maxsinglelinewidth && *five_taps) ||
2382 !*core_clk || *core_clk > dispc_core_clk_rate());
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002383
2384 if (!error) {
2385 /* verify that we're inside the limits of scaler */
2386 if (in_width / 4 > out_width)
2387 error = 1;
2388
2389 if (*five_taps) {
2390 if (in_height / 4 > out_height)
2391 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302392 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002393 if (in_height / 2 > out_height)
2394 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302395 }
2396 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002397
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002398 if (error)
2399 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302400 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2401
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002402 if (error) {
2403 DSSERR("failed to find scaling settings\n");
2404 return -EINVAL;
2405 }
2406
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002407 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, in_width,
2408 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302409 DSSERR("horizontal timing too tight\n");
2410 return -EINVAL;
2411 }
2412
2413 if (in_width > (maxsinglelinewidth * 2)) {
2414 DSSERR("Cannot setup scaling");
2415 DSSERR("width exceeds maximum width possible");
2416 return -EINVAL;
2417 }
2418
2419 if (in_width > maxsinglelinewidth && *five_taps) {
2420 DSSERR("cannot setup scaling with five taps");
2421 return -EINVAL;
2422 }
2423 return 0;
2424}
2425
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002426static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302427 const struct omap_video_timings *mgr_timings,
2428 u16 width, u16 height, u16 out_width, u16 out_height,
2429 enum omap_color_mode color_mode, bool *five_taps,
2430 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302431 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302432{
2433 u16 in_width, in_width_max;
2434 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002435 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302436 const int maxsinglelinewidth =
2437 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302438 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302439
Archit Taneja5d501082012-11-07 11:45:02 +05302440 if (mem_to_mem) {
2441 in_width_max = out_width * maxdownscale;
2442 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302443 in_width_max = dispc_core_clk_rate() /
2444 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302445 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302446
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302447 *decim_x = DIV_ROUND_UP(width, in_width_max);
2448
2449 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2450 if (*decim_x > *x_predecim)
2451 return -EINVAL;
2452
2453 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002454 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302455 } while (*decim_x <= *x_predecim &&
2456 in_width > maxsinglelinewidth && ++*decim_x);
2457
2458 if (in_width > maxsinglelinewidth) {
2459 DSSERR("Cannot scale width exceeds max line width");
2460 return -EINVAL;
2461 }
2462
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002463 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302464 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302465 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002466}
2467
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002468#define DIV_FRAC(dividend, divisor) \
2469 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2470
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002471static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302472 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302473 const struct omap_video_timings *mgr_timings,
2474 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302475 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302476 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302477 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302478{
Archit Taneja0373cac2011-09-08 13:25:17 +05302479 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302480 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302481 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302482 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302483
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002484 if (width == out_width && height == out_height)
2485 return 0;
2486
Tomi Valkeinenfd2eac52015-11-04 17:10:51 +02002487 if (!mem_to_mem && (pclk == 0 || mgr_timings->pixelclock == 0)) {
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002488 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2489 return -EINVAL;
2490 }
2491
Archit Taneja5b54ed32012-09-26 16:55:27 +05302492 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002493 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302494
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002495 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302496 *x_predecim = *y_predecim = 1;
2497 } else {
2498 *x_predecim = max_decim_limit;
2499 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2500 dss_has_feature(FEAT_BURST_2D)) ?
2501 2 : max_decim_limit;
2502 }
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302503
2504 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2505 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2506 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2507 color_mode == OMAP_DSS_COLOR_CLUT8) {
2508 *x_predecim = 1;
2509 *y_predecim = 1;
2510 *five_taps = false;
2511 return 0;
2512 }
2513
2514 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2515 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2516
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302517 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302518 return -EINVAL;
2519
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302520 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302521 return -EINVAL;
2522
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002523 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302524 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302525 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2526 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302527 if (ret)
2528 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302529
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002530 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2531 width, height,
2532 out_width, out_height,
2533 out_width / width, DIV_FRAC(out_width, width),
2534 out_height / height, DIV_FRAC(out_height, height),
2535
2536 decim_x, decim_y,
2537 width / decim_x, height / decim_y,
2538 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2539 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2540
2541 *five_taps ? 5 : 3,
2542 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302543
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302544 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302545 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302546 "required core clk rate = %lu Hz, "
2547 "current core clk rate = %lu Hz\n",
2548 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302549 return -EINVAL;
2550 }
2551
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302552 *x_predecim = decim_x;
2553 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302554 return 0;
2555}
2556
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002557int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2558 const struct omap_overlay_info *oi,
2559 const struct omap_video_timings *timings,
2560 int *x_predecim, int *y_predecim)
2561{
2562 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2563 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002564 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002565 u16 in_height = oi->height;
2566 u16 in_width = oi->width;
2567 bool ilace = timings->interlace;
2568 u16 out_width, out_height;
2569 int pos_x = oi->pos_x;
2570 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2571 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2572
2573 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2574 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2575
2576 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002577 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002578
2579 if (ilace) {
2580 if (fieldmode)
2581 in_height /= 2;
2582 out_height /= 2;
2583
2584 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2585 in_height, out_height);
2586 }
2587
2588 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2589 return -EINVAL;
2590
2591 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2592 in_height, out_width, out_height, oi->color_mode,
2593 &five_taps, x_predecim, y_predecim, pos_x,
2594 oi->rotation_type, false);
2595}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002596EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002597
Archit Taneja84a880f2012-09-26 16:57:37 +05302598static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302599 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2600 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2601 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2602 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2603 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302604 bool replication, const struct omap_video_timings *mgr_timings,
2605 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002606{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302607 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002608 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302609 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002610 unsigned offset0, offset1;
2611 s32 row_inc;
2612 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302613 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002614 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302615 u16 in_height = height;
2616 u16 in_width = width;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302617 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302618 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002619 unsigned long pclk = dispc_plane_pclk_rate(plane);
2620 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002621
Tomi Valkeinene5666582014-11-28 14:34:15 +02002622 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002623 return -EINVAL;
2624
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002625 switch (color_mode) {
2626 case OMAP_DSS_COLOR_YUV2:
2627 case OMAP_DSS_COLOR_UYVY:
2628 case OMAP_DSS_COLOR_NV12:
2629 if (in_width & 1) {
2630 DSSERR("input width %d is not even for YUV format\n",
2631 in_width);
2632 return -EINVAL;
2633 }
2634 break;
2635
2636 default:
2637 break;
2638 }
2639
Archit Taneja84a880f2012-09-26 16:57:37 +05302640 out_width = out_width == 0 ? width : out_width;
2641 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002642
Archit Taneja84a880f2012-09-26 16:57:37 +05302643 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002644 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002645
2646 if (ilace) {
2647 if (fieldmode)
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302648 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302649 pos_y /= 2;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302650 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002651
2652 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302653 "out_height %d\n", in_height, pos_y,
2654 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002655 }
2656
Archit Taneja84a880f2012-09-26 16:57:37 +05302657 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302658 return -EINVAL;
2659
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002660 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302661 in_height, out_width, out_height, color_mode,
2662 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302663 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302664 if (r)
2665 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002666
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002667 in_width = in_width / x_predecim;
2668 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302669
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002670 if (x_predecim > 1 || y_predecim > 1)
2671 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2672 x_predecim, y_predecim, in_width, in_height);
2673
2674 switch (color_mode) {
2675 case OMAP_DSS_COLOR_YUV2:
2676 case OMAP_DSS_COLOR_UYVY:
2677 case OMAP_DSS_COLOR_NV12:
2678 if (in_width & 1) {
2679 DSSDBG("predecimated input width is not even for YUV format\n");
2680 DSSDBG("adjusting input width %d -> %d\n",
2681 in_width, in_width & ~1);
2682
2683 in_width &= ~1;
2684 }
2685 break;
2686
2687 default:
2688 break;
2689 }
2690
Archit Taneja84a880f2012-09-26 16:57:37 +05302691 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2692 color_mode == OMAP_DSS_COLOR_UYVY ||
2693 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302694 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002695
2696 if (ilace && !fieldmode) {
2697 /*
2698 * when downscaling the bottom field may have to start several
2699 * source lines below the top field. Unfortunately ACCUI
2700 * registers will only hold the fractional part of the offset
2701 * so the integer part must be added to the base address of the
2702 * bottom field.
2703 */
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302704 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002705 field_offset = 0;
2706 else
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302707 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002708 }
2709
2710 /* Fields are independent but interleaved in memory. */
2711 if (fieldmode)
2712 field_offset = 1;
2713
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002714 offset0 = 0;
2715 offset1 = 0;
2716 row_inc = 0;
2717 pix_inc = 0;
2718
Archit Taneja6be0d732012-11-07 11:45:04 +05302719 if (plane == OMAP_DSS_WB) {
2720 frame_width = out_width;
2721 frame_height = out_height;
2722 } else {
2723 frame_width = in_width;
2724 frame_height = height;
2725 }
2726
Archit Taneja84a880f2012-09-26 16:57:37 +05302727 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302728 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302729 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302730 &offset0, &offset1, &row_inc, &pix_inc,
2731 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302732 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302733 calc_dma_rotation_offset(rotation, mirror, screen_width,
2734 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302735 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302736 &offset0, &offset1, &row_inc, &pix_inc,
2737 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002738 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302739 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302740 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302741 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302742 &offset0, &offset1, &row_inc, &pix_inc,
2743 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002744
2745 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2746 offset0, offset1, row_inc, pix_inc);
2747
Archit Taneja84a880f2012-09-26 16:57:37 +05302748 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002749
Archit Taneja84a880f2012-09-26 16:57:37 +05302750 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302751
Archit Taneja84a880f2012-09-26 16:57:37 +05302752 dispc_ovl_set_ba0(plane, paddr + offset0);
2753 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002754
Archit Taneja84a880f2012-09-26 16:57:37 +05302755 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2756 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2757 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302758 }
2759
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002760 if (dispc.feat->last_pixel_inc_missing)
2761 row_inc += pix_inc - 1;
2762
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002763 dispc_ovl_set_row_inc(plane, row_inc);
2764 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002765
Archit Taneja84a880f2012-09-26 16:57:37 +05302766 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302767 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002768
Archit Taneja84a880f2012-09-26 16:57:37 +05302769 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002770
Archit Taneja78b687f2012-09-21 14:51:49 +05302771 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002772
Archit Taneja5b54ed32012-09-26 16:55:27 +05302773 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302774 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2775 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302776 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302777 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002778 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002779 }
2780
Archit Tanejac35eeb22013-03-26 19:15:24 +05302781 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2782 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002783
Archit Taneja84a880f2012-09-26 16:57:37 +05302784 dispc_ovl_set_zorder(plane, caps, zorder);
2785 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2786 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002787
Archit Tanejad79db852012-09-22 12:30:17 +05302788 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302789
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002790 return 0;
2791}
2792
Archit Taneja84a880f2012-09-26 16:57:37 +05302793int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302794 bool replication, const struct omap_video_timings *mgr_timings,
2795 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302796{
2797 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002798 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302799 enum omap_channel channel;
2800
2801 channel = dispc_ovl_get_channel_out(plane);
2802
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002803 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2804 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2805 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302806 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2807 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2808
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002809 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302810 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2811 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2812 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302813 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302814
2815 return r;
2816}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002817EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302818
Archit Taneja749feff2012-08-31 12:32:52 +05302819int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302820 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302821{
2822 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302823 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302824 enum omap_plane plane = OMAP_DSS_WB;
2825 const int pos_x = 0, pos_y = 0;
2826 const u8 zorder = 0, global_alpha = 0;
2827 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302828 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302829 int in_width = mgr_timings->x_res;
2830 int in_height = mgr_timings->y_res;
2831 enum omap_overlay_caps caps =
2832 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2833
2834 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2835 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2836 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2837 wi->mirror);
2838
2839 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2840 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2841 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2842 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302843 replication, mgr_timings, mem_to_mem);
2844
2845 switch (wi->color_mode) {
2846 case OMAP_DSS_COLOR_RGB16:
2847 case OMAP_DSS_COLOR_RGB24P:
2848 case OMAP_DSS_COLOR_ARGB16:
2849 case OMAP_DSS_COLOR_RGBA16:
2850 case OMAP_DSS_COLOR_RGB12U:
2851 case OMAP_DSS_COLOR_ARGB16_1555:
2852 case OMAP_DSS_COLOR_XRGB16_1555:
2853 case OMAP_DSS_COLOR_RGBX16:
2854 truncation = true;
2855 break;
2856 default:
2857 truncation = false;
2858 break;
2859 }
2860
2861 /* setup extra DISPC_WB_ATTRIBUTES */
2862 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2863 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2864 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
Tomi Valkeinen4c055ce2015-11-04 17:10:53 +02002865 if (mem_to_mem)
2866 l = FLD_MOD(l, 1, 26, 24); /* CAPTUREMODE */
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002867 else
2868 l = FLD_MOD(l, 0, 26, 24); /* CAPTUREMODE */
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302869 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302870
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002871 if (mem_to_mem) {
2872 /* WBDELAYCOUNT */
2873 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
2874 } else {
2875 int wbdelay;
2876
2877 wbdelay = min(mgr_timings->vfp + mgr_timings->vsw +
2878 mgr_timings->vbp, 255);
2879
2880 /* WBDELAYCOUNT */
2881 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
2882 }
2883
Archit Taneja749feff2012-08-31 12:32:52 +05302884 return r;
2885}
2886
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002887int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002888{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002889 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2890
Archit Taneja9b372c22011-05-06 11:45:49 +05302891 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002892
2893 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002894}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002895EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002896
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002897bool dispc_ovl_enabled(enum omap_plane plane)
2898{
2899 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2900}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002901EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002902
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002903void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002904{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302905 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2906 /* flush posted write */
2907 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002908}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002909EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002910
Tomi Valkeinen65398512012-10-10 11:44:17 +03002911bool dispc_mgr_is_enabled(enum omap_channel channel)
2912{
2913 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2914}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002915EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002916
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302917void dispc_wb_enable(bool enable)
2918{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002919 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302920}
2921
2922bool dispc_wb_is_enabled(void)
2923{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002924 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302925}
2926
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002927static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002928{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002929 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2930 return;
2931
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002932 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002933}
2934
2935void dispc_lcd_enable_signal(bool enable)
2936{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002937 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2938 return;
2939
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002940 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002941}
2942
2943void dispc_pck_free_enable(bool enable)
2944{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002945 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2946 return;
2947
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002948 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002949}
2950
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002951static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002952{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302953 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002954}
2955
2956
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002957static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002958{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302959 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002960}
2961
Tomi Valkeinen65904152015-11-04 17:10:57 +02002962static void dispc_set_loadmode(enum omap_dss_load_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002963{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002964 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002965}
2966
2967
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002968static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002969{
Sumit Semwal8613b002010-12-02 11:27:09 +00002970 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002971}
2972
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002973static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002974 enum omap_dss_trans_key_type type,
2975 u32 trans_key)
2976{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302977 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002978
Sumit Semwal8613b002010-12-02 11:27:09 +00002979 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002980}
2981
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002982static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002983{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302984 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002985}
Archit Taneja11354dd2011-09-26 11:47:29 +05302986
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002987static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2988 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002989{
Archit Taneja11354dd2011-09-26 11:47:29 +05302990 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002991 return;
2992
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002993 if (ch == OMAP_DSS_CHANNEL_LCD)
2994 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002995 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002996 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002997}
Archit Taneja11354dd2011-09-26 11:47:29 +05302998
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002999void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003000 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02003001{
3002 dispc_mgr_set_default_color(channel, info->default_color);
3003 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
3004 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
3005 dispc_mgr_enable_alpha_fixed_zorder(channel,
3006 info->partial_alpha_enabled);
3007 if (dss_has_feature(FEAT_CPR)) {
3008 dispc_mgr_enable_cpr(channel, info->cpr_enable);
3009 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
3010 }
3011}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003012EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003013
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003014static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003015{
3016 int code;
3017
3018 switch (data_lines) {
3019 case 12:
3020 code = 0;
3021 break;
3022 case 16:
3023 code = 1;
3024 break;
3025 case 18:
3026 code = 2;
3027 break;
3028 case 24:
3029 code = 3;
3030 break;
3031 default:
3032 BUG();
3033 return;
3034 }
3035
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303036 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003037}
3038
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003039static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003040{
3041 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05303042 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003043
3044 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05303045 case DSS_IO_PAD_MODE_RESET:
3046 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003047 gpout1 = 0;
3048 break;
Archit Taneja569969d2011-08-22 17:41:57 +05303049 case DSS_IO_PAD_MODE_RFBI:
3050 gpout0 = 1;
3051 gpout1 = 0;
3052 break;
3053 case DSS_IO_PAD_MODE_BYPASS:
3054 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003055 gpout1 = 1;
3056 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003057 default:
3058 BUG();
3059 return;
3060 }
3061
Archit Taneja569969d2011-08-22 17:41:57 +05303062 l = dispc_read_reg(DISPC_CONTROL);
3063 l = FLD_MOD(l, gpout0, 15, 15);
3064 l = FLD_MOD(l, gpout1, 16, 16);
3065 dispc_write_reg(DISPC_CONTROL, l);
3066}
3067
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003068static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05303069{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303070 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003071}
3072
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003073void dispc_mgr_set_lcd_config(enum omap_channel channel,
3074 const struct dss_lcd_mgr_config *config)
3075{
3076 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
3077
3078 dispc_mgr_enable_stallmode(channel, config->stallmode);
3079 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
3080
3081 dispc_mgr_set_clock_div(channel, &config->clock_info);
3082
3083 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
3084
3085 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
3086
3087 dispc_mgr_set_lcd_type_tft(channel);
3088}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003089EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003090
Archit Taneja8f366162012-04-16 12:53:44 +05303091static bool _dispc_mgr_size_ok(u16 width, u16 height)
3092{
Archit Taneja33b89922012-11-14 13:50:15 +05303093 return width <= dispc.feat->mgr_width_max &&
3094 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05303095}
3096
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003097static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
3098 int vsw, int vfp, int vbp)
3099{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303100 if (hsw < 1 || hsw > dispc.feat->sw_max ||
3101 hfp < 1 || hfp > dispc.feat->hp_max ||
3102 hbp < 1 || hbp > dispc.feat->hp_max ||
3103 vsw < 1 || vsw > dispc.feat->sw_max ||
3104 vfp < 0 || vfp > dispc.feat->vp_max ||
3105 vbp < 0 || vbp > dispc.feat->vp_max)
3106 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003107 return true;
3108}
3109
Archit Tanejaca5ca692013-03-26 19:15:22 +05303110static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
3111 unsigned long pclk)
3112{
3113 if (dss_mgr_is_lcd(channel))
3114 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
3115 else
3116 return pclk <= dispc.feat->max_tv_pclk ? true : false;
3117}
3118
Archit Taneja8f366162012-04-16 12:53:44 +05303119bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05303120 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003121{
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003122 if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
3123 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05303124
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003125 if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
3126 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303127
3128 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003129 /* TODO: OMAP4+ supports interlace for LCD outputs */
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003130 if (timings->interlace)
3131 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003132
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003133 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303134 timings->hbp, timings->vsw, timings->vfp,
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003135 timings->vbp))
3136 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303137 }
Archit Taneja8f366162012-04-16 12:53:44 +05303138
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003139 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003140}
3141
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003142static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303143 int hfp, int hbp, int vsw, int vfp, int vbp,
3144 enum omap_dss_signal_level vsync_level,
3145 enum omap_dss_signal_level hsync_level,
3146 enum omap_dss_signal_edge data_pclk_edge,
3147 enum omap_dss_signal_level de_level,
3148 enum omap_dss_signal_edge sync_pclk_edge)
3149
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003150{
Archit Taneja655e2942012-06-21 10:37:43 +05303151 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00003152 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003153
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303154 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3155 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3156 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3157 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3158 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3159 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003160
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003161 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3162 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303163
Tomi Valkeinened351882014-10-02 17:58:49 +00003164 switch (vsync_level) {
3165 case OMAPDSS_SIG_ACTIVE_LOW:
3166 vs = true;
3167 break;
3168 case OMAPDSS_SIG_ACTIVE_HIGH:
3169 vs = false;
3170 break;
3171 default:
3172 BUG();
3173 }
3174
3175 switch (hsync_level) {
3176 case OMAPDSS_SIG_ACTIVE_LOW:
3177 hs = true;
3178 break;
3179 case OMAPDSS_SIG_ACTIVE_HIGH:
3180 hs = false;
3181 break;
3182 default:
3183 BUG();
3184 }
3185
3186 switch (de_level) {
3187 case OMAPDSS_SIG_ACTIVE_LOW:
3188 de = true;
3189 break;
3190 case OMAPDSS_SIG_ACTIVE_HIGH:
3191 de = false;
3192 break;
3193 default:
3194 BUG();
3195 }
3196
Archit Taneja655e2942012-06-21 10:37:43 +05303197 switch (data_pclk_edge) {
3198 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3199 ipc = false;
3200 break;
3201 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3202 ipc = true;
3203 break;
Archit Taneja655e2942012-06-21 10:37:43 +05303204 default:
3205 BUG();
3206 }
3207
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003208 /* always use the 'rf' setting */
3209 onoff = true;
3210
Archit Taneja655e2942012-06-21 10:37:43 +05303211 switch (sync_pclk_edge) {
Archit Taneja655e2942012-06-21 10:37:43 +05303212 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303213 rf = false;
3214 break;
3215 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303216 rf = true;
3217 break;
3218 default:
3219 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003220 }
Archit Taneja655e2942012-06-21 10:37:43 +05303221
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003222 l = FLD_VAL(onoff, 17, 17) |
3223 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003224 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003225 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003226 FLD_VAL(hs, 13, 13) |
3227 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003228
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003229 /* always set ALIGN bit when available */
3230 if (dispc.feat->supports_sync_align)
3231 l |= (1 << 18);
3232
Archit Taneja655e2942012-06-21 10:37:43 +05303233 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003234
3235 if (dispc.syscon_pol) {
3236 const int shifts[] = {
3237 [OMAP_DSS_CHANNEL_LCD] = 0,
3238 [OMAP_DSS_CHANNEL_LCD2] = 1,
3239 [OMAP_DSS_CHANNEL_LCD3] = 2,
3240 };
3241
3242 u32 mask, val;
3243
3244 mask = (1 << 0) | (1 << 3) | (1 << 6);
3245 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3246
3247 mask <<= 16 + shifts[channel];
3248 val <<= 16 + shifts[channel];
3249
3250 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3251 mask, val);
3252 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003253}
3254
3255/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303256void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003257 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003258{
3259 unsigned xtot, ytot;
3260 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303261 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003262
Archit Taneja2aefad42012-05-18 14:36:54 +05303263 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303264
Archit Taneja2aefad42012-05-18 14:36:54 +05303265 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303266 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003267 return;
3268 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303269
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303270 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303271 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303272 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3273 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303274
Archit Taneja2aefad42012-05-18 14:36:54 +05303275 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3276 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303277
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003278 ht = timings->pixelclock / xtot;
3279 vt = timings->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303280
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003281 DSSDBG("pck %u\n", timings->pixelclock);
Archit Tanejac51d9212012-04-16 12:53:43 +05303282 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303283 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303284 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3285 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3286 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003287
Archit Tanejac51d9212012-04-16 12:53:43 +05303288 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303289 } else {
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +01003290 if (t.interlace)
Archit Taneja2aefad42012-05-18 14:36:54 +05303291 t.y_res /= 2;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003292
3293 if (dispc.feat->supports_double_pixel)
3294 REG_FLD_MOD(DISPC_CONTROL, t.double_pixel ? 1 : 0,
3295 19, 17);
Archit Tanejac51d9212012-04-16 12:53:43 +05303296 }
Archit Taneja8f366162012-04-16 12:53:44 +05303297
Archit Taneja2aefad42012-05-18 14:36:54 +05303298 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003299}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003300EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003301
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003302static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00003303 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003304{
3305 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003306 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003307
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003308 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003309 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003310
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +01003311 if (!dss_has_feature(FEAT_CORE_CLK_DIV) &&
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003312 channel == OMAP_DSS_CHANNEL_LCD)
3313 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003314}
3315
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003316static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003317 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003318{
3319 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003320 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003321 *lck_div = FLD_GET(l, 23, 16);
3322 *pck_div = FLD_GET(l, 7, 0);
3323}
3324
Tomi Valkeinen65904152015-11-04 17:10:57 +02003325static unsigned long dispc_fclk_rate(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003326{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003327 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003328 unsigned long r = 0;
3329
Taneja, Archit66534e82011-03-08 05:50:34 -06003330 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303331 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003332 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003333 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303334 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003335 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003336 if (!pll)
3337 pll = dss_pll_find("video0");
3338
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003339 r = pll->cinfo.clkout[0];
Taneja, Archit66534e82011-03-08 05:50:34 -06003340 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303341 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003342 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003343 if (!pll)
3344 pll = dss_pll_find("video1");
3345
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003346 r = pll->cinfo.clkout[0];
Archit Taneja5a8b5722011-05-12 17:26:29 +05303347 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003348 default:
3349 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003350 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003351 }
3352
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003353 return r;
3354}
3355
Tomi Valkeinen65904152015-11-04 17:10:57 +02003356static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003357{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003358 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003359 int lcd;
3360 unsigned long r;
3361 u32 l;
3362
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003363 if (dss_mgr_is_lcd(channel)) {
3364 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003365
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003366 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003367
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003368 switch (dss_get_lcd_clk_source(channel)) {
3369 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003370 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003371 break;
3372 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003373 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003374 if (!pll)
3375 pll = dss_pll_find("video0");
3376
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003377 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003378 break;
3379 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003380 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003381 if (!pll)
3382 pll = dss_pll_find("video1");
3383
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003384 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003385 break;
3386 default:
3387 BUG();
3388 return 0;
3389 }
3390
3391 return r / lcd;
3392 } else {
3393 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003394 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003395}
3396
Tomi Valkeinen65904152015-11-04 17:10:57 +02003397static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003398{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003399 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003400
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303401 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303402 int pcd;
3403 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003404
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303405 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003406
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303407 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003408
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303409 r = dispc_mgr_lclk_rate(channel);
3410
3411 return r / pcd;
3412 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003413 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303414 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003415}
3416
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003417void dispc_set_tv_pclk(unsigned long pclk)
3418{
3419 dispc.tv_pclk_rate = pclk;
3420}
3421
Tomi Valkeinen65904152015-11-04 17:10:57 +02003422static unsigned long dispc_core_clk_rate(void)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303423{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003424 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303425}
3426
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303427static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3428{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003429 enum omap_channel channel;
3430
3431 if (plane == OMAP_DSS_WB)
3432 return 0;
3433
3434 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303435
3436 return dispc_mgr_pclk_rate(channel);
3437}
3438
3439static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3440{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003441 enum omap_channel channel;
3442
3443 if (plane == OMAP_DSS_WB)
3444 return 0;
3445
3446 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303447
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003448 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303449}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003450
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303451static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003452{
3453 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303454 enum omap_dss_clk_source lcd_clk_src;
3455
3456 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3457
3458 lcd_clk_src = dss_get_lcd_clk_source(channel);
3459
3460 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3461 dss_get_generic_clk_source_name(lcd_clk_src),
3462 dss_feat_get_clk_source_name(lcd_clk_src));
3463
3464 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3465
3466 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3467 dispc_mgr_lclk_rate(channel), lcd);
3468 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3469 dispc_mgr_pclk_rate(channel), pcd);
3470}
3471
3472void dispc_dump_clocks(struct seq_file *s)
3473{
3474 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003475 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303476 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003477
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003478 if (dispc_runtime_get())
3479 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003480
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003481 seq_printf(s, "- DISPC -\n");
3482
Archit Taneja067a57e2011-03-02 11:57:25 +05303483 seq_printf(s, "dispc fclk source = %s (%s)\n",
3484 dss_get_generic_clk_source_name(dispc_clk_src),
3485 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003486
3487 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003488
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003489 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3490 seq_printf(s, "- DISPC-CORE-CLK -\n");
3491 l = dispc_read_reg(DISPC_DIVISOR);
3492 lcd = FLD_GET(l, 23, 16);
3493
3494 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3495 (dispc_fclk_rate()/lcd), lcd);
3496 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003497
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303498 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003499
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303500 if (dss_has_feature(FEAT_MGR_LCD2))
3501 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3502 if (dss_has_feature(FEAT_MGR_LCD3))
3503 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003504
3505 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003506}
3507
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003508static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003509{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303510 int i, j;
3511 const char *mgr_names[] = {
3512 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3513 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3514 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303515 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303516 };
3517 const char *ovl_names[] = {
3518 [OMAP_DSS_GFX] = "GFX",
3519 [OMAP_DSS_VIDEO1] = "VID1",
3520 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303521 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003522 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303523 };
3524 const char **p_names;
3525
Archit Taneja9b372c22011-05-06 11:45:49 +05303526#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003527
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003528 if (dispc_runtime_get())
3529 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003530
Archit Taneja5010be82011-08-05 19:06:00 +05303531 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003532 DUMPREG(DISPC_REVISION);
3533 DUMPREG(DISPC_SYSCONFIG);
3534 DUMPREG(DISPC_SYSSTATUS);
3535 DUMPREG(DISPC_IRQSTATUS);
3536 DUMPREG(DISPC_IRQENABLE);
3537 DUMPREG(DISPC_CONTROL);
3538 DUMPREG(DISPC_CONFIG);
3539 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003540 DUMPREG(DISPC_LINE_STATUS);
3541 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303542 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3543 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003544 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003545 if (dss_has_feature(FEAT_MGR_LCD2)) {
3546 DUMPREG(DISPC_CONTROL2);
3547 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003548 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303549 if (dss_has_feature(FEAT_MGR_LCD3)) {
3550 DUMPREG(DISPC_CONTROL3);
3551 DUMPREG(DISPC_CONFIG3);
3552 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003553 if (dss_has_feature(FEAT_MFLAG))
3554 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003555
Archit Taneja5010be82011-08-05 19:06:00 +05303556#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003557
Archit Taneja5010be82011-08-05 19:06:00 +05303558#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303559#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003560 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303561 dispc_read_reg(DISPC_REG(i, r)))
3562
Archit Taneja4dd2da12011-08-05 19:06:01 +05303563 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303564
Archit Taneja4dd2da12011-08-05 19:06:01 +05303565 /* DISPC channel specific registers */
3566 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3567 DUMPREG(i, DISPC_DEFAULT_COLOR);
3568 DUMPREG(i, DISPC_TRANS_COLOR);
3569 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003570
Archit Taneja4dd2da12011-08-05 19:06:01 +05303571 if (i == OMAP_DSS_CHANNEL_DIGIT)
3572 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303573
Archit Taneja4dd2da12011-08-05 19:06:01 +05303574 DUMPREG(i, DISPC_TIMING_H);
3575 DUMPREG(i, DISPC_TIMING_V);
3576 DUMPREG(i, DISPC_POL_FREQ);
3577 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303578
Archit Taneja4dd2da12011-08-05 19:06:01 +05303579 DUMPREG(i, DISPC_DATA_CYCLE1);
3580 DUMPREG(i, DISPC_DATA_CYCLE2);
3581 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003582
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003583 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303584 DUMPREG(i, DISPC_CPR_COEF_R);
3585 DUMPREG(i, DISPC_CPR_COEF_G);
3586 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003587 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003588 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003589
Archit Taneja4dd2da12011-08-05 19:06:01 +05303590 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003591
Archit Taneja4dd2da12011-08-05 19:06:01 +05303592 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3593 DUMPREG(i, DISPC_OVL_BA0);
3594 DUMPREG(i, DISPC_OVL_BA1);
3595 DUMPREG(i, DISPC_OVL_POSITION);
3596 DUMPREG(i, DISPC_OVL_SIZE);
3597 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3598 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3599 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3600 DUMPREG(i, DISPC_OVL_ROW_INC);
3601 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003602
Archit Taneja4dd2da12011-08-05 19:06:01 +05303603 if (dss_has_feature(FEAT_PRELOAD))
3604 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003605 if (dss_has_feature(FEAT_MFLAG))
3606 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003607
Archit Taneja4dd2da12011-08-05 19:06:01 +05303608 if (i == OMAP_DSS_GFX) {
3609 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3610 DUMPREG(i, DISPC_OVL_TABLE_BA);
3611 continue;
3612 }
3613
3614 DUMPREG(i, DISPC_OVL_FIR);
3615 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3616 DUMPREG(i, DISPC_OVL_ACCU0);
3617 DUMPREG(i, DISPC_OVL_ACCU1);
3618 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3619 DUMPREG(i, DISPC_OVL_BA0_UV);
3620 DUMPREG(i, DISPC_OVL_BA1_UV);
3621 DUMPREG(i, DISPC_OVL_FIR2);
3622 DUMPREG(i, DISPC_OVL_ACCU2_0);
3623 DUMPREG(i, DISPC_OVL_ACCU2_1);
3624 }
3625 if (dss_has_feature(FEAT_ATTR2))
3626 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303627 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003628
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003629 if (dispc.feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003630 i = OMAP_DSS_WB;
3631 DUMPREG(i, DISPC_OVL_BA0);
3632 DUMPREG(i, DISPC_OVL_BA1);
3633 DUMPREG(i, DISPC_OVL_SIZE);
3634 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3635 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3636 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3637 DUMPREG(i, DISPC_OVL_ROW_INC);
3638 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3639
3640 if (dss_has_feature(FEAT_MFLAG))
3641 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3642
3643 DUMPREG(i, DISPC_OVL_FIR);
3644 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3645 DUMPREG(i, DISPC_OVL_ACCU0);
3646 DUMPREG(i, DISPC_OVL_ACCU1);
3647 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3648 DUMPREG(i, DISPC_OVL_BA0_UV);
3649 DUMPREG(i, DISPC_OVL_BA1_UV);
3650 DUMPREG(i, DISPC_OVL_FIR2);
3651 DUMPREG(i, DISPC_OVL_ACCU2_0);
3652 DUMPREG(i, DISPC_OVL_ACCU2_1);
3653 }
3654 if (dss_has_feature(FEAT_ATTR2))
3655 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3656 }
3657
Archit Taneja5010be82011-08-05 19:06:00 +05303658#undef DISPC_REG
3659#undef DUMPREG
3660
3661#define DISPC_REG(plane, name, i) name(plane, i)
3662#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303663 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003664 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303665 dispc_read_reg(DISPC_REG(plane, name, i)))
3666
Archit Taneja4dd2da12011-08-05 19:06:01 +05303667 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303668
Archit Taneja4dd2da12011-08-05 19:06:01 +05303669 /* start from OMAP_DSS_VIDEO1 */
3670 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3671 for (j = 0; j < 8; j++)
3672 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303673
Archit Taneja4dd2da12011-08-05 19:06:01 +05303674 for (j = 0; j < 8; j++)
3675 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303676
Archit Taneja4dd2da12011-08-05 19:06:01 +05303677 for (j = 0; j < 5; j++)
3678 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003679
Archit Taneja4dd2da12011-08-05 19:06:01 +05303680 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3681 for (j = 0; j < 8; j++)
3682 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3683 }
Amber Jainab5ca072011-05-19 19:47:53 +05303684
Archit Taneja4dd2da12011-08-05 19:06:01 +05303685 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3686 for (j = 0; j < 8; j++)
3687 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303688
Archit Taneja4dd2da12011-08-05 19:06:01 +05303689 for (j = 0; j < 8; j++)
3690 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303691
Archit Taneja4dd2da12011-08-05 19:06:01 +05303692 for (j = 0; j < 8; j++)
3693 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3694 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003695 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003696
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003697 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303698
3699#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003700#undef DUMPREG
3701}
3702
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003703/* calculate clock rates using dividers in cinfo */
3704int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3705 struct dispc_clock_info *cinfo)
3706{
3707 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3708 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003709 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003710 return -EINVAL;
3711
3712 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3713 cinfo->pck = cinfo->lck / cinfo->pck_div;
3714
3715 return 0;
3716}
3717
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003718bool dispc_div_calc(unsigned long dispc,
3719 unsigned long pck_min, unsigned long pck_max,
3720 dispc_div_calc_func func, void *data)
3721{
3722 int lckd, lckd_start, lckd_stop;
3723 int pckd, pckd_start, pckd_stop;
3724 unsigned long pck, lck;
3725 unsigned long lck_max;
3726 unsigned long pckd_hw_min, pckd_hw_max;
3727 unsigned min_fck_per_pck;
3728 unsigned long fck;
3729
3730#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3731 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3732#else
3733 min_fck_per_pck = 0;
3734#endif
3735
3736 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3737 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3738
3739 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3740
3741 pck_min = pck_min ? pck_min : 1;
3742 pck_max = pck_max ? pck_max : ULONG_MAX;
3743
3744 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3745 lckd_stop = min(dispc / pck_min, 255ul);
3746
3747 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3748 lck = dispc / lckd;
3749
3750 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3751 pckd_stop = min(lck / pck_min, pckd_hw_max);
3752
3753 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3754 pck = lck / pckd;
3755
3756 /*
3757 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3758 * clock, which means we're configuring DISPC fclk here
3759 * also. Thus we need to use the calculated lck. For
3760 * OMAP4+ the DISPC fclk is a separate clock.
3761 */
3762 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3763 fck = dispc_core_clk_rate();
3764 else
3765 fck = lck;
3766
3767 if (fck < pck * min_fck_per_pck)
3768 continue;
3769
3770 if (func(lckd, pckd, lck, pck, data))
3771 return true;
3772 }
3773 }
3774
3775 return false;
3776}
3777
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303778void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003779 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003780{
3781 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3782 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3783
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003784 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003785}
3786
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003787int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00003788 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003789{
3790 unsigned long fck;
3791
3792 fck = dispc_fclk_rate();
3793
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003794 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3795 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003796
3797 cinfo->lck = fck / cinfo->lck_div;
3798 cinfo->pck = cinfo->lck / cinfo->pck_div;
3799
3800 return 0;
3801}
3802
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003803u32 dispc_read_irqstatus(void)
3804{
3805 return dispc_read_reg(DISPC_IRQSTATUS);
3806}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003807EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003808
3809void dispc_clear_irqstatus(u32 mask)
3810{
3811 dispc_write_reg(DISPC_IRQSTATUS, mask);
3812}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003813EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003814
3815u32 dispc_read_irqenable(void)
3816{
3817 return dispc_read_reg(DISPC_IRQENABLE);
3818}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003819EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003820
3821void dispc_write_irqenable(u32 mask)
3822{
3823 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3824
3825 /* clear the irqstatus for newly enabled irqs */
3826 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3827
3828 dispc_write_reg(DISPC_IRQENABLE, mask);
3829}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003830EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003831
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003832void dispc_enable_sidle(void)
3833{
3834 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3835}
3836
3837void dispc_disable_sidle(void)
3838{
3839 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3840}
3841
3842static void _omap_dispc_initial_config(void)
3843{
3844 u32 l;
3845
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003846 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3847 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3848 l = dispc_read_reg(DISPC_DIVISOR);
3849 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3850 l = FLD_MOD(l, 1, 0, 0);
3851 l = FLD_MOD(l, 1, 23, 16);
3852 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003853
3854 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003855 }
3856
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003857 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003858 if (dss_has_feature(FEAT_FUNCGATED))
3859 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003860
Archit Taneja6e5264b2012-09-11 12:04:47 +05303861 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003862
3863 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3864
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003865 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003866
3867 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303868
3869 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303870
3871 if (dispc.feat->mstandby_workaround)
3872 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003873
3874 if (dss_has_feature(FEAT_MFLAG))
3875 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003876}
3877
Tomi Valkeinenede92692015-06-04 14:12:16 +03003878static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303879 .sw_start = 5,
3880 .fp_start = 15,
3881 .bp_start = 27,
3882 .sw_max = 64,
3883 .vp_max = 255,
3884 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303885 .mgr_width_start = 10,
3886 .mgr_height_start = 26,
3887 .mgr_width_max = 2048,
3888 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303889 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303890 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3891 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003892 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003893 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303894 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003895 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303896};
3897
Tomi Valkeinenede92692015-06-04 14:12:16 +03003898static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303899 .sw_start = 5,
3900 .fp_start = 15,
3901 .bp_start = 27,
3902 .sw_max = 64,
3903 .vp_max = 255,
3904 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303905 .mgr_width_start = 10,
3906 .mgr_height_start = 26,
3907 .mgr_width_max = 2048,
3908 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303909 .max_lcd_pclk = 173000000,
3910 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303911 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3912 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003913 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003914 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303915 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003916 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303917};
3918
Tomi Valkeinenede92692015-06-04 14:12:16 +03003919static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303920 .sw_start = 7,
3921 .fp_start = 19,
3922 .bp_start = 31,
3923 .sw_max = 256,
3924 .vp_max = 4095,
3925 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303926 .mgr_width_start = 10,
3927 .mgr_height_start = 26,
3928 .mgr_width_max = 2048,
3929 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303930 .max_lcd_pclk = 173000000,
3931 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303932 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3933 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003934 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003935 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303936 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003937 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303938};
3939
Tomi Valkeinenede92692015-06-04 14:12:16 +03003940static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303941 .sw_start = 7,
3942 .fp_start = 19,
3943 .bp_start = 31,
3944 .sw_max = 256,
3945 .vp_max = 4095,
3946 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303947 .mgr_width_start = 10,
3948 .mgr_height_start = 26,
3949 .mgr_width_max = 2048,
3950 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303951 .max_lcd_pclk = 170000000,
3952 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303953 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3954 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003955 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003956 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303957 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003958 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003959 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003960 .supports_double_pixel = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303961};
3962
Tomi Valkeinenede92692015-06-04 14:12:16 +03003963static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05303964 .sw_start = 7,
3965 .fp_start = 19,
3966 .bp_start = 31,
3967 .sw_max = 256,
3968 .vp_max = 4095,
3969 .hp_max = 4096,
3970 .mgr_width_start = 11,
3971 .mgr_height_start = 27,
3972 .mgr_width_max = 4096,
3973 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303974 .max_lcd_pclk = 170000000,
3975 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303976 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3977 .calc_core_clk = calc_core_clk_44xx,
3978 .num_fifos = 5,
3979 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303980 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303981 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003982 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003983 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003984 .supports_double_pixel = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303985};
3986
Tomi Valkeinenede92692015-06-04 14:12:16 +03003987static int dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303988{
3989 const struct dispc_features *src;
3990 struct dispc_features *dst;
3991
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003992 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303993 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003994 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303995 return -ENOMEM;
3996 }
3997
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003998 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003999 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304000 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004001 break;
4002
4003 case OMAPDSS_VER_OMAP34xx_ES1:
4004 src = &omap34xx_rev1_0_dispc_feats;
4005 break;
4006
4007 case OMAPDSS_VER_OMAP34xx_ES3:
4008 case OMAPDSS_VER_OMAP3630:
4009 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05304010 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004011 src = &omap34xx_rev3_0_dispc_feats;
4012 break;
4013
4014 case OMAPDSS_VER_OMAP4430_ES1:
4015 case OMAPDSS_VER_OMAP4430_ES2:
4016 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304017 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004018 break;
4019
4020 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02004021 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05304022 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004023 break;
4024
4025 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304026 return -ENODEV;
4027 }
4028
4029 memcpy(dst, src, sizeof(*dst));
4030 dispc.feat = dst;
4031
4032 return 0;
4033}
4034
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004035static irqreturn_t dispc_irq_handler(int irq, void *arg)
4036{
4037 if (!dispc.is_enabled)
4038 return IRQ_NONE;
4039
4040 return dispc.user_handler(irq, dispc.user_data);
4041}
4042
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004043int dispc_request_irq(irq_handler_t handler, void *dev_id)
4044{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004045 int r;
4046
4047 if (dispc.user_handler != NULL)
4048 return -EBUSY;
4049
4050 dispc.user_handler = handler;
4051 dispc.user_data = dev_id;
4052
4053 /* ensure the dispc_irq_handler sees the values above */
4054 smp_wmb();
4055
4056 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
4057 IRQF_SHARED, "OMAP DISPC", &dispc);
4058 if (r) {
4059 dispc.user_handler = NULL;
4060 dispc.user_data = NULL;
4061 }
4062
4063 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004064}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004065EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004066
4067void dispc_free_irq(void *dev_id)
4068{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004069 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
4070
4071 dispc.user_handler = NULL;
4072 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004073}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004074EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004075
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004076/* DISPC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004077static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004078{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004079 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004080 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004081 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004082 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004083 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004084
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004085 dispc.pdev = pdev;
4086
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004087 spin_lock_init(&dispc.control_lock);
4088
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004089 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304090 if (r)
4091 return r;
4092
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004093 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4094 if (!dispc_mem) {
4095 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004096 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004097 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004098
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004099 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4100 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004101 if (!dispc.base) {
4102 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004103 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004104 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004105
archit tanejaaffe3602011-02-23 08:41:03 +00004106 dispc.irq = platform_get_irq(dispc.pdev, 0);
4107 if (dispc.irq < 0) {
4108 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004109 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004110 }
4111
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004112 if (np && of_property_read_bool(np, "syscon-pol")) {
4113 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4114 if (IS_ERR(dispc.syscon_pol)) {
4115 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4116 return PTR_ERR(dispc.syscon_pol);
4117 }
4118
4119 if (of_property_read_u32_index(np, "syscon-pol", 1,
4120 &dispc.syscon_pol_offset)) {
4121 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4122 return -EINVAL;
4123 }
4124 }
4125
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004126 pm_runtime_enable(&pdev->dev);
4127
4128 r = dispc_runtime_get();
4129 if (r)
4130 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004131
4132 _omap_dispc_initial_config();
4133
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004134 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004135 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004136 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4137
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004138 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004139
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004140 dss_init_overlay_managers();
4141
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004142 dss_debugfs_create_file("dispc", dispc_dump_regs);
4143
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004144 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004145
4146err_runtime_get:
4147 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004148 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004149}
4150
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004151static void dispc_unbind(struct device *dev, struct device *master,
4152 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004153{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004154 pm_runtime_disable(dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004155
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004156 dss_uninit_overlay_managers();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004157}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004158
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004159static const struct component_ops dispc_component_ops = {
4160 .bind = dispc_bind,
4161 .unbind = dispc_unbind,
4162};
4163
4164static int dispc_probe(struct platform_device *pdev)
4165{
4166 return component_add(&pdev->dev, &dispc_component_ops);
4167}
4168
4169static int dispc_remove(struct platform_device *pdev)
4170{
4171 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004172 return 0;
4173}
4174
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004175static int dispc_runtime_suspend(struct device *dev)
4176{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004177 dispc.is_enabled = false;
4178 /* ensure the dispc_irq_handler sees the is_enabled value */
4179 smp_wmb();
4180 /* wait for current handler to finish before turning the DISPC off */
4181 synchronize_irq(dispc.irq);
4182
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004183 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004184
4185 return 0;
4186}
4187
4188static int dispc_runtime_resume(struct device *dev)
4189{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004190 /*
4191 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4192 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4193 * _omap_dispc_initial_config(). We can thus use it to detect if
4194 * we have lost register context.
4195 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004196 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4197 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004198
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004199 dispc_restore_context();
4200 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004201
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004202 dispc.is_enabled = true;
4203 /* ensure the dispc_irq_handler sees the is_enabled value */
4204 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004205
4206 return 0;
4207}
4208
4209static const struct dev_pm_ops dispc_pm_ops = {
4210 .runtime_suspend = dispc_runtime_suspend,
4211 .runtime_resume = dispc_runtime_resume,
4212};
4213
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004214static const struct of_device_id dispc_of_match[] = {
4215 { .compatible = "ti,omap2-dispc", },
4216 { .compatible = "ti,omap3-dispc", },
4217 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03004218 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02004219 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004220 {},
4221};
4222
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004223static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004224 .probe = dispc_probe,
4225 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004226 .driver = {
4227 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004228 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004229 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004230 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004231 },
4232};
4233
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004234int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004235{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004236 return platform_driver_register(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004237}
4238
Tomi Valkeinenede92692015-06-04 14:12:16 +03004239void dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004240{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004241 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004242}