blob: 4126d6225fafbe27157cc4c1e4795919250e46ce [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030042#include <linux/component.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053047#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053048#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
50/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000051#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030053enum omap_burst_size {
54 BURST_SIZE_X2 = 0,
55 BURST_SIZE_X4 = 1,
56 BURST_SIZE_X8 = 2,
57};
58
Tomi Valkeinen80c39712009-11-12 11:41:42 +020059#define REG_GET(idx, start, end) \
60 FLD_GET(dispc_read_reg(idx), start, end)
61
62#define REG_FLD_MOD(idx, val, start, end) \
63 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
64
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053065struct dispc_features {
66 u8 sw_start;
67 u8 fp_start;
68 u8 bp_start;
69 u16 sw_max;
70 u16 vp_max;
71 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053072 u8 mgr_width_start;
73 u8 mgr_height_start;
74 u16 mgr_width_max;
75 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053076 unsigned long max_lcd_pclk;
77 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030078 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053079 const struct omap_video_timings *mgr_timings,
80 u16 width, u16 height, u16 out_width, u16 out_height,
81 enum omap_color_mode color_mode, bool *five_taps,
82 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053083 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030084 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053085 u16 width, u16 height, u16 out_width, u16 out_height,
86 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030087 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030088
89 /* swap GFX & WB fifos */
90 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020091
92 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
93 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053094
95 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
96 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053097
98 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +030099
100 /* PIXEL_INC is not added to the last pixel of a line */
101 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300102
103 /* POL_FREQ has ALIGN bit */
104 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200105
106 bool has_writeback:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530107};
108
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300109#define DISPC_MAX_NR_FIFOS 5
110
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200111static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000112 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300114
archit tanejaaffe3602011-02-23 08:41:03 +0000115 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300116 irq_handler_t user_handler;
117 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200119 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300120 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200121
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300122 u32 fifo_size[DISPC_MAX_NR_FIFOS];
123 /* maps which plane is using a fifo. fifo-id -> plane-id */
124 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200125
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300126 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200127 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200128
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530129 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300130
131 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000132
133 struct regmap *syscon_pol;
134 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200135
136 /* DISPC_CONTROL & DISPC_CONFIG lock*/
137 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200138} dispc;
139
Amber Jain0d66cbb2011-05-19 19:47:54 +0530140enum omap_color_component {
141 /* used for all color formats for OMAP3 and earlier
142 * and for RGB and Y color component on OMAP4
143 */
144 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
145 /* used for UV component for
146 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
147 * color formats on OMAP4
148 */
149 DISPC_COLOR_COMPONENT_UV = 1 << 1,
150};
151
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530152enum mgr_reg_fields {
153 DISPC_MGR_FLD_ENABLE,
154 DISPC_MGR_FLD_STNTFT,
155 DISPC_MGR_FLD_GO,
156 DISPC_MGR_FLD_TFTDATALINES,
157 DISPC_MGR_FLD_STALLMODE,
158 DISPC_MGR_FLD_TCKENABLE,
159 DISPC_MGR_FLD_TCKSELECTION,
160 DISPC_MGR_FLD_CPR,
161 DISPC_MGR_FLD_FIFOHANDCHECK,
162 /* used to maintain a count of the above fields */
163 DISPC_MGR_FLD_NUM,
164};
165
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300166struct dispc_reg_field {
167 u16 reg;
168 u8 high;
169 u8 low;
170};
171
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530172static const struct {
173 const char *name;
174 u32 vsync_irq;
175 u32 framedone_irq;
176 u32 sync_lost_irq;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300177 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530178} mgr_desc[] = {
179 [OMAP_DSS_CHANNEL_LCD] = {
180 .name = "LCD",
181 .vsync_irq = DISPC_IRQ_VSYNC,
182 .framedone_irq = DISPC_IRQ_FRAMEDONE,
183 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
184 .reg_desc = {
185 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
186 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
187 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
188 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
189 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
190 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
191 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
192 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
193 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
194 },
195 },
196 [OMAP_DSS_CHANNEL_DIGIT] = {
197 .name = "DIGIT",
198 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200199 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530200 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
201 .reg_desc = {
202 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
203 [DISPC_MGR_FLD_STNTFT] = { },
204 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
205 [DISPC_MGR_FLD_TFTDATALINES] = { },
206 [DISPC_MGR_FLD_STALLMODE] = { },
207 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
208 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
209 [DISPC_MGR_FLD_CPR] = { },
210 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
211 },
212 },
213 [OMAP_DSS_CHANNEL_LCD2] = {
214 .name = "LCD2",
215 .vsync_irq = DISPC_IRQ_VSYNC2,
216 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
217 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
218 .reg_desc = {
219 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
220 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
221 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
222 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
223 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
224 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
225 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
226 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
227 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
228 },
229 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530230 [OMAP_DSS_CHANNEL_LCD3] = {
231 .name = "LCD3",
232 .vsync_irq = DISPC_IRQ_VSYNC3,
233 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
234 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
235 .reg_desc = {
236 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
237 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
238 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
239 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
240 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
241 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
242 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
243 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
244 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
245 },
246 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530247};
248
Archit Taneja6e5264b2012-09-11 12:04:47 +0530249struct color_conv_coef {
250 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
251 int full_range;
252};
253
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530254static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
255static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256
Archit Taneja55978cc2011-05-06 11:45:51 +0530257static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200258{
Archit Taneja55978cc2011-05-06 11:45:51 +0530259 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200260}
261
Archit Taneja55978cc2011-05-06 11:45:51 +0530262static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200263{
Archit Taneja55978cc2011-05-06 11:45:51 +0530264 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265}
266
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530267static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
268{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300269 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530270 return REG_GET(rfld.reg, rfld.high, rfld.low);
271}
272
273static void mgr_fld_write(enum omap_channel channel,
274 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300275 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200276 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
277 unsigned long flags;
278
279 if (need_lock)
280 spin_lock_irqsave(&dispc.control_lock, flags);
281
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530282 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200283
284 if (need_lock)
285 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530286}
287
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200288#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530289 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200290#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530291 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200292
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300293static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200294{
Archit Tanejac6104b82011-08-05 19:06:02 +0530295 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200296
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300297 DSSDBG("dispc_save_context\n");
298
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200299 SR(IRQENABLE);
300 SR(CONTROL);
301 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200302 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530303 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
304 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300305 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000306 if (dss_has_feature(FEAT_MGR_LCD2)) {
307 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000308 SR(CONFIG2);
309 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530310 if (dss_has_feature(FEAT_MGR_LCD3)) {
311 SR(CONTROL3);
312 SR(CONFIG3);
313 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200314
Archit Tanejac6104b82011-08-05 19:06:02 +0530315 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
316 SR(DEFAULT_COLOR(i));
317 SR(TRANS_COLOR(i));
318 SR(SIZE_MGR(i));
319 if (i == OMAP_DSS_CHANNEL_DIGIT)
320 continue;
321 SR(TIMING_H(i));
322 SR(TIMING_V(i));
323 SR(POL_FREQ(i));
324 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200325
Archit Tanejac6104b82011-08-05 19:06:02 +0530326 SR(DATA_CYCLE1(i));
327 SR(DATA_CYCLE2(i));
328 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200329
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300330 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530331 SR(CPR_COEF_R(i));
332 SR(CPR_COEF_G(i));
333 SR(CPR_COEF_B(i));
334 }
335 }
336
337 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
338 SR(OVL_BA0(i));
339 SR(OVL_BA1(i));
340 SR(OVL_POSITION(i));
341 SR(OVL_SIZE(i));
342 SR(OVL_ATTRIBUTES(i));
343 SR(OVL_FIFO_THRESHOLD(i));
344 SR(OVL_ROW_INC(i));
345 SR(OVL_PIXEL_INC(i));
346 if (dss_has_feature(FEAT_PRELOAD))
347 SR(OVL_PRELOAD(i));
348 if (i == OMAP_DSS_GFX) {
349 SR(OVL_WINDOW_SKIP(i));
350 SR(OVL_TABLE_BA(i));
351 continue;
352 }
353 SR(OVL_FIR(i));
354 SR(OVL_PICTURE_SIZE(i));
355 SR(OVL_ACCU0(i));
356 SR(OVL_ACCU1(i));
357
358 for (j = 0; j < 8; j++)
359 SR(OVL_FIR_COEF_H(i, j));
360
361 for (j = 0; j < 8; j++)
362 SR(OVL_FIR_COEF_HV(i, j));
363
364 for (j = 0; j < 5; j++)
365 SR(OVL_CONV_COEF(i, j));
366
367 if (dss_has_feature(FEAT_FIR_COEF_V)) {
368 for (j = 0; j < 8; j++)
369 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300370 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000371
Archit Tanejac6104b82011-08-05 19:06:02 +0530372 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
373 SR(OVL_BA0_UV(i));
374 SR(OVL_BA1_UV(i));
375 SR(OVL_FIR2(i));
376 SR(OVL_ACCU2_0(i));
377 SR(OVL_ACCU2_1(i));
378
379 for (j = 0; j < 8; j++)
380 SR(OVL_FIR_COEF_H2(i, j));
381
382 for (j = 0; j < 8; j++)
383 SR(OVL_FIR_COEF_HV2(i, j));
384
385 for (j = 0; j < 8; j++)
386 SR(OVL_FIR_COEF_V2(i, j));
387 }
388 if (dss_has_feature(FEAT_ATTR2))
389 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000390 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200391
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600392 if (dss_has_feature(FEAT_CORE_CLK_DIV))
393 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300394
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300395 dispc.ctx_valid = true;
396
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200397 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398}
399
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300400static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200401{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200402 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300403
404 DSSDBG("dispc_restore_context\n");
405
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300406 if (!dispc.ctx_valid)
407 return;
408
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200409 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200410 /*RR(CONTROL);*/
411 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200412 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530413 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
414 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300415 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530416 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000417 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530418 if (dss_has_feature(FEAT_MGR_LCD3))
419 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200420
Archit Tanejac6104b82011-08-05 19:06:02 +0530421 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
422 RR(DEFAULT_COLOR(i));
423 RR(TRANS_COLOR(i));
424 RR(SIZE_MGR(i));
425 if (i == OMAP_DSS_CHANNEL_DIGIT)
426 continue;
427 RR(TIMING_H(i));
428 RR(TIMING_V(i));
429 RR(POL_FREQ(i));
430 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530431
Archit Tanejac6104b82011-08-05 19:06:02 +0530432 RR(DATA_CYCLE1(i));
433 RR(DATA_CYCLE2(i));
434 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000435
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300436 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530437 RR(CPR_COEF_R(i));
438 RR(CPR_COEF_G(i));
439 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300440 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000441 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200442
Archit Tanejac6104b82011-08-05 19:06:02 +0530443 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
444 RR(OVL_BA0(i));
445 RR(OVL_BA1(i));
446 RR(OVL_POSITION(i));
447 RR(OVL_SIZE(i));
448 RR(OVL_ATTRIBUTES(i));
449 RR(OVL_FIFO_THRESHOLD(i));
450 RR(OVL_ROW_INC(i));
451 RR(OVL_PIXEL_INC(i));
452 if (dss_has_feature(FEAT_PRELOAD))
453 RR(OVL_PRELOAD(i));
454 if (i == OMAP_DSS_GFX) {
455 RR(OVL_WINDOW_SKIP(i));
456 RR(OVL_TABLE_BA(i));
457 continue;
458 }
459 RR(OVL_FIR(i));
460 RR(OVL_PICTURE_SIZE(i));
461 RR(OVL_ACCU0(i));
462 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 for (j = 0; j < 8; j++)
465 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200466
Archit Tanejac6104b82011-08-05 19:06:02 +0530467 for (j = 0; j < 8; j++)
468 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200469
Archit Tanejac6104b82011-08-05 19:06:02 +0530470 for (j = 0; j < 5; j++)
471 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472
Archit Tanejac6104b82011-08-05 19:06:02 +0530473 if (dss_has_feature(FEAT_FIR_COEF_V)) {
474 for (j = 0; j < 8; j++)
475 RR(OVL_FIR_COEF_V(i, j));
476 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200477
Archit Tanejac6104b82011-08-05 19:06:02 +0530478 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
479 RR(OVL_BA0_UV(i));
480 RR(OVL_BA1_UV(i));
481 RR(OVL_FIR2(i));
482 RR(OVL_ACCU2_0(i));
483 RR(OVL_ACCU2_1(i));
484
485 for (j = 0; j < 8; j++)
486 RR(OVL_FIR_COEF_H2(i, j));
487
488 for (j = 0; j < 8; j++)
489 RR(OVL_FIR_COEF_HV2(i, j));
490
491 for (j = 0; j < 8; j++)
492 RR(OVL_FIR_COEF_V2(i, j));
493 }
494 if (dss_has_feature(FEAT_ATTR2))
495 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300496 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200497
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600498 if (dss_has_feature(FEAT_CORE_CLK_DIV))
499 RR(DIVISOR);
500
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200501 /* enable last, because LCD & DIGIT enable are here */
502 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000503 if (dss_has_feature(FEAT_MGR_LCD2))
504 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530505 if (dss_has_feature(FEAT_MGR_LCD3))
506 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200507 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300508 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200509
510 /*
511 * enable last so IRQs won't trigger before
512 * the context is fully restored
513 */
514 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300515
516 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200517}
518
519#undef SR
520#undef RR
521
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300522int dispc_runtime_get(void)
523{
524 int r;
525
526 DSSDBG("dispc_runtime_get\n");
527
528 r = pm_runtime_get_sync(&dispc.pdev->dev);
529 WARN_ON(r < 0);
530 return r < 0 ? r : 0;
531}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200532EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300533
534void dispc_runtime_put(void)
535{
536 int r;
537
538 DSSDBG("dispc_runtime_put\n");
539
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200540 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300541 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300542}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200543EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300544
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200545u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
546{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530547 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200548}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200549EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200550
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200551u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
552{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200553 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
554 return 0;
555
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530556 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200557}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200558EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200559
Tomi Valkeinencb699202012-10-17 10:38:52 +0300560u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
561{
562 return mgr_desc[channel].sync_lost_irq;
563}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200564EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300565
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530566u32 dispc_wb_get_framedone_irq(void)
567{
568 return DISPC_IRQ_FRAMEDONEWB;
569}
570
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300571bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530573 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200575EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200576
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300577void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300579 WARN_ON(dispc_mgr_is_enabled(channel) == false);
580 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200581
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530582 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200583
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530584 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200586EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200587
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530588bool dispc_wb_go_busy(void)
589{
590 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
591}
592
593void dispc_wb_go(void)
594{
595 enum omap_plane plane = OMAP_DSS_WB;
596 bool enable, go;
597
598 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
599
600 if (!enable)
601 return;
602
603 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
604 if (go) {
605 DSSERR("GO bit not down for WB\n");
606 return;
607 }
608
609 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
610}
611
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300612static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200613{
Archit Taneja9b372c22011-05-06 11:45:49 +0530614 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200615}
616
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300617static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200618{
Archit Taneja9b372c22011-05-06 11:45:49 +0530619 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200620}
621
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300622static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623{
Archit Taneja9b372c22011-05-06 11:45:49 +0530624 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200625}
626
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300627static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530628{
629 BUG_ON(plane == OMAP_DSS_GFX);
630
631 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
632}
633
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300634static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
635 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530636{
637 BUG_ON(plane == OMAP_DSS_GFX);
638
639 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
640}
641
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300642static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530643{
644 BUG_ON(plane == OMAP_DSS_GFX);
645
646 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
647}
648
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530649static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
650 int fir_vinc, int five_taps,
651 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200652{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530653 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200654 int i;
655
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530656 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
657 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200658
659 for (i = 0; i < 8; i++) {
660 u32 h, hv;
661
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530662 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
663 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
664 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
665 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
666 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
667 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
668 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
669 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200670
Amber Jain0d66cbb2011-05-19 19:47:54 +0530671 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300672 dispc_ovl_write_firh_reg(plane, i, h);
673 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530674 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300675 dispc_ovl_write_firh2_reg(plane, i, h);
676 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530677 }
678
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679 }
680
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200681 if (five_taps) {
682 for (i = 0; i < 8; i++) {
683 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530684 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
685 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530686 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300687 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530688 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300689 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200690 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200691 }
692}
693
Archit Taneja6e5264b2012-09-11 12:04:47 +0530694
695static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
696 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200697{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
699
Archit Taneja6e5264b2012-09-11 12:04:47 +0530700 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
701 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
702 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
703 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
704 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705
Archit Taneja6e5264b2012-09-11 12:04:47 +0530706 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200707
708#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200709}
710
Archit Taneja6e5264b2012-09-11 12:04:47 +0530711static void dispc_setup_color_conv_coef(void)
712{
713 int i;
714 int num_ovl = dss_feat_get_num_ovls();
Archit Taneja6e5264b2012-09-11 12:04:47 +0530715 const struct color_conv_coef ctbl_bt601_5_ovl = {
716 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
717 };
718 const struct color_conv_coef ctbl_bt601_5_wb = {
719 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
720 };
721
722 for (i = 1; i < num_ovl; i++)
723 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
724
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200725 if (dispc.feat->has_writeback)
726 dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530727}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200728
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300729static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730{
Archit Taneja9b372c22011-05-06 11:45:49 +0530731 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732}
733
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300734static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735{
Archit Taneja9b372c22011-05-06 11:45:49 +0530736 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200737}
738
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300739static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530740{
741 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
742}
743
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300744static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530745{
746 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
747}
748
Archit Tanejad79db852012-09-22 12:30:17 +0530749static void dispc_ovl_set_pos(enum omap_plane plane,
750 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200751{
Archit Tanejad79db852012-09-22 12:30:17 +0530752 u32 val;
753
754 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
755 return;
756
757 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530758
759 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200760}
761
Archit Taneja78b687f2012-09-21 14:51:49 +0530762static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
763 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200764{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200765 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530766
Archit Taneja36d87d92012-07-28 22:59:03 +0530767 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530768 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
769 else
770 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200771}
772
Archit Taneja78b687f2012-09-21 14:51:49 +0530773static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
774 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200775{
776 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200777
778 BUG_ON(plane == OMAP_DSS_GFX);
779
780 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530781
Archit Taneja36d87d92012-07-28 22:59:03 +0530782 if (plane == OMAP_DSS_WB)
783 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
784 else
785 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200786}
787
Archit Taneja5b54ed32012-09-26 16:55:27 +0530788static void dispc_ovl_set_zorder(enum omap_plane plane,
789 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530790{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530791 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530792 return;
793
794 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
795}
796
797static void dispc_ovl_enable_zorder_planes(void)
798{
799 int i;
800
801 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
802 return;
803
804 for (i = 0; i < dss_feat_get_num_ovls(); i++)
805 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
806}
807
Archit Taneja5b54ed32012-09-26 16:55:27 +0530808static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
809 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100810{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530811 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100812 return;
813
Archit Taneja9b372c22011-05-06 11:45:49 +0530814 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100815}
816
Archit Taneja5b54ed32012-09-26 16:55:27 +0530817static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
818 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200819{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530820 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300821 int shift;
822
Archit Taneja5b54ed32012-09-26 16:55:27 +0530823 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100824 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530825
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300826 shift = shifts[plane];
827 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200828}
829
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300830static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200831{
Archit Taneja9b372c22011-05-06 11:45:49 +0530832 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200833}
834
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300835static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200836{
Archit Taneja9b372c22011-05-06 11:45:49 +0530837 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200838}
839
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300840static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200841 enum omap_color_mode color_mode)
842{
843 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530844 if (plane != OMAP_DSS_GFX) {
845 switch (color_mode) {
846 case OMAP_DSS_COLOR_NV12:
847 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530848 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530849 m = 0x1; break;
850 case OMAP_DSS_COLOR_RGBA16:
851 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530852 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530853 m = 0x4; break;
854 case OMAP_DSS_COLOR_ARGB16:
855 m = 0x5; break;
856 case OMAP_DSS_COLOR_RGB16:
857 m = 0x6; break;
858 case OMAP_DSS_COLOR_ARGB16_1555:
859 m = 0x7; break;
860 case OMAP_DSS_COLOR_RGB24U:
861 m = 0x8; break;
862 case OMAP_DSS_COLOR_RGB24P:
863 m = 0x9; break;
864 case OMAP_DSS_COLOR_YUV2:
865 m = 0xa; break;
866 case OMAP_DSS_COLOR_UYVY:
867 m = 0xb; break;
868 case OMAP_DSS_COLOR_ARGB32:
869 m = 0xc; break;
870 case OMAP_DSS_COLOR_RGBA32:
871 m = 0xd; break;
872 case OMAP_DSS_COLOR_RGBX32:
873 m = 0xe; break;
874 case OMAP_DSS_COLOR_XRGB16_1555:
875 m = 0xf; break;
876 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300877 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530878 }
879 } else {
880 switch (color_mode) {
881 case OMAP_DSS_COLOR_CLUT1:
882 m = 0x0; break;
883 case OMAP_DSS_COLOR_CLUT2:
884 m = 0x1; break;
885 case OMAP_DSS_COLOR_CLUT4:
886 m = 0x2; break;
887 case OMAP_DSS_COLOR_CLUT8:
888 m = 0x3; break;
889 case OMAP_DSS_COLOR_RGB12U:
890 m = 0x4; break;
891 case OMAP_DSS_COLOR_ARGB16:
892 m = 0x5; break;
893 case OMAP_DSS_COLOR_RGB16:
894 m = 0x6; break;
895 case OMAP_DSS_COLOR_ARGB16_1555:
896 m = 0x7; break;
897 case OMAP_DSS_COLOR_RGB24U:
898 m = 0x8; break;
899 case OMAP_DSS_COLOR_RGB24P:
900 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530901 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530902 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530903 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530904 m = 0xb; break;
905 case OMAP_DSS_COLOR_ARGB32:
906 m = 0xc; break;
907 case OMAP_DSS_COLOR_RGBA32:
908 m = 0xd; break;
909 case OMAP_DSS_COLOR_RGBX32:
910 m = 0xe; break;
911 case OMAP_DSS_COLOR_XRGB16_1555:
912 m = 0xf; break;
913 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300914 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530915 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200916 }
917
Archit Taneja9b372c22011-05-06 11:45:49 +0530918 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200919}
920
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530921static void dispc_ovl_configure_burst_type(enum omap_plane plane,
922 enum omap_dss_rotation_type rotation_type)
923{
924 if (dss_has_feature(FEAT_BURST_2D) == 0)
925 return;
926
927 if (rotation_type == OMAP_DSS_ROT_TILER)
928 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
929 else
930 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
931}
932
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300933void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200934{
935 int shift;
936 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000937 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200938
939 switch (plane) {
940 case OMAP_DSS_GFX:
941 shift = 8;
942 break;
943 case OMAP_DSS_VIDEO1:
944 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530945 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200946 shift = 16;
947 break;
948 default:
949 BUG();
950 return;
951 }
952
Archit Taneja9b372c22011-05-06 11:45:49 +0530953 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000954 if (dss_has_feature(FEAT_MGR_LCD2)) {
955 switch (channel) {
956 case OMAP_DSS_CHANNEL_LCD:
957 chan = 0;
958 chan2 = 0;
959 break;
960 case OMAP_DSS_CHANNEL_DIGIT:
961 chan = 1;
962 chan2 = 0;
963 break;
964 case OMAP_DSS_CHANNEL_LCD2:
965 chan = 0;
966 chan2 = 1;
967 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530968 case OMAP_DSS_CHANNEL_LCD3:
969 if (dss_has_feature(FEAT_MGR_LCD3)) {
970 chan = 0;
971 chan2 = 2;
972 } else {
973 BUG();
974 return;
975 }
976 break;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +0200977 case OMAP_DSS_CHANNEL_WB:
978 chan = 0;
979 chan2 = 3;
980 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000981 default:
982 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300983 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000984 }
985
986 val = FLD_MOD(val, chan, shift, shift);
987 val = FLD_MOD(val, chan2, 31, 30);
988 } else {
989 val = FLD_MOD(val, channel, shift, shift);
990 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530991 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200992}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200993EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200994
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200995static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
996{
997 int shift;
998 u32 val;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200999
1000 switch (plane) {
1001 case OMAP_DSS_GFX:
1002 shift = 8;
1003 break;
1004 case OMAP_DSS_VIDEO1:
1005 case OMAP_DSS_VIDEO2:
1006 case OMAP_DSS_VIDEO3:
1007 shift = 16;
1008 break;
1009 default:
1010 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001011 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001012 }
1013
1014 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1015
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001016 if (FLD_GET(val, shift, shift) == 1)
1017 return OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001018
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001019 if (!dss_has_feature(FEAT_MGR_LCD2))
1020 return OMAP_DSS_CHANNEL_LCD;
1021
1022 switch (FLD_GET(val, 31, 30)) {
1023 case 0:
1024 default:
1025 return OMAP_DSS_CHANNEL_LCD;
1026 case 1:
1027 return OMAP_DSS_CHANNEL_LCD2;
1028 case 2:
1029 return OMAP_DSS_CHANNEL_LCD3;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001030 case 3:
1031 return OMAP_DSS_CHANNEL_WB;
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001032 }
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001033}
1034
Archit Tanejad9ac7732012-09-22 12:38:19 +05301035void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1036{
1037 enum omap_plane plane = OMAP_DSS_WB;
1038
1039 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1040}
1041
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001042static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001043 enum omap_burst_size burst_size)
1044{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301045 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001046 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001047
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001048 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001049 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001050}
1051
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001052static void dispc_configure_burst_sizes(void)
1053{
1054 int i;
1055 const int burst_size = BURST_SIZE_X8;
1056
1057 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001058 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001059 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001060}
1061
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001062static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001063{
1064 unsigned unit = dss_feat_get_burst_size_unit();
1065 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1066 return unit * 8;
1067}
1068
Mythri P Kd3862612011-03-11 18:02:49 +05301069void dispc_enable_gamma_table(bool enable)
1070{
1071 /*
1072 * This is partially implemented to support only disabling of
1073 * the gamma table.
1074 */
1075 if (enable) {
1076 DSSWARN("Gamma table enabling for TV not yet supported");
1077 return;
1078 }
1079
1080 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1081}
1082
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001083static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001084{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301085 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001086 return;
1087
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301088 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001089}
1090
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001091static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001092 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001093{
1094 u32 coef_r, coef_g, coef_b;
1095
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301096 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001097 return;
1098
1099 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1100 FLD_VAL(coefs->rb, 9, 0);
1101 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1102 FLD_VAL(coefs->gb, 9, 0);
1103 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1104 FLD_VAL(coefs->bb, 9, 0);
1105
1106 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1107 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1108 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1109}
1110
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001111static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001112{
1113 u32 val;
1114
1115 BUG_ON(plane == OMAP_DSS_GFX);
1116
Archit Taneja9b372c22011-05-06 11:45:49 +05301117 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001118 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301119 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001120}
1121
Archit Tanejad79db852012-09-22 12:30:17 +05301122static void dispc_ovl_enable_replication(enum omap_plane plane,
1123 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001124{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301125 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001126 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001127
Archit Tanejad79db852012-09-22 12:30:17 +05301128 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1129 return;
1130
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001131 shift = shifts[plane];
1132 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001133}
1134
Archit Taneja8f366162012-04-16 12:53:44 +05301135static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301136 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001137{
1138 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301139
Archit Taneja33b89922012-11-14 13:50:15 +05301140 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1141 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1142
Archit Taneja702d1442011-05-06 11:45:50 +05301143 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001144}
1145
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001146static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001147{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001148 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001149 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301150 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001151 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001152 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001153
1154 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001155
Archit Tanejaa0acb552010-09-15 19:20:00 +05301156 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001157
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001158 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1159 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001160 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001161 dispc.fifo_size[fifo] = size;
1162
1163 /*
1164 * By default fifos are mapped directly to overlays, fifo 0 to
1165 * ovl 0, fifo 1 to ovl 1, etc.
1166 */
1167 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001168 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001169
1170 /*
1171 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1172 * causes problems with certain use cases, like using the tiler in 2D
1173 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1174 * giving GFX plane a larger fifo. WB but should work fine with a
1175 * smaller fifo.
1176 */
1177 if (dispc.feat->gfx_fifo_workaround) {
1178 u32 v;
1179
1180 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1181
1182 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1183 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1184 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1185 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1186
1187 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1188
1189 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1190 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1191 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001192
1193 /*
1194 * Setup default fifo thresholds.
1195 */
1196 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1197 u32 low, high;
1198 const bool use_fifomerge = false;
1199 const bool manual_update = false;
1200
1201 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1202 use_fifomerge, manual_update);
1203
1204 dispc_ovl_set_fifo_threshold(i, low, high);
1205 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001206}
1207
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001208static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001209{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001210 int fifo;
1211 u32 size = 0;
1212
1213 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1214 if (dispc.fifo_assignment[fifo] == plane)
1215 size += dispc.fifo_size[fifo];
1216 }
1217
1218 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001219}
1220
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001221void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001222{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301223 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001224 u32 unit;
1225
1226 unit = dss_feat_get_buffer_size_unit();
1227
1228 WARN_ON(low % unit != 0);
1229 WARN_ON(high % unit != 0);
1230
1231 low /= unit;
1232 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301233
Archit Taneja9b372c22011-05-06 11:45:49 +05301234 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1235 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1236
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001237 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001238 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301239 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001240 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301241 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001242 hi_start, hi_end) * unit,
1243 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001244
Archit Taneja9b372c22011-05-06 11:45:49 +05301245 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301246 FLD_VAL(high, hi_start, hi_end) |
1247 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301248
1249 /*
1250 * configure the preload to the pipeline's high threhold, if HT it's too
1251 * large for the preload field, set the threshold to the maximum value
1252 * that can be held by the preload register
1253 */
1254 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1255 plane != OMAP_DSS_WB)
1256 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001257}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001258EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001259
1260void dispc_enable_fifomerge(bool enable)
1261{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001262 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1263 WARN_ON(enable);
1264 return;
1265 }
1266
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001267 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1268 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001269}
1270
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001271void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001272 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1273 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001274{
1275 /*
1276 * All sizes are in bytes. Both the buffer and burst are made of
1277 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1278 */
1279
1280 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001281 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1282 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001283
1284 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001285 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001286
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001287 if (use_fifomerge) {
1288 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001289 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001290 total_fifo_size += dispc_ovl_get_fifo_size(i);
1291 } else {
1292 total_fifo_size = ovl_fifo_size;
1293 }
1294
1295 /*
1296 * We use the same low threshold for both fifomerge and non-fifomerge
1297 * cases, but for fifomerge we calculate the high threshold using the
1298 * combined fifo size
1299 */
1300
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001301 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001302 *fifo_low = ovl_fifo_size - burst_size * 2;
1303 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301304 } else if (plane == OMAP_DSS_WB) {
1305 /*
1306 * Most optimal configuration for writeback is to push out data
1307 * to the interconnect the moment writeback pushes enough pixels
1308 * in the FIFO to form a burst
1309 */
1310 *fifo_low = 0;
1311 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001312 } else {
1313 *fifo_low = ovl_fifo_size - burst_size;
1314 *fifo_high = total_fifo_size - buf_unit;
1315 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001316}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001317EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001318
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001319static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
1320{
1321 int bit;
1322
1323 if (plane == OMAP_DSS_GFX)
1324 bit = 14;
1325 else
1326 bit = 23;
1327
1328 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1329}
1330
1331static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
1332 int low, int high)
1333{
1334 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1335 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1336}
1337
1338static void dispc_init_mflag(void)
1339{
1340 int i;
1341
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001342 /*
1343 * HACK: NV12 color format and MFLAG seem to have problems working
1344 * together: using two displays, and having an NV12 overlay on one of
1345 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1346 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1347 * remove the errors, but there doesn't seem to be a clear logic on
1348 * which values work and which not.
1349 *
1350 * As a work-around, set force MFLAG to always on.
1351 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001352 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001353 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001354 (0 << 2)); /* MFLAG_START = disable */
1355
1356 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1357 u32 size = dispc_ovl_get_fifo_size(i);
1358 u32 unit = dss_feat_get_buffer_size_unit();
1359 u32 low, high;
1360
1361 dispc_ovl_set_mflag(i, true);
1362
1363 /*
1364 * Simulation team suggests below thesholds:
1365 * HT = fifosize * 5 / 8;
1366 * LT = fifosize * 4 / 8;
1367 */
1368
1369 low = size * 4 / 8 / unit;
1370 high = size * 5 / 8 / unit;
1371
1372 dispc_ovl_set_mflag_threshold(i, low, high);
1373 }
1374}
1375
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001376static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301377 int hinc, int vinc,
1378 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001379{
1380 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001381
Amber Jain0d66cbb2011-05-19 19:47:54 +05301382 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1383 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301384
Amber Jain0d66cbb2011-05-19 19:47:54 +05301385 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1386 &hinc_start, &hinc_end);
1387 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1388 &vinc_start, &vinc_end);
1389 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1390 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301391
Amber Jain0d66cbb2011-05-19 19:47:54 +05301392 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1393 } else {
1394 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1395 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1396 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001397}
1398
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001399static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001400{
1401 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301402 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001403
Archit Taneja87a74842011-03-02 11:19:50 +05301404 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1405 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1406
1407 val = FLD_VAL(vaccu, vert_start, vert_end) |
1408 FLD_VAL(haccu, hor_start, hor_end);
1409
Archit Taneja9b372c22011-05-06 11:45:49 +05301410 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001411}
1412
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001413static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001414{
1415 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301416 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001417
Archit Taneja87a74842011-03-02 11:19:50 +05301418 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1419 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1420
1421 val = FLD_VAL(vaccu, vert_start, vert_end) |
1422 FLD_VAL(haccu, hor_start, hor_end);
1423
Archit Taneja9b372c22011-05-06 11:45:49 +05301424 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001425}
1426
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001427static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1428 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301429{
1430 u32 val;
1431
1432 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1433 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1434}
1435
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001436static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1437 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301438{
1439 u32 val;
1440
1441 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1442 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1443}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001444
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001445static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001446 u16 orig_width, u16 orig_height,
1447 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301448 bool five_taps, u8 rotation,
1449 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001450{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301451 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001452
Amber Jained14a3c2011-05-19 19:47:51 +05301453 fir_hinc = 1024 * orig_width / out_width;
1454 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001455
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301456 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1457 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001458 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301459}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001460
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301461static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1462 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1463 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1464{
1465 int h_accu2_0, h_accu2_1;
1466 int v_accu2_0, v_accu2_1;
1467 int chroma_hinc, chroma_vinc;
1468 int idx;
1469
1470 struct accu {
1471 s8 h0_m, h0_n;
1472 s8 h1_m, h1_n;
1473 s8 v0_m, v0_n;
1474 s8 v1_m, v1_n;
1475 };
1476
1477 const struct accu *accu_table;
1478 const struct accu *accu_val;
1479
1480 static const struct accu accu_nv12[4] = {
1481 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1482 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1483 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1484 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1485 };
1486
1487 static const struct accu accu_nv12_ilace[4] = {
1488 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1489 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1490 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1491 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1492 };
1493
1494 static const struct accu accu_yuv[4] = {
1495 { 0, 1, 0, 1, 0, 1, 0, 1 },
1496 { 0, 1, 0, 1, 0, 1, 0, 1 },
1497 { -1, 1, 0, 1, 0, 1, 0, 1 },
1498 { 0, 1, 0, 1, -1, 1, 0, 1 },
1499 };
1500
1501 switch (rotation) {
1502 case OMAP_DSS_ROT_0:
1503 idx = 0;
1504 break;
1505 case OMAP_DSS_ROT_90:
1506 idx = 1;
1507 break;
1508 case OMAP_DSS_ROT_180:
1509 idx = 2;
1510 break;
1511 case OMAP_DSS_ROT_270:
1512 idx = 3;
1513 break;
1514 default:
1515 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001516 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301517 }
1518
1519 switch (color_mode) {
1520 case OMAP_DSS_COLOR_NV12:
1521 if (ilace)
1522 accu_table = accu_nv12_ilace;
1523 else
1524 accu_table = accu_nv12;
1525 break;
1526 case OMAP_DSS_COLOR_YUV2:
1527 case OMAP_DSS_COLOR_UYVY:
1528 accu_table = accu_yuv;
1529 break;
1530 default:
1531 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001532 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301533 }
1534
1535 accu_val = &accu_table[idx];
1536
1537 chroma_hinc = 1024 * orig_width / out_width;
1538 chroma_vinc = 1024 * orig_height / out_height;
1539
1540 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1541 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1542 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1543 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1544
1545 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1546 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1547}
1548
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001549static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301550 u16 orig_width, u16 orig_height,
1551 u16 out_width, u16 out_height,
1552 bool ilace, bool five_taps,
1553 bool fieldmode, enum omap_color_mode color_mode,
1554 u8 rotation)
1555{
1556 int accu0 = 0;
1557 int accu1 = 0;
1558 u32 l;
1559
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001560 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301561 out_width, out_height, five_taps,
1562 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301563 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001564
Archit Taneja87a74842011-03-02 11:19:50 +05301565 /* RESIZEENABLE and VERTICALTAPS */
1566 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301567 l |= (orig_width != out_width) ? (1 << 5) : 0;
1568 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001569 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301570
1571 /* VRESIZECONF and HRESIZECONF */
1572 if (dss_has_feature(FEAT_RESIZECONF)) {
1573 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301574 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1575 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301576 }
1577
1578 /* LINEBUFFERSPLIT */
1579 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1580 l &= ~(0x1 << 22);
1581 l |= five_taps ? (1 << 22) : 0;
1582 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001583
Archit Taneja9b372c22011-05-06 11:45:49 +05301584 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001585
1586 /*
1587 * field 0 = even field = bottom field
1588 * field 1 = odd field = top field
1589 */
1590 if (ilace && !fieldmode) {
1591 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301592 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001593 if (accu0 >= 1024/2) {
1594 accu1 = 1024/2;
1595 accu0 -= accu1;
1596 }
1597 }
1598
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001599 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1600 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001601}
1602
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001603static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301604 u16 orig_width, u16 orig_height,
1605 u16 out_width, u16 out_height,
1606 bool ilace, bool five_taps,
1607 bool fieldmode, enum omap_color_mode color_mode,
1608 u8 rotation)
1609{
1610 int scale_x = out_width != orig_width;
1611 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301612 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301613
1614 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1615 return;
1616 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1617 color_mode != OMAP_DSS_COLOR_UYVY &&
1618 color_mode != OMAP_DSS_COLOR_NV12)) {
1619 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301620 if (plane != OMAP_DSS_WB)
1621 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301622 return;
1623 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001624
1625 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1626 out_height, ilace, color_mode, rotation);
1627
Amber Jain0d66cbb2011-05-19 19:47:54 +05301628 switch (color_mode) {
1629 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301630 if (chroma_upscale) {
1631 /* UV is subsampled by 2 horizontally and vertically */
1632 orig_height >>= 1;
1633 orig_width >>= 1;
1634 } else {
1635 /* UV is downsampled by 2 horizontally and vertically */
1636 orig_height <<= 1;
1637 orig_width <<= 1;
1638 }
1639
Amber Jain0d66cbb2011-05-19 19:47:54 +05301640 break;
1641 case OMAP_DSS_COLOR_YUV2:
1642 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301643 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301644 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301645 rotation == OMAP_DSS_ROT_180) {
1646 if (chroma_upscale)
1647 /* UV is subsampled by 2 horizontally */
1648 orig_width >>= 1;
1649 else
1650 /* UV is downsampled by 2 horizontally */
1651 orig_width <<= 1;
1652 }
1653
Amber Jain0d66cbb2011-05-19 19:47:54 +05301654 /* must use FIR for YUV422 if rotated */
1655 if (rotation != OMAP_DSS_ROT_0)
1656 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301657
Amber Jain0d66cbb2011-05-19 19:47:54 +05301658 break;
1659 default:
1660 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001661 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301662 }
1663
1664 if (out_width != orig_width)
1665 scale_x = true;
1666 if (out_height != orig_height)
1667 scale_y = true;
1668
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001669 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301670 out_width, out_height, five_taps,
1671 rotation, DISPC_COLOR_COMPONENT_UV);
1672
Archit Taneja2a5561b2012-07-16 16:37:45 +05301673 if (plane != OMAP_DSS_WB)
1674 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1675 (scale_x || scale_y) ? 1 : 0, 8, 8);
1676
Amber Jain0d66cbb2011-05-19 19:47:54 +05301677 /* set H scaling */
1678 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1679 /* set V scaling */
1680 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301681}
1682
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001683static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301684 u16 orig_width, u16 orig_height,
1685 u16 out_width, u16 out_height,
1686 bool ilace, bool five_taps,
1687 bool fieldmode, enum omap_color_mode color_mode,
1688 u8 rotation)
1689{
1690 BUG_ON(plane == OMAP_DSS_GFX);
1691
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001692 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301693 orig_width, orig_height,
1694 out_width, out_height,
1695 ilace, five_taps,
1696 fieldmode, color_mode,
1697 rotation);
1698
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001699 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301700 orig_width, orig_height,
1701 out_width, out_height,
1702 ilace, five_taps,
1703 fieldmode, color_mode,
1704 rotation);
1705}
1706
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001707static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301708 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001709 bool mirroring, enum omap_color_mode color_mode)
1710{
Archit Taneja87a74842011-03-02 11:19:50 +05301711 bool row_repeat = false;
1712 int vidrot = 0;
1713
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001714 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1715 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001716
1717 if (mirroring) {
1718 switch (rotation) {
1719 case OMAP_DSS_ROT_0:
1720 vidrot = 2;
1721 break;
1722 case OMAP_DSS_ROT_90:
1723 vidrot = 1;
1724 break;
1725 case OMAP_DSS_ROT_180:
1726 vidrot = 0;
1727 break;
1728 case OMAP_DSS_ROT_270:
1729 vidrot = 3;
1730 break;
1731 }
1732 } else {
1733 switch (rotation) {
1734 case OMAP_DSS_ROT_0:
1735 vidrot = 0;
1736 break;
1737 case OMAP_DSS_ROT_90:
1738 vidrot = 1;
1739 break;
1740 case OMAP_DSS_ROT_180:
1741 vidrot = 2;
1742 break;
1743 case OMAP_DSS_ROT_270:
1744 vidrot = 3;
1745 break;
1746 }
1747 }
1748
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001749 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301750 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001751 else
Archit Taneja87a74842011-03-02 11:19:50 +05301752 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001753 }
Archit Taneja87a74842011-03-02 11:19:50 +05301754
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001755 /*
1756 * OMAP4/5 Errata i631:
1757 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1758 * rows beyond the framebuffer, which may cause OCP error.
1759 */
1760 if (color_mode == OMAP_DSS_COLOR_NV12 &&
1761 rotation_type != OMAP_DSS_ROT_TILER)
1762 vidrot = 1;
1763
Archit Taneja9b372c22011-05-06 11:45:49 +05301764 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301765 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301766 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1767 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301768
1769 if (color_mode == OMAP_DSS_COLOR_NV12) {
1770 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1771 (rotation == OMAP_DSS_ROT_0 ||
1772 rotation == OMAP_DSS_ROT_180);
1773 /* DOUBLESTRIDE */
1774 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1775 }
1776
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001777}
1778
1779static int color_mode_to_bpp(enum omap_color_mode color_mode)
1780{
1781 switch (color_mode) {
1782 case OMAP_DSS_COLOR_CLUT1:
1783 return 1;
1784 case OMAP_DSS_COLOR_CLUT2:
1785 return 2;
1786 case OMAP_DSS_COLOR_CLUT4:
1787 return 4;
1788 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301789 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001790 return 8;
1791 case OMAP_DSS_COLOR_RGB12U:
1792 case OMAP_DSS_COLOR_RGB16:
1793 case OMAP_DSS_COLOR_ARGB16:
1794 case OMAP_DSS_COLOR_YUV2:
1795 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301796 case OMAP_DSS_COLOR_RGBA16:
1797 case OMAP_DSS_COLOR_RGBX16:
1798 case OMAP_DSS_COLOR_ARGB16_1555:
1799 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001800 return 16;
1801 case OMAP_DSS_COLOR_RGB24P:
1802 return 24;
1803 case OMAP_DSS_COLOR_RGB24U:
1804 case OMAP_DSS_COLOR_ARGB32:
1805 case OMAP_DSS_COLOR_RGBA32:
1806 case OMAP_DSS_COLOR_RGBX32:
1807 return 32;
1808 default:
1809 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001810 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001811 }
1812}
1813
1814static s32 pixinc(int pixels, u8 ps)
1815{
1816 if (pixels == 1)
1817 return 1;
1818 else if (pixels > 1)
1819 return 1 + (pixels - 1) * ps;
1820 else if (pixels < 0)
1821 return 1 - (-pixels + 1) * ps;
1822 else
1823 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001824 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001825}
1826
1827static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1828 u16 screen_width,
1829 u16 width, u16 height,
1830 enum omap_color_mode color_mode, bool fieldmode,
1831 unsigned int field_offset,
1832 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301833 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001834{
1835 u8 ps;
1836
1837 /* FIXME CLUT formats */
1838 switch (color_mode) {
1839 case OMAP_DSS_COLOR_CLUT1:
1840 case OMAP_DSS_COLOR_CLUT2:
1841 case OMAP_DSS_COLOR_CLUT4:
1842 case OMAP_DSS_COLOR_CLUT8:
1843 BUG();
1844 return;
1845 case OMAP_DSS_COLOR_YUV2:
1846 case OMAP_DSS_COLOR_UYVY:
1847 ps = 4;
1848 break;
1849 default:
1850 ps = color_mode_to_bpp(color_mode) / 8;
1851 break;
1852 }
1853
1854 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1855 width, height);
1856
1857 /*
1858 * field 0 = even field = bottom field
1859 * field 1 = odd field = top field
1860 */
1861 switch (rotation + mirror * 4) {
1862 case OMAP_DSS_ROT_0:
1863 case OMAP_DSS_ROT_180:
1864 /*
1865 * If the pixel format is YUV or UYVY divide the width
1866 * of the image by 2 for 0 and 180 degree rotation.
1867 */
1868 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1869 color_mode == OMAP_DSS_COLOR_UYVY)
1870 width = width >> 1;
1871 case OMAP_DSS_ROT_90:
1872 case OMAP_DSS_ROT_270:
1873 *offset1 = 0;
1874 if (field_offset)
1875 *offset0 = field_offset * screen_width * ps;
1876 else
1877 *offset0 = 0;
1878
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301879 *row_inc = pixinc(1 +
1880 (y_predecim * screen_width - x_predecim * width) +
1881 (fieldmode ? screen_width : 0), ps);
1882 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001883 break;
1884
1885 case OMAP_DSS_ROT_0 + 4:
1886 case OMAP_DSS_ROT_180 + 4:
1887 /* If the pixel format is YUV or UYVY divide the width
1888 * of the image by 2 for 0 degree and 180 degree
1889 */
1890 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1891 color_mode == OMAP_DSS_COLOR_UYVY)
1892 width = width >> 1;
1893 case OMAP_DSS_ROT_90 + 4:
1894 case OMAP_DSS_ROT_270 + 4:
1895 *offset1 = 0;
1896 if (field_offset)
1897 *offset0 = field_offset * screen_width * ps;
1898 else
1899 *offset0 = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301900 *row_inc = pixinc(1 -
1901 (y_predecim * screen_width + x_predecim * width) -
1902 (fieldmode ? screen_width : 0), ps);
1903 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001904 break;
1905
1906 default:
1907 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001908 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001909 }
1910}
1911
1912static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1913 u16 screen_width,
1914 u16 width, u16 height,
1915 enum omap_color_mode color_mode, bool fieldmode,
1916 unsigned int field_offset,
1917 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301918 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001919{
1920 u8 ps;
1921 u16 fbw, fbh;
1922
1923 /* FIXME CLUT formats */
1924 switch (color_mode) {
1925 case OMAP_DSS_COLOR_CLUT1:
1926 case OMAP_DSS_COLOR_CLUT2:
1927 case OMAP_DSS_COLOR_CLUT4:
1928 case OMAP_DSS_COLOR_CLUT8:
1929 BUG();
1930 return;
1931 default:
1932 ps = color_mode_to_bpp(color_mode) / 8;
1933 break;
1934 }
1935
1936 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1937 width, height);
1938
1939 /* width & height are overlay sizes, convert to fb sizes */
1940
1941 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1942 fbw = width;
1943 fbh = height;
1944 } else {
1945 fbw = height;
1946 fbh = width;
1947 }
1948
1949 /*
1950 * field 0 = even field = bottom field
1951 * field 1 = odd field = top field
1952 */
1953 switch (rotation + mirror * 4) {
1954 case OMAP_DSS_ROT_0:
1955 *offset1 = 0;
1956 if (field_offset)
1957 *offset0 = *offset1 + field_offset * screen_width * ps;
1958 else
1959 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301960 *row_inc = pixinc(1 +
1961 (y_predecim * screen_width - fbw * x_predecim) +
1962 (fieldmode ? screen_width : 0), ps);
1963 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1964 color_mode == OMAP_DSS_COLOR_UYVY)
1965 *pix_inc = pixinc(x_predecim, 2 * ps);
1966 else
1967 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001968 break;
1969 case OMAP_DSS_ROT_90:
1970 *offset1 = screen_width * (fbh - 1) * ps;
1971 if (field_offset)
1972 *offset0 = *offset1 + field_offset * ps;
1973 else
1974 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301975 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1976 y_predecim + (fieldmode ? 1 : 0), ps);
1977 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001978 break;
1979 case OMAP_DSS_ROT_180:
1980 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1981 if (field_offset)
1982 *offset0 = *offset1 - field_offset * screen_width * ps;
1983 else
1984 *offset0 = *offset1;
1985 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301986 (y_predecim * screen_width - fbw * x_predecim) -
1987 (fieldmode ? screen_width : 0), ps);
1988 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1989 color_mode == OMAP_DSS_COLOR_UYVY)
1990 *pix_inc = pixinc(-x_predecim, 2 * ps);
1991 else
1992 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001993 break;
1994 case OMAP_DSS_ROT_270:
1995 *offset1 = (fbw - 1) * ps;
1996 if (field_offset)
1997 *offset0 = *offset1 - field_offset * ps;
1998 else
1999 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302000 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
2001 y_predecim - (fieldmode ? 1 : 0), ps);
2002 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002003 break;
2004
2005 /* mirroring */
2006 case OMAP_DSS_ROT_0 + 4:
2007 *offset1 = (fbw - 1) * ps;
2008 if (field_offset)
2009 *offset0 = *offset1 + field_offset * screen_width * ps;
2010 else
2011 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302012 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002013 (fieldmode ? screen_width : 0),
2014 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302015 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2016 color_mode == OMAP_DSS_COLOR_UYVY)
2017 *pix_inc = pixinc(-x_predecim, 2 * ps);
2018 else
2019 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002020 break;
2021
2022 case OMAP_DSS_ROT_90 + 4:
2023 *offset1 = 0;
2024 if (field_offset)
2025 *offset0 = *offset1 + field_offset * ps;
2026 else
2027 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302028 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
2029 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002030 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302031 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002032 break;
2033
2034 case OMAP_DSS_ROT_180 + 4:
2035 *offset1 = screen_width * (fbh - 1) * ps;
2036 if (field_offset)
2037 *offset0 = *offset1 - field_offset * screen_width * ps;
2038 else
2039 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302040 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002041 (fieldmode ? screen_width : 0),
2042 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302043 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2044 color_mode == OMAP_DSS_COLOR_UYVY)
2045 *pix_inc = pixinc(x_predecim, 2 * ps);
2046 else
2047 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002048 break;
2049
2050 case OMAP_DSS_ROT_270 + 4:
2051 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2052 if (field_offset)
2053 *offset0 = *offset1 - field_offset * ps;
2054 else
2055 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302056 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
2057 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002058 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302059 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002060 break;
2061
2062 default:
2063 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002064 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002065 }
2066}
2067
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302068static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
2069 enum omap_color_mode color_mode, bool fieldmode,
2070 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2071 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
2072{
2073 u8 ps;
2074
2075 switch (color_mode) {
2076 case OMAP_DSS_COLOR_CLUT1:
2077 case OMAP_DSS_COLOR_CLUT2:
2078 case OMAP_DSS_COLOR_CLUT4:
2079 case OMAP_DSS_COLOR_CLUT8:
2080 BUG();
2081 return;
2082 default:
2083 ps = color_mode_to_bpp(color_mode) / 8;
2084 break;
2085 }
2086
2087 DSSDBG("scrw %d, width %d\n", screen_width, width);
2088
2089 /*
2090 * field 0 = even field = bottom field
2091 * field 1 = odd field = top field
2092 */
2093 *offset1 = 0;
2094 if (field_offset)
2095 *offset0 = *offset1 + field_offset * screen_width * ps;
2096 else
2097 *offset0 = *offset1;
2098 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2099 (fieldmode ? screen_width : 0), ps);
2100 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2101 color_mode == OMAP_DSS_COLOR_UYVY)
2102 *pix_inc = pixinc(x_predecim, 2 * ps);
2103 else
2104 *pix_inc = pixinc(x_predecim, ps);
2105}
2106
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302107/*
2108 * This function is used to avoid synclosts in OMAP3, because of some
2109 * undocumented horizontal position and timing related limitations.
2110 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002111static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302112 const struct omap_video_timings *t, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002113 u16 width, u16 height, u16 out_width, u16 out_height,
2114 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302115{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002116 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302117 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302118 static const u8 limits[3] = { 8, 10, 20 };
2119 u64 val, blank;
2120 int i;
2121
Archit Taneja81ab95b2012-05-08 15:53:20 +05302122 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302123
2124 i = 0;
2125 if (out_height < height)
2126 i++;
2127 if (out_width < width)
2128 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302129 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302130 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2131 if (blank <= limits[i])
2132 return -EINVAL;
2133
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002134 /* FIXME add checks for 3-tap filter once the limitations are known */
2135 if (!five_taps)
2136 return 0;
2137
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302138 /*
2139 * Pixel data should be prepared before visible display point starts.
2140 * So, atleast DS-2 lines must have already been fetched by DISPC
2141 * during nonactive - pos_x period.
2142 */
2143 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2144 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002145 val, max(0, ds - 2) * width);
2146 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302147 return -EINVAL;
2148
2149 /*
2150 * All lines need to be refilled during the nonactive period of which
2151 * only one line can be loaded during the active period. So, atleast
2152 * DS - 1 lines should be loaded during nonactive period.
2153 */
2154 val = div_u64((u64)nonactive * lclk, pclk);
2155 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002156 val, max(0, ds - 1) * width);
2157 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302158 return -EINVAL;
2159
2160 return 0;
2161}
2162
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002163static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302164 const struct omap_video_timings *mgr_timings, u16 width,
2165 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00002166 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002167{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302168 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302169 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002170
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302171 if (height <= out_height && width <= out_width)
2172 return (unsigned long) pclk;
2173
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002174 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302175 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002176
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002177 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002178 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302179 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002180
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002181 if (height > 2 * out_height) {
2182 if (ppl == out_width)
2183 return 0;
2184
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002185 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002186 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302187 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002188 }
2189 }
2190
2191 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002192 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002193 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302194 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002195
2196 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302197 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002198 }
2199
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302200 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002201}
2202
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002203static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302204 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302205{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302206 if (height > out_height && width > out_width)
2207 return pclk * 4;
2208 else
2209 return pclk * 2;
2210}
2211
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002212static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302213 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002214{
2215 unsigned int hf, vf;
2216
2217 /*
2218 * FIXME how to determine the 'A' factor
2219 * for the no downscaling case ?
2220 */
2221
2222 if (width > 3 * out_width)
2223 hf = 4;
2224 else if (width > 2 * out_width)
2225 hf = 3;
2226 else if (width > out_width)
2227 hf = 2;
2228 else
2229 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002230 if (height > out_height)
2231 vf = 2;
2232 else
2233 vf = 1;
2234
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302235 return pclk * vf * hf;
2236}
2237
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002238static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302239 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302240{
Archit Taneja8ba85302012-09-26 17:00:37 +05302241 /*
2242 * If the overlay/writeback is in mem to mem mode, there are no
2243 * downscaling limitations with respect to pixel clock, return 1 as
2244 * required core clock to represent that we have sufficient enough
2245 * core clock to do maximum downscaling
2246 */
2247 if (mem_to_mem)
2248 return 1;
2249
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302250 if (width > out_width)
2251 return DIV_ROUND_UP(pclk, out_width) * width;
2252 else
2253 return pclk;
2254}
2255
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002256static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302257 const struct omap_video_timings *mgr_timings,
2258 u16 width, u16 height, u16 out_width, u16 out_height,
2259 enum omap_color_mode color_mode, bool *five_taps,
2260 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302261 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302262{
2263 int error;
2264 u16 in_width, in_height;
2265 int min_factor = min(*decim_x, *decim_y);
2266 const int maxsinglelinewidth =
2267 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302268
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302269 *five_taps = false;
2270
2271 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002272 in_height = height / *decim_y;
2273 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002274 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302275 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302276 error = (in_width > maxsinglelinewidth || !*core_clk ||
2277 *core_clk > dispc_core_clk_rate());
2278 if (error) {
2279 if (*decim_x == *decim_y) {
2280 *decim_x = min_factor;
2281 ++*decim_y;
2282 } else {
2283 swap(*decim_x, *decim_y);
2284 if (*decim_x < *decim_y)
2285 ++*decim_x;
2286 }
2287 }
2288 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2289
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002290 if (error) {
2291 DSSERR("failed to find scaling settings\n");
2292 return -EINVAL;
2293 }
2294
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302295 if (in_width > maxsinglelinewidth) {
2296 DSSERR("Cannot scale max input width exceeded");
2297 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302298 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302299 return 0;
2300}
2301
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002302static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302303 const struct omap_video_timings *mgr_timings,
2304 u16 width, u16 height, u16 out_width, u16 out_height,
2305 enum omap_color_mode color_mode, bool *five_taps,
2306 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302307 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302308{
2309 int error;
2310 u16 in_width, in_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302311 const int maxsinglelinewidth =
2312 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2313
2314 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002315 in_height = height / *decim_y;
2316 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002317 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302318
2319 if (in_width > maxsinglelinewidth)
2320 if (in_height > out_height &&
2321 in_height < out_height * 2)
2322 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002323again:
2324 if (*five_taps)
2325 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2326 in_width, in_height, out_width,
2327 out_height, color_mode);
2328 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002329 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302330 in_height, out_width, out_height,
2331 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302332
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002333 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2334 pos_x, in_width, in_height, out_width,
2335 out_height, *five_taps);
2336 if (error && *five_taps) {
2337 *five_taps = false;
2338 goto again;
2339 }
2340
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302341 error = (error || in_width > maxsinglelinewidth * 2 ||
2342 (in_width > maxsinglelinewidth && *five_taps) ||
2343 !*core_clk || *core_clk > dispc_core_clk_rate());
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002344
2345 if (!error) {
2346 /* verify that we're inside the limits of scaler */
2347 if (in_width / 4 > out_width)
2348 error = 1;
2349
2350 if (*five_taps) {
2351 if (in_height / 4 > out_height)
2352 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302353 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002354 if (in_height / 2 > out_height)
2355 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302356 }
2357 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002358
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002359 if (error)
2360 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302361 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2362
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002363 if (error) {
2364 DSSERR("failed to find scaling settings\n");
2365 return -EINVAL;
2366 }
2367
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002368 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, in_width,
2369 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302370 DSSERR("horizontal timing too tight\n");
2371 return -EINVAL;
2372 }
2373
2374 if (in_width > (maxsinglelinewidth * 2)) {
2375 DSSERR("Cannot setup scaling");
2376 DSSERR("width exceeds maximum width possible");
2377 return -EINVAL;
2378 }
2379
2380 if (in_width > maxsinglelinewidth && *five_taps) {
2381 DSSERR("cannot setup scaling with five taps");
2382 return -EINVAL;
2383 }
2384 return 0;
2385}
2386
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002387static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302388 const struct omap_video_timings *mgr_timings,
2389 u16 width, u16 height, u16 out_width, u16 out_height,
2390 enum omap_color_mode color_mode, bool *five_taps,
2391 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302392 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302393{
2394 u16 in_width, in_width_max;
2395 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002396 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302397 const int maxsinglelinewidth =
2398 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302399 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302400
Archit Taneja5d501082012-11-07 11:45:02 +05302401 if (mem_to_mem) {
2402 in_width_max = out_width * maxdownscale;
2403 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302404 in_width_max = dispc_core_clk_rate() /
2405 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302406 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302407
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302408 *decim_x = DIV_ROUND_UP(width, in_width_max);
2409
2410 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2411 if (*decim_x > *x_predecim)
2412 return -EINVAL;
2413
2414 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002415 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302416 } while (*decim_x <= *x_predecim &&
2417 in_width > maxsinglelinewidth && ++*decim_x);
2418
2419 if (in_width > maxsinglelinewidth) {
2420 DSSERR("Cannot scale width exceeds max line width");
2421 return -EINVAL;
2422 }
2423
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002424 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302425 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302426 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002427}
2428
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002429#define DIV_FRAC(dividend, divisor) \
2430 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2431
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002432static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302433 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302434 const struct omap_video_timings *mgr_timings,
2435 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302436 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302437 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302438 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302439{
Archit Taneja0373cac2011-09-08 13:25:17 +05302440 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302441 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302442 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302443 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302444
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002445 if (width == out_width && height == out_height)
2446 return 0;
2447
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002448 if (pclk == 0 || mgr_timings->pixelclock == 0) {
2449 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2450 return -EINVAL;
2451 }
2452
Archit Taneja5b54ed32012-09-26 16:55:27 +05302453 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002454 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302455
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002456 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302457 *x_predecim = *y_predecim = 1;
2458 } else {
2459 *x_predecim = max_decim_limit;
2460 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2461 dss_has_feature(FEAT_BURST_2D)) ?
2462 2 : max_decim_limit;
2463 }
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302464
2465 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2466 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2467 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2468 color_mode == OMAP_DSS_COLOR_CLUT8) {
2469 *x_predecim = 1;
2470 *y_predecim = 1;
2471 *five_taps = false;
2472 return 0;
2473 }
2474
2475 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2476 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2477
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302478 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302479 return -EINVAL;
2480
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302481 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302482 return -EINVAL;
2483
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002484 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302485 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302486 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2487 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302488 if (ret)
2489 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302490
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002491 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2492 width, height,
2493 out_width, out_height,
2494 out_width / width, DIV_FRAC(out_width, width),
2495 out_height / height, DIV_FRAC(out_height, height),
2496
2497 decim_x, decim_y,
2498 width / decim_x, height / decim_y,
2499 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2500 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2501
2502 *five_taps ? 5 : 3,
2503 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302504
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302505 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302506 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302507 "required core clk rate = %lu Hz, "
2508 "current core clk rate = %lu Hz\n",
2509 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302510 return -EINVAL;
2511 }
2512
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302513 *x_predecim = decim_x;
2514 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302515 return 0;
2516}
2517
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002518int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2519 const struct omap_overlay_info *oi,
2520 const struct omap_video_timings *timings,
2521 int *x_predecim, int *y_predecim)
2522{
2523 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2524 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002525 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002526 u16 in_height = oi->height;
2527 u16 in_width = oi->width;
2528 bool ilace = timings->interlace;
2529 u16 out_width, out_height;
2530 int pos_x = oi->pos_x;
2531 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2532 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2533
2534 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2535 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2536
2537 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002538 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002539
2540 if (ilace) {
2541 if (fieldmode)
2542 in_height /= 2;
2543 out_height /= 2;
2544
2545 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2546 in_height, out_height);
2547 }
2548
2549 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2550 return -EINVAL;
2551
2552 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2553 in_height, out_width, out_height, oi->color_mode,
2554 &five_taps, x_predecim, y_predecim, pos_x,
2555 oi->rotation_type, false);
2556}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002557EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002558
Archit Taneja84a880f2012-09-26 16:57:37 +05302559static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302560 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2561 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2562 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2563 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2564 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302565 bool replication, const struct omap_video_timings *mgr_timings,
2566 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002567{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302568 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002569 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302570 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002571 unsigned offset0, offset1;
2572 s32 row_inc;
2573 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302574 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002575 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302576 u16 in_height = height;
2577 u16 in_width = width;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302578 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302579 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002580 unsigned long pclk = dispc_plane_pclk_rate(plane);
2581 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002582
Tomi Valkeinene5666582014-11-28 14:34:15 +02002583 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002584 return -EINVAL;
2585
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002586 switch (color_mode) {
2587 case OMAP_DSS_COLOR_YUV2:
2588 case OMAP_DSS_COLOR_UYVY:
2589 case OMAP_DSS_COLOR_NV12:
2590 if (in_width & 1) {
2591 DSSERR("input width %d is not even for YUV format\n",
2592 in_width);
2593 return -EINVAL;
2594 }
2595 break;
2596
2597 default:
2598 break;
2599 }
2600
Archit Taneja84a880f2012-09-26 16:57:37 +05302601 out_width = out_width == 0 ? width : out_width;
2602 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002603
Archit Taneja84a880f2012-09-26 16:57:37 +05302604 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002605 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002606
2607 if (ilace) {
2608 if (fieldmode)
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302609 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302610 pos_y /= 2;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302611 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002612
2613 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302614 "out_height %d\n", in_height, pos_y,
2615 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002616 }
2617
Archit Taneja84a880f2012-09-26 16:57:37 +05302618 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302619 return -EINVAL;
2620
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002621 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302622 in_height, out_width, out_height, color_mode,
2623 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302624 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302625 if (r)
2626 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002627
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002628 in_width = in_width / x_predecim;
2629 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302630
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002631 if (x_predecim > 1 || y_predecim > 1)
2632 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2633 x_predecim, y_predecim, in_width, in_height);
2634
2635 switch (color_mode) {
2636 case OMAP_DSS_COLOR_YUV2:
2637 case OMAP_DSS_COLOR_UYVY:
2638 case OMAP_DSS_COLOR_NV12:
2639 if (in_width & 1) {
2640 DSSDBG("predecimated input width is not even for YUV format\n");
2641 DSSDBG("adjusting input width %d -> %d\n",
2642 in_width, in_width & ~1);
2643
2644 in_width &= ~1;
2645 }
2646 break;
2647
2648 default:
2649 break;
2650 }
2651
Archit Taneja84a880f2012-09-26 16:57:37 +05302652 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2653 color_mode == OMAP_DSS_COLOR_UYVY ||
2654 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302655 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002656
2657 if (ilace && !fieldmode) {
2658 /*
2659 * when downscaling the bottom field may have to start several
2660 * source lines below the top field. Unfortunately ACCUI
2661 * registers will only hold the fractional part of the offset
2662 * so the integer part must be added to the base address of the
2663 * bottom field.
2664 */
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302665 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002666 field_offset = 0;
2667 else
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302668 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002669 }
2670
2671 /* Fields are independent but interleaved in memory. */
2672 if (fieldmode)
2673 field_offset = 1;
2674
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002675 offset0 = 0;
2676 offset1 = 0;
2677 row_inc = 0;
2678 pix_inc = 0;
2679
Archit Taneja6be0d732012-11-07 11:45:04 +05302680 if (plane == OMAP_DSS_WB) {
2681 frame_width = out_width;
2682 frame_height = out_height;
2683 } else {
2684 frame_width = in_width;
2685 frame_height = height;
2686 }
2687
Archit Taneja84a880f2012-09-26 16:57:37 +05302688 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302689 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302690 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302691 &offset0, &offset1, &row_inc, &pix_inc,
2692 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302693 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302694 calc_dma_rotation_offset(rotation, mirror, screen_width,
2695 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302696 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302697 &offset0, &offset1, &row_inc, &pix_inc,
2698 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002699 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302700 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302701 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302702 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302703 &offset0, &offset1, &row_inc, &pix_inc,
2704 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002705
2706 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2707 offset0, offset1, row_inc, pix_inc);
2708
Archit Taneja84a880f2012-09-26 16:57:37 +05302709 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002710
Archit Taneja84a880f2012-09-26 16:57:37 +05302711 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302712
Archit Taneja84a880f2012-09-26 16:57:37 +05302713 dispc_ovl_set_ba0(plane, paddr + offset0);
2714 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002715
Archit Taneja84a880f2012-09-26 16:57:37 +05302716 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2717 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2718 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302719 }
2720
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002721 if (dispc.feat->last_pixel_inc_missing)
2722 row_inc += pix_inc - 1;
2723
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002724 dispc_ovl_set_row_inc(plane, row_inc);
2725 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002726
Archit Taneja84a880f2012-09-26 16:57:37 +05302727 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302728 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002729
Archit Taneja84a880f2012-09-26 16:57:37 +05302730 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002731
Archit Taneja78b687f2012-09-21 14:51:49 +05302732 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002733
Archit Taneja5b54ed32012-09-26 16:55:27 +05302734 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302735 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2736 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302737 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302738 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002739 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002740 }
2741
Archit Tanejac35eeb22013-03-26 19:15:24 +05302742 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2743 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002744
Archit Taneja84a880f2012-09-26 16:57:37 +05302745 dispc_ovl_set_zorder(plane, caps, zorder);
2746 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2747 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002748
Archit Tanejad79db852012-09-22 12:30:17 +05302749 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302750
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002751 return 0;
2752}
2753
Archit Taneja84a880f2012-09-26 16:57:37 +05302754int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302755 bool replication, const struct omap_video_timings *mgr_timings,
2756 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302757{
2758 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002759 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302760 enum omap_channel channel;
2761
2762 channel = dispc_ovl_get_channel_out(plane);
2763
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002764 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2765 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2766 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302767 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2768 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2769
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002770 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302771 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2772 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2773 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302774 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302775
2776 return r;
2777}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002778EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302779
Archit Taneja749feff2012-08-31 12:32:52 +05302780int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302781 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302782{
2783 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302784 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302785 enum omap_plane plane = OMAP_DSS_WB;
2786 const int pos_x = 0, pos_y = 0;
2787 const u8 zorder = 0, global_alpha = 0;
2788 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302789 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302790 int in_width = mgr_timings->x_res;
2791 int in_height = mgr_timings->y_res;
2792 enum omap_overlay_caps caps =
2793 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2794
2795 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2796 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2797 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2798 wi->mirror);
2799
2800 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2801 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2802 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2803 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302804 replication, mgr_timings, mem_to_mem);
2805
2806 switch (wi->color_mode) {
2807 case OMAP_DSS_COLOR_RGB16:
2808 case OMAP_DSS_COLOR_RGB24P:
2809 case OMAP_DSS_COLOR_ARGB16:
2810 case OMAP_DSS_COLOR_RGBA16:
2811 case OMAP_DSS_COLOR_RGB12U:
2812 case OMAP_DSS_COLOR_ARGB16_1555:
2813 case OMAP_DSS_COLOR_XRGB16_1555:
2814 case OMAP_DSS_COLOR_RGBX16:
2815 truncation = true;
2816 break;
2817 default:
2818 truncation = false;
2819 break;
2820 }
2821
2822 /* setup extra DISPC_WB_ATTRIBUTES */
2823 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2824 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2825 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
2826 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302827
2828 return r;
2829}
2830
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002831int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002832{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002833 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2834
Archit Taneja9b372c22011-05-06 11:45:49 +05302835 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002836
2837 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002838}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002839EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002840
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002841bool dispc_ovl_enabled(enum omap_plane plane)
2842{
2843 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2844}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002845EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002846
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002847void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002848{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302849 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2850 /* flush posted write */
2851 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002852}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002853EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002854
Tomi Valkeinen65398512012-10-10 11:44:17 +03002855bool dispc_mgr_is_enabled(enum omap_channel channel)
2856{
2857 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2858}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002859EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002860
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302861void dispc_wb_enable(bool enable)
2862{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002863 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302864}
2865
2866bool dispc_wb_is_enabled(void)
2867{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002868 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302869}
2870
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002871static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002872{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002873 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2874 return;
2875
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002876 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002877}
2878
2879void dispc_lcd_enable_signal(bool enable)
2880{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002881 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2882 return;
2883
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002884 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002885}
2886
2887void dispc_pck_free_enable(bool enable)
2888{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002889 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2890 return;
2891
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002892 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002893}
2894
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002895static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002896{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302897 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002898}
2899
2900
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002901static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002902{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302903 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002904}
2905
2906void dispc_set_loadmode(enum omap_dss_load_mode mode)
2907{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002908 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002909}
2910
2911
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002912static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002913{
Sumit Semwal8613b002010-12-02 11:27:09 +00002914 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002915}
2916
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002917static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002918 enum omap_dss_trans_key_type type,
2919 u32 trans_key)
2920{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302921 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002922
Sumit Semwal8613b002010-12-02 11:27:09 +00002923 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002924}
2925
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002926static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002927{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302928 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002929}
Archit Taneja11354dd2011-09-26 11:47:29 +05302930
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002931static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2932 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002933{
Archit Taneja11354dd2011-09-26 11:47:29 +05302934 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002935 return;
2936
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002937 if (ch == OMAP_DSS_CHANNEL_LCD)
2938 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002939 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002940 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002941}
Archit Taneja11354dd2011-09-26 11:47:29 +05302942
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002943void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002944 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002945{
2946 dispc_mgr_set_default_color(channel, info->default_color);
2947 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2948 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2949 dispc_mgr_enable_alpha_fixed_zorder(channel,
2950 info->partial_alpha_enabled);
2951 if (dss_has_feature(FEAT_CPR)) {
2952 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2953 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2954 }
2955}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002956EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002957
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002958static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002959{
2960 int code;
2961
2962 switch (data_lines) {
2963 case 12:
2964 code = 0;
2965 break;
2966 case 16:
2967 code = 1;
2968 break;
2969 case 18:
2970 code = 2;
2971 break;
2972 case 24:
2973 code = 3;
2974 break;
2975 default:
2976 BUG();
2977 return;
2978 }
2979
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302980 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002981}
2982
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002983static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002984{
2985 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302986 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002987
2988 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302989 case DSS_IO_PAD_MODE_RESET:
2990 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002991 gpout1 = 0;
2992 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302993 case DSS_IO_PAD_MODE_RFBI:
2994 gpout0 = 1;
2995 gpout1 = 0;
2996 break;
2997 case DSS_IO_PAD_MODE_BYPASS:
2998 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002999 gpout1 = 1;
3000 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003001 default:
3002 BUG();
3003 return;
3004 }
3005
Archit Taneja569969d2011-08-22 17:41:57 +05303006 l = dispc_read_reg(DISPC_CONTROL);
3007 l = FLD_MOD(l, gpout0, 15, 15);
3008 l = FLD_MOD(l, gpout1, 16, 16);
3009 dispc_write_reg(DISPC_CONTROL, l);
3010}
3011
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003012static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05303013{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303014 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003015}
3016
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003017void dispc_mgr_set_lcd_config(enum omap_channel channel,
3018 const struct dss_lcd_mgr_config *config)
3019{
3020 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
3021
3022 dispc_mgr_enable_stallmode(channel, config->stallmode);
3023 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
3024
3025 dispc_mgr_set_clock_div(channel, &config->clock_info);
3026
3027 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
3028
3029 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
3030
3031 dispc_mgr_set_lcd_type_tft(channel);
3032}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003033EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003034
Archit Taneja8f366162012-04-16 12:53:44 +05303035static bool _dispc_mgr_size_ok(u16 width, u16 height)
3036{
Archit Taneja33b89922012-11-14 13:50:15 +05303037 return width <= dispc.feat->mgr_width_max &&
3038 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05303039}
3040
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003041static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
3042 int vsw, int vfp, int vbp)
3043{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303044 if (hsw < 1 || hsw > dispc.feat->sw_max ||
3045 hfp < 1 || hfp > dispc.feat->hp_max ||
3046 hbp < 1 || hbp > dispc.feat->hp_max ||
3047 vsw < 1 || vsw > dispc.feat->sw_max ||
3048 vfp < 0 || vfp > dispc.feat->vp_max ||
3049 vbp < 0 || vbp > dispc.feat->vp_max)
3050 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003051 return true;
3052}
3053
Archit Tanejaca5ca692013-03-26 19:15:22 +05303054static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
3055 unsigned long pclk)
3056{
3057 if (dss_mgr_is_lcd(channel))
3058 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
3059 else
3060 return pclk <= dispc.feat->max_tv_pclk ? true : false;
3061}
3062
Archit Taneja8f366162012-04-16 12:53:44 +05303063bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05303064 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003065{
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003066 if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
3067 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05303068
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003069 if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
3070 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303071
3072 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003073 /* TODO: OMAP4+ supports interlace for LCD outputs */
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003074 if (timings->interlace)
3075 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003076
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003077 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303078 timings->hbp, timings->vsw, timings->vfp,
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003079 timings->vbp))
3080 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303081 }
Archit Taneja8f366162012-04-16 12:53:44 +05303082
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003083 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003084}
3085
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003086static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303087 int hfp, int hbp, int vsw, int vfp, int vbp,
3088 enum omap_dss_signal_level vsync_level,
3089 enum omap_dss_signal_level hsync_level,
3090 enum omap_dss_signal_edge data_pclk_edge,
3091 enum omap_dss_signal_level de_level,
3092 enum omap_dss_signal_edge sync_pclk_edge)
3093
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003094{
Archit Taneja655e2942012-06-21 10:37:43 +05303095 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00003096 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003097
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303098 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3099 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3100 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3101 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3102 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3103 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003104
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003105 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3106 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303107
Tomi Valkeinened351882014-10-02 17:58:49 +00003108 switch (vsync_level) {
3109 case OMAPDSS_SIG_ACTIVE_LOW:
3110 vs = true;
3111 break;
3112 case OMAPDSS_SIG_ACTIVE_HIGH:
3113 vs = false;
3114 break;
3115 default:
3116 BUG();
3117 }
3118
3119 switch (hsync_level) {
3120 case OMAPDSS_SIG_ACTIVE_LOW:
3121 hs = true;
3122 break;
3123 case OMAPDSS_SIG_ACTIVE_HIGH:
3124 hs = false;
3125 break;
3126 default:
3127 BUG();
3128 }
3129
3130 switch (de_level) {
3131 case OMAPDSS_SIG_ACTIVE_LOW:
3132 de = true;
3133 break;
3134 case OMAPDSS_SIG_ACTIVE_HIGH:
3135 de = false;
3136 break;
3137 default:
3138 BUG();
3139 }
3140
Archit Taneja655e2942012-06-21 10:37:43 +05303141 switch (data_pclk_edge) {
3142 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3143 ipc = false;
3144 break;
3145 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3146 ipc = true;
3147 break;
Archit Taneja655e2942012-06-21 10:37:43 +05303148 default:
3149 BUG();
3150 }
3151
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003152 /* always use the 'rf' setting */
3153 onoff = true;
3154
Archit Taneja655e2942012-06-21 10:37:43 +05303155 switch (sync_pclk_edge) {
Archit Taneja655e2942012-06-21 10:37:43 +05303156 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303157 rf = false;
3158 break;
3159 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303160 rf = true;
3161 break;
3162 default:
3163 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003164 }
Archit Taneja655e2942012-06-21 10:37:43 +05303165
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003166 l = FLD_VAL(onoff, 17, 17) |
3167 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003168 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003169 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003170 FLD_VAL(hs, 13, 13) |
3171 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003172
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003173 /* always set ALIGN bit when available */
3174 if (dispc.feat->supports_sync_align)
3175 l |= (1 << 18);
3176
Archit Taneja655e2942012-06-21 10:37:43 +05303177 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003178
3179 if (dispc.syscon_pol) {
3180 const int shifts[] = {
3181 [OMAP_DSS_CHANNEL_LCD] = 0,
3182 [OMAP_DSS_CHANNEL_LCD2] = 1,
3183 [OMAP_DSS_CHANNEL_LCD3] = 2,
3184 };
3185
3186 u32 mask, val;
3187
3188 mask = (1 << 0) | (1 << 3) | (1 << 6);
3189 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3190
3191 mask <<= 16 + shifts[channel];
3192 val <<= 16 + shifts[channel];
3193
3194 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3195 mask, val);
3196 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003197}
3198
3199/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303200void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003201 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003202{
3203 unsigned xtot, ytot;
3204 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303205 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003206
Archit Taneja2aefad42012-05-18 14:36:54 +05303207 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303208
Archit Taneja2aefad42012-05-18 14:36:54 +05303209 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303210 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003211 return;
3212 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303213
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303214 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303215 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303216 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3217 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303218
Archit Taneja2aefad42012-05-18 14:36:54 +05303219 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3220 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303221
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003222 ht = timings->pixelclock / xtot;
3223 vt = timings->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303224
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003225 DSSDBG("pck %u\n", timings->pixelclock);
Archit Tanejac51d9212012-04-16 12:53:43 +05303226 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303227 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303228 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3229 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3230 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003231
Archit Tanejac51d9212012-04-16 12:53:43 +05303232 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303233 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303234 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303235 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303236 }
Archit Taneja8f366162012-04-16 12:53:44 +05303237
Archit Taneja2aefad42012-05-18 14:36:54 +05303238 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003239}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003240EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003241
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003242static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00003243 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003244{
3245 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003246 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003247
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003248 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003249 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003250
3251 if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
3252 channel == OMAP_DSS_CHANNEL_LCD)
3253 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003254}
3255
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003256static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003257 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003258{
3259 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003260 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003261 *lck_div = FLD_GET(l, 23, 16);
3262 *pck_div = FLD_GET(l, 7, 0);
3263}
3264
3265unsigned long dispc_fclk_rate(void)
3266{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003267 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003268 unsigned long r = 0;
3269
Taneja, Archit66534e82011-03-08 05:50:34 -06003270 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303271 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003272 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003273 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303274 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003275 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003276 if (!pll)
3277 pll = dss_pll_find("video0");
3278
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003279 r = pll->cinfo.clkout[0];
Taneja, Archit66534e82011-03-08 05:50:34 -06003280 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303281 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003282 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003283 if (!pll)
3284 pll = dss_pll_find("video1");
3285
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003286 r = pll->cinfo.clkout[0];
Archit Taneja5a8b5722011-05-12 17:26:29 +05303287 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003288 default:
3289 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003290 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003291 }
3292
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003293 return r;
3294}
3295
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003296unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003297{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003298 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003299 int lcd;
3300 unsigned long r;
3301 u32 l;
3302
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003303 if (dss_mgr_is_lcd(channel)) {
3304 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003305
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003306 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003307
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003308 switch (dss_get_lcd_clk_source(channel)) {
3309 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003310 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003311 break;
3312 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003313 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003314 if (!pll)
3315 pll = dss_pll_find("video0");
3316
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003317 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003318 break;
3319 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003320 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003321 if (!pll)
3322 pll = dss_pll_find("video1");
3323
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003324 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003325 break;
3326 default:
3327 BUG();
3328 return 0;
3329 }
3330
3331 return r / lcd;
3332 } else {
3333 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003334 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003335}
3336
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003337unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003338{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003339 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003340
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303341 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303342 int pcd;
3343 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003344
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303345 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003346
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303347 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003348
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303349 r = dispc_mgr_lclk_rate(channel);
3350
3351 return r / pcd;
3352 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003353 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303354 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003355}
3356
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003357void dispc_set_tv_pclk(unsigned long pclk)
3358{
3359 dispc.tv_pclk_rate = pclk;
3360}
3361
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303362unsigned long dispc_core_clk_rate(void)
3363{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003364 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303365}
3366
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303367static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3368{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003369 enum omap_channel channel;
3370
3371 if (plane == OMAP_DSS_WB)
3372 return 0;
3373
3374 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303375
3376 return dispc_mgr_pclk_rate(channel);
3377}
3378
3379static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3380{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003381 enum omap_channel channel;
3382
3383 if (plane == OMAP_DSS_WB)
3384 return 0;
3385
3386 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303387
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003388 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303389}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003390
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303391static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003392{
3393 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303394 enum omap_dss_clk_source lcd_clk_src;
3395
3396 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3397
3398 lcd_clk_src = dss_get_lcd_clk_source(channel);
3399
3400 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3401 dss_get_generic_clk_source_name(lcd_clk_src),
3402 dss_feat_get_clk_source_name(lcd_clk_src));
3403
3404 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3405
3406 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3407 dispc_mgr_lclk_rate(channel), lcd);
3408 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3409 dispc_mgr_pclk_rate(channel), pcd);
3410}
3411
3412void dispc_dump_clocks(struct seq_file *s)
3413{
3414 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003415 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303416 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003417
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003418 if (dispc_runtime_get())
3419 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003420
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003421 seq_printf(s, "- DISPC -\n");
3422
Archit Taneja067a57e2011-03-02 11:57:25 +05303423 seq_printf(s, "dispc fclk source = %s (%s)\n",
3424 dss_get_generic_clk_source_name(dispc_clk_src),
3425 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003426
3427 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003428
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003429 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3430 seq_printf(s, "- DISPC-CORE-CLK -\n");
3431 l = dispc_read_reg(DISPC_DIVISOR);
3432 lcd = FLD_GET(l, 23, 16);
3433
3434 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3435 (dispc_fclk_rate()/lcd), lcd);
3436 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003437
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303438 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003439
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303440 if (dss_has_feature(FEAT_MGR_LCD2))
3441 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3442 if (dss_has_feature(FEAT_MGR_LCD3))
3443 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003444
3445 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003446}
3447
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003448static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003449{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303450 int i, j;
3451 const char *mgr_names[] = {
3452 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3453 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3454 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303455 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303456 };
3457 const char *ovl_names[] = {
3458 [OMAP_DSS_GFX] = "GFX",
3459 [OMAP_DSS_VIDEO1] = "VID1",
3460 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303461 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003462 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303463 };
3464 const char **p_names;
3465
Archit Taneja9b372c22011-05-06 11:45:49 +05303466#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003467
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003468 if (dispc_runtime_get())
3469 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003470
Archit Taneja5010be82011-08-05 19:06:00 +05303471 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003472 DUMPREG(DISPC_REVISION);
3473 DUMPREG(DISPC_SYSCONFIG);
3474 DUMPREG(DISPC_SYSSTATUS);
3475 DUMPREG(DISPC_IRQSTATUS);
3476 DUMPREG(DISPC_IRQENABLE);
3477 DUMPREG(DISPC_CONTROL);
3478 DUMPREG(DISPC_CONFIG);
3479 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003480 DUMPREG(DISPC_LINE_STATUS);
3481 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303482 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3483 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003484 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003485 if (dss_has_feature(FEAT_MGR_LCD2)) {
3486 DUMPREG(DISPC_CONTROL2);
3487 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003488 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303489 if (dss_has_feature(FEAT_MGR_LCD3)) {
3490 DUMPREG(DISPC_CONTROL3);
3491 DUMPREG(DISPC_CONFIG3);
3492 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003493 if (dss_has_feature(FEAT_MFLAG))
3494 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003495
Archit Taneja5010be82011-08-05 19:06:00 +05303496#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003497
Archit Taneja5010be82011-08-05 19:06:00 +05303498#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303499#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003500 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303501 dispc_read_reg(DISPC_REG(i, r)))
3502
Archit Taneja4dd2da12011-08-05 19:06:01 +05303503 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303504
Archit Taneja4dd2da12011-08-05 19:06:01 +05303505 /* DISPC channel specific registers */
3506 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3507 DUMPREG(i, DISPC_DEFAULT_COLOR);
3508 DUMPREG(i, DISPC_TRANS_COLOR);
3509 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003510
Archit Taneja4dd2da12011-08-05 19:06:01 +05303511 if (i == OMAP_DSS_CHANNEL_DIGIT)
3512 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303513
Archit Taneja4dd2da12011-08-05 19:06:01 +05303514 DUMPREG(i, DISPC_TIMING_H);
3515 DUMPREG(i, DISPC_TIMING_V);
3516 DUMPREG(i, DISPC_POL_FREQ);
3517 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303518
Archit Taneja4dd2da12011-08-05 19:06:01 +05303519 DUMPREG(i, DISPC_DATA_CYCLE1);
3520 DUMPREG(i, DISPC_DATA_CYCLE2);
3521 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003522
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003523 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303524 DUMPREG(i, DISPC_CPR_COEF_R);
3525 DUMPREG(i, DISPC_CPR_COEF_G);
3526 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003527 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003528 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003529
Archit Taneja4dd2da12011-08-05 19:06:01 +05303530 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003531
Archit Taneja4dd2da12011-08-05 19:06:01 +05303532 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3533 DUMPREG(i, DISPC_OVL_BA0);
3534 DUMPREG(i, DISPC_OVL_BA1);
3535 DUMPREG(i, DISPC_OVL_POSITION);
3536 DUMPREG(i, DISPC_OVL_SIZE);
3537 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3538 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3539 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3540 DUMPREG(i, DISPC_OVL_ROW_INC);
3541 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003542
Archit Taneja4dd2da12011-08-05 19:06:01 +05303543 if (dss_has_feature(FEAT_PRELOAD))
3544 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003545 if (dss_has_feature(FEAT_MFLAG))
3546 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003547
Archit Taneja4dd2da12011-08-05 19:06:01 +05303548 if (i == OMAP_DSS_GFX) {
3549 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3550 DUMPREG(i, DISPC_OVL_TABLE_BA);
3551 continue;
3552 }
3553
3554 DUMPREG(i, DISPC_OVL_FIR);
3555 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3556 DUMPREG(i, DISPC_OVL_ACCU0);
3557 DUMPREG(i, DISPC_OVL_ACCU1);
3558 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3559 DUMPREG(i, DISPC_OVL_BA0_UV);
3560 DUMPREG(i, DISPC_OVL_BA1_UV);
3561 DUMPREG(i, DISPC_OVL_FIR2);
3562 DUMPREG(i, DISPC_OVL_ACCU2_0);
3563 DUMPREG(i, DISPC_OVL_ACCU2_1);
3564 }
3565 if (dss_has_feature(FEAT_ATTR2))
3566 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303567 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003568
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003569 if (dispc.feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003570 i = OMAP_DSS_WB;
3571 DUMPREG(i, DISPC_OVL_BA0);
3572 DUMPREG(i, DISPC_OVL_BA1);
3573 DUMPREG(i, DISPC_OVL_SIZE);
3574 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3575 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3576 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3577 DUMPREG(i, DISPC_OVL_ROW_INC);
3578 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3579
3580 if (dss_has_feature(FEAT_MFLAG))
3581 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3582
3583 DUMPREG(i, DISPC_OVL_FIR);
3584 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3585 DUMPREG(i, DISPC_OVL_ACCU0);
3586 DUMPREG(i, DISPC_OVL_ACCU1);
3587 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3588 DUMPREG(i, DISPC_OVL_BA0_UV);
3589 DUMPREG(i, DISPC_OVL_BA1_UV);
3590 DUMPREG(i, DISPC_OVL_FIR2);
3591 DUMPREG(i, DISPC_OVL_ACCU2_0);
3592 DUMPREG(i, DISPC_OVL_ACCU2_1);
3593 }
3594 if (dss_has_feature(FEAT_ATTR2))
3595 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3596 }
3597
Archit Taneja5010be82011-08-05 19:06:00 +05303598#undef DISPC_REG
3599#undef DUMPREG
3600
3601#define DISPC_REG(plane, name, i) name(plane, i)
3602#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303603 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003604 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303605 dispc_read_reg(DISPC_REG(plane, name, i)))
3606
Archit Taneja4dd2da12011-08-05 19:06:01 +05303607 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303608
Archit Taneja4dd2da12011-08-05 19:06:01 +05303609 /* start from OMAP_DSS_VIDEO1 */
3610 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3611 for (j = 0; j < 8; j++)
3612 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303613
Archit Taneja4dd2da12011-08-05 19:06:01 +05303614 for (j = 0; j < 8; j++)
3615 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303616
Archit Taneja4dd2da12011-08-05 19:06:01 +05303617 for (j = 0; j < 5; j++)
3618 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003619
Archit Taneja4dd2da12011-08-05 19:06:01 +05303620 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3621 for (j = 0; j < 8; j++)
3622 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3623 }
Amber Jainab5ca072011-05-19 19:47:53 +05303624
Archit Taneja4dd2da12011-08-05 19:06:01 +05303625 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3626 for (j = 0; j < 8; j++)
3627 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303628
Archit Taneja4dd2da12011-08-05 19:06:01 +05303629 for (j = 0; j < 8; j++)
3630 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303631
Archit Taneja4dd2da12011-08-05 19:06:01 +05303632 for (j = 0; j < 8; j++)
3633 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3634 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003635 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003636
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003637 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303638
3639#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003640#undef DUMPREG
3641}
3642
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003643/* calculate clock rates using dividers in cinfo */
3644int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3645 struct dispc_clock_info *cinfo)
3646{
3647 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3648 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003649 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003650 return -EINVAL;
3651
3652 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3653 cinfo->pck = cinfo->lck / cinfo->pck_div;
3654
3655 return 0;
3656}
3657
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003658bool dispc_div_calc(unsigned long dispc,
3659 unsigned long pck_min, unsigned long pck_max,
3660 dispc_div_calc_func func, void *data)
3661{
3662 int lckd, lckd_start, lckd_stop;
3663 int pckd, pckd_start, pckd_stop;
3664 unsigned long pck, lck;
3665 unsigned long lck_max;
3666 unsigned long pckd_hw_min, pckd_hw_max;
3667 unsigned min_fck_per_pck;
3668 unsigned long fck;
3669
3670#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3671 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3672#else
3673 min_fck_per_pck = 0;
3674#endif
3675
3676 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3677 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3678
3679 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3680
3681 pck_min = pck_min ? pck_min : 1;
3682 pck_max = pck_max ? pck_max : ULONG_MAX;
3683
3684 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3685 lckd_stop = min(dispc / pck_min, 255ul);
3686
3687 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3688 lck = dispc / lckd;
3689
3690 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3691 pckd_stop = min(lck / pck_min, pckd_hw_max);
3692
3693 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3694 pck = lck / pckd;
3695
3696 /*
3697 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3698 * clock, which means we're configuring DISPC fclk here
3699 * also. Thus we need to use the calculated lck. For
3700 * OMAP4+ the DISPC fclk is a separate clock.
3701 */
3702 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3703 fck = dispc_core_clk_rate();
3704 else
3705 fck = lck;
3706
3707 if (fck < pck * min_fck_per_pck)
3708 continue;
3709
3710 if (func(lckd, pckd, lck, pck, data))
3711 return true;
3712 }
3713 }
3714
3715 return false;
3716}
3717
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303718void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003719 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003720{
3721 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3722 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3723
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003724 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003725}
3726
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003727int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00003728 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003729{
3730 unsigned long fck;
3731
3732 fck = dispc_fclk_rate();
3733
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003734 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3735 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003736
3737 cinfo->lck = fck / cinfo->lck_div;
3738 cinfo->pck = cinfo->lck / cinfo->pck_div;
3739
3740 return 0;
3741}
3742
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003743u32 dispc_read_irqstatus(void)
3744{
3745 return dispc_read_reg(DISPC_IRQSTATUS);
3746}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003747EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003748
3749void dispc_clear_irqstatus(u32 mask)
3750{
3751 dispc_write_reg(DISPC_IRQSTATUS, mask);
3752}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003753EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003754
3755u32 dispc_read_irqenable(void)
3756{
3757 return dispc_read_reg(DISPC_IRQENABLE);
3758}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003759EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003760
3761void dispc_write_irqenable(u32 mask)
3762{
3763 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3764
3765 /* clear the irqstatus for newly enabled irqs */
3766 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3767
3768 dispc_write_reg(DISPC_IRQENABLE, mask);
3769}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003770EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003771
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003772void dispc_enable_sidle(void)
3773{
3774 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3775}
3776
3777void dispc_disable_sidle(void)
3778{
3779 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3780}
3781
3782static void _omap_dispc_initial_config(void)
3783{
3784 u32 l;
3785
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003786 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3787 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3788 l = dispc_read_reg(DISPC_DIVISOR);
3789 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3790 l = FLD_MOD(l, 1, 0, 0);
3791 l = FLD_MOD(l, 1, 23, 16);
3792 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003793
3794 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003795 }
3796
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003797 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003798 if (dss_has_feature(FEAT_FUNCGATED))
3799 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003800
Archit Taneja6e5264b2012-09-11 12:04:47 +05303801 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003802
3803 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3804
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003805 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003806
3807 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303808
3809 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303810
3811 if (dispc.feat->mstandby_workaround)
3812 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003813
3814 if (dss_has_feature(FEAT_MFLAG))
3815 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003816}
3817
Tomi Valkeinenede92692015-06-04 14:12:16 +03003818static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303819 .sw_start = 5,
3820 .fp_start = 15,
3821 .bp_start = 27,
3822 .sw_max = 64,
3823 .vp_max = 255,
3824 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303825 .mgr_width_start = 10,
3826 .mgr_height_start = 26,
3827 .mgr_width_max = 2048,
3828 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303829 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303830 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3831 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003832 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003833 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303834 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003835 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303836};
3837
Tomi Valkeinenede92692015-06-04 14:12:16 +03003838static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303839 .sw_start = 5,
3840 .fp_start = 15,
3841 .bp_start = 27,
3842 .sw_max = 64,
3843 .vp_max = 255,
3844 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303845 .mgr_width_start = 10,
3846 .mgr_height_start = 26,
3847 .mgr_width_max = 2048,
3848 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303849 .max_lcd_pclk = 173000000,
3850 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303851 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3852 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003853 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003854 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303855 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003856 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303857};
3858
Tomi Valkeinenede92692015-06-04 14:12:16 +03003859static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303860 .sw_start = 7,
3861 .fp_start = 19,
3862 .bp_start = 31,
3863 .sw_max = 256,
3864 .vp_max = 4095,
3865 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303866 .mgr_width_start = 10,
3867 .mgr_height_start = 26,
3868 .mgr_width_max = 2048,
3869 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303870 .max_lcd_pclk = 173000000,
3871 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303872 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3873 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003874 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003875 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303876 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003877 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303878};
3879
Tomi Valkeinenede92692015-06-04 14:12:16 +03003880static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303881 .sw_start = 7,
3882 .fp_start = 19,
3883 .bp_start = 31,
3884 .sw_max = 256,
3885 .vp_max = 4095,
3886 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303887 .mgr_width_start = 10,
3888 .mgr_height_start = 26,
3889 .mgr_width_max = 2048,
3890 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303891 .max_lcd_pclk = 170000000,
3892 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303893 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3894 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003895 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003896 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303897 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003898 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003899 .has_writeback = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303900};
3901
Tomi Valkeinenede92692015-06-04 14:12:16 +03003902static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05303903 .sw_start = 7,
3904 .fp_start = 19,
3905 .bp_start = 31,
3906 .sw_max = 256,
3907 .vp_max = 4095,
3908 .hp_max = 4096,
3909 .mgr_width_start = 11,
3910 .mgr_height_start = 27,
3911 .mgr_width_max = 4096,
3912 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303913 .max_lcd_pclk = 170000000,
3914 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303915 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3916 .calc_core_clk = calc_core_clk_44xx,
3917 .num_fifos = 5,
3918 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303919 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303920 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003921 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003922 .has_writeback = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303923};
3924
Tomi Valkeinenede92692015-06-04 14:12:16 +03003925static int dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303926{
3927 const struct dispc_features *src;
3928 struct dispc_features *dst;
3929
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003930 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303931 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003932 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303933 return -ENOMEM;
3934 }
3935
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003936 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003937 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303938 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003939 break;
3940
3941 case OMAPDSS_VER_OMAP34xx_ES1:
3942 src = &omap34xx_rev1_0_dispc_feats;
3943 break;
3944
3945 case OMAPDSS_VER_OMAP34xx_ES3:
3946 case OMAPDSS_VER_OMAP3630:
3947 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05303948 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003949 src = &omap34xx_rev3_0_dispc_feats;
3950 break;
3951
3952 case OMAPDSS_VER_OMAP4430_ES1:
3953 case OMAPDSS_VER_OMAP4430_ES2:
3954 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303955 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003956 break;
3957
3958 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02003959 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05303960 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003961 break;
3962
3963 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303964 return -ENODEV;
3965 }
3966
3967 memcpy(dst, src, sizeof(*dst));
3968 dispc.feat = dst;
3969
3970 return 0;
3971}
3972
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003973static irqreturn_t dispc_irq_handler(int irq, void *arg)
3974{
3975 if (!dispc.is_enabled)
3976 return IRQ_NONE;
3977
3978 return dispc.user_handler(irq, dispc.user_data);
3979}
3980
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003981int dispc_request_irq(irq_handler_t handler, void *dev_id)
3982{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003983 int r;
3984
3985 if (dispc.user_handler != NULL)
3986 return -EBUSY;
3987
3988 dispc.user_handler = handler;
3989 dispc.user_data = dev_id;
3990
3991 /* ensure the dispc_irq_handler sees the values above */
3992 smp_wmb();
3993
3994 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
3995 IRQF_SHARED, "OMAP DISPC", &dispc);
3996 if (r) {
3997 dispc.user_handler = NULL;
3998 dispc.user_data = NULL;
3999 }
4000
4001 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004002}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004003EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004004
4005void dispc_free_irq(void *dev_id)
4006{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004007 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
4008
4009 dispc.user_handler = NULL;
4010 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004011}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004012EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004013
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004014/* DISPC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004015static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004016{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004017 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004018 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004019 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004020 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004021 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004022
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004023 dispc.pdev = pdev;
4024
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004025 spin_lock_init(&dispc.control_lock);
4026
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004027 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304028 if (r)
4029 return r;
4030
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004031 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4032 if (!dispc_mem) {
4033 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004034 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004035 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004036
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004037 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4038 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004039 if (!dispc.base) {
4040 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004041 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004042 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004043
archit tanejaaffe3602011-02-23 08:41:03 +00004044 dispc.irq = platform_get_irq(dispc.pdev, 0);
4045 if (dispc.irq < 0) {
4046 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004047 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004048 }
4049
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004050 if (np && of_property_read_bool(np, "syscon-pol")) {
4051 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4052 if (IS_ERR(dispc.syscon_pol)) {
4053 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4054 return PTR_ERR(dispc.syscon_pol);
4055 }
4056
4057 if (of_property_read_u32_index(np, "syscon-pol", 1,
4058 &dispc.syscon_pol_offset)) {
4059 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4060 return -EINVAL;
4061 }
4062 }
4063
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004064 pm_runtime_enable(&pdev->dev);
4065
4066 r = dispc_runtime_get();
4067 if (r)
4068 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004069
4070 _omap_dispc_initial_config();
4071
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004072 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004073 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004074 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4075
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004076 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004077
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004078 dss_init_overlay_managers();
4079
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004080 dss_debugfs_create_file("dispc", dispc_dump_regs);
4081
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004082 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004083
4084err_runtime_get:
4085 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004086 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004087}
4088
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004089static void dispc_unbind(struct device *dev, struct device *master,
4090 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004091{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004092 pm_runtime_disable(dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004093
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004094 dss_uninit_overlay_managers();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004095}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004096
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004097static const struct component_ops dispc_component_ops = {
4098 .bind = dispc_bind,
4099 .unbind = dispc_unbind,
4100};
4101
4102static int dispc_probe(struct platform_device *pdev)
4103{
4104 return component_add(&pdev->dev, &dispc_component_ops);
4105}
4106
4107static int dispc_remove(struct platform_device *pdev)
4108{
4109 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004110 return 0;
4111}
4112
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004113static int dispc_runtime_suspend(struct device *dev)
4114{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004115 dispc.is_enabled = false;
4116 /* ensure the dispc_irq_handler sees the is_enabled value */
4117 smp_wmb();
4118 /* wait for current handler to finish before turning the DISPC off */
4119 synchronize_irq(dispc.irq);
4120
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004121 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004122
4123 return 0;
4124}
4125
4126static int dispc_runtime_resume(struct device *dev)
4127{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004128 /*
4129 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4130 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4131 * _omap_dispc_initial_config(). We can thus use it to detect if
4132 * we have lost register context.
4133 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004134 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4135 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004136
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004137 dispc_restore_context();
4138 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004139
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004140 dispc.is_enabled = true;
4141 /* ensure the dispc_irq_handler sees the is_enabled value */
4142 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004143
4144 return 0;
4145}
4146
4147static const struct dev_pm_ops dispc_pm_ops = {
4148 .runtime_suspend = dispc_runtime_suspend,
4149 .runtime_resume = dispc_runtime_resume,
4150};
4151
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004152static const struct of_device_id dispc_of_match[] = {
4153 { .compatible = "ti,omap2-dispc", },
4154 { .compatible = "ti,omap3-dispc", },
4155 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03004156 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02004157 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004158 {},
4159};
4160
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004161static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004162 .probe = dispc_probe,
4163 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004164 .driver = {
4165 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004166 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004167 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004168 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004169 },
4170};
4171
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004172int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004173{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004174 return platform_driver_register(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004175}
4176
Tomi Valkeinenede92692015-06-04 14:12:16 +03004177void dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004178{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004179 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004180}