blob: 2f1eaee5cf0057f2c32a83c2580aed11b194a885 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d322009-01-09 11:03:54 +000016 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
Joe Perches294a5542010-11-29 07:41:56 +000042
43#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44
Ayaz Abdulla3e1a3ce2009-03-05 08:02:38 +000045#define FORCEDETH_VERSION "0.64"
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#define DRV_NAME "forcedeth"
47
48#include <linux/module.h>
49#include <linux/types.h>
50#include <linux/pci.h>
51#include <linux/interrupt.h>
52#include <linux/netdevice.h>
53#include <linux/etherdevice.h>
54#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040055#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/spinlock.h>
57#include <linux/ethtool.h>
58#include <linux/timer.h>
59#include <linux/skbuff.h>
60#include <linux/mii.h>
61#include <linux/random.h>
62#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020063#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080064#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090065#include <linux/slab.h>
Szymon Janc5504e132010-11-27 08:39:45 +000066#include <linux/uaccess.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040067#include <linux/prefetch.h>
Szymon Janc5504e132010-11-27 08:39:45 +000068#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include <asm/system.h>
72
Stephen Hemmingerbea33482007-10-03 16:41:36 -070073#define TX_WORK_PER_LOOP 64
74#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/*
77 * Hardware access:
78 */
79
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000080#define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
81#define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
82#define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
83#define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
84#define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
85#define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
86#define DEV_HAS_MSI 0x0000040 /* device supports MSI */
87#define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
88#define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
89#define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
Mike Ditto7b5e0782010-07-25 21:54:28 -070090#define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
91#define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
92#define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
93#define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000094#define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
95#define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
96#define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
97#define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
98#define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
99#define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
100#define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
101#define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
102#define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
103#define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
104#define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
105#define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
106#define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108enum {
109 NvRegIrqStatus = 0x000,
110#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800111#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 NvRegIrqMask = 0x004,
113#define NVREG_IRQ_RX_ERROR 0x0001
114#define NVREG_IRQ_RX 0x0002
115#define NVREG_IRQ_RX_NOBUF 0x0004
116#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200117#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#define NVREG_IRQ_TIMER 0x0020
119#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500120#define NVREG_IRQ_RX_FORCED 0x0080
121#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800122#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500123#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400124#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500125#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
126#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500127#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 NvRegUnknownSetupReg6 = 0x008,
130#define NVREG_UNKSETUP6_VAL 3
131
132/*
133 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
134 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
135 */
136 NvRegPollingInterval = 0x00c,
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000137#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500138#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500139 NvRegMSIMap0 = 0x020,
140 NvRegMSIMap1 = 0x024,
141 NvRegMSIIrqMask = 0x030,
142#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400144#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145#define NVREG_MISC1_HD 0x02
146#define NVREG_MISC1_FORCE 0x3b0f3c
147
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500148 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400149#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 NvRegTransmitterControl = 0x084,
151#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500152#define NVREG_XMITCTL_MGMT_ST 0x40000000
153#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
154#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
155#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
156#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
157#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
158#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
159#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
160#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500161#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800162#define NVREG_XMITCTL_DATA_START 0x00100000
163#define NVREG_XMITCTL_DATA_READY 0x00010000
164#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 NvRegTransmitterStatus = 0x088,
166#define NVREG_XMITSTAT_BUSY 0x01
167
168 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400169#define NVREG_PFF_PAUSE_RX 0x08
170#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define NVREG_PFF_PROMISC 0x80
172#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400173#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175 NvRegOffloadConfig = 0x90,
176#define NVREG_OFFLOAD_HOMEPHY 0x601
177#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
178 NvRegReceiverControl = 0x094,
179#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500180#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 NvRegReceiverStatus = 0x98,
182#define NVREG_RCVSTAT_BUSY 0x01
183
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700184 NvRegSlotTime = 0x9c,
185#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
186#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000187#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700188#define NVREG_SLOTTIME_HALF 0x0000ff00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000189#define NVREG_SLOTTIME_DEFAULT 0x00007f00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700190#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400192 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500193#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
194#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
195#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
196#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
197#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
198#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400199 NvRegRxDeferral = 0xA4,
200#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 NvRegMacAddrA = 0xA8,
202 NvRegMacAddrB = 0xAC,
203 NvRegMulticastAddrA = 0xB0,
204#define NVREG_MCASTADDRA_FORCE 0x01
205 NvRegMulticastAddrB = 0xB4,
206 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500207#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500209#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211 NvRegPhyInterface = 0xC0,
212#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700213 NvRegBackOffControl = 0xC4,
214#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
215#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
216#define NVREG_BKOFFCTRL_SELECT 24
217#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219 NvRegTxRingPhysAddr = 0x100,
220 NvRegRxRingPhysAddr = 0x104,
221 NvRegRingSizes = 0x108,
222#define NVREG_RINGSZ_TXSHIFT 0
223#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400224 NvRegTransmitPoll = 0x10c,
225#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 NvRegLinkSpeed = 0x110,
227#define NVREG_LINKSPEED_FORCE 0x10000
228#define NVREG_LINKSPEED_10 1000
229#define NVREG_LINKSPEED_100 100
230#define NVREG_LINKSPEED_1000 50
231#define NVREG_LINKSPEED_MASK (0xFFF)
232 NvRegUnknownSetupReg5 = 0x130,
233#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400234 NvRegTxWatermark = 0x13c,
235#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
236#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
237#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 NvRegTxRxControl = 0x144,
239#define NVREG_TXRXCTL_KICK 0x0001
240#define NVREG_TXRXCTL_BIT1 0x0002
241#define NVREG_TXRXCTL_BIT2 0x0004
242#define NVREG_TXRXCTL_IDLE 0x0008
243#define NVREG_TXRXCTL_RESET 0x0010
244#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400245#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500246#define NVREG_TXRXCTL_DESC_2 0x002100
247#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500248#define NVREG_TXRXCTL_VLANSTRIP 0x00040
249#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500250 NvRegTxRingPhysAddrHigh = 0x148,
251 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400252 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500253#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
254#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
255#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
256#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e882008-08-06 12:12:34 -0400257 NvRegTxPauseFrameLimit = 0x174,
258#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 NvRegMIIStatus = 0x180,
260#define NVREG_MIISTAT_ERROR 0x0001
261#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500262#define NVREG_MIISTAT_MASK_RW 0x0007
263#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500264 NvRegMIIMask = 0x184,
265#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
267 NvRegAdapterControl = 0x188,
268#define NVREG_ADAPTCTL_START 0x02
269#define NVREG_ADAPTCTL_LINKUP 0x04
270#define NVREG_ADAPTCTL_PHYVALID 0x40000
271#define NVREG_ADAPTCTL_RUNNING 0x100000
272#define NVREG_ADAPTCTL_PHYSHIFT 24
273 NvRegMIISpeed = 0x18c,
274#define NVREG_MIISPEED_BIT8 (1<<8)
275#define NVREG_MIIDELAY 5
276 NvRegMIIControl = 0x190,
277#define NVREG_MIICTL_INUSE 0x08000
278#define NVREG_MIICTL_WRITE 0x00400
279#define NVREG_MIICTL_ADDRSHIFT 5
280 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400281 NvRegTxUnicast = 0x1a0,
282 NvRegTxMulticast = 0x1a4,
283 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 NvRegWakeUpFlags = 0x200,
285#define NVREG_WAKEUPFLAGS_VAL 0x7770
286#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
287#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
288#define NVREG_WAKEUPFLAGS_D3SHIFT 12
289#define NVREG_WAKEUPFLAGS_D2SHIFT 8
290#define NVREG_WAKEUPFLAGS_D1SHIFT 4
291#define NVREG_WAKEUPFLAGS_D0SHIFT 0
292#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
293#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
294#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
295#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
296
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800297 NvRegMgmtUnitGetVersion = 0x204,
Szymon Janc78aea4f2010-11-27 08:39:43 +0000298#define NVREG_MGMTUNITGETVERSION 0x01
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800299 NvRegMgmtUnitVersion = 0x208,
300#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 NvRegPowerCap = 0x268,
302#define NVREG_POWERCAP_D3SUPP (1<<30)
303#define NVREG_POWERCAP_D2SUPP (1<<26)
304#define NVREG_POWERCAP_D1SUPP (1<<25)
305 NvRegPowerState = 0x26c,
306#define NVREG_POWERSTATE_POWEREDUP 0x8000
307#define NVREG_POWERSTATE_VALID 0x0100
308#define NVREG_POWERSTATE_MASK 0x0003
309#define NVREG_POWERSTATE_D0 0x0000
310#define NVREG_POWERSTATE_D1 0x0001
311#define NVREG_POWERSTATE_D2 0x0002
312#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800313 NvRegMgmtUnitControl = 0x278,
314#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400315 NvRegTxCnt = 0x280,
316 NvRegTxZeroReXmt = 0x284,
317 NvRegTxOneReXmt = 0x288,
318 NvRegTxManyReXmt = 0x28c,
319 NvRegTxLateCol = 0x290,
320 NvRegTxUnderflow = 0x294,
321 NvRegTxLossCarrier = 0x298,
322 NvRegTxExcessDef = 0x29c,
323 NvRegTxRetryErr = 0x2a0,
324 NvRegRxFrameErr = 0x2a4,
325 NvRegRxExtraByte = 0x2a8,
326 NvRegRxLateCol = 0x2ac,
327 NvRegRxRunt = 0x2b0,
328 NvRegRxFrameTooLong = 0x2b4,
329 NvRegRxOverflow = 0x2b8,
330 NvRegRxFCSErr = 0x2bc,
331 NvRegRxFrameAlignErr = 0x2c0,
332 NvRegRxLenErr = 0x2c4,
333 NvRegRxUnicast = 0x2c8,
334 NvRegRxMulticast = 0x2cc,
335 NvRegRxBroadcast = 0x2d0,
336 NvRegTxDef = 0x2d4,
337 NvRegTxFrame = 0x2d8,
338 NvRegRxCnt = 0x2dc,
339 NvRegTxPause = 0x2e0,
340 NvRegRxPause = 0x2e4,
341 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500342 NvRegVlanControl = 0x300,
343#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500344 NvRegMSIXMap0 = 0x3e0,
345 NvRegMSIXMap1 = 0x3e4,
346 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400347
348 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400349#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400350#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400351#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +0000352#define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353};
354
355/* Big endian: should work, but is untested */
356struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700357 __le32 buf;
358 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359};
360
Manfred Spraulee733622005-07-31 18:32:26 +0200361struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700362 __le32 bufhigh;
363 __le32 buflow;
364 __le32 txvlan;
365 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200366};
367
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700368union ring_type {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000369 struct ring_desc *orig;
370 struct ring_desc_ex *ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700371};
Manfred Spraulee733622005-07-31 18:32:26 +0200372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373#define FLAG_MASK_V1 0xffff0000
374#define FLAG_MASK_V2 0xffffc000
375#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
376#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
377
378#define NV_TX_LASTPACKET (1<<16)
379#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700380#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200381#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382#define NV_TX_DEFERRED (1<<26)
383#define NV_TX_CARRIERLOST (1<<27)
384#define NV_TX_LATECOLLISION (1<<28)
385#define NV_TX_UNDERFLOW (1<<29)
386#define NV_TX_ERROR (1<<30)
387#define NV_TX_VALID (1<<31)
388
389#define NV_TX2_LASTPACKET (1<<29)
390#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700391#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200392#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393#define NV_TX2_DEFERRED (1<<25)
394#define NV_TX2_CARRIERLOST (1<<26)
395#define NV_TX2_LATECOLLISION (1<<27)
396#define NV_TX2_UNDERFLOW (1<<28)
397/* error and valid are the same for both */
398#define NV_TX2_ERROR (1<<30)
399#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400400#define NV_TX2_TSO (1<<28)
401#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800402#define NV_TX2_TSO_MAX_SHIFT 14
403#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400404#define NV_TX2_CHECKSUM_L3 (1<<27)
405#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500407#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409#define NV_RX_DESCRIPTORVALID (1<<16)
410#define NV_RX_MISSEDFRAME (1<<17)
411#define NV_RX_SUBSTRACT1 (1<<18)
412#define NV_RX_ERROR1 (1<<23)
413#define NV_RX_ERROR2 (1<<24)
414#define NV_RX_ERROR3 (1<<25)
415#define NV_RX_ERROR4 (1<<26)
416#define NV_RX_CRCERR (1<<27)
417#define NV_RX_OVERFLOW (1<<28)
418#define NV_RX_FRAMINGERR (1<<29)
419#define NV_RX_ERROR (1<<30)
420#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400421#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500424#define NV_RX2_CHECKSUM_IP (0x10000000)
425#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
426#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427#define NV_RX2_DESCRIPTORVALID (1<<29)
428#define NV_RX2_SUBSTRACT1 (1<<25)
429#define NV_RX2_ERROR1 (1<<18)
430#define NV_RX2_ERROR2 (1<<19)
431#define NV_RX2_ERROR3 (1<<20)
432#define NV_RX2_ERROR4 (1<<21)
433#define NV_RX2_CRCERR (1<<22)
434#define NV_RX2_OVERFLOW (1<<23)
435#define NV_RX2_FRAMINGERR (1<<24)
436/* error and avail are the same for both */
437#define NV_RX2_ERROR (1<<30)
438#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400439#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500441#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
442#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
443
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300444/* Miscellaneous hardware related defines: */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000445#define NV_PCI_REGSZ_VER1 0x270
446#define NV_PCI_REGSZ_VER2 0x2d4
447#define NV_PCI_REGSZ_VER3 0x604
448#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450/* various timeout delays: all in usec */
451#define NV_TXRX_RESET_DELAY 4
452#define NV_TXSTOP_DELAY1 10
453#define NV_TXSTOP_DELAY1MAX 500000
454#define NV_TXSTOP_DELAY2 100
455#define NV_RXSTOP_DELAY1 10
456#define NV_RXSTOP_DELAY1MAX 500000
457#define NV_RXSTOP_DELAY2 100
458#define NV_SETUP5_DELAY 5
459#define NV_SETUP5_DELAYMAX 50000
460#define NV_POWERUP_DELAY 5
461#define NV_POWERUP_DELAYMAX 5000
462#define NV_MIIBUSY_DELAY 50
463#define NV_MIIPHY_DELAY 10
464#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400465#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
467#define NV_WAKEUPPATTERNS 5
468#define NV_WAKEUPMASKENTRIES 4
469
470/* General driver defaults */
471#define NV_WATCHDOG_TIMEO (5*HZ)
472
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000473#define RX_RING_DEFAULT 512
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400474#define TX_RING_DEFAULT 256
475#define RX_RING_MIN 128
476#define TX_RING_MIN 64
477#define RING_MAX_DESC_VER_1 1024
478#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
480/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200481#define NV_RX_HEADERS (64)
482/* even more slack. */
483#define NV_RX_ALLOC_PAD (64)
484
485/* maximum mtu size */
486#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
487#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489#define OOM_REFILL (1+HZ/20)
490#define POLL_WAIT (1+HZ/100)
491#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400492#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400494/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400496 * The nic supports three different descriptor types:
497 * - DESC_VER_1: Original
498 * - DESC_VER_2: support for jumbo frames.
499 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400501#define DESC_VER_1 1
502#define DESC_VER_2 2
503#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400506#define PHY_OUI_MARVELL 0x5043
507#define PHY_OUI_CICADA 0x03f1
508#define PHY_OUI_VITESSE 0x01c1
509#define PHY_OUI_REALTEK 0x0732
510#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511#define PHYID1_OUI_MASK 0x03ff
512#define PHYID1_OUI_SHFT 6
513#define PHYID2_OUI_MASK 0xfc00
514#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400515#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400516#define PHY_MODEL_REALTEK_8211 0x0110
517#define PHY_REV_MASK 0x0001
518#define PHY_REV_REALTEK_8211B 0x0000
519#define PHY_REV_REALTEK_8211C 0x0001
520#define PHY_MODEL_REALTEK_8201 0x0200
521#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400522#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400523#define PHY_CICADA_INIT1 0x0f000
524#define PHY_CICADA_INIT2 0x0e00
525#define PHY_CICADA_INIT3 0x01000
526#define PHY_CICADA_INIT4 0x0200
527#define PHY_CICADA_INIT5 0x0004
528#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400529#define PHY_VITESSE_INIT_REG1 0x1f
530#define PHY_VITESSE_INIT_REG2 0x10
531#define PHY_VITESSE_INIT_REG3 0x11
532#define PHY_VITESSE_INIT_REG4 0x12
533#define PHY_VITESSE_INIT_MSK1 0xc
534#define PHY_VITESSE_INIT_MSK2 0x0180
535#define PHY_VITESSE_INIT1 0x52b5
536#define PHY_VITESSE_INIT2 0xaf8a
537#define PHY_VITESSE_INIT3 0x8
538#define PHY_VITESSE_INIT4 0x8f8a
539#define PHY_VITESSE_INIT5 0xaf86
540#define PHY_VITESSE_INIT6 0x8f86
541#define PHY_VITESSE_INIT7 0xaf82
542#define PHY_VITESSE_INIT8 0x0100
543#define PHY_VITESSE_INIT9 0x8f82
544#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400545#define PHY_REALTEK_INIT_REG1 0x1f
546#define PHY_REALTEK_INIT_REG2 0x19
547#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400548#define PHY_REALTEK_INIT_REG4 0x14
549#define PHY_REALTEK_INIT_REG5 0x18
550#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400551#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400552#define PHY_REALTEK_INIT1 0x0000
553#define PHY_REALTEK_INIT2 0x8e00
554#define PHY_REALTEK_INIT3 0x0001
555#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400556#define PHY_REALTEK_INIT5 0xfb54
557#define PHY_REALTEK_INIT6 0xf5c7
558#define PHY_REALTEK_INIT7 0x1000
559#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400560#define PHY_REALTEK_INIT9 0x0008
561#define PHY_REALTEK_INIT10 0x0005
562#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400563#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565#define PHY_GIGABIT 0x0100
566
567#define PHY_TIMEOUT 0x1
568#define PHY_ERROR 0x2
569
570#define PHY_100 0x1
571#define PHY_1000 0x2
572#define PHY_HALF 0x100
573
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400574#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
575#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
576#define NV_PAUSEFRAME_RX_ENABLE 0x0004
577#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400578#define NV_PAUSEFRAME_RX_REQ 0x0010
579#define NV_PAUSEFRAME_TX_REQ 0x0020
580#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500582/* MSI/MSI-X defines */
583#define NV_MSI_X_MAX_VECTORS 8
584#define NV_MSI_X_VECTORS_MASK 0x000f
585#define NV_MSI_CAPABLE 0x0010
586#define NV_MSI_X_CAPABLE 0x0020
587#define NV_MSI_ENABLED 0x0040
588#define NV_MSI_X_ENABLED 0x0080
589
590#define NV_MSI_X_VECTOR_ALL 0x0
591#define NV_MSI_X_VECTOR_RX 0x0
592#define NV_MSI_X_VECTOR_TX 0x1
593#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800595#define NV_MSI_PRIV_OFFSET 0x68
596#define NV_MSI_PRIV_VALUE 0xffffffff
597
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500598#define NV_RESTART_TX 0x1
599#define NV_RESTART_RX 0x2
600
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500601#define NV_TX_LIMIT_COUNT 16
602
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000603#define NV_DYNAMIC_THRESHOLD 4
604#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
605
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400606/* statistics */
607struct nv_ethtool_str {
608 char name[ETH_GSTRING_LEN];
609};
610
611static const struct nv_ethtool_str nv_estats_str[] = {
612 { "tx_bytes" },
613 { "tx_zero_rexmt" },
614 { "tx_one_rexmt" },
615 { "tx_many_rexmt" },
616 { "tx_late_collision" },
617 { "tx_fifo_errors" },
618 { "tx_carrier_errors" },
619 { "tx_excess_deferral" },
620 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400621 { "rx_frame_error" },
622 { "rx_extra_byte" },
623 { "rx_late_collision" },
624 { "rx_runt" },
625 { "rx_frame_too_long" },
626 { "rx_over_errors" },
627 { "rx_crc_errors" },
628 { "rx_frame_align_error" },
629 { "rx_length_error" },
630 { "rx_unicast" },
631 { "rx_multicast" },
632 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400633 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500634 { "rx_errors_total" },
635 { "tx_errors_total" },
636
637 /* version 2 stats */
638 { "tx_deferral" },
639 { "tx_packets" },
640 { "rx_bytes" },
641 { "tx_pause" },
642 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400643 { "rx_drop_frame" },
644
645 /* version 3 stats */
646 { "tx_unicast" },
647 { "tx_multicast" },
648 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400649};
650
651struct nv_ethtool_stats {
652 u64 tx_bytes;
653 u64 tx_zero_rexmt;
654 u64 tx_one_rexmt;
655 u64 tx_many_rexmt;
656 u64 tx_late_collision;
657 u64 tx_fifo_errors;
658 u64 tx_carrier_errors;
659 u64 tx_excess_deferral;
660 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400661 u64 rx_frame_error;
662 u64 rx_extra_byte;
663 u64 rx_late_collision;
664 u64 rx_runt;
665 u64 rx_frame_too_long;
666 u64 rx_over_errors;
667 u64 rx_crc_errors;
668 u64 rx_frame_align_error;
669 u64 rx_length_error;
670 u64 rx_unicast;
671 u64 rx_multicast;
672 u64 rx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400673 u64 rx_packets;
674 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500675 u64 tx_errors_total;
676
677 /* version 2 stats */
678 u64 tx_deferral;
679 u64 tx_packets;
680 u64 rx_bytes;
681 u64 tx_pause;
682 u64 rx_pause;
683 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400684
685 /* version 3 stats */
686 u64 tx_unicast;
687 u64 tx_multicast;
688 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400689};
690
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400691#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
692#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500693#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
694
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400695/* diagnostics */
696#define NV_TEST_COUNT_BASE 3
697#define NV_TEST_COUNT_EXTENDED 4
698
699static const struct nv_ethtool_str nv_etests_str[] = {
700 { "link (online/offline)" },
701 { "register (offline) " },
702 { "interrupt (offline) " },
703 { "loopback (offline) " }
704};
705
706struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000707 __u32 reg;
708 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400709};
710
711static const struct register_test nv_registers_test[] = {
712 { NvRegUnknownSetupReg6, 0x01 },
713 { NvRegMisc1, 0x03c },
714 { NvRegOffloadConfig, 0x03ff },
715 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400716 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400717 { NvRegWakeUpFlags, 0x07777 },
Szymon Janc78aea4f2010-11-27 08:39:43 +0000718 { 0, 0 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400719};
720
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500721struct nv_skb_map {
722 struct sk_buff *skb;
723 dma_addr_t dma;
Eric Dumazet73a37072009-06-17 21:17:59 +0000724 unsigned int dma_len:31;
725 unsigned int dma_single:1;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500726 struct ring_desc_ex *first_tx_desc;
727 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500728};
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730/*
731 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800732 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 * critical parts:
734 * - rx is (pseudo-) lockless: it relies on the single-threading provided
735 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700736 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800737 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700738 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 */
740
741/* in dev: base, irq */
742struct fe_priv {
743 spinlock_t lock;
744
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700745 struct net_device *dev;
746 struct napi_struct napi;
747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 /* General data:
749 * Locking: spin_lock(&np->lock); */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400750 struct nv_ethtool_stats estats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 int in_shutdown;
752 u32 linkspeed;
753 int duplex;
754 int autoneg;
755 int fixed_mode;
756 int phyaddr;
757 int wolenabled;
758 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400759 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400760 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400762 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500763 int recover_error;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000764 int quiet_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
766 /* General data: RO fields */
767 dma_addr_t ring_addr;
768 struct pci_dev *pci_dev;
769 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000770 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 u32 irqmask;
772 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400773 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500774 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400775 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400776 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400777 u32 register_size;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500778 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800779 int mgmt_version;
780 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
782 void __iomem *base;
783
784 /* rx specific fields.
785 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
786 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500787 union ring_type get_rx, put_rx, first_rx, last_rx;
788 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
789 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
790 struct nv_skb_map *rx_skb;
791
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700792 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200794 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 struct timer_list oom_kick;
796 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400797 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500798 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400799 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
801 /* media detection workaround.
802 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
803 */
804 int need_linktimer;
805 unsigned long link_timeout;
806 /*
807 * tx specific fields.
808 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500809 union ring_type get_tx, put_tx, first_tx, last_tx;
810 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
811 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
812 struct nv_skb_map *tx_skb;
813
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700814 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400816 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500817 int tx_limit;
818 u32 tx_pkts_in_progress;
819 struct nv_skb_map *tx_change_owner;
820 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500821 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500822
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500823 /* msi/msi-x fields */
824 u32 msi_flags;
825 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400826
827 /* flow control */
828 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200829
830 /* power saved state */
831 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800832
833 /* for different msi-x irq type */
834 char name_rx[IFNAMSIZ + 3]; /* -rx */
835 char name_tx[IFNAMSIZ + 3]; /* -tx */
836 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837};
838
839/*
840 * Maximum number of loops until we assume that a bit in the irq mask
841 * is stuck. Overridable with module param.
842 */
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000843static int max_interrupt_work = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500845/*
846 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400847 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500848 * Throughput Mode: Every tx and rx packet will generate an interrupt.
849 * CPU Mode: Interrupts are controlled by a timer.
850 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400851enum {
852 NV_OPTIMIZATION_MODE_THROUGHPUT,
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000853 NV_OPTIMIZATION_MODE_CPU,
854 NV_OPTIMIZATION_MODE_DYNAMIC
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400855};
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000856static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500857
858/*
859 * Poll interval for timer irq
860 *
861 * This interval determines how frequent an interrupt is generated.
862 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
863 * Min = 0, and Max = 65535
864 */
865static int poll_interval = -1;
866
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500867/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400868 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500869 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400870enum {
871 NV_MSI_INT_DISABLED,
872 NV_MSI_INT_ENABLED
873};
874static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500875
876/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400877 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500878 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400879enum {
880 NV_MSIX_INT_DISABLED,
881 NV_MSIX_INT_ENABLED
882};
Yinghai Lu39482792009-02-06 01:31:12 -0800883static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400884
885/*
886 * DMA 64bit
887 */
888enum {
889 NV_DMA_64BIT_DISABLED,
890 NV_DMA_64BIT_ENABLED
891};
892static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500893
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400894/*
895 * Crossover Detection
896 * Realtek 8201 phy + some OEM boards do not work properly.
897 */
898enum {
899 NV_CROSSOVER_DETECTION_DISABLED,
900 NV_CROSSOVER_DETECTION_ENABLED
901};
902static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
903
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700904/*
905 * Power down phy when interface is down (persists through reboot;
906 * older Linux and other OSes may not power it up again)
907 */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000908static int phy_power_down;
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700909
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910static inline struct fe_priv *get_nvpriv(struct net_device *dev)
911{
912 return netdev_priv(dev);
913}
914
915static inline u8 __iomem *get_hwbase(struct net_device *dev)
916{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400917 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918}
919
920static inline void pci_push(u8 __iomem *base)
921{
922 /* force out pending posted writes */
923 readl(base);
924}
925
926static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
927{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700928 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
930}
931
Manfred Spraulee733622005-07-31 18:32:26 +0200932static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
933{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700934 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200935}
936
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400937static bool nv_optimized(struct fe_priv *np)
938{
939 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
940 return false;
941 return true;
942}
943
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
Joe Perches344d0dc2010-11-29 07:41:52 +0000945 int delay, int delaymax)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946{
947 u8 __iomem *base = get_hwbase(dev);
948
949 pci_push(base);
950 do {
951 udelay(delay);
952 delaymax -= delay;
Joe Perches344d0dc2010-11-29 07:41:52 +0000953 if (delaymax < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 } while ((readl(base + offset) & mask) != target);
956 return 0;
957}
958
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500959#define NV_SETUP_RX_RING 0x01
960#define NV_SETUP_TX_RING 0x02
961
Al Viro5bb7ea22007-12-09 16:06:41 +0000962static inline u32 dma_low(dma_addr_t addr)
963{
964 return addr;
965}
966
967static inline u32 dma_high(dma_addr_t addr)
968{
969 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
970}
971
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500972static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
973{
974 struct fe_priv *np = get_nvpriv(dev);
975 u8 __iomem *base = get_hwbase(dev);
976
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400977 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000978 if (rxtx_flags & NV_SETUP_RX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000979 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Szymon Janc78aea4f2010-11-27 08:39:43 +0000980 if (rxtx_flags & NV_SETUP_TX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000981 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500982 } else {
983 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000984 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
985 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500986 }
987 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000988 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
989 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500990 }
991 }
992}
993
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400994static void free_rings(struct net_device *dev)
995{
996 struct fe_priv *np = get_nvpriv(dev);
997
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400998 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700999 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001000 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
1001 np->rx_ring.orig, np->ring_addr);
1002 } else {
1003 if (np->rx_ring.ex)
1004 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
1005 np->rx_ring.ex, np->ring_addr);
1006 }
Szymon Janc9b03b062010-11-27 08:39:44 +00001007 kfree(np->rx_skb);
1008 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001009}
1010
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001011static int using_multi_irqs(struct net_device *dev)
1012{
1013 struct fe_priv *np = get_nvpriv(dev);
1014
1015 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1016 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1017 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1018 return 0;
1019 else
1020 return 1;
1021}
1022
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00001023static void nv_txrx_gate(struct net_device *dev, bool gate)
1024{
1025 struct fe_priv *np = get_nvpriv(dev);
1026 u8 __iomem *base = get_hwbase(dev);
1027 u32 powerstate;
1028
1029 if (!np->mac_in_use &&
1030 (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1031 powerstate = readl(base + NvRegPowerState2);
1032 if (gate)
1033 powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1034 else
1035 powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1036 writel(powerstate, base + NvRegPowerState2);
1037 }
1038}
1039
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001040static void nv_enable_irq(struct net_device *dev)
1041{
1042 struct fe_priv *np = get_nvpriv(dev);
1043
1044 if (!using_multi_irqs(dev)) {
1045 if (np->msi_flags & NV_MSI_X_ENABLED)
1046 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1047 else
Manfred Spraula7475902007-10-17 21:52:33 +02001048 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001049 } else {
1050 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1051 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1052 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1053 }
1054}
1055
1056static void nv_disable_irq(struct net_device *dev)
1057{
1058 struct fe_priv *np = get_nvpriv(dev);
1059
1060 if (!using_multi_irqs(dev)) {
1061 if (np->msi_flags & NV_MSI_X_ENABLED)
1062 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1063 else
Manfred Spraula7475902007-10-17 21:52:33 +02001064 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001065 } else {
1066 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1067 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1068 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1069 }
1070}
1071
1072/* In MSIX mode, a write to irqmask behaves as XOR */
1073static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1074{
1075 u8 __iomem *base = get_hwbase(dev);
1076
1077 writel(mask, base + NvRegIrqMask);
1078}
1079
1080static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1081{
1082 struct fe_priv *np = get_nvpriv(dev);
1083 u8 __iomem *base = get_hwbase(dev);
1084
1085 if (np->msi_flags & NV_MSI_X_ENABLED) {
1086 writel(mask, base + NvRegIrqMask);
1087 } else {
1088 if (np->msi_flags & NV_MSI_ENABLED)
1089 writel(0, base + NvRegMSIIrqMask);
1090 writel(0, base + NvRegIrqMask);
1091 }
1092}
1093
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001094static void nv_napi_enable(struct net_device *dev)
1095{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001096 struct fe_priv *np = get_nvpriv(dev);
1097
1098 napi_enable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001099}
1100
1101static void nv_napi_disable(struct net_device *dev)
1102{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001103 struct fe_priv *np = get_nvpriv(dev);
1104
1105 napi_disable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001106}
1107
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108#define MII_READ (-1)
1109/* mii_rw: read/write a register on the PHY.
1110 *
1111 * Caller must guarantee serialization
1112 */
1113static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1114{
1115 u8 __iomem *base = get_hwbase(dev);
1116 u32 reg;
1117 int retval;
1118
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001119 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120
1121 reg = readl(base + NvRegMIIControl);
1122 if (reg & NVREG_MIICTL_INUSE) {
1123 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1124 udelay(NV_MIIBUSY_DELAY);
1125 }
1126
1127 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1128 if (value != MII_READ) {
1129 writel(value, base + NvRegMIIData);
1130 reg |= NVREG_MIICTL_WRITE;
1131 }
1132 writel(reg, base + NvRegMIIControl);
1133
1134 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
Joe Perches344d0dc2010-11-29 07:41:52 +00001135 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 retval = -1;
1137 } else if (value != MII_READ) {
1138 /* it was a write operation - fewer failures are detectable */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 retval = 0;
1140 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 retval = -1;
1142 } else {
1143 retval = readl(base + NvRegMIIData);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 }
1145
1146 return retval;
1147}
1148
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001149static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001151 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 u32 miicontrol;
1153 unsigned int tries = 0;
1154
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001155 miicontrol = BMCR_RESET | bmcr_setup;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001156 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
1159 /* wait for 500ms */
1160 msleep(500);
1161
1162 /* must wait till reset is deasserted */
1163 while (miicontrol & BMCR_RESET) {
Szymon Jancde855b92010-11-27 08:39:48 +00001164 usleep_range(10000, 20000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1166 /* FIXME: 100 tries seem excessive */
1167 if (tries++ > 100)
1168 return -1;
1169 }
1170 return 0;
1171}
1172
Joe Perchesc41d41e2010-11-29 07:41:58 +00001173static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
1174{
1175 static const struct {
1176 int reg;
1177 int init;
1178 } ri[] = {
1179 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1180 { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
1181 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
1182 { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
1183 { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
1184 { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
1185 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1186 };
1187 int i;
1188
1189 for (i = 0; i < ARRAY_SIZE(ri); i++) {
Joe Perchescd663282010-11-29 07:41:59 +00001190 if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
Joe Perchesc41d41e2010-11-29 07:41:58 +00001191 return PHY_ERROR;
Joe Perchesc41d41e2010-11-29 07:41:58 +00001192 }
1193
1194 return 0;
1195}
1196
Joe Perchescd663282010-11-29 07:41:59 +00001197static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
1198{
1199 u32 reg;
1200 u8 __iomem *base = get_hwbase(dev);
1201 u32 powerstate = readl(base + NvRegPowerState2);
1202
1203 /* need to perform hw phy reset */
1204 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1205 writel(powerstate, base + NvRegPowerState2);
1206 msleep(25);
1207
1208 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1209 writel(powerstate, base + NvRegPowerState2);
1210 msleep(25);
1211
1212 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1213 reg |= PHY_REALTEK_INIT9;
1214 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
1215 return PHY_ERROR;
1216 if (mii_rw(dev, np->phyaddr,
1217 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
1218 return PHY_ERROR;
1219 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1220 if (!(reg & PHY_REALTEK_INIT11)) {
1221 reg |= PHY_REALTEK_INIT11;
1222 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
1223 return PHY_ERROR;
1224 }
1225 if (mii_rw(dev, np->phyaddr,
1226 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1227 return PHY_ERROR;
1228
1229 return 0;
1230}
1231
1232static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
1233{
1234 u32 phy_reserved;
1235
1236 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
1237 phy_reserved = mii_rw(dev, np->phyaddr,
1238 PHY_REALTEK_INIT_REG6, MII_READ);
1239 phy_reserved |= PHY_REALTEK_INIT7;
1240 if (mii_rw(dev, np->phyaddr,
1241 PHY_REALTEK_INIT_REG6, phy_reserved))
1242 return PHY_ERROR;
1243 }
1244
1245 return 0;
1246}
1247
1248static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
1249{
1250 u32 phy_reserved;
1251
1252 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1253 if (mii_rw(dev, np->phyaddr,
1254 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
1255 return PHY_ERROR;
1256 phy_reserved = mii_rw(dev, np->phyaddr,
1257 PHY_REALTEK_INIT_REG2, MII_READ);
1258 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1259 phy_reserved |= PHY_REALTEK_INIT3;
1260 if (mii_rw(dev, np->phyaddr,
1261 PHY_REALTEK_INIT_REG2, phy_reserved))
1262 return PHY_ERROR;
1263 if (mii_rw(dev, np->phyaddr,
1264 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1265 return PHY_ERROR;
1266 }
1267
1268 return 0;
1269}
1270
1271static int init_cicada(struct net_device *dev, struct fe_priv *np,
1272 u32 phyinterface)
1273{
1274 u32 phy_reserved;
1275
1276 if (phyinterface & PHY_RGMII) {
1277 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
1278 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1279 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
1280 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
1281 return PHY_ERROR;
1282 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1283 phy_reserved |= PHY_CICADA_INIT5;
1284 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
1285 return PHY_ERROR;
1286 }
1287 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
1288 phy_reserved |= PHY_CICADA_INIT6;
1289 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
1290 return PHY_ERROR;
1291
1292 return 0;
1293}
1294
1295static int init_vitesse(struct net_device *dev, struct fe_priv *np)
1296{
1297 u32 phy_reserved;
1298
1299 if (mii_rw(dev, np->phyaddr,
1300 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
1301 return PHY_ERROR;
1302 if (mii_rw(dev, np->phyaddr,
1303 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
1304 return PHY_ERROR;
1305 phy_reserved = mii_rw(dev, np->phyaddr,
1306 PHY_VITESSE_INIT_REG4, MII_READ);
1307 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1308 return PHY_ERROR;
1309 phy_reserved = mii_rw(dev, np->phyaddr,
1310 PHY_VITESSE_INIT_REG3, MII_READ);
1311 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1312 phy_reserved |= PHY_VITESSE_INIT3;
1313 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1314 return PHY_ERROR;
1315 if (mii_rw(dev, np->phyaddr,
1316 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
1317 return PHY_ERROR;
1318 if (mii_rw(dev, np->phyaddr,
1319 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
1320 return PHY_ERROR;
1321 phy_reserved = mii_rw(dev, np->phyaddr,
1322 PHY_VITESSE_INIT_REG4, MII_READ);
1323 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1324 phy_reserved |= PHY_VITESSE_INIT3;
1325 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1326 return PHY_ERROR;
1327 phy_reserved = mii_rw(dev, np->phyaddr,
1328 PHY_VITESSE_INIT_REG3, MII_READ);
1329 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1330 return PHY_ERROR;
1331 if (mii_rw(dev, np->phyaddr,
1332 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
1333 return PHY_ERROR;
1334 if (mii_rw(dev, np->phyaddr,
1335 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
1336 return PHY_ERROR;
1337 phy_reserved = mii_rw(dev, np->phyaddr,
1338 PHY_VITESSE_INIT_REG4, MII_READ);
1339 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1340 return PHY_ERROR;
1341 phy_reserved = mii_rw(dev, np->phyaddr,
1342 PHY_VITESSE_INIT_REG3, MII_READ);
1343 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1344 phy_reserved |= PHY_VITESSE_INIT8;
1345 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1346 return PHY_ERROR;
1347 if (mii_rw(dev, np->phyaddr,
1348 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
1349 return PHY_ERROR;
1350 if (mii_rw(dev, np->phyaddr,
1351 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
1352 return PHY_ERROR;
1353
1354 return 0;
1355}
1356
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357static int phy_init(struct net_device *dev)
1358{
1359 struct fe_priv *np = get_nvpriv(dev);
1360 u8 __iomem *base = get_hwbase(dev);
Joe Perchescd663282010-11-29 07:41:59 +00001361 u32 phyinterface;
1362 u32 mii_status, mii_control, mii_control_1000, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001364 /* phy errata for E3016 phy */
1365 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1366 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1367 reg &= ~PHY_MARVELL_E3016_INITMASK;
1368 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001369 netdev_info(dev, "%s: phy write to errata reg failed\n",
1370 pci_name(np->pci_dev));
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001371 return PHY_ERROR;
1372 }
1373 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001374 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001375 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1376 np->phy_rev == PHY_REV_REALTEK_8211B) {
Joe Perchescd663282010-11-29 07:41:59 +00001377 if (init_realtek_8211b(dev, np)) {
1378 netdev_info(dev, "%s: phy init failed\n",
1379 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001380 return PHY_ERROR;
Joe Perchescd663282010-11-29 07:41:59 +00001381 }
Joe Perchesc41d41e2010-11-29 07:41:58 +00001382 } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1383 np->phy_rev == PHY_REV_REALTEK_8211C) {
Joe Perchescd663282010-11-29 07:41:59 +00001384 if (init_realtek_8211c(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001385 netdev_info(dev, "%s: phy init failed\n",
1386 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001387 return PHY_ERROR;
1388 }
Joe Perchescd663282010-11-29 07:41:59 +00001389 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1390 if (init_realtek_8201(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001391 netdev_info(dev, "%s: phy init failed\n",
1392 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001393 return PHY_ERROR;
1394 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001395 }
1396 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001397
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 /* set advertise register */
1399 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Joe Perchescd663282010-11-29 07:41:59 +00001400 reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
1401 ADVERTISE_100HALF | ADVERTISE_100FULL |
1402 ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001404 netdev_info(dev, "%s: phy write to advertise failed\n",
1405 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 return PHY_ERROR;
1407 }
1408
1409 /* get phy interface type */
1410 phyinterface = readl(base + NvRegPhyInterface);
1411
1412 /* see if gigabit phy */
1413 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1414 if (mii_status & PHY_GIGABIT) {
1415 np->gigabit = PHY_GIGABIT;
Joe Perchescd663282010-11-29 07:41:59 +00001416 mii_control_1000 = mii_rw(dev, np->phyaddr,
1417 MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 mii_control_1000 &= ~ADVERTISE_1000HALF;
1419 if (phyinterface & PHY_RGMII)
1420 mii_control_1000 |= ADVERTISE_1000FULL;
1421 else
1422 mii_control_1000 &= ~ADVERTISE_1000FULL;
1423
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001424 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001425 netdev_info(dev, "%s: phy init failed\n",
1426 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 return PHY_ERROR;
1428 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00001429 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 np->gigabit = 0;
1431
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001432 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1433 mii_control |= BMCR_ANENABLE;
1434
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001435 if (np->phy_oui == PHY_OUI_REALTEK &&
1436 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1437 np->phy_rev == PHY_REV_REALTEK_8211C) {
1438 /* start autoneg since we already performed hw reset above */
1439 mii_control |= BMCR_ANRESTART;
1440 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001441 netdev_info(dev, "%s: phy init failed\n",
1442 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001443 return PHY_ERROR;
1444 }
1445 } else {
1446 /* reset the phy
1447 * (certain phys need bmcr to be setup with reset)
1448 */
1449 if (phy_reset(dev, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001450 netdev_info(dev, "%s: phy reset failed\n",
1451 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001452 return PHY_ERROR;
1453 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 }
1455
1456 /* phy vendor specific configuration */
Joe Perchescd663282010-11-29 07:41:59 +00001457 if ((np->phy_oui == PHY_OUI_CICADA)) {
1458 if (init_cicada(dev, np, phyinterface)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001459 netdev_info(dev, "%s: phy init failed\n",
1460 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 return PHY_ERROR;
1462 }
Joe Perchescd663282010-11-29 07:41:59 +00001463 } else if (np->phy_oui == PHY_OUI_VITESSE) {
1464 if (init_vitesse(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001465 netdev_info(dev, "%s: phy init failed\n",
1466 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 return PHY_ERROR;
1468 }
Joe Perchescd663282010-11-29 07:41:59 +00001469 } else if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001470 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1471 np->phy_rev == PHY_REV_REALTEK_8211B) {
1472 /* reset could have cleared these out, set them back */
Joe Perchescd663282010-11-29 07:41:59 +00001473 if (init_realtek_8211b(dev, np)) {
1474 netdev_info(dev, "%s: phy init failed\n",
1475 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001476 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001477 }
Joe Perchescd663282010-11-29 07:41:59 +00001478 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1479 if (init_realtek_8201(dev, np) ||
1480 init_realtek_8201_cross(dev, np)) {
1481 netdev_info(dev, "%s: phy init failed\n",
1482 pci_name(np->pci_dev));
1483 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001484 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001485 }
1486 }
1487
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001488 /* some phys clear out pause advertisement on reset, set it back */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001489 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
Ed Swierkcb52deb2008-12-01 12:24:43 +00001491 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001493 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001494 if (phy_power_down)
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001495 mii_control |= BMCR_PDOWN;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001496 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 return PHY_ERROR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498
1499 return 0;
1500}
1501
1502static void nv_start_rx(struct net_device *dev)
1503{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001504 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001506 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001509 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1510 rx_ctrl &= ~NVREG_RCVCTL_START;
1511 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 pci_push(base);
1513 }
1514 writel(np->linkspeed, base + NvRegLinkSpeed);
1515 pci_push(base);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001516 rx_ctrl |= NVREG_RCVCTL_START;
1517 if (np->mac_in_use)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001518 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1519 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 pci_push(base);
1521}
1522
1523static void nv_stop_rx(struct net_device *dev)
1524{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001525 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001527 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001529 if (!np->mac_in_use)
1530 rx_ctrl &= ~NVREG_RCVCTL_START;
1531 else
1532 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1533 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001534 if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1535 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001536 netdev_info(dev, "%s: ReceiverStatus remained busy\n",
1537 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
1539 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001540 if (!np->mac_in_use)
1541 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542}
1543
1544static void nv_start_tx(struct net_device *dev)
1545{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001546 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001548 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001550 tx_ctrl |= NVREG_XMITCTL_START;
1551 if (np->mac_in_use)
1552 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1553 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 pci_push(base);
1555}
1556
1557static void nv_stop_tx(struct net_device *dev)
1558{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001559 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001561 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001563 if (!np->mac_in_use)
1564 tx_ctrl &= ~NVREG_XMITCTL_START;
1565 else
1566 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1567 writel(tx_ctrl, base + NvRegTransmitterControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001568 if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1569 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001570 netdev_info(dev, "%s: TransmitterStatus remained busy\n",
1571 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
1573 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001574 if (!np->mac_in_use)
1575 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1576 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577}
1578
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001579static void nv_start_rxtx(struct net_device *dev)
1580{
1581 nv_start_rx(dev);
1582 nv_start_tx(dev);
1583}
1584
1585static void nv_stop_rxtx(struct net_device *dev)
1586{
1587 nv_stop_rx(dev);
1588 nv_stop_tx(dev);
1589}
1590
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591static void nv_txrx_reset(struct net_device *dev)
1592{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001593 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 u8 __iomem *base = get_hwbase(dev);
1595
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001596 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 pci_push(base);
1598 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001599 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 pci_push(base);
1601}
1602
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001603static void nv_mac_reset(struct net_device *dev)
1604{
1605 struct fe_priv *np = netdev_priv(dev);
1606 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001607 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001608
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001609 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1610 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001611
1612 /* save registers since they will be cleared on reset */
1613 temp1 = readl(base + NvRegMacAddrA);
1614 temp2 = readl(base + NvRegMacAddrB);
1615 temp3 = readl(base + NvRegTransmitPoll);
1616
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001617 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1618 pci_push(base);
1619 udelay(NV_MAC_RESET_DELAY);
1620 writel(0, base + NvRegMacReset);
1621 pci_push(base);
1622 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001623
1624 /* restore saved registers */
1625 writel(temp1, base + NvRegMacAddrA);
1626 writel(temp2, base + NvRegMacAddrB);
1627 writel(temp3, base + NvRegTransmitPoll);
1628
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001629 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1630 pci_push(base);
1631}
1632
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001633static void nv_get_hw_stats(struct net_device *dev)
1634{
1635 struct fe_priv *np = netdev_priv(dev);
1636 u8 __iomem *base = get_hwbase(dev);
1637
1638 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1639 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1640 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1641 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1642 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1643 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1644 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1645 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1646 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1647 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1648 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1649 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1650 np->estats.rx_runt += readl(base + NvRegRxRunt);
1651 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1652 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1653 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1654 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1655 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1656 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1657 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1658 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1659 np->estats.rx_packets =
1660 np->estats.rx_unicast +
1661 np->estats.rx_multicast +
1662 np->estats.rx_broadcast;
1663 np->estats.rx_errors_total =
1664 np->estats.rx_crc_errors +
1665 np->estats.rx_over_errors +
1666 np->estats.rx_frame_error +
1667 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1668 np->estats.rx_late_collision +
1669 np->estats.rx_runt +
1670 np->estats.rx_frame_too_long;
1671 np->estats.tx_errors_total =
1672 np->estats.tx_late_collision +
1673 np->estats.tx_fifo_errors +
1674 np->estats.tx_carrier_errors +
1675 np->estats.tx_excess_deferral +
1676 np->estats.tx_retry_error;
1677
1678 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1679 np->estats.tx_deferral += readl(base + NvRegTxDef);
1680 np->estats.tx_packets += readl(base + NvRegTxFrame);
1681 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1682 np->estats.tx_pause += readl(base + NvRegTxPause);
1683 np->estats.rx_pause += readl(base + NvRegRxPause);
1684 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1685 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001686
1687 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1688 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1689 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1690 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1691 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001692}
1693
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694/*
1695 * nv_get_stats: dev->get_stats function
1696 * Get latest stats value from the nic.
1697 * Called with read_lock(&dev_base_lock) held for read -
1698 * only synchronized against unregister_netdevice.
1699 */
1700static struct net_device_stats *nv_get_stats(struct net_device *dev)
1701{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001702 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703
Ayaz Abdulla21828162007-01-23 12:27:21 -05001704 /* If the nic supports hw counters then retrieve latest values */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001705 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05001706 nv_get_hw_stats(dev);
1707
1708 /* copy to net_device stats */
Jeff Garzik8148ff42007-10-16 20:56:09 -04001709 dev->stats.tx_bytes = np->estats.tx_bytes;
1710 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1711 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1712 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1713 dev->stats.rx_over_errors = np->estats.rx_over_errors;
1714 dev->stats.rx_errors = np->estats.rx_errors_total;
1715 dev->stats.tx_errors = np->estats.tx_errors_total;
Ayaz Abdulla21828162007-01-23 12:27:21 -05001716 }
Jeff Garzik8148ff42007-10-16 20:56:09 -04001717
1718 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719}
1720
1721/*
1722 * nv_alloc_rx: fill rx ring entries.
1723 * Return 1 if the allocations for the skbs failed and the
1724 * rx engine is without Available descriptors
1725 */
1726static int nv_alloc_rx(struct net_device *dev)
1727{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001728 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001729 struct ring_desc *less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001731 less_rx = np->get_rx.orig;
1732 if (less_rx-- == np->first_rx.orig)
1733 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001734
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001735 while (np->put_rx.orig != less_rx) {
1736 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001737 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001738 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001739 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1740 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001741 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001742 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001743 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001744 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1745 wmb();
1746 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001747 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001748 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001749 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001750 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001751 } else
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001752 return 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001753 }
1754 return 0;
1755}
1756
1757static int nv_alloc_rx_optimized(struct net_device *dev)
1758{
1759 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001760 struct ring_desc_ex *less_rx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001761
1762 less_rx = np->get_rx.ex;
1763 if (less_rx-- == np->first_rx.ex)
1764 less_rx = np->last_rx.ex;
1765
1766 while (np->put_rx.ex != less_rx) {
1767 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1768 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001769 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001770 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1771 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001772 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001773 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001774 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001775 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1776 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001777 wmb();
1778 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001779 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001780 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001781 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001782 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001783 } else
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001784 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 return 0;
1787}
1788
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001789/* If rx bufs are exhausted called after 50ms to attempt to refresh */
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001790static void nv_do_rx_refill(unsigned long data)
1791{
1792 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001793 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001794
1795 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001796 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001797}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001799static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001800{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001801 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001802 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001803
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001804 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001805
1806 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001807 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1808 else
1809 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1810 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1811 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001812
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001813 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001814 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001815 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001816 np->rx_ring.orig[i].buf = 0;
1817 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001818 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001819 np->rx_ring.ex[i].txvlan = 0;
1820 np->rx_ring.ex[i].bufhigh = 0;
1821 np->rx_ring.ex[i].buflow = 0;
1822 }
1823 np->rx_skb[i].skb = NULL;
1824 np->rx_skb[i].dma = 0;
1825 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001826}
1827
1828static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001830 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001832
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001833 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001834
1835 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001836 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1837 else
1838 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1839 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1840 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001841 np->tx_pkts_in_progress = 0;
1842 np->tx_change_owner = NULL;
1843 np->tx_end_flip = NULL;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00001844 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001846 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001847 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001848 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001849 np->tx_ring.orig[i].buf = 0;
1850 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001851 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001852 np->tx_ring.ex[i].txvlan = 0;
1853 np->tx_ring.ex[i].bufhigh = 0;
1854 np->tx_ring.ex[i].buflow = 0;
1855 }
1856 np->tx_skb[i].skb = NULL;
1857 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001858 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001859 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001860 np->tx_skb[i].first_tx_desc = NULL;
1861 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001862 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001863}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864
Manfred Sprauld81c0982005-07-31 18:20:30 +02001865static int nv_init_ring(struct net_device *dev)
1866{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001867 struct fe_priv *np = netdev_priv(dev);
1868
Manfred Sprauld81c0982005-07-31 18:20:30 +02001869 nv_init_tx(dev);
1870 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001871
1872 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001873 return nv_alloc_rx(dev);
1874 else
1875 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876}
1877
Eric Dumazet73a37072009-06-17 21:17:59 +00001878static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001879{
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001880 if (tx_skb->dma) {
Eric Dumazet73a37072009-06-17 21:17:59 +00001881 if (tx_skb->dma_single)
1882 pci_unmap_single(np->pci_dev, tx_skb->dma,
1883 tx_skb->dma_len,
1884 PCI_DMA_TODEVICE);
1885 else
1886 pci_unmap_page(np->pci_dev, tx_skb->dma,
1887 tx_skb->dma_len,
1888 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001889 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001890 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001891}
1892
1893static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1894{
1895 nv_unmap_txskb(np, tx_skb);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001896 if (tx_skb->skb) {
1897 dev_kfree_skb_any(tx_skb->skb);
1898 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001899 return 1;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001900 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001901 return 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001902}
1903
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904static void nv_drain_tx(struct net_device *dev)
1905{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001906 struct fe_priv *np = netdev_priv(dev);
1907 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001908
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001909 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001910 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001911 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001912 np->tx_ring.orig[i].buf = 0;
1913 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001914 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001915 np->tx_ring.ex[i].txvlan = 0;
1916 np->tx_ring.ex[i].bufhigh = 0;
1917 np->tx_ring.ex[i].buflow = 0;
1918 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001919 if (nv_release_txskb(np, &np->tx_skb[i]))
Jeff Garzik8148ff42007-10-16 20:56:09 -04001920 dev->stats.tx_dropped++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001921 np->tx_skb[i].dma = 0;
1922 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001923 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001924 np->tx_skb[i].first_tx_desc = NULL;
1925 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001927 np->tx_pkts_in_progress = 0;
1928 np->tx_change_owner = NULL;
1929 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930}
1931
1932static void nv_drain_rx(struct net_device *dev)
1933{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001934 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001936
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001937 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001938 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001939 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001940 np->rx_ring.orig[i].buf = 0;
1941 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001942 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001943 np->rx_ring.ex[i].txvlan = 0;
1944 np->rx_ring.ex[i].bufhigh = 0;
1945 np->rx_ring.ex[i].buflow = 0;
1946 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001948 if (np->rx_skb[i].skb) {
1949 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001950 (skb_end_pointer(np->rx_skb[i].skb) -
1951 np->rx_skb[i].skb->data),
1952 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001953 dev_kfree_skb(np->rx_skb[i].skb);
1954 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 }
1956 }
1957}
1958
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001959static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960{
1961 nv_drain_tx(dev);
1962 nv_drain_rx(dev);
1963}
1964
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001965static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1966{
1967 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1968}
1969
Ayaz Abdullaa4336862008-04-18 13:50:43 -07001970static void nv_legacybackoff_reseed(struct net_device *dev)
1971{
1972 u8 __iomem *base = get_hwbase(dev);
1973 u32 reg;
1974 u32 low;
1975 int tx_status = 0;
1976
1977 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
1978 get_random_bytes(&low, sizeof(low));
1979 reg |= low & NVREG_SLOTTIME_MASK;
1980
1981 /* Need to stop tx before change takes effect.
1982 * Caller has already gained np->lock.
1983 */
1984 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
1985 if (tx_status)
1986 nv_stop_tx(dev);
1987 nv_stop_rx(dev);
1988 writel(reg, base + NvRegSlotTime);
1989 if (tx_status)
1990 nv_start_tx(dev);
1991 nv_start_rx(dev);
1992}
1993
1994/* Gear Backoff Seeds */
1995#define BACKOFF_SEEDSET_ROWS 8
1996#define BACKOFF_SEEDSET_LFSRS 15
1997
1998/* Known Good seed sets */
1999static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002000 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2001 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2002 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2003 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2004 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2005 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2006 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2007 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002008
2009static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002010 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2011 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2012 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2013 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2014 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2015 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2016 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2017 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002018
2019static void nv_gear_backoff_reseed(struct net_device *dev)
2020{
2021 u8 __iomem *base = get_hwbase(dev);
2022 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2023 u32 temp, seedset, combinedSeed;
2024 int i;
2025
2026 /* Setup seed for free running LFSR */
2027 /* We are going to read the time stamp counter 3 times
2028 and swizzle bits around to increase randomness */
2029 get_random_bytes(&miniseed1, sizeof(miniseed1));
2030 miniseed1 &= 0x0fff;
2031 if (miniseed1 == 0)
2032 miniseed1 = 0xabc;
2033
2034 get_random_bytes(&miniseed2, sizeof(miniseed2));
2035 miniseed2 &= 0x0fff;
2036 if (miniseed2 == 0)
2037 miniseed2 = 0xabc;
2038 miniseed2_reversed =
2039 ((miniseed2 & 0xF00) >> 8) |
2040 (miniseed2 & 0x0F0) |
2041 ((miniseed2 & 0x00F) << 8);
2042
2043 get_random_bytes(&miniseed3, sizeof(miniseed3));
2044 miniseed3 &= 0x0fff;
2045 if (miniseed3 == 0)
2046 miniseed3 = 0xabc;
2047 miniseed3_reversed =
2048 ((miniseed3 & 0xF00) >> 8) |
2049 (miniseed3 & 0x0F0) |
2050 ((miniseed3 & 0x00F) << 8);
2051
2052 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2053 (miniseed2 ^ miniseed3_reversed);
2054
2055 /* Seeds can not be zero */
2056 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2057 combinedSeed |= 0x08;
2058 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2059 combinedSeed |= 0x8000;
2060
2061 /* No need to disable tx here */
2062 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2063 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2064 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002065 writel(temp, base + NvRegBackOffControl);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002066
Szymon Janc78aea4f2010-11-27 08:39:43 +00002067 /* Setup seeds for all gear LFSRs. */
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002068 get_random_bytes(&seedset, sizeof(seedset));
2069 seedset = seedset % BACKOFF_SEEDSET_ROWS;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002070 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002071 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2072 temp |= main_seedset[seedset][i-1] & 0x3ff;
2073 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2074 writel(temp, base + NvRegBackOffControl);
2075 }
2076}
2077
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078/*
2079 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002080 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002082static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002084 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002085 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002086 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2087 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002088 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002089 u32 offset = 0;
2090 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002091 u32 size = skb_headlen(skb);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002092 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002093 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002094 struct ring_desc *put_tx;
2095 struct ring_desc *start_tx;
2096 struct ring_desc *prev_tx;
2097 struct nv_skb_map *prev_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002098 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002099
2100 /* add fragments to entries count */
2101 for (i = 0; i < fragments; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002102 u32 size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
2103
2104 entries += (size >> NV_TX2_TSO_MAX_SHIFT) +
2105 ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002106 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002108 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002109 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002110 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002111 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002112 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002113 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002114 return NETDEV_TX_BUSY;
2115 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002116 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002117
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002118 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002119
Ayaz Abdullafa454592006-01-05 22:45:45 -08002120 /* setup the header buffer */
2121 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002122 prev_tx = put_tx;
2123 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002124 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002125 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002126 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002127 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002128 np->put_tx_ctx->dma_single = 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002129 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2130 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002131
Ayaz Abdullafa454592006-01-05 22:45:45 -08002132 tx_flags = np->tx_flags;
2133 offset += bcnt;
2134 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002135 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002136 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002137 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002138 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002139 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002140
2141 /* setup the fragments */
2142 for (i = 0; i < fragments; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002143 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2144 u32 size = skb_frag_size(frag);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002145 offset = 0;
2146
2147 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002148 prev_tx = put_tx;
2149 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002150 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ian Campbell671173c2011-08-29 23:18:28 +00002151 np->put_tx_ctx->dma = skb_frag_dma_map(
2152 &np->pci_dev->dev,
2153 frag, offset,
2154 bcnt,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002155 DMA_TO_DEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002156 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002157 np->put_tx_ctx->dma_single = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002158 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2159 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002160
Ayaz Abdullafa454592006-01-05 22:45:45 -08002161 offset += bcnt;
2162 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002163 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002164 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002165 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002166 np->put_tx_ctx = np->first_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002167 } while (size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002168 }
2169
Ayaz Abdullafa454592006-01-05 22:45:45 -08002170 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002171 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002172
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002173 /* save skb in this slot's context area */
2174 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002175
Herbert Xu89114af2006-07-08 13:34:32 -07002176 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002177 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002178 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002179 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002180 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002181
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002182 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002183
Ayaz Abdullafa454592006-01-05 22:45:45 -08002184 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002185 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2186 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002187
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002188 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002189
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002190 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002191 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192}
2193
Stephen Hemminger613573252009-08-31 19:50:58 +00002194static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2195 struct net_device *dev)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002196{
2197 struct fe_priv *np = netdev_priv(dev);
2198 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002199 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002200 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2201 unsigned int i;
2202 u32 offset = 0;
2203 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002204 u32 size = skb_headlen(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002205 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2206 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002207 struct ring_desc_ex *put_tx;
2208 struct ring_desc_ex *start_tx;
2209 struct ring_desc_ex *prev_tx;
2210 struct nv_skb_map *prev_tx_ctx;
2211 struct nv_skb_map *start_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002212 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002213
2214 /* add fragments to entries count */
2215 for (i = 0; i < fragments; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002216 u32 size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
2217
2218 entries += (size >> NV_TX2_TSO_MAX_SHIFT) +
2219 ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002220 }
2221
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002222 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002223 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002224 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002225 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002226 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002227 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002228 return NETDEV_TX_BUSY;
2229 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002230 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002231
2232 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002233 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002234
2235 /* setup the header buffer */
2236 do {
2237 prev_tx = put_tx;
2238 prev_tx_ctx = np->put_tx_ctx;
2239 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2240 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2241 PCI_DMA_TODEVICE);
2242 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002243 np->put_tx_ctx->dma_single = 1;
Al Viro5bb7ea22007-12-09 16:06:41 +00002244 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2245 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002246 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002247
2248 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002249 offset += bcnt;
2250 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002251 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002252 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002253 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002254 np->put_tx_ctx = np->first_tx_ctx;
2255 } while (size);
2256
2257 /* setup the fragments */
2258 for (i = 0; i < fragments; i++) {
2259 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Eric Dumazet9e903e02011-10-18 21:00:24 +00002260 u32 size = skb_frag_size(frag);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002261 offset = 0;
2262
2263 do {
2264 prev_tx = put_tx;
2265 prev_tx_ctx = np->put_tx_ctx;
2266 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ian Campbell671173c2011-08-29 23:18:28 +00002267 np->put_tx_ctx->dma = skb_frag_dma_map(
2268 &np->pci_dev->dev,
2269 frag, offset,
2270 bcnt,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002271 DMA_TO_DEVICE);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002272 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002273 np->put_tx_ctx->dma_single = 0;
Al Viro5bb7ea22007-12-09 16:06:41 +00002274 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2275 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002276 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002277
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002278 offset += bcnt;
2279 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002280 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002281 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002282 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002283 np->put_tx_ctx = np->first_tx_ctx;
2284 } while (size);
2285 }
2286
2287 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002288 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002289
2290 /* save skb in this slot's context area */
2291 prev_tx_ctx->skb = skb;
2292
2293 if (skb_is_gso(skb))
2294 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2295 else
2296 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2297 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2298
2299 /* vlan tag */
Jesse Grosseab6d182010-10-20 13:56:03 +00002300 if (vlan_tx_tag_present(skb))
2301 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
2302 vlan_tx_tag_get(skb));
2303 else
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002304 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002305
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002306 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002307
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002308 if (np->tx_limit) {
2309 /* Limit the number of outstanding tx. Setup all fragments, but
2310 * do not set the VALID bit on the first descriptor. Save a pointer
2311 * to that descriptor and also for next skb_map element.
2312 */
2313
2314 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2315 if (!np->tx_change_owner)
2316 np->tx_change_owner = start_tx_ctx;
2317
2318 /* remove VALID bit */
2319 tx_flags &= ~NV_TX2_VALID;
2320 start_tx_ctx->first_tx_desc = start_tx;
2321 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2322 np->tx_end_flip = np->put_tx_ctx;
2323 } else {
2324 np->tx_pkts_in_progress++;
2325 }
2326 }
2327
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002328 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002329 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2330 np->put_tx.ex = put_tx;
2331
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002332 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002333
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002334 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002335 return NETDEV_TX_OK;
2336}
2337
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002338static inline void nv_tx_flip_ownership(struct net_device *dev)
2339{
2340 struct fe_priv *np = netdev_priv(dev);
2341
2342 np->tx_pkts_in_progress--;
2343 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002344 np->tx_change_owner->first_tx_desc->flaglen |=
2345 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002346 np->tx_pkts_in_progress++;
2347
2348 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2349 if (np->tx_change_owner == np->tx_end_flip)
2350 np->tx_change_owner = NULL;
2351
2352 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2353 }
2354}
2355
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356/*
2357 * nv_tx_done: check for completed packets, release the skbs.
2358 *
2359 * Caller must own np->lock.
2360 */
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002361static int nv_tx_done(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002363 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002364 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002365 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002366 struct ring_desc *orig_get_tx = np->get_tx.orig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002368 while ((np->get_tx.orig != np->put_tx.orig) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002369 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2370 (tx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371
Eric Dumazet73a37072009-06-17 21:17:59 +00002372 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002373
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002375 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002376 if (flags & NV_TX_ERROR) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002377 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2378 nv_legacybackoff_reseed(dev);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002379 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002380 dev_kfree_skb_any(np->get_tx_ctx->skb);
2381 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002382 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383 }
2384 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002385 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002386 if (flags & NV_TX2_ERROR) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002387 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2388 nv_legacybackoff_reseed(dev);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002389 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002390 dev_kfree_skb_any(np->get_tx_ctx->skb);
2391 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002392 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393 }
2394 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002395 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002396 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002397 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002398 np->get_tx_ctx = np->first_tx_ctx;
2399 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002400 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002401 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002402 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002403 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002404 return tx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002405}
2406
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002407static int nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002408{
2409 struct fe_priv *np = netdev_priv(dev);
2410 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002411 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002412 struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002413
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002414 while ((np->get_tx.ex != np->put_tx.ex) &&
Julia Lawall217d32d2010-07-05 22:15:47 -07002415 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002416 (tx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002417
Eric Dumazet73a37072009-06-17 21:17:59 +00002418 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002419
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002420 if (flags & NV_TX2_LASTPACKET) {
david decotigny4687f3f2011-11-05 14:38:22 +00002421 if (flags & NV_TX2_ERROR) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002422 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2423 if (np->driver_data & DEV_HAS_GEAR_MODE)
2424 nv_gear_backoff_reseed(dev);
2425 else
2426 nv_legacybackoff_reseed(dev);
2427 }
2428 }
2429
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002430 dev_kfree_skb_any(np->get_tx_ctx->skb);
2431 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002432 tx_work++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002433
Szymon Janc78aea4f2010-11-27 08:39:43 +00002434 if (np->tx_limit)
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002435 nv_tx_flip_ownership(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002436 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002437 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002438 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002439 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002440 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002442 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002443 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002445 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002446 return tx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447}
2448
2449/*
2450 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002451 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002452 */
2453static void nv_tx_timeout(struct net_device *dev)
2454{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002455 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002457 u32 status;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002458 union ring_type put_tx;
2459 int saved_tx_limit;
Joe Perches294a5542010-11-29 07:41:56 +00002460 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002462 if (np->msi_flags & NV_MSI_X_ENABLED)
2463 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2464 else
2465 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2466
Joe Perches1d397f32010-11-29 07:41:57 +00002467 netdev_info(dev, "Got tx_timeout. irq: %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468
Joe Perches1d397f32010-11-29 07:41:57 +00002469 netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
2470 netdev_info(dev, "Dumping tx registers\n");
Joe Perches294a5542010-11-29 07:41:56 +00002471 for (i = 0; i <= np->register_size; i += 32) {
Joe Perches1d397f32010-11-29 07:41:57 +00002472 netdev_info(dev,
2473 "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2474 i,
2475 readl(base + i + 0), readl(base + i + 4),
2476 readl(base + i + 8), readl(base + i + 12),
2477 readl(base + i + 16), readl(base + i + 20),
2478 readl(base + i + 24), readl(base + i + 28));
Joe Perches294a5542010-11-29 07:41:56 +00002479 }
Joe Perches1d397f32010-11-29 07:41:57 +00002480 netdev_info(dev, "Dumping tx ring\n");
Joe Perches294a5542010-11-29 07:41:56 +00002481 for (i = 0; i < np->tx_ring_size; i += 4) {
2482 if (!nv_optimized(np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00002483 netdev_info(dev,
2484 "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
2485 i,
2486 le32_to_cpu(np->tx_ring.orig[i].buf),
2487 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2488 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2489 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2490 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2491 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2492 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2493 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
Joe Perches294a5542010-11-29 07:41:56 +00002494 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00002495 netdev_info(dev,
2496 "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
2497 i,
2498 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2499 le32_to_cpu(np->tx_ring.ex[i].buflow),
2500 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2501 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2502 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2503 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2504 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2505 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2506 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2507 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2508 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2509 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
Manfred Spraulc2dba062005-07-31 18:29:47 +02002510 }
2511 }
2512
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513 spin_lock_irq(&np->lock);
2514
2515 /* 1) stop tx engine */
2516 nv_stop_tx(dev);
2517
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002518 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2519 saved_tx_limit = np->tx_limit;
2520 np->tx_limit = 0; /* prevent giving HW any limited pkts */
2521 np->tx_stop = 0; /* prevent waking tx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002522 if (!nv_optimized(np))
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002523 nv_tx_done(dev, np->tx_ring_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002524 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002525 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002527 /* save current HW position */
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002528 if (np->tx_change_owner)
2529 put_tx.ex = np->tx_change_owner->first_tx_desc;
2530 else
2531 put_tx = np->put_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002533 /* 3) clear all tx state */
2534 nv_drain_tx(dev);
2535 nv_init_tx(dev);
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002536
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002537 /* 4) restore state to current HW position */
2538 np->get_tx = np->put_tx = put_tx;
2539 np->tx_limit = saved_tx_limit;
2540
2541 /* 5) restart tx engine */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542 nv_start_tx(dev);
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002543 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544 spin_unlock_irq(&np->lock);
2545}
2546
Manfred Spraul22c6d142005-04-19 21:17:09 +02002547/*
2548 * Called when the nic notices a mismatch between the actual data len on the
2549 * wire and the len indicated in the 802 header
2550 */
2551static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2552{
2553 int hdrlen; /* length of the 802 header */
2554 int protolen; /* length as stored in the proto field */
2555
2556 /* 1) calculate len according to header */
Szymon Janc78aea4f2010-11-27 08:39:43 +00002557 if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
2558 protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002559 hdrlen = VLAN_HLEN;
2560 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002561 protolen = ntohs(((struct ethhdr *)packet)->h_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002562 hdrlen = ETH_HLEN;
2563 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002564 if (protolen > ETH_DATA_LEN)
2565 return datalen; /* Value in proto field not a len, no checks possible */
2566
2567 protolen += hdrlen;
2568 /* consistency checks: */
2569 if (datalen > ETH_ZLEN) {
2570 if (datalen >= protolen) {
2571 /* more data on wire than in 802 header, trim of
2572 * additional data.
2573 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002574 return protolen;
2575 } else {
2576 /* less data on wire than mentioned in header.
2577 * Discard the packet.
2578 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002579 return -1;
2580 }
2581 } else {
2582 /* short packet. Accept only if 802 values are also short */
2583 if (protolen > ETH_ZLEN) {
Manfred Spraul22c6d142005-04-19 21:17:09 +02002584 return -1;
2585 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002586 return datalen;
2587 }
2588}
2589
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002590static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002592 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002593 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002594 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002595 struct sk_buff *skb;
2596 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002597
Szymon Janc78aea4f2010-11-27 08:39:43 +00002598 while ((np->get_rx.orig != np->put_rx.orig) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002599 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002600 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002601
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602 /*
2603 * the packet is for us - immediately tear down the pci mapping.
2604 * TODO: check if a prefetch of the first cacheline improves
2605 * the performance.
2606 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002607 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2608 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002610 skb = np->get_rx_ctx->skb;
2611 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613 /* look at what we actually got: */
2614 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002615 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2616 len = flags & LEN_MASK_V1;
2617 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002618 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002619 len = nv_getlen(dev, skb->data, len);
2620 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002621 dev_kfree_skb(skb);
2622 goto next_pkt;
2623 }
2624 }
2625 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002626 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002627 if (flags & NV_RX_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002628 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002629 }
2630 /* the rest are hard errors */
2631 else {
2632 if (flags & NV_RX_MISSEDFRAME)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002633 dev->stats.rx_missed_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002634 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002635 goto next_pkt;
2636 }
2637 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002638 } else {
2639 dev_kfree_skb(skb);
2640 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002641 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002643 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2644 len = flags & LEN_MASK_V2;
2645 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002646 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002647 len = nv_getlen(dev, skb->data, len);
2648 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002649 dev_kfree_skb(skb);
2650 goto next_pkt;
2651 }
2652 }
2653 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002654 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002655 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002656 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002657 }
2658 /* the rest are hard errors */
2659 else {
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002660 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002661 goto next_pkt;
2662 }
2663 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002664 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2665 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002666 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002667 } else {
2668 dev_kfree_skb(skb);
2669 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670 }
2671 }
2672 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673 skb_put(skb, len);
2674 skb->protocol = eth_type_trans(skb, dev);
Tom Herbert53f224c2010-05-03 19:08:45 +00002675 napi_gro_receive(&np->napi, skb);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002676 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002677next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002678 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002679 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002680 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002681 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002682
2683 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002684 }
2685
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002686 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002687}
2688
2689static int nv_rx_process_optimized(struct net_device *dev, int limit)
2690{
2691 struct fe_priv *np = netdev_priv(dev);
2692 u32 flags;
2693 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002694 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002695 struct sk_buff *skb;
2696 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002697
Szymon Janc78aea4f2010-11-27 08:39:43 +00002698 while ((np->get_rx.ex != np->put_rx.ex) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002699 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002700 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002701
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002702 /*
2703 * the packet is for us - immediately tear down the pci mapping.
2704 * TODO: check if a prefetch of the first cacheline improves
2705 * the performance.
2706 */
2707 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2708 np->get_rx_ctx->dma_len,
2709 PCI_DMA_FROMDEVICE);
2710 skb = np->get_rx_ctx->skb;
2711 np->get_rx_ctx->skb = NULL;
2712
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002713 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002714 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2715 len = flags & LEN_MASK_V2;
2716 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002717 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002718 len = nv_getlen(dev, skb->data, len);
2719 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002720 dev_kfree_skb(skb);
2721 goto next_pkt;
2722 }
2723 }
2724 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002725 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002726 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002727 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002728 }
2729 /* the rest are hard errors */
2730 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002731 dev_kfree_skb(skb);
2732 goto next_pkt;
2733 }
2734 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002735
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002736 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2737 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002738 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002739
2740 /* got a valid packet - forward it to the network core */
2741 skb_put(skb, len);
2742 skb->protocol = eth_type_trans(skb, dev);
2743 prefetch(skb->data);
2744
Jiri Pirko3326c782011-07-20 04:54:38 +00002745 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
Jiri Pirko0891b0e2011-07-26 10:19:28 +00002746
2747 /*
2748 * There's need to check for NETIF_F_HW_VLAN_RX here.
2749 * Even if vlan rx accel is disabled,
2750 * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
2751 */
2752 if (dev->features & NETIF_F_HW_VLAN_RX &&
2753 vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
Jiri Pirko3326c782011-07-20 04:54:38 +00002754 u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
2755
2756 __vlan_hwaccel_put_tag(skb, vid);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002757 }
Jiri Pirko3326c782011-07-20 04:54:38 +00002758 napi_gro_receive(&np->napi, skb);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002759 dev->stats.rx_packets++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002760 } else {
2761 dev_kfree_skb(skb);
2762 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002763next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002764 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002765 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002766 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002767 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002768
2769 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002770 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002771
Ingo Molnarc1b71512007-10-17 12:18:23 +02002772 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002773}
2774
Manfred Sprauld81c0982005-07-31 18:20:30 +02002775static void set_bufsize(struct net_device *dev)
2776{
2777 struct fe_priv *np = netdev_priv(dev);
2778
2779 if (dev->mtu <= ETH_DATA_LEN)
2780 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2781 else
2782 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2783}
2784
Linus Torvalds1da177e2005-04-16 15:20:36 -07002785/*
2786 * nv_change_mtu: dev->change_mtu function
2787 * Called with dev_base_lock held for read.
2788 */
2789static int nv_change_mtu(struct net_device *dev, int new_mtu)
2790{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002791 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002792 int old_mtu;
2793
2794 if (new_mtu < 64 || new_mtu > np->pkt_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002795 return -EINVAL;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002796
2797 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002798 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002799
2800 /* return early if the buffer sizes will not change */
2801 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2802 return 0;
2803 if (old_mtu == new_mtu)
2804 return 0;
2805
2806 /* synchronized against open : rtnl_lock() held by caller */
2807 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002808 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002809 /*
2810 * It seems that the nic preloads valid ring entries into an
2811 * internal buffer. The procedure for flushing everything is
2812 * guessed, there is probably a simpler approach.
2813 * Changing the MTU is a rare event, it shouldn't matter.
2814 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002815 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002816 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002817 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002818 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002819 spin_lock(&np->lock);
2820 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002821 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002822 nv_txrx_reset(dev);
2823 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002824 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002825 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02002826 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002827 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02002828 if (!np->in_shutdown)
2829 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2830 }
2831 /* reinit nic view of the rx queue */
2832 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002833 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002834 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02002835 base + NvRegRingSizes);
2836 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002837 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002838 pci_push(base);
2839
2840 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002841 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002842 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002843 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002844 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002845 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002846 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002847 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848 return 0;
2849}
2850
Manfred Spraul72b31782005-07-31 18:33:34 +02002851static void nv_copy_mac_to_hw(struct net_device *dev)
2852{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002853 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002854 u32 mac[2];
2855
2856 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2857 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2858 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2859
2860 writel(mac[0], base + NvRegMacAddrA);
2861 writel(mac[1], base + NvRegMacAddrB);
2862}
2863
2864/*
2865 * nv_set_mac_address: dev->set_mac_address function
2866 * Called with rtnl_lock() held.
2867 */
2868static int nv_set_mac_address(struct net_device *dev, void *addr)
2869{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002870 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002871 struct sockaddr *macaddr = (struct sockaddr *)addr;
Manfred Spraul72b31782005-07-31 18:33:34 +02002872
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002873 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02002874 return -EADDRNOTAVAIL;
2875
2876 /* synchronized against open : rtnl_lock() held by caller */
2877 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2878
2879 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07002880 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002881 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002882 spin_lock_irq(&np->lock);
2883
2884 /* stop rx engine */
2885 nv_stop_rx(dev);
2886
2887 /* set mac address */
2888 nv_copy_mac_to_hw(dev);
2889
2890 /* restart rx engine */
2891 nv_start_rx(dev);
2892 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002893 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002894 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002895 } else {
2896 nv_copy_mac_to_hw(dev);
2897 }
2898 return 0;
2899}
2900
Linus Torvalds1da177e2005-04-16 15:20:36 -07002901/*
2902 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07002903 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904 */
2905static void nv_set_multicast(struct net_device *dev)
2906{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002907 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002908 u8 __iomem *base = get_hwbase(dev);
2909 u32 addr[2];
2910 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002911 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002912
2913 memset(addr, 0, sizeof(addr));
2914 memset(mask, 0, sizeof(mask));
2915
2916 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002917 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002918 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002919 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002920
Jiri Pirko48e2f182010-02-22 09:22:26 +00002921 if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002922 u32 alwaysOff[2];
2923 u32 alwaysOn[2];
2924
2925 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
2926 if (dev->flags & IFF_ALLMULTI) {
2927 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
2928 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +00002929 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002930
Jiri Pirko22bedad32010-04-01 21:22:57 +00002931 netdev_for_each_mc_addr(ha, dev) {
2932 unsigned char *addr = ha->addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002933 u32 a, b;
Jiri Pirko22bedad32010-04-01 21:22:57 +00002934
2935 a = le32_to_cpu(*(__le32 *) addr);
2936 b = le16_to_cpu(*(__le16 *) (&addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937 alwaysOn[0] &= a;
2938 alwaysOff[0] &= ~a;
2939 alwaysOn[1] &= b;
2940 alwaysOff[1] &= ~b;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941 }
2942 }
2943 addr[0] = alwaysOn[0];
2944 addr[1] = alwaysOn[1];
2945 mask[0] = alwaysOn[0] | alwaysOff[0];
2946 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05002947 } else {
2948 mask[0] = NVREG_MCASTMASKA_NONE;
2949 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002950 }
2951 }
2952 addr[0] |= NVREG_MCASTADDRA_FORCE;
2953 pff |= NVREG_PFF_ALWAYS;
2954 spin_lock_irq(&np->lock);
2955 nv_stop_rx(dev);
2956 writel(addr[0], base + NvRegMulticastAddrA);
2957 writel(addr[1], base + NvRegMulticastAddrB);
2958 writel(mask[0], base + NvRegMulticastMaskA);
2959 writel(mask[1], base + NvRegMulticastMaskB);
2960 writel(pff, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002961 nv_start_rx(dev);
2962 spin_unlock_irq(&np->lock);
2963}
2964
Adrian Bunkc7985052006-06-22 12:03:29 +02002965static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002966{
2967 struct fe_priv *np = netdev_priv(dev);
2968 u8 __iomem *base = get_hwbase(dev);
2969
2970 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
2971
2972 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
2973 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
2974 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
2975 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
2976 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2977 } else {
2978 writel(pff, base + NvRegPacketFilterFlags);
2979 }
2980 }
2981 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
2982 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
2983 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05002984 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
2985 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
2986 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04002987 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05002988 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04002989 /* limit the number of tx pause frames to a default of 8 */
2990 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
2991 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05002992 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002993 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
2994 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
2995 } else {
2996 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
2997 writel(regmisc, base + NvRegMisc1);
2998 }
2999 }
3000}
3001
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003002/**
3003 * nv_update_linkspeed: Setup the MAC according to the link partner
3004 * @dev: Network device to be configured
3005 *
3006 * The function queries the PHY and checks if there is a link partner.
3007 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3008 * set to 10 MBit HD.
3009 *
3010 * The function returns 0 if there is no link partner and 1 if there is
3011 * a good link partner.
3012 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013static int nv_update_linkspeed(struct net_device *dev)
3014{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003015 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003017 int adv = 0;
3018 int lpa = 0;
3019 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003020 int newls = np->linkspeed;
3021 int newdup = np->duplex;
3022 int mii_status;
3023 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003024 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003025 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003026 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003027
3028 /* BMSR_LSTATUS is latched, read it twice:
3029 * we want the current value.
3030 */
3031 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3032 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3033
3034 if (!(mii_status & BMSR_LSTATUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003035 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3036 newdup = 0;
3037 retval = 0;
3038 goto set_speed;
3039 }
3040
3041 if (np->autoneg == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003042 if (np->fixed_mode & LPA_100FULL) {
3043 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3044 newdup = 1;
3045 } else if (np->fixed_mode & LPA_100HALF) {
3046 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3047 newdup = 0;
3048 } else if (np->fixed_mode & LPA_10FULL) {
3049 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3050 newdup = 1;
3051 } else {
3052 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3053 newdup = 0;
3054 }
3055 retval = 1;
3056 goto set_speed;
3057 }
3058 /* check auto negotiation is complete */
3059 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3060 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3061 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3062 newdup = 0;
3063 retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003064 goto set_speed;
3065 }
3066
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003067 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3068 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003069
Linus Torvalds1da177e2005-04-16 15:20:36 -07003070 retval = 1;
3071 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003072 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3073 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003074
3075 if ((control_1000 & ADVERTISE_1000FULL) &&
3076 (status_1000 & LPA_1000FULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003077 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3078 newdup = 1;
3079 goto set_speed;
3080 }
3081 }
3082
Linus Torvalds1da177e2005-04-16 15:20:36 -07003083 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003084 adv_lpa = lpa & adv;
3085 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003086 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3087 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003088 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3090 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003091 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003092 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3093 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003094 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3096 newdup = 0;
3097 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003098 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3099 newdup = 0;
3100 }
3101
3102set_speed:
3103 if (np->duplex == newdup && np->linkspeed == newls)
3104 return retval;
3105
Linus Torvalds1da177e2005-04-16 15:20:36 -07003106 np->duplex = newdup;
3107 np->linkspeed = newls;
3108
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003109 /* The transmitter and receiver must be restarted for safe update */
3110 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3111 txrxFlags |= NV_RESTART_TX;
3112 nv_stop_tx(dev);
3113 }
3114 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3115 txrxFlags |= NV_RESTART_RX;
3116 nv_stop_rx(dev);
3117 }
3118
Linus Torvalds1da177e2005-04-16 15:20:36 -07003119 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003120 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003121 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003122 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3123 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3124 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003125 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003126 phyreg |= NVREG_SLOTTIME_1000_FULL;
3127 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003128 }
3129
3130 phyreg = readl(base + NvRegPhyInterface);
3131 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3132 if (np->duplex == 0)
3133 phyreg |= PHY_HALF;
3134 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3135 phyreg |= PHY_100;
3136 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3137 phyreg |= PHY_1000;
3138 writel(phyreg, base + NvRegPhyInterface);
3139
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003140 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003141 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003142 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003143 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003144 } else {
3145 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3146 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3147 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3148 else
3149 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3150 } else {
3151 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3152 }
3153 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003154 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003155 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3156 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3157 else
3158 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003159 }
3160 writel(txreg, base + NvRegTxDeferral);
3161
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003162 if (np->desc_ver == DESC_VER_1) {
3163 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3164 } else {
3165 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3166 txreg = NVREG_TX_WM_DESC2_3_1000;
3167 else
3168 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3169 }
3170 writel(txreg, base + NvRegTxWatermark);
3171
Szymon Janc78aea4f2010-11-27 08:39:43 +00003172 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
Linus Torvalds1da177e2005-04-16 15:20:36 -07003173 base + NvRegMisc1);
3174 pci_push(base);
3175 writel(np->linkspeed, base + NvRegLinkSpeed);
3176 pci_push(base);
3177
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003178 pause_flags = 0;
3179 /* setup pause frame */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003180 if (np->duplex != 0) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003181 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003182 adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3183 lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003184
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003185 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003186 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003187 if (lpa_pause & LPA_PAUSE_CAP) {
3188 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3189 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3190 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3191 }
3192 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003193 case ADVERTISE_PAUSE_ASYM:
Szymon Janc78aea4f2010-11-27 08:39:43 +00003194 if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003195 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003196 break;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003197 case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
3198 if (lpa_pause & LPA_PAUSE_CAP) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003199 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3200 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3201 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3202 }
3203 if (lpa_pause == LPA_PAUSE_ASYM)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003204 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003205 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003206 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003207 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003208 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003209 }
3210 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003211 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003212
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003213 if (txrxFlags & NV_RESTART_TX)
3214 nv_start_tx(dev);
3215 if (txrxFlags & NV_RESTART_RX)
3216 nv_start_rx(dev);
3217
Linus Torvalds1da177e2005-04-16 15:20:36 -07003218 return retval;
3219}
3220
3221static void nv_linkchange(struct net_device *dev)
3222{
3223 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003224 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003225 netif_carrier_on(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003226 netdev_info(dev, "link up\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003227 nv_txrx_gate(dev, false);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003228 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003229 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003230 } else {
3231 if (netif_carrier_ok(dev)) {
3232 netif_carrier_off(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003233 netdev_info(dev, "link down\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003234 nv_txrx_gate(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003235 nv_stop_rx(dev);
3236 }
3237 }
3238}
3239
3240static void nv_link_irq(struct net_device *dev)
3241{
3242 u8 __iomem *base = get_hwbase(dev);
3243 u32 miistat;
3244
3245 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003246 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003247
3248 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3249 nv_linkchange(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003250}
3251
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003252static void nv_msi_workaround(struct fe_priv *np)
3253{
3254
3255 /* Need to toggle the msi irq mask within the ethernet device,
3256 * otherwise, future interrupts will not be detected.
3257 */
3258 if (np->msi_flags & NV_MSI_ENABLED) {
3259 u8 __iomem *base = np->base;
3260
3261 writel(0, base + NvRegMSIIrqMask);
3262 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3263 }
3264}
3265
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003266static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3267{
3268 struct fe_priv *np = netdev_priv(dev);
3269
3270 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3271 if (total_work > NV_DYNAMIC_THRESHOLD) {
3272 /* transition to poll based interrupts */
3273 np->quiet_count = 0;
3274 if (np->irqmask != NVREG_IRQMASK_CPU) {
3275 np->irqmask = NVREG_IRQMASK_CPU;
3276 return 1;
3277 }
3278 } else {
3279 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3280 np->quiet_count++;
3281 } else {
3282 /* reached a period of low activity, switch
3283 to per tx/rx packet interrupts */
3284 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3285 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3286 return 1;
3287 }
3288 }
3289 }
3290 }
3291 return 0;
3292}
3293
David Howells7d12e782006-10-05 14:55:46 +01003294static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003295{
3296 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003297 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003298 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003299
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003300 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3301 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003302 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003303 } else {
3304 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003305 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003306 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003307 if (!(np->events & np->irqmask))
3308 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003309
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003310 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003311
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003312 if (napi_schedule_prep(&np->napi)) {
3313 /*
3314 * Disable further irq's (msix not enabled with napi)
3315 */
3316 writel(0, base + NvRegIrqMask);
3317 __napi_schedule(&np->napi);
3318 }
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003319
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003320 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003321}
3322
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003323/**
3324 * All _optimized functions are used to help increase performance
3325 * (reduce CPU and increase throughput). They use descripter version 3,
3326 * compiler directives, and reduce memory accesses.
3327 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003328static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3329{
3330 struct net_device *dev = (struct net_device *) data;
3331 struct fe_priv *np = netdev_priv(dev);
3332 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003333
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003334 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3335 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003336 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003337 } else {
3338 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003339 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003340 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003341 if (!(np->events & np->irqmask))
3342 return IRQ_NONE;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003343
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003344 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003345
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003346 if (napi_schedule_prep(&np->napi)) {
3347 /*
3348 * Disable further irq's (msix not enabled with napi)
3349 */
3350 writel(0, base + NvRegIrqMask);
3351 __napi_schedule(&np->napi);
3352 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003353
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003354 return IRQ_HANDLED;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003355}
3356
David Howells7d12e782006-10-05 14:55:46 +01003357static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003358{
3359 struct net_device *dev = (struct net_device *) data;
3360 struct fe_priv *np = netdev_priv(dev);
3361 u8 __iomem *base = get_hwbase(dev);
3362 u32 events;
3363 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003364 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003365
Szymon Janc78aea4f2010-11-27 08:39:43 +00003366 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003367 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003368 writel(events, base + NvRegMSIXIrqStatus);
3369 netdev_dbg(dev, "tx irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003370 if (!(events & np->irqmask))
3371 break;
3372
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003373 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003374 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003375 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003376
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003377 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003378 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003379 /* disable interrupts on the nic */
3380 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3381 pci_push(base);
3382
3383 if (!np->in_shutdown) {
3384 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3385 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3386 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003387 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003388 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3389 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003390 break;
3391 }
3392
3393 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003394
3395 return IRQ_RETVAL(i);
3396}
3397
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003398static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003399{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003400 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3401 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003402 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003403 unsigned long flags;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003404 int retcode;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003405 int rx_count, tx_work = 0, rx_work = 0;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003406
stephen hemminger81a2e362010-04-28 08:25:28 +00003407 do {
3408 if (!nv_optimized(np)) {
3409 spin_lock_irqsave(&np->lock, flags);
3410 tx_work += nv_tx_done(dev, np->tx_ring_size);
3411 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003412
Tom Herbertd951f722010-05-05 18:15:21 +00003413 rx_count = nv_rx_process(dev, budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003414 retcode = nv_alloc_rx(dev);
3415 } else {
3416 spin_lock_irqsave(&np->lock, flags);
3417 tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3418 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003419
Tom Herbertd951f722010-05-05 18:15:21 +00003420 rx_count = nv_rx_process_optimized(dev,
3421 budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003422 retcode = nv_alloc_rx_optimized(dev);
3423 }
3424 } while (retcode == 0 &&
3425 rx_count > 0 && (rx_work += rx_count) < budget);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003426
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003427 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003428 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003429 if (!np->in_shutdown)
3430 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003431 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003432 }
3433
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003434 nv_change_interrupt_mode(dev, tx_work + rx_work);
3435
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003436 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3437 spin_lock_irqsave(&np->lock, flags);
3438 nv_link_irq(dev);
3439 spin_unlock_irqrestore(&np->lock, flags);
3440 }
3441 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3442 spin_lock_irqsave(&np->lock, flags);
3443 nv_linkchange(dev);
3444 spin_unlock_irqrestore(&np->lock, flags);
3445 np->link_timeout = jiffies + LINK_TIMEOUT;
3446 }
3447 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3448 spin_lock_irqsave(&np->lock, flags);
3449 if (!np->in_shutdown) {
3450 np->nic_poll_irq = np->irqmask;
3451 np->recover_error = 1;
3452 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3453 }
3454 spin_unlock_irqrestore(&np->lock, flags);
David S. Miller6c2da9c2009-04-09 01:09:33 -07003455 napi_complete(napi);
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003456 return rx_work;
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003457 }
3458
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003459 if (rx_work < budget) {
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003460 /* re-enable interrupts
3461 (msix not enabled in napi) */
David S. Miller6c2da9c2009-04-09 01:09:33 -07003462 napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003463
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003464 writel(np->irqmask, base + NvRegIrqMask);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003465 }
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003466 return rx_work;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003467}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003468
David Howells7d12e782006-10-05 14:55:46 +01003469static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003470{
3471 struct net_device *dev = (struct net_device *) data;
3472 struct fe_priv *np = netdev_priv(dev);
3473 u8 __iomem *base = get_hwbase(dev);
3474 u32 events;
3475 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003476 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003477
Szymon Janc78aea4f2010-11-27 08:39:43 +00003478 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003479 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003480 writel(events, base + NvRegMSIXIrqStatus);
3481 netdev_dbg(dev, "rx irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003482 if (!(events & np->irqmask))
3483 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003484
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003485 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003486 if (unlikely(nv_alloc_rx_optimized(dev))) {
3487 spin_lock_irqsave(&np->lock, flags);
3488 if (!np->in_shutdown)
3489 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3490 spin_unlock_irqrestore(&np->lock, flags);
3491 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003492 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003493
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003494 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003495 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003496 /* disable interrupts on the nic */
3497 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3498 pci_push(base);
3499
3500 if (!np->in_shutdown) {
3501 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3502 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3503 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003504 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003505 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3506 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003507 break;
3508 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003509 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003510
3511 return IRQ_RETVAL(i);
3512}
3513
David Howells7d12e782006-10-05 14:55:46 +01003514static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003515{
3516 struct net_device *dev = (struct net_device *) data;
3517 struct fe_priv *np = netdev_priv(dev);
3518 u8 __iomem *base = get_hwbase(dev);
3519 u32 events;
3520 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003521 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003522
Szymon Janc78aea4f2010-11-27 08:39:43 +00003523 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003524 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003525 writel(events, base + NvRegMSIXIrqStatus);
3526 netdev_dbg(dev, "irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003527 if (!(events & np->irqmask))
3528 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003529
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003530 /* check tx in case we reached max loop limit in tx isr */
3531 spin_lock_irqsave(&np->lock, flags);
3532 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3533 spin_unlock_irqrestore(&np->lock, flags);
3534
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003535 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003536 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003537 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003538 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003539 }
3540 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003541 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003542 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003543 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003544 np->link_timeout = jiffies + LINK_TIMEOUT;
3545 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003546 if (events & NVREG_IRQ_RECOVER_ERROR) {
3547 spin_lock_irq(&np->lock);
3548 /* disable interrupts on the nic */
3549 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3550 pci_push(base);
3551
3552 if (!np->in_shutdown) {
3553 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3554 np->recover_error = 1;
3555 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3556 }
3557 spin_unlock_irq(&np->lock);
3558 break;
3559 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003560 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003561 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003562 /* disable interrupts on the nic */
3563 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3564 pci_push(base);
3565
3566 if (!np->in_shutdown) {
3567 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3568 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3569 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003570 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003571 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3572 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003573 break;
3574 }
3575
3576 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003577
3578 return IRQ_RETVAL(i);
3579}
3580
David Howells7d12e782006-10-05 14:55:46 +01003581static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003582{
3583 struct net_device *dev = (struct net_device *) data;
3584 struct fe_priv *np = netdev_priv(dev);
3585 u8 __iomem *base = get_hwbase(dev);
3586 u32 events;
3587
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003588 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3589 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003590 writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003591 } else {
3592 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003593 writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003594 }
3595 pci_push(base);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003596 if (!(events & NVREG_IRQ_TIMER))
3597 return IRQ_RETVAL(0);
3598
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003599 nv_msi_workaround(np);
3600
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003601 spin_lock(&np->lock);
3602 np->intr_test = 1;
3603 spin_unlock(&np->lock);
3604
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003605 return IRQ_RETVAL(1);
3606}
3607
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003608static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3609{
3610 u8 __iomem *base = get_hwbase(dev);
3611 int i;
3612 u32 msixmap = 0;
3613
3614 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3615 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3616 * the remaining 8 interrupts.
3617 */
3618 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003619 if ((irqmask >> i) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003620 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003621 }
3622 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3623
3624 msixmap = 0;
3625 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003626 if ((irqmask >> (i + 8)) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003627 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003628 }
3629 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3630}
3631
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003632static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003633{
3634 struct fe_priv *np = get_nvpriv(dev);
3635 u8 __iomem *base = get_hwbase(dev);
3636 int ret = 1;
3637 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003638 irqreturn_t (*handler)(int foo, void *data);
3639
3640 if (intr_test) {
3641 handler = nv_nic_irq_test;
3642 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003643 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003644 handler = nv_nic_irq_optimized;
3645 else
3646 handler = nv_nic_irq;
3647 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003648
3649 if (np->msi_flags & NV_MSI_X_CAPABLE) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003650 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003651 np->msi_x_entry[i].entry = i;
Szymon Janc34cf97e2010-11-27 08:39:46 +00003652 ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
3653 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003654 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003655 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003656 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003657 sprintf(np->name_rx, "%s-rx", dev->name);
3658 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003659 nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003660 netdev_info(dev,
3661 "request_irq failed for rx %d\n",
3662 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003663 pci_disable_msix(np->pci_dev);
3664 np->msi_flags &= ~NV_MSI_X_ENABLED;
3665 goto out_err;
3666 }
3667 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003668 sprintf(np->name_tx, "%s-tx", dev->name);
3669 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003670 nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003671 netdev_info(dev,
3672 "request_irq failed for tx %d\n",
3673 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003674 pci_disable_msix(np->pci_dev);
3675 np->msi_flags &= ~NV_MSI_X_ENABLED;
3676 goto out_free_rx;
3677 }
3678 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003679 sprintf(np->name_other, "%s-other", dev->name);
3680 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003681 nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003682 netdev_info(dev,
3683 "request_irq failed for link %d\n",
3684 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003685 pci_disable_msix(np->pci_dev);
3686 np->msi_flags &= ~NV_MSI_X_ENABLED;
3687 goto out_free_tx;
3688 }
3689 /* map interrupts to their respective vector */
3690 writel(0, base + NvRegMSIXMap0);
3691 writel(0, base + NvRegMSIXMap1);
3692 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3693 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3694 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3695 } else {
3696 /* Request irq for all interrupts */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003697 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003698 netdev_info(dev,
3699 "request_irq failed %d\n",
3700 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003701 pci_disable_msix(np->pci_dev);
3702 np->msi_flags &= ~NV_MSI_X_ENABLED;
3703 goto out_err;
3704 }
3705
3706 /* map interrupts to vector 0 */
3707 writel(0, base + NvRegMSIXMap0);
3708 writel(0, base + NvRegMSIXMap1);
3709 }
3710 }
3711 }
3712 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
Szymon Janc34cf97e2010-11-27 08:39:46 +00003713 ret = pci_enable_msi(np->pci_dev);
3714 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003715 np->msi_flags |= NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003716 dev->irq = np->pci_dev->irq;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003717 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003718 netdev_info(dev, "request_irq failed %d\n",
3719 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003720 pci_disable_msi(np->pci_dev);
3721 np->msi_flags &= ~NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003722 dev->irq = np->pci_dev->irq;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003723 goto out_err;
3724 }
3725
3726 /* map interrupts to vector 0 */
3727 writel(0, base + NvRegMSIMap0);
3728 writel(0, base + NvRegMSIMap1);
3729 /* enable msi vector 0 */
3730 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3731 }
3732 }
3733 if (ret != 0) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003734 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003735 goto out_err;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003736
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003737 }
3738
3739 return 0;
3740out_free_tx:
3741 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3742out_free_rx:
3743 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3744out_err:
3745 return 1;
3746}
3747
3748static void nv_free_irq(struct net_device *dev)
3749{
3750 struct fe_priv *np = get_nvpriv(dev);
3751 int i;
3752
3753 if (np->msi_flags & NV_MSI_X_ENABLED) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003754 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003755 free_irq(np->msi_x_entry[i].vector, dev);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003756 pci_disable_msix(np->pci_dev);
3757 np->msi_flags &= ~NV_MSI_X_ENABLED;
3758 } else {
3759 free_irq(np->pci_dev->irq, dev);
3760 if (np->msi_flags & NV_MSI_ENABLED) {
3761 pci_disable_msi(np->pci_dev);
3762 np->msi_flags &= ~NV_MSI_ENABLED;
3763 }
3764 }
3765}
3766
Linus Torvalds1da177e2005-04-16 15:20:36 -07003767static void nv_do_nic_poll(unsigned long data)
3768{
3769 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003770 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003771 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003772 u32 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003773
Linus Torvalds1da177e2005-04-16 15:20:36 -07003774 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003775 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07003776 * reenable interrupts on the nic, we have to do this before calling
3777 * nv_nic_irq because that may decide to do otherwise
3778 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003779
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003780 if (!using_multi_irqs(dev)) {
3781 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003782 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003783 else
Manfred Spraula7475902007-10-17 21:52:33 +02003784 disable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003785 mask = np->irqmask;
3786 } else {
3787 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003788 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003789 mask |= NVREG_IRQ_RX_ALL;
3790 }
3791 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003792 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003793 mask |= NVREG_IRQ_TX_ALL;
3794 }
3795 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003796 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003797 mask |= NVREG_IRQ_OTHER;
3798 }
3799 }
Manfred Spraula7475902007-10-17 21:52:33 +02003800 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
3801
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003802 if (np->recover_error) {
3803 np->recover_error = 0;
Joe Perches1d397f32010-11-29 07:41:57 +00003804 netdev_info(dev, "MAC in recoverable error state\n");
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003805 if (netif_running(dev)) {
3806 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003807 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003808 spin_lock(&np->lock);
3809 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003810 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003811 if (np->driver_data & DEV_HAS_POWER_CNTRL)
3812 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003813 nv_txrx_reset(dev);
3814 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003815 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003816 /* reinit driver view of the rx queue */
3817 set_bufsize(dev);
3818 if (nv_init_ring(dev)) {
3819 if (!np->in_shutdown)
3820 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3821 }
3822 /* reinit nic view of the rx queue */
3823 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3824 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003825 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003826 base + NvRegRingSizes);
3827 pci_push(base);
3828 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3829 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003830 /* clear interrupts */
3831 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3832 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3833 else
3834 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003835
3836 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003837 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003838 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003839 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003840 netif_tx_unlock_bh(dev);
3841 }
3842 }
3843
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003844 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003845 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003846
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003847 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003848 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003849 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05003850 nv_nic_irq_optimized(0, dev);
3851 else
3852 nv_nic_irq(0, dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003853 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003854 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003855 else
Manfred Spraula7475902007-10-17 21:52:33 +02003856 enable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003857 } else {
3858 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003859 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003860 nv_nic_irq_rx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003861 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003862 }
3863 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003864 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003865 nv_nic_irq_tx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003866 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003867 }
3868 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003869 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01003870 nv_nic_irq_other(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003871 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003872 }
3873 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08003874
Linus Torvalds1da177e2005-04-16 15:20:36 -07003875}
3876
Michal Schmidt2918c352005-05-12 19:42:06 -04003877#ifdef CONFIG_NET_POLL_CONTROLLER
3878static void nv_poll_controller(struct net_device *dev)
3879{
3880 nv_do_nic_poll((unsigned long) dev);
3881}
3882#endif
3883
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003884static void nv_do_stats_poll(unsigned long data)
3885{
3886 struct net_device *dev = (struct net_device *) data;
3887 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003888
Ayaz Abdulla57fff692007-01-23 12:27:00 -05003889 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003890
3891 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00003892 mod_timer(&np->stats_poll,
3893 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003894}
3895
Linus Torvalds1da177e2005-04-16 15:20:36 -07003896static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
3897{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003898 struct fe_priv *np = netdev_priv(dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04003899 strcpy(info->driver, DRV_NAME);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003900 strcpy(info->version, FORCEDETH_VERSION);
3901 strcpy(info->bus_info, pci_name(np->pci_dev));
3902}
3903
3904static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3905{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003906 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003907 wolinfo->supported = WAKE_MAGIC;
3908
3909 spin_lock_irq(&np->lock);
3910 if (np->wolenabled)
3911 wolinfo->wolopts = WAKE_MAGIC;
3912 spin_unlock_irq(&np->lock);
3913}
3914
3915static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3916{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003917 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003918 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003919 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003920
Linus Torvalds1da177e2005-04-16 15:20:36 -07003921 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003922 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003923 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003924 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003925 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003926 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003927 if (netif_running(dev)) {
3928 spin_lock_irq(&np->lock);
3929 writel(flags, base + NvRegWakeUpFlags);
3930 spin_unlock_irq(&np->lock);
3931 }
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00003932 device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003933 return 0;
3934}
3935
3936static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3937{
3938 struct fe_priv *np = netdev_priv(dev);
David Decotigny70739492011-04-27 18:32:40 +00003939 u32 speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003940 int adv;
3941
3942 spin_lock_irq(&np->lock);
3943 ecmd->port = PORT_MII;
3944 if (!netif_running(dev)) {
3945 /* We do not track link speed / duplex setting if the
3946 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003947 if (nv_update_linkspeed(dev)) {
3948 if (!netif_carrier_ok(dev))
3949 netif_carrier_on(dev);
3950 } else {
3951 if (netif_carrier_ok(dev))
3952 netif_carrier_off(dev);
3953 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003954 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003955
3956 if (netif_carrier_ok(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003957 switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003958 case NVREG_LINKSPEED_10:
David Decotigny70739492011-04-27 18:32:40 +00003959 speed = SPEED_10;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003960 break;
3961 case NVREG_LINKSPEED_100:
David Decotigny70739492011-04-27 18:32:40 +00003962 speed = SPEED_100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003963 break;
3964 case NVREG_LINKSPEED_1000:
David Decotigny70739492011-04-27 18:32:40 +00003965 speed = SPEED_1000;
3966 break;
3967 default:
3968 speed = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003969 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003970 }
3971 ecmd->duplex = DUPLEX_HALF;
3972 if (np->duplex)
3973 ecmd->duplex = DUPLEX_FULL;
3974 } else {
David Decotigny70739492011-04-27 18:32:40 +00003975 speed = -1;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003976 ecmd->duplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003977 }
David Decotigny70739492011-04-27 18:32:40 +00003978 ethtool_cmd_speed_set(ecmd, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003979 ecmd->autoneg = np->autoneg;
3980
3981 ecmd->advertising = ADVERTISED_MII;
3982 if (np->autoneg) {
3983 ecmd->advertising |= ADVERTISED_Autoneg;
3984 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003985 if (adv & ADVERTISE_10HALF)
3986 ecmd->advertising |= ADVERTISED_10baseT_Half;
3987 if (adv & ADVERTISE_10FULL)
3988 ecmd->advertising |= ADVERTISED_10baseT_Full;
3989 if (adv & ADVERTISE_100HALF)
3990 ecmd->advertising |= ADVERTISED_100baseT_Half;
3991 if (adv & ADVERTISE_100FULL)
3992 ecmd->advertising |= ADVERTISED_100baseT_Full;
3993 if (np->gigabit == PHY_GIGABIT) {
3994 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3995 if (adv & ADVERTISE_1000FULL)
3996 ecmd->advertising |= ADVERTISED_1000baseT_Full;
3997 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003998 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003999 ecmd->supported = (SUPPORTED_Autoneg |
4000 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4001 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4002 SUPPORTED_MII);
4003 if (np->gigabit == PHY_GIGABIT)
4004 ecmd->supported |= SUPPORTED_1000baseT_Full;
4005
4006 ecmd->phy_address = np->phyaddr;
4007 ecmd->transceiver = XCVR_EXTERNAL;
4008
4009 /* ignore maxtxpkt, maxrxpkt for now */
4010 spin_unlock_irq(&np->lock);
4011 return 0;
4012}
4013
4014static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4015{
4016 struct fe_priv *np = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +00004017 u32 speed = ethtool_cmd_speed(ecmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004018
4019 if (ecmd->port != PORT_MII)
4020 return -EINVAL;
4021 if (ecmd->transceiver != XCVR_EXTERNAL)
4022 return -EINVAL;
4023 if (ecmd->phy_address != np->phyaddr) {
4024 /* TODO: support switching between multiple phys. Should be
4025 * trivial, but not enabled due to lack of test hardware. */
4026 return -EINVAL;
4027 }
4028 if (ecmd->autoneg == AUTONEG_ENABLE) {
4029 u32 mask;
4030
4031 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4032 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4033 if (np->gigabit == PHY_GIGABIT)
4034 mask |= ADVERTISED_1000baseT_Full;
4035
4036 if ((ecmd->advertising & mask) == 0)
4037 return -EINVAL;
4038
4039 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4040 /* Note: autonegotiation disable, speed 1000 intentionally
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004041 * forbidden - no one should need that. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004042
David Decotigny25db0332011-04-27 18:32:39 +00004043 if (speed != SPEED_10 && speed != SPEED_100)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004044 return -EINVAL;
4045 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4046 return -EINVAL;
4047 } else {
4048 return -EINVAL;
4049 }
4050
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004051 netif_carrier_off(dev);
4052 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004053 unsigned long flags;
4054
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004055 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004056 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004057 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004058 /* with plain spinlock lockdep complains */
4059 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004060 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004061 /* FIXME:
4062 * this can take some time, and interrupts are disabled
4063 * due to spin_lock_irqsave, but let's hope no daemon
4064 * is going to change the settings very often...
4065 * Worst case:
4066 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4067 * + some minor delays, which is up to a second approximately
4068 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004069 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004070 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004071 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004072 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004073 }
4074
Linus Torvalds1da177e2005-04-16 15:20:36 -07004075 if (ecmd->autoneg == AUTONEG_ENABLE) {
4076 int adv, bmcr;
4077
4078 np->autoneg = 1;
4079
4080 /* advertise only what has been requested */
4081 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004082 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004083 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4084 adv |= ADVERTISE_10HALF;
4085 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004086 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004087 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4088 adv |= ADVERTISE_100HALF;
4089 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004090 adv |= ADVERTISE_100FULL;
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004091 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004092 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4093 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4094 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004095 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4096
4097 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004098 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004099 adv &= ~ADVERTISE_1000FULL;
4100 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4101 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004102 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004103 }
4104
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004105 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004106 netdev_info(dev, "link down\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004107 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004108 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4109 bmcr |= BMCR_ANENABLE;
4110 /* reset the phy in order for settings to stick,
4111 * and cause autoneg to start */
4112 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004113 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004114 return -EINVAL;
4115 }
4116 } else {
4117 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4118 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4119 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004120 } else {
4121 int adv, bmcr;
4122
4123 np->autoneg = 0;
4124
4125 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004126 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
David Decotigny25db0332011-04-27 18:32:39 +00004127 if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004128 adv |= ADVERTISE_10HALF;
David Decotigny25db0332011-04-27 18:32:39 +00004129 if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004130 adv |= ADVERTISE_10FULL;
David Decotigny25db0332011-04-27 18:32:39 +00004131 if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004132 adv |= ADVERTISE_100HALF;
David Decotigny25db0332011-04-27 18:32:39 +00004133 if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004134 adv |= ADVERTISE_100FULL;
4135 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004136 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004137 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4138 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4139 }
4140 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4141 adv |= ADVERTISE_PAUSE_ASYM;
4142 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4143 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004144 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4145 np->fixed_mode = adv;
4146
4147 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004148 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004149 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004150 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004151 }
4152
4153 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004154 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4155 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004156 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004157 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004158 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004159 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004160 /* reset the phy in order for forced mode settings to stick */
4161 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004162 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004163 return -EINVAL;
4164 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004165 } else {
4166 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4167 if (netif_running(dev)) {
4168 /* Wait a bit and then reconfigure the nic. */
4169 udelay(10);
4170 nv_linkchange(dev);
4171 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004172 }
4173 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004174
4175 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004176 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004177 nv_enable_irq(dev);
4178 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004179
4180 return 0;
4181}
4182
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004183#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004184
4185static int nv_get_regs_len(struct net_device *dev)
4186{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004187 struct fe_priv *np = netdev_priv(dev);
4188 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004189}
4190
4191static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4192{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004193 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004194 u8 __iomem *base = get_hwbase(dev);
4195 u32 *rbuf = buf;
4196 int i;
4197
4198 regs->version = FORCEDETH_REGS_VER;
4199 spin_lock_irq(&np->lock);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004200 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004201 rbuf[i] = readl(base + i*sizeof(u32));
4202 spin_unlock_irq(&np->lock);
4203}
4204
4205static int nv_nway_reset(struct net_device *dev)
4206{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004207 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004208 int ret;
4209
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004210 if (np->autoneg) {
4211 int bmcr;
4212
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004213 netif_carrier_off(dev);
4214 if (netif_running(dev)) {
4215 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004216 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004217 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004218 spin_lock(&np->lock);
4219 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004220 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004221 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004222 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004223 netif_tx_unlock_bh(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00004224 netdev_info(dev, "link down\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004225 }
4226
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004227 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004228 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4229 bmcr |= BMCR_ANENABLE;
4230 /* reset the phy in order for settings to stick*/
4231 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004232 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004233 return -EINVAL;
4234 }
4235 } else {
4236 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4237 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4238 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004239
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004240 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004241 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004242 nv_enable_irq(dev);
4243 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004244 ret = 0;
4245 } else {
4246 ret = -EINVAL;
4247 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004248
4249 return ret;
4250}
4251
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004252static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4253{
4254 struct fe_priv *np = netdev_priv(dev);
4255
4256 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004257 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4258
4259 ring->rx_pending = np->rx_ring_size;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004260 ring->tx_pending = np->tx_ring_size;
4261}
4262
4263static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4264{
4265 struct fe_priv *np = netdev_priv(dev);
4266 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004267 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004268 dma_addr_t ring_addr;
4269
4270 if (ring->rx_pending < RX_RING_MIN ||
4271 ring->tx_pending < TX_RING_MIN ||
4272 ring->rx_mini_pending != 0 ||
4273 ring->rx_jumbo_pending != 0 ||
4274 (np->desc_ver == DESC_VER_1 &&
4275 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4276 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4277 (np->desc_ver != DESC_VER_1 &&
4278 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4279 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4280 return -EINVAL;
4281 }
4282
4283 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004284 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004285 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4286 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4287 &ring_addr);
4288 } else {
4289 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4290 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4291 &ring_addr);
4292 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004293 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4294 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4295 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004296 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004297 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004298 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004299 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4300 rxtx_ring, ring_addr);
4301 } else {
4302 if (rxtx_ring)
4303 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4304 rxtx_ring, ring_addr);
4305 }
Szymon Janc9b03b062010-11-27 08:39:44 +00004306
4307 kfree(rx_skbuff);
4308 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004309 goto exit;
4310 }
4311
4312 if (netif_running(dev)) {
4313 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004314 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004315 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004316 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004317 spin_lock(&np->lock);
4318 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004319 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004320 nv_txrx_reset(dev);
4321 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004322 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004323 /* delete queues */
4324 free_rings(dev);
4325 }
4326
4327 /* set new values */
4328 np->rx_ring_size = ring->rx_pending;
4329 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004330
4331 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004332 np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004333 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4334 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004335 np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004336 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4337 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00004338 np->rx_skb = (struct nv_skb_map *)rx_skbuff;
4339 np->tx_skb = (struct nv_skb_map *)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004340 np->ring_addr = ring_addr;
4341
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004342 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4343 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004344
4345 if (netif_running(dev)) {
4346 /* reinit driver view of the queues */
4347 set_bufsize(dev);
4348 if (nv_init_ring(dev)) {
4349 if (!np->in_shutdown)
4350 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4351 }
4352
4353 /* reinit nic view of the queues */
4354 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4355 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004356 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004357 base + NvRegRingSizes);
4358 pci_push(base);
4359 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4360 pci_push(base);
4361
4362 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004363 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004364 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004365 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004366 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004367 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004368 nv_enable_irq(dev);
4369 }
4370 return 0;
4371exit:
4372 return -ENOMEM;
4373}
4374
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004375static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4376{
4377 struct fe_priv *np = netdev_priv(dev);
4378
4379 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4380 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4381 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4382}
4383
4384static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4385{
4386 struct fe_priv *np = netdev_priv(dev);
4387 int adv, bmcr;
4388
4389 if ((!np->autoneg && np->duplex == 0) ||
4390 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004391 netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004392 return -EINVAL;
4393 }
4394 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004395 netdev_info(dev, "hardware does not support tx pause frames\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004396 return -EINVAL;
4397 }
4398
4399 netif_carrier_off(dev);
4400 if (netif_running(dev)) {
4401 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004402 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004403 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004404 spin_lock(&np->lock);
4405 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004406 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004407 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004408 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004409 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004410 }
4411
4412 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4413 if (pause->rx_pause)
4414 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4415 if (pause->tx_pause)
4416 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4417
4418 if (np->autoneg && pause->autoneg) {
4419 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4420
4421 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4422 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004423 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004424 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4425 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4426 adv |= ADVERTISE_PAUSE_ASYM;
4427 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4428
4429 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004430 netdev_info(dev, "link down\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004431 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4432 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4433 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4434 } else {
4435 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4436 if (pause->rx_pause)
4437 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4438 if (pause->tx_pause)
4439 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4440
4441 if (!netif_running(dev))
4442 nv_update_linkspeed(dev);
4443 else
4444 nv_update_pause(dev, np->pause_flags);
4445 }
4446
4447 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004448 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004449 nv_enable_irq(dev);
4450 }
4451 return 0;
4452}
4453
Michał Mirosław569e1462011-04-15 04:50:49 +00004454static u32 nv_fix_features(struct net_device *dev, u32 features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004455{
Michał Mirosław569e1462011-04-15 04:50:49 +00004456 /* vlan is dependent on rx checksum offload */
4457 if (features & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
4458 features |= NETIF_F_RXCSUM;
4459
4460 return features;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004461}
4462
Jiri Pirko3326c782011-07-20 04:54:38 +00004463static void nv_vlan_mode(struct net_device *dev, u32 features)
4464{
4465 struct fe_priv *np = get_nvpriv(dev);
4466
4467 spin_lock_irq(&np->lock);
4468
4469 if (features & NETIF_F_HW_VLAN_RX)
4470 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
4471 else
4472 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
4473
4474 if (features & NETIF_F_HW_VLAN_TX)
4475 np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
4476 else
4477 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
4478
4479 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4480
4481 spin_unlock_irq(&np->lock);
4482}
4483
Michał Mirosław569e1462011-04-15 04:50:49 +00004484static int nv_set_features(struct net_device *dev, u32 features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004485{
4486 struct fe_priv *np = netdev_priv(dev);
4487 u8 __iomem *base = get_hwbase(dev);
Michał Mirosław569e1462011-04-15 04:50:49 +00004488 u32 changed = dev->features ^ features;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004489
Michał Mirosław569e1462011-04-15 04:50:49 +00004490 if (changed & NETIF_F_RXCSUM) {
4491 spin_lock_irq(&np->lock);
4492
4493 if (features & NETIF_F_RXCSUM)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004494 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00004495 else
4496 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
4497
4498 if (netif_running(dev))
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004499 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Michał Mirosław569e1462011-04-15 04:50:49 +00004500
4501 spin_unlock_irq(&np->lock);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004502 }
4503
Jiri Pirko3326c782011-07-20 04:54:38 +00004504 if (changed & (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX))
4505 nv_vlan_mode(dev, features);
4506
Michał Mirosław569e1462011-04-15 04:50:49 +00004507 return 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004508}
4509
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004510static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004511{
4512 struct fe_priv *np = netdev_priv(dev);
4513
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004514 switch (sset) {
4515 case ETH_SS_TEST:
4516 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4517 return NV_TEST_COUNT_EXTENDED;
4518 else
4519 return NV_TEST_COUNT_BASE;
4520 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004521 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4522 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004523 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4524 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004525 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4526 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004527 else
4528 return 0;
4529 default:
4530 return -EOPNOTSUPP;
4531 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004532}
4533
4534static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4535{
4536 struct fe_priv *np = netdev_priv(dev);
4537
4538 /* update stats */
david decotignyf9c40822011-11-05 14:38:20 +00004539 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004540
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004541 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004542}
4543
4544static int nv_link_test(struct net_device *dev)
4545{
4546 struct fe_priv *np = netdev_priv(dev);
4547 int mii_status;
4548
4549 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4550 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4551
4552 /* check phy link status */
4553 if (!(mii_status & BMSR_LSTATUS))
4554 return 0;
4555 else
4556 return 1;
4557}
4558
4559static int nv_register_test(struct net_device *dev)
4560{
4561 u8 __iomem *base = get_hwbase(dev);
4562 int i = 0;
4563 u32 orig_read, new_read;
4564
4565 do {
4566 orig_read = readl(base + nv_registers_test[i].reg);
4567
4568 /* xor with mask to toggle bits */
4569 orig_read ^= nv_registers_test[i].mask;
4570
4571 writel(orig_read, base + nv_registers_test[i].reg);
4572
4573 new_read = readl(base + nv_registers_test[i].reg);
4574
4575 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4576 return 0;
4577
4578 /* restore original value */
4579 orig_read ^= nv_registers_test[i].mask;
4580 writel(orig_read, base + nv_registers_test[i].reg);
4581
4582 } while (nv_registers_test[++i].reg != 0);
4583
4584 return 1;
4585}
4586
4587static int nv_interrupt_test(struct net_device *dev)
4588{
4589 struct fe_priv *np = netdev_priv(dev);
4590 u8 __iomem *base = get_hwbase(dev);
4591 int ret = 1;
4592 int testcnt;
4593 u32 save_msi_flags, save_poll_interval = 0;
4594
4595 if (netif_running(dev)) {
4596 /* free current irq */
4597 nv_free_irq(dev);
4598 save_poll_interval = readl(base+NvRegPollingInterval);
4599 }
4600
4601 /* flag to test interrupt handler */
4602 np->intr_test = 0;
4603
4604 /* setup test irq */
4605 save_msi_flags = np->msi_flags;
4606 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4607 np->msi_flags |= 0x001; /* setup 1 vector */
4608 if (nv_request_irq(dev, 1))
4609 return 0;
4610
4611 /* setup timer interrupt */
4612 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4613 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4614
4615 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4616
4617 /* wait for at least one interrupt */
4618 msleep(100);
4619
4620 spin_lock_irq(&np->lock);
4621
4622 /* flag should be set within ISR */
4623 testcnt = np->intr_test;
4624 if (!testcnt)
4625 ret = 2;
4626
4627 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4628 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4629 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4630 else
4631 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4632
4633 spin_unlock_irq(&np->lock);
4634
4635 nv_free_irq(dev);
4636
4637 np->msi_flags = save_msi_flags;
4638
4639 if (netif_running(dev)) {
4640 writel(save_poll_interval, base + NvRegPollingInterval);
4641 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4642 /* restore original irq */
4643 if (nv_request_irq(dev, 0))
4644 return 0;
4645 }
4646
4647 return ret;
4648}
4649
4650static int nv_loopback_test(struct net_device *dev)
4651{
4652 struct fe_priv *np = netdev_priv(dev);
4653 u8 __iomem *base = get_hwbase(dev);
4654 struct sk_buff *tx_skb, *rx_skb;
4655 dma_addr_t test_dma_addr;
4656 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004657 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004658 int len, i, pkt_len;
4659 u8 *pkt_data;
4660 u32 filter_flags = 0;
4661 u32 misc1_flags = 0;
4662 int ret = 1;
4663
4664 if (netif_running(dev)) {
4665 nv_disable_irq(dev);
4666 filter_flags = readl(base + NvRegPacketFilterFlags);
4667 misc1_flags = readl(base + NvRegMisc1);
4668 } else {
4669 nv_txrx_reset(dev);
4670 }
4671
4672 /* reinit driver view of the rx queue */
4673 set_bufsize(dev);
4674 nv_init_ring(dev);
4675
4676 /* setup hardware for loopback */
4677 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4678 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4679
4680 /* reinit nic view of the rx queue */
4681 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4682 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004683 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004684 base + NvRegRingSizes);
4685 pci_push(base);
4686
4687 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004688 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004689
4690 /* setup packet for tx */
4691 pkt_len = ETH_DATA_LEN;
4692 tx_skb = dev_alloc_skb(pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07004693 if (!tx_skb) {
Joe Perches1d397f32010-11-29 07:41:57 +00004694 netdev_err(dev, "dev_alloc_skb() failed during loopback test\n");
Jesper Juhl46798c82006-09-25 16:39:24 -07004695 ret = 0;
4696 goto out;
4697 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03004698 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4699 skb_tailroom(tx_skb),
4700 PCI_DMA_FROMDEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004701 pkt_data = skb_put(tx_skb, pkt_len);
4702 for (i = 0; i < pkt_len; i++)
4703 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004704
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004705 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004706 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4707 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004708 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00004709 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
4710 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004711 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004712 }
4713 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4714 pci_push(get_hwbase(dev));
4715
4716 msleep(500);
4717
4718 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004719 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004720 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004721 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4722
4723 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004724 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004725 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4726 }
4727
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004728 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004729 ret = 0;
4730 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004731 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004732 ret = 0;
4733 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004734 if (flags & NV_RX2_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004735 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004736 }
4737
4738 if (ret) {
4739 if (len != pkt_len) {
4740 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004741 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004742 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004743 for (i = 0; i < pkt_len; i++) {
4744 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4745 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004746 break;
4747 }
4748 }
4749 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004750 }
4751
Eric Dumazet73a37072009-06-17 21:17:59 +00004752 pci_unmap_single(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07004753 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004754 PCI_DMA_TODEVICE);
4755 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07004756 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004757 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004758 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004759 nv_txrx_reset(dev);
4760 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004761 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004762
4763 if (netif_running(dev)) {
4764 writel(misc1_flags, base + NvRegMisc1);
4765 writel(filter_flags, base + NvRegPacketFilterFlags);
4766 nv_enable_irq(dev);
4767 }
4768
4769 return ret;
4770}
4771
4772static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
4773{
4774 struct fe_priv *np = netdev_priv(dev);
4775 u8 __iomem *base = get_hwbase(dev);
4776 int result;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004777 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004778
4779 if (!nv_link_test(dev)) {
4780 test->flags |= ETH_TEST_FL_FAILED;
4781 buffer[0] = 1;
4782 }
4783
4784 if (test->flags & ETH_TEST_FL_OFFLINE) {
4785 if (netif_running(dev)) {
4786 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004787 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004788 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004789 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004790 spin_lock_irq(&np->lock);
4791 nv_disable_hw_interrupts(dev, np->irqmask);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004792 if (!(np->msi_flags & NV_MSI_X_ENABLED))
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004793 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004794 else
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004795 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004796 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004797 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004798 nv_txrx_reset(dev);
4799 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004800 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004801 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004802 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004803 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004804 }
4805
4806 if (!nv_register_test(dev)) {
4807 test->flags |= ETH_TEST_FL_FAILED;
4808 buffer[1] = 1;
4809 }
4810
4811 result = nv_interrupt_test(dev);
4812 if (result != 1) {
4813 test->flags |= ETH_TEST_FL_FAILED;
4814 buffer[2] = 1;
4815 }
4816 if (result == 0) {
4817 /* bail out */
4818 return;
4819 }
4820
4821 if (!nv_loopback_test(dev)) {
4822 test->flags |= ETH_TEST_FL_FAILED;
4823 buffer[3] = 1;
4824 }
4825
4826 if (netif_running(dev)) {
4827 /* reinit driver view of the rx queue */
4828 set_bufsize(dev);
4829 if (nv_init_ring(dev)) {
4830 if (!np->in_shutdown)
4831 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4832 }
4833 /* reinit nic view of the rx queue */
4834 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4835 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004836 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004837 base + NvRegRingSizes);
4838 pci_push(base);
4839 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4840 pci_push(base);
4841 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004842 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004843 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004844 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004845 nv_enable_hw_interrupts(dev, np->irqmask);
4846 }
4847 }
4848}
4849
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004850static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
4851{
4852 switch (stringset) {
4853 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004854 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004855 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004856 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004857 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004858 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004859 }
4860}
4861
Jeff Garzik7282d492006-09-13 14:30:00 -04004862static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004863 .get_drvinfo = nv_get_drvinfo,
4864 .get_link = ethtool_op_get_link,
4865 .get_wol = nv_get_wol,
4866 .set_wol = nv_set_wol,
4867 .get_settings = nv_get_settings,
4868 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004869 .get_regs_len = nv_get_regs_len,
4870 .get_regs = nv_get_regs,
4871 .nway_reset = nv_nway_reset,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004872 .get_ringparam = nv_get_ringparam,
4873 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004874 .get_pauseparam = nv_get_pauseparam,
4875 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004876 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004877 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004878 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004879 .self_test = nv_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004880};
4881
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004882/* The mgmt unit and driver use a semaphore to access the phy during init */
4883static int nv_mgmt_acquire_sema(struct net_device *dev)
4884{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08004885 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004886 u8 __iomem *base = get_hwbase(dev);
4887 int i;
4888 u32 tx_ctrl, mgmt_sema;
4889
4890 for (i = 0; i < 10; i++) {
4891 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
4892 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
4893 break;
4894 msleep(500);
4895 }
4896
4897 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
4898 return 0;
4899
4900 for (i = 0; i < 2; i++) {
4901 tx_ctrl = readl(base + NvRegTransmitterControl);
4902 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
4903 writel(tx_ctrl, base + NvRegTransmitterControl);
4904
4905 /* verify that semaphore was acquired */
4906 tx_ctrl = readl(base + NvRegTransmitterControl);
4907 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08004908 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
4909 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004910 return 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00004911 } else
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004912 udelay(50);
4913 }
4914
4915 return 0;
4916}
4917
Ayaz Abdullacac1c522009-02-07 00:23:57 -08004918static void nv_mgmt_release_sema(struct net_device *dev)
4919{
4920 struct fe_priv *np = netdev_priv(dev);
4921 u8 __iomem *base = get_hwbase(dev);
4922 u32 tx_ctrl;
4923
4924 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
4925 if (np->mgmt_sema) {
4926 tx_ctrl = readl(base + NvRegTransmitterControl);
4927 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
4928 writel(tx_ctrl, base + NvRegTransmitterControl);
4929 }
4930 }
4931}
4932
4933
4934static int nv_mgmt_get_version(struct net_device *dev)
4935{
4936 struct fe_priv *np = netdev_priv(dev);
4937 u8 __iomem *base = get_hwbase(dev);
4938 u32 data_ready = readl(base + NvRegTransmitterControl);
4939 u32 data_ready2 = 0;
4940 unsigned long start;
4941 int ready = 0;
4942
4943 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
4944 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
4945 start = jiffies;
4946 while (time_before(jiffies, start + 5*HZ)) {
4947 data_ready2 = readl(base + NvRegTransmitterControl);
4948 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
4949 ready = 1;
4950 break;
4951 }
4952 schedule_timeout_uninterruptible(1);
4953 }
4954
4955 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
4956 return 0;
4957
4958 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
4959
4960 return 1;
4961}
4962
Linus Torvalds1da177e2005-04-16 15:20:36 -07004963static int nv_open(struct net_device *dev)
4964{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004965 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004966 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004967 int ret = 1;
4968 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07004969 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004970
Ed Swierkcb52deb2008-12-01 12:24:43 +00004971 /* power up phy */
4972 mii_rw(dev, np->phyaddr, MII_BMCR,
4973 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
4974
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00004975 nv_txrx_gate(dev, false);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04004976 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004977 if (np->driver_data & DEV_HAS_POWER_CNTRL)
4978 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004979 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
4980 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05004981 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
4982 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004983 writel(0, base + NvRegPacketFilterFlags);
4984
4985 writel(0, base + NvRegTransmitterControl);
4986 writel(0, base + NvRegReceiverControl);
4987
4988 writel(0, base + NvRegAdapterControl);
4989
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004990 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
4991 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
4992
Ayaz Abdullaf1489652006-07-31 12:04:45 -04004993 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02004994 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004995 oom = nv_init_ring(dev);
4996
4997 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04004998 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004999 nv_txrx_reset(dev);
5000 writel(0, base + NvRegUnknownSetupReg6);
5001
5002 np->in_shutdown = 0;
5003
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005004 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005005 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005006 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005007 base + NvRegRingSizes);
5008
Linus Torvalds1da177e2005-04-16 15:20:36 -07005009 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005010 if (np->desc_ver == DESC_VER_1)
5011 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5012 else
5013 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005014 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005015 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005016 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005017 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00005018 if (reg_delay(dev, NvRegUnknownSetupReg5,
5019 NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5020 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
Joe Perches1d397f32010-11-29 07:41:57 +00005021 netdev_info(dev,
5022 "%s: SetupReg5, Bit 31 remained off\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005023
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005024 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005025 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005026 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005027
Linus Torvalds1da177e2005-04-16 15:20:36 -07005028 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5029 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5030 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005031 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005032
5033 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005034
5035 get_random_bytes(&low, sizeof(low));
5036 low &= NVREG_SLOTTIME_MASK;
5037 if (np->desc_ver == DESC_VER_1) {
5038 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5039 } else {
5040 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5041 /* setup legacy backoff */
5042 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5043 } else {
5044 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5045 nv_gear_backoff_reseed(dev);
5046 }
5047 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005048 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5049 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005050 if (poll_interval == -1) {
5051 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5052 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5053 else
5054 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005055 } else
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005056 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005057 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5058 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5059 base + NvRegAdapterControl);
5060 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005061 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005062 if (np->wolenabled)
5063 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005064
5065 i = readl(base + NvRegPowerState);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005066 if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005067 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5068
5069 pci_push(base);
5070 udelay(10);
5071 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5072
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005073 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005074 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005075 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005076 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5077 pci_push(base);
5078
Szymon Janc78aea4f2010-11-27 08:39:43 +00005079 if (nv_request_irq(dev, 0))
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005080 goto out_drain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005081
5082 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005083 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005084
5085 spin_lock_irq(&np->lock);
5086 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5087 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005088 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5089 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005090 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5091 /* One manual link speed update: Interrupts are enabled, future link
5092 * speed changes cause interrupts and are handled by nv_link_irq().
5093 */
5094 {
5095 u32 miistat;
5096 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005097 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005098 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005099 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5100 * to init hw */
5101 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005102 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005103 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005104 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005105 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005106
Linus Torvalds1da177e2005-04-16 15:20:36 -07005107 if (ret) {
5108 netif_carrier_on(dev);
5109 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00005110 netdev_info(dev, "no link during initialization\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005111 netif_carrier_off(dev);
5112 }
5113 if (oom)
5114 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005115
5116 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005117 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005118 mod_timer(&np->stats_poll,
5119 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005120
Linus Torvalds1da177e2005-04-16 15:20:36 -07005121 spin_unlock_irq(&np->lock);
5122
5123 return 0;
5124out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005125 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005126 return ret;
5127}
5128
5129static int nv_close(struct net_device *dev)
5130{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005131 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005132 u8 __iomem *base;
5133
5134 spin_lock_irq(&np->lock);
5135 np->in_shutdown = 1;
5136 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005137 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005138 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005139
5140 del_timer_sync(&np->oom_kick);
5141 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005142 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005143
5144 netif_stop_queue(dev);
5145 spin_lock_irq(&np->lock);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005146 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005147 nv_txrx_reset(dev);
5148
5149 /* disable interrupts on the nic or we will lock up */
5150 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005151 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005152 pci_push(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005153
5154 spin_unlock_irq(&np->lock);
5155
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005156 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005157
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005158 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005159
Ed Swierk5a9a8e32009-06-02 00:19:52 -07005160 if (np->wolenabled || !phy_power_down) {
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005161 nv_txrx_gate(dev, false);
Tim Mann2cc49a52007-06-14 13:16:38 -07005162 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005163 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005164 } else {
5165 /* power down phy */
5166 mii_rw(dev, np->phyaddr, MII_BMCR,
5167 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005168 nv_txrx_gate(dev, true);
Tim Mann2cc49a52007-06-14 13:16:38 -07005169 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005170
5171 /* FIXME: power down nic */
5172
5173 return 0;
5174}
5175
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005176static const struct net_device_ops nv_netdev_ops = {
5177 .ndo_open = nv_open,
5178 .ndo_stop = nv_close,
5179 .ndo_get_stats = nv_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08005180 .ndo_start_xmit = nv_start_xmit,
5181 .ndo_tx_timeout = nv_tx_timeout,
5182 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005183 .ndo_fix_features = nv_fix_features,
5184 .ndo_set_features = nv_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -08005185 .ndo_validate_addr = eth_validate_addr,
5186 .ndo_set_mac_address = nv_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00005187 .ndo_set_rx_mode = nv_set_multicast,
Stephen Hemminger00829822008-11-20 20:14:53 -08005188#ifdef CONFIG_NET_POLL_CONTROLLER
5189 .ndo_poll_controller = nv_poll_controller,
5190#endif
5191};
5192
5193static const struct net_device_ops nv_netdev_ops_optimized = {
5194 .ndo_open = nv_open,
5195 .ndo_stop = nv_close,
5196 .ndo_get_stats = nv_get_stats,
5197 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005198 .ndo_tx_timeout = nv_tx_timeout,
5199 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005200 .ndo_fix_features = nv_fix_features,
5201 .ndo_set_features = nv_set_features,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005202 .ndo_validate_addr = eth_validate_addr,
5203 .ndo_set_mac_address = nv_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00005204 .ndo_set_rx_mode = nv_set_multicast,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005205#ifdef CONFIG_NET_POLL_CONTROLLER
5206 .ndo_poll_controller = nv_poll_controller,
5207#endif
5208};
5209
Linus Torvalds1da177e2005-04-16 15:20:36 -07005210static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5211{
5212 struct net_device *dev;
5213 struct fe_priv *np;
5214 unsigned long addr;
5215 u8 __iomem *base;
5216 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005217 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005218 u32 phystate_orig = 0, phystate;
5219 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005220 static int printed_version;
5221
5222 if (!printed_version++)
Joe Perches294a5542010-11-29 07:41:56 +00005223 pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
5224 FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005225
5226 dev = alloc_etherdev(sizeof(struct fe_priv));
5227 err = -ENOMEM;
5228 if (!dev)
5229 goto out;
5230
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005231 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005232 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005233 np->pci_dev = pci_dev;
5234 spin_lock_init(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005235 SET_NETDEV_DEV(dev, &pci_dev->dev);
5236
5237 init_timer(&np->oom_kick);
5238 np->oom_kick.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005239 np->oom_kick.function = nv_do_rx_refill; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005240 init_timer(&np->nic_poll);
5241 np->nic_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005242 np->nic_poll.function = nv_do_nic_poll; /* timer handler */
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005243 init_timer(&np->stats_poll);
5244 np->stats_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005245 np->stats_poll.function = nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005246
5247 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005248 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005249 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005250
5251 pci_set_master(pci_dev);
5252
5253 err = pci_request_regions(pci_dev, DRV_NAME);
5254 if (err < 0)
5255 goto out_disable;
5256
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005257 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005258 np->register_size = NV_PCI_REGSZ_VER3;
5259 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005260 np->register_size = NV_PCI_REGSZ_VER2;
5261 else
5262 np->register_size = NV_PCI_REGSZ_VER1;
5263
Linus Torvalds1da177e2005-04-16 15:20:36 -07005264 err = -EINVAL;
5265 addr = 0;
5266 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005267 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005268 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005269 addr = pci_resource_start(pci_dev, i);
5270 break;
5271 }
5272 }
5273 if (i == DEVICE_COUNT_RESOURCE) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005274 dev_info(&pci_dev->dev, "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005275 goto out_relreg;
5276 }
5277
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005278 /* copy of driver data */
5279 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005280 /* copy of device id */
5281 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005282
Linus Torvalds1da177e2005-04-16 15:20:36 -07005283 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005284 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5285 /* packet format 3: supports 40-bit addressing */
5286 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005287 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005288 if (dma_64bit) {
Yang Hongyang6afd1422009-04-06 19:01:15 -07005289 if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005290 dev_info(&pci_dev->dev,
5291 "64-bit DMA failed, using 32-bit addressing\n");
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005292 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005293 dev->features |= NETIF_F_HIGHDMA;
Yang Hongyang6afd1422009-04-06 19:01:15 -07005294 if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005295 dev_info(&pci_dev->dev,
5296 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005297 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005298 }
Manfred Spraulee733622005-07-31 18:32:26 +02005299 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5300 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005301 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005302 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005303 } else {
5304 /* original packet format */
5305 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005306 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005307 }
Manfred Spraulee733622005-07-31 18:32:26 +02005308
5309 np->pkt_limit = NV_PKTLIMIT_1;
5310 if (id->driver_data & DEV_HAS_LARGEDESC)
5311 np->pkt_limit = NV_PKTLIMIT_2;
5312
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005313 if (id->driver_data & DEV_HAS_CHECKSUM) {
5314 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00005315 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
5316 NETIF_F_TSO | NETIF_F_RXCSUM;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005317 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005318
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005319 np->vlanctl_bits = 0;
5320 if (id->driver_data & DEV_HAS_VLAN) {
5321 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005322 dev->hw_features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005323 }
5324
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005325 dev->features |= dev->hw_features;
5326
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005327 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005328 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5329 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5330 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005331 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005332 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005333
Linus Torvalds1da177e2005-04-16 15:20:36 -07005334 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005335 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005336 if (!np->base)
5337 goto out_relreg;
5338 dev->base_addr = (unsigned long)np->base;
Manfred Spraulee733622005-07-31 18:32:26 +02005339
Linus Torvalds1da177e2005-04-16 15:20:36 -07005340 dev->irq = pci_dev->irq;
Manfred Spraulee733622005-07-31 18:32:26 +02005341
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005342 np->rx_ring_size = RX_RING_DEFAULT;
5343 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005344
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005345 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005346 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005347 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005348 &np->ring_addr);
5349 if (!np->rx_ring.orig)
5350 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005351 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005352 } else {
5353 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005354 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005355 &np->ring_addr);
5356 if (!np->rx_ring.ex)
5357 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005358 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005359 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005360 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5361 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005362 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005363 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005364
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005365 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005366 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005367 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005368 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005369
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005370 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005371 SET_ETHTOOL_OPS(dev, &ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005372 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5373
5374 pci_set_drvdata(pci_dev, dev);
5375
5376 /* read the mac address */
5377 base = get_hwbase(dev);
5378 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5379 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5380
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005381 /* check the workaround bit for correct mac address order */
5382 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005383 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005384 /* mac address is already in correct order */
5385 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5386 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5387 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5388 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5389 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5390 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005391 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5392 /* mac address is already in correct order */
5393 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5394 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5395 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5396 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5397 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5398 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5399 /*
5400 * Set orig mac address back to the reversed version.
5401 * This flag will be cleared during low power transition.
5402 * Therefore, we should always put back the reversed address.
5403 */
5404 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5405 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5406 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005407 } else {
5408 /* need to reverse mac address to correct order */
5409 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5410 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5411 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5412 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5413 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5414 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005415 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Joe Perchesc20ec762010-11-29 07:42:02 +00005416 dev_dbg(&pci_dev->dev,
5417 "%s: set workaround bit for reversed mac addr\n",
5418 __func__);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005419 }
John W. Linvillec704b852005-09-12 10:48:56 -04005420 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005421
John W. Linvillec704b852005-09-12 10:48:56 -04005422 if (!is_valid_ether_addr(dev->perm_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005423 /*
5424 * Bad mac address. At least one bios sets the mac address
5425 * to 01:23:45:67:89:ab
5426 */
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005427 dev_err(&pci_dev->dev,
Joe Perchesc20ec762010-11-29 07:42:02 +00005428 "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005429 dev->dev_addr);
Stanislav O. Bezzubtsev655a6592009-11-15 21:17:02 -08005430 random_ether_addr(dev->dev_addr);
Joe Perchesc20ec762010-11-29 07:42:02 +00005431 dev_err(&pci_dev->dev,
5432 "Using random MAC address: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005433 }
5434
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005435 /* set mac address */
5436 nv_copy_mac_to_hw(dev);
5437
Linus Torvalds1da177e2005-04-16 15:20:36 -07005438 /* disable WOL */
5439 writel(0, base + NvRegWakeUpFlags);
5440 np->wolenabled = 0;
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005441 device_set_wakeup_enable(&pci_dev->dev, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005442
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005443 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005444
5445 /* take phy and nic out of low power mode */
5446 powerstate = readl(base + NvRegPowerState2);
5447 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005448 if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
Auke Kok44c10132007-06-08 15:46:36 -07005449 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005450 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5451 writel(powerstate, base + NvRegPowerState2);
5452 }
5453
Szymon Janc78aea4f2010-11-27 08:39:43 +00005454 if (np->desc_ver == DESC_VER_1)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005455 np->tx_flags = NV_TX_VALID;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005456 else
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005457 np->tx_flags = NV_TX2_VALID;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005458
5459 np->msi_flags = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005460 if ((id->driver_data & DEV_HAS_MSI) && msi)
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005461 np->msi_flags |= NV_MSI_CAPABLE;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005462
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005463 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5464 /* msix has had reported issues when modifying irqmask
5465 as in the case of napi, therefore, disable for now
5466 */
David S. Miller0a127612010-05-03 23:33:05 -07005467#if 0
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005468 np->msi_flags |= NV_MSI_X_CAPABLE;
5469#endif
5470 }
5471
5472 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005473 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005474 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5475 np->msi_flags |= 0x0001;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005476 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5477 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5478 /* start off in throughput mode */
5479 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5480 /* remove support for msix mode */
5481 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5482 } else {
5483 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5484 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5485 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5486 np->msi_flags |= 0x0003;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005487 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005488
Linus Torvalds1da177e2005-04-16 15:20:36 -07005489 if (id->driver_data & DEV_NEED_TIMERIRQ)
5490 np->irqmask |= NVREG_IRQ_TIMER;
5491 if (id->driver_data & DEV_NEED_LINKTIMER) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005492 np->need_linktimer = 1;
5493 np->link_timeout = jiffies + LINK_TIMEOUT;
5494 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005495 np->need_linktimer = 0;
5496 }
5497
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005498 /* Limit the number of tx's outstanding for hw bug */
5499 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5500 np->tx_limit = 1;
Ayaz Abdulla5c659322010-04-13 18:49:51 -07005501 if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005502 pci_dev->revision >= 0xA2)
5503 np->tx_limit = 0;
5504 }
5505
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005506 /* clear phy state and temporarily halt phy interrupts */
5507 writel(0, base + NvRegMIIMask);
5508 phystate = readl(base + NvRegAdapterControl);
5509 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5510 phystate_orig = 1;
5511 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5512 writel(phystate, base + NvRegAdapterControl);
5513 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005514 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005515
5516 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005517 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005518 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5519 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5520 nv_mgmt_acquire_sema(dev) &&
5521 nv_mgmt_get_version(dev)) {
5522 np->mac_in_use = 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005523 if (np->mgmt_version > 0)
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005524 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005525 /* management unit setup the phy already? */
5526 if (np->mac_in_use &&
5527 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5528 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5529 /* phy is inited by mgmt unit */
5530 phyinitialized = 1;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005531 } else {
5532 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005533 }
5534 }
5535 }
5536
Linus Torvalds1da177e2005-04-16 15:20:36 -07005537 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005538 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005539 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005540 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005541
5542 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005543 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005544 spin_unlock_irq(&np->lock);
5545 if (id1 < 0 || id1 == 0xffff)
5546 continue;
5547 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005548 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005549 spin_unlock_irq(&np->lock);
5550 if (id2 < 0 || id2 == 0xffff)
5551 continue;
5552
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005553 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005554 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5555 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005556 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005557 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005558
5559 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5560 if (np->phy_oui == PHY_OUI_REALTEK2)
5561 np->phy_oui = PHY_OUI_REALTEK;
5562 /* Setup phy revision for Realtek */
5563 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5564 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5565
Linus Torvalds1da177e2005-04-16 15:20:36 -07005566 break;
5567 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005568 if (i == 33) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005569 dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005570 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005571 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005572
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005573 if (!phyinitialized) {
5574 /* reset it */
5575 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005576 } else {
5577 /* see if it is a gigabit phy */
5578 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005579 if (mii_status & PHY_GIGABIT)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005580 np->gigabit = PHY_GIGABIT;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005581 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005582
5583 /* set default link speed settings */
5584 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5585 np->duplex = 0;
5586 np->autoneg = 1;
5587
5588 err = register_netdev(dev);
5589 if (err) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005590 dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005591 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005592 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005593
David S. Miller823dcd22011-08-20 10:39:12 -07005594 if (id->driver_data & DEV_HAS_VLAN)
5595 nv_vlan_mode(dev, dev->features);
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005596
Ivan Vecera0d672e92011-02-15 02:08:39 +00005597 netif_carrier_off(dev);
5598
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005599 dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
5600 dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005601
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005602 dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
5603 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
5604 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00005605 "csum " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005606 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00005607 "vlan " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005608 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
5609 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
5610 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
5611 np->gigabit == PHY_GIGABIT ? "gbit " : "",
5612 np->need_linktimer ? "lnktim " : "",
5613 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
5614 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
5615 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005616
5617 return 0;
5618
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005619out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005620 if (phystate_orig)
5621 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005622 pci_set_drvdata(pci_dev, NULL);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005623out_freering:
5624 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005625out_unmap:
5626 iounmap(get_hwbase(dev));
5627out_relreg:
5628 pci_release_regions(pci_dev);
5629out_disable:
5630 pci_disable_device(pci_dev);
5631out_free:
5632 free_netdev(dev);
5633out:
5634 return err;
5635}
5636
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005637static void nv_restore_phy(struct net_device *dev)
5638{
5639 struct fe_priv *np = netdev_priv(dev);
5640 u16 phy_reserved, mii_control;
5641
5642 if (np->phy_oui == PHY_OUI_REALTEK &&
5643 np->phy_model == PHY_MODEL_REALTEK_8201 &&
5644 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
5645 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
5646 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
5647 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
5648 phy_reserved |= PHY_REALTEK_INIT8;
5649 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
5650 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
5651
5652 /* restart auto negotiation */
5653 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
5654 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
5655 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
5656 }
5657}
5658
Yinghai Luf55c21f2008-09-13 13:10:31 -07005659static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005660{
5661 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005662 struct fe_priv *np = netdev_priv(dev);
5663 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005664
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005665 /* special op: write back the misordered MAC address - otherwise
5666 * the next nv_probe would see a wrong address.
5667 */
5668 writel(np->orig_mac[0], base + NvRegMacAddrA);
5669 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08005670 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
5671 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005672}
5673
5674static void __devexit nv_remove(struct pci_dev *pci_dev)
5675{
5676 struct net_device *dev = pci_get_drvdata(pci_dev);
5677
5678 unregister_netdev(dev);
5679
5680 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005681
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005682 /* restore any phy related changes */
5683 nv_restore_phy(dev);
5684
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005685 nv_mgmt_release_sema(dev);
5686
Linus Torvalds1da177e2005-04-16 15:20:36 -07005687 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005688 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005689 iounmap(get_hwbase(dev));
5690 pci_release_regions(pci_dev);
5691 pci_disable_device(pci_dev);
5692 free_netdev(dev);
5693 pci_set_drvdata(pci_dev, NULL);
5694}
5695
Michel Lespinasse94252762011-03-06 16:14:50 +00005696#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005697static int nv_suspend(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07005698{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005699 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07005700 struct net_device *dev = pci_get_drvdata(pdev);
5701 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005702 u8 __iomem *base = get_hwbase(dev);
5703 int i;
Francois Romieua1893172006-10-10 14:33:27 -07005704
Tobias Diedrich25d90812008-05-18 15:04:29 +02005705 if (netif_running(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00005706 /* Gross. */
Tobias Diedrich25d90812008-05-18 15:04:29 +02005707 nv_close(dev);
5708 }
Francois Romieua1893172006-10-10 14:33:27 -07005709 netif_device_detach(dev);
5710
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005711 /* save non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005712 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005713 np->saved_config_space[i] = readl(base + i*sizeof(u32));
5714
Francois Romieua1893172006-10-10 14:33:27 -07005715 return 0;
5716}
5717
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005718static int nv_resume(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07005719{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005720 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07005721 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005722 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005723 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005724 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07005725
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005726 /* restore non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005727 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005728 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005729
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005730 if (np->driver_data & DEV_NEED_MSI_FIX)
5731 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
Ayaz Abdullab6e44052009-02-07 00:24:15 -08005732
Ed Swierk35a74332009-04-06 17:49:12 -07005733 /* restore phy state, including autoneg */
5734 phy_init(dev);
5735
Tobias Diedrich25d90812008-05-18 15:04:29 +02005736 netif_device_attach(dev);
5737 if (netif_running(dev)) {
5738 rc = nv_open(dev);
5739 nv_set_multicast(dev);
5740 }
Francois Romieua1893172006-10-10 14:33:27 -07005741 return rc;
5742}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005743
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005744static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
5745#define NV_PM_OPS (&nv_pm_ops)
5746
Michel Lespinasse94252762011-03-06 16:14:50 +00005747#else
5748#define NV_PM_OPS NULL
5749#endif /* CONFIG_PM_SLEEP */
5750
5751#ifdef CONFIG_PM
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005752static void nv_shutdown(struct pci_dev *pdev)
5753{
5754 struct net_device *dev = pci_get_drvdata(pdev);
5755 struct fe_priv *np = netdev_priv(dev);
5756
5757 if (netif_running(dev))
5758 nv_close(dev);
5759
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005760 /*
5761 * Restore the MAC so a kernel started by kexec won't get confused.
5762 * If we really go for poweroff, we must not restore the MAC,
5763 * otherwise the MAC for WOL will be reversed at least on some boards.
5764 */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005765 if (system_state != SYSTEM_POWER_OFF)
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005766 nv_restore_mac_addr(pdev);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005767
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005768 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005769 /*
5770 * Apparently it is not possible to reinitialise from D3 hot,
5771 * only put the device into D3 if we really go for poweroff.
5772 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07005773 if (system_state == SYSTEM_POWER_OFF) {
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005774 pci_wake_from_d3(pdev, np->wolenabled);
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07005775 pci_set_power_state(pdev, PCI_D3hot);
5776 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005777}
Francois Romieua1893172006-10-10 14:33:27 -07005778#else
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005779#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07005780#endif /* CONFIG_PM */
5781
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00005782static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005783 { /* nForce Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005784 PCI_DEVICE(0x10DE, 0x01C3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005785 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005786 },
5787 { /* nForce2 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005788 PCI_DEVICE(0x10DE, 0x0066),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005789 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005790 },
5791 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005792 PCI_DEVICE(0x10DE, 0x00D6),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005793 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005794 },
5795 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005796 PCI_DEVICE(0x10DE, 0x0086),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005797 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005798 },
5799 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005800 PCI_DEVICE(0x10DE, 0x008C),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005801 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005802 },
5803 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005804 PCI_DEVICE(0x10DE, 0x00E6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005805 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005806 },
5807 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005808 PCI_DEVICE(0x10DE, 0x00DF),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005809 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005810 },
5811 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005812 PCI_DEVICE(0x10DE, 0x0056),
Yinghai Lu033e97b2009-02-06 01:30:56 -08005813 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005814 },
5815 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005816 PCI_DEVICE(0x10DE, 0x0057),
Yinghai Lu033e97b2009-02-06 01:30:56 -08005817 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005818 },
5819 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005820 PCI_DEVICE(0x10DE, 0x0037),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005821 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005822 },
5823 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005824 PCI_DEVICE(0x10DE, 0x0038),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005825 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005826 },
5827 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005828 PCI_DEVICE(0x10DE, 0x0268),
5829 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005830 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02005831 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005832 PCI_DEVICE(0x10DE, 0x0269),
5833 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02005834 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005835 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005836 PCI_DEVICE(0x10DE, 0x0372),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005837 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005838 },
5839 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005840 PCI_DEVICE(0x10DE, 0x0373),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005841 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005842 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005843 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005844 PCI_DEVICE(0x10DE, 0x03E5),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005845 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005846 },
5847 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005848 PCI_DEVICE(0x10DE, 0x03E6),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005849 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005850 },
5851 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005852 PCI_DEVICE(0x10DE, 0x03EE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005853 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005854 },
5855 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005856 PCI_DEVICE(0x10DE, 0x03EF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005857 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005858 },
5859 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005860 PCI_DEVICE(0x10DE, 0x0450),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005861 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005862 },
5863 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005864 PCI_DEVICE(0x10DE, 0x0451),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005865 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005866 },
5867 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005868 PCI_DEVICE(0x10DE, 0x0452),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005869 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005870 },
5871 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005872 PCI_DEVICE(0x10DE, 0x0453),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005873 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005874 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005875 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005876 PCI_DEVICE(0x10DE, 0x054C),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005877 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005878 },
5879 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005880 PCI_DEVICE(0x10DE, 0x054D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005881 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005882 },
5883 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005884 PCI_DEVICE(0x10DE, 0x054E),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005885 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005886 },
5887 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005888 PCI_DEVICE(0x10DE, 0x054F),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005889 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005890 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04005891 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005892 PCI_DEVICE(0x10DE, 0x07DC),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005893 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005894 },
5895 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005896 PCI_DEVICE(0x10DE, 0x07DD),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005897 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005898 },
5899 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005900 PCI_DEVICE(0x10DE, 0x07DE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005901 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005902 },
5903 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005904 PCI_DEVICE(0x10DE, 0x07DF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005905 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04005906 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005907 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005908 PCI_DEVICE(0x10DE, 0x0760),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005909 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005910 },
5911 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005912 PCI_DEVICE(0x10DE, 0x0761),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005913 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005914 },
5915 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005916 PCI_DEVICE(0x10DE, 0x0762),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005917 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005918 },
5919 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005920 PCI_DEVICE(0x10DE, 0x0763),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005921 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04005922 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005923 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005924 PCI_DEVICE(0x10DE, 0x0AB0),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005925 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005926 },
5927 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005928 PCI_DEVICE(0x10DE, 0x0AB1),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005929 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005930 },
5931 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005932 PCI_DEVICE(0x10DE, 0x0AB2),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005933 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005934 },
5935 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005936 PCI_DEVICE(0x10DE, 0x0AB3),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005937 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05005938 },
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00005939 { /* MCP89 Ethernet Controller */
5940 PCI_DEVICE(0x10DE, 0x0D7D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005941 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00005942 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005943 {0,},
5944};
5945
5946static struct pci_driver driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005947 .name = DRV_NAME,
5948 .id_table = pci_tbl,
5949 .probe = nv_probe,
5950 .remove = __devexit_p(nv_remove),
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005951 .shutdown = nv_shutdown,
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005952 .driver.pm = NV_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005953};
5954
Linus Torvalds1da177e2005-04-16 15:20:36 -07005955static int __init init_nic(void)
5956{
Jeff Garzik29917622006-08-19 17:48:59 -04005957 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005958}
5959
5960static void __exit exit_nic(void)
5961{
5962 pci_unregister_driver(&driver);
5963}
5964
5965module_param(max_interrupt_work, int, 0);
5966MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005967module_param(optimization_mode, int, 0);
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005968MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005969module_param(poll_interval, int, 0);
5970MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005971module_param(msi, int, 0);
5972MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
5973module_param(msix, int, 0);
5974MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
5975module_param(dma_64bit, int, 0);
5976MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005977module_param(phy_cross, int, 0);
5978MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Ed Swierk5a9a8e32009-06-02 00:19:52 -07005979module_param(phy_power_down, int, 0);
5980MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005981
5982MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
5983MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
5984MODULE_LICENSE("GPL");
5985
5986MODULE_DEVICE_TABLE(pci, pci_tbl);
5987
5988module_init(init_nic);
5989module_exit(exit_nic);