blob: 51eacefadea11e23ddf9325e89d01671a45ef36b [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
Masahiro Yamada248a1d62017-04-24 13:50:21 +090032#include <drm/ttm/ttm_bo_api.h>
33#include <drm/ttm/ttm_bo_driver.h>
34#include <drm/ttm/ttm_placement.h>
35#include <drm/ttm/ttm_module.h>
36#include <drm/ttm/ttm_page_alloc.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include <drm/drmP.h>
38#include <drm/amdgpu_drm.h>
39#include <linux/seq_file.h>
40#include <linux/slab.h>
41#include <linux/swiotlb.h>
42#include <linux/swap.h>
43#include <linux/pagemap.h>
44#include <linux/debugfs.h>
Tom St Denis38290b22017-09-18 07:28:14 -040045#include <linux/iommu.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040046#include "amdgpu.h"
Andres Rodriguezb82485f2017-09-15 21:05:19 -040047#include "amdgpu_object.h"
Tom St Denisaca81712017-07-31 09:35:24 -040048#include "amdgpu_trace.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049#include "bif/bif_4_1_d.h"
50
51#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
52
Christian Königabca90f2017-06-30 11:05:54 +020053static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
54 struct ttm_mem_reg *mem, unsigned num_pages,
55 uint64_t offset, unsigned window,
56 struct amdgpu_ring *ring,
57 uint64_t *addr);
58
Alex Deucherd38ceaf2015-04-20 16:55:21 -040059static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
60static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
61
Alex Deucherd38ceaf2015-04-20 16:55:21 -040062/*
63 * Global memory.
64 */
65static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
66{
67 return ttm_mem_global_init(ref->object);
68}
69
70static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
71{
72 ttm_mem_global_release(ref->object);
73}
74
Alex Deucher70b5c5a2016-11-15 16:55:53 -050075static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040076{
77 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010078 struct amdgpu_ring *ring;
79 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040080 int r;
81
82 adev->mman.mem_global_referenced = false;
83 global_ref = &adev->mman.mem_global_ref;
84 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
85 global_ref->size = sizeof(struct ttm_mem_global);
86 global_ref->init = &amdgpu_ttm_mem_global_init;
87 global_ref->release = &amdgpu_ttm_mem_global_release;
88 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +080089 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040090 DRM_ERROR("Failed setting up TTM memory accounting "
91 "subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +080092 goto error_mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093 }
94
95 adev->mman.bo_global_ref.mem_glob =
96 adev->mman.mem_global_ref.object;
97 global_ref = &adev->mman.bo_global_ref.ref;
98 global_ref->global_type = DRM_GLOBAL_TTM_BO;
99 global_ref->size = sizeof(struct ttm_bo_global);
100 global_ref->init = &ttm_bo_global_init;
101 global_ref->release = &ttm_bo_global_release;
102 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +0800103 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800105 goto error_bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106 }
107
Christian Königabca90f2017-06-30 11:05:54 +0200108 mutex_init(&adev->mman.gtt_window_lock);
109
Christian König703297c2016-02-10 14:20:50 +0100110 ring = adev->mman.buffer_funcs_ring;
111 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
112 r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
113 rq, amdgpu_sched_jobs);
Huang Ruie9d035e2016-09-07 20:55:42 +0800114 if (r) {
Christian König703297c2016-02-10 14:20:50 +0100115 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800116 goto error_entity;
Christian König703297c2016-02-10 14:20:50 +0100117 }
118
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100120
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121 return 0;
Huang Ruie9d035e2016-09-07 20:55:42 +0800122
123error_entity:
124 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
125error_bo:
126 drm_global_item_unref(&adev->mman.mem_global_ref);
127error_mem:
128 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129}
130
131static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
132{
133 if (adev->mman.mem_global_referenced) {
Christian König703297c2016-02-10 14:20:50 +0100134 amd_sched_entity_fini(adev->mman.entity.sched,
135 &adev->mman.entity);
Christian Königabca90f2017-06-30 11:05:54 +0200136 mutex_destroy(&adev->mman.gtt_window_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
138 drm_global_item_unref(&adev->mman.mem_global_ref);
139 adev->mman.mem_global_referenced = false;
140 }
141}
142
143static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
144{
145 return 0;
146}
147
148static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
149 struct ttm_mem_type_manager *man)
150{
151 struct amdgpu_device *adev;
152
Christian Königa7d64de2016-09-15 14:58:48 +0200153 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154
155 switch (type) {
156 case TTM_PL_SYSTEM:
157 /* System memory */
158 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
159 man->available_caching = TTM_PL_MASK_CACHING;
160 man->default_caching = TTM_PL_FLAG_CACHED;
161 break;
162 case TTM_PL_TT:
Christian Königbb990bb2016-09-09 16:32:33 +0200163 man->func = &amdgpu_gtt_mgr_func;
Christian König6f02a692017-07-07 11:56:59 +0200164 man->gpu_offset = adev->mc.gart_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400165 man->available_caching = TTM_PL_MASK_CACHING;
166 man->default_caching = TTM_PL_FLAG_CACHED;
167 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
168 break;
169 case TTM_PL_VRAM:
170 /* "On-card" video ram */
Christian König6a7f76e2016-08-24 15:51:49 +0200171 man->func = &amdgpu_vram_mgr_func;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400172 man->gpu_offset = adev->mc.vram_start;
173 man->flags = TTM_MEMTYPE_FLAG_FIXED |
174 TTM_MEMTYPE_FLAG_MAPPABLE;
175 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
176 man->default_caching = TTM_PL_FLAG_WC;
177 break;
178 case AMDGPU_PL_GDS:
179 case AMDGPU_PL_GWS:
180 case AMDGPU_PL_OA:
181 /* On-chip GDS memory*/
182 man->func = &ttm_bo_manager_func;
183 man->gpu_offset = 0;
184 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
185 man->available_caching = TTM_PL_FLAG_UNCACHED;
186 man->default_caching = TTM_PL_FLAG_UNCACHED;
187 break;
188 default:
189 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
190 return -EINVAL;
191 }
192 return 0;
193}
194
195static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
196 struct ttm_placement *placement)
197{
Christian Königa7d64de2016-09-15 14:58:48 +0200198 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200199 struct amdgpu_bo *abo;
Arvind Yadav1aaa5602017-07-02 14:43:58 +0530200 static const struct ttm_place placements = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400201 .fpfn = 0,
202 .lpfn = 0,
203 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
204 };
205
206 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
207 placement->placement = &placements;
208 placement->busy_placement = &placements;
209 placement->num_placement = 1;
210 placement->num_busy_placement = 1;
211 return;
212 }
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400213 abo = ttm_to_amdgpu_bo(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400214 switch (bo->mem.mem_type) {
215 case TTM_PL_VRAM:
Huang Ruicbcbea92017-04-11 09:24:56 +0800216 if (adev->mman.buffer_funcs &&
217 adev->mman.buffer_funcs_ring &&
218 adev->mman.buffer_funcs_ring->ready == false) {
Christian König765e7fb2016-09-15 15:06:50 +0200219 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900220 } else if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
221 !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
222 unsigned fpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
223 struct drm_mm_node *node = bo->mem.mm_node;
224 unsigned long pages_left;
225
226 for (pages_left = bo->mem.num_pages;
227 pages_left;
228 pages_left -= node->size, node++) {
229 if (node->start < fpfn)
230 break;
231 }
232
233 if (!pages_left)
234 goto gtt;
235
236 /* Try evicting to the CPU inaccessible part of VRAM
237 * first, but only set GTT as busy placement, so this
238 * BO will be evicted to GTT rather than causing other
239 * BOs to be evicted from VRAM
240 */
241 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
242 AMDGPU_GEM_DOMAIN_GTT);
243 abo->placements[0].fpfn = fpfn;
244 abo->placements[0].lpfn = 0;
245 abo->placement.busy_placement = &abo->placements[1];
246 abo->placement.num_busy_placement = 1;
Christian König08291c52016-09-12 16:06:18 +0200247 } else {
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900248gtt:
Christian König765e7fb2016-09-15 15:06:50 +0200249 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
Christian König08291c52016-09-12 16:06:18 +0200250 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400251 break;
252 case TTM_PL_TT:
253 default:
Christian König765e7fb2016-09-15 15:06:50 +0200254 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400255 }
Christian König765e7fb2016-09-15 15:06:50 +0200256 *placement = abo->placement;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400257}
258
259static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
260{
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400261 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400262
Jérôme Glisse054892e2016-04-19 09:07:51 -0400263 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
264 return -EPERM;
Dave Airlie28a39652016-09-30 13:18:26 +1000265 return drm_vma_node_verify_access(&abo->gem_base.vma_node,
David Herrmannd9a1f0b2016-09-01 14:48:33 +0200266 filp->private_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400267}
268
269static void amdgpu_move_null(struct ttm_buffer_object *bo,
270 struct ttm_mem_reg *new_mem)
271{
272 struct ttm_mem_reg *old_mem = &bo->mem;
273
274 BUG_ON(old_mem->mm_node != NULL);
275 *old_mem = *new_mem;
276 new_mem->mm_node = NULL;
277}
278
Christian König92c60d92017-06-29 10:44:39 +0200279static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
280 struct drm_mm_node *mm_node,
281 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282{
Christian Königabca90f2017-06-30 11:05:54 +0200283 uint64_t addr = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400284
Christian Königabca90f2017-06-30 11:05:54 +0200285 if (mem->mem_type != TTM_PL_TT ||
286 amdgpu_gtt_mgr_is_allocated(mem)) {
287 addr = mm_node->start << PAGE_SHIFT;
288 addr += bo->bdev->man[mem->mem_type].gpu_offset;
289 }
Christian König92c60d92017-06-29 10:44:39 +0200290 return addr;
Christian König8892f152016-08-17 10:46:52 +0200291}
292
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400293/**
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400294 * amdgpu_find_mm_node - Helper function finds the drm_mm_node
295 * corresponding to @offset. It also modifies the offset to be
296 * within the drm_mm_node returned
297 */
298static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
299 unsigned long *offset)
300{
301 struct drm_mm_node *mm_node = mem->mm_node;
302
303 while (*offset >= (mm_node->size << PAGE_SHIFT)) {
304 *offset -= (mm_node->size << PAGE_SHIFT);
305 ++mm_node;
306 }
307 return mm_node;
308}
309
310/**
311 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400312 *
313 * The function copies @size bytes from {src->mem + src->offset} to
314 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
315 * move and different for a BO to BO copy.
316 *
317 * @f: Returns the last fence if multiple jobs are submitted.
318 */
319int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
320 struct amdgpu_copy_mem *src,
321 struct amdgpu_copy_mem *dst,
322 uint64_t size,
323 struct reservation_object *resv,
324 struct dma_fence **f)
Christian König8892f152016-08-17 10:46:52 +0200325{
Christian König8892f152016-08-17 10:46:52 +0200326 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400327 struct drm_mm_node *src_mm, *dst_mm;
328 uint64_t src_node_start, dst_node_start, src_node_size,
329 dst_node_size, src_page_offset, dst_page_offset;
Dave Airlie220196b2016-10-28 11:33:52 +1000330 struct dma_fence *fence = NULL;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400331 int r = 0;
332 const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
333 AMDGPU_GPU_PAGE_SIZE);
Christian König8892f152016-08-17 10:46:52 +0200334
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400335 if (!ring->ready) {
336 DRM_ERROR("Trying to move memory with ring turned off.\n");
337 return -EINVAL;
338 }
339
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400340 src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400341 src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
342 src->offset;
343 src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
344 src_page_offset = src_node_start & (PAGE_SIZE - 1);
Christian König92c60d92017-06-29 10:44:39 +0200345
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400346 dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400347 dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
348 dst->offset;
349 dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
350 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200351
Christian Königabca90f2017-06-30 11:05:54 +0200352 mutex_lock(&adev->mman.gtt_window_lock);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400353
354 while (size) {
355 unsigned long cur_size;
356 uint64_t from = src_node_start, to = dst_node_start;
Dave Airlie220196b2016-10-28 11:33:52 +1000357 struct dma_fence *next;
Christian König8892f152016-08-17 10:46:52 +0200358
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400359 /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
360 * begins at an offset, then adjust the size accordingly
361 */
362 cur_size = min3(min(src_node_size, dst_node_size), size,
363 GTT_MAX_BYTES);
364 if (cur_size + src_page_offset > GTT_MAX_BYTES ||
365 cur_size + dst_page_offset > GTT_MAX_BYTES)
366 cur_size -= max(src_page_offset, dst_page_offset);
367
368 /* Map only what needs to be accessed. Map src to window 0 and
369 * dst to window 1
370 */
371 if (src->mem->mem_type == TTM_PL_TT &&
372 !amdgpu_gtt_mgr_is_allocated(src->mem)) {
373 r = amdgpu_map_buffer(src->bo, src->mem,
374 PFN_UP(cur_size + src_page_offset),
375 src_node_start, 0, ring,
376 &from);
Christian Königabca90f2017-06-30 11:05:54 +0200377 if (r)
378 goto error;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400379 /* Adjust the offset because amdgpu_map_buffer returns
380 * start of mapped page
381 */
382 from += src_page_offset;
Christian Königabca90f2017-06-30 11:05:54 +0200383 }
384
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400385 if (dst->mem->mem_type == TTM_PL_TT &&
386 !amdgpu_gtt_mgr_is_allocated(dst->mem)) {
387 r = amdgpu_map_buffer(dst->bo, dst->mem,
388 PFN_UP(cur_size + dst_page_offset),
389 dst_node_start, 1, ring,
390 &to);
Christian Königabca90f2017-06-30 11:05:54 +0200391 if (r)
392 goto error;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400393 to += dst_page_offset;
Christian Königabca90f2017-06-30 11:05:54 +0200394 }
395
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400396 r = amdgpu_copy_buffer(ring, from, to, cur_size,
397 resv, &next, false, true);
Christian König8892f152016-08-17 10:46:52 +0200398 if (r)
399 goto error;
400
Dave Airlie220196b2016-10-28 11:33:52 +1000401 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200402 fence = next;
403
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400404 size -= cur_size;
405 if (!size)
Christian König8892f152016-08-17 10:46:52 +0200406 break;
407
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400408 src_node_size -= cur_size;
409 if (!src_node_size) {
410 src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
411 src->mem);
412 src_node_size = (src_mm->size << PAGE_SHIFT);
Christian König8892f152016-08-17 10:46:52 +0200413 } else {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400414 src_node_start += cur_size;
415 src_page_offset = src_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200416 }
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400417 dst_node_size -= cur_size;
418 if (!dst_node_size) {
419 dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
420 dst->mem);
421 dst_node_size = (dst_mm->size << PAGE_SHIFT);
Christian König8892f152016-08-17 10:46:52 +0200422 } else {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400423 dst_node_start += cur_size;
424 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200425 }
426 }
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400427error:
Christian Königabca90f2017-06-30 11:05:54 +0200428 mutex_unlock(&adev->mman.gtt_window_lock);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400429 if (f)
430 *f = dma_fence_get(fence);
431 dma_fence_put(fence);
432 return r;
433}
434
435
436static int amdgpu_move_blit(struct ttm_buffer_object *bo,
437 bool evict, bool no_wait_gpu,
438 struct ttm_mem_reg *new_mem,
439 struct ttm_mem_reg *old_mem)
440{
441 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
442 struct amdgpu_copy_mem src, dst;
443 struct dma_fence *fence = NULL;
444 int r;
445
446 src.bo = bo;
447 dst.bo = bo;
448 src.mem = old_mem;
449 dst.mem = new_mem;
450 src.offset = 0;
451 dst.offset = 0;
452
453 r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
454 new_mem->num_pages << PAGE_SHIFT,
455 bo->resv, &fence);
456 if (r)
457 goto error;
Christian Königce64bc22016-06-15 13:44:05 +0200458
459 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100460 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400461 return r;
Christian König8892f152016-08-17 10:46:52 +0200462
463error:
464 if (fence)
Dave Airlie220196b2016-10-28 11:33:52 +1000465 dma_fence_wait(fence, false);
466 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200467 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400468}
469
470static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
471 bool evict, bool interruptible,
472 bool no_wait_gpu,
473 struct ttm_mem_reg *new_mem)
474{
475 struct amdgpu_device *adev;
476 struct ttm_mem_reg *old_mem = &bo->mem;
477 struct ttm_mem_reg tmp_mem;
478 struct ttm_place placements;
479 struct ttm_placement placement;
480 int r;
481
Christian Königa7d64de2016-09-15 14:58:48 +0200482 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400483 tmp_mem = *new_mem;
484 tmp_mem.mm_node = NULL;
485 placement.num_placement = 1;
486 placement.placement = &placements;
487 placement.num_busy_placement = 1;
488 placement.busy_placement = &placements;
489 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200490 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400491 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
492 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
493 interruptible, no_wait_gpu);
494 if (unlikely(r)) {
495 return r;
496 }
497
498 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
499 if (unlikely(r)) {
500 goto out_cleanup;
501 }
502
503 r = ttm_tt_bind(bo->ttm, &tmp_mem);
504 if (unlikely(r)) {
505 goto out_cleanup;
506 }
507 r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
508 if (unlikely(r)) {
509 goto out_cleanup;
510 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900511 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400512out_cleanup:
513 ttm_bo_mem_put(bo, &tmp_mem);
514 return r;
515}
516
517static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
518 bool evict, bool interruptible,
519 bool no_wait_gpu,
520 struct ttm_mem_reg *new_mem)
521{
522 struct amdgpu_device *adev;
523 struct ttm_mem_reg *old_mem = &bo->mem;
524 struct ttm_mem_reg tmp_mem;
525 struct ttm_placement placement;
526 struct ttm_place placements;
527 int r;
528
Christian Königa7d64de2016-09-15 14:58:48 +0200529 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400530 tmp_mem = *new_mem;
531 tmp_mem.mm_node = NULL;
532 placement.num_placement = 1;
533 placement.placement = &placements;
534 placement.num_busy_placement = 1;
535 placement.busy_placement = &placements;
536 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200537 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400538 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
539 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
540 interruptible, no_wait_gpu);
541 if (unlikely(r)) {
542 return r;
543 }
Michel Dänzer4e2f0ca2016-08-08 12:28:25 +0900544 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400545 if (unlikely(r)) {
546 goto out_cleanup;
547 }
548 r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
549 if (unlikely(r)) {
550 goto out_cleanup;
551 }
552out_cleanup:
553 ttm_bo_mem_put(bo, &tmp_mem);
554 return r;
555}
556
557static int amdgpu_bo_move(struct ttm_buffer_object *bo,
558 bool evict, bool interruptible,
559 bool no_wait_gpu,
560 struct ttm_mem_reg *new_mem)
561{
562 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900563 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400564 struct ttm_mem_reg *old_mem = &bo->mem;
565 int r;
566
Michel Dänzer104ece92016-03-28 12:53:02 +0900567 /* Can't move a pinned BO */
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400568 abo = ttm_to_amdgpu_bo(bo);
Michel Dänzer104ece92016-03-28 12:53:02 +0900569 if (WARN_ON_ONCE(abo->pin_count > 0))
570 return -EINVAL;
571
Christian Königa7d64de2016-09-15 14:58:48 +0200572 adev = amdgpu_ttm_adev(bo->bdev);
Christian Königdbd5ed62016-06-21 16:28:14 +0200573
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400574 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
575 amdgpu_move_null(bo, new_mem);
576 return 0;
577 }
578 if ((old_mem->mem_type == TTM_PL_TT &&
579 new_mem->mem_type == TTM_PL_SYSTEM) ||
580 (old_mem->mem_type == TTM_PL_SYSTEM &&
581 new_mem->mem_type == TTM_PL_TT)) {
582 /* bind is enough */
583 amdgpu_move_null(bo, new_mem);
584 return 0;
585 }
586 if (adev->mman.buffer_funcs == NULL ||
587 adev->mman.buffer_funcs_ring == NULL ||
588 !adev->mman.buffer_funcs_ring->ready) {
589 /* use memcpy */
590 goto memcpy;
591 }
592
593 if (old_mem->mem_type == TTM_PL_VRAM &&
594 new_mem->mem_type == TTM_PL_SYSTEM) {
595 r = amdgpu_move_vram_ram(bo, evict, interruptible,
596 no_wait_gpu, new_mem);
597 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
598 new_mem->mem_type == TTM_PL_VRAM) {
599 r = amdgpu_move_ram_vram(bo, evict, interruptible,
600 no_wait_gpu, new_mem);
601 } else {
602 r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
603 }
604
605 if (r) {
606memcpy:
Michel Dänzer4499f2a2016-08-08 12:28:26 +0900607 r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400608 if (r) {
609 return r;
610 }
611 }
612
John Brooks96cf8272017-06-30 11:31:08 -0400613 if (bo->type == ttm_bo_type_device &&
614 new_mem->mem_type == TTM_PL_VRAM &&
615 old_mem->mem_type != TTM_PL_VRAM) {
616 /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
617 * accesses the BO after it's moved.
618 */
619 abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
620 }
621
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400622 /* update statistics */
623 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
624 return 0;
625}
626
627static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
628{
629 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Christian Königa7d64de2016-09-15 14:58:48 +0200630 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400631
632 mem->bus.addr = NULL;
633 mem->bus.offset = 0;
634 mem->bus.size = mem->num_pages << PAGE_SHIFT;
635 mem->bus.base = 0;
636 mem->bus.is_iomem = false;
637 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
638 return -EINVAL;
639 switch (mem->mem_type) {
640 case TTM_PL_SYSTEM:
641 /* system memory */
642 return 0;
643 case TTM_PL_TT:
644 break;
645 case TTM_PL_VRAM:
646 mem->bus.offset = mem->start << PAGE_SHIFT;
647 /* check if it's visible */
648 if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
649 return -EINVAL;
650 mem->bus.base = adev->mc.aper_base;
651 mem->bus.is_iomem = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400652 break;
653 default:
654 return -EINVAL;
655 }
656 return 0;
657}
658
659static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
660{
661}
662
Christian König9bbdcc02017-03-29 11:16:05 +0200663static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
664 unsigned long page_offset)
665{
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400666 struct drm_mm_node *mm;
667 unsigned long offset = (page_offset << PAGE_SHIFT);
Christian König9bbdcc02017-03-29 11:16:05 +0200668
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400669 mm = amdgpu_find_mm_node(&bo->mem, &offset);
670 return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
671 (offset >> PAGE_SHIFT);
Christian König9bbdcc02017-03-29 11:16:05 +0200672}
673
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400674/*
675 * TTM backend functions.
676 */
Christian König637dd3b2016-03-03 14:24:57 +0100677struct amdgpu_ttm_gup_task_list {
678 struct list_head list;
679 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400680};
681
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400682struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100683 struct ttm_dma_tt ttm;
684 struct amdgpu_device *adev;
685 u64 offset;
686 uint64_t userptr;
687 struct mm_struct *usermm;
688 uint32_t userflags;
689 spinlock_t guptasklock;
690 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100691 atomic_t mmu_invalidations;
Christian Königca666a32017-09-05 14:30:05 +0200692 uint32_t last_set_pages;
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800693 struct list_head list;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400694};
695
Christian König2f568db2016-02-23 12:36:59 +0100696int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400697{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400698 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100699 unsigned int flags = 0;
Christian König2f568db2016-02-23 12:36:59 +0100700 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400701 int r;
702
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100703 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
704 flags |= FOLL_WRITE;
705
Christian Königb72cf4f2017-09-03 15:22:06 +0200706 down_read(&current->mm->mmap_sem);
707
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400708 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100709 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400710 to prevent problems with writeback */
711 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
712 struct vm_area_struct *vma;
713
714 vma = find_vma(gtt->usermm, gtt->userptr);
Christian Königb72cf4f2017-09-03 15:22:06 +0200715 if (!vma || vma->vm_file || vma->vm_end < end) {
716 up_read(&current->mm->mmap_sem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400717 return -EPERM;
Christian Königb72cf4f2017-09-03 15:22:06 +0200718 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400719 }
720
721 do {
722 unsigned num_pages = ttm->num_pages - pinned;
723 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100724 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100725 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400726
Christian König637dd3b2016-03-03 14:24:57 +0100727 guptask.task = current;
728 spin_lock(&gtt->guptasklock);
729 list_add(&guptask.list, &gtt->guptasks);
730 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400731
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100732 r = get_user_pages(userptr, num_pages, flags, p, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100733
734 spin_lock(&gtt->guptasklock);
735 list_del(&guptask.list);
736 spin_unlock(&gtt->guptasklock);
737
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400738 if (r < 0)
739 goto release_pages;
740
741 pinned += r;
742
743 } while (pinned < ttm->num_pages);
744
Christian Königb72cf4f2017-09-03 15:22:06 +0200745 up_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100746 return 0;
747
748release_pages:
749 release_pages(pages, pinned, 0);
Christian Königb72cf4f2017-09-03 15:22:06 +0200750 up_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100751 return r;
752}
753
Christian Königa216ab02017-09-02 13:21:31 +0200754void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
Tom St Denisaca81712017-07-31 09:35:24 -0400755{
Tom St Denisaca81712017-07-31 09:35:24 -0400756 struct amdgpu_ttm_tt *gtt = (void *)ttm;
757 unsigned i;
758
Christian Königca666a32017-09-05 14:30:05 +0200759 gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
Christian Königa216ab02017-09-02 13:21:31 +0200760 for (i = 0; i < ttm->num_pages; ++i) {
761 if (ttm->pages[i])
762 put_page(ttm->pages[i]);
763
764 ttm->pages[i] = pages ? pages[i] : NULL;
Tom St Denisaca81712017-07-31 09:35:24 -0400765 }
766}
767
Christian König1b0c0f92017-09-05 14:36:44 +0200768void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
Tom St Denisaca81712017-07-31 09:35:24 -0400769{
Tom St Denisaca81712017-07-31 09:35:24 -0400770 struct amdgpu_ttm_tt *gtt = (void *)ttm;
771 unsigned i;
772
Christian König1b0c0f92017-09-05 14:36:44 +0200773 for (i = 0; i < ttm->num_pages; ++i) {
774 struct page *page = ttm->pages[i];
775
776 if (!page)
777 continue;
778
779 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
780 set_page_dirty(page);
781
782 mark_page_accessed(page);
Tom St Denisaca81712017-07-31 09:35:24 -0400783 }
784}
785
Christian König2f568db2016-02-23 12:36:59 +0100786/* prepare the sg table with the user pages */
787static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
788{
Christian Königa7d64de2016-09-15 14:58:48 +0200789 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Christian König2f568db2016-02-23 12:36:59 +0100790 struct amdgpu_ttm_tt *gtt = (void *)ttm;
791 unsigned nents;
792 int r;
793
794 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
795 enum dma_data_direction direction = write ?
796 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
797
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400798 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
799 ttm->num_pages << PAGE_SHIFT,
800 GFP_KERNEL);
801 if (r)
802 goto release_sg;
803
804 r = -ENOMEM;
805 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
806 if (nents != ttm->sg->nents)
807 goto release_sg;
808
809 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
810 gtt->ttm.dma_address, ttm->num_pages);
811
812 return 0;
813
814release_sg:
815 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400816 return r;
817}
818
819static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
820{
Christian Königa7d64de2016-09-15 14:58:48 +0200821 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400822 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400823
824 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
825 enum dma_data_direction direction = write ?
826 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
827
828 /* double check that we don't free the table twice */
829 if (!ttm->sg->sgl)
830 return;
831
832 /* free the sg table and pages again */
833 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
834
Christian König1b0c0f92017-09-05 14:36:44 +0200835 amdgpu_ttm_tt_mark_user_pages(ttm);
Tom St Denisaca81712017-07-31 09:35:24 -0400836
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400837 sg_free_table(ttm->sg);
838}
839
840static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
841 struct ttm_mem_reg *bo_mem)
842{
843 struct amdgpu_ttm_tt *gtt = (void*)ttm;
Christian Königac7afe62017-08-22 21:04:47 +0200844 uint64_t flags;
Dan Carpenter2ce3f5dc2017-08-09 13:30:46 +0300845 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400846
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800847 if (gtt->userptr) {
848 r = amdgpu_ttm_tt_pin_userptr(ttm);
849 if (r) {
850 DRM_ERROR("failed to pin userptr\n");
851 return r;
852 }
853 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400854 if (!ttm->num_pages) {
855 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
856 ttm->num_pages, bo_mem, ttm);
857 }
858
859 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
860 bo_mem->mem_type == AMDGPU_PL_GWS ||
861 bo_mem->mem_type == AMDGPU_PL_OA)
862 return -EINVAL;
863
Christian Königac7afe62017-08-22 21:04:47 +0200864 if (!amdgpu_gtt_mgr_is_allocated(bo_mem))
865 return 0;
Christian König98a7f882017-06-30 10:41:07 +0200866
Christian Königac7afe62017-08-22 21:04:47 +0200867 spin_lock(&gtt->adev->gtt_list_lock);
868 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
869 gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
870 r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
871 ttm->pages, gtt->ttm.dma_address, flags);
872
873 if (r) {
874 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
875 ttm->num_pages, gtt->offset);
876 goto error_gart_bind;
877 }
878
879 list_add_tail(&gtt->list, &gtt->adev->gtt_list);
880error_gart_bind:
881 spin_unlock(&gtt->adev->gtt_list_lock);
Christian König98a7f882017-06-30 10:41:07 +0200882 return r;
Christian Königc855e252016-09-05 17:00:57 +0200883}
884
885bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
886{
887 struct amdgpu_ttm_tt *gtt = (void *)ttm;
888
889 return gtt && !list_empty(&gtt->list);
890}
891
Christian Königbb990bb2016-09-09 16:32:33 +0200892int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
Christian Königc855e252016-09-05 17:00:57 +0200893{
Christian König1d004022017-08-22 16:58:07 +0200894 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian Königbb990bb2016-09-09 16:32:33 +0200895 struct ttm_tt *ttm = bo->ttm;
Christian König1d004022017-08-22 16:58:07 +0200896 struct ttm_mem_reg tmp;
Christian König1d004022017-08-22 16:58:07 +0200897 struct ttm_placement placement;
898 struct ttm_place placements;
Christian Königc855e252016-09-05 17:00:57 +0200899 int r;
900
901 if (!ttm || amdgpu_ttm_is_bound(ttm))
902 return 0;
903
Christian König1d004022017-08-22 16:58:07 +0200904 tmp = bo->mem;
905 tmp.mm_node = NULL;
906 placement.num_placement = 1;
907 placement.placement = &placements;
908 placement.num_busy_placement = 1;
909 placement.busy_placement = &placements;
910 placements.fpfn = 0;
911 placements.lpfn = adev->mc.gart_size >> PAGE_SHIFT;
Christian König70a9c6b2017-09-01 09:22:56 +0200912 placements.flags = bo->mem.placement | TTM_PL_FLAG_TT;
Christian Königbb990bb2016-09-09 16:32:33 +0200913
Christian König1d004022017-08-22 16:58:07 +0200914 r = ttm_bo_mem_space(bo, &placement, &tmp, true, false);
915 if (unlikely(r))
916 return r;
917
918 r = ttm_bo_move_ttm(bo, true, false, &tmp);
919 if (unlikely(r))
920 ttm_bo_mem_put(bo, &tmp);
921 else
922 bo->offset = (bo->mem.start << PAGE_SHIFT) +
923 bo->bdev->man[bo->mem.mem_type].gpu_offset;
924
925 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400926}
927
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800928int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
929{
930 struct amdgpu_ttm_tt *gtt, *tmp;
931 struct ttm_mem_reg bo_mem;
Monk Liu1d1a2cd2017-04-27 17:14:57 +0800932 uint64_t flags;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800933 int r;
934
935 bo_mem.mem_type = TTM_PL_TT;
936 spin_lock(&adev->gtt_list_lock);
937 list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
938 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
939 r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
940 gtt->ttm.ttm.pages, gtt->ttm.dma_address,
941 flags);
942 if (r) {
943 spin_unlock(&adev->gtt_list_lock);
Christian König71c76a02016-09-03 16:18:26 +0200944 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
945 gtt->ttm.ttm.num_pages, gtt->offset);
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800946 return r;
947 }
948 }
949 spin_unlock(&adev->gtt_list_lock);
950 return 0;
951}
952
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400953static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
954{
955 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Roger.He738f64c2017-05-05 13:27:10 +0800956 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400957
Christian König85a4b572016-09-22 14:19:50 +0200958 if (gtt->userptr)
959 amdgpu_ttm_tt_unpin_userptr(ttm);
960
Christian König78ab0a32016-09-09 15:39:08 +0200961 if (!amdgpu_ttm_is_bound(ttm))
962 return 0;
963
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400964 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800965 spin_lock(&gtt->adev->gtt_list_lock);
Roger.He738f64c2017-05-05 13:27:10 +0800966 r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
967 if (r) {
968 DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
969 gtt->ttm.ttm.num_pages, gtt->offset);
970 goto error_unbind;
971 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800972 list_del_init(&gtt->list);
Roger.He738f64c2017-05-05 13:27:10 +0800973error_unbind:
Chunming Zhou5c1354b2016-08-30 16:13:10 +0800974 spin_unlock(&gtt->adev->gtt_list_lock);
Roger.He738f64c2017-05-05 13:27:10 +0800975 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400976}
977
978static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
979{
980 struct amdgpu_ttm_tt *gtt = (void *)ttm;
981
982 ttm_dma_tt_fini(&gtt->ttm);
983 kfree(gtt);
984}
985
986static struct ttm_backend_func amdgpu_backend_func = {
987 .bind = &amdgpu_ttm_backend_bind,
988 .unbind = &amdgpu_ttm_backend_unbind,
989 .destroy = &amdgpu_ttm_backend_destroy,
990};
991
992static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
993 unsigned long size, uint32_t page_flags,
994 struct page *dummy_read_page)
995{
996 struct amdgpu_device *adev;
997 struct amdgpu_ttm_tt *gtt;
998
Christian Königa7d64de2016-09-15 14:58:48 +0200999 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001000
1001 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
1002 if (gtt == NULL) {
1003 return NULL;
1004 }
1005 gtt->ttm.ttm.func = &amdgpu_backend_func;
1006 gtt->adev = adev;
1007 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
1008 kfree(gtt);
1009 return NULL;
1010 }
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001011 INIT_LIST_HEAD(&gtt->list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001012 return &gtt->ttm.ttm;
1013}
1014
1015static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
1016{
Tom St Denisaca81712017-07-31 09:35:24 -04001017 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001018 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001019 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1020
1021 if (ttm->state != tt_unpopulated)
1022 return 0;
1023
1024 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +05301025 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001026 if (!ttm->sg)
1027 return -ENOMEM;
1028
1029 ttm->page_flags |= TTM_PAGE_FLAG_SG;
1030 ttm->state = tt_unbound;
1031 return 0;
1032 }
1033
1034 if (slave && ttm->sg) {
1035 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1036 gtt->ttm.dma_address, ttm->num_pages);
1037 ttm->state = tt_unbound;
Tom St Denis79ba2802017-09-18 08:10:00 -04001038 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001039 }
1040
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001041#ifdef CONFIG_SWIOTLB
1042 if (swiotlb_nr_tbl()) {
Tom St Denis79ba2802017-09-18 08:10:00 -04001043 return ttm_dma_populate(&gtt->ttm, adev->dev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001044 }
1045#endif
1046
Tom St Denis79ba2802017-09-18 08:10:00 -04001047 return ttm_populate_and_map_pages(adev->dev, &gtt->ttm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001048}
1049
1050static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
1051{
1052 struct amdgpu_device *adev;
1053 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001054 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1055
1056 if (gtt && gtt->userptr) {
Christian Königa216ab02017-09-02 13:21:31 +02001057 amdgpu_ttm_tt_set_user_pages(ttm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001058 kfree(ttm->sg);
1059 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
1060 return;
1061 }
1062
1063 if (slave)
1064 return;
1065
Christian Königa7d64de2016-09-15 14:58:48 +02001066 adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001067
1068#ifdef CONFIG_SWIOTLB
1069 if (swiotlb_nr_tbl()) {
1070 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
1071 return;
1072 }
1073#endif
1074
Tom St Denis7405e0d2017-08-18 10:05:48 -04001075 ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001076}
1077
1078int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1079 uint32_t flags)
1080{
1081 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1082
1083 if (gtt == NULL)
1084 return -EINVAL;
1085
1086 gtt->userptr = addr;
1087 gtt->usermm = current->mm;
1088 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +01001089 spin_lock_init(&gtt->guptasklock);
1090 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +01001091 atomic_set(&gtt->mmu_invalidations, 0);
Christian Königca666a32017-09-05 14:30:05 +02001092 gtt->last_set_pages = 0;
Christian König637dd3b2016-03-03 14:24:57 +01001093
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001094 return 0;
1095}
1096
Christian Königcc325d12016-02-08 11:08:35 +01001097struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001098{
1099 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1100
1101 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +01001102 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001103
Christian Königcc325d12016-02-08 11:08:35 +01001104 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001105}
1106
Christian Königcc1de6e2016-02-08 10:57:22 +01001107bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1108 unsigned long end)
1109{
1110 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +01001111 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +01001112 unsigned long size;
1113
Christian König637dd3b2016-03-03 14:24:57 +01001114 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +01001115 return false;
1116
1117 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
1118 if (gtt->userptr > end || gtt->userptr + size <= start)
1119 return false;
1120
Christian König637dd3b2016-03-03 14:24:57 +01001121 spin_lock(&gtt->guptasklock);
1122 list_for_each_entry(entry, &gtt->guptasks, list) {
1123 if (entry->task == current) {
1124 spin_unlock(&gtt->guptasklock);
1125 return false;
1126 }
1127 }
1128 spin_unlock(&gtt->guptasklock);
1129
Christian König2f568db2016-02-23 12:36:59 +01001130 atomic_inc(&gtt->mmu_invalidations);
1131
Christian Königcc1de6e2016-02-08 10:57:22 +01001132 return true;
1133}
1134
Christian König2f568db2016-02-23 12:36:59 +01001135bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1136 int *last_invalidated)
1137{
1138 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1139 int prev_invalidated = *last_invalidated;
1140
1141 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
1142 return prev_invalidated != *last_invalidated;
1143}
1144
Christian Königca666a32017-09-05 14:30:05 +02001145bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
1146{
1147 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1148
1149 if (gtt == NULL || !gtt->userptr)
1150 return false;
1151
1152 return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
1153}
1154
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001155bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1156{
1157 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1158
1159 if (gtt == NULL)
1160 return false;
1161
1162 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1163}
1164
Chunming Zhou6b777602016-09-21 16:19:19 +08001165uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001166 struct ttm_mem_reg *mem)
1167{
Chunming Zhou6b777602016-09-21 16:19:19 +08001168 uint64_t flags = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001169
1170 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1171 flags |= AMDGPU_PTE_VALID;
1172
Christian König6d999052015-12-04 13:32:55 +01001173 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001174 flags |= AMDGPU_PTE_SYSTEM;
1175
Christian König6d999052015-12-04 13:32:55 +01001176 if (ttm->caching_state == tt_cached)
1177 flags |= AMDGPU_PTE_SNOOPED;
1178 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001179
Alex Xie4b98e0c2017-02-14 12:31:36 -05001180 flags |= adev->gart.gart_pte_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001181 flags |= AMDGPU_PTE_READABLE;
1182
1183 if (!amdgpu_ttm_tt_is_readonly(ttm))
1184 flags |= AMDGPU_PTE_WRITEABLE;
1185
1186 return flags;
1187}
1188
Christian König9982ca62016-10-19 14:44:22 +02001189static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1190 const struct ttm_place *place)
1191{
Christian König4fcae782017-04-20 12:11:47 +02001192 unsigned long num_pages = bo->mem.num_pages;
1193 struct drm_mm_node *node = bo->mem.mm_node;
Christian König9982ca62016-10-19 14:44:22 +02001194
Christian König4fcae782017-04-20 12:11:47 +02001195 if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
1196 return ttm_bo_eviction_valuable(bo, place);
1197
1198 switch (bo->mem.mem_type) {
1199 case TTM_PL_TT:
1200 return true;
1201
1202 case TTM_PL_VRAM:
Christian König9982ca62016-10-19 14:44:22 +02001203 /* Check each drm MM node individually */
1204 while (num_pages) {
1205 if (place->fpfn < (node->start + node->size) &&
1206 !(place->lpfn && place->lpfn <= node->start))
1207 return true;
1208
1209 num_pages -= node->size;
1210 ++node;
1211 }
Christian König4fcae782017-04-20 12:11:47 +02001212 break;
Christian König9982ca62016-10-19 14:44:22 +02001213
Christian König4fcae782017-04-20 12:11:47 +02001214 default:
1215 break;
Christian König9982ca62016-10-19 14:44:22 +02001216 }
1217
1218 return ttm_bo_eviction_valuable(bo, place);
1219}
1220
Felix Kuehlinge3426102017-07-03 14:18:27 -04001221static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1222 unsigned long offset,
1223 void *buf, int len, int write)
1224{
Andres Rodriguezb82485f2017-09-15 21:05:19 -04001225 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001226 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -04001227 struct drm_mm_node *nodes;
Felix Kuehlinge3426102017-07-03 14:18:27 -04001228 uint32_t value = 0;
1229 int ret = 0;
1230 uint64_t pos;
1231 unsigned long flags;
1232
1233 if (bo->mem.mem_type != TTM_PL_VRAM)
1234 return -EIO;
1235
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -04001236 nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001237 pos = (nodes->start << PAGE_SHIFT) + offset;
1238
1239 while (len && pos < adev->mc.mc_vram_size) {
1240 uint64_t aligned_pos = pos & ~(uint64_t)3;
1241 uint32_t bytes = 4 - (pos & 3);
1242 uint32_t shift = (pos & 3) * 8;
1243 uint32_t mask = 0xffffffff << shift;
1244
1245 if (len < bytes) {
1246 mask &= 0xffffffff >> (bytes - len) * 8;
1247 bytes = len;
1248 }
1249
1250 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denis97bae492017-09-14 08:57:26 -04001251 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
1252 WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001253 if (!write || mask != 0xffffffff)
Tom St Denis97bae492017-09-14 08:57:26 -04001254 value = RREG32_NO_KIQ(mmMM_DATA);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001255 if (write) {
1256 value &= ~mask;
1257 value |= (*(uint32_t *)buf << shift) & mask;
Tom St Denis97bae492017-09-14 08:57:26 -04001258 WREG32_NO_KIQ(mmMM_DATA, value);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001259 }
1260 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1261 if (!write) {
1262 value = (value & mask) >> shift;
1263 memcpy(buf, &value, bytes);
1264 }
1265
1266 ret += bytes;
1267 buf = (uint8_t *)buf + bytes;
1268 pos += bytes;
1269 len -= bytes;
1270 if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
1271 ++nodes;
1272 pos = (nodes->start << PAGE_SHIFT);
1273 }
1274 }
1275
1276 return ret;
1277}
1278
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001279static struct ttm_bo_driver amdgpu_bo_driver = {
1280 .ttm_tt_create = &amdgpu_ttm_tt_create,
1281 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1282 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1283 .invalidate_caches = &amdgpu_invalidate_caches,
1284 .init_mem_type = &amdgpu_init_mem_type,
Christian König9982ca62016-10-19 14:44:22 +02001285 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001286 .evict_flags = &amdgpu_evict_flags,
1287 .move = &amdgpu_bo_move,
1288 .verify_access = &amdgpu_verify_access,
1289 .move_notify = &amdgpu_bo_move_notify,
1290 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1291 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1292 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König9bbdcc02017-03-29 11:16:05 +02001293 .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
Felix Kuehlinge3426102017-07-03 14:18:27 -04001294 .access_memory = &amdgpu_ttm_access_memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001295};
1296
1297int amdgpu_ttm_init(struct amdgpu_device *adev)
1298{
Christian König36d38372017-07-07 13:17:45 +02001299 uint64_t gtt_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001300 int r;
John Brooks218b5dc2017-06-27 22:33:17 -04001301 u64 vis_vram_limit;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001302
Alex Deucher70b5c5a2016-11-15 16:55:53 -05001303 r = amdgpu_ttm_global_init(adev);
1304 if (r) {
1305 return r;
1306 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001307 /* No others user of address space so set it to 0 */
1308 r = ttm_bo_device_init(&adev->mman.bdev,
1309 adev->mman.bo_global_ref.ref.object,
1310 &amdgpu_bo_driver,
1311 adev->ddev->anon_inode->i_mapping,
1312 DRM_FILE_PAGE_OFFSET,
1313 adev->need_dma32);
1314 if (r) {
1315 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1316 return r;
1317 }
1318 adev->mman.initialized = true;
1319 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1320 adev->mc.real_vram_size >> PAGE_SHIFT);
1321 if (r) {
1322 DRM_ERROR("Failed initializing VRAM heap.\n");
1323 return r;
1324 }
John Brooks218b5dc2017-06-27 22:33:17 -04001325
1326 /* Reduce size of CPU-visible VRAM if requested */
1327 vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
1328 if (amdgpu_vis_vram_limit > 0 &&
1329 vis_vram_limit <= adev->mc.visible_vram_size)
1330 adev->mc.visible_vram_size = vis_vram_limit;
1331
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001332 /* Change the size here instead of the init above so only lpfn is affected */
1333 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
1334
Horace Chena05502e2017-09-29 14:41:57 +08001335 /*
1336 *The reserved vram for firmware must be pinned to the specified
1337 *place on the VRAM, so reserve it early.
1338 */
1339 r = amdgpu_fw_reserve_vram_init(adev);
1340 if (r) {
1341 return r;
1342 }
1343
Christian Königa4a02772017-07-27 17:24:36 +02001344 r = amdgpu_bo_create_kernel(adev, adev->mc.stolen_size, PAGE_SIZE,
1345 AMDGPU_GEM_DOMAIN_VRAM,
Kent Russell5af2c102017-08-08 07:48:01 -04001346 &adev->stolen_vga_memory,
Christian Königa4a02772017-07-27 17:24:36 +02001347 NULL, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001348 if (r)
1349 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001350 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1351 (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
Christian König36d38372017-07-07 13:17:45 +02001352
1353 if (amdgpu_gtt_size == -1)
1354 gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
1355 adev->mc.mc_vram_size);
1356 else
1357 gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1358 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001359 if (r) {
1360 DRM_ERROR("Failed initializing GTT heap.\n");
1361 return r;
1362 }
1363 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
Christian König36d38372017-07-07 13:17:45 +02001364 (unsigned)(gtt_size / (1024 * 1024)));
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001365
1366 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1367 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1368 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1369 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1370 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1371 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1372 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1373 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1374 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1375 /* GDS Memory */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001376 if (adev->gds.mem.total_size) {
1377 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1378 adev->gds.mem.total_size >> PAGE_SHIFT);
1379 if (r) {
1380 DRM_ERROR("Failed initializing GDS heap.\n");
1381 return r;
1382 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001383 }
1384
1385 /* GWS */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001386 if (adev->gds.gws.total_size) {
1387 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1388 adev->gds.gws.total_size >> PAGE_SHIFT);
1389 if (r) {
1390 DRM_ERROR("Failed initializing gws heap.\n");
1391 return r;
1392 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001393 }
1394
1395 /* OA */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001396 if (adev->gds.oa.total_size) {
1397 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1398 adev->gds.oa.total_size >> PAGE_SHIFT);
1399 if (r) {
1400 DRM_ERROR("Failed initializing oa heap.\n");
1401 return r;
1402 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001403 }
1404
1405 r = amdgpu_ttm_debugfs_init(adev);
1406 if (r) {
1407 DRM_ERROR("Failed to init debugfs\n");
1408 return r;
1409 }
1410 return 0;
1411}
1412
1413void amdgpu_ttm_fini(struct amdgpu_device *adev)
1414{
1415 int r;
1416
1417 if (!adev->mman.initialized)
1418 return;
1419 amdgpu_ttm_debugfs_fini(adev);
Kent Russell5af2c102017-08-08 07:48:01 -04001420 if (adev->stolen_vga_memory) {
1421 r = amdgpu_bo_reserve(adev->stolen_vga_memory, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001422 if (r == 0) {
Kent Russell5af2c102017-08-08 07:48:01 -04001423 amdgpu_bo_unpin(adev->stolen_vga_memory);
1424 amdgpu_bo_unreserve(adev->stolen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001425 }
Kent Russell5af2c102017-08-08 07:48:01 -04001426 amdgpu_bo_unref(&adev->stolen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001427 }
1428 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1429 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
Alex Deucherd2d51d82017-03-15 09:45:48 -04001430 if (adev->gds.mem.total_size)
1431 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1432 if (adev->gds.gws.total_size)
1433 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1434 if (adev->gds.oa.total_size)
1435 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001436 ttm_bo_device_release(&adev->mman.bdev);
1437 amdgpu_gart_fini(adev);
1438 amdgpu_ttm_global_fini(adev);
1439 adev->mman.initialized = false;
1440 DRM_INFO("amdgpu: ttm finalized\n");
1441}
1442
1443/* this should only be called at bootup or when userspace
1444 * isn't running */
1445void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
1446{
1447 struct ttm_mem_type_manager *man;
1448
1449 if (!adev->mman.initialized)
1450 return;
1451
1452 man = &adev->mman.bdev.man[TTM_PL_VRAM];
1453 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1454 man->size = size >> PAGE_SHIFT;
1455}
1456
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001457int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1458{
1459 struct drm_file *file_priv;
1460 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001461
Christian Könige176fe172015-05-27 10:22:47 +02001462 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001463 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001464
1465 file_priv = filp->private_data;
1466 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001467 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001468 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001469
1470 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001471}
1472
Christian Königabca90f2017-06-30 11:05:54 +02001473static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
1474 struct ttm_mem_reg *mem, unsigned num_pages,
1475 uint64_t offset, unsigned window,
1476 struct amdgpu_ring *ring,
1477 uint64_t *addr)
1478{
1479 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
1480 struct amdgpu_device *adev = ring->adev;
1481 struct ttm_tt *ttm = bo->ttm;
1482 struct amdgpu_job *job;
1483 unsigned num_dw, num_bytes;
1484 dma_addr_t *dma_address;
1485 struct dma_fence *fence;
1486 uint64_t src_addr, dst_addr;
1487 uint64_t flags;
1488 int r;
1489
1490 BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
1491 AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
1492
Christian König6f02a692017-07-07 11:56:59 +02001493 *addr = adev->mc.gart_start;
Christian Königabca90f2017-06-30 11:05:54 +02001494 *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
1495 AMDGPU_GPU_PAGE_SIZE;
1496
1497 num_dw = adev->mman.buffer_funcs->copy_num_dw;
1498 while (num_dw & 0x7)
1499 num_dw++;
1500
1501 num_bytes = num_pages * 8;
1502
1503 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
1504 if (r)
1505 return r;
1506
1507 src_addr = num_dw * 4;
1508 src_addr += job->ibs[0].gpu_addr;
1509
1510 dst_addr = adev->gart.table_addr;
1511 dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
1512 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
1513 dst_addr, num_bytes);
1514
1515 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1516 WARN_ON(job->ibs[0].length_dw > num_dw);
1517
1518 dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
1519 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
1520 r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
1521 &job->ibs[0].ptr[num_dw]);
1522 if (r)
1523 goto error_free;
1524
1525 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1526 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
1527 if (r)
1528 goto error_free;
1529
1530 dma_fence_put(fence);
1531
1532 return r;
1533
1534error_free:
1535 amdgpu_job_free(job);
1536 return r;
1537}
1538
Christian Königfc9c8f52017-06-29 11:46:15 +02001539int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
1540 uint64_t dst_offset, uint32_t byte_count,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001541 struct reservation_object *resv,
Christian Königfc9c8f52017-06-29 11:46:15 +02001542 struct dma_fence **fence, bool direct_submit,
1543 bool vm_needs_flush)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001544{
1545 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001546 struct amdgpu_job *job;
1547
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001548 uint32_t max_bytes;
1549 unsigned num_loops, num_dw;
1550 unsigned i;
1551 int r;
1552
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001553 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1554 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1555 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1556
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001557 /* for IB padding */
1558 while (num_dw & 0x7)
1559 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001560
Christian Königd71518b2016-02-01 12:20:25 +01001561 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1562 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001563 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001564
Christian Königfc9c8f52017-06-29 11:46:15 +02001565 job->vm_needs_flush = vm_needs_flush;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001566 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001567 r = amdgpu_sync_resv(adev, &job->sync, resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001568 AMDGPU_FENCE_OWNER_UNDEFINED,
1569 false);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001570 if (r) {
1571 DRM_ERROR("sync failed (%d).\n", r);
1572 goto error_free;
1573 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001574 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001575
1576 for (i = 0; i < num_loops; i++) {
1577 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1578
Christian Königd71518b2016-02-01 12:20:25 +01001579 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1580 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001581
1582 src_offset += cur_size_in_bytes;
1583 dst_offset += cur_size_in_bytes;
1584 byte_count -= cur_size_in_bytes;
1585 }
1586
Christian Königd71518b2016-02-01 12:20:25 +01001587 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1588 WARN_ON(job->ibs[0].length_dw > num_dw);
Chunming Zhoue24db982016-08-15 10:46:04 +08001589 if (direct_submit) {
1590 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001591 NULL, fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001592 job->fence = dma_fence_get(*fence);
Chunming Zhoue24db982016-08-15 10:46:04 +08001593 if (r)
1594 DRM_ERROR("Error scheduling IBs (%d)\n", r);
1595 amdgpu_job_free(job);
1596 } else {
1597 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1598 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1599 if (r)
1600 goto error_free;
1601 }
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001602
Chunming Zhoue24db982016-08-15 10:46:04 +08001603 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001604
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001605error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001606 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001607 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001608}
1609
Flora Cui59b4a972016-07-19 16:48:22 +08001610int amdgpu_fill_buffer(struct amdgpu_bo *bo,
Yong Zhao330df032017-07-20 18:44:10 -04001611 uint64_t src_data,
Christian Königf29224a62016-11-17 12:06:38 +01001612 struct reservation_object *resv,
1613 struct dma_fence **fence)
Flora Cui59b4a972016-07-19 16:48:22 +08001614{
Christian Königa7d64de2016-09-15 14:58:48 +02001615 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Yong Zhao7bdc53f2017-09-15 18:20:37 -04001616 uint32_t max_bytes = 8 *
1617 adev->vm_manager.vm_pte_funcs->set_max_nums_pte_pde;
Flora Cui59b4a972016-07-19 16:48:22 +08001618 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1619
Christian Königf29224a62016-11-17 12:06:38 +01001620 struct drm_mm_node *mm_node;
1621 unsigned long num_pages;
Flora Cui59b4a972016-07-19 16:48:22 +08001622 unsigned int num_loops, num_dw;
Christian Königf29224a62016-11-17 12:06:38 +01001623
1624 struct amdgpu_job *job;
Flora Cui59b4a972016-07-19 16:48:22 +08001625 int r;
1626
Christian Königf29224a62016-11-17 12:06:38 +01001627 if (!ring->ready) {
1628 DRM_ERROR("Trying to clear memory with ring turned off.\n");
1629 return -EINVAL;
1630 }
1631
Christian König92c60d92017-06-29 10:44:39 +02001632 if (bo->tbo.mem.mem_type == TTM_PL_TT) {
1633 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
1634 if (r)
1635 return r;
1636 }
1637
Christian Königf29224a62016-11-17 12:06:38 +01001638 num_pages = bo->tbo.num_pages;
1639 mm_node = bo->tbo.mem.mm_node;
1640 num_loops = 0;
1641 while (num_pages) {
1642 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1643
1644 num_loops += DIV_ROUND_UP(byte_count, max_bytes);
1645 num_pages -= mm_node->size;
1646 ++mm_node;
1647 }
Yong Zhao330df032017-07-20 18:44:10 -04001648
Yong Zhao7bdc53f2017-09-15 18:20:37 -04001649 /* num of dwords for each SDMA_OP_PTEPDE cmd */
1650 num_dw = num_loops * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw;
Flora Cui59b4a972016-07-19 16:48:22 +08001651
1652 /* for IB padding */
Christian Königf29224a62016-11-17 12:06:38 +01001653 num_dw += 64;
Flora Cui59b4a972016-07-19 16:48:22 +08001654
1655 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1656 if (r)
1657 return r;
1658
1659 if (resv) {
1660 r = amdgpu_sync_resv(adev, &job->sync, resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001661 AMDGPU_FENCE_OWNER_UNDEFINED, false);
Flora Cui59b4a972016-07-19 16:48:22 +08001662 if (r) {
1663 DRM_ERROR("sync failed (%d).\n", r);
1664 goto error_free;
1665 }
1666 }
1667
Christian Königf29224a62016-11-17 12:06:38 +01001668 num_pages = bo->tbo.num_pages;
1669 mm_node = bo->tbo.mem.mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001670
Christian Königf29224a62016-11-17 12:06:38 +01001671 while (num_pages) {
1672 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1673 uint64_t dst_addr;
Flora Cui59b4a972016-07-19 16:48:22 +08001674
Yong Zhao330df032017-07-20 18:44:10 -04001675 WARN_ONCE(byte_count & 0x7, "size should be a multiple of 8");
1676
Christian König92c60d92017-06-29 10:44:39 +02001677 dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
Christian Königf29224a62016-11-17 12:06:38 +01001678 while (byte_count) {
1679 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1680
Yong Zhao330df032017-07-20 18:44:10 -04001681 amdgpu_vm_set_pte_pde(adev, &job->ibs[0],
1682 dst_addr, 0,
1683 cur_size_in_bytes >> 3, 0,
1684 src_data);
Christian Königf29224a62016-11-17 12:06:38 +01001685
1686 dst_addr += cur_size_in_bytes;
1687 byte_count -= cur_size_in_bytes;
1688 }
1689
1690 num_pages -= mm_node->size;
1691 ++mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001692 }
1693
1694 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1695 WARN_ON(job->ibs[0].length_dw > num_dw);
1696 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
Christian Königf29224a62016-11-17 12:06:38 +01001697 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Flora Cui59b4a972016-07-19 16:48:22 +08001698 if (r)
1699 goto error_free;
1700
1701 return 0;
1702
1703error_free:
1704 amdgpu_job_free(job);
1705 return r;
1706}
1707
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001708#if defined(CONFIG_DEBUG_FS)
1709
1710static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1711{
1712 struct drm_info_node *node = (struct drm_info_node *)m->private;
1713 unsigned ttm_pl = *(int *)node->info_ent->data;
1714 struct drm_device *dev = node->minor->dev;
1715 struct amdgpu_device *adev = dev->dev_private;
Christian König12d4ac52017-08-07 14:07:43 +02001716 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
Daniel Vetterb5c37142016-12-29 12:09:24 +01001717 struct drm_printer p = drm_seq_file_printer(m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001718
Christian König12d4ac52017-08-07 14:07:43 +02001719 man->func->debug(man, &p);
Daniel Vetterb5c37142016-12-29 12:09:24 +01001720 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001721}
1722
1723static int ttm_pl_vram = TTM_PL_VRAM;
1724static int ttm_pl_tt = TTM_PL_TT;
1725
Nils Wallménius06ab6832016-05-02 12:46:15 -04001726static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001727 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1728 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1729 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1730#ifdef CONFIG_SWIOTLB
1731 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1732#endif
1733};
1734
1735static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1736 size_t size, loff_t *pos)
1737{
Al Viro45063092016-12-04 18:24:56 -05001738 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001739 ssize_t result = 0;
1740 int r;
1741
1742 if (size & 0x3 || *pos & 0x3)
1743 return -EINVAL;
1744
Tom St Denis9156e722017-05-23 11:35:22 -04001745 if (*pos >= adev->mc.mc_vram_size)
1746 return -ENXIO;
1747
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001748 while (size) {
1749 unsigned long flags;
1750 uint32_t value;
1751
1752 if (*pos >= adev->mc.mc_vram_size)
1753 return result;
1754
1755 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denisc30572812017-09-13 12:35:15 -04001756 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1757 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
1758 value = RREG32_NO_KIQ(mmMM_DATA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001759 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1760
1761 r = put_user(value, (uint32_t *)buf);
1762 if (r)
1763 return r;
1764
1765 result += 4;
1766 buf += 4;
1767 *pos += 4;
1768 size -= 4;
1769 }
1770
1771 return result;
1772}
1773
Tom St Denis08cab982017-08-29 08:36:52 -04001774static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
1775 size_t size, loff_t *pos)
1776{
1777 struct amdgpu_device *adev = file_inode(f)->i_private;
1778 ssize_t result = 0;
1779 int r;
1780
1781 if (size & 0x3 || *pos & 0x3)
1782 return -EINVAL;
1783
1784 if (*pos >= adev->mc.mc_vram_size)
1785 return -ENXIO;
1786
1787 while (size) {
1788 unsigned long flags;
1789 uint32_t value;
1790
1791 if (*pos >= adev->mc.mc_vram_size)
1792 return result;
1793
1794 r = get_user(value, (uint32_t *)buf);
1795 if (r)
1796 return r;
1797
1798 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denisc30572812017-09-13 12:35:15 -04001799 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1800 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
1801 WREG32_NO_KIQ(mmMM_DATA, value);
Tom St Denis08cab982017-08-29 08:36:52 -04001802 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1803
1804 result += 4;
1805 buf += 4;
1806 *pos += 4;
1807 size -= 4;
1808 }
1809
1810 return result;
1811}
1812
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001813static const struct file_operations amdgpu_ttm_vram_fops = {
1814 .owner = THIS_MODULE,
1815 .read = amdgpu_ttm_vram_read,
Tom St Denis08cab982017-08-29 08:36:52 -04001816 .write = amdgpu_ttm_vram_write,
1817 .llseek = default_llseek,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001818};
1819
Christian Königa1d29472016-03-30 14:42:57 +02001820#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1821
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001822static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1823 size_t size, loff_t *pos)
1824{
Al Viro45063092016-12-04 18:24:56 -05001825 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001826 ssize_t result = 0;
1827 int r;
1828
1829 while (size) {
1830 loff_t p = *pos / PAGE_SIZE;
1831 unsigned off = *pos & ~PAGE_MASK;
1832 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1833 struct page *page;
1834 void *ptr;
1835
1836 if (p >= adev->gart.num_cpu_pages)
1837 return result;
1838
1839 page = adev->gart.pages[p];
1840 if (page) {
1841 ptr = kmap(page);
1842 ptr += off;
1843
1844 r = copy_to_user(buf, ptr, cur_size);
1845 kunmap(adev->gart.pages[p]);
1846 } else
1847 r = clear_user(buf, cur_size);
1848
1849 if (r)
1850 return -EFAULT;
1851
1852 result += cur_size;
1853 buf += cur_size;
1854 *pos += cur_size;
1855 size -= cur_size;
1856 }
1857
1858 return result;
1859}
1860
1861static const struct file_operations amdgpu_ttm_gtt_fops = {
1862 .owner = THIS_MODULE,
1863 .read = amdgpu_ttm_gtt_read,
1864 .llseek = default_llseek
1865};
1866
1867#endif
1868
Tom St Denis38290b22017-09-18 07:28:14 -04001869static ssize_t amdgpu_iova_to_phys_read(struct file *f, char __user *buf,
1870 size_t size, loff_t *pos)
1871{
1872 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis38290b22017-09-18 07:28:14 -04001873 int r;
1874 uint64_t phys;
Tom St Denis38290b22017-09-18 07:28:14 -04001875 struct iommu_domain *dom;
Tom St Denisa40cfa02017-09-18 07:14:56 -04001876
Tom St Denis10cfafd2017-09-19 11:29:04 -04001877 // always return 8 bytes
1878 if (size != 8)
1879 return -EINVAL;
Tom St Denis38290b22017-09-18 07:28:14 -04001880
Tom St Denis10cfafd2017-09-19 11:29:04 -04001881 // only accept page addresses
1882 if (*pos & 0xFFF)
1883 return -EINVAL;
Tom St Denis38290b22017-09-18 07:28:14 -04001884
1885 dom = iommu_get_domain_for_dev(adev->dev);
Tom St Denis10cfafd2017-09-19 11:29:04 -04001886 if (dom)
1887 phys = iommu_iova_to_phys(dom, *pos);
1888 else
1889 phys = *pos;
1890
1891 r = copy_to_user(buf, &phys, 8);
1892 if (r)
Tom St Denis38290b22017-09-18 07:28:14 -04001893 return -EFAULT;
1894
Tom St Denis10cfafd2017-09-19 11:29:04 -04001895 return 8;
Tom St Denis38290b22017-09-18 07:28:14 -04001896}
1897
1898static const struct file_operations amdgpu_ttm_iova_fops = {
1899 .owner = THIS_MODULE,
1900 .read = amdgpu_iova_to_phys_read,
Tom St Denis38290b22017-09-18 07:28:14 -04001901 .llseek = default_llseek
1902};
Tom St Denisa40cfa02017-09-18 07:14:56 -04001903
1904static const struct {
1905 char *name;
1906 const struct file_operations *fops;
1907 int domain;
1908} ttm_debugfs_entries[] = {
1909 { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
1910#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1911 { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
1912#endif
Tom St Denis38290b22017-09-18 07:28:14 -04001913 { "amdgpu_iova", &amdgpu_ttm_iova_fops, TTM_PL_SYSTEM },
Tom St Denisa40cfa02017-09-18 07:14:56 -04001914};
1915
Christian Königa1d29472016-03-30 14:42:57 +02001916#endif
1917
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001918static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
1919{
1920#if defined(CONFIG_DEBUG_FS)
1921 unsigned count;
1922
1923 struct drm_minor *minor = adev->ddev->primary;
1924 struct dentry *ent, *root = minor->debugfs_root;
1925
Tom St Denisa40cfa02017-09-18 07:14:56 -04001926 for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
1927 ent = debugfs_create_file(
1928 ttm_debugfs_entries[count].name,
1929 S_IFREG | S_IRUGO, root,
1930 adev,
1931 ttm_debugfs_entries[count].fops);
1932 if (IS_ERR(ent))
1933 return PTR_ERR(ent);
1934 if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
1935 i_size_write(ent->d_inode, adev->mc.mc_vram_size);
1936 else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
1937 i_size_write(ent->d_inode, adev->mc.gart_size);
1938 adev->mman.debugfs_entries[count] = ent;
1939 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001940
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001941 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
1942
1943#ifdef CONFIG_SWIOTLB
1944 if (!swiotlb_nr_tbl())
1945 --count;
1946#endif
1947
1948 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
1949#else
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001950 return 0;
1951#endif
1952}
1953
1954static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
1955{
1956#if defined(CONFIG_DEBUG_FS)
Tom St Denisa40cfa02017-09-18 07:14:56 -04001957 unsigned i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001958
Tom St Denisa40cfa02017-09-18 07:14:56 -04001959 for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
1960 debugfs_remove(adev->mman.debugfs_entries[i]);
Christian Königa1d29472016-03-30 14:42:57 +02001961#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001962}