blob: c5a99c46ca9c0e2a20fc6a8ffe94accb4389404a [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010041static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
42 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
46static __must_check int
Ben Widawsky07fe0b12013-07-31 17:00:10 -070047i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
48 struct i915_address_space *vm,
49 unsigned alignment,
50 bool map_and_fenceable,
51 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000052static int i915_gem_phys_pwrite(struct drm_device *dev,
53 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100054 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000055 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070056
Chris Wilson61050802012-04-17 15:31:31 +010057static void i915_gem_write_fence(struct drm_device *dev, int reg,
58 struct drm_i915_gem_object *obj);
59static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
60 struct drm_i915_fence_reg *fence,
61 bool enable);
62
Dave Chinner7dc19d52013-08-28 10:18:11 +100063static unsigned long i915_gem_inactive_count(struct shrinker *shrinker,
64 struct shrink_control *sc);
65static unsigned long i915_gem_inactive_scan(struct shrinker *shrinker,
66 struct shrink_control *sc);
Chris Wilsond9973b42013-10-04 10:33:00 +010067static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
68static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010069static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010070
Chris Wilsonc76ce032013-08-08 14:41:03 +010071static bool cpu_cache_is_coherent(struct drm_device *dev,
72 enum i915_cache_level level)
73{
74 return HAS_LLC(dev) || level != I915_CACHE_NONE;
75}
76
Chris Wilson2c225692013-08-09 12:26:45 +010077static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
78{
79 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
80 return true;
81
82 return obj->pin_display;
83}
84
Chris Wilson61050802012-04-17 15:31:31 +010085static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
86{
87 if (obj->tiling_mode)
88 i915_gem_release_mmap(obj);
89
90 /* As we do not have an associated fence register, we will force
91 * a tiling change if we ever need to acquire one.
92 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010093 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010094 obj->fence_reg = I915_FENCE_REG_NONE;
95}
96
Chris Wilson73aa8082010-09-30 11:46:12 +010097/* some bookkeeping */
98static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
99 size_t size)
100{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200101 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100102 dev_priv->mm.object_count++;
103 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105}
106
107static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
108 size_t size)
109{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200110 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100111 dev_priv->mm.object_count--;
112 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200113 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100114}
115
Chris Wilson21dd3732011-01-26 15:55:56 +0000116static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100117i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 int ret;
120
Daniel Vetter7abb6902013-05-24 21:29:32 +0200121#define EXIT_COND (!i915_reset_in_progress(error) || \
122 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100123 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100124 return 0;
125
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200126 /*
127 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
128 * userspace. If it takes that long something really bad is going on and
129 * we should simply try to bail out and fail as gracefully as possible.
130 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100131 ret = wait_event_interruptible_timeout(error->reset_queue,
132 EXIT_COND,
133 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 if (ret == 0) {
135 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
136 return -EIO;
137 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200139 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100140#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100141
Chris Wilson21dd3732011-01-26 15:55:56 +0000142 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143}
144
Chris Wilson54cf91d2010-11-25 18:00:26 +0000145int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146{
Daniel Vetter33196de2012-11-14 17:14:05 +0100147 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100148 int ret;
149
Daniel Vetter33196de2012-11-14 17:14:05 +0100150 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100151 if (ret)
152 return ret;
153
154 ret = mutex_lock_interruptible(&dev->struct_mutex);
155 if (ret)
156 return ret;
157
Chris Wilson23bc5982010-09-29 16:10:57 +0100158 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100159 return 0;
160}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100161
Chris Wilson7d1c4802010-08-07 21:45:03 +0100162static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000163i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100164{
Ben Widawsky98438772013-07-31 17:00:12 -0700165 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100166}
167
Eric Anholt673a3942008-07-30 12:06:12 -0700168int
169i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700171{
Ben Widawsky93d18792013-01-17 12:45:17 -0800172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700173 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000174
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200175 if (drm_core_check_feature(dev, DRIVER_MODESET))
176 return -ENODEV;
177
Chris Wilson20217462010-11-23 15:26:33 +0000178 if (args->gtt_start >= args->gtt_end ||
179 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
180 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700181
Daniel Vetterf534bc02012-03-26 22:37:04 +0200182 /* GEM with user mode setting was never supported on ilk and later. */
183 if (INTEL_INFO(dev)->gen >= 5)
184 return -ENODEV;
185
Eric Anholt673a3942008-07-30 12:06:12 -0700186 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800187 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
188 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800189 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700190 mutex_unlock(&dev->struct_mutex);
191
Chris Wilson20217462010-11-23 15:26:33 +0000192 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700193}
194
Eric Anholt5a125c32008-10-22 21:40:13 -0700195int
196i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000197 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700198{
Chris Wilson73aa8082010-09-30 11:46:12 +0100199 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700200 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000201 struct drm_i915_gem_object *obj;
202 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700203
Chris Wilson6299f992010-11-24 12:23:44 +0000204 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100205 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700206 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100207 if (obj->pin_count)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700208 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100209 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700210
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700211 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000213
Eric Anholt5a125c32008-10-22 21:40:13 -0700214 return 0;
215}
216
Chris Wilson42dcedd2012-11-15 11:32:30 +0000217void *i915_gem_object_alloc(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700220 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000221}
222
223void i915_gem_object_free(struct drm_i915_gem_object *obj)
224{
225 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
226 kmem_cache_free(dev_priv->slab, obj);
227}
228
Dave Airlieff72145b2011-02-07 12:16:14 +1000229static int
230i915_gem_create(struct drm_file *file,
231 struct drm_device *dev,
232 uint64_t size,
233 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700234{
Chris Wilson05394f32010-11-08 19:18:58 +0000235 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300236 int ret;
237 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700238
Dave Airlieff72145b2011-02-07 12:16:14 +1000239 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200240 if (size == 0)
241 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700242
243 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700245 if (obj == NULL)
246 return -ENOMEM;
247
Chris Wilson05394f32010-11-08 19:18:58 +0000248 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100249 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200250 drm_gem_object_unreference_unlocked(&obj->base);
251 if (ret)
252 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100253
Dave Airlieff72145b2011-02-07 12:16:14 +1000254 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700255 return 0;
256}
257
Dave Airlieff72145b2011-02-07 12:16:14 +1000258int
259i915_gem_dumb_create(struct drm_file *file,
260 struct drm_device *dev,
261 struct drm_mode_create_dumb *args)
262{
263 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300264 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 args->size = args->pitch * args->height;
266 return i915_gem_create(file, dev,
267 args->size, &args->handle);
268}
269
Dave Airlieff72145b2011-02-07 12:16:14 +1000270/**
271 * Creates a new mm object and returns a handle to it.
272 */
273int
274i915_gem_create_ioctl(struct drm_device *dev, void *data,
275 struct drm_file *file)
276{
277 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200278
Dave Airlieff72145b2011-02-07 12:16:14 +1000279 return i915_gem_create(file, dev,
280 args->size, &args->handle);
281}
282
Daniel Vetter8c599672011-12-14 13:57:31 +0100283static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100284__copy_to_user_swizzled(char __user *cpu_vaddr,
285 const char *gpu_vaddr, int gpu_offset,
286 int length)
287{
288 int ret, cpu_offset = 0;
289
290 while (length > 0) {
291 int cacheline_end = ALIGN(gpu_offset + 1, 64);
292 int this_length = min(cacheline_end - gpu_offset, length);
293 int swizzled_gpu_offset = gpu_offset ^ 64;
294
295 ret = __copy_to_user(cpu_vaddr + cpu_offset,
296 gpu_vaddr + swizzled_gpu_offset,
297 this_length);
298 if (ret)
299 return ret + length;
300
301 cpu_offset += this_length;
302 gpu_offset += this_length;
303 length -= this_length;
304 }
305
306 return 0;
307}
308
309static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700310__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
311 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100312 int length)
313{
314 int ret, cpu_offset = 0;
315
316 while (length > 0) {
317 int cacheline_end = ALIGN(gpu_offset + 1, 64);
318 int this_length = min(cacheline_end - gpu_offset, length);
319 int swizzled_gpu_offset = gpu_offset ^ 64;
320
321 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
322 cpu_vaddr + cpu_offset,
323 this_length);
324 if (ret)
325 return ret + length;
326
327 cpu_offset += this_length;
328 gpu_offset += this_length;
329 length -= this_length;
330 }
331
332 return 0;
333}
334
Daniel Vetterd174bd62012-03-25 19:47:40 +0200335/* Per-page copy function for the shmem pread fastpath.
336 * Flushes invalid cachelines before reading the target if
337 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700338static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200339shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
340 char __user *user_data,
341 bool page_do_bit17_swizzling, bool needs_clflush)
342{
343 char *vaddr;
344 int ret;
345
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200346 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200347 return -EINVAL;
348
349 vaddr = kmap_atomic(page);
350 if (needs_clflush)
351 drm_clflush_virt_range(vaddr + shmem_page_offset,
352 page_length);
353 ret = __copy_to_user_inatomic(user_data,
354 vaddr + shmem_page_offset,
355 page_length);
356 kunmap_atomic(vaddr);
357
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100358 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200359}
360
Daniel Vetter23c18c72012-03-25 19:47:42 +0200361static void
362shmem_clflush_swizzled_range(char *addr, unsigned long length,
363 bool swizzled)
364{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200365 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200366 unsigned long start = (unsigned long) addr;
367 unsigned long end = (unsigned long) addr + length;
368
369 /* For swizzling simply ensure that we always flush both
370 * channels. Lame, but simple and it works. Swizzled
371 * pwrite/pread is far from a hotpath - current userspace
372 * doesn't use it at all. */
373 start = round_down(start, 128);
374 end = round_up(end, 128);
375
376 drm_clflush_virt_range((void *)start, end - start);
377 } else {
378 drm_clflush_virt_range(addr, length);
379 }
380
381}
382
Daniel Vetterd174bd62012-03-25 19:47:40 +0200383/* Only difference to the fast-path function is that this can handle bit17
384 * and uses non-atomic copy and kmap functions. */
385static int
386shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
387 char __user *user_data,
388 bool page_do_bit17_swizzling, bool needs_clflush)
389{
390 char *vaddr;
391 int ret;
392
393 vaddr = kmap(page);
394 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200395 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
396 page_length,
397 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200398
399 if (page_do_bit17_swizzling)
400 ret = __copy_to_user_swizzled(user_data,
401 vaddr, shmem_page_offset,
402 page_length);
403 else
404 ret = __copy_to_user(user_data,
405 vaddr + shmem_page_offset,
406 page_length);
407 kunmap(page);
408
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100409 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200410}
411
Eric Anholteb014592009-03-10 11:44:52 -0700412static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200413i915_gem_shmem_pread(struct drm_device *dev,
414 struct drm_i915_gem_object *obj,
415 struct drm_i915_gem_pread *args,
416 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700417{
Daniel Vetter8461d222011-12-14 13:57:32 +0100418 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700419 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100421 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100422 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200423 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200424 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200425 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700426
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200427 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700428 remain = args->size;
429
Daniel Vetter8461d222011-12-14 13:57:32 +0100430 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700431
Daniel Vetter84897312012-03-25 19:47:31 +0200432 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
433 /* If we're not in the cpu read domain, set ourself into the gtt
434 * read domain and manually flush cachelines (if required). This
435 * optimizes for the case when the gpu will dirty the data
436 * anyway again before the next pread happens. */
Chris Wilsonc76ce032013-08-08 14:41:03 +0100437 needs_clflush = !cpu_cache_is_coherent(dev, obj->cache_level);
Ben Widawsky23f54482013-09-11 14:57:48 -0700438 ret = i915_gem_object_wait_rendering(obj, true);
439 if (ret)
440 return ret;
Daniel Vetter84897312012-03-25 19:47:31 +0200441 }
Eric Anholteb014592009-03-10 11:44:52 -0700442
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100443 ret = i915_gem_object_get_pages(obj);
444 if (ret)
445 return ret;
446
447 i915_gem_object_pin_pages(obj);
448
Eric Anholteb014592009-03-10 11:44:52 -0700449 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100450
Imre Deak67d5a502013-02-18 19:28:02 +0200451 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
452 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200453 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100454
455 if (remain <= 0)
456 break;
457
Eric Anholteb014592009-03-10 11:44:52 -0700458 /* Operation in this page
459 *
Eric Anholteb014592009-03-10 11:44:52 -0700460 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700461 * page_length = bytes to copy for this page
462 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100463 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700464 page_length = remain;
465 if ((shmem_page_offset + page_length) > PAGE_SIZE)
466 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700467
Daniel Vetter8461d222011-12-14 13:57:32 +0100468 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
469 (page_to_phys(page) & (1 << 17)) != 0;
470
Daniel Vetterd174bd62012-03-25 19:47:40 +0200471 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
472 user_data, page_do_bit17_swizzling,
473 needs_clflush);
474 if (ret == 0)
475 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700476
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200477 mutex_unlock(&dev->struct_mutex);
478
Xiong Zhang0b74b502013-07-19 13:51:24 +0800479 if (likely(!i915_prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200480 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200481 /* Userspace is tricking us, but we've already clobbered
482 * its pages with the prefault and promised to write the
483 * data up to the first fault. Hence ignore any errors
484 * and just continue. */
485 (void)ret;
486 prefaulted = 1;
487 }
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
490 user_data, page_do_bit17_swizzling,
491 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700492
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200493 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100494
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200495next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100496 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100497
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100498 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100499 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100500
Eric Anholteb014592009-03-10 11:44:52 -0700501 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100502 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700503 offset += page_length;
504 }
505
Chris Wilson4f27b752010-10-14 15:26:45 +0100506out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100507 i915_gem_object_unpin_pages(obj);
508
Eric Anholteb014592009-03-10 11:44:52 -0700509 return ret;
510}
511
Eric Anholt673a3942008-07-30 12:06:12 -0700512/**
513 * Reads data from the object referenced by handle.
514 *
515 * On error, the contents of *data are undefined.
516 */
517int
518i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000519 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700520{
521 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000522 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100523 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700524
Chris Wilson51311d02010-11-17 09:10:42 +0000525 if (args->size == 0)
526 return 0;
527
528 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200529 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000530 args->size))
531 return -EFAULT;
532
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100534 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700536
Chris Wilson05394f32010-11-08 19:18:58 +0000537 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000538 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100539 ret = -ENOENT;
540 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100541 }
Eric Anholt673a3942008-07-30 12:06:12 -0700542
Chris Wilson7dcd2492010-09-26 20:21:44 +0100543 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000544 if (args->offset > obj->base.size ||
545 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100547 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100548 }
549
Daniel Vetter1286ff72012-05-10 15:25:09 +0200550 /* prime objects have no backing filp to GEM pread/pwrite
551 * pages from.
552 */
553 if (!obj->base.filp) {
554 ret = -EINVAL;
555 goto out;
556 }
557
Chris Wilsondb53a302011-02-03 11:57:46 +0000558 trace_i915_gem_object_pread(obj, args->offset, args->size);
559
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200560 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700561
Chris Wilson35b62a82010-09-26 20:23:38 +0100562out:
Chris Wilson05394f32010-11-08 19:18:58 +0000563 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100564unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100565 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700566 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700567}
568
Keith Packard0839ccb2008-10-30 19:38:48 -0700569/* This is the fast write path which cannot handle
570 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700571 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700572
Keith Packard0839ccb2008-10-30 19:38:48 -0700573static inline int
574fast_user_write(struct io_mapping *mapping,
575 loff_t page_base, int page_offset,
576 char __user *user_data,
577 int length)
578{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700579 void __iomem *vaddr_atomic;
580 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 unsigned long unwritten;
582
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700583 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700584 /* We can use the cpu mem copy function because this is X86. */
585 vaddr = (void __force*)vaddr_atomic + page_offset;
586 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700587 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700588 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100589 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700590}
591
Eric Anholt3de09aa2009-03-09 09:42:23 -0700592/**
593 * This is the fast pwrite path, where we copy the data directly from the
594 * user into the GTT, uncached.
595 */
Eric Anholt673a3942008-07-30 12:06:12 -0700596static int
Chris Wilson05394f32010-11-08 19:18:58 +0000597i915_gem_gtt_pwrite_fast(struct drm_device *dev,
598 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700599 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000600 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700601{
Keith Packard0839ccb2008-10-30 19:38:48 -0700602 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700605 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200606 int page_offset, page_length, ret;
607
Ben Widawskyc37e2202013-07-31 16:59:58 -0700608 ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200609 if (ret)
610 goto out;
611
612 ret = i915_gem_object_set_to_gtt_domain(obj, true);
613 if (ret)
614 goto out_unpin;
615
616 ret = i915_gem_object_put_fence(obj);
617 if (ret)
618 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700619
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200620 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700621 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700623 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
625 while (remain > 0) {
626 /* Operation in this page
627 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700628 * page_base = page offset within aperture
629 * page_offset = offset within page
630 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700631 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100632 page_base = offset & PAGE_MASK;
633 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700634 page_length = remain;
635 if ((page_offset + remain) > PAGE_SIZE)
636 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700637
Keith Packard0839ccb2008-10-30 19:38:48 -0700638 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700639 * source page isn't available. Return the error and we'll
640 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800642 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200643 page_offset, user_data, page_length)) {
644 ret = -EFAULT;
645 goto out_unpin;
646 }
Eric Anholt673a3942008-07-30 12:06:12 -0700647
Keith Packard0839ccb2008-10-30 19:38:48 -0700648 remain -= page_length;
649 user_data += page_length;
650 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700651 }
Eric Anholt673a3942008-07-30 12:06:12 -0700652
Daniel Vetter935aaa62012-03-25 19:47:35 +0200653out_unpin:
654 i915_gem_object_unpin(obj);
655out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700656 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700657}
658
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659/* Per-page copy function for the shmem pwrite fastpath.
660 * Flushes invalid cachelines before writing to the target if
661 * needs_clflush_before is set and flushes out any written cachelines after
662 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700663static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200664shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
665 char __user *user_data,
666 bool page_do_bit17_swizzling,
667 bool needs_clflush_before,
668 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700669{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700671 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200673 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700675
Daniel Vetterd174bd62012-03-25 19:47:40 +0200676 vaddr = kmap_atomic(page);
677 if (needs_clflush_before)
678 drm_clflush_virt_range(vaddr + shmem_page_offset,
679 page_length);
680 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
681 user_data,
682 page_length);
683 if (needs_clflush_after)
684 drm_clflush_virt_range(vaddr + shmem_page_offset,
685 page_length);
686 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687
Chris Wilson755d2212012-09-04 21:02:55 +0100688 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700689}
690
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691/* Only difference to the fast-path function is that this can handle bit17
692 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700693static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
695 char __user *user_data,
696 bool page_do_bit17_swizzling,
697 bool needs_clflush_before,
698 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700699{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200700 char *vaddr;
701 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700702
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200704 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200705 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
706 page_length,
707 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 if (page_do_bit17_swizzling)
709 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710 user_data,
711 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200712 else
713 ret = __copy_from_user(vaddr + shmem_page_offset,
714 user_data,
715 page_length);
716 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200717 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
718 page_length,
719 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100721
Chris Wilson755d2212012-09-04 21:02:55 +0100722 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700723}
724
Eric Anholt40123c12009-03-09 13:42:30 -0700725static int
Daniel Vettere244a442012-03-25 19:47:28 +0200726i915_gem_shmem_pwrite(struct drm_device *dev,
727 struct drm_i915_gem_object *obj,
728 struct drm_i915_gem_pwrite *args,
729 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700730{
Eric Anholt40123c12009-03-09 13:42:30 -0700731 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100732 loff_t offset;
733 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100734 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100735 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200736 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200737 int needs_clflush_after = 0;
738 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200739 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700740
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200741 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700742 remain = args->size;
743
Daniel Vetter8c599672011-12-14 13:57:31 +0100744 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700745
Daniel Vetter58642882012-03-25 19:47:37 +0200746 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
747 /* If we're not in the cpu write domain, set ourself into the gtt
748 * write domain and manually flush cachelines (if required). This
749 * optimizes for the case when the gpu will use the data
750 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100751 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700752 ret = i915_gem_object_wait_rendering(obj, false);
753 if (ret)
754 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200755 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100756 /* Same trick applies to invalidate partially written cachelines read
757 * before writing. */
758 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
759 needs_clflush_before =
760 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200761
Chris Wilson755d2212012-09-04 21:02:55 +0100762 ret = i915_gem_object_get_pages(obj);
763 if (ret)
764 return ret;
765
766 i915_gem_object_pin_pages(obj);
767
Eric Anholt40123c12009-03-09 13:42:30 -0700768 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000769 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700770
Imre Deak67d5a502013-02-18 19:28:02 +0200771 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
772 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200773 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200774 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100775
Chris Wilson9da3da62012-06-01 15:20:22 +0100776 if (remain <= 0)
777 break;
778
Eric Anholt40123c12009-03-09 13:42:30 -0700779 /* Operation in this page
780 *
Eric Anholt40123c12009-03-09 13:42:30 -0700781 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700782 * page_length = bytes to copy for this page
783 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100784 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700785
786 page_length = remain;
787 if ((shmem_page_offset + page_length) > PAGE_SIZE)
788 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700789
Daniel Vetter58642882012-03-25 19:47:37 +0200790 /* If we don't overwrite a cacheline completely we need to be
791 * careful to have up-to-date data by first clflushing. Don't
792 * overcomplicate things and flush the entire patch. */
793 partial_cacheline_write = needs_clflush_before &&
794 ((shmem_page_offset | page_length)
795 & (boot_cpu_data.x86_clflush_size - 1));
796
Daniel Vetter8c599672011-12-14 13:57:31 +0100797 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
798 (page_to_phys(page) & (1 << 17)) != 0;
799
Daniel Vetterd174bd62012-03-25 19:47:40 +0200800 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
801 user_data, page_do_bit17_swizzling,
802 partial_cacheline_write,
803 needs_clflush_after);
804 if (ret == 0)
805 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700806
Daniel Vettere244a442012-03-25 19:47:28 +0200807 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200808 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200809 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
810 user_data, page_do_bit17_swizzling,
811 partial_cacheline_write,
812 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700813
Daniel Vettere244a442012-03-25 19:47:28 +0200814 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100815
Daniel Vettere244a442012-03-25 19:47:28 +0200816next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100817 set_page_dirty(page);
818 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100819
Chris Wilson755d2212012-09-04 21:02:55 +0100820 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100821 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100822
Eric Anholt40123c12009-03-09 13:42:30 -0700823 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100824 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700825 offset += page_length;
826 }
827
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100828out:
Chris Wilson755d2212012-09-04 21:02:55 +0100829 i915_gem_object_unpin_pages(obj);
830
Daniel Vettere244a442012-03-25 19:47:28 +0200831 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100832 /*
833 * Fixup: Flush cpu caches in case we didn't flush the dirty
834 * cachelines in-line while writing and the object moved
835 * out of the cpu write domain while we've dropped the lock.
836 */
837 if (!needs_clflush_after &&
838 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100839 if (i915_gem_clflush_object(obj, obj->pin_display))
840 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200841 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100842 }
Eric Anholt40123c12009-03-09 13:42:30 -0700843
Daniel Vetter58642882012-03-25 19:47:37 +0200844 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800845 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200846
Eric Anholt40123c12009-03-09 13:42:30 -0700847 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700848}
849
850/**
851 * Writes data to the object referenced by handle.
852 *
853 * On error, the contents of the buffer that were to be modified are undefined.
854 */
855int
856i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100857 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700858{
859 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000860 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000861 int ret;
862
863 if (args->size == 0)
864 return 0;
865
866 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200867 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000868 args->size))
869 return -EFAULT;
870
Xiong Zhang0b74b502013-07-19 13:51:24 +0800871 if (likely(!i915_prefault_disable)) {
872 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
873 args->size);
874 if (ret)
875 return -EFAULT;
876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100878 ret = i915_mutex_lock_interruptible(dev);
879 if (ret)
880 return ret;
881
Chris Wilson05394f32010-11-08 19:18:58 +0000882 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000883 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100884 ret = -ENOENT;
885 goto unlock;
886 }
Eric Anholt673a3942008-07-30 12:06:12 -0700887
Chris Wilson7dcd2492010-09-26 20:21:44 +0100888 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000889 if (args->offset > obj->base.size ||
890 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100891 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100892 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100893 }
894
Daniel Vetter1286ff72012-05-10 15:25:09 +0200895 /* prime objects have no backing filp to GEM pread/pwrite
896 * pages from.
897 */
898 if (!obj->base.filp) {
899 ret = -EINVAL;
900 goto out;
901 }
902
Chris Wilsondb53a302011-02-03 11:57:46 +0000903 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
904
Daniel Vetter935aaa62012-03-25 19:47:35 +0200905 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700906 /* We can only do the GTT pwrite on untiled buffers, as otherwise
907 * it would end up going through the fenced access, and we'll get
908 * different detiling behavior between reading and writing.
909 * pread/pwrite currently are reading and writing from the CPU
910 * perspective, requiring manual detiling by the client.
911 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100912 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100914 goto out;
915 }
916
Chris Wilson2c225692013-08-09 12:26:45 +0100917 if (obj->tiling_mode == I915_TILING_NONE &&
918 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
919 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100920 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200921 /* Note that the gtt paths might fail with non-page-backed user
922 * pointers (e.g. gtt mappings when moving data between
923 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700924 }
Eric Anholt673a3942008-07-30 12:06:12 -0700925
Chris Wilson86a1ee22012-08-11 15:41:04 +0100926 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200927 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100928
Chris Wilson35b62a82010-09-26 20:23:38 +0100929out:
Chris Wilson05394f32010-11-08 19:18:58 +0000930 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100931unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100932 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700933 return ret;
934}
935
Chris Wilsonb3612372012-08-24 09:35:08 +0100936int
Daniel Vetter33196de2012-11-14 17:14:05 +0100937i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100938 bool interruptible)
939{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100940 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100941 /* Non-interruptible callers can't handle -EAGAIN, hence return
942 * -EIO unconditionally for these. */
943 if (!interruptible)
944 return -EIO;
945
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100946 /* Recovery complete, but the reset failed ... */
947 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100948 return -EIO;
949
950 return -EAGAIN;
951 }
952
953 return 0;
954}
955
956/*
957 * Compare seqno against outstanding lazy request. Emit a request if they are
958 * equal.
959 */
960static int
961i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
962{
963 int ret;
964
965 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
966
967 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +0100968 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300969 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100970
971 return ret;
972}
973
Chris Wilson094f9a52013-09-25 17:34:55 +0100974static void fake_irq(unsigned long data)
975{
976 wake_up_process((struct task_struct *)data);
977}
978
979static bool missed_irq(struct drm_i915_private *dev_priv,
980 struct intel_ring_buffer *ring)
981{
982 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
983}
984
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100985static bool can_wait_boost(struct drm_i915_file_private *file_priv)
986{
987 if (file_priv == NULL)
988 return true;
989
990 return !atomic_xchg(&file_priv->rps_wait_boost, true);
991}
992
Chris Wilsonb3612372012-08-24 09:35:08 +0100993/**
994 * __wait_seqno - wait until execution of seqno has finished
995 * @ring: the ring expected to report seqno
996 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100997 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100998 * @interruptible: do an interruptible wait (normally yes)
999 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1000 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001001 * Note: It is of utmost importance that the passed in seqno and reset_counter
1002 * values have been read by the caller in an smp safe manner. Where read-side
1003 * locks are involved, it is sufficient to read the reset_counter before
1004 * unlocking the lock that protects the seqno. For lockless tricks, the
1005 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1006 * inserted.
1007 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001008 * Returns 0 if the seqno was found within the alloted time. Else returns the
1009 * errno with remaining time filled in timeout argument.
1010 */
1011static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001012 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001013 bool interruptible,
1014 struct timespec *timeout,
1015 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001016{
1017 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001018 const bool irq_test_in_progress =
1019 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001020 struct timespec before, now;
1021 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001022 unsigned long timeout_expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001023 int ret;
1024
Paulo Zanonic67a4702013-08-19 13:18:09 -03001025 WARN(dev_priv->pc8.irqs_disabled, "IRQs disabled\n");
1026
Chris Wilsonb3612372012-08-24 09:35:08 +01001027 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1028 return 0;
1029
Mika Kuoppala47e97662013-12-10 17:02:43 +02001030 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001031
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001032 if (dev_priv->info->gen >= 6 && can_wait_boost(file_priv)) {
1033 gen6_rps_boost(dev_priv);
1034 if (file_priv)
1035 mod_delayed_work(dev_priv->wq,
1036 &file_priv->mm.idle_work,
1037 msecs_to_jiffies(100));
1038 }
1039
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001040 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001041 return -ENODEV;
1042
Chris Wilson094f9a52013-09-25 17:34:55 +01001043 /* Record current time in case interrupted by signal, or wedged */
1044 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001045 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001046 for (;;) {
1047 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001048
Chris Wilson094f9a52013-09-25 17:34:55 +01001049 prepare_to_wait(&ring->irq_queue, &wait,
1050 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001051
Daniel Vetterf69061b2012-12-06 09:01:42 +01001052 /* We need to check whether any gpu reset happened in between
1053 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001054 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1055 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1056 * is truely gone. */
1057 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1058 if (ret == 0)
1059 ret = -EAGAIN;
1060 break;
1061 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001062
Chris Wilson094f9a52013-09-25 17:34:55 +01001063 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1064 ret = 0;
1065 break;
1066 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001067
Chris Wilson094f9a52013-09-25 17:34:55 +01001068 if (interruptible && signal_pending(current)) {
1069 ret = -ERESTARTSYS;
1070 break;
1071 }
1072
Mika Kuoppala47e97662013-12-10 17:02:43 +02001073 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001074 ret = -ETIME;
1075 break;
1076 }
1077
1078 timer.function = NULL;
1079 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001080 unsigned long expire;
1081
Chris Wilson094f9a52013-09-25 17:34:55 +01001082 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001083 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001084 mod_timer(&timer, expire);
1085 }
1086
Chris Wilson5035c272013-10-04 09:58:46 +01001087 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001088
Chris Wilson094f9a52013-09-25 17:34:55 +01001089 if (timer.function) {
1090 del_singleshot_timer_sync(&timer);
1091 destroy_timer_on_stack(&timer);
1092 }
1093 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001094 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001095 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001096
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001097 if (!irq_test_in_progress)
1098 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001099
1100 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001101
1102 if (timeout) {
1103 struct timespec sleep_time = timespec_sub(now, before);
1104 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001105 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1106 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001107 }
1108
Chris Wilson094f9a52013-09-25 17:34:55 +01001109 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001110}
1111
1112/**
1113 * Waits for a sequence number to be signaled, and cleans up the
1114 * request and object lists appropriately for that event.
1115 */
1116int
1117i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1118{
1119 struct drm_device *dev = ring->dev;
1120 struct drm_i915_private *dev_priv = dev->dev_private;
1121 bool interruptible = dev_priv->mm.interruptible;
1122 int ret;
1123
1124 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1125 BUG_ON(seqno == 0);
1126
Daniel Vetter33196de2012-11-14 17:14:05 +01001127 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001128 if (ret)
1129 return ret;
1130
1131 ret = i915_gem_check_olr(ring, seqno);
1132 if (ret)
1133 return ret;
1134
Daniel Vetterf69061b2012-12-06 09:01:42 +01001135 return __wait_seqno(ring, seqno,
1136 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001137 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001138}
1139
Chris Wilsond26e3af2013-06-29 22:05:26 +01001140static int
1141i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1142 struct intel_ring_buffer *ring)
1143{
1144 i915_gem_retire_requests_ring(ring);
1145
1146 /* Manually manage the write flush as we may have not yet
1147 * retired the buffer.
1148 *
1149 * Note that the last_write_seqno is always the earlier of
1150 * the two (read/write) seqno, so if we haved successfully waited,
1151 * we know we have passed the last write.
1152 */
1153 obj->last_write_seqno = 0;
1154 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1155
1156 return 0;
1157}
1158
Chris Wilsonb3612372012-08-24 09:35:08 +01001159/**
1160 * Ensures that all rendering to the object has completed and the object is
1161 * safe to unbind from the GTT or access from the CPU.
1162 */
1163static __must_check int
1164i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1165 bool readonly)
1166{
1167 struct intel_ring_buffer *ring = obj->ring;
1168 u32 seqno;
1169 int ret;
1170
1171 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1172 if (seqno == 0)
1173 return 0;
1174
1175 ret = i915_wait_seqno(ring, seqno);
1176 if (ret)
1177 return ret;
1178
Chris Wilsond26e3af2013-06-29 22:05:26 +01001179 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001180}
1181
Chris Wilson3236f572012-08-24 09:35:09 +01001182/* A nonblocking variant of the above wait. This is a highly dangerous routine
1183 * as the object state may change during this call.
1184 */
1185static __must_check int
1186i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001187 struct drm_file *file,
Chris Wilson3236f572012-08-24 09:35:09 +01001188 bool readonly)
1189{
1190 struct drm_device *dev = obj->base.dev;
1191 struct drm_i915_private *dev_priv = dev->dev_private;
1192 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001193 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001194 u32 seqno;
1195 int ret;
1196
1197 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1198 BUG_ON(!dev_priv->mm.interruptible);
1199
1200 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1201 if (seqno == 0)
1202 return 0;
1203
Daniel Vetter33196de2012-11-14 17:14:05 +01001204 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001205 if (ret)
1206 return ret;
1207
1208 ret = i915_gem_check_olr(ring, seqno);
1209 if (ret)
1210 return ret;
1211
Daniel Vetterf69061b2012-12-06 09:01:42 +01001212 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001213 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001214 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file->driver_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001215 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001216 if (ret)
1217 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001218
Chris Wilsond26e3af2013-06-29 22:05:26 +01001219 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001220}
1221
Eric Anholt673a3942008-07-30 12:06:12 -07001222/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001223 * Called when user space prepares to use an object with the CPU, either
1224 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001225 */
1226int
1227i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001228 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001229{
1230 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001231 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001232 uint32_t read_domains = args->read_domains;
1233 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001234 int ret;
1235
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001236 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001237 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001238 return -EINVAL;
1239
Chris Wilson21d509e2009-06-06 09:46:02 +01001240 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001241 return -EINVAL;
1242
1243 /* Having something in the write domain implies it's in the read
1244 * domain, and only that read domain. Enforce that in the request.
1245 */
1246 if (write_domain != 0 && read_domains != write_domain)
1247 return -EINVAL;
1248
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001251 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001252
Chris Wilson05394f32010-11-08 19:18:58 +00001253 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001254 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255 ret = -ENOENT;
1256 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001257 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001258
Chris Wilson3236f572012-08-24 09:35:09 +01001259 /* Try to flush the object off the GPU without holding the lock.
1260 * We will repeat the flush holding the lock in the normal manner
1261 * to catch cases where we are gazumped.
1262 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001263 ret = i915_gem_object_wait_rendering__nonblocking(obj, file, !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001264 if (ret)
1265 goto unref;
1266
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001267 if (read_domains & I915_GEM_DOMAIN_GTT) {
1268 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001269
1270 /* Silently promote "you're not bound, there was nothing to do"
1271 * to success, since the client was just asking us to
1272 * make sure everything was done.
1273 */
1274 if (ret == -EINVAL)
1275 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001276 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001277 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001278 }
1279
Chris Wilson3236f572012-08-24 09:35:09 +01001280unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001281 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001282unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001283 mutex_unlock(&dev->struct_mutex);
1284 return ret;
1285}
1286
1287/**
1288 * Called when user space has done writes to this buffer
1289 */
1290int
1291i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001292 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001293{
1294 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001295 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001296 int ret = 0;
1297
Chris Wilson76c1dec2010-09-25 11:22:51 +01001298 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001299 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001300 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001301
Chris Wilson05394f32010-11-08 19:18:58 +00001302 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001303 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001304 ret = -ENOENT;
1305 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001306 }
1307
Eric Anholt673a3942008-07-30 12:06:12 -07001308 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001309 if (obj->pin_display)
1310 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001311
Chris Wilson05394f32010-11-08 19:18:58 +00001312 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001313unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001314 mutex_unlock(&dev->struct_mutex);
1315 return ret;
1316}
1317
1318/**
1319 * Maps the contents of an object, returning the address it is mapped
1320 * into.
1321 *
1322 * While the mapping holds a reference on the contents of the object, it doesn't
1323 * imply a ref on the object itself.
1324 */
1325int
1326i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001327 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001328{
1329 struct drm_i915_gem_mmap *args = data;
1330 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001331 unsigned long addr;
1332
Chris Wilson05394f32010-11-08 19:18:58 +00001333 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001334 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001335 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001336
Daniel Vetter1286ff72012-05-10 15:25:09 +02001337 /* prime objects have no backing filp to GEM mmap
1338 * pages from.
1339 */
1340 if (!obj->filp) {
1341 drm_gem_object_unreference_unlocked(obj);
1342 return -EINVAL;
1343 }
1344
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001345 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001346 PROT_READ | PROT_WRITE, MAP_SHARED,
1347 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001348 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001349 if (IS_ERR((void *)addr))
1350 return addr;
1351
1352 args->addr_ptr = (uint64_t) addr;
1353
1354 return 0;
1355}
1356
Jesse Barnesde151cf2008-11-12 10:03:55 -08001357/**
1358 * i915_gem_fault - fault a page into the GTT
1359 * vma: VMA in question
1360 * vmf: fault info
1361 *
1362 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1363 * from userspace. The fault handler takes care of binding the object to
1364 * the GTT (if needed), allocating and programming a fence register (again,
1365 * only if needed based on whether the old reg is still valid or the object
1366 * is tiled) and inserting a new PTE into the faulting process.
1367 *
1368 * Note that the faulting process may involve evicting existing objects
1369 * from the GTT and/or fence registers to make room. So performance may
1370 * suffer if the GTT working set is large or there are few fence registers
1371 * left.
1372 */
1373int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1374{
Chris Wilson05394f32010-11-08 19:18:58 +00001375 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1376 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001377 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001378 pgoff_t page_offset;
1379 unsigned long pfn;
1380 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001381 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001382
Paulo Zanonif65c9162013-11-27 18:20:34 -02001383 intel_runtime_pm_get(dev_priv);
1384
Jesse Barnesde151cf2008-11-12 10:03:55 -08001385 /* We don't use vmf->pgoff since that has the fake offset */
1386 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1387 PAGE_SHIFT;
1388
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001389 ret = i915_mutex_lock_interruptible(dev);
1390 if (ret)
1391 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001392
Chris Wilsondb53a302011-02-03 11:57:46 +00001393 trace_i915_gem_object_fault(obj, page_offset, true, write);
1394
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001395 /* Access to snoopable pages through the GTT is incoherent. */
1396 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1397 ret = -EINVAL;
1398 goto unlock;
1399 }
1400
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001401 /* Now bind it into the GTT if needed */
Ben Widawskyc37e2202013-07-31 16:59:58 -07001402 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001403 if (ret)
1404 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001405
Chris Wilsonc9839302012-11-20 10:45:17 +00001406 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1407 if (ret)
1408 goto unpin;
1409
1410 ret = i915_gem_object_get_fence(obj);
1411 if (ret)
1412 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001413
Chris Wilson6299f992010-11-24 12:23:44 +00001414 obj->fault_mappable = true;
1415
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001416 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1417 pfn >>= PAGE_SHIFT;
1418 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001419
1420 /* Finally, remap it using the new GTT offset */
1421 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001422unpin:
1423 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001424unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001425 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001426out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001427 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001428 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001429 /* If this -EIO is due to a gpu hang, give the reset code a
1430 * chance to clean up the mess. Otherwise return the proper
1431 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001432 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1433 ret = VM_FAULT_SIGBUS;
1434 break;
1435 }
Chris Wilson045e7692010-11-07 09:18:22 +00001436 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001437 /*
1438 * EAGAIN means the gpu is hung and we'll wait for the error
1439 * handler to reset everything when re-faulting in
1440 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001441 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001442 case 0:
1443 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001444 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001445 case -EBUSY:
1446 /*
1447 * EBUSY is ok: this just means that another thread
1448 * already did the job.
1449 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001450 ret = VM_FAULT_NOPAGE;
1451 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001452 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001453 ret = VM_FAULT_OOM;
1454 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001455 case -ENOSPC:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001456 ret = VM_FAULT_SIGBUS;
1457 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001458 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001459 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001460 ret = VM_FAULT_SIGBUS;
1461 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001462 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001463
1464 intel_runtime_pm_put(dev_priv);
1465 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001466}
1467
Paulo Zanoni48018a52013-12-13 15:22:31 -02001468void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1469{
1470 struct i915_vma *vma;
1471
1472 /*
1473 * Only the global gtt is relevant for gtt memory mappings, so restrict
1474 * list traversal to objects bound into the global address space. Note
1475 * that the active list should be empty, but better safe than sorry.
1476 */
1477 WARN_ON(!list_empty(&dev_priv->gtt.base.active_list));
1478 list_for_each_entry(vma, &dev_priv->gtt.base.active_list, mm_list)
1479 i915_gem_release_mmap(vma->obj);
1480 list_for_each_entry(vma, &dev_priv->gtt.base.inactive_list, mm_list)
1481 i915_gem_release_mmap(vma->obj);
1482}
1483
Jesse Barnesde151cf2008-11-12 10:03:55 -08001484/**
Chris Wilson901782b2009-07-10 08:18:50 +01001485 * i915_gem_release_mmap - remove physical page mappings
1486 * @obj: obj in question
1487 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001488 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001489 * relinquish ownership of the pages back to the system.
1490 *
1491 * It is vital that we remove the page mapping if we have mapped a tiled
1492 * object through the GTT and then lose the fence register due to
1493 * resource pressure. Similarly if the object has been moved out of the
1494 * aperture, than pages mapped into userspace must be revoked. Removing the
1495 * mapping will then trigger a page fault on the next user access, allowing
1496 * fixup by i915_gem_fault().
1497 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001498void
Chris Wilson05394f32010-11-08 19:18:58 +00001499i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001500{
Chris Wilson6299f992010-11-24 12:23:44 +00001501 if (!obj->fault_mappable)
1502 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001503
David Herrmann51335df2013-07-24 21:10:03 +02001504 drm_vma_node_unmap(&obj->base.vma_node, obj->base.dev->dev_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001505 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001506}
1507
Imre Deak0fa87792013-01-07 21:47:35 +02001508uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001509i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001510{
Chris Wilsone28f8712011-07-18 13:11:49 -07001511 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001512
1513 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001514 tiling_mode == I915_TILING_NONE)
1515 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001516
1517 /* Previous chips need a power-of-two fence region when tiling */
1518 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001519 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001520 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001521 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001522
Chris Wilsone28f8712011-07-18 13:11:49 -07001523 while (gtt_size < size)
1524 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001525
Chris Wilsone28f8712011-07-18 13:11:49 -07001526 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001527}
1528
Jesse Barnesde151cf2008-11-12 10:03:55 -08001529/**
1530 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1531 * @obj: object to check
1532 *
1533 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001534 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001535 */
Imre Deakd865110c2013-01-07 21:47:33 +02001536uint32_t
1537i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1538 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001539{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001540 /*
1541 * Minimum alignment is 4k (GTT page size), but might be greater
1542 * if a fence register is needed for the object.
1543 */
Imre Deakd865110c2013-01-07 21:47:33 +02001544 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001545 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001546 return 4096;
1547
1548 /*
1549 * Previous chips need to be aligned to the size of the smallest
1550 * fence register that can contain the object.
1551 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001552 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001553}
1554
Chris Wilsond8cb5082012-08-11 15:41:03 +01001555static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1556{
1557 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1558 int ret;
1559
David Herrmann0de23972013-07-24 21:07:52 +02001560 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001561 return 0;
1562
Daniel Vetterda494d72012-12-20 15:11:16 +01001563 dev_priv->mm.shrinker_no_lock_stealing = true;
1564
Chris Wilsond8cb5082012-08-11 15:41:03 +01001565 ret = drm_gem_create_mmap_offset(&obj->base);
1566 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001567 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001568
1569 /* Badly fragmented mmap space? The only way we can recover
1570 * space is by destroying unwanted objects. We can't randomly release
1571 * mmap_offsets as userspace expects them to be persistent for the
1572 * lifetime of the objects. The closest we can is to release the
1573 * offsets on purgeable objects by truncating it and marking it purged,
1574 * which prevents userspace from ever using that object again.
1575 */
1576 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1577 ret = drm_gem_create_mmap_offset(&obj->base);
1578 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001579 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001580
1581 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001582 ret = drm_gem_create_mmap_offset(&obj->base);
1583out:
1584 dev_priv->mm.shrinker_no_lock_stealing = false;
1585
1586 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001587}
1588
1589static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1590{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001591 drm_gem_free_mmap_offset(&obj->base);
1592}
1593
Jesse Barnesde151cf2008-11-12 10:03:55 -08001594int
Dave Airlieff72145b2011-02-07 12:16:14 +10001595i915_gem_mmap_gtt(struct drm_file *file,
1596 struct drm_device *dev,
1597 uint32_t handle,
1598 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001599{
Chris Wilsonda761a62010-10-27 17:37:08 +01001600 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001601 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001602 int ret;
1603
Chris Wilson76c1dec2010-09-25 11:22:51 +01001604 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001605 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001606 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001607
Dave Airlieff72145b2011-02-07 12:16:14 +10001608 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001609 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001610 ret = -ENOENT;
1611 goto unlock;
1612 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001613
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001614 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001615 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001616 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001617 }
1618
Chris Wilson05394f32010-11-08 19:18:58 +00001619 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001620 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001621 ret = -EINVAL;
1622 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001623 }
1624
Chris Wilsond8cb5082012-08-11 15:41:03 +01001625 ret = i915_gem_object_create_mmap_offset(obj);
1626 if (ret)
1627 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001628
David Herrmann0de23972013-07-24 21:07:52 +02001629 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001630
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001631out:
Chris Wilson05394f32010-11-08 19:18:58 +00001632 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001633unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001634 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001635 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001636}
1637
Dave Airlieff72145b2011-02-07 12:16:14 +10001638/**
1639 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1640 * @dev: DRM device
1641 * @data: GTT mapping ioctl data
1642 * @file: GEM object info
1643 *
1644 * Simply returns the fake offset to userspace so it can mmap it.
1645 * The mmap call will end up in drm_gem_mmap(), which will set things
1646 * up so we can get faults in the handler above.
1647 *
1648 * The fault handler will take care of binding the object into the GTT
1649 * (since it may have been evicted to make room for something), allocating
1650 * a fence register, and mapping the appropriate aperture address into
1651 * userspace.
1652 */
1653int
1654i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1655 struct drm_file *file)
1656{
1657 struct drm_i915_gem_mmap_gtt *args = data;
1658
Dave Airlieff72145b2011-02-07 12:16:14 +10001659 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1660}
1661
Daniel Vetter225067e2012-08-20 10:23:20 +02001662/* Immediately discard the backing storage */
1663static void
1664i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001665{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001666 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001667
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001668 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001669
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001670 if (obj->base.filp == NULL)
1671 return;
1672
Daniel Vetter225067e2012-08-20 10:23:20 +02001673 /* Our goal here is to return as much of the memory as
1674 * is possible back to the system as we are called from OOM.
1675 * To do this we must instruct the shmfs to drop all of its
1676 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001677 */
Al Viro496ad9a2013-01-23 17:07:38 -05001678 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001679 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001680
Daniel Vetter225067e2012-08-20 10:23:20 +02001681 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001682}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001683
Daniel Vetter225067e2012-08-20 10:23:20 +02001684static inline int
1685i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1686{
1687 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001688}
1689
Chris Wilson5cdf5882010-09-27 15:51:07 +01001690static void
Chris Wilson05394f32010-11-08 19:18:58 +00001691i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001692{
Imre Deak90797e62013-02-18 19:28:03 +02001693 struct sg_page_iter sg_iter;
1694 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001695
Chris Wilson05394f32010-11-08 19:18:58 +00001696 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001697
Chris Wilson6c085a72012-08-20 11:40:46 +02001698 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1699 if (ret) {
1700 /* In the event of a disaster, abandon all caches and
1701 * hope for the best.
1702 */
1703 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001704 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001705 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1706 }
1707
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001708 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001709 i915_gem_object_save_bit_17_swizzle(obj);
1710
Chris Wilson05394f32010-11-08 19:18:58 +00001711 if (obj->madv == I915_MADV_DONTNEED)
1712 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001713
Imre Deak90797e62013-02-18 19:28:03 +02001714 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001715 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001716
Chris Wilson05394f32010-11-08 19:18:58 +00001717 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001718 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001719
Chris Wilson05394f32010-11-08 19:18:58 +00001720 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001721 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001722
Chris Wilson9da3da62012-06-01 15:20:22 +01001723 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001724 }
Chris Wilson05394f32010-11-08 19:18:58 +00001725 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001726
Chris Wilson9da3da62012-06-01 15:20:22 +01001727 sg_free_table(obj->pages);
1728 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001729}
1730
Chris Wilsondd624af2013-01-15 12:39:35 +00001731int
Chris Wilson37e680a2012-06-07 15:38:42 +01001732i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1733{
1734 const struct drm_i915_gem_object_ops *ops = obj->ops;
1735
Chris Wilson2f745ad2012-09-04 21:02:58 +01001736 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001737 return 0;
1738
Chris Wilsona5570172012-09-04 21:02:54 +01001739 if (obj->pages_pin_count)
1740 return -EBUSY;
1741
Ben Widawsky98438772013-07-31 17:00:12 -07001742 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001743
Chris Wilsona2165e32012-12-03 11:49:00 +00001744 /* ->put_pages might need to allocate memory for the bit17 swizzle
1745 * array, hence protect them from being reaped by removing them from gtt
1746 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001747 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001748
Chris Wilson37e680a2012-06-07 15:38:42 +01001749 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001750 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001751
Chris Wilson6c085a72012-08-20 11:40:46 +02001752 if (i915_gem_object_is_purgeable(obj))
1753 i915_gem_object_truncate(obj);
1754
1755 return 0;
1756}
1757
Chris Wilsond9973b42013-10-04 10:33:00 +01001758static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001759__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1760 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001761{
Chris Wilson57094f82013-09-04 10:45:50 +01001762 struct list_head still_bound_list;
Chris Wilson6c085a72012-08-20 11:40:46 +02001763 struct drm_i915_gem_object *obj, *next;
Chris Wilsond9973b42013-10-04 10:33:00 +01001764 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001765
1766 list_for_each_entry_safe(obj, next,
1767 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001768 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001769 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001770 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001771 count += obj->base.size >> PAGE_SHIFT;
1772 if (count >= target)
1773 return count;
1774 }
1775 }
1776
Chris Wilson57094f82013-09-04 10:45:50 +01001777 /*
1778 * As we may completely rewrite the bound list whilst unbinding
1779 * (due to retiring requests) we have to strictly process only
1780 * one element of the list at the time, and recheck the list
1781 * on every iteration.
1782 */
1783 INIT_LIST_HEAD(&still_bound_list);
1784 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001785 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001786
Chris Wilson57094f82013-09-04 10:45:50 +01001787 obj = list_first_entry(&dev_priv->mm.bound_list,
1788 typeof(*obj), global_list);
1789 list_move_tail(&obj->global_list, &still_bound_list);
1790
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001791 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1792 continue;
1793
Chris Wilson57094f82013-09-04 10:45:50 +01001794 /*
1795 * Hold a reference whilst we unbind this object, as we may
1796 * end up waiting for and retiring requests. This might
1797 * release the final reference (held by the active list)
1798 * and result in the object being freed from under us.
1799 * in this object being freed.
1800 *
1801 * Note 1: Shrinking the bound list is special since only active
1802 * (and hence bound objects) can contain such limbo objects, so
1803 * we don't need special tricks for shrinking the unbound list.
1804 * The only other place where we have to be careful with active
1805 * objects suddenly disappearing due to retiring requests is the
1806 * eviction code.
1807 *
1808 * Note 2: Even though the bound list doesn't hold a reference
1809 * to the object we can safely grab one here: The final object
1810 * unreferencing and the bound_list are both protected by the
1811 * dev->struct_mutex and so we won't ever be able to observe an
1812 * object on the bound_list with a reference count equals 0.
1813 */
1814 drm_gem_object_reference(&obj->base);
1815
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001816 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1817 if (i915_vma_unbind(vma))
1818 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001819
Chris Wilson57094f82013-09-04 10:45:50 +01001820 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001821 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001822
1823 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001824 }
Chris Wilson57094f82013-09-04 10:45:50 +01001825 list_splice(&still_bound_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001826
1827 return count;
1828}
1829
Chris Wilsond9973b42013-10-04 10:33:00 +01001830static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001831i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1832{
1833 return __i915_gem_shrink(dev_priv, target, true);
1834}
1835
Chris Wilsond9973b42013-10-04 10:33:00 +01001836static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02001837i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1838{
1839 struct drm_i915_gem_object *obj, *next;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001840 long freed = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001841
1842 i915_gem_evict_everything(dev_priv->dev);
1843
Ben Widawsky35c20a62013-05-31 11:28:48 -07001844 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
Dave Chinner7dc19d52013-08-28 10:18:11 +10001845 global_list) {
Chris Wilsond9973b42013-10-04 10:33:00 +01001846 if (i915_gem_object_put_pages(obj) == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10001847 freed += obj->base.size >> PAGE_SHIFT;
Dave Chinner7dc19d52013-08-28 10:18:11 +10001848 }
1849 return freed;
Daniel Vetter225067e2012-08-20 10:23:20 +02001850}
1851
Chris Wilson37e680a2012-06-07 15:38:42 +01001852static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001853i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001854{
Chris Wilson6c085a72012-08-20 11:40:46 +02001855 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001856 int page_count, i;
1857 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001858 struct sg_table *st;
1859 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001860 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001861 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001862 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001863 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001864
Chris Wilson6c085a72012-08-20 11:40:46 +02001865 /* Assert that the object is not currently in any GPU domain. As it
1866 * wasn't in the GTT, there shouldn't be any way it could have been in
1867 * a GPU cache
1868 */
1869 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1870 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1871
Chris Wilson9da3da62012-06-01 15:20:22 +01001872 st = kmalloc(sizeof(*st), GFP_KERNEL);
1873 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001874 return -ENOMEM;
1875
Chris Wilson9da3da62012-06-01 15:20:22 +01001876 page_count = obj->base.size / PAGE_SIZE;
1877 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01001878 kfree(st);
1879 return -ENOMEM;
1880 }
1881
1882 /* Get the list of pages out of our struct file. They'll be pinned
1883 * at this point until we release them.
1884 *
1885 * Fail silently without starting the shrinker
1886 */
Al Viro496ad9a2013-01-23 17:07:38 -05001887 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001888 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001889 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001890 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001891 sg = st->sgl;
1892 st->nents = 0;
1893 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001894 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1895 if (IS_ERR(page)) {
1896 i915_gem_purge(dev_priv, page_count);
1897 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1898 }
1899 if (IS_ERR(page)) {
1900 /* We've tried hard to allocate the memory by reaping
1901 * our own buffer, now let the real VM do its job and
1902 * go down in flames if truly OOM.
1903 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001904 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001905 gfp |= __GFP_IO | __GFP_WAIT;
1906
1907 i915_gem_shrink_all(dev_priv);
1908 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1909 if (IS_ERR(page))
1910 goto err_pages;
1911
Linus Torvaldscaf49192012-12-10 10:51:16 -08001912 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001913 gfp &= ~(__GFP_IO | __GFP_WAIT);
1914 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001915#ifdef CONFIG_SWIOTLB
1916 if (swiotlb_nr_tbl()) {
1917 st->nents++;
1918 sg_set_page(sg, page, PAGE_SIZE, 0);
1919 sg = sg_next(sg);
1920 continue;
1921 }
1922#endif
Imre Deak90797e62013-02-18 19:28:03 +02001923 if (!i || page_to_pfn(page) != last_pfn + 1) {
1924 if (i)
1925 sg = sg_next(sg);
1926 st->nents++;
1927 sg_set_page(sg, page, PAGE_SIZE, 0);
1928 } else {
1929 sg->length += PAGE_SIZE;
1930 }
1931 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03001932
1933 /* Check that the i965g/gm workaround works. */
1934 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07001935 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04001936#ifdef CONFIG_SWIOTLB
1937 if (!swiotlb_nr_tbl())
1938#endif
1939 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001940 obj->pages = st;
1941
Eric Anholt673a3942008-07-30 12:06:12 -07001942 if (i915_gem_object_needs_bit17_swizzle(obj))
1943 i915_gem_object_do_bit_17_swizzle(obj);
1944
1945 return 0;
1946
1947err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001948 sg_mark_end(sg);
1949 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001950 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001951 sg_free_table(st);
1952 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001953 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001954}
1955
Chris Wilson37e680a2012-06-07 15:38:42 +01001956/* Ensure that the associated pages are gathered from the backing storage
1957 * and pinned into our object. i915_gem_object_get_pages() may be called
1958 * multiple times before they are released by a single call to
1959 * i915_gem_object_put_pages() - once the pages are no longer referenced
1960 * either as a result of memory pressure (reaping pages under the shrinker)
1961 * or as the object is itself released.
1962 */
1963int
1964i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1965{
1966 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1967 const struct drm_i915_gem_object_ops *ops = obj->ops;
1968 int ret;
1969
Chris Wilson2f745ad2012-09-04 21:02:58 +01001970 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001971 return 0;
1972
Chris Wilson43e28f02013-01-08 10:53:09 +00001973 if (obj->madv != I915_MADV_WILLNEED) {
1974 DRM_ERROR("Attempting to obtain a purgeable object\n");
1975 return -EINVAL;
1976 }
1977
Chris Wilsona5570172012-09-04 21:02:54 +01001978 BUG_ON(obj->pages_pin_count);
1979
Chris Wilson37e680a2012-06-07 15:38:42 +01001980 ret = ops->get_pages(obj);
1981 if (ret)
1982 return ret;
1983
Ben Widawsky35c20a62013-05-31 11:28:48 -07001984 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001985 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001986}
1987
Ben Widawskye2d05a82013-09-24 09:57:58 -07001988static void
Chris Wilson05394f32010-11-08 19:18:58 +00001989i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001990 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001991{
Chris Wilson05394f32010-11-08 19:18:58 +00001992 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001993 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001994 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001995
Zou Nan hai852835f2010-05-21 09:08:56 +08001996 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01001997 if (obj->ring != ring && obj->last_write_seqno) {
1998 /* Keep the seqno relative to the current ring */
1999 obj->last_write_seqno = seqno;
2000 }
Chris Wilson05394f32010-11-08 19:18:58 +00002001 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002002
2003 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002004 if (!obj->active) {
2005 drm_gem_object_reference(&obj->base);
2006 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002007 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002008
Chris Wilson05394f32010-11-08 19:18:58 +00002009 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002010
Chris Wilson0201f1e2012-07-20 12:41:01 +01002011 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00002012
Chris Wilsoncaea7472010-11-12 13:53:37 +00002013 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00002014 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002015
Chris Wilson7dd49062012-03-21 10:48:18 +00002016 /* Bump MRU to take account of the delayed flush */
2017 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2018 struct drm_i915_fence_reg *reg;
2019
2020 reg = &dev_priv->fence_regs[obj->fence_reg];
2021 list_move_tail(&reg->lru_list,
2022 &dev_priv->mm.fence_list);
2023 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002024 }
2025}
2026
Ben Widawskye2d05a82013-09-24 09:57:58 -07002027void i915_vma_move_to_active(struct i915_vma *vma,
2028 struct intel_ring_buffer *ring)
2029{
2030 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2031 return i915_gem_object_move_to_active(vma->obj, ring);
2032}
2033
Chris Wilsoncaea7472010-11-12 13:53:37 +00002034static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002035i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2036{
Ben Widawskyca191b12013-07-31 17:00:14 -07002037 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2038 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
2039 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002040
Chris Wilson65ce3022012-07-20 12:41:02 +01002041 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002042 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002043
Ben Widawskyca191b12013-07-31 17:00:14 -07002044 list_move_tail(&vma->mm_list, &ggtt_vm->inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002045
Chris Wilson65ce3022012-07-20 12:41:02 +01002046 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002047 obj->ring = NULL;
2048
Chris Wilson65ce3022012-07-20 12:41:02 +01002049 obj->last_read_seqno = 0;
2050 obj->last_write_seqno = 0;
2051 obj->base.write_domain = 0;
2052
2053 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002054 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002055
2056 obj->active = 0;
2057 drm_gem_object_unreference(&obj->base);
2058
2059 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002060}
Eric Anholt673a3942008-07-30 12:06:12 -07002061
Chris Wilson9d7730912012-11-27 16:22:52 +00002062static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002063i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002064{
Chris Wilson9d7730912012-11-27 16:22:52 +00002065 struct drm_i915_private *dev_priv = dev->dev_private;
2066 struct intel_ring_buffer *ring;
2067 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002068
Chris Wilson107f27a52012-12-10 13:56:17 +02002069 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002070 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002071 ret = intel_ring_idle(ring);
2072 if (ret)
2073 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002074 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002075 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002076
2077 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002078 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002079 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002080
Chris Wilson9d7730912012-11-27 16:22:52 +00002081 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
2082 ring->sync_seqno[j] = 0;
2083 }
2084
2085 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002086}
2087
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002088int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2089{
2090 struct drm_i915_private *dev_priv = dev->dev_private;
2091 int ret;
2092
2093 if (seqno == 0)
2094 return -EINVAL;
2095
2096 /* HWS page needs to be set less than what we
2097 * will inject to ring
2098 */
2099 ret = i915_gem_init_seqno(dev, seqno - 1);
2100 if (ret)
2101 return ret;
2102
2103 /* Carefully set the last_seqno value so that wrap
2104 * detection still works
2105 */
2106 dev_priv->next_seqno = seqno;
2107 dev_priv->last_seqno = seqno - 1;
2108 if (dev_priv->last_seqno == 0)
2109 dev_priv->last_seqno--;
2110
2111 return 0;
2112}
2113
Chris Wilson9d7730912012-11-27 16:22:52 +00002114int
2115i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002116{
Chris Wilson9d7730912012-11-27 16:22:52 +00002117 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002118
Chris Wilson9d7730912012-11-27 16:22:52 +00002119 /* reserve 0 for non-seqno */
2120 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002121 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002122 if (ret)
2123 return ret;
2124
2125 dev_priv->next_seqno = 1;
2126 }
2127
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002128 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002129 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002130}
2131
Mika Kuoppala0025c072013-06-12 12:35:30 +03002132int __i915_add_request(struct intel_ring_buffer *ring,
2133 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002134 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002135 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002136{
Chris Wilsondb53a302011-02-03 11:57:46 +00002137 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002138 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002139 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002140 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002141 int ret;
2142
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002143 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002144 /*
2145 * Emit any outstanding flushes - execbuf can fail to emit the flush
2146 * after having emitted the batchbuffer command. Hence we need to fix
2147 * things up similar to emitting the lazy request. The difference here
2148 * is that the flush _must_ happen before the next request, no matter
2149 * what.
2150 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002151 ret = intel_ring_flush_all_caches(ring);
2152 if (ret)
2153 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002154
Chris Wilson3c0e2342013-09-04 10:45:52 +01002155 request = ring->preallocated_lazy_request;
2156 if (WARN_ON(request == NULL))
Chris Wilsonacb868d2012-09-26 13:47:30 +01002157 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002158
Chris Wilsona71d8d92012-02-15 11:25:36 +00002159 /* Record the position of the start of the request so that
2160 * should we detect the updated seqno part-way through the
2161 * GPU processing the request, we never over-estimate the
2162 * position of the head.
2163 */
2164 request_ring_position = intel_ring_get_tail(ring);
2165
Chris Wilson9d7730912012-11-27 16:22:52 +00002166 ret = ring->add_request(ring);
Chris Wilson3c0e2342013-09-04 10:45:52 +01002167 if (ret)
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002168 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002169
Chris Wilson9d7730912012-11-27 16:22:52 +00002170 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002171 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002172 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002173 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002174
2175 /* Whilst this request exists, batch_obj will be on the
2176 * active_list, and so will hold the active reference. Only when this
2177 * request is retired will the the batch_obj be moved onto the
2178 * inactive_list and lose its active reference. Hence we do not need
2179 * to explicitly hold another reference here.
2180 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002181 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002182
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002183 /* Hold a reference to the current context so that we can inspect
2184 * it later in case a hangcheck error event fires.
2185 */
2186 request->ctx = ring->last_context;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002187 if (request->ctx)
2188 i915_gem_context_reference(request->ctx);
2189
Eric Anholt673a3942008-07-30 12:06:12 -07002190 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002191 was_empty = list_empty(&ring->request_list);
2192 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002193 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002194
Chris Wilsondb53a302011-02-03 11:57:46 +00002195 if (file) {
2196 struct drm_i915_file_private *file_priv = file->driver_priv;
2197
Chris Wilson1c255952010-09-26 11:03:27 +01002198 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002199 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002200 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002201 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002202 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002203 }
Eric Anholt673a3942008-07-30 12:06:12 -07002204
Chris Wilson9d7730912012-11-27 16:22:52 +00002205 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002206 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002207 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002208
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002209 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002210 i915_queue_hangcheck(ring->dev);
2211
Chris Wilsonf047e392012-07-21 12:31:41 +01002212 if (was_empty) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002213 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002214 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002215 &dev_priv->mm.retire_work,
2216 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002217 intel_mark_busy(dev_priv->dev);
2218 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002219 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002220
Chris Wilsonacb868d2012-09-26 13:47:30 +01002221 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002222 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002223 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002224}
2225
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002226static inline void
2227i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002228{
Chris Wilson1c255952010-09-26 11:03:27 +01002229 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002230
Chris Wilson1c255952010-09-26 11:03:27 +01002231 if (!file_priv)
2232 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002233
Chris Wilson1c255952010-09-26 11:03:27 +01002234 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002235 list_del(&request->client_list);
2236 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002237 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002238}
2239
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002240static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
2241 struct i915_address_space *vm)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002242{
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002243 if (acthd >= i915_gem_obj_offset(obj, vm) &&
2244 acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002245 return true;
2246
2247 return false;
2248}
2249
2250static bool i915_head_inside_request(const u32 acthd_unmasked,
2251 const u32 request_start,
2252 const u32 request_end)
2253{
2254 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2255
2256 if (request_start < request_end) {
2257 if (acthd >= request_start && acthd < request_end)
2258 return true;
2259 } else if (request_start > request_end) {
2260 if (acthd >= request_start || acthd < request_end)
2261 return true;
2262 }
2263
2264 return false;
2265}
2266
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002267static struct i915_address_space *
2268request_to_vm(struct drm_i915_gem_request *request)
2269{
2270 struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
2271 struct i915_address_space *vm;
2272
2273 vm = &dev_priv->gtt.base;
2274
2275 return vm;
2276}
2277
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002278static bool i915_request_guilty(struct drm_i915_gem_request *request,
2279 const u32 acthd, bool *inside)
2280{
2281 /* There is a possibility that unmasked head address
2282 * pointing inside the ring, matches the batch_obj address range.
2283 * However this is extremely unlikely.
2284 */
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002285 if (request->batch_obj) {
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002286 if (i915_head_inside_object(acthd, request->batch_obj,
2287 request_to_vm(request))) {
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002288 *inside = true;
2289 return true;
2290 }
2291 }
2292
2293 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2294 *inside = false;
2295 return true;
2296 }
2297
2298 return false;
2299}
2300
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002301static bool i915_context_is_banned(const struct i915_ctx_hang_stats *hs)
2302{
2303 const unsigned long elapsed = get_seconds() - hs->guilty_ts;
2304
2305 if (hs->banned)
2306 return true;
2307
2308 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
2309 DRM_ERROR("context hanging too fast, declaring banned!\n");
2310 return true;
2311 }
2312
2313 return false;
2314}
2315
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002316static void i915_set_reset_status(struct intel_ring_buffer *ring,
2317 struct drm_i915_gem_request *request,
2318 u32 acthd)
2319{
2320 struct i915_ctx_hang_stats *hs = NULL;
2321 bool inside, guilty;
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002322 unsigned long offset = 0;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002323
2324 /* Innocent until proven guilty */
2325 guilty = false;
2326
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002327 if (request->batch_obj)
2328 offset = i915_gem_obj_offset(request->batch_obj,
2329 request_to_vm(request));
2330
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002331 if (ring->hangcheck.action != HANGCHECK_WAIT &&
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002332 i915_request_guilty(request, acthd, &inside)) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002333 DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002334 ring->name,
2335 inside ? "inside" : "flushing",
Ben Widawskyd1ccbb52013-07-31 17:00:05 -07002336 offset,
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002337 request->ctx ? request->ctx->id : 0,
2338 acthd);
2339
2340 guilty = true;
2341 }
2342
2343 /* If contexts are disabled or this is the default context, use
2344 * file_priv->reset_state
2345 */
2346 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2347 hs = &request->ctx->hang_stats;
2348 else if (request->file_priv)
2349 hs = &request->file_priv->hang_stats;
2350
2351 if (hs) {
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002352 if (guilty) {
2353 hs->banned = i915_context_is_banned(hs);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002354 hs->batch_active++;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002355 hs->guilty_ts = get_seconds();
2356 } else {
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002357 hs->batch_pending++;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002358 }
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002359 }
2360}
2361
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002362static void i915_gem_free_request(struct drm_i915_gem_request *request)
2363{
2364 list_del(&request->list);
2365 i915_gem_request_remove_from_client(request);
2366
2367 if (request->ctx)
2368 i915_gem_context_unreference(request->ctx);
2369
2370 kfree(request);
2371}
2372
Chris Wilsondfaae392010-09-22 10:31:52 +01002373static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2374 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002375{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002376 u32 completed_seqno;
2377 u32 acthd;
2378
2379 acthd = intel_ring_get_active_head(ring);
2380 completed_seqno = ring->get_seqno(ring, false);
2381
Chris Wilsondfaae392010-09-22 10:31:52 +01002382 while (!list_empty(&ring->request_list)) {
2383 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002384
Chris Wilsondfaae392010-09-22 10:31:52 +01002385 request = list_first_entry(&ring->request_list,
2386 struct drm_i915_gem_request,
2387 list);
2388
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002389 if (request->seqno > completed_seqno)
2390 i915_set_reset_status(ring, request, acthd);
2391
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002392 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002393 }
2394
2395 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002396 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002397
Chris Wilson05394f32010-11-08 19:18:58 +00002398 obj = list_first_entry(&ring->active_list,
2399 struct drm_i915_gem_object,
2400 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002401
Chris Wilson05394f32010-11-08 19:18:58 +00002402 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002403 }
Eric Anholt673a3942008-07-30 12:06:12 -07002404}
2405
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002406void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002407{
2408 struct drm_i915_private *dev_priv = dev->dev_private;
2409 int i;
2410
Daniel Vetter4b9de732011-10-09 21:52:02 +02002411 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002412 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002413
Daniel Vetter94a335d2013-07-17 14:51:28 +02002414 /*
2415 * Commit delayed tiling changes if we have an object still
2416 * attached to the fence, otherwise just clear the fence.
2417 */
2418 if (reg->obj) {
2419 i915_gem_object_update_fence(reg->obj, reg,
2420 reg->obj->tiling_mode);
2421 } else {
2422 i915_gem_write_fence(dev, i, NULL);
2423 }
Chris Wilson312817a2010-11-22 11:50:11 +00002424 }
2425}
2426
Chris Wilson069efc12010-09-30 16:53:18 +01002427void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002428{
Chris Wilsondfaae392010-09-22 10:31:52 +01002429 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002430 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002431 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002432
Chris Wilsonb4519512012-05-11 14:29:30 +01002433 for_each_ring(ring, dev_priv, i)
2434 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002435
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07002436 i915_gem_cleanup_ringbuffer(dev);
2437
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002438 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002439}
2440
2441/**
2442 * This function clears the request list as sequence numbers are passed.
2443 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002444void
Chris Wilsondb53a302011-02-03 11:57:46 +00002445i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002446{
Eric Anholt673a3942008-07-30 12:06:12 -07002447 uint32_t seqno;
2448
Chris Wilsondb53a302011-02-03 11:57:46 +00002449 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002450 return;
2451
Chris Wilsondb53a302011-02-03 11:57:46 +00002452 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002453
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002454 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002455
Zou Nan hai852835f2010-05-21 09:08:56 +08002456 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002457 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002458
Zou Nan hai852835f2010-05-21 09:08:56 +08002459 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002460 struct drm_i915_gem_request,
2461 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002462
Chris Wilsondfaae392010-09-22 10:31:52 +01002463 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002464 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002465
Chris Wilsondb53a302011-02-03 11:57:46 +00002466 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002467 /* We know the GPU must have read the request to have
2468 * sent us the seqno + interrupt, so use the position
2469 * of tail of the request to update the last known position
2470 * of the GPU head.
2471 */
2472 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002473
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002474 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002475 }
2476
2477 /* Move any buffers on the active list that are no longer referenced
2478 * by the ringbuffer to the flushing/inactive lists as appropriate.
2479 */
2480 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002481 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002482
Akshay Joshi0206e352011-08-16 15:34:10 -04002483 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002484 struct drm_i915_gem_object,
2485 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002486
Chris Wilson0201f1e2012-07-20 12:41:01 +01002487 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002488 break;
2489
Chris Wilson65ce3022012-07-20 12:41:02 +01002490 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002491 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002492
Chris Wilsondb53a302011-02-03 11:57:46 +00002493 if (unlikely(ring->trace_irq_seqno &&
2494 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002495 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002496 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002497 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002498
Chris Wilsondb53a302011-02-03 11:57:46 +00002499 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002500}
2501
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002502bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002503i915_gem_retire_requests(struct drm_device *dev)
2504{
2505 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002506 struct intel_ring_buffer *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002507 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002508 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002509
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002510 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002511 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002512 idle &= list_empty(&ring->request_list);
2513 }
2514
2515 if (idle)
2516 mod_delayed_work(dev_priv->wq,
2517 &dev_priv->mm.idle_work,
2518 msecs_to_jiffies(100));
2519
2520 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002521}
2522
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002523static void
Eric Anholt673a3942008-07-30 12:06:12 -07002524i915_gem_retire_work_handler(struct work_struct *work)
2525{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002526 struct drm_i915_private *dev_priv =
2527 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2528 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002529 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002530
Chris Wilson891b48c2010-09-29 12:26:37 +01002531 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002532 idle = false;
2533 if (mutex_trylock(&dev->struct_mutex)) {
2534 idle = i915_gem_retire_requests(dev);
2535 mutex_unlock(&dev->struct_mutex);
2536 }
2537 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002538 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2539 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002540}
Chris Wilson891b48c2010-09-29 12:26:37 +01002541
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002542static void
2543i915_gem_idle_work_handler(struct work_struct *work)
2544{
2545 struct drm_i915_private *dev_priv =
2546 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002547
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002548 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002549}
2550
Ben Widawsky5816d642012-04-11 11:18:19 -07002551/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002552 * Ensures that an object will eventually get non-busy by flushing any required
2553 * write domains, emitting any outstanding lazy request and retiring and
2554 * completed requests.
2555 */
2556static int
2557i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2558{
2559 int ret;
2560
2561 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002562 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002563 if (ret)
2564 return ret;
2565
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002566 i915_gem_retire_requests_ring(obj->ring);
2567 }
2568
2569 return 0;
2570}
2571
2572/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002573 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2574 * @DRM_IOCTL_ARGS: standard ioctl arguments
2575 *
2576 * Returns 0 if successful, else an error is returned with the remaining time in
2577 * the timeout parameter.
2578 * -ETIME: object is still busy after timeout
2579 * -ERESTARTSYS: signal interrupted the wait
2580 * -ENONENT: object doesn't exist
2581 * Also possible, but rare:
2582 * -EAGAIN: GPU wedged
2583 * -ENOMEM: damn
2584 * -ENODEV: Internal IRQ fail
2585 * -E?: The add request failed
2586 *
2587 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2588 * non-zero timeout parameter the wait ioctl will wait for the given number of
2589 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2590 * without holding struct_mutex the object may become re-busied before this
2591 * function completes. A similar but shorter * race condition exists in the busy
2592 * ioctl
2593 */
2594int
2595i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2596{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002597 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002598 struct drm_i915_gem_wait *args = data;
2599 struct drm_i915_gem_object *obj;
2600 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002601 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002602 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002603 u32 seqno = 0;
2604 int ret = 0;
2605
Ben Widawskyeac1f142012-06-05 15:24:24 -07002606 if (args->timeout_ns >= 0) {
2607 timeout_stack = ns_to_timespec(args->timeout_ns);
2608 timeout = &timeout_stack;
2609 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002610
2611 ret = i915_mutex_lock_interruptible(dev);
2612 if (ret)
2613 return ret;
2614
2615 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2616 if (&obj->base == NULL) {
2617 mutex_unlock(&dev->struct_mutex);
2618 return -ENOENT;
2619 }
2620
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002621 /* Need to make sure the object gets inactive eventually. */
2622 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002623 if (ret)
2624 goto out;
2625
2626 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002627 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002628 ring = obj->ring;
2629 }
2630
2631 if (seqno == 0)
2632 goto out;
2633
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002634 /* Do this after OLR check to make sure we make forward progress polling
2635 * on this IOCTL with a 0 timeout (like busy ioctl)
2636 */
2637 if (!args->timeout_ns) {
2638 ret = -ETIME;
2639 goto out;
2640 }
2641
2642 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002643 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002644 mutex_unlock(&dev->struct_mutex);
2645
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002646 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002647 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002648 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002649 return ret;
2650
2651out:
2652 drm_gem_object_unreference(&obj->base);
2653 mutex_unlock(&dev->struct_mutex);
2654 return ret;
2655}
2656
2657/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002658 * i915_gem_object_sync - sync an object to a ring.
2659 *
2660 * @obj: object which may be in use on another ring.
2661 * @to: ring we wish to use the object on. May be NULL.
2662 *
2663 * This code is meant to abstract object synchronization with the GPU.
2664 * Calling with NULL implies synchronizing the object with the CPU
2665 * rather than a particular GPU ring.
2666 *
2667 * Returns 0 if successful, else propagates up the lower layer error.
2668 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002669int
2670i915_gem_object_sync(struct drm_i915_gem_object *obj,
2671 struct intel_ring_buffer *to)
2672{
2673 struct intel_ring_buffer *from = obj->ring;
2674 u32 seqno;
2675 int ret, idx;
2676
2677 if (from == NULL || to == from)
2678 return 0;
2679
Ben Widawsky5816d642012-04-11 11:18:19 -07002680 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002681 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002682
2683 idx = intel_ring_sync_index(from, to);
2684
Chris Wilson0201f1e2012-07-20 12:41:01 +01002685 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002686 if (seqno <= from->sync_seqno[idx])
2687 return 0;
2688
Ben Widawskyb4aca012012-04-25 20:50:12 -07002689 ret = i915_gem_check_olr(obj->ring, seqno);
2690 if (ret)
2691 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002692
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002693 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002694 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002695 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002696 /* We use last_read_seqno because sync_to()
2697 * might have just caused seqno wrap under
2698 * the radar.
2699 */
2700 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002701
Ben Widawskye3a5a222012-04-11 11:18:20 -07002702 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002703}
2704
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002705static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2706{
2707 u32 old_write_domain, old_read_domains;
2708
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002709 /* Force a pagefault for domain tracking on next user access */
2710 i915_gem_release_mmap(obj);
2711
Keith Packardb97c3d92011-06-24 21:02:59 -07002712 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2713 return;
2714
Chris Wilson97c809fd2012-10-09 19:24:38 +01002715 /* Wait for any direct GTT access to complete */
2716 mb();
2717
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002718 old_read_domains = obj->base.read_domains;
2719 old_write_domain = obj->base.write_domain;
2720
2721 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2722 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2723
2724 trace_i915_gem_object_change_domain(obj,
2725 old_read_domains,
2726 old_write_domain);
2727}
2728
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002729int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002730{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002731 struct drm_i915_gem_object *obj = vma->obj;
Daniel Vetter7bddb012012-02-09 17:15:47 +01002732 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002733 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002734
Daniel Vetterb93dab62013-08-26 11:23:47 +02002735 /* For now we only ever use 1 vma per object */
2736 WARN_ON(!list_is_singular(&obj->vma_list));
2737
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002738 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002739 return 0;
2740
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002741 if (!drm_mm_node_allocated(&vma->node)) {
2742 i915_gem_vma_destroy(vma);
2743
2744 return 0;
2745 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002746
Chris Wilson31d8d652012-05-24 19:11:20 +01002747 if (obj->pin_count)
2748 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002749
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002750 BUG_ON(obj->pages == NULL);
2751
Chris Wilsona8198ee2011-04-13 22:04:09 +01002752 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002753 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002754 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002755 /* Continue on if we fail due to EIO, the GPU is hung so we
2756 * should be safe and we need to cleanup or else we might
2757 * cause memory corruption through use-after-free.
2758 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002759
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002760 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002761
Daniel Vetter96b47b62009-12-15 17:50:00 +01002762 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002763 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002764 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002765 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002766
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002767 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002768
Daniel Vetter74898d72012-02-15 23:50:22 +01002769 if (obj->has_global_gtt_mapping)
2770 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002771 if (obj->has_aliasing_ppgtt_mapping) {
2772 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2773 obj->has_aliasing_ppgtt_mapping = 0;
2774 }
Daniel Vetter74163902012-02-15 23:50:21 +01002775 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002776
Ben Widawskyca191b12013-07-31 17:00:14 -07002777 list_del(&vma->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002778 /* Avoid an unnecessary call to unbind on rebind. */
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002779 if (i915_is_ggtt(vma->vm))
2780 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002781
Ben Widawsky2f633152013-07-17 12:19:03 -07002782 drm_mm_remove_node(&vma->node);
2783 i915_gem_vma_destroy(vma);
2784
2785 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002786 * no more VMAs exist. */
Ben Widawsky2f633152013-07-17 12:19:03 -07002787 if (list_empty(&obj->vma_list))
2788 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002789
Chris Wilson70903c32013-12-04 09:59:09 +00002790 /* And finally now the object is completely decoupled from this vma,
2791 * we can drop its hold on the backing storage and allow it to be
2792 * reaped by the shrinker.
2793 */
2794 i915_gem_object_unpin_pages(obj);
2795
Chris Wilson88241782011-01-07 17:09:48 +00002796 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002797}
2798
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002799/**
2800 * Unbinds an object from the global GTT aperture.
2801 */
2802int
2803i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2804{
2805 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2806 struct i915_address_space *ggtt = &dev_priv->gtt.base;
2807
Dan Carpenter58e73e12013-08-09 12:44:11 +03002808 if (!i915_gem_obj_ggtt_bound(obj))
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002809 return 0;
2810
2811 if (obj->pin_count)
2812 return -EBUSY;
2813
2814 BUG_ON(obj->pages == NULL);
2815
2816 return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
2817}
2818
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002819int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002820{
2821 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002822 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002823 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002824
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002825 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002826 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002827 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2828 if (ret)
2829 return ret;
2830
Chris Wilson3e960502012-11-27 16:22:54 +00002831 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002832 if (ret)
2833 return ret;
2834 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002835
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002836 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002837}
2838
Chris Wilson9ce079e2012-04-17 15:31:30 +01002839static void i965_write_fence_reg(struct drm_device *dev, int reg,
2840 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002841{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002842 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002843 int fence_reg;
2844 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002845
Imre Deak56c844e2013-01-07 21:47:34 +02002846 if (INTEL_INFO(dev)->gen >= 6) {
2847 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2848 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2849 } else {
2850 fence_reg = FENCE_REG_965_0;
2851 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2852 }
2853
Chris Wilsond18b9612013-07-10 13:36:23 +01002854 fence_reg += reg * 8;
2855
2856 /* To w/a incoherency with non-atomic 64-bit register updates,
2857 * we split the 64-bit update into two 32-bit writes. In order
2858 * for a partial fence not to be evaluated between writes, we
2859 * precede the update with write to turn off the fence register,
2860 * and only enable the fence as the last step.
2861 *
2862 * For extra levels of paranoia, we make sure each step lands
2863 * before applying the next step.
2864 */
2865 I915_WRITE(fence_reg, 0);
2866 POSTING_READ(fence_reg);
2867
Chris Wilson9ce079e2012-04-17 15:31:30 +01002868 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002869 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01002870 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002871
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002872 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002873 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002874 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002875 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002876 if (obj->tiling_mode == I915_TILING_Y)
2877 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2878 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00002879
Chris Wilsond18b9612013-07-10 13:36:23 +01002880 I915_WRITE(fence_reg + 4, val >> 32);
2881 POSTING_READ(fence_reg + 4);
2882
2883 I915_WRITE(fence_reg + 0, val);
2884 POSTING_READ(fence_reg);
2885 } else {
2886 I915_WRITE(fence_reg + 4, 0);
2887 POSTING_READ(fence_reg + 4);
2888 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002889}
2890
Chris Wilson9ce079e2012-04-17 15:31:30 +01002891static void i915_write_fence_reg(struct drm_device *dev, int reg,
2892 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002893{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002894 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002895 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002896
Chris Wilson9ce079e2012-04-17 15:31:30 +01002897 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002898 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002899 int pitch_val;
2900 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002901
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002902 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002903 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002904 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2905 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2906 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002907
2908 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2909 tile_width = 128;
2910 else
2911 tile_width = 512;
2912
2913 /* Note: pitch better be a power of two tile widths */
2914 pitch_val = obj->stride / tile_width;
2915 pitch_val = ffs(pitch_val) - 1;
2916
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002917 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002918 if (obj->tiling_mode == I915_TILING_Y)
2919 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2920 val |= I915_FENCE_SIZE_BITS(size);
2921 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2922 val |= I830_FENCE_REG_VALID;
2923 } else
2924 val = 0;
2925
2926 if (reg < 8)
2927 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002928 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002929 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002930
Chris Wilson9ce079e2012-04-17 15:31:30 +01002931 I915_WRITE(reg, val);
2932 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002933}
2934
Chris Wilson9ce079e2012-04-17 15:31:30 +01002935static void i830_write_fence_reg(struct drm_device *dev, int reg,
2936 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002937{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002938 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002939 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002940
Chris Wilson9ce079e2012-04-17 15:31:30 +01002941 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002942 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002943 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002944
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002945 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002946 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002947 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2948 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2949 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002950
Chris Wilson9ce079e2012-04-17 15:31:30 +01002951 pitch_val = obj->stride / 128;
2952 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002953
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002954 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002955 if (obj->tiling_mode == I915_TILING_Y)
2956 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2957 val |= I830_FENCE_SIZE_BITS(size);
2958 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2959 val |= I830_FENCE_REG_VALID;
2960 } else
2961 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002962
Chris Wilson9ce079e2012-04-17 15:31:30 +01002963 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2964 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2965}
2966
Chris Wilsond0a57782012-10-09 19:24:37 +01002967inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2968{
2969 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2970}
2971
Chris Wilson9ce079e2012-04-17 15:31:30 +01002972static void i915_gem_write_fence(struct drm_device *dev, int reg,
2973 struct drm_i915_gem_object *obj)
2974{
Chris Wilsond0a57782012-10-09 19:24:37 +01002975 struct drm_i915_private *dev_priv = dev->dev_private;
2976
2977 /* Ensure that all CPU reads are completed before installing a fence
2978 * and all writes before removing the fence.
2979 */
2980 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2981 mb();
2982
Daniel Vetter94a335d2013-07-17 14:51:28 +02002983 WARN(obj && (!obj->stride || !obj->tiling_mode),
2984 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
2985 obj->stride, obj->tiling_mode);
2986
Chris Wilson9ce079e2012-04-17 15:31:30 +01002987 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07002988 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002989 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002990 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002991 case 5:
2992 case 4: i965_write_fence_reg(dev, reg, obj); break;
2993 case 3: i915_write_fence_reg(dev, reg, obj); break;
2994 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002995 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002996 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002997
2998 /* And similarly be paranoid that no direct access to this region
2999 * is reordered to before the fence is installed.
3000 */
3001 if (i915_gem_object_needs_mb(obj))
3002 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003003}
3004
Chris Wilson61050802012-04-17 15:31:31 +01003005static inline int fence_number(struct drm_i915_private *dev_priv,
3006 struct drm_i915_fence_reg *fence)
3007{
3008 return fence - dev_priv->fence_regs;
3009}
3010
3011static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3012 struct drm_i915_fence_reg *fence,
3013 bool enable)
3014{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003015 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003016 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003017
Chris Wilson46a0b632013-07-10 13:36:24 +01003018 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003019
3020 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003021 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003022 fence->obj = obj;
3023 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3024 } else {
3025 obj->fence_reg = I915_FENCE_REG_NONE;
3026 fence->obj = NULL;
3027 list_del_init(&fence->lru_list);
3028 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003029 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003030}
3031
Chris Wilsond9e86c02010-11-10 16:40:20 +00003032static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003033i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003034{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003035 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003036 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003037 if (ret)
3038 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003039
3040 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003041 }
3042
Chris Wilson86d5bc32012-07-20 12:41:04 +01003043 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003044 return 0;
3045}
3046
3047int
3048i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3049{
Chris Wilson61050802012-04-17 15:31:31 +01003050 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003051 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003052 int ret;
3053
Chris Wilsond0a57782012-10-09 19:24:37 +01003054 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003055 if (ret)
3056 return ret;
3057
Chris Wilson61050802012-04-17 15:31:31 +01003058 if (obj->fence_reg == I915_FENCE_REG_NONE)
3059 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003060
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003061 fence = &dev_priv->fence_regs[obj->fence_reg];
3062
Chris Wilson61050802012-04-17 15:31:31 +01003063 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003064 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003065
3066 return 0;
3067}
3068
3069static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003070i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003071{
Daniel Vetterae3db242010-02-19 11:51:58 +01003072 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003073 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003074 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003075
3076 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003077 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003078 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3079 reg = &dev_priv->fence_regs[i];
3080 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003081 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003082
Chris Wilson1690e1e2011-12-14 13:57:08 +01003083 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003084 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003085 }
3086
Chris Wilsond9e86c02010-11-10 16:40:20 +00003087 if (avail == NULL)
3088 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003089
3090 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003091 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003092 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003093 continue;
3094
Chris Wilson8fe301a2012-04-17 15:31:28 +01003095 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003096 }
3097
Chris Wilson8fe301a2012-04-17 15:31:28 +01003098 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003099}
3100
Jesse Barnesde151cf2008-11-12 10:03:55 -08003101/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003102 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003103 * @obj: object to map through a fence reg
3104 *
3105 * When mapping objects through the GTT, userspace wants to be able to write
3106 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003107 * This function walks the fence regs looking for a free one for @obj,
3108 * stealing one if it can't find any.
3109 *
3110 * It then sets up the reg based on the object's properties: address, pitch
3111 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003112 *
3113 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003114 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003115int
Chris Wilson06d98132012-04-17 15:31:24 +01003116i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003117{
Chris Wilson05394f32010-11-08 19:18:58 +00003118 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003119 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003120 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003121 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003122 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003123
Chris Wilson14415742012-04-17 15:31:33 +01003124 /* Have we updated the tiling parameters upon the object and so
3125 * will need to serialise the write to the associated fence register?
3126 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003127 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003128 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003129 if (ret)
3130 return ret;
3131 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003132
Chris Wilsond9e86c02010-11-10 16:40:20 +00003133 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003134 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3135 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003136 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003137 list_move_tail(&reg->lru_list,
3138 &dev_priv->mm.fence_list);
3139 return 0;
3140 }
3141 } else if (enable) {
3142 reg = i915_find_fence_reg(dev);
3143 if (reg == NULL)
3144 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003145
Chris Wilson14415742012-04-17 15:31:33 +01003146 if (reg->obj) {
3147 struct drm_i915_gem_object *old = reg->obj;
3148
Chris Wilsond0a57782012-10-09 19:24:37 +01003149 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003150 if (ret)
3151 return ret;
3152
Chris Wilson14415742012-04-17 15:31:33 +01003153 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003154 }
Chris Wilson14415742012-04-17 15:31:33 +01003155 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003156 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003157
Chris Wilson14415742012-04-17 15:31:33 +01003158 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003159
Chris Wilson9ce079e2012-04-17 15:31:30 +01003160 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003161}
3162
Chris Wilson42d6ab42012-07-26 11:49:32 +01003163static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3164 struct drm_mm_node *gtt_space,
3165 unsigned long cache_level)
3166{
3167 struct drm_mm_node *other;
3168
3169 /* On non-LLC machines we have to be careful when putting differing
3170 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003171 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003172 */
3173 if (HAS_LLC(dev))
3174 return true;
3175
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003176 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003177 return true;
3178
3179 if (list_empty(&gtt_space->node_list))
3180 return true;
3181
3182 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3183 if (other->allocated && !other->hole_follows && other->color != cache_level)
3184 return false;
3185
3186 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3187 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3188 return false;
3189
3190 return true;
3191}
3192
3193static void i915_gem_verify_gtt(struct drm_device *dev)
3194{
3195#if WATCH_GTT
3196 struct drm_i915_private *dev_priv = dev->dev_private;
3197 struct drm_i915_gem_object *obj;
3198 int err = 0;
3199
Ben Widawsky35c20a62013-05-31 11:28:48 -07003200 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003201 if (obj->gtt_space == NULL) {
3202 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3203 err++;
3204 continue;
3205 }
3206
3207 if (obj->cache_level != obj->gtt_space->color) {
3208 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003209 i915_gem_obj_ggtt_offset(obj),
3210 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003211 obj->cache_level,
3212 obj->gtt_space->color);
3213 err++;
3214 continue;
3215 }
3216
3217 if (!i915_gem_valid_gtt_space(dev,
3218 obj->gtt_space,
3219 obj->cache_level)) {
3220 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003221 i915_gem_obj_ggtt_offset(obj),
3222 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003223 obj->cache_level);
3224 err++;
3225 continue;
3226 }
3227 }
3228
3229 WARN_ON(err);
3230#endif
3231}
3232
Jesse Barnesde151cf2008-11-12 10:03:55 -08003233/**
Eric Anholt673a3942008-07-30 12:06:12 -07003234 * Finds free space in the GTT aperture and binds the object there.
3235 */
3236static int
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003237i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3238 struct i915_address_space *vm,
3239 unsigned alignment,
3240 bool map_and_fenceable,
3241 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003242{
Chris Wilson05394f32010-11-08 19:18:58 +00003243 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003244 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003245 u32 size, fence_size, fence_alignment, unfenced_alignment;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003246 size_t gtt_max =
3247 map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003248 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003249 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003250
Chris Wilsone28f8712011-07-18 13:11:49 -07003251 fence_size = i915_gem_get_gtt_size(dev,
3252 obj->base.size,
3253 obj->tiling_mode);
3254 fence_alignment = i915_gem_get_gtt_alignment(dev,
3255 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003256 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003257 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003258 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003259 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003260 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003261
Eric Anholt673a3942008-07-30 12:06:12 -07003262 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003263 alignment = map_and_fenceable ? fence_alignment :
3264 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003265 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003266 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3267 return -EINVAL;
3268 }
3269
Chris Wilson05394f32010-11-08 19:18:58 +00003270 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003271
Chris Wilson654fc602010-05-27 13:18:21 +01003272 /* If the object is bigger than the entire aperture, reject it early
3273 * before evicting everything in a vain attempt to find space.
3274 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003275 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003276 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003277 obj->base.size,
3278 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003279 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003280 return -E2BIG;
3281 }
3282
Chris Wilson37e680a2012-06-07 15:38:42 +01003283 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003284 if (ret)
3285 return ret;
3286
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003287 i915_gem_object_pin_pages(obj);
3288
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003289 BUG_ON(!i915_is_ggtt(vm));
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003290
Ben Widawskyaccfef22013-08-14 11:38:35 +02003291 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Dan Carpenterdb473b32013-07-19 08:45:46 +03003292 if (IS_ERR(vma)) {
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003293 ret = PTR_ERR(vma);
3294 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003295 }
3296
Ben Widawskyaccfef22013-08-14 11:38:35 +02003297 /* For now we only ever use 1 vma per object */
3298 WARN_ON(!list_is_singular(&obj->vma_list));
3299
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003300search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003301 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003302 size, alignment,
David Herrmann31e5d7c2013-07-27 13:36:27 +02003303 obj->cache_level, 0, gtt_max,
3304 DRM_MM_SEARCH_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003305 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003306 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003307 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003308 map_and_fenceable,
3309 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003310 if (ret == 0)
3311 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003312
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003313 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003314 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003315 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003316 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003317 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003318 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003319 }
3320
Daniel Vetter74163902012-02-15 23:50:21 +01003321 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003322 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003323 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003324
Ben Widawsky35c20a62013-05-31 11:28:48 -07003325 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003326 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003327
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003328 if (i915_is_ggtt(vm)) {
3329 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003330
Daniel Vetter49987092013-08-14 10:21:23 +02003331 fenceable = (vma->node.size == fence_size &&
3332 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003333
Daniel Vetter49987092013-08-14 10:21:23 +02003334 mappable = (vma->node.start + obj->base.size <=
3335 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003336
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003337 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003338 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003339
Ben Widawsky7ace7ef2013-08-09 22:12:12 -07003340 WARN_ON(map_and_fenceable && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003341
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003342 trace_i915_vma_bind(vma, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003343 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003344 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003345
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003346err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003347 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003348err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003349 i915_gem_vma_destroy(vma);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003350err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003351 i915_gem_object_unpin_pages(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003352 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003353}
3354
Chris Wilson000433b2013-08-08 14:41:09 +01003355bool
Chris Wilson2c225692013-08-09 12:26:45 +01003356i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3357 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003358{
Eric Anholt673a3942008-07-30 12:06:12 -07003359 /* If we don't have a page list set up, then we're not pinned
3360 * to GPU, and we can ignore the cache flush because it'll happen
3361 * again at bind time.
3362 */
Chris Wilson05394f32010-11-08 19:18:58 +00003363 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003364 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003365
Imre Deak769ce462013-02-13 21:56:05 +02003366 /*
3367 * Stolen memory is always coherent with the GPU as it is explicitly
3368 * marked as wc by the system, or the system is cache-coherent.
3369 */
3370 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003371 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003372
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003373 /* If the GPU is snooping the contents of the CPU cache,
3374 * we do not need to manually clear the CPU cache lines. However,
3375 * the caches are only snooped when the render cache is
3376 * flushed/invalidated. As we always have to emit invalidations
3377 * and flushes when moving into and out of the RENDER domain, correct
3378 * snooping behaviour occurs naturally as the result of our domain
3379 * tracking.
3380 */
Chris Wilson2c225692013-08-09 12:26:45 +01003381 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003382 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003383
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003384 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003385 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003386
3387 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003388}
3389
3390/** Flushes the GTT write domain for the object if it's dirty. */
3391static void
Chris Wilson05394f32010-11-08 19:18:58 +00003392i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003393{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003394 uint32_t old_write_domain;
3395
Chris Wilson05394f32010-11-08 19:18:58 +00003396 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003397 return;
3398
Chris Wilson63256ec2011-01-04 18:42:07 +00003399 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003400 * to it immediately go to main memory as far as we know, so there's
3401 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003402 *
3403 * However, we do have to enforce the order so that all writes through
3404 * the GTT land before any writes to the device, such as updates to
3405 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003406 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003407 wmb();
3408
Chris Wilson05394f32010-11-08 19:18:58 +00003409 old_write_domain = obj->base.write_domain;
3410 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003411
3412 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003413 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003414 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003415}
3416
3417/** Flushes the CPU write domain for the object if it's dirty. */
3418static void
Chris Wilson2c225692013-08-09 12:26:45 +01003419i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3420 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003421{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003422 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003423
Chris Wilson05394f32010-11-08 19:18:58 +00003424 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003425 return;
3426
Chris Wilson000433b2013-08-08 14:41:09 +01003427 if (i915_gem_clflush_object(obj, force))
3428 i915_gem_chipset_flush(obj->base.dev);
3429
Chris Wilson05394f32010-11-08 19:18:58 +00003430 old_write_domain = obj->base.write_domain;
3431 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003432
3433 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003434 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003435 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003436}
3437
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003438/**
3439 * Moves a single object to the GTT read, and possibly write domain.
3440 *
3441 * This function returns when the move is complete, including waiting on
3442 * flushes to occur.
3443 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003444int
Chris Wilson20217462010-11-23 15:26:33 +00003445i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003446{
Chris Wilson8325a092012-04-24 15:52:35 +01003447 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003448 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003449 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003450
Eric Anholt02354392008-11-26 13:58:13 -08003451 /* Not valid to be called on unbound objects. */
Ben Widawsky98438772013-07-31 17:00:12 -07003452 if (!i915_gem_obj_bound_any(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003453 return -EINVAL;
3454
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003455 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3456 return 0;
3457
Chris Wilson0201f1e2012-07-20 12:41:01 +01003458 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003459 if (ret)
3460 return ret;
3461
Chris Wilson2c225692013-08-09 12:26:45 +01003462 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003463
Chris Wilsond0a57782012-10-09 19:24:37 +01003464 /* Serialise direct access to this object with the barriers for
3465 * coherent writes from the GPU, by effectively invalidating the
3466 * GTT domain upon first access.
3467 */
3468 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3469 mb();
3470
Chris Wilson05394f32010-11-08 19:18:58 +00003471 old_write_domain = obj->base.write_domain;
3472 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003473
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003474 /* It should now be out of any other write domains, and we can update
3475 * the domain values for our changes.
3476 */
Chris Wilson05394f32010-11-08 19:18:58 +00003477 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3478 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003479 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003480 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3481 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3482 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003483 }
3484
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003485 trace_i915_gem_object_change_domain(obj,
3486 old_read_domains,
3487 old_write_domain);
3488
Chris Wilson8325a092012-04-24 15:52:35 +01003489 /* And bump the LRU for this access */
Ben Widawskyca191b12013-07-31 17:00:14 -07003490 if (i915_gem_object_is_inactive(obj)) {
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003491 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Ben Widawskyca191b12013-07-31 17:00:14 -07003492 if (vma)
3493 list_move_tail(&vma->mm_list,
3494 &dev_priv->gtt.base.inactive_list);
3495
3496 }
Chris Wilson8325a092012-04-24 15:52:35 +01003497
Eric Anholte47c68e2008-11-14 13:35:19 -08003498 return 0;
3499}
3500
Chris Wilsone4ffd172011-04-04 09:44:39 +01003501int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3502 enum i915_cache_level cache_level)
3503{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003504 struct drm_device *dev = obj->base.dev;
3505 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003506 struct i915_vma *vma;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003507 int ret;
3508
3509 if (obj->cache_level == cache_level)
3510 return 0;
3511
3512 if (obj->pin_count) {
3513 DRM_DEBUG("can not change the cache level of pinned objects\n");
3514 return -EBUSY;
3515 }
3516
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003517 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3518 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003519 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003520 if (ret)
3521 return ret;
3522
3523 break;
3524 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003525 }
3526
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003527 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003528 ret = i915_gem_object_finish_gpu(obj);
3529 if (ret)
3530 return ret;
3531
3532 i915_gem_object_finish_gtt(obj);
3533
3534 /* Before SandyBridge, you could not use tiling or fence
3535 * registers with snooped memory, so relinquish any fences
3536 * currently pointing to our region in the aperture.
3537 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003538 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003539 ret = i915_gem_object_put_fence(obj);
3540 if (ret)
3541 return ret;
3542 }
3543
Daniel Vetter74898d72012-02-15 23:50:22 +01003544 if (obj->has_global_gtt_mapping)
3545 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003546 if (obj->has_aliasing_ppgtt_mapping)
3547 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3548 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003549 }
3550
Chris Wilson2c225692013-08-09 12:26:45 +01003551 list_for_each_entry(vma, &obj->vma_list, vma_link)
3552 vma->node.color = cache_level;
3553 obj->cache_level = cache_level;
3554
3555 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003556 u32 old_read_domains, old_write_domain;
3557
3558 /* If we're coming from LLC cached, then we haven't
3559 * actually been tracking whether the data is in the
3560 * CPU cache or not, since we only allow one bit set
3561 * in obj->write_domain and have been skipping the clflushes.
3562 * Just set it to the CPU cache for now.
3563 */
3564 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003565
3566 old_read_domains = obj->base.read_domains;
3567 old_write_domain = obj->base.write_domain;
3568
3569 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3570 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3571
3572 trace_i915_gem_object_change_domain(obj,
3573 old_read_domains,
3574 old_write_domain);
3575 }
3576
Chris Wilson42d6ab42012-07-26 11:49:32 +01003577 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003578 return 0;
3579}
3580
Ben Widawsky199adf42012-09-21 17:01:20 -07003581int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3582 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003583{
Ben Widawsky199adf42012-09-21 17:01:20 -07003584 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003585 struct drm_i915_gem_object *obj;
3586 int ret;
3587
3588 ret = i915_mutex_lock_interruptible(dev);
3589 if (ret)
3590 return ret;
3591
3592 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3593 if (&obj->base == NULL) {
3594 ret = -ENOENT;
3595 goto unlock;
3596 }
3597
Chris Wilson651d7942013-08-08 14:41:10 +01003598 switch (obj->cache_level) {
3599 case I915_CACHE_LLC:
3600 case I915_CACHE_L3_LLC:
3601 args->caching = I915_CACHING_CACHED;
3602 break;
3603
Chris Wilson4257d3b2013-08-08 14:41:11 +01003604 case I915_CACHE_WT:
3605 args->caching = I915_CACHING_DISPLAY;
3606 break;
3607
Chris Wilson651d7942013-08-08 14:41:10 +01003608 default:
3609 args->caching = I915_CACHING_NONE;
3610 break;
3611 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003612
3613 drm_gem_object_unreference(&obj->base);
3614unlock:
3615 mutex_unlock(&dev->struct_mutex);
3616 return ret;
3617}
3618
Ben Widawsky199adf42012-09-21 17:01:20 -07003619int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3620 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003621{
Ben Widawsky199adf42012-09-21 17:01:20 -07003622 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003623 struct drm_i915_gem_object *obj;
3624 enum i915_cache_level level;
3625 int ret;
3626
Ben Widawsky199adf42012-09-21 17:01:20 -07003627 switch (args->caching) {
3628 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003629 level = I915_CACHE_NONE;
3630 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003631 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003632 level = I915_CACHE_LLC;
3633 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003634 case I915_CACHING_DISPLAY:
3635 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3636 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003637 default:
3638 return -EINVAL;
3639 }
3640
Ben Widawsky3bc29132012-09-26 16:15:20 -07003641 ret = i915_mutex_lock_interruptible(dev);
3642 if (ret)
3643 return ret;
3644
Chris Wilsone6994ae2012-07-10 10:27:08 +01003645 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3646 if (&obj->base == NULL) {
3647 ret = -ENOENT;
3648 goto unlock;
3649 }
3650
3651 ret = i915_gem_object_set_cache_level(obj, level);
3652
3653 drm_gem_object_unreference(&obj->base);
3654unlock:
3655 mutex_unlock(&dev->struct_mutex);
3656 return ret;
3657}
3658
Chris Wilsoncc98b412013-08-09 12:25:09 +01003659static bool is_pin_display(struct drm_i915_gem_object *obj)
3660{
3661 /* There are 3 sources that pin objects:
3662 * 1. The display engine (scanouts, sprites, cursors);
3663 * 2. Reservations for execbuffer;
3664 * 3. The user.
3665 *
3666 * We can ignore reservations as we hold the struct_mutex and
3667 * are only called outside of the reservation path. The user
3668 * can only increment pin_count once, and so if after
3669 * subtracting the potential reference by the user, any pin_count
3670 * remains, it must be due to another use by the display engine.
3671 */
3672 return obj->pin_count - !!obj->user_pin_count;
3673}
3674
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003675/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003676 * Prepare buffer for display plane (scanout, cursors, etc).
3677 * Can be called from an uninterruptible phase (modesetting) and allows
3678 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003679 */
3680int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003681i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3682 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003683 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003684{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003685 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003686 int ret;
3687
Chris Wilson0be73282010-12-06 14:36:27 +00003688 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003689 ret = i915_gem_object_sync(obj, pipelined);
3690 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003691 return ret;
3692 }
3693
Chris Wilsoncc98b412013-08-09 12:25:09 +01003694 /* Mark the pin_display early so that we account for the
3695 * display coherency whilst setting up the cache domains.
3696 */
3697 obj->pin_display = true;
3698
Eric Anholta7ef0642011-03-29 16:59:54 -07003699 /* The display engine is not coherent with the LLC cache on gen6. As
3700 * a result, we make sure that the pinning that is about to occur is
3701 * done with uncached PTEs. This is lowest common denominator for all
3702 * chipsets.
3703 *
3704 * However for gen6+, we could do better by using the GFDT bit instead
3705 * of uncaching, which would allow us to flush all the LLC-cached data
3706 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3707 */
Chris Wilson651d7942013-08-08 14:41:10 +01003708 ret = i915_gem_object_set_cache_level(obj,
3709 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003710 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003711 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003712
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003713 /* As the user may map the buffer once pinned in the display plane
3714 * (e.g. libkms for the bootup splash), we have to ensure that we
3715 * always use map_and_fenceable for all scanout buffers.
3716 */
Ben Widawskyc37e2202013-07-31 16:59:58 -07003717 ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003718 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003719 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003720
Chris Wilson2c225692013-08-09 12:26:45 +01003721 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003722
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003723 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003724 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003725
3726 /* It should now be out of any other write domains, and we can update
3727 * the domain values for our changes.
3728 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003729 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003730 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003731
3732 trace_i915_gem_object_change_domain(obj,
3733 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003734 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003735
3736 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003737
3738err_unpin_display:
3739 obj->pin_display = is_pin_display(obj);
3740 return ret;
3741}
3742
3743void
3744i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3745{
3746 i915_gem_object_unpin(obj);
3747 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003748}
3749
Chris Wilson85345512010-11-13 09:49:11 +00003750int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003751i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003752{
Chris Wilson88241782011-01-07 17:09:48 +00003753 int ret;
3754
Chris Wilsona8198ee2011-04-13 22:04:09 +01003755 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003756 return 0;
3757
Chris Wilson0201f1e2012-07-20 12:41:01 +01003758 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003759 if (ret)
3760 return ret;
3761
Chris Wilsona8198ee2011-04-13 22:04:09 +01003762 /* Ensure that we invalidate the GPU's caches and TLBs. */
3763 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003764 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003765}
3766
Eric Anholte47c68e2008-11-14 13:35:19 -08003767/**
3768 * Moves a single object to the CPU read, and possibly write domain.
3769 *
3770 * This function returns when the move is complete, including waiting on
3771 * flushes to occur.
3772 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003773int
Chris Wilson919926a2010-11-12 13:42:53 +00003774i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003775{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003776 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003777 int ret;
3778
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003779 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3780 return 0;
3781
Chris Wilson0201f1e2012-07-20 12:41:01 +01003782 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003783 if (ret)
3784 return ret;
3785
Eric Anholte47c68e2008-11-14 13:35:19 -08003786 i915_gem_object_flush_gtt_write_domain(obj);
3787
Chris Wilson05394f32010-11-08 19:18:58 +00003788 old_write_domain = obj->base.write_domain;
3789 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003790
Eric Anholte47c68e2008-11-14 13:35:19 -08003791 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003792 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003793 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003794
Chris Wilson05394f32010-11-08 19:18:58 +00003795 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003796 }
3797
3798 /* It should now be out of any other write domains, and we can update
3799 * the domain values for our changes.
3800 */
Chris Wilson05394f32010-11-08 19:18:58 +00003801 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003802
3803 /* If we're writing through the CPU, then the GPU read domains will
3804 * need to be invalidated at next use.
3805 */
3806 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003807 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3808 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003809 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003810
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003811 trace_i915_gem_object_change_domain(obj,
3812 old_read_domains,
3813 old_write_domain);
3814
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003815 return 0;
3816}
3817
Eric Anholt673a3942008-07-30 12:06:12 -07003818/* Throttle our rendering by waiting until the ring has completed our requests
3819 * emitted over 20 msec ago.
3820 *
Eric Anholtb9624422009-06-03 07:27:35 +00003821 * Note that if we were to use the current jiffies each time around the loop,
3822 * we wouldn't escape the function with any frames outstanding if the time to
3823 * render a frame was over 20ms.
3824 *
Eric Anholt673a3942008-07-30 12:06:12 -07003825 * This should get us reasonable parallelism between CPU and GPU but also
3826 * relatively low latency when blocking on a particular request to finish.
3827 */
3828static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003829i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003830{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003831 struct drm_i915_private *dev_priv = dev->dev_private;
3832 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003833 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003834 struct drm_i915_gem_request *request;
3835 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003836 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003837 u32 seqno = 0;
3838 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003839
Daniel Vetter308887a2012-11-14 17:14:06 +01003840 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3841 if (ret)
3842 return ret;
3843
3844 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3845 if (ret)
3846 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003847
Chris Wilson1c255952010-09-26 11:03:27 +01003848 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003849 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003850 if (time_after_eq(request->emitted_jiffies, recent_enough))
3851 break;
3852
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003853 ring = request->ring;
3854 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003855 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003856 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003857 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003858
3859 if (seqno == 0)
3860 return 0;
3861
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003862 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003863 if (ret == 0)
3864 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003865
Eric Anholt673a3942008-07-30 12:06:12 -07003866 return ret;
3867}
3868
Eric Anholt673a3942008-07-30 12:06:12 -07003869int
Chris Wilson05394f32010-11-08 19:18:58 +00003870i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07003871 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00003872 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003873 bool map_and_fenceable,
3874 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003875{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003876 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003877 int ret;
3878
Chris Wilson7e81a422012-09-15 09:41:57 +01003879 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3880 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003881
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003882 WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));
3883
3884 vma = i915_gem_obj_to_vma(obj, vm);
3885
3886 if (vma) {
3887 if ((alignment &&
3888 vma->node.start & (alignment - 1)) ||
Chris Wilson05394f32010-11-08 19:18:58 +00003889 (map_and_fenceable && !obj->map_and_fenceable)) {
3890 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003891 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003892 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003893 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003894 i915_gem_obj_offset(obj, vm), alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003895 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003896 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003897 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003898 if (ret)
3899 return ret;
3900 }
3901 }
3902
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003903 if (!i915_gem_obj_bound(obj, vm)) {
Chris Wilson87422672012-11-21 13:04:03 +00003904 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3905
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003906 ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
3907 map_and_fenceable,
3908 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003909 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003910 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003911
3912 if (!dev_priv->mm.aliasing_ppgtt)
3913 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003914 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003915
Daniel Vetter74898d72012-02-15 23:50:22 +01003916 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3917 i915_gem_gtt_bind_object(obj, obj->cache_level);
3918
Chris Wilson1b502472012-04-24 15:47:30 +01003919 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003920 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003921
3922 return 0;
3923}
3924
3925void
Chris Wilson05394f32010-11-08 19:18:58 +00003926i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003927{
Chris Wilson05394f32010-11-08 19:18:58 +00003928 BUG_ON(obj->pin_count == 0);
Ben Widawsky98438772013-07-31 17:00:12 -07003929 BUG_ON(!i915_gem_obj_bound_any(obj));
Eric Anholt673a3942008-07-30 12:06:12 -07003930
Chris Wilson1b502472012-04-24 15:47:30 +01003931 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003932 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003933}
3934
3935int
3936i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003937 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003938{
3939 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003940 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003941 int ret;
3942
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003943 ret = i915_mutex_lock_interruptible(dev);
3944 if (ret)
3945 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003946
Chris Wilson05394f32010-11-08 19:18:58 +00003947 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003948 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003949 ret = -ENOENT;
3950 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003951 }
Eric Anholt673a3942008-07-30 12:06:12 -07003952
Chris Wilson05394f32010-11-08 19:18:58 +00003953 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003954 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003955 ret = -EINVAL;
3956 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003957 }
3958
Chris Wilson05394f32010-11-08 19:18:58 +00003959 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003960 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3961 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003962 ret = -EINVAL;
3963 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003964 }
3965
Daniel Vetteraa5f8022013-10-10 14:46:37 +02003966 if (obj->user_pin_count == ULONG_MAX) {
3967 ret = -EBUSY;
3968 goto out;
3969 }
3970
Chris Wilson93be8782013-01-02 10:31:22 +00003971 if (obj->user_pin_count == 0) {
Ben Widawskyc37e2202013-07-31 16:59:58 -07003972 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003973 if (ret)
3974 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003975 }
3976
Chris Wilson93be8782013-01-02 10:31:22 +00003977 obj->user_pin_count++;
3978 obj->pin_filp = file;
3979
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003980 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003981out:
Chris Wilson05394f32010-11-08 19:18:58 +00003982 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003983unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003984 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003985 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003986}
3987
3988int
3989i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003990 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003991{
3992 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003993 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003994 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003995
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003996 ret = i915_mutex_lock_interruptible(dev);
3997 if (ret)
3998 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003999
Chris Wilson05394f32010-11-08 19:18:58 +00004000 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004001 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004002 ret = -ENOENT;
4003 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004004 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004005
Chris Wilson05394f32010-11-08 19:18:58 +00004006 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004007 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4008 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004009 ret = -EINVAL;
4010 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004011 }
Chris Wilson05394f32010-11-08 19:18:58 +00004012 obj->user_pin_count--;
4013 if (obj->user_pin_count == 0) {
4014 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004015 i915_gem_object_unpin(obj);
4016 }
Eric Anholt673a3942008-07-30 12:06:12 -07004017
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004018out:
Chris Wilson05394f32010-11-08 19:18:58 +00004019 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004020unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004021 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004022 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004023}
4024
4025int
4026i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004027 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004028{
4029 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004030 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004031 int ret;
4032
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004033 ret = i915_mutex_lock_interruptible(dev);
4034 if (ret)
4035 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004036
Chris Wilson05394f32010-11-08 19:18:58 +00004037 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004038 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004039 ret = -ENOENT;
4040 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004041 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004042
Chris Wilson0be555b2010-08-04 15:36:30 +01004043 /* Count all active objects as busy, even if they are currently not used
4044 * by the gpu. Users of this interface expect objects to eventually
4045 * become non-busy without any further actions, therefore emit any
4046 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004047 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004048 ret = i915_gem_object_flush_active(obj);
4049
Chris Wilson05394f32010-11-08 19:18:58 +00004050 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004051 if (obj->ring) {
4052 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4053 args->busy |= intel_ring_flag(obj->ring) << 16;
4054 }
Eric Anholt673a3942008-07-30 12:06:12 -07004055
Chris Wilson05394f32010-11-08 19:18:58 +00004056 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004057unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004058 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004059 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004060}
4061
4062int
4063i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4064 struct drm_file *file_priv)
4065{
Akshay Joshi0206e352011-08-16 15:34:10 -04004066 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004067}
4068
Chris Wilson3ef94da2009-09-14 16:50:29 +01004069int
4070i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4071 struct drm_file *file_priv)
4072{
4073 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004074 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004075 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004076
4077 switch (args->madv) {
4078 case I915_MADV_DONTNEED:
4079 case I915_MADV_WILLNEED:
4080 break;
4081 default:
4082 return -EINVAL;
4083 }
4084
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004085 ret = i915_mutex_lock_interruptible(dev);
4086 if (ret)
4087 return ret;
4088
Chris Wilson05394f32010-11-08 19:18:58 +00004089 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004090 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004091 ret = -ENOENT;
4092 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004093 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004094
Chris Wilson05394f32010-11-08 19:18:58 +00004095 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004096 ret = -EINVAL;
4097 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004098 }
4099
Chris Wilson05394f32010-11-08 19:18:58 +00004100 if (obj->madv != __I915_MADV_PURGED)
4101 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004102
Chris Wilson6c085a72012-08-20 11:40:46 +02004103 /* if the object is no longer attached, discard its backing storage */
4104 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004105 i915_gem_object_truncate(obj);
4106
Chris Wilson05394f32010-11-08 19:18:58 +00004107 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004108
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004109out:
Chris Wilson05394f32010-11-08 19:18:58 +00004110 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004111unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004112 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004113 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004114}
4115
Chris Wilson37e680a2012-06-07 15:38:42 +01004116void i915_gem_object_init(struct drm_i915_gem_object *obj,
4117 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004118{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004119 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004120 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004121 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004122 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004123
Chris Wilson37e680a2012-06-07 15:38:42 +01004124 obj->ops = ops;
4125
Chris Wilson0327d6b2012-08-11 15:41:06 +01004126 obj->fence_reg = I915_FENCE_REG_NONE;
4127 obj->madv = I915_MADV_WILLNEED;
4128 /* Avoid an unnecessary call to unbind on the first bind. */
4129 obj->map_and_fenceable = true;
4130
4131 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4132}
4133
Chris Wilson37e680a2012-06-07 15:38:42 +01004134static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4135 .get_pages = i915_gem_object_get_pages_gtt,
4136 .put_pages = i915_gem_object_put_pages_gtt,
4137};
4138
Chris Wilson05394f32010-11-08 19:18:58 +00004139struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4140 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004141{
Daniel Vetterc397b902010-04-09 19:05:07 +00004142 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004143 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004144 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004145
Chris Wilson42dcedd2012-11-15 11:32:30 +00004146 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004147 if (obj == NULL)
4148 return NULL;
4149
4150 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004151 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004152 return NULL;
4153 }
4154
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004155 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4156 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4157 /* 965gm cannot relocate objects above 4GiB. */
4158 mask &= ~__GFP_HIGHMEM;
4159 mask |= __GFP_DMA32;
4160 }
4161
Al Viro496ad9a2013-01-23 17:07:38 -05004162 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004163 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004164
Chris Wilson37e680a2012-06-07 15:38:42 +01004165 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004166
Daniel Vetterc397b902010-04-09 19:05:07 +00004167 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4168 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4169
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004170 if (HAS_LLC(dev)) {
4171 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004172 * cache) for about a 10% performance improvement
4173 * compared to uncached. Graphics requests other than
4174 * display scanout are coherent with the CPU in
4175 * accessing this cache. This means in this mode we
4176 * don't need to clflush on the CPU side, and on the
4177 * GPU side we only need to flush internal caches to
4178 * get data visible to the CPU.
4179 *
4180 * However, we maintain the display planes as UC, and so
4181 * need to rebind when first used as such.
4182 */
4183 obj->cache_level = I915_CACHE_LLC;
4184 } else
4185 obj->cache_level = I915_CACHE_NONE;
4186
Daniel Vetterd861e332013-07-24 23:25:03 +02004187 trace_i915_gem_object_create(obj);
4188
Chris Wilson05394f32010-11-08 19:18:58 +00004189 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004190}
4191
Chris Wilson1488fc02012-04-24 15:47:31 +01004192void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004193{
Chris Wilson1488fc02012-04-24 15:47:31 +01004194 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004195 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004196 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004197 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004198
Paulo Zanonif65c9162013-11-27 18:20:34 -02004199 intel_runtime_pm_get(dev_priv);
4200
Chris Wilson26e12f82011-03-20 11:20:19 +00004201 trace_i915_gem_object_destroy(obj);
4202
Chris Wilson1488fc02012-04-24 15:47:31 +01004203 if (obj->phys_obj)
4204 i915_gem_detach_phys_object(dev, obj);
4205
4206 obj->pin_count = 0;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004207 /* NB: 0 or 1 elements */
4208 WARN_ON(!list_empty(&obj->vma_list) &&
4209 !list_is_singular(&obj->vma_list));
4210 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
4211 int ret = i915_vma_unbind(vma);
4212 if (WARN_ON(ret == -ERESTARTSYS)) {
4213 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004214
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004215 was_interruptible = dev_priv->mm.interruptible;
4216 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004217
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004218 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004219
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004220 dev_priv->mm.interruptible = was_interruptible;
4221 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004222 }
4223
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004224 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4225 * before progressing. */
4226 if (obj->stolen)
4227 i915_gem_object_unpin_pages(obj);
4228
Ben Widawsky401c29f2013-05-31 11:28:47 -07004229 if (WARN_ON(obj->pages_pin_count))
4230 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01004231 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004232 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004233 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004234
Chris Wilson9da3da62012-06-01 15:20:22 +01004235 BUG_ON(obj->pages);
4236
Chris Wilson2f745ad2012-09-04 21:02:58 +01004237 if (obj->base.import_attach)
4238 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004239
Chris Wilson05394f32010-11-08 19:18:58 +00004240 drm_gem_object_release(&obj->base);
4241 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004242
Chris Wilson05394f32010-11-08 19:18:58 +00004243 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004244 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004245
4246 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004247}
4248
Daniel Vettere656a6c2013-08-14 14:14:04 +02004249struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004250 struct i915_address_space *vm)
4251{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004252 struct i915_vma *vma;
4253 list_for_each_entry(vma, &obj->vma_list, vma_link)
4254 if (vma->vm == vm)
4255 return vma;
4256
4257 return NULL;
4258}
4259
4260static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
4261 struct i915_address_space *vm)
4262{
Ben Widawsky2f633152013-07-17 12:19:03 -07004263 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
4264 if (vma == NULL)
4265 return ERR_PTR(-ENOMEM);
4266
4267 INIT_LIST_HEAD(&vma->vma_link);
Ben Widawskyca191b12013-07-31 17:00:14 -07004268 INIT_LIST_HEAD(&vma->mm_list);
Ben Widawsky82a55ad2013-08-14 11:38:34 +02004269 INIT_LIST_HEAD(&vma->exec_list);
Ben Widawsky2f633152013-07-17 12:19:03 -07004270 vma->vm = vm;
4271 vma->obj = obj;
4272
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004273 /* Keep GGTT vmas first to make debug easier */
4274 if (i915_is_ggtt(vm))
4275 list_add(&vma->vma_link, &obj->vma_list);
4276 else
4277 list_add_tail(&vma->vma_link, &obj->vma_list);
4278
Ben Widawsky2f633152013-07-17 12:19:03 -07004279 return vma;
4280}
4281
Daniel Vettere656a6c2013-08-14 14:14:04 +02004282struct i915_vma *
4283i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
4284 struct i915_address_space *vm)
4285{
4286 struct i915_vma *vma;
4287
4288 vma = i915_gem_obj_to_vma(obj, vm);
4289 if (!vma)
4290 vma = __i915_gem_vma_create(obj, vm);
4291
4292 return vma;
4293}
4294
Ben Widawsky2f633152013-07-17 12:19:03 -07004295void i915_gem_vma_destroy(struct i915_vma *vma)
4296{
4297 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004298
4299 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4300 if (!list_empty(&vma->exec_list))
4301 return;
4302
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004303 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004304
Ben Widawsky2f633152013-07-17 12:19:03 -07004305 kfree(vma);
4306}
4307
Jesse Barnes5669fca2009-02-17 15:13:31 -08004308int
Chris Wilson45c5f202013-10-16 11:50:01 +01004309i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004310{
4311 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004312 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004313
Chris Wilson45c5f202013-10-16 11:50:01 +01004314 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004315 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004316 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004317
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004318 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004319 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004320 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004321
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004322 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004323
Chris Wilson29105cc2010-01-07 10:39:13 +00004324 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004325 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004326 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004327
Chris Wilson29105cc2010-01-07 10:39:13 +00004328 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004329 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004330
Chris Wilson45c5f202013-10-16 11:50:01 +01004331 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4332 * We need to replace this with a semaphore, or something.
4333 * And not confound ums.mm_suspended!
4334 */
4335 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4336 DRIVER_MODESET);
4337 mutex_unlock(&dev->struct_mutex);
4338
4339 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004340 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004341 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004342
Eric Anholt673a3942008-07-30 12:06:12 -07004343 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004344
4345err:
4346 mutex_unlock(&dev->struct_mutex);
4347 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004348}
4349
Ben Widawskyc3787e22013-09-17 21:12:44 -07004350int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004351{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004352 struct drm_device *dev = ring->dev;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004353 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004354 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4355 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004356 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004357
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004358 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004359 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004360
Ben Widawskyc3787e22013-09-17 21:12:44 -07004361 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4362 if (ret)
4363 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004364
Ben Widawskyc3787e22013-09-17 21:12:44 -07004365 /*
4366 * Note: We do not worry about the concurrent register cacheline hang
4367 * here because no other code should access these registers other than
4368 * at initialization time.
4369 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004370 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004371 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4372 intel_ring_emit(ring, reg_base + i);
4373 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004374 }
4375
Ben Widawskyc3787e22013-09-17 21:12:44 -07004376 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004377
Ben Widawskyc3787e22013-09-17 21:12:44 -07004378 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004379}
4380
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004381void i915_gem_init_swizzling(struct drm_device *dev)
4382{
4383 drm_i915_private_t *dev_priv = dev->dev_private;
4384
Daniel Vetter11782b02012-01-31 16:47:55 +01004385 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004386 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4387 return;
4388
4389 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4390 DISP_TILE_SURFACE_SWIZZLING);
4391
Daniel Vetter11782b02012-01-31 16:47:55 +01004392 if (IS_GEN5(dev))
4393 return;
4394
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004395 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4396 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004397 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004398 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004399 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004400 else if (IS_GEN8(dev))
4401 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004402 else
4403 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004404}
Daniel Vettere21af882012-02-09 20:53:27 +01004405
Chris Wilson67b1b572012-07-05 23:49:40 +01004406static bool
4407intel_enable_blt(struct drm_device *dev)
4408{
4409 if (!HAS_BLT(dev))
4410 return false;
4411
4412 /* The blitter was dysfunctional on early prototypes */
4413 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4414 DRM_INFO("BLT not supported on this pre-production hardware;"
4415 " graphics performance will be degraded.\n");
4416 return false;
4417 }
4418
4419 return true;
4420}
4421
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004422static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004423{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004424 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004425 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004426
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004427 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004428 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004429 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004430
4431 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004432 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004433 if (ret)
4434 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004435 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004436
Chris Wilson67b1b572012-07-05 23:49:40 +01004437 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004438 ret = intel_init_blt_ring_buffer(dev);
4439 if (ret)
4440 goto cleanup_bsd_ring;
4441 }
4442
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004443 if (HAS_VEBOX(dev)) {
4444 ret = intel_init_vebox_ring_buffer(dev);
4445 if (ret)
4446 goto cleanup_blt_ring;
4447 }
4448
4449
Mika Kuoppala99433932013-01-22 14:12:17 +02004450 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4451 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004452 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004453
4454 return 0;
4455
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004456cleanup_vebox_ring:
4457 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004458cleanup_blt_ring:
4459 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4460cleanup_bsd_ring:
4461 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4462cleanup_render_ring:
4463 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4464
4465 return ret;
4466}
4467
4468int
4469i915_gem_init_hw(struct drm_device *dev)
4470{
4471 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004472 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004473
4474 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4475 return -EIO;
4476
Ben Widawsky59124502013-07-04 11:02:05 -07004477 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004478 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004479
Rodrigo Vivi94353732013-08-28 16:45:46 -03004480 if (IS_HSW_GT3(dev))
4481 I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_ENABLED);
4482 else
4483 I915_WRITE(MI_PREDICATE_RESULT_2, LOWER_SLICE_DISABLED);
4484
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004485 if (HAS_PCH_NOP(dev)) {
4486 u32 temp = I915_READ(GEN7_MSG_CTL);
4487 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4488 I915_WRITE(GEN7_MSG_CTL, temp);
4489 }
4490
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004491 i915_gem_init_swizzling(dev);
4492
4493 ret = i915_gem_init_rings(dev);
4494 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004495 return ret;
4496
Ben Widawskyc3787e22013-09-17 21:12:44 -07004497 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4498 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4499
Ben Widawsky254f9652012-06-04 14:42:42 -07004500 /*
4501 * XXX: There was some w/a described somewhere suggesting loading
4502 * contexts before PPGTT.
4503 */
Ben Widawsky8245be32013-11-06 13:56:29 -02004504 ret = i915_gem_context_init(dev);
4505 if (ret) {
4506 i915_gem_cleanup_ringbuffer(dev);
4507 DRM_ERROR("Context initialization failed %d\n", ret);
4508 return ret;
4509 }
4510
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004511 if (dev_priv->mm.aliasing_ppgtt) {
4512 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4513 if (ret) {
4514 i915_gem_cleanup_aliasing_ppgtt(dev);
4515 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4516 }
4517 }
Daniel Vettere21af882012-02-09 20:53:27 +01004518
Chris Wilson68f95ba2010-05-27 13:18:22 +01004519 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004520}
4521
Chris Wilson1070a422012-04-24 15:47:41 +01004522int i915_gem_init(struct drm_device *dev)
4523{
4524 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004525 int ret;
4526
Chris Wilson1070a422012-04-24 15:47:41 +01004527 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004528
4529 if (IS_VALLEYVIEW(dev)) {
4530 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4531 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4532 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4533 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4534 }
4535
Ben Widawskyd7e50082012-12-18 10:31:25 -08004536 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004537
Chris Wilson1070a422012-04-24 15:47:41 +01004538 ret = i915_gem_init_hw(dev);
4539 mutex_unlock(&dev->struct_mutex);
4540 if (ret) {
4541 i915_gem_cleanup_aliasing_ppgtt(dev);
4542 return ret;
4543 }
4544
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004545 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4546 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4547 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004548 return 0;
4549}
4550
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004551void
4552i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4553{
4554 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004555 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004556 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004557
Chris Wilsonb4519512012-05-11 14:29:30 +01004558 for_each_ring(ring, dev_priv, i)
4559 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004560}
4561
4562int
Eric Anholt673a3942008-07-30 12:06:12 -07004563i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4564 struct drm_file *file_priv)
4565{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004566 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004567 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004568
Jesse Barnes79e53942008-11-07 14:24:08 -08004569 if (drm_core_check_feature(dev, DRIVER_MODESET))
4570 return 0;
4571
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004572 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004573 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004574 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004575 }
4576
Eric Anholt673a3942008-07-30 12:06:12 -07004577 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004578 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004579
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004580 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004581 if (ret != 0) {
4582 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004583 return ret;
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004584 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004585
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004586 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004587 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004588
Chris Wilson5f353082010-06-07 14:03:03 +01004589 ret = drm_irq_install(dev);
4590 if (ret)
4591 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004592
Eric Anholt673a3942008-07-30 12:06:12 -07004593 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004594
4595cleanup_ringbuffer:
4596 mutex_lock(&dev->struct_mutex);
4597 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004598 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004599 mutex_unlock(&dev->struct_mutex);
4600
4601 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004602}
4603
4604int
4605i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4606 struct drm_file *file_priv)
4607{
Jesse Barnes79e53942008-11-07 14:24:08 -08004608 if (drm_core_check_feature(dev, DRIVER_MODESET))
4609 return 0;
4610
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004611 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004612
Chris Wilson45c5f202013-10-16 11:50:01 +01004613 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004614}
4615
4616void
4617i915_gem_lastclose(struct drm_device *dev)
4618{
4619 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004620
Eric Anholte806b492009-01-22 09:56:58 -08004621 if (drm_core_check_feature(dev, DRIVER_MODESET))
4622 return;
4623
Chris Wilson45c5f202013-10-16 11:50:01 +01004624 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004625 if (ret)
4626 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004627}
4628
Chris Wilson64193402010-10-24 12:38:05 +01004629static void
4630init_ring_lists(struct intel_ring_buffer *ring)
4631{
4632 INIT_LIST_HEAD(&ring->active_list);
4633 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004634}
4635
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004636static void i915_init_vm(struct drm_i915_private *dev_priv,
4637 struct i915_address_space *vm)
4638{
4639 vm->dev = dev_priv->dev;
4640 INIT_LIST_HEAD(&vm->active_list);
4641 INIT_LIST_HEAD(&vm->inactive_list);
4642 INIT_LIST_HEAD(&vm->global_link);
4643 list_add(&vm->global_link, &dev_priv->vm_list);
4644}
4645
Eric Anholt673a3942008-07-30 12:06:12 -07004646void
4647i915_gem_load(struct drm_device *dev)
4648{
4649 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004650 int i;
4651
4652 dev_priv->slab =
4653 kmem_cache_create("i915_gem_object",
4654 sizeof(struct drm_i915_gem_object), 0,
4655 SLAB_HWCACHE_ALIGN,
4656 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004657
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004658 INIT_LIST_HEAD(&dev_priv->vm_list);
4659 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4660
Ben Widawskya33afea2013-09-17 21:12:45 -07004661 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004662 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4663 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004664 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004665 for (i = 0; i < I915_NUM_RINGS; i++)
4666 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004667 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004668 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004669 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4670 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004671 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4672 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004673 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004674
Dave Airlie94400122010-07-20 13:15:31 +10004675 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4676 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004677 I915_WRITE(MI_ARB_STATE,
4678 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004679 }
4680
Chris Wilson72bfa192010-12-19 11:42:05 +00004681 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4682
Jesse Barnesde151cf2008-11-12 10:03:55 -08004683 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004684 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4685 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004686
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004687 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4688 dev_priv->num_fence_regs = 32;
4689 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004690 dev_priv->num_fence_regs = 16;
4691 else
4692 dev_priv->num_fence_regs = 8;
4693
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004694 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004695 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4696 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004697
Eric Anholt673a3942008-07-30 12:06:12 -07004698 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004699 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004700
Chris Wilsonce453d82011-02-21 14:43:56 +00004701 dev_priv->mm.interruptible = true;
4702
Dave Chinner7dc19d52013-08-28 10:18:11 +10004703 dev_priv->mm.inactive_shrinker.scan_objects = i915_gem_inactive_scan;
4704 dev_priv->mm.inactive_shrinker.count_objects = i915_gem_inactive_count;
Chris Wilson17250b72010-10-28 12:51:39 +01004705 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4706 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004707}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004708
4709/*
4710 * Create a physically contiguous memory object for this object
4711 * e.g. for cursor + overlay regs
4712 */
Chris Wilson995b67622010-08-20 13:23:26 +01004713static int i915_gem_init_phys_object(struct drm_device *dev,
4714 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004715{
4716 drm_i915_private_t *dev_priv = dev->dev_private;
4717 struct drm_i915_gem_phys_object *phys_obj;
4718 int ret;
4719
4720 if (dev_priv->mm.phys_objs[id - 1] || !size)
4721 return 0;
4722
Daniel Vetterb14c5672013-09-19 12:18:32 +02004723 phys_obj = kzalloc(sizeof(*phys_obj), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004724 if (!phys_obj)
4725 return -ENOMEM;
4726
4727 phys_obj->id = id;
4728
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004729 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004730 if (!phys_obj->handle) {
4731 ret = -ENOMEM;
4732 goto kfree_obj;
4733 }
4734#ifdef CONFIG_X86
4735 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4736#endif
4737
4738 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4739
4740 return 0;
4741kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004742 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004743 return ret;
4744}
4745
Chris Wilson995b67622010-08-20 13:23:26 +01004746static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004747{
4748 drm_i915_private_t *dev_priv = dev->dev_private;
4749 struct drm_i915_gem_phys_object *phys_obj;
4750
4751 if (!dev_priv->mm.phys_objs[id - 1])
4752 return;
4753
4754 phys_obj = dev_priv->mm.phys_objs[id - 1];
4755 if (phys_obj->cur_obj) {
4756 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4757 }
4758
4759#ifdef CONFIG_X86
4760 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4761#endif
4762 drm_pci_free(dev, phys_obj->handle);
4763 kfree(phys_obj);
4764 dev_priv->mm.phys_objs[id - 1] = NULL;
4765}
4766
4767void i915_gem_free_all_phys_object(struct drm_device *dev)
4768{
4769 int i;
4770
Dave Airlie260883c2009-01-22 17:58:49 +10004771 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004772 i915_gem_free_phys_object(dev, i);
4773}
4774
4775void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004776 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004777{
Al Viro496ad9a2013-01-23 17:07:38 -05004778 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004779 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004780 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004781 int page_count;
4782
Chris Wilson05394f32010-11-08 19:18:58 +00004783 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004784 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004785 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004786
Chris Wilson05394f32010-11-08 19:18:58 +00004787 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004788 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004789 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004790 if (!IS_ERR(page)) {
4791 char *dst = kmap_atomic(page);
4792 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4793 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004794
Chris Wilsone5281cc2010-10-28 13:45:36 +01004795 drm_clflush_pages(&page, 1);
4796
4797 set_page_dirty(page);
4798 mark_page_accessed(page);
4799 page_cache_release(page);
4800 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004801 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004802 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004803
Chris Wilson05394f32010-11-08 19:18:58 +00004804 obj->phys_obj->cur_obj = NULL;
4805 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004806}
4807
4808int
4809i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004810 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004811 int id,
4812 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004813{
Al Viro496ad9a2013-01-23 17:07:38 -05004814 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004815 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004816 int ret = 0;
4817 int page_count;
4818 int i;
4819
4820 if (id > I915_MAX_PHYS_OBJECT)
4821 return -EINVAL;
4822
Chris Wilson05394f32010-11-08 19:18:58 +00004823 if (obj->phys_obj) {
4824 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004825 return 0;
4826 i915_gem_detach_phys_object(dev, obj);
4827 }
4828
Dave Airlie71acb5e2008-12-30 20:31:46 +10004829 /* create a new object */
4830 if (!dev_priv->mm.phys_objs[id - 1]) {
4831 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004832 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004833 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004834 DRM_ERROR("failed to init phys object %d size: %zu\n",
4835 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004836 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004837 }
4838 }
4839
4840 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004841 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4842 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004843
Chris Wilson05394f32010-11-08 19:18:58 +00004844 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004845
4846 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004847 struct page *page;
4848 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004849
Hugh Dickins5949eac2011-06-27 16:18:18 -07004850 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004851 if (IS_ERR(page))
4852 return PTR_ERR(page);
4853
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004854 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004855 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004856 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004857 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004858
4859 mark_page_accessed(page);
4860 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004861 }
4862
4863 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004864}
4865
4866static int
Chris Wilson05394f32010-11-08 19:18:58 +00004867i915_gem_phys_pwrite(struct drm_device *dev,
4868 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004869 struct drm_i915_gem_pwrite *args,
4870 struct drm_file *file_priv)
4871{
Chris Wilson05394f32010-11-08 19:18:58 +00004872 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004873 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004874
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004875 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4876 unsigned long unwritten;
4877
4878 /* The physical object once assigned is fixed for the lifetime
4879 * of the obj, so we can safely drop the lock and continue
4880 * to access vaddr.
4881 */
4882 mutex_unlock(&dev->struct_mutex);
4883 unwritten = copy_from_user(vaddr, user_data, args->size);
4884 mutex_lock(&dev->struct_mutex);
4885 if (unwritten)
4886 return -EFAULT;
4887 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004888
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004889 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004890 return 0;
4891}
Eric Anholtb9624422009-06-03 07:27:35 +00004892
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004893void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004894{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004895 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004896
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004897 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4898
Eric Anholtb9624422009-06-03 07:27:35 +00004899 /* Clean up our request list when the client is going away, so that
4900 * later retire_requests won't dereference our soon-to-be-gone
4901 * file_priv.
4902 */
Chris Wilson1c255952010-09-26 11:03:27 +01004903 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004904 while (!list_empty(&file_priv->mm.request_list)) {
4905 struct drm_i915_gem_request *request;
4906
4907 request = list_first_entry(&file_priv->mm.request_list,
4908 struct drm_i915_gem_request,
4909 client_list);
4910 list_del(&request->client_list);
4911 request->file_priv = NULL;
4912 }
Chris Wilson1c255952010-09-26 11:03:27 +01004913 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004914}
Chris Wilson31169712009-09-14 16:50:28 +01004915
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004916static void
4917i915_gem_file_idle_work_handler(struct work_struct *work)
4918{
4919 struct drm_i915_file_private *file_priv =
4920 container_of(work, typeof(*file_priv), mm.idle_work.work);
4921
4922 atomic_set(&file_priv->rps_wait_boost, false);
4923}
4924
4925int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4926{
4927 struct drm_i915_file_private *file_priv;
4928
4929 DRM_DEBUG_DRIVER("\n");
4930
4931 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4932 if (!file_priv)
4933 return -ENOMEM;
4934
4935 file->driver_priv = file_priv;
4936 file_priv->dev_priv = dev->dev_private;
4937
4938 spin_lock_init(&file_priv->mm.lock);
4939 INIT_LIST_HEAD(&file_priv->mm.request_list);
4940 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
4941 i915_gem_file_idle_work_handler);
4942
4943 idr_init(&file_priv->context_idr);
4944
4945 return 0;
4946}
4947
Chris Wilson57745062012-11-21 13:04:04 +00004948static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4949{
4950 if (!mutex_is_locked(mutex))
4951 return false;
4952
4953#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4954 return mutex->owner == task;
4955#else
4956 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4957 return false;
4958#endif
4959}
4960
Dave Chinner7dc19d52013-08-28 10:18:11 +10004961static unsigned long
4962i915_gem_inactive_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004963{
Chris Wilson17250b72010-10-28 12:51:39 +01004964 struct drm_i915_private *dev_priv =
4965 container_of(shrinker,
4966 struct drm_i915_private,
4967 mm.inactive_shrinker);
4968 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004969 struct drm_i915_gem_object *obj;
Chris Wilson57745062012-11-21 13:04:04 +00004970 bool unlock = true;
Dave Chinner7dc19d52013-08-28 10:18:11 +10004971 unsigned long count;
Chris Wilson17250b72010-10-28 12:51:39 +01004972
Chris Wilson57745062012-11-21 13:04:04 +00004973 if (!mutex_trylock(&dev->struct_mutex)) {
4974 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02004975 return 0;
Chris Wilson57745062012-11-21 13:04:04 +00004976
Daniel Vetter677feac2012-12-19 14:33:45 +01004977 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02004978 return 0;
Daniel Vetter677feac2012-12-19 14:33:45 +01004979
Chris Wilson57745062012-11-21 13:04:04 +00004980 unlock = false;
4981 }
Chris Wilson31169712009-09-14 16:50:28 +01004982
Dave Chinner7dc19d52013-08-28 10:18:11 +10004983 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004984 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004985 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004986 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004987
4988 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
4989 if (obj->active)
4990 continue;
4991
Chris Wilsona5570172012-09-04 21:02:54 +01004992 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10004993 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07004994 }
Chris Wilson31169712009-09-14 16:50:28 +01004995
Chris Wilson57745062012-11-21 13:04:04 +00004996 if (unlock)
4997 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01004998
Dave Chinner7dc19d52013-08-28 10:18:11 +10004999 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005000}
Ben Widawskya70a3142013-07-31 16:59:56 -07005001
5002/* All the new VM stuff */
5003unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5004 struct i915_address_space *vm)
5005{
5006 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5007 struct i915_vma *vma;
5008
5009 if (vm == &dev_priv->mm.aliasing_ppgtt->base)
5010 vm = &dev_priv->gtt.base;
5011
5012 BUG_ON(list_empty(&o->vma_list));
5013 list_for_each_entry(vma, &o->vma_list, vma_link) {
5014 if (vma->vm == vm)
5015 return vma->node.start;
5016
5017 }
5018 return -1;
5019}
5020
5021bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5022 struct i915_address_space *vm)
5023{
5024 struct i915_vma *vma;
5025
5026 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005027 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005028 return true;
5029
5030 return false;
5031}
5032
5033bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5034{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005035 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005036
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005037 list_for_each_entry(vma, &o->vma_list, vma_link)
5038 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005039 return true;
5040
5041 return false;
5042}
5043
5044unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5045 struct i915_address_space *vm)
5046{
5047 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5048 struct i915_vma *vma;
5049
5050 if (vm == &dev_priv->mm.aliasing_ppgtt->base)
5051 vm = &dev_priv->gtt.base;
5052
5053 BUG_ON(list_empty(&o->vma_list));
5054
5055 list_for_each_entry(vma, &o->vma_list, vma_link)
5056 if (vma->vm == vm)
5057 return vma->node.size;
5058
5059 return 0;
5060}
5061
Dave Chinner7dc19d52013-08-28 10:18:11 +10005062static unsigned long
5063i915_gem_inactive_scan(struct shrinker *shrinker, struct shrink_control *sc)
5064{
5065 struct drm_i915_private *dev_priv =
5066 container_of(shrinker,
5067 struct drm_i915_private,
5068 mm.inactive_shrinker);
5069 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005070 unsigned long freed;
5071 bool unlock = true;
5072
5073 if (!mutex_trylock(&dev->struct_mutex)) {
5074 if (!mutex_is_locked_by(&dev->struct_mutex, current))
Daniel Vetterd3227042013-09-25 14:00:02 +02005075 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005076
5077 if (dev_priv->mm.shrinker_no_lock_stealing)
Daniel Vetterd3227042013-09-25 14:00:02 +02005078 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005079
5080 unlock = false;
5081 }
5082
Chris Wilsond9973b42013-10-04 10:33:00 +01005083 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5084 if (freed < sc->nr_to_scan)
5085 freed += __i915_gem_shrink(dev_priv,
5086 sc->nr_to_scan - freed,
5087 false);
5088 if (freed < sc->nr_to_scan)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005089 freed += i915_gem_shrink_all(dev_priv);
5090
5091 if (unlock)
5092 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005093
Dave Chinner7dc19d52013-08-28 10:18:11 +10005094 return freed;
5095}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005096
5097struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5098{
5099 struct i915_vma *vma;
5100
5101 if (WARN_ON(list_empty(&obj->vma_list)))
5102 return NULL;
5103
5104 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
5105 if (WARN_ON(vma->vm != obj_to_ggtt(obj)))
5106 return NULL;
5107
5108 return vma;
5109}