blob: 4b51ed47fe6902783d75cc7ce24098ec35764dd5 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020084static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053085{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070086 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020087 struct ath_common *common = ath9k_hw_common(ah);
88 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053089
Sujith2660b812009-02-09 13:27:26 +053090 if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020091 clockrate = ATH9K_CLOCK_RATE_CCK;
92 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
93 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
94 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
95 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040096 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020097 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
98
99 if (conf_is_ht40(conf))
100 clockrate *= 2;
101
102 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530103}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700104
Sujithcbe61d82009-02-09 13:27:12 +0530105static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530106{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200107 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530108
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200109 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530110}
111
Sujith0caa7b12009-02-16 13:23:20 +0530112bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113{
114 int i;
115
Sujith0caa7b12009-02-16 13:23:20 +0530116 BUG_ON(timeout < AH_TIME_QUANTUM);
117
118 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700119 if ((REG_READ(ah, reg) & mask) == val)
120 return true;
121
122 udelay(AH_TIME_QUANTUM);
123 }
Sujith04bd46382008-11-28 22:18:05 +0530124
Joe Perches226afe62010-12-02 19:12:37 -0800125 ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
126 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
127 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530128
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 return false;
130}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400131EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700133u32 ath9k_hw_reverse_bits(u32 val, u32 n)
134{
135 u32 retval;
136 int i;
137
138 for (i = 0, retval = 0; i < n; i++) {
139 retval = (retval << 1) | (val & 1);
140 val >>= 1;
141 }
142 return retval;
143}
144
Sujithcbe61d82009-02-09 13:27:12 +0530145bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530146 u16 flags, u16 *low,
147 u16 *high)
148{
Sujith2660b812009-02-09 13:27:26 +0530149 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530150
151 if (flags & CHANNEL_5GHZ) {
152 *low = pCap->low_5ghz_chan;
153 *high = pCap->high_5ghz_chan;
154 return true;
155 }
156 if ((flags & CHANNEL_2GHZ)) {
157 *low = pCap->low_2ghz_chan;
158 *high = pCap->high_2ghz_chan;
159 return true;
160 }
161 return false;
162}
163
Sujithcbe61d82009-02-09 13:27:12 +0530164u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100165 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530166 u32 frameLen, u16 rateix,
167 bool shortPreamble)
168{
169 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530170
171 if (kbps == 0)
172 return 0;
173
Felix Fietkau545750d2009-11-23 22:21:01 +0100174 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530175 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530176 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100177 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530178 phyTime >>= 1;
179 numBits = frameLen << 3;
180 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
181 break;
Sujith46d14a52008-11-18 09:08:13 +0530182 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530183 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530184 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
185 numBits = OFDM_PLCP_BITS + (frameLen << 3);
186 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
187 txTime = OFDM_SIFS_TIME_QUARTER
188 + OFDM_PREAMBLE_TIME_QUARTER
189 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530190 } else if (ah->curchan &&
191 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530192 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
193 numBits = OFDM_PLCP_BITS + (frameLen << 3);
194 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
195 txTime = OFDM_SIFS_TIME_HALF +
196 OFDM_PREAMBLE_TIME_HALF
197 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
198 } else {
199 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
200 numBits = OFDM_PLCP_BITS + (frameLen << 3);
201 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
202 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
203 + (numSymbols * OFDM_SYMBOL_TIME);
204 }
205 break;
206 default:
Joe Perches38002762010-12-02 19:12:36 -0800207 ath_err(ath9k_hw_common(ah),
208 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530209 txTime = 0;
210 break;
211 }
212
213 return txTime;
214}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400215EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530216
Sujithcbe61d82009-02-09 13:27:12 +0530217void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530218 struct ath9k_channel *chan,
219 struct chan_centers *centers)
220{
221 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530222
223 if (!IS_CHAN_HT40(chan)) {
224 centers->ctl_center = centers->ext_center =
225 centers->synth_center = chan->channel;
226 return;
227 }
228
229 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
230 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
231 centers->synth_center =
232 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
233 extoff = 1;
234 } else {
235 centers->synth_center =
236 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
237 extoff = -1;
238 }
239
240 centers->ctl_center =
241 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700242 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530243 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700244 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530245}
246
247/******************/
248/* Chip Revisions */
249/******************/
250
Sujithcbe61d82009-02-09 13:27:12 +0530251static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530252{
253 u32 val;
254
255 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
256
257 if (val == 0xFF) {
258 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530259 ah->hw_version.macVersion =
260 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
261 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530262 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530263 } else {
264 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530265 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530266
Sujithd535a422009-02-09 13:27:06 +0530267 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530268
Sujithd535a422009-02-09 13:27:06 +0530269 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530270 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530271 }
272}
273
Sujithf1dc5602008-10-29 10:16:30 +0530274/************************************/
275/* HW Attach, Detach, Init Routines */
276/************************************/
277
Sujithcbe61d82009-02-09 13:27:12 +0530278static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530279{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100280 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530281 return;
282
283 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
284 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
285 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
288 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
292
293 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
294}
295
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400296/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530297static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530298{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700299 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400300 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530301 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800302 static const u32 patternData[4] = {
303 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
304 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400305 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530306
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400307 if (!AR_SREV_9300_20_OR_LATER(ah)) {
308 loop_max = 2;
309 regAddr[1] = AR_PHY_BASE + (8 << 2);
310 } else
311 loop_max = 1;
312
313 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530314 u32 addr = regAddr[i];
315 u32 wrData, rdData;
316
317 regHold[i] = REG_READ(ah, addr);
318 for (j = 0; j < 0x100; j++) {
319 wrData = (j << 16) | j;
320 REG_WRITE(ah, addr, wrData);
321 rdData = REG_READ(ah, addr);
322 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800323 ath_err(common,
324 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
325 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530326 return false;
327 }
328 }
329 for (j = 0; j < 4; j++) {
330 wrData = patternData[j];
331 REG_WRITE(ah, addr, wrData);
332 rdData = REG_READ(ah, addr);
333 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800334 ath_err(common,
335 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
336 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530337 return false;
338 }
339 }
340 REG_WRITE(ah, regAddr[i], regHold[i]);
341 }
342 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530343
Sujithf1dc5602008-10-29 10:16:30 +0530344 return true;
345}
346
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700347static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700348{
349 int i;
350
Sujith2660b812009-02-09 13:27:26 +0530351 ah->config.dma_beacon_response_time = 2;
352 ah->config.sw_beacon_response_time = 10;
353 ah->config.additional_swba_backoff = 0;
354 ah->config.ack_6mb = 0x0;
355 ah->config.cwm_ignore_extcca = 0;
356 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530357 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530358 ah->config.pcie_waen = 0;
359 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400360 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700361
362 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530363 ah->config.spurchans[i][0] = AR_NO_SPUR;
364 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700365 }
366
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500367 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
368 ah->config.ht_enable = 1;
369 else
370 ah->config.ht_enable = 0;
371
Sujith0ce024c2009-12-14 14:57:00 +0530372 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400373 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400374
375 /*
376 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
377 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
378 * This means we use it for all AR5416 devices, and the few
379 * minor PCI AR9280 devices out there.
380 *
381 * Serialization is required because these devices do not handle
382 * well the case of two concurrent reads/writes due to the latency
383 * involved. During one read/write another read/write can be issued
384 * on another CPU while the previous read/write may still be working
385 * on our hardware, if we hit this case the hardware poops in a loop.
386 * We prevent this by serializing reads and writes.
387 *
388 * This issue is not present on PCI-Express devices or pre-AR5416
389 * devices (legacy, 802.11abg).
390 */
391 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700392 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700393}
394
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700395static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700396{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700397 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
398
399 regulatory->country_code = CTRY_DEFAULT;
400 regulatory->power_limit = MAX_RATE_POWER;
401 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
402
Sujithd535a422009-02-09 13:27:06 +0530403 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530404 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700405
Sujith2660b812009-02-09 13:27:26 +0530406 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200407 ah->sta_id1_defaults =
408 AR_STA_ID1_CRPT_MIC_ENABLE |
409 AR_STA_ID1_MCAST_KSRCH;
Sujith2660b812009-02-09 13:27:26 +0530410 ah->enable_32kHz_clock = DONT_USE_32KHZ;
Felix Fietkau4357c6b2010-12-13 08:40:50 +0100411 ah->slottime = 20;
Sujith2660b812009-02-09 13:27:26 +0530412 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200413 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700414}
415
Sujithcbe61d82009-02-09 13:27:12 +0530416static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700417{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700418 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530419 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700420 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530421 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800422 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700423
Sujithf1dc5602008-10-29 10:16:30 +0530424 sum = 0;
425 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400426 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530427 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700428 common->macaddr[2 * i] = eeval >> 8;
429 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700430 }
Sujithd8baa932009-03-30 15:28:25 +0530431 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530432 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700433
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700434 return 0;
435}
436
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700437static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700438{
439 int ecode;
440
Sujith527d4852010-03-17 14:25:16 +0530441 if (!AR_SREV_9271(ah)) {
442 if (!ath9k_hw_chip_test(ah))
443 return -ENODEV;
444 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700445
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400446 if (!AR_SREV_9300_20_OR_LATER(ah)) {
447 ecode = ar9002_hw_rf_claim(ah);
448 if (ecode != 0)
449 return ecode;
450 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700452 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700453 if (ecode != 0)
454 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530455
Joe Perches226afe62010-12-02 19:12:37 -0800456 ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
457 "Eeprom VER: %d, REV: %d\n",
458 ah->eep_ops->get_eeprom_ver(ah),
459 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530460
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400461 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
462 if (ecode) {
Joe Perches38002762010-12-02 19:12:36 -0800463 ath_err(ath9k_hw_common(ah),
464 "Failed allocating banks for external radio\n");
Rajkumar Manoharan48a7c3d2010-11-08 20:40:53 +0530465 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400466 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400467 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700468
469 if (!AR_SREV_9100(ah)) {
470 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700471 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472 }
Sujithf1dc5602008-10-29 10:16:30 +0530473
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700474 return 0;
475}
476
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400477static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700478{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400479 if (AR_SREV_9300_20_OR_LATER(ah))
480 ar9003_hw_attach_ops(ah);
481 else
482 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700483}
484
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400485/* Called for all hardware families */
486static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700487{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700488 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700489 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700490
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400491 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
492 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700493
494 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800495 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700496 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700497 }
498
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400499 ath9k_hw_init_defaults(ah);
500 ath9k_hw_init_config(ah);
501
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400502 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400503
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700504 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800505 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700506 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700507 }
508
509 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
510 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400511 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
512 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700513 ah->config.serialize_regmode =
514 SER_REG_MODE_ON;
515 } else {
516 ah->config.serialize_regmode =
517 SER_REG_MODE_OFF;
518 }
519 }
520
Joe Perches226afe62010-12-02 19:12:37 -0800521 ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700522 ah->config.serialize_regmode);
523
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500524 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
525 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
526 else
527 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
528
Felix Fietkau6da5a722010-12-12 00:51:12 +0100529 switch (ah->hw_version.macVersion) {
530 case AR_SREV_VERSION_5416_PCI:
531 case AR_SREV_VERSION_5416_PCIE:
532 case AR_SREV_VERSION_9160:
533 case AR_SREV_VERSION_9100:
534 case AR_SREV_VERSION_9280:
535 case AR_SREV_VERSION_9285:
536 case AR_SREV_VERSION_9287:
537 case AR_SREV_VERSION_9271:
538 case AR_SREV_VERSION_9300:
539 case AR_SREV_VERSION_9485:
540 break;
541 default:
Joe Perches38002762010-12-02 19:12:36 -0800542 ath_err(common,
543 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
544 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700545 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700546 }
547
Luis R. Rodriguez0df13da2010-04-15 17:38:59 -0400548 if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400549 ah->is_pciexpress = false;
550
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700551 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700552 ath9k_hw_init_cal_settings(ah);
553
554 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200555 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700556 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400557 if (!AR_SREV_9300_20_OR_LATER(ah))
558 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700559
560 ath9k_hw_init_mode_regs(ah);
561
Luis R. Rodriguez5efa3a62010-05-07 18:23:22 -0400562 /*
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400563 * Read back AR_WA into a permanent copy and set bits 14 and 17.
564 * We need to do this to avoid RMW of this register. We cannot
565 * read the reg when chip is asleep.
566 */
567 ah->WARegVal = REG_READ(ah, AR_WA);
568 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
569 AR_WA_ASPM_TIMER_BASED_DISABLE);
570
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700571 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530572 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700573 else
574 ath9k_hw_disablepcie(ah);
575
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400576 if (!AR_SREV_9300_20_OR_LATER(ah))
577 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530578
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700579 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700580 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700581 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700582
583 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100584 r = ath9k_hw_fill_cap_info(ah);
585 if (r)
586 return r;
587
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700588 r = ath9k_hw_init_macaddr(ah);
589 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800590 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700591 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700592 }
593
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400594 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530595 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700596 else
Sujith2660b812009-02-09 13:27:26 +0530597 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700598
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400599 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700600
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400601 common->state = ATH_HW_INITIALIZED;
602
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700603 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604}
605
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400606int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530607{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400608 int ret;
609 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530610
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400611 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
612 switch (ah->hw_version.devid) {
613 case AR5416_DEVID_PCI:
614 case AR5416_DEVID_PCIE:
615 case AR5416_AR9100_DEVID:
616 case AR9160_DEVID_PCI:
617 case AR9280_DEVID_PCI:
618 case AR9280_DEVID_PCIE:
619 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400620 case AR9287_DEVID_PCI:
621 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400622 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400623 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800624 case AR9300_DEVID_AR9485_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400625 break;
626 default:
627 if (common->bus_ops->ath_bus_type == ATH_USB)
628 break;
Joe Perches38002762010-12-02 19:12:36 -0800629 ath_err(common, "Hardware device ID 0x%04x not supported\n",
630 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400631 return -EOPNOTSUPP;
632 }
Sujithf1dc5602008-10-29 10:16:30 +0530633
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400634 ret = __ath9k_hw_init(ah);
635 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800636 ath_err(common,
637 "Unable to initialize hardware; initialization status: %d\n",
638 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400639 return ret;
640 }
Sujithf1dc5602008-10-29 10:16:30 +0530641
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400642 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530643}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400644EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530645
Sujithcbe61d82009-02-09 13:27:12 +0530646static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530647{
Sujith7d0d0df2010-04-16 11:53:57 +0530648 ENABLE_REGWRITE_BUFFER(ah);
649
Sujithf1dc5602008-10-29 10:16:30 +0530650 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
651 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
652
653 REG_WRITE(ah, AR_QOS_NO_ACK,
654 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
655 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
656 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
657
658 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
659 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
660 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
661 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
662 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530663
664 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530665}
666
Sujithcbe61d82009-02-09 13:27:12 +0530667static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530668 struct ath9k_channel *chan)
669{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800670 u32 pll;
671
672 if (AR_SREV_9485(ah))
673 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, 0x886666);
674
675 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530676
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100677 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530678
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400679 /* Switch the core clock for ar9271 to 117Mhz */
680 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530681 udelay(500);
682 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400683 }
684
Sujithf1dc5602008-10-29 10:16:30 +0530685 udelay(RTC_PLL_SETTLE_DELAY);
686
687 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
688}
689
Sujithcbe61d82009-02-09 13:27:12 +0530690static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800691 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530692{
Pavel Roskin152d5302010-03-31 18:05:37 -0400693 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530694 AR_IMR_TXURN |
695 AR_IMR_RXERR |
696 AR_IMR_RXORN |
697 AR_IMR_BCNMISC;
698
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400699 if (AR_SREV_9300_20_OR_LATER(ah)) {
700 imr_reg |= AR_IMR_RXOK_HP;
701 if (ah->config.rx_intr_mitigation)
702 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
703 else
704 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530705
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400706 } else {
707 if (ah->config.rx_intr_mitigation)
708 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
709 else
710 imr_reg |= AR_IMR_RXOK;
711 }
712
713 if (ah->config.tx_intr_mitigation)
714 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
715 else
716 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530717
Colin McCabed97809d2008-12-01 13:38:55 -0800718 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400719 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530720
Sujith7d0d0df2010-04-16 11:53:57 +0530721 ENABLE_REGWRITE_BUFFER(ah);
722
Pavel Roskin152d5302010-03-31 18:05:37 -0400723 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500724 ah->imrs2_reg |= AR_IMR_S2_GTT;
725 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530726
727 if (!AR_SREV_9100(ah)) {
728 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
729 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
730 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
731 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400732
Sujith7d0d0df2010-04-16 11:53:57 +0530733 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530734
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400735 if (AR_SREV_9300_20_OR_LATER(ah)) {
736 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
737 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
738 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
739 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
740 }
Sujithf1dc5602008-10-29 10:16:30 +0530741}
742
Felix Fietkau0005baf2010-01-15 02:33:40 +0100743static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530744{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100745 u32 val = ath9k_hw_mac_to_clks(ah, us);
746 val = min(val, (u32) 0xFFFF);
747 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530748}
749
Felix Fietkau0005baf2010-01-15 02:33:40 +0100750static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530751{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100752 u32 val = ath9k_hw_mac_to_clks(ah, us);
753 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
754 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
755}
756
757static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
758{
759 u32 val = ath9k_hw_mac_to_clks(ah, us);
760 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
761 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530762}
763
Sujithcbe61d82009-02-09 13:27:12 +0530764static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530765{
Sujithf1dc5602008-10-29 10:16:30 +0530766 if (tu > 0xFFFF) {
Joe Perches226afe62010-12-02 19:12:37 -0800767 ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
768 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530769 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530770 return false;
771 } else {
772 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530773 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530774 return true;
775 }
776}
777
Felix Fietkau0005baf2010-01-15 02:33:40 +0100778void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530779{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100780 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
781 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100782 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100783 int sifstime;
784
Joe Perches226afe62010-12-02 19:12:37 -0800785 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
786 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530787
Sujith2660b812009-02-09 13:27:26 +0530788 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +0530789 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +0530790 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100791
792 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
793 sifstime = 16;
794 else
795 sifstime = 10;
796
Felix Fietkaue239d852010-01-15 02:34:58 +0100797 /* As defined by IEEE 802.11-2007 17.3.8.6 */
798 slottime = ah->slottime + 3 * ah->coverage_class;
799 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100800
801 /*
802 * Workaround for early ACK timeouts, add an offset to match the
803 * initval's 64us ack timeout value.
804 * This was initially only meant to work around an issue with delayed
805 * BA frames in some implementations, but it has been found to fix ACK
806 * timeout issues in other cases as well.
807 */
808 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
809 acktimeout += 64 - sifstime - ah->slottime;
810
Felix Fietkaucaabf2b2010-12-13 08:40:51 +0100811 ath9k_hw_setslottime(ah, ah->slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100812 ath9k_hw_set_ack_timeout(ah, acktimeout);
813 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530814 if (ah->globaltxtimeout != (u32) -1)
815 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530816}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100817EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530818
Sujith285f2dd2010-01-08 10:36:07 +0530819void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700820{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400821 struct ath_common *common = ath9k_hw_common(ah);
822
Sujith736b3a22010-03-17 14:25:24 +0530823 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400824 goto free_hw;
825
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700826 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400827
828free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400829 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700830}
Sujith285f2dd2010-01-08 10:36:07 +0530831EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700832
Sujithf1dc5602008-10-29 10:16:30 +0530833/*******/
834/* INI */
835/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700836
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400837u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400838{
839 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
840
841 if (IS_CHAN_B(chan))
842 ctl |= CTL_11B;
843 else if (IS_CHAN_G(chan))
844 ctl |= CTL_11G;
845 else
846 ctl |= CTL_11A;
847
848 return ctl;
849}
850
Sujithf1dc5602008-10-29 10:16:30 +0530851/****************************************/
852/* Reset and Channel Switching Routines */
853/****************************************/
854
Sujithcbe61d82009-02-09 13:27:12 +0530855static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530856{
Felix Fietkau57b32222010-04-15 17:39:22 -0400857 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530858 u32 regval;
859
Sujith7d0d0df2010-04-16 11:53:57 +0530860 ENABLE_REGWRITE_BUFFER(ah);
861
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400862 /*
863 * set AHB_MODE not to do cacheline prefetches
864 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400865 if (!AR_SREV_9300_20_OR_LATER(ah)) {
866 regval = REG_READ(ah, AR_AHB_MODE);
867 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
868 }
Sujithf1dc5602008-10-29 10:16:30 +0530869
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400870 /*
871 * let mac dma reads be in 128 byte chunks
872 */
Sujithf1dc5602008-10-29 10:16:30 +0530873 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
874 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
875
Sujith7d0d0df2010-04-16 11:53:57 +0530876 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530877
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400878 /*
879 * Restore TX Trigger Level to its pre-reset value.
880 * The initial value depends on whether aggregation is enabled, and is
881 * adjusted whenever underruns are detected.
882 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400883 if (!AR_SREV_9300_20_OR_LATER(ah))
884 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530885
Sujith7d0d0df2010-04-16 11:53:57 +0530886 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530887
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400888 /*
889 * let mac dma writes be in 128 byte chunks
890 */
Sujithf1dc5602008-10-29 10:16:30 +0530891 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
892 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
893
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400894 /*
895 * Setup receive FIFO threshold to hold off TX activities
896 */
Sujithf1dc5602008-10-29 10:16:30 +0530897 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
898
Felix Fietkau57b32222010-04-15 17:39:22 -0400899 if (AR_SREV_9300_20_OR_LATER(ah)) {
900 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
901 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
902
903 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
904 ah->caps.rx_status_len);
905 }
906
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400907 /*
908 * reduce the number of usable entries in PCU TXBUF to avoid
909 * wrap around issues.
910 */
Sujithf1dc5602008-10-29 10:16:30 +0530911 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400912 /* For AR9285 the number of Fifos are reduced to half.
913 * So set the usable tx buf size also to half to
914 * avoid data/delimiter underruns
915 */
Sujithf1dc5602008-10-29 10:16:30 +0530916 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
917 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400918 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +0530919 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
920 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
921 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400922
Sujith7d0d0df2010-04-16 11:53:57 +0530923 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530924
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400925 if (AR_SREV_9300_20_OR_LATER(ah))
926 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530927}
928
Sujithcbe61d82009-02-09 13:27:12 +0530929static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530930{
931 u32 val;
932
933 val = REG_READ(ah, AR_STA_ID1);
934 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
935 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -0800936 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +0530937 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
938 | AR_STA_ID1_KSRCH_MODE);
939 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
940 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800941 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -0400942 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +0530943 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
944 | AR_STA_ID1_KSRCH_MODE);
945 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
946 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800947 case NL80211_IFTYPE_STATION:
Sujithf1dc5602008-10-29 10:16:30 +0530948 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
949 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530950 default:
951 if (ah->is_monitoring)
952 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
953 break;
Sujithf1dc5602008-10-29 10:16:30 +0530954 }
955}
956
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400957void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
958 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700959{
960 u32 coef_exp, coef_man;
961
962 for (coef_exp = 31; coef_exp > 0; coef_exp--)
963 if ((coef_scaled >> coef_exp) & 0x1)
964 break;
965
966 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
967
968 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
969
970 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
971 *coef_exponent = coef_exp - 16;
972}
973
Sujithcbe61d82009-02-09 13:27:12 +0530974static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +0530975{
976 u32 rst_flags;
977 u32 tmpReg;
978
Sujith70768492009-02-16 13:23:12 +0530979 if (AR_SREV_9100(ah)) {
980 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
981 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
982 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
983 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
984 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
985 }
986
Sujith7d0d0df2010-04-16 11:53:57 +0530987 ENABLE_REGWRITE_BUFFER(ah);
988
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400989 if (AR_SREV_9300_20_OR_LATER(ah)) {
990 REG_WRITE(ah, AR_WA, ah->WARegVal);
991 udelay(10);
992 }
993
Sujithf1dc5602008-10-29 10:16:30 +0530994 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
995 AR_RTC_FORCE_WAKE_ON_INT);
996
997 if (AR_SREV_9100(ah)) {
998 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
999 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1000 } else {
1001 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1002 if (tmpReg &
1003 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1004 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001005 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301006 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001007
1008 val = AR_RC_HOSTIF;
1009 if (!AR_SREV_9300_20_OR_LATER(ah))
1010 val |= AR_RC_AHB;
1011 REG_WRITE(ah, AR_RC, val);
1012
1013 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301014 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301015
1016 rst_flags = AR_RTC_RC_MAC_WARM;
1017 if (type == ATH9K_RESET_COLD)
1018 rst_flags |= AR_RTC_RC_MAC_COLD;
1019 }
1020
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001021 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301022
1023 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301024
Sujithf1dc5602008-10-29 10:16:30 +05301025 udelay(50);
1026
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001027 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301028 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001029 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1030 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301031 return false;
1032 }
1033
1034 if (!AR_SREV_9100(ah))
1035 REG_WRITE(ah, AR_RC, 0);
1036
Sujithf1dc5602008-10-29 10:16:30 +05301037 if (AR_SREV_9100(ah))
1038 udelay(50);
1039
1040 return true;
1041}
1042
Sujithcbe61d82009-02-09 13:27:12 +05301043static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301044{
Sujith7d0d0df2010-04-16 11:53:57 +05301045 ENABLE_REGWRITE_BUFFER(ah);
1046
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001047 if (AR_SREV_9300_20_OR_LATER(ah)) {
1048 REG_WRITE(ah, AR_WA, ah->WARegVal);
1049 udelay(10);
1050 }
1051
Sujithf1dc5602008-10-29 10:16:30 +05301052 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1053 AR_RTC_FORCE_WAKE_ON_INT);
1054
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001055 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301056 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1057
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001058 REG_WRITE(ah, AR_RTC_RESET, 0);
Luis R. Rodriguezee031112010-06-21 18:38:51 -04001059 udelay(2);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301060
Sujith7d0d0df2010-04-16 11:53:57 +05301061 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301062
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001063 if (!AR_SREV_9300_20_OR_LATER(ah))
1064 udelay(2);
1065
1066 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301067 REG_WRITE(ah, AR_RC, 0);
1068
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001069 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301070
1071 if (!ath9k_hw_wait(ah,
1072 AR_RTC_STATUS,
1073 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301074 AR_RTC_STATUS_ON,
1075 AH_WAIT_TIMEOUT)) {
Joe Perches226afe62010-12-02 19:12:37 -08001076 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
1077 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301078 return false;
1079 }
1080
1081 ath9k_hw_read_revisions(ah);
1082
1083 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1084}
1085
Sujithcbe61d82009-02-09 13:27:12 +05301086static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301087{
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001088 if (AR_SREV_9300_20_OR_LATER(ah)) {
1089 REG_WRITE(ah, AR_WA, ah->WARegVal);
1090 udelay(10);
1091 }
1092
Sujithf1dc5602008-10-29 10:16:30 +05301093 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1094 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1095
1096 switch (type) {
1097 case ATH9K_RESET_POWER_ON:
1098 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301099 case ATH9K_RESET_WARM:
1100 case ATH9K_RESET_COLD:
1101 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301102 default:
1103 return false;
1104 }
1105}
1106
Sujithcbe61d82009-02-09 13:27:12 +05301107static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301108 struct ath9k_channel *chan)
1109{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301110 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301111 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1112 return false;
1113 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301114 return false;
1115
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001116 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301117 return false;
1118
Sujith2660b812009-02-09 13:27:26 +05301119 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301120 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301121 ath9k_hw_set_rfmode(ah, chan);
1122
1123 return true;
1124}
1125
Sujithcbe61d82009-02-09 13:27:12 +05301126static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001127 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301128{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001129 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001130 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001131 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001132 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001133 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301134
1135 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1136 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perches226afe62010-12-02 19:12:37 -08001137 ath_dbg(common, ATH_DBG_QUEUE,
1138 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301139 return false;
1140 }
1141 }
1142
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001143 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001144 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301145 return false;
1146 }
1147
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001148 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301149
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001150 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001151 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001152 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001153 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301154 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001155 ath9k_hw_set_clockrate(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301156
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001157 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001158 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301159 channel->max_antenna_gain * 2,
1160 channel->max_power * 2,
1161 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02001162 (u32) regulatory->power_limit), false);
Sujithf1dc5602008-10-29 10:16:30 +05301163
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001164 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301165
1166 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1167 ath9k_hw_set_delta_slope(ah, chan);
1168
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001169 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301170
Sujithf1dc5602008-10-29 10:16:30 +05301171 return true;
1172}
1173
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001174bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301175{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001176 int count = 50;
1177 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301178
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001179 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001180 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301181
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001182 do {
1183 reg = REG_READ(ah, AR_OBS_BUS_1);
1184
1185 if ((reg & 0x7E7FFFEF) == 0x00702400)
1186 continue;
1187
1188 switch (reg & 0x7E000B00) {
1189 case 0x1E000000:
1190 case 0x52000B00:
1191 case 0x18000B00:
1192 continue;
1193 default:
1194 return true;
1195 }
1196 } while (count-- > 0);
1197
1198 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301199}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001200EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301201
Sujithcbe61d82009-02-09 13:27:12 +05301202int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001203 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001204{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001205 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001206 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301207 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001208 u32 saveDefAntenna;
1209 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301210 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001211 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001212
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001213 ah->txchainmask = common->tx_chainmask;
1214 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001215
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001216 if (!ah->chip_fullsleep) {
1217 ath9k_hw_abortpcurecv(ah);
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001218 if (!ath9k_hw_stopdmarecv(ah)) {
Joe Perches226afe62010-12-02 19:12:37 -08001219 ath_dbg(common, ATH_DBG_XMIT,
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001220 "Failed to stop receive dma\n");
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001221 bChannelChange = false;
1222 }
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001223 }
1224
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001225 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001226 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001227
Felix Fietkaud9891c72010-09-29 17:15:27 +02001228 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001229 ath9k_hw_getnf(ah, curchan);
1230
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001231 ah->caldata = caldata;
1232 if (caldata &&
1233 (chan->channel != caldata->channel ||
1234 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1235 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1236 /* Operating channel changed, reset channel calibration data */
1237 memset(caldata, 0, sizeof(*caldata));
1238 ath9k_init_nfcal_hist_buffer(ah, chan);
1239 }
1240
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001241 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301242 (ah->chip_fullsleep != true) &&
1243 (ah->curchan != NULL) &&
1244 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001245 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301246 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Rajkumar Manoharan58d7e0f2010-09-08 15:57:12 +05301247 (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001248
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001249 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301250 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001251 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301252 if (AR_SREV_9271(ah))
1253 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001254 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001255 }
1256 }
1257
1258 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1259 if (saveDefAntenna == 0)
1260 saveDefAntenna = 1;
1261
1262 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1263
Sujith46fe7822009-09-17 09:25:25 +05301264 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001265 if (AR_SREV_9100(ah) ||
1266 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301267 tsf = ath9k_hw_gettsf64(ah);
1268
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001269 saveLedState = REG_READ(ah, AR_CFG_LED) &
1270 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1271 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1272
1273 ath9k_hw_mark_phy_inactive(ah);
1274
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001275 ah->paprd_table_write_done = false;
1276
Sujith05020d22010-03-17 14:25:23 +05301277 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001278 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1279 REG_WRITE(ah,
1280 AR9271_RESET_POWER_DOWN_CONTROL,
1281 AR9271_RADIO_RF_RST);
1282 udelay(50);
1283 }
1284
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001285 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001286 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001287 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001288 }
1289
Sujith05020d22010-03-17 14:25:23 +05301290 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001291 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1292 ah->htc_reset_init = false;
1293 REG_WRITE(ah,
1294 AR9271_RESET_POWER_DOWN_CONTROL,
1295 AR9271_GATE_MAC_CTL);
1296 udelay(50);
1297 }
1298
Sujith46fe7822009-09-17 09:25:25 +05301299 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001300 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301301 ath9k_hw_settsf64(ah, tsf);
1302
Felix Fietkau7a370812010-09-22 12:34:52 +02001303 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301304 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001305
Sujithe9141f72010-06-01 15:14:10 +05301306 if (!AR_SREV_9300_20_OR_LATER(ah))
1307 ar9002_hw_enable_async_fifo(ah);
1308
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001309 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001310 if (r)
1311 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001312
Felix Fietkauf860d522010-06-30 02:07:48 +02001313 /*
1314 * Some AR91xx SoC devices frequently fail to accept TSF writes
1315 * right after the chip reset. When that happens, write a new
1316 * value after the initvals have been applied, with an offset
1317 * based on measured time difference
1318 */
1319 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1320 tsf += 1500;
1321 ath9k_hw_settsf64(ah, tsf);
1322 }
1323
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001324 /* Setup MFP options for CCMP */
1325 if (AR_SREV_9280_20_OR_LATER(ah)) {
1326 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1327 * frames when constructing CCMP AAD. */
1328 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1329 0xc7ff);
1330 ah->sw_mgmt_crypto = false;
1331 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1332 /* Disable hardware crypto for management frames */
1333 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1334 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1335 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1336 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1337 ah->sw_mgmt_crypto = true;
1338 } else
1339 ah->sw_mgmt_crypto = true;
1340
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001341 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1342 ath9k_hw_set_delta_slope(ah, chan);
1343
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001344 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301345 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001346
Sujith6819d572010-04-16 11:53:56 +05301347 ath9k_hw_set_operating_mode(ah, ah->opmode);
1348
Sujith7d0d0df2010-04-16 11:53:57 +05301349 ENABLE_REGWRITE_BUFFER(ah);
1350
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001351 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1352 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001353 | macStaId1
1354 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301355 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301356 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301357 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001358 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001359 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001360 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001361 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001362 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1363
Sujith7d0d0df2010-04-16 11:53:57 +05301364 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301365
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001366 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001367 if (r)
1368 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001369
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001370 ath9k_hw_set_clockrate(ah);
1371
Sujith7d0d0df2010-04-16 11:53:57 +05301372 ENABLE_REGWRITE_BUFFER(ah);
1373
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001374 for (i = 0; i < AR_NUM_DCU; i++)
1375 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1376
Sujith7d0d0df2010-04-16 11:53:57 +05301377 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301378
Sujith2660b812009-02-09 13:27:26 +05301379 ah->intr_txqs = 0;
1380 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001381 ath9k_hw_resettxqueue(ah, i);
1382
Sujith2660b812009-02-09 13:27:26 +05301383 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001384 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001385 ath9k_hw_init_qos(ah);
1386
Sujith2660b812009-02-09 13:27:26 +05301387 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001388 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301389
Felix Fietkau0005baf2010-01-15 02:33:40 +01001390 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001391
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001392 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Sujithe9141f72010-06-01 15:14:10 +05301393 ar9002_hw_update_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001394 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301395 }
1396
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001397 REG_WRITE(ah, AR_STA_ID1,
1398 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
1399
1400 ath9k_hw_set_dma(ah);
1401
1402 REG_WRITE(ah, AR_OBS, 8);
1403
Sujith0ce024c2009-12-14 14:57:00 +05301404 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001405 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1406 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1407 }
1408
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001409 if (ah->config.tx_intr_mitigation) {
1410 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1411 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1412 }
1413
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001414 ath9k_hw_init_bb(ah, chan);
1415
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001416 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001417 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001418
Sujith7d0d0df2010-04-16 11:53:57 +05301419 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001420
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001421 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001422 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1423
Sujith7d0d0df2010-04-16 11:53:57 +05301424 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301425
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001426 /*
1427 * For big endian systems turn on swapping for descriptors
1428 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001429 if (AR_SREV_9100(ah)) {
1430 u32 mask;
1431 mask = REG_READ(ah, AR_CFG);
1432 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Joe Perches226afe62010-12-02 19:12:37 -08001433 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301434 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001435 } else {
1436 mask =
1437 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1438 REG_WRITE(ah, AR_CFG, mask);
Joe Perches226afe62010-12-02 19:12:37 -08001439 ath_dbg(common, ATH_DBG_RESET,
Sujith04bd46382008-11-28 22:18:05 +05301440 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001441 }
1442 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301443 if (common->bus_ops->ath_bus_type == ATH_USB) {
1444 /* Configure AR9271 target WLAN */
1445 if (AR_SREV_9271(ah))
1446 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1447 else
1448 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1449 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001450#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001451 else
1452 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001453#endif
1454 }
1455
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001456 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301457 ath9k_hw_btcoex_enable(ah);
1458
Felix Fietkau00c86592010-07-30 21:02:09 +02001459 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001460 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001461
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001462 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001463}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001464EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001465
Sujithf1dc5602008-10-29 10:16:30 +05301466/******************************/
1467/* Power Management (Chipset) */
1468/******************************/
1469
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001470/*
1471 * Notify Power Mgt is disabled in self-generated frames.
1472 * If requested, force chip to sleep.
1473 */
Sujithcbe61d82009-02-09 13:27:12 +05301474static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301475{
1476 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1477 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001478 /*
1479 * Clear the RTC force wake bit to allow the
1480 * mac to go to sleep.
1481 */
Sujithf1dc5602008-10-29 10:16:30 +05301482 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1483 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001484 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301485 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1486
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001487 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301488 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301489 REG_CLR_BIT(ah, (AR_RTC_RESET),
1490 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301491 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001492
1493 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1494 if (AR_SREV_9300_20_OR_LATER(ah))
1495 REG_WRITE(ah, AR_WA,
1496 ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001497}
1498
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001499/*
1500 * Notify Power Management is enabled in self-generating
1501 * frames. If request, set power mode of chip to
1502 * auto/normal. Duration in units of 128us (1/8 TU).
1503 */
Sujithcbe61d82009-02-09 13:27:12 +05301504static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001505{
Sujithf1dc5602008-10-29 10:16:30 +05301506 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1507 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301508 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001509
Sujithf1dc5602008-10-29 10:16:30 +05301510 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001511 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301512 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1513 AR_RTC_FORCE_WAKE_ON_INT);
1514 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001515 /*
1516 * Clear the RTC force wake bit to allow the
1517 * mac to go to sleep.
1518 */
Sujithf1dc5602008-10-29 10:16:30 +05301519 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1520 AR_RTC_FORCE_WAKE_EN);
1521 }
1522 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001523
1524 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1525 if (AR_SREV_9300_20_OR_LATER(ah))
1526 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301527}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001528
Sujithcbe61d82009-02-09 13:27:12 +05301529static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301530{
1531 u32 val;
1532 int i;
1533
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001534 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1535 if (AR_SREV_9300_20_OR_LATER(ah)) {
1536 REG_WRITE(ah, AR_WA, ah->WARegVal);
1537 udelay(10);
1538 }
1539
Sujithf1dc5602008-10-29 10:16:30 +05301540 if (setChip) {
1541 if ((REG_READ(ah, AR_RTC_STATUS) &
1542 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1543 if (ath9k_hw_set_reset_reg(ah,
1544 ATH9K_RESET_POWER_ON) != true) {
1545 return false;
1546 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001547 if (!AR_SREV_9300_20_OR_LATER(ah))
1548 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301549 }
1550 if (AR_SREV_9100(ah))
1551 REG_SET_BIT(ah, AR_RTC_RESET,
1552 AR_RTC_RESET_EN);
1553
1554 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1555 AR_RTC_FORCE_WAKE_EN);
1556 udelay(50);
1557
1558 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1559 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1560 if (val == AR_RTC_STATUS_ON)
1561 break;
1562 udelay(50);
1563 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1564 AR_RTC_FORCE_WAKE_EN);
1565 }
1566 if (i == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001567 ath_err(ath9k_hw_common(ah),
1568 "Failed to wakeup in %uus\n",
1569 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301570 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001571 }
1572 }
1573
Sujithf1dc5602008-10-29 10:16:30 +05301574 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1575
1576 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001577}
1578
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001579bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301580{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001581 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301582 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301583 static const char *modes[] = {
1584 "AWAKE",
1585 "FULL-SLEEP",
1586 "NETWORK SLEEP",
1587 "UNDEFINED"
1588 };
Sujithf1dc5602008-10-29 10:16:30 +05301589
Gabor Juhoscbdec972009-07-24 17:27:22 +02001590 if (ah->power_mode == mode)
1591 return status;
1592
Joe Perches226afe62010-12-02 19:12:37 -08001593 ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
1594 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301595
1596 switch (mode) {
1597 case ATH9K_PM_AWAKE:
1598 status = ath9k_hw_set_power_awake(ah, setChip);
1599 break;
1600 case ATH9K_PM_FULL_SLEEP:
1601 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301602 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301603 break;
1604 case ATH9K_PM_NETWORK_SLEEP:
1605 ath9k_set_power_network_sleep(ah, setChip);
1606 break;
1607 default:
Joe Perches38002762010-12-02 19:12:36 -08001608 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301609 return false;
1610 }
Sujith2660b812009-02-09 13:27:26 +05301611 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301612
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08001613 /*
1614 * XXX: If this warning never comes up after a while then
1615 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
1616 * ath9k_hw_setpower() return type void.
1617 */
1618 ATH_DBG_WARN_ON_ONCE(!status);
1619
Sujithf1dc5602008-10-29 10:16:30 +05301620 return status;
1621}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001622EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301623
Sujithf1dc5602008-10-29 10:16:30 +05301624/*******************/
1625/* Beacon Handling */
1626/*******************/
1627
Sujithcbe61d82009-02-09 13:27:12 +05301628void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001629{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001630 int flags = 0;
1631
Sujith7d0d0df2010-04-16 11:53:57 +05301632 ENABLE_REGWRITE_BUFFER(ah);
1633
Sujith2660b812009-02-09 13:27:26 +05301634 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001635 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001636 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001637 REG_SET_BIT(ah, AR_TXCFG,
1638 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1639 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
1640 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05301641 (ah->atim_window ? ah->
1642 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001643 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001644 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001645 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1646 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
1647 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301648 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301649 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001650 REG_WRITE(ah, AR_NEXT_SWBA,
1651 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301652 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301653 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001654 flags |=
1655 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1656 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001657 default:
Joe Perches226afe62010-12-02 19:12:37 -08001658 ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
1659 "%s: unsupported opmode: %d\n",
1660 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001661 return;
1662 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001663 }
1664
1665 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1666 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1667 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
1668 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
1669
Sujith7d0d0df2010-04-16 11:53:57 +05301670 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301671
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001672 beacon_period &= ~ATH9K_BEACON_ENA;
1673 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001674 ath9k_hw_reset_tsf(ah);
1675 }
1676
1677 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1678}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001679EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001680
Sujithcbe61d82009-02-09 13:27:12 +05301681void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301682 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001683{
1684 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301685 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001686 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001687
Sujith7d0d0df2010-04-16 11:53:57 +05301688 ENABLE_REGWRITE_BUFFER(ah);
1689
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001690 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1691
1692 REG_WRITE(ah, AR_BEACON_PERIOD,
1693 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1694 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1695 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1696
Sujith7d0d0df2010-04-16 11:53:57 +05301697 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301698
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001699 REG_RMW_FIELD(ah, AR_RSSI_THR,
1700 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1701
1702 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1703
1704 if (bs->bs_sleepduration > beaconintval)
1705 beaconintval = bs->bs_sleepduration;
1706
1707 dtimperiod = bs->bs_dtimperiod;
1708 if (bs->bs_sleepduration > dtimperiod)
1709 dtimperiod = bs->bs_sleepduration;
1710
1711 if (beaconintval == dtimperiod)
1712 nextTbtt = bs->bs_nextdtim;
1713 else
1714 nextTbtt = bs->bs_nexttbtt;
1715
Joe Perches226afe62010-12-02 19:12:37 -08001716 ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1717 ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1718 ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1719 ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001720
Sujith7d0d0df2010-04-16 11:53:57 +05301721 ENABLE_REGWRITE_BUFFER(ah);
1722
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001723 REG_WRITE(ah, AR_NEXT_DTIM,
1724 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1725 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1726
1727 REG_WRITE(ah, AR_SLEEP1,
1728 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1729 | AR_SLEEP1_ASSUME_DTIM);
1730
Sujith60b67f52008-08-07 10:52:38 +05301731 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001732 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1733 else
1734 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1735
1736 REG_WRITE(ah, AR_SLEEP2,
1737 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1738
1739 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1740 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1741
Sujith7d0d0df2010-04-16 11:53:57 +05301742 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301743
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001744 REG_SET_BIT(ah, AR_TIMER_MODE,
1745 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1746 AR_DTIM_TIMER_EN);
1747
Sujith4af9cf42009-02-12 10:06:47 +05301748 /* TSF Out of Range Threshold */
1749 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001750}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001751EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001752
Sujithf1dc5602008-10-29 10:16:30 +05301753/*******************/
1754/* HW Capabilities */
1755/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001756
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001757int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001758{
Sujith2660b812009-02-09 13:27:26 +05301759 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001760 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001761 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001762 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001763
Sujithf1dc5602008-10-29 10:16:30 +05301764 u16 capField = 0, eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08001765 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001766
Sujithf74df6f2009-02-09 13:27:24 +05301767 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001768 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301769
Sujithf74df6f2009-02-09 13:27:24 +05301770 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001771 if (AR_SREV_9285_12_OR_LATER(ah))
Sujithfec0de12009-02-12 10:06:43 +05301772 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001773 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301774
Sujithf74df6f2009-02-09 13:27:24 +05301775 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05301776
Sujith2660b812009-02-09 13:27:26 +05301777 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301778 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001779 if (regulatory->current_rd == 0x64 ||
1780 regulatory->current_rd == 0x65)
1781 regulatory->current_rd += 5;
1782 else if (regulatory->current_rd == 0x41)
1783 regulatory->current_rd = 0x43;
Joe Perches226afe62010-12-02 19:12:37 -08001784 ath_dbg(common, ATH_DBG_REGULATORY,
1785 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001786 }
Sujithdc2222a2008-08-14 13:26:55 +05301787
Sujithf74df6f2009-02-09 13:27:24 +05301788 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001789 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08001790 ath_err(common,
1791 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001792 return -EINVAL;
1793 }
1794
Felix Fietkaud4659912010-10-14 16:02:39 +02001795 if (eeval & AR5416_OPFLAGS_11A)
1796 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001797
Felix Fietkaud4659912010-10-14 16:02:39 +02001798 if (eeval & AR5416_OPFLAGS_11G)
1799 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05301800
Sujithf74df6f2009-02-09 13:27:24 +05301801 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001802 /*
1803 * For AR9271 we will temporarilly uses the rx chainmax as read from
1804 * the EEPROM.
1805 */
Sujith8147f5d2009-02-20 15:13:23 +05301806 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001807 !(eeval & AR5416_OPFLAGS_11A) &&
1808 !(AR_SREV_9271(ah)))
1809 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05301810 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1811 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001812 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05301813 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301814
Felix Fietkau7a370812010-09-22 12:34:52 +02001815 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05301816
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01001817 /* enable key search for every frame in an aggregate */
1818 if (AR_SREV_9300_20_OR_LATER(ah))
1819 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
1820
Sujithf1dc5602008-10-29 10:16:30 +05301821 pCap->low_2ghz_chan = 2312;
1822 pCap->high_2ghz_chan = 2732;
1823
1824 pCap->low_5ghz_chan = 4920;
1825 pCap->high_5ghz_chan = 6100;
1826
Bruno Randolfce2220d2010-09-17 11:36:25 +09001827 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
1828
Sujith2660b812009-02-09 13:27:26 +05301829 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05301830 pCap->hw_caps |= ATH9K_HW_CAP_HT;
1831 else
1832 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1833
Sujithf1dc5602008-10-29 10:16:30 +05301834 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
1835 pCap->total_queues =
1836 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
1837 else
1838 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1839
1840 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
1841 pCap->keycache_size =
1842 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
1843 else
1844 pCap->keycache_size = AR_KEYTABLE_SIZE;
1845
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -05001846 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
1847 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
1848 else
1849 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
Sujithf1dc5602008-10-29 10:16:30 +05301850
Sujith5b5fa352010-03-17 14:25:15 +05301851 if (AR_SREV_9271(ah))
1852 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05301853 else if (AR_DEVID_7010(ah))
1854 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001855 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05301856 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02001857 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301858 pCap->num_gpio_pins = AR928X_NUM_GPIO;
1859 else
1860 pCap->num_gpio_pins = AR_NUM_GPIO;
1861
Sujithf1dc5602008-10-29 10:16:30 +05301862 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
1863 pCap->hw_caps |= ATH9K_HW_CAP_CST;
1864 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
1865 } else {
1866 pCap->rts_aggr_limit = (8 * 1024);
1867 }
1868
1869 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
1870
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301871#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05301872 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
1873 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
1874 ah->rfkill_gpio =
1875 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
1876 ah->rfkill_polarity =
1877 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05301878
1879 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1880 }
1881#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07001882 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05301883 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
1884 else
1885 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05301886
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301887 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301888 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
1889 else
1890 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1891
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001892 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05301893 pCap->reg_cap =
1894 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
1895 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
1896 AR_EEPROM_EEREGCAP_EN_KK_U2 |
1897 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1898 } else {
1899 pCap->reg_cap =
1900 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
1901 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1902 }
1903
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05301904 /* Advertise midband for AR5416 with FCC midband set in eeprom */
1905 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
1906 AR_SREV_5416(ah))
1907 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05301908
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -08001909 if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001910 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
1911 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301912
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301913 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001914 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
1915 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301916 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001917 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301918 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301919 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001920 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301921 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001922
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001923 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08001924 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
1925 if (!AR_SREV_9485(ah))
1926 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
1927
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001928 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
1929 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
1930 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001931 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04001932 pCap->txs_len = sizeof(struct ar9003_txs);
Felix Fietkau49352502010-06-12 00:33:59 -04001933 if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
1934 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001935 } else {
1936 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04001937 if (AR_SREV_9280_20(ah) &&
1938 ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
1939 AR5416_EEP_MINOR_VER_16) ||
1940 ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
1941 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001942 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04001943
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04001944 if (AR_SREV_9300_20_OR_LATER(ah))
1945 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
1946
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08001947 if (AR_SREV_9300_20_OR_LATER(ah))
1948 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
1949
Felix Fietkaua42acef2010-09-22 12:34:54 +02001950 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07001951 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
1952
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001953 if (AR_SREV_9285(ah))
1954 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
1955 ant_div_ctl1 =
1956 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
1957 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
1958 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
1959 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05301960 if (AR_SREV_9300_20_OR_LATER(ah)) {
1961 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
1962 pCap->hw_caps |= ATH9K_HW_CAP_APM;
1963 }
1964
1965
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001966
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -08001967 if (AR_SREV_9485_10(ah)) {
1968 pCap->pcie_lcr_extsync_en = true;
1969 pCap->pcie_lcr_offset = 0x80;
1970 }
1971
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08001972 tx_chainmask = pCap->tx_chainmask;
1973 rx_chainmask = pCap->rx_chainmask;
1974 while (tx_chainmask || rx_chainmask) {
1975 if (tx_chainmask & BIT(0))
1976 pCap->max_txchains++;
1977 if (rx_chainmask & BIT(0))
1978 pCap->max_rxchains++;
1979
1980 tx_chainmask >>= 1;
1981 rx_chainmask >>= 1;
1982 }
1983
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001984 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07001985}
1986
Sujithf1dc5602008-10-29 10:16:30 +05301987/****************************/
1988/* GPIO / RFKILL / Antennae */
1989/****************************/
1990
Sujithcbe61d82009-02-09 13:27:12 +05301991static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301992 u32 gpio, u32 type)
1993{
1994 int addr;
1995 u32 gpio_shift, tmp;
1996
1997 if (gpio > 11)
1998 addr = AR_GPIO_OUTPUT_MUX3;
1999 else if (gpio > 5)
2000 addr = AR_GPIO_OUTPUT_MUX2;
2001 else
2002 addr = AR_GPIO_OUTPUT_MUX1;
2003
2004 gpio_shift = (gpio % 6) * 5;
2005
2006 if (AR_SREV_9280_20_OR_LATER(ah)
2007 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2008 REG_RMW(ah, addr, (type << gpio_shift),
2009 (0x1f << gpio_shift));
2010 } else {
2011 tmp = REG_READ(ah, addr);
2012 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2013 tmp &= ~(0x1f << gpio_shift);
2014 tmp |= (type << gpio_shift);
2015 REG_WRITE(ah, addr, tmp);
2016 }
2017}
2018
Sujithcbe61d82009-02-09 13:27:12 +05302019void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302020{
2021 u32 gpio_shift;
2022
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002023 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302024
Sujith88c1f4f2010-06-30 14:46:31 +05302025 if (AR_DEVID_7010(ah)) {
2026 gpio_shift = gpio;
2027 REG_RMW(ah, AR7010_GPIO_OE,
2028 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2029 (AR7010_GPIO_OE_MASK << gpio_shift));
2030 return;
2031 }
Sujithf1dc5602008-10-29 10:16:30 +05302032
Sujith88c1f4f2010-06-30 14:46:31 +05302033 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302034 REG_RMW(ah,
2035 AR_GPIO_OE_OUT,
2036 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2037 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2038}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002039EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302040
Sujithcbe61d82009-02-09 13:27:12 +05302041u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302042{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302043#define MS_REG_READ(x, y) \
2044 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2045
Sujith2660b812009-02-09 13:27:26 +05302046 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302047 return 0xffffffff;
2048
Sujith88c1f4f2010-06-30 14:46:31 +05302049 if (AR_DEVID_7010(ah)) {
2050 u32 val;
2051 val = REG_READ(ah, AR7010_GPIO_IN);
2052 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2053 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002054 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2055 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002056 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302057 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002058 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302059 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002060 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302061 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002062 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302063 return MS_REG_READ(AR928X, gpio) != 0;
2064 else
2065 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302066}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002067EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302068
Sujithcbe61d82009-02-09 13:27:12 +05302069void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302070 u32 ah_signal_type)
2071{
2072 u32 gpio_shift;
2073
Sujith88c1f4f2010-06-30 14:46:31 +05302074 if (AR_DEVID_7010(ah)) {
2075 gpio_shift = gpio;
2076 REG_RMW(ah, AR7010_GPIO_OE,
2077 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2078 (AR7010_GPIO_OE_MASK << gpio_shift));
2079 return;
2080 }
2081
Sujithf1dc5602008-10-29 10:16:30 +05302082 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302083 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302084 REG_RMW(ah,
2085 AR_GPIO_OE_OUT,
2086 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2087 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2088}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002089EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302090
Sujithcbe61d82009-02-09 13:27:12 +05302091void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302092{
Sujith88c1f4f2010-06-30 14:46:31 +05302093 if (AR_DEVID_7010(ah)) {
2094 val = val ? 0 : 1;
2095 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2096 AR_GPIO_BIT(gpio));
2097 return;
2098 }
2099
Sujith5b5fa352010-03-17 14:25:15 +05302100 if (AR_SREV_9271(ah))
2101 val = ~val;
2102
Sujithf1dc5602008-10-29 10:16:30 +05302103 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2104 AR_GPIO_BIT(gpio));
2105}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002106EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302107
Sujithcbe61d82009-02-09 13:27:12 +05302108u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302109{
2110 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2111}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002112EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302113
Sujithcbe61d82009-02-09 13:27:12 +05302114void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302115{
2116 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2117}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002118EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302119
Sujithf1dc5602008-10-29 10:16:30 +05302120/*********************/
2121/* General Operation */
2122/*********************/
2123
Sujithcbe61d82009-02-09 13:27:12 +05302124u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302125{
2126 u32 bits = REG_READ(ah, AR_RX_FILTER);
2127 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2128
2129 if (phybits & AR_PHY_ERR_RADAR)
2130 bits |= ATH9K_RX_FILTER_PHYRADAR;
2131 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2132 bits |= ATH9K_RX_FILTER_PHYERR;
2133
2134 return bits;
2135}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002136EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302137
Sujithcbe61d82009-02-09 13:27:12 +05302138void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302139{
2140 u32 phybits;
2141
Sujith7d0d0df2010-04-16 11:53:57 +05302142 ENABLE_REGWRITE_BUFFER(ah);
2143
Sujith7ea310b2009-09-03 12:08:43 +05302144 REG_WRITE(ah, AR_RX_FILTER, bits);
2145
Sujithf1dc5602008-10-29 10:16:30 +05302146 phybits = 0;
2147 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2148 phybits |= AR_PHY_ERR_RADAR;
2149 if (bits & ATH9K_RX_FILTER_PHYERR)
2150 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2151 REG_WRITE(ah, AR_PHY_ERR, phybits);
2152
2153 if (phybits)
2154 REG_WRITE(ah, AR_RXCFG,
2155 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
2156 else
2157 REG_WRITE(ah, AR_RXCFG,
2158 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302159
2160 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302161}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002162EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302163
Sujithcbe61d82009-02-09 13:27:12 +05302164bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302165{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302166 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2167 return false;
2168
2169 ath9k_hw_init_pll(ah, NULL);
2170 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302171}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002172EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302173
Sujithcbe61d82009-02-09 13:27:12 +05302174bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302175{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002176 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302177 return false;
2178
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302179 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2180 return false;
2181
2182 ath9k_hw_init_pll(ah, NULL);
2183 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302184}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002185EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302186
Felix Fietkaude40f312010-10-20 03:08:53 +02002187void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
Sujithf1dc5602008-10-29 10:16:30 +05302188{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002189 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302190 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002191 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302192
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002193 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302194
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002195 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002196 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002197 channel->max_antenna_gain * 2,
2198 channel->max_power * 2,
2199 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02002200 (u32) regulatory->power_limit), test);
Sujithf1dc5602008-10-29 10:16:30 +05302201}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002202EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302203
Sujithcbe61d82009-02-09 13:27:12 +05302204void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302205{
Sujith2660b812009-02-09 13:27:26 +05302206 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302207}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002208EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302209
Sujithcbe61d82009-02-09 13:27:12 +05302210void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302211{
2212 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2213 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2214}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002215EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302216
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002217void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302218{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002219 struct ath_common *common = ath9k_hw_common(ah);
2220
2221 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2222 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2223 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302224}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002225EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302226
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002227#define ATH9K_MAX_TSF_READ 10
2228
Sujithcbe61d82009-02-09 13:27:12 +05302229u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302230{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002231 u32 tsf_lower, tsf_upper1, tsf_upper2;
2232 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302233
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002234 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2235 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2236 tsf_lower = REG_READ(ah, AR_TSF_L32);
2237 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2238 if (tsf_upper2 == tsf_upper1)
2239 break;
2240 tsf_upper1 = tsf_upper2;
2241 }
Sujithf1dc5602008-10-29 10:16:30 +05302242
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002243 WARN_ON( i == ATH9K_MAX_TSF_READ );
2244
2245 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302246}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002247EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302248
Sujithcbe61d82009-02-09 13:27:12 +05302249void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002250{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002251 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002252 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002253}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002254EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002255
Sujithcbe61d82009-02-09 13:27:12 +05302256void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302257{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002258 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2259 AH_TSF_WRITE_TIMEOUT))
Joe Perches226afe62010-12-02 19:12:37 -08002260 ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
2261 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002262
Sujithf1dc5602008-10-29 10:16:30 +05302263 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002264}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002265EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002266
Sujith54e4cec2009-08-07 09:45:09 +05302267void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002268{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002269 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302270 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002271 else
Sujith2660b812009-02-09 13:27:26 +05302272 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002273}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002274EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002275
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002276void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002277{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002278 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302279 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002280
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002281 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302282 macmode = AR_2040_JOINED_RX_CLEAR;
2283 else
2284 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002285
Sujithf1dc5602008-10-29 10:16:30 +05302286 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002287}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302288
2289/* HW Generic timers configuration */
2290
2291static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2292{
2293 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2294 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2295 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2296 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2297 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2298 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2299 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2300 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2301 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2302 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2303 AR_NDP2_TIMER_MODE, 0x0002},
2304 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2305 AR_NDP2_TIMER_MODE, 0x0004},
2306 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2307 AR_NDP2_TIMER_MODE, 0x0008},
2308 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2309 AR_NDP2_TIMER_MODE, 0x0010},
2310 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2311 AR_NDP2_TIMER_MODE, 0x0020},
2312 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2313 AR_NDP2_TIMER_MODE, 0x0040},
2314 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2315 AR_NDP2_TIMER_MODE, 0x0080}
2316};
2317
2318/* HW generic timer primitives */
2319
2320/* compute and clear index of rightmost 1 */
2321static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2322{
2323 u32 b;
2324
2325 b = *mask;
2326 b &= (0-b);
2327 *mask &= ~b;
2328 b *= debruijn32;
2329 b >>= 27;
2330
2331 return timer_table->gen_timer_index[b];
2332}
2333
Felix Fietkau744bcb42010-10-15 20:03:33 +02002334static u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302335{
2336 return REG_READ(ah, AR_TSF_L32);
2337}
2338
2339struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2340 void (*trigger)(void *),
2341 void (*overflow)(void *),
2342 void *arg,
2343 u8 timer_index)
2344{
2345 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2346 struct ath_gen_timer *timer;
2347
2348 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2349
2350 if (timer == NULL) {
Joe Perches38002762010-12-02 19:12:36 -08002351 ath_err(ath9k_hw_common(ah),
2352 "Failed to allocate memory for hw timer[%d]\n",
2353 timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302354 return NULL;
2355 }
2356
2357 /* allocate a hardware generic timer slot */
2358 timer_table->timers[timer_index] = timer;
2359 timer->index = timer_index;
2360 timer->trigger = trigger;
2361 timer->overflow = overflow;
2362 timer->arg = arg;
2363
2364 return timer;
2365}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002366EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302367
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002368void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2369 struct ath_gen_timer *timer,
2370 u32 timer_next,
2371 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302372{
2373 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2374 u32 tsf;
2375
2376 BUG_ON(!timer_period);
2377
2378 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2379
2380 tsf = ath9k_hw_gettsf32(ah);
2381
Joe Perches226afe62010-12-02 19:12:37 -08002382 ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2383 "current tsf %x period %x timer_next %x\n",
2384 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302385
2386 /*
2387 * Pull timer_next forward if the current TSF already passed it
2388 * because of software latency
2389 */
2390 if (timer_next < tsf)
2391 timer_next = tsf + timer_period;
2392
2393 /*
2394 * Program generic timer registers
2395 */
2396 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2397 timer_next);
2398 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2399 timer_period);
2400 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2401 gen_tmr_configuration[timer->index].mode_mask);
2402
2403 /* Enable both trigger and thresh interrupt masks */
2404 REG_SET_BIT(ah, AR_IMR_S5,
2405 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2406 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302407}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002408EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302409
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002410void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302411{
2412 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2413
2414 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2415 (timer->index >= ATH_MAX_GEN_TIMER)) {
2416 return;
2417 }
2418
2419 /* Clear generic timer enable bits. */
2420 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2421 gen_tmr_configuration[timer->index].mode_mask);
2422
2423 /* Disable both trigger and thresh interrupt masks */
2424 REG_CLR_BIT(ah, AR_IMR_S5,
2425 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2426 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2427
2428 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302429}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002430EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302431
2432void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2433{
2434 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2435
2436 /* free the hardware generic timer slot */
2437 timer_table->timers[timer->index] = NULL;
2438 kfree(timer);
2439}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002440EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302441
2442/*
2443 * Generic Timer Interrupts handling
2444 */
2445void ath_gen_timer_isr(struct ath_hw *ah)
2446{
2447 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2448 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002449 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302450 u32 trigger_mask, thresh_mask, index;
2451
2452 /* get hardware generic timer interrupt status */
2453 trigger_mask = ah->intr_gen_timer_trigger;
2454 thresh_mask = ah->intr_gen_timer_thresh;
2455 trigger_mask &= timer_table->timer_mask.val;
2456 thresh_mask &= timer_table->timer_mask.val;
2457
2458 trigger_mask &= ~thresh_mask;
2459
2460 while (thresh_mask) {
2461 index = rightmost_index(timer_table, &thresh_mask);
2462 timer = timer_table->timers[index];
2463 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002464 ath_dbg(common, ATH_DBG_HWTIMER,
2465 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302466 timer->overflow(timer->arg);
2467 }
2468
2469 while (trigger_mask) {
2470 index = rightmost_index(timer_table, &trigger_mask);
2471 timer = timer_table->timers[index];
2472 BUG_ON(!timer);
Joe Perches226afe62010-12-02 19:12:37 -08002473 ath_dbg(common, ATH_DBG_HWTIMER,
2474 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302475 timer->trigger(timer->arg);
2476 }
2477}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002478EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002479
Sujith05020d22010-03-17 14:25:23 +05302480/********/
2481/* HTC */
2482/********/
2483
2484void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2485{
2486 ah->htc_reset_init = true;
2487}
2488EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2489
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002490static struct {
2491 u32 version;
2492 const char * name;
2493} ath_mac_bb_names[] = {
2494 /* Devices with external radios */
2495 { AR_SREV_VERSION_5416_PCI, "5416" },
2496 { AR_SREV_VERSION_5416_PCIE, "5418" },
2497 { AR_SREV_VERSION_9100, "9100" },
2498 { AR_SREV_VERSION_9160, "9160" },
2499 /* Single-chip solutions */
2500 { AR_SREV_VERSION_9280, "9280" },
2501 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002502 { AR_SREV_VERSION_9287, "9287" },
2503 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002504 { AR_SREV_VERSION_9300, "9300" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002505};
2506
2507/* For devices with external radios */
2508static struct {
2509 u16 version;
2510 const char * name;
2511} ath_rf_names[] = {
2512 { 0, "5133" },
2513 { AR_RAD5133_SREV_MAJOR, "5133" },
2514 { AR_RAD5122_SREV_MAJOR, "5122" },
2515 { AR_RAD2133_SREV_MAJOR, "2133" },
2516 { AR_RAD2122_SREV_MAJOR, "2122" }
2517};
2518
2519/*
2520 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2521 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002522static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002523{
2524 int i;
2525
2526 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2527 if (ath_mac_bb_names[i].version == mac_bb_version) {
2528 return ath_mac_bb_names[i].name;
2529 }
2530 }
2531
2532 return "????";
2533}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002534
2535/*
2536 * Return the RF name. "????" is returned if the RF is unknown.
2537 * Used for devices with external radios.
2538 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002539static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002540{
2541 int i;
2542
2543 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2544 if (ath_rf_names[i].version == rf_version) {
2545 return ath_rf_names[i].name;
2546 }
2547 }
2548
2549 return "????";
2550}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002551
2552void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2553{
2554 int used;
2555
2556 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002557 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002558 used = snprintf(hw_name, len,
2559 "Atheros AR%s Rev:%x",
2560 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2561 ah->hw_version.macRev);
2562 }
2563 else {
2564 used = snprintf(hw_name, len,
2565 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2566 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2567 ah->hw_version.macRev,
2568 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2569 AR_RADIO_SREV_MAJOR)),
2570 ah->hw_version.phyRev);
2571 }
2572
2573 hw_name[used] = '\0';
2574}
2575EXPORT_SYMBOL(ath9k_hw_name);