blob: c2045bd45e5e626fddc40132d275c44570e47865 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000095const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020096const struct i915_ggtt_view i915_ggtt_view_rotated = {
97 .type = I915_GGTT_VIEW_ROTATED
98};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000099
Ville Syrjäläee0ce472014-04-09 13:28:01 +0300100static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
101static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
Ben Widawskya2319c02014-03-18 16:09:37 -0700102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Ben Widawsky6f65e292013-12-06 14:10:56 -0800149static void ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 flags);
152static void ppgtt_unbind_vma(struct i915_vma *vma);
153
Michel Thierry07749ef2015-03-16 16:00:54 +0000154static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
155 enum i915_cache_level level,
156 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700157{
Michel Thierry07749ef2015-03-16 16:00:54 +0000158 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700159 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300160
161 switch (level) {
162 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800163 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300164 break;
165 case I915_CACHE_WT:
166 pte |= PPAT_DISPLAY_ELLC_INDEX;
167 break;
168 default:
169 pte |= PPAT_CACHED_INDEX;
170 break;
171 }
172
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700173 return pte;
174}
175
Michel Thierry07749ef2015-03-16 16:00:54 +0000176static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
177 dma_addr_t addr,
178 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800179{
Michel Thierry07749ef2015-03-16 16:00:54 +0000180 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800181 pde |= addr;
182 if (level != I915_CACHE_NONE)
183 pde |= PPAT_CACHED_PDE_INDEX;
184 else
185 pde |= PPAT_UNCACHED_INDEX;
186 return pde;
187}
188
Michel Thierry07749ef2015-03-16 16:00:54 +0000189static gen6_pte_t snb_pte_encode(dma_addr_t addr,
190 enum i915_cache_level level,
191 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700192{
Michel Thierry07749ef2015-03-16 16:00:54 +0000193 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700194 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700195
196 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100197 case I915_CACHE_L3_LLC:
198 case I915_CACHE_LLC:
199 pte |= GEN6_PTE_CACHE_LLC;
200 break;
201 case I915_CACHE_NONE:
202 pte |= GEN6_PTE_UNCACHED;
203 break;
204 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100205 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100206 }
207
208 return pte;
209}
210
Michel Thierry07749ef2015-03-16 16:00:54 +0000211static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
212 enum i915_cache_level level,
213 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100214{
Michel Thierry07749ef2015-03-16 16:00:54 +0000215 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100216 pte |= GEN6_PTE_ADDR_ENCODE(addr);
217
218 switch (level) {
219 case I915_CACHE_L3_LLC:
220 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700221 break;
222 case I915_CACHE_LLC:
223 pte |= GEN6_PTE_CACHE_LLC;
224 break;
225 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700226 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700227 break;
228 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100229 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700230 }
231
Ben Widawsky54d12522012-09-24 16:44:32 -0700232 return pte;
233}
234
Michel Thierry07749ef2015-03-16 16:00:54 +0000235static gen6_pte_t byt_pte_encode(dma_addr_t addr,
236 enum i915_cache_level level,
237 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700238{
Michel Thierry07749ef2015-03-16 16:00:54 +0000239 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700240 pte |= GEN6_PTE_ADDR_ENCODE(addr);
241
Akash Goel24f3a8c2014-06-17 10:59:42 +0530242 if (!(flags & PTE_READ_ONLY))
243 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700244
245 if (level != I915_CACHE_NONE)
246 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
247
248 return pte;
249}
250
Michel Thierry07749ef2015-03-16 16:00:54 +0000251static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
252 enum i915_cache_level level,
253 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700254{
Michel Thierry07749ef2015-03-16 16:00:54 +0000255 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700256 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700257
258 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700259 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700260
261 return pte;
262}
263
Michel Thierry07749ef2015-03-16 16:00:54 +0000264static gen6_pte_t iris_pte_encode(dma_addr_t addr,
265 enum i915_cache_level level,
266 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700267{
Michel Thierry07749ef2015-03-16 16:00:54 +0000268 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700269 pte |= HSW_PTE_ADDR_ENCODE(addr);
270
Chris Wilson651d7942013-08-08 14:41:10 +0100271 switch (level) {
272 case I915_CACHE_NONE:
273 break;
274 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000275 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100276 break;
277 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000278 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100279 break;
280 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700281
282 return pte;
283}
284
Ben Widawsky678d96f2015-03-16 16:00:56 +0000285#define i915_dma_unmap_single(px, dev) \
286 __i915_dma_unmap_single((px)->daddr, dev)
287
288static inline void __i915_dma_unmap_single(dma_addr_t daddr,
289 struct drm_device *dev)
290{
291 struct device *device = &dev->pdev->dev;
292
293 dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
294}
295
296/**
297 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
298 * @px: Page table/dir/etc to get a DMA map for
299 * @dev: drm device
300 *
301 * Page table allocations are unified across all gens. They always require a
302 * single 4k allocation, as well as a DMA mapping. If we keep the structs
303 * symmetric here, the simple macro covers us for every page table type.
304 *
305 * Return: 0 if success.
306 */
307#define i915_dma_map_single(px, dev) \
308 i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)
309
310static inline int i915_dma_map_page_single(struct page *page,
311 struct drm_device *dev,
312 dma_addr_t *daddr)
313{
314 struct device *device = &dev->pdev->dev;
315
316 *daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
Michel Thierry1266cdb2015-03-24 17:06:33 +0000317 if (dma_mapping_error(device, *daddr))
318 return -ENOMEM;
319
320 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321}
322
Michel Thierryec565b32015-04-08 12:13:23 +0100323static void unmap_and_free_pt(struct i915_page_table *pt,
Ben Widawsky678d96f2015-03-16 16:00:56 +0000324 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000325{
326 if (WARN_ON(!pt->page))
327 return;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000328
329 i915_dma_unmap_single(pt, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000330 __free_page(pt->page);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000331 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000332 kfree(pt);
333}
334
Michel Thierry5a8e9942015-04-08 12:13:25 +0100335static void gen8_initialize_pt(struct i915_address_space *vm,
336 struct i915_page_table *pt)
337{
338 gen8_pte_t *pt_vaddr, scratch_pte;
339 int i;
340
341 pt_vaddr = kmap_atomic(pt->page);
342 scratch_pte = gen8_pte_encode(vm->scratch.addr,
343 I915_CACHE_LLC, true);
344
345 for (i = 0; i < GEN8_PTES; i++)
346 pt_vaddr[i] = scratch_pte;
347
348 if (!HAS_LLC(vm->dev))
349 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
350 kunmap_atomic(pt_vaddr);
351}
352
Michel Thierryec565b32015-04-08 12:13:23 +0100353static struct i915_page_table *alloc_pt_single(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000354{
Michel Thierryec565b32015-04-08 12:13:23 +0100355 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000356 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
357 GEN8_PTES : GEN6_PTES;
358 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000359
360 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
361 if (!pt)
362 return ERR_PTR(-ENOMEM);
363
Ben Widawsky678d96f2015-03-16 16:00:56 +0000364 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
365 GFP_KERNEL);
366
367 if (!pt->used_ptes)
368 goto fail_bitmap;
369
Michel Thierry4933d512015-03-24 15:46:22 +0000370 pt->page = alloc_page(GFP_KERNEL);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000371 if (!pt->page)
372 goto fail_page;
373
374 ret = i915_dma_map_single(pt, dev);
375 if (ret)
376 goto fail_dma;
Ben Widawsky06fda602015-02-24 16:22:36 +0000377
378 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000379
380fail_dma:
381 __free_page(pt->page);
382fail_page:
383 kfree(pt->used_ptes);
384fail_bitmap:
385 kfree(pt);
386
387 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000388}
389
390/**
391 * alloc_pt_range() - Allocate a multiple page tables
392 * @pd: The page directory which will have at least @count entries
393 * available to point to the allocated page tables.
394 * @pde: First page directory entry for which we are allocating.
395 * @count: Number of pages to allocate.
Michel Thierry719cd212015-02-26 11:28:13 +0000396 * @dev: DRM device.
Ben Widawsky06fda602015-02-24 16:22:36 +0000397 *
398 * Allocates multiple page table pages and sets the appropriate entries in the
399 * page table structure within the page directory. Function cleans up after
400 * itself on any failures.
401 *
402 * Return: 0 if allocation succeeded.
403 */
Michel Thierryec565b32015-04-08 12:13:23 +0100404static int alloc_pt_range(struct i915_page_directory *pd, uint16_t pde, size_t count,
Michel Thierry4933d512015-03-24 15:46:22 +0000405 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000406{
407 int i, ret;
408
409 /* 512 is the max page tables per page_directory on any platform. */
Michel Thierry07749ef2015-03-16 16:00:54 +0000410 if (WARN_ON(pde + count > I915_PDES))
Ben Widawsky06fda602015-02-24 16:22:36 +0000411 return -EINVAL;
412
413 for (i = pde; i < pde + count; i++) {
Michel Thierryec565b32015-04-08 12:13:23 +0100414 struct i915_page_table *pt = alloc_pt_single(dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000415
416 if (IS_ERR(pt)) {
417 ret = PTR_ERR(pt);
418 goto err_out;
419 }
420 WARN(pd->page_table[i],
Dan Carpenter686135d2015-02-26 19:53:54 +0300421 "Leaking page directory entry %d (%p)\n",
Ben Widawsky06fda602015-02-24 16:22:36 +0000422 i, pd->page_table[i]);
423 pd->page_table[i] = pt;
424 }
425
426 return 0;
427
428err_out:
429 while (i-- > pde)
Michel Thierry06dc68d2015-02-24 16:22:37 +0000430 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000431 return ret;
432}
433
Michel Thierryec565b32015-04-08 12:13:23 +0100434static void unmap_and_free_pd(struct i915_page_directory *pd)
Ben Widawsky06fda602015-02-24 16:22:36 +0000435{
436 if (pd->page) {
437 __free_page(pd->page);
438 kfree(pd);
439 }
440}
441
Michel Thierryec565b32015-04-08 12:13:23 +0100442static struct i915_page_directory *alloc_pd_single(void)
Ben Widawsky06fda602015-02-24 16:22:36 +0000443{
Michel Thierryec565b32015-04-08 12:13:23 +0100444 struct i915_page_directory *pd;
Ben Widawsky06fda602015-02-24 16:22:36 +0000445
446 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
447 if (!pd)
448 return ERR_PTR(-ENOMEM);
449
Michel Thierry5a8e9942015-04-08 12:13:25 +0100450 pd->page = alloc_page(GFP_KERNEL);
Ben Widawsky06fda602015-02-24 16:22:36 +0000451 if (!pd->page) {
452 kfree(pd);
453 return ERR_PTR(-ENOMEM);
454 }
455
456 return pd;
457}
458
Ben Widawsky94e409c2013-11-04 22:29:36 -0800459/* Broadwell Page Directory Pointer Descriptors */
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100460static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100461 uint64_t val)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800462{
463 int ret;
464
465 BUG_ON(entry >= 4);
466
467 ret = intel_ring_begin(ring, 6);
468 if (ret)
469 return ret;
470
471 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
472 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
473 intel_ring_emit(ring, (u32)(val >> 32));
474 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
475 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
476 intel_ring_emit(ring, (u32)(val));
477 intel_ring_advance(ring);
478
479 return 0;
480}
481
Ben Widawskyeeb94882013-12-06 14:11:10 -0800482static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100483 struct intel_engine_cs *ring)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800484{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800485 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800486
487 /* bit of a hack to find the actual last used pd */
Michel Thierry07749ef2015-03-16 16:00:54 +0000488 int used_pd = ppgtt->num_pd_entries / I915_PDES;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800489
Ben Widawsky94e409c2013-11-04 22:29:36 -0800490 for (i = used_pd - 1; i >= 0; i--) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000491 dma_addr_t addr = ppgtt->pdp.page_directory[i]->daddr;
McAulay, Alistair6689c162014-08-15 18:51:35 +0100492 ret = gen8_write_pdp(ring, i, addr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800493 if (ret)
494 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800495 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800496
Ben Widawskyeeb94882013-12-06 14:11:10 -0800497 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800498}
499
Ben Widawsky459108b2013-11-02 21:07:23 -0700500static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800501 uint64_t start,
502 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700503 bool use_scratch)
504{
505 struct i915_hw_ppgtt *ppgtt =
506 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000507 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800508 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
509 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
510 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800511 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700512 unsigned last_pte, i;
513
514 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
515 I915_CACHE_LLC, use_scratch);
516
517 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100518 struct i915_page_directory *pd;
519 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000520 struct page *page_table;
521
522 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
523 continue;
524
525 pd = ppgtt->pdp.page_directory[pdpe];
526
527 if (WARN_ON(!pd->page_table[pde]))
528 continue;
529
530 pt = pd->page_table[pde];
531
532 if (WARN_ON(!pt->page))
533 continue;
534
535 page_table = pt->page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700536
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800537 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000538 if (last_pte > GEN8_PTES)
539 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700540
541 pt_vaddr = kmap_atomic(page_table);
542
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800543 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700544 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800545 num_entries--;
546 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700547
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300548 if (!HAS_LLC(ppgtt->base.dev))
549 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700550 kunmap_atomic(pt_vaddr);
551
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800552 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000553 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800554 pdpe++;
555 pde = 0;
556 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700557 }
558}
559
Ben Widawsky9df15b42013-11-02 21:07:24 -0700560static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
561 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800562 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530563 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700564{
565 struct i915_hw_ppgtt *ppgtt =
566 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000567 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800568 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
569 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
570 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700571 struct sg_page_iter sg_iter;
572
Chris Wilson6f1cc992013-12-31 15:50:31 +0000573 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700574
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800575 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000576 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800577 break;
578
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000579 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100580 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
581 struct i915_page_table *pt = pd->page_table[pde];
Ben Widawsky06fda602015-02-24 16:22:36 +0000582 struct page *page_table = pt->page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000583
584 pt_vaddr = kmap_atomic(page_table);
585 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800586
587 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000588 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
589 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000590 if (++pte == GEN8_PTES) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300591 if (!HAS_LLC(ppgtt->base.dev))
592 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700593 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000594 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000595 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800596 pdpe++;
597 pde = 0;
598 }
599 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700600 }
601 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300602 if (pt_vaddr) {
603 if (!HAS_LLC(ppgtt->base.dev))
604 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000605 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300606 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700607}
608
Michel Thierryec565b32015-04-08 12:13:23 +0100609static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800610{
611 int i;
612
Ben Widawsky06fda602015-02-24 16:22:36 +0000613 if (!pd->page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800614 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800615
Michel Thierry07749ef2015-03-16 16:00:54 +0000616 for (i = 0; i < I915_PDES; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000617 if (WARN_ON(!pd->page_table[i]))
618 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800619
Michel Thierry06dc68d2015-02-24 16:22:37 +0000620 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000621 pd->page_table[i] = NULL;
622 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000623}
624
625static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800626{
627 int i;
628
629 for (i = 0; i < ppgtt->num_pd_pages; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000630 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
631 continue;
632
Michel Thierry06dc68d2015-02-24 16:22:37 +0000633 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000634 unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800635 }
Ben Widawskyb45a6712014-02-12 14:28:44 -0800636}
637
Ben Widawsky37aca442013-11-04 20:47:32 -0800638static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
639{
640 struct i915_hw_ppgtt *ppgtt =
641 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky37aca442013-11-04 20:47:32 -0800642
Ben Widawskyb45a6712014-02-12 14:28:44 -0800643 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800644}
645
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000646static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
647{
Ben Widawsky06fda602015-02-24 16:22:36 +0000648 int i, ret;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000649
650 for (i = 0; i < ppgtt->num_pd_pages; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000651 ret = alloc_pt_range(ppgtt->pdp.page_directory[i],
Michel Thierry07749ef2015-03-16 16:00:54 +0000652 0, I915_PDES, ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000653 if (ret)
654 goto unwind_out;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000655 }
656
657 return 0;
658
659unwind_out:
660 while (i--)
Michel Thierry06dc68d2015-02-24 16:22:37 +0000661 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000662
663 return -ENOMEM;
664}
665
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800666static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
667 const int max_pdp)
668{
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000669 int i;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800670
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000671 for (i = 0; i < max_pdp; i++) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000672 ppgtt->pdp.page_directory[i] = alloc_pd_single();
673 if (IS_ERR(ppgtt->pdp.page_directory[i]))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000674 goto unwind_out;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000675 }
676
677 ppgtt->num_pd_pages = max_pdp;
Ben Widawsky76643602015-01-22 17:01:24 +0000678 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPES);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800679
680 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000681
682unwind_out:
Ben Widawsky06fda602015-02-24 16:22:36 +0000683 while (i--)
684 unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000685
686 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800687}
688
689static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
690 const int max_pdp)
691{
692 int ret;
693
694 ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
695 if (ret)
696 return ret;
697
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000698 ret = gen8_ppgtt_allocate_page_tables(ppgtt);
699 if (ret)
700 goto err_out;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800701
Michel Thierry07749ef2015-03-16 16:00:54 +0000702 ppgtt->num_pd_entries = max_pdp * I915_PDES;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800703
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000704 return 0;
705
706err_out:
707 gen8_ppgtt_free(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800708 return ret;
709}
710
711static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
712 const int pd)
713{
714 dma_addr_t pd_addr;
715 int ret;
716
717 pd_addr = pci_map_page(ppgtt->base.dev->pdev,
Ben Widawsky06fda602015-02-24 16:22:36 +0000718 ppgtt->pdp.page_directory[pd]->page, 0,
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800719 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
720
721 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
722 if (ret)
723 return ret;
724
Ben Widawsky06fda602015-02-24 16:22:36 +0000725 ppgtt->pdp.page_directory[pd]->daddr = pd_addr;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800726
727 return 0;
728}
729
730static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
731 const int pd,
732 const int pt)
733{
734 dma_addr_t pt_addr;
Michel Thierryec565b32015-04-08 12:13:23 +0100735 struct i915_page_directory *pdir = ppgtt->pdp.page_directory[pd];
736 struct i915_page_table *ptab = pdir->page_table[pt];
Ben Widawsky7324cc02015-02-24 16:22:35 +0000737 struct page *p = ptab->page;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800738 int ret;
739
Michel Thierry5a8e9942015-04-08 12:13:25 +0100740 gen8_initialize_pt(&ppgtt->base, ptab);
741
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800742 pt_addr = pci_map_page(ppgtt->base.dev->pdev,
743 p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
744 ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
745 if (ret)
746 return ret;
747
Ben Widawsky7324cc02015-02-24 16:22:35 +0000748 ptab->daddr = pt_addr;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800749
750 return 0;
751}
752
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100753/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800754 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
755 * with a net effect resembling a 2-level page table in normal x86 terms. Each
756 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
757 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800758 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800759 * FIXME: split allocation into smaller pieces. For now we only ever do this
760 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
Ben Widawsky37aca442013-11-04 20:47:32 -0800761 * TODO: Do something with the size parameter
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800762 */
Ben Widawsky37aca442013-11-04 20:47:32 -0800763static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
764{
Ben Widawsky37aca442013-11-04 20:47:32 -0800765 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
Michel Thierry07749ef2015-03-16 16:00:54 +0000766 const int min_pt_pages = I915_PDES * max_pdp;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800767 int i, j, ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800768
769 if (size % (1<<30))
770 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
771
Mika Kuoppala29343682015-03-04 14:55:17 +0200772 /* 1. Do all our allocations for page directories and page tables.
773 * We allocate more than was asked so that we can point the unused parts
774 * to valid entries that point to scratch page. Dynamic page tables
775 * will fix this eventually.
776 */
777 ret = gen8_ppgtt_alloc(ppgtt, GEN8_LEGACY_PDPES);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800778 if (ret)
779 return ret;
Ben Widawsky37aca442013-11-04 20:47:32 -0800780
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800781 /*
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800782 * 2. Create DMA mappings for the page directories and page tables.
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800783 */
Mika Kuoppala29343682015-03-04 14:55:17 +0200784 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800785 ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800786 if (ret)
787 goto bail;
788
Michel Thierry07749ef2015-03-16 16:00:54 +0000789 for (j = 0; j < I915_PDES; j++) {
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800790 ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800791 if (ret)
792 goto bail;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800793 }
794 }
795
796 /*
797 * 3. Map all the page directory entires to point to the page tables
798 * we've allocated.
799 *
800 * For now, the PPGTT helper functions all require that the PDEs are
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800801 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800802 * will never need to touch the PDEs again.
803 */
Mika Kuoppala29343682015-03-04 14:55:17 +0200804 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
Michel Thierryec565b32015-04-08 12:13:23 +0100805 struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
Michel Thierry07749ef2015-03-16 16:00:54 +0000806 gen8_pde_t *pd_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000807 pd_vaddr = kmap_atomic(ppgtt->pdp.page_directory[i]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000808 for (j = 0; j < I915_PDES; j++) {
Michel Thierryec565b32015-04-08 12:13:23 +0100809 struct i915_page_table *pt = pd->page_table[j];
Ben Widawsky06fda602015-02-24 16:22:36 +0000810 dma_addr_t addr = pt->daddr;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800811 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
812 I915_CACHE_LLC);
813 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300814 if (!HAS_LLC(ppgtt->base.dev))
815 drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800816 kunmap_atomic(pd_vaddr);
817 }
818
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800819 ppgtt->switch_mm = gen8_mm_switch;
820 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
821 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
822 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
823 ppgtt->base.start = 0;
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800824
Mika Kuoppala29343682015-03-04 14:55:17 +0200825 /* This is the area that we advertise as usable for the caller */
Michel Thierry07749ef2015-03-16 16:00:54 +0000826 ppgtt->base.total = max_pdp * I915_PDES * GEN8_PTES * PAGE_SIZE;
Mika Kuoppala29343682015-03-04 14:55:17 +0200827
828 /* Set all ptes to a valid scratch page. Also above requested space */
829 ppgtt->base.clear_range(&ppgtt->base, 0,
Michel Thierry07749ef2015-03-16 16:00:54 +0000830 ppgtt->num_pd_pages * GEN8_PTES * PAGE_SIZE,
Mika Kuoppala29343682015-03-04 14:55:17 +0200831 true);
Ben Widawsky459108b2013-11-02 21:07:23 -0700832
Ben Widawsky37aca442013-11-04 20:47:32 -0800833 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
834 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
835 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
Ben Widawsky5abbcca2014-02-21 13:06:34 -0800836 ppgtt->num_pd_entries,
837 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700838 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800839
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800840bail:
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800841 gen8_ppgtt_free(ppgtt);
Ben Widawsky37aca442013-11-04 20:47:32 -0800842 return ret;
843}
844
Ben Widawsky87d60b62013-12-06 14:11:29 -0800845static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
846{
847 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
848 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry07749ef2015-03-16 16:00:54 +0000849 gen6_pte_t __iomem *pd_addr;
850 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800851 uint32_t pd_entry;
852 int pte, pde;
853
Akash Goel24f3a8c2014-06-17 10:59:42 +0530854 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800855
Michel Thierry07749ef2015-03-16 16:00:54 +0000856 pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
857 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800858
859 seq_printf(m, " VM %p (pd_offset %x-%x):\n", vm,
Ben Widawsky7324cc02015-02-24 16:22:35 +0000860 ppgtt->pd.pd_offset,
861 ppgtt->pd.pd_offset + ppgtt->num_pd_entries);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800862 for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
863 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +0000864 gen6_pte_t *pt_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000865 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800866 pd_entry = readl(pd_addr + pde);
867 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
868
869 if (pd_entry != expected)
870 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
871 pde,
872 pd_entry,
873 expected);
874 seq_printf(m, "\tPDE: %x\n", pd_entry);
875
Ben Widawsky06fda602015-02-24 16:22:36 +0000876 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000877 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800878 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +0000879 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -0800880 (pte * PAGE_SIZE);
881 int i;
882 bool found = false;
883 for (i = 0; i < 4; i++)
884 if (pt_vaddr[pte + i] != scratch_pte)
885 found = true;
886 if (!found)
887 continue;
888
889 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
890 for (i = 0; i < 4; i++) {
891 if (pt_vaddr[pte + i] != scratch_pte)
892 seq_printf(m, " %08x", pt_vaddr[pte + i]);
893 else
894 seq_puts(m, " SCRATCH ");
895 }
896 seq_puts(m, "\n");
897 }
898 kunmap_atomic(pt_vaddr);
899 }
900}
901
Ben Widawsky678d96f2015-03-16 16:00:56 +0000902/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +0100903static void gen6_write_pde(struct i915_page_directory *pd,
904 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -0700905{
Ben Widawsky678d96f2015-03-16 16:00:56 +0000906 /* Caller needs to make sure the write completes if necessary */
907 struct i915_hw_ppgtt *ppgtt =
908 container_of(pd, struct i915_hw_ppgtt, pd);
909 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -0700910
Ben Widawsky678d96f2015-03-16 16:00:56 +0000911 pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
912 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -0700913
Ben Widawsky678d96f2015-03-16 16:00:56 +0000914 writel(pd_entry, ppgtt->pd_addr + pde);
915}
Ben Widawsky61973492013-04-08 18:43:54 -0700916
Ben Widawsky678d96f2015-03-16 16:00:56 +0000917/* Write all the page tables found in the ppgtt structure to incrementing page
918 * directories. */
919static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +0100920 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +0000921 uint32_t start, uint32_t length)
922{
Michel Thierryec565b32015-04-08 12:13:23 +0100923 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000924 uint32_t pde, temp;
925
926 gen6_for_each_pde(pt, pd, start, length, temp, pde)
927 gen6_write_pde(pd, pde, pt);
928
929 /* Make sure write is complete before other code can use this page
930 * table. Also require for WC mapped PTEs */
931 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -0700932}
933
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800934static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -0700935{
Ben Widawsky7324cc02015-02-24 16:22:35 +0000936 BUG_ON(ppgtt->pd.pd_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -0700937
Ben Widawsky7324cc02015-02-24 16:22:35 +0000938 return (ppgtt->pd.pd_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800939}
Ben Widawsky61973492013-04-08 18:43:54 -0700940
Ben Widawsky90252e52013-12-06 14:11:12 -0800941static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100942 struct intel_engine_cs *ring)
Ben Widawsky90252e52013-12-06 14:11:12 -0800943{
Ben Widawsky90252e52013-12-06 14:11:12 -0800944 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700945
Ben Widawsky90252e52013-12-06 14:11:12 -0800946 /* NB: TLBs must be flushed and invalidated before a switch */
947 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
948 if (ret)
949 return ret;
950
951 ret = intel_ring_begin(ring, 6);
952 if (ret)
953 return ret;
954
955 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
956 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
957 intel_ring_emit(ring, PP_DIR_DCLV_2G);
958 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
959 intel_ring_emit(ring, get_pd_offset(ppgtt));
960 intel_ring_emit(ring, MI_NOOP);
961 intel_ring_advance(ring);
962
963 return 0;
964}
965
Yu Zhang71ba2d62015-02-10 19:05:54 +0800966static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
967 struct intel_engine_cs *ring)
968{
969 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
970
971 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
972 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
973 return 0;
974}
975
Ben Widawsky48a10382013-12-06 14:11:11 -0800976static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100977 struct intel_engine_cs *ring)
Ben Widawsky48a10382013-12-06 14:11:11 -0800978{
Ben Widawsky48a10382013-12-06 14:11:11 -0800979 int ret;
980
Ben Widawsky48a10382013-12-06 14:11:11 -0800981 /* NB: TLBs must be flushed and invalidated before a switch */
982 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
983 if (ret)
984 return ret;
985
986 ret = intel_ring_begin(ring, 6);
987 if (ret)
988 return ret;
989
990 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
991 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
992 intel_ring_emit(ring, PP_DIR_DCLV_2G);
993 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
994 intel_ring_emit(ring, get_pd_offset(ppgtt));
995 intel_ring_emit(ring, MI_NOOP);
996 intel_ring_advance(ring);
997
Ben Widawsky90252e52013-12-06 14:11:12 -0800998 /* XXX: RCS is the only one to auto invalidate the TLBs? */
999 if (ring->id != RCS) {
1000 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1001 if (ret)
1002 return ret;
1003 }
1004
Ben Widawsky48a10382013-12-06 14:11:11 -08001005 return 0;
1006}
1007
Ben Widawskyeeb94882013-12-06 14:11:10 -08001008static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001009 struct intel_engine_cs *ring)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001010{
1011 struct drm_device *dev = ppgtt->base.dev;
1012 struct drm_i915_private *dev_priv = dev->dev_private;
1013
Ben Widawsky48a10382013-12-06 14:11:11 -08001014
Ben Widawskyeeb94882013-12-06 14:11:10 -08001015 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1016 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1017
1018 POSTING_READ(RING_PP_DIR_DCLV(ring));
1019
1020 return 0;
1021}
1022
Daniel Vetter82460d92014-08-06 20:19:53 +02001023static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001024{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001025 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001026 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001027 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001028
1029 for_each_ring(ring, dev_priv, j) {
1030 I915_WRITE(RING_MODE_GEN7(ring),
1031 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001032 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001033}
1034
Daniel Vetter82460d92014-08-06 20:19:53 +02001035static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001036{
Jani Nikula50227e12014-03-31 14:27:21 +03001037 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001038 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001039 uint32_t ecochk, ecobits;
1040 int i;
1041
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001042 ecobits = I915_READ(GAC_ECO_BITS);
1043 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1044
1045 ecochk = I915_READ(GAM_ECOCHK);
1046 if (IS_HASWELL(dev)) {
1047 ecochk |= ECOCHK_PPGTT_WB_HSW;
1048 } else {
1049 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1050 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1051 }
1052 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001053
Ben Widawsky61973492013-04-08 18:43:54 -07001054 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001055 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001056 I915_WRITE(RING_MODE_GEN7(ring),
1057 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001058 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001059}
1060
Daniel Vetter82460d92014-08-06 20:19:53 +02001061static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001062{
Jani Nikula50227e12014-03-31 14:27:21 +03001063 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001064 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001065
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001066 ecobits = I915_READ(GAC_ECO_BITS);
1067 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1068 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001069
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001070 gab_ctl = I915_READ(GAB_CTL);
1071 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001072
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001073 ecochk = I915_READ(GAM_ECOCHK);
1074 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001075
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001076 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001077}
1078
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001079/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001080static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001081 uint64_t start,
1082 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001083 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001084{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001085 struct i915_hw_ppgtt *ppgtt =
1086 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001087 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001088 unsigned first_entry = start >> PAGE_SHIFT;
1089 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001090 unsigned act_pt = first_entry / GEN6_PTES;
1091 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001092 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001093
Akash Goel24f3a8c2014-06-17 10:59:42 +05301094 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001095
Daniel Vetter7bddb012012-02-09 17:15:47 +01001096 while (num_entries) {
1097 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001098 if (last_pte > GEN6_PTES)
1099 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001100
Ben Widawsky06fda602015-02-24 16:22:36 +00001101 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001102
1103 for (i = first_pte; i < last_pte; i++)
1104 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001105
1106 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001107
Daniel Vetter7bddb012012-02-09 17:15:47 +01001108 num_entries -= last_pte - first_pte;
1109 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001110 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001111 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001112}
1113
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001114static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001115 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001116 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301117 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001118{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001119 struct i915_hw_ppgtt *ppgtt =
1120 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001121 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001122 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001123 unsigned act_pt = first_entry / GEN6_PTES;
1124 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001125 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001126
Chris Wilsoncc797142013-12-31 15:50:30 +00001127 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001128 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001129 if (pt_vaddr == NULL)
Ben Widawsky06fda602015-02-24 16:22:36 +00001130 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001131
Chris Wilsoncc797142013-12-31 15:50:30 +00001132 pt_vaddr[act_pte] =
1133 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301134 cache_level, true, flags);
1135
Michel Thierry07749ef2015-03-16 16:00:54 +00001136 if (++act_pte == GEN6_PTES) {
Imre Deak6e995e22013-02-18 19:28:04 +02001137 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001138 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001139 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001140 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001141 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001142 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001143 if (pt_vaddr)
1144 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001145}
1146
Ben Widawsky563222a2015-03-19 12:53:28 +00001147/* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we
1148 * are switching between contexts with the same LRCA, we also must do a force
1149 * restore.
1150 */
1151static inline void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1152{
1153 /* If current vm != vm, */
1154 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1155}
1156
Michel Thierry4933d512015-03-24 15:46:22 +00001157static void gen6_initialize_pt(struct i915_address_space *vm,
Michel Thierryec565b32015-04-08 12:13:23 +01001158 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001159{
1160 gen6_pte_t *pt_vaddr, scratch_pte;
1161 int i;
1162
1163 WARN_ON(vm->scratch.addr == 0);
1164
1165 scratch_pte = vm->pte_encode(vm->scratch.addr,
1166 I915_CACHE_LLC, true, 0);
1167
1168 pt_vaddr = kmap_atomic(pt->page);
1169
1170 for (i = 0; i < GEN6_PTES; i++)
1171 pt_vaddr[i] = scratch_pte;
1172
1173 kunmap_atomic(pt_vaddr);
1174}
1175
Ben Widawsky678d96f2015-03-16 16:00:56 +00001176static int gen6_alloc_va_range(struct i915_address_space *vm,
1177 uint64_t start, uint64_t length)
1178{
Michel Thierry4933d512015-03-24 15:46:22 +00001179 DECLARE_BITMAP(new_page_tables, I915_PDES);
1180 struct drm_device *dev = vm->dev;
1181 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001182 struct i915_hw_ppgtt *ppgtt =
1183 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001184 struct i915_page_table *pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001185 const uint32_t start_save = start, length_save = length;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001186 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001187 int ret;
1188
1189 WARN_ON(upper_32_bits(start));
1190
1191 bitmap_zero(new_page_tables, I915_PDES);
1192
1193 /* The allocation is done in two stages so that we can bail out with
1194 * minimal amount of pain. The first stage finds new page tables that
1195 * need allocation. The second stage marks use ptes within the page
1196 * tables.
1197 */
1198 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1199 if (pt != ppgtt->scratch_pt) {
1200 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1201 continue;
1202 }
1203
1204 /* We've already allocated a page table */
1205 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1206
1207 pt = alloc_pt_single(dev);
1208 if (IS_ERR(pt)) {
1209 ret = PTR_ERR(pt);
1210 goto unwind_out;
1211 }
1212
1213 gen6_initialize_pt(vm, pt);
1214
1215 ppgtt->pd.page_table[pde] = pt;
1216 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001217 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001218 }
1219
1220 start = start_save;
1221 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001222
1223 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1224 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1225
1226 bitmap_zero(tmp_bitmap, GEN6_PTES);
1227 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1228 gen6_pte_count(start, length));
1229
Michel Thierry4933d512015-03-24 15:46:22 +00001230 if (test_and_clear_bit(pde, new_page_tables))
1231 gen6_write_pde(&ppgtt->pd, pde, pt);
1232
Michel Thierry72744cb2015-03-24 15:46:23 +00001233 trace_i915_page_table_entry_map(vm, pde, pt,
1234 gen6_pte_index(start),
1235 gen6_pte_count(start, length),
1236 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001237 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001238 GEN6_PTES);
1239 }
1240
Michel Thierry4933d512015-03-24 15:46:22 +00001241 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1242
1243 /* Make sure write is complete before other code can use this page
1244 * table. Also require for WC mapped PTEs */
1245 readl(dev_priv->gtt.gsm);
1246
Ben Widawsky563222a2015-03-19 12:53:28 +00001247 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001248 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001249
1250unwind_out:
1251 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001252 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001253
1254 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1255 unmap_and_free_pt(pt, vm->dev);
1256 }
1257
1258 mark_tlbs_dirty(ppgtt);
1259 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001260}
1261
Ben Widawskya00d8252014-02-19 22:05:48 -08001262static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
1263{
1264 int i;
Daniel Vetter3440d262013-01-24 13:49:56 -08001265
Michel Thierry4933d512015-03-24 15:46:22 +00001266 for (i = 0; i < ppgtt->num_pd_entries; i++) {
Michel Thierryec565b32015-04-08 12:13:23 +01001267 struct i915_page_table *pt = ppgtt->pd.page_table[i];
Ben Widawsky06fda602015-02-24 16:22:36 +00001268
Michel Thierry4933d512015-03-24 15:46:22 +00001269 if (pt != ppgtt->scratch_pt)
1270 unmap_and_free_pt(ppgtt->pd.page_table[i], ppgtt->base.dev);
1271 }
1272
1273 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky06fda602015-02-24 16:22:36 +00001274 unmap_and_free_pd(&ppgtt->pd);
Daniel Vetter3440d262013-01-24 13:49:56 -08001275}
1276
Ben Widawskya00d8252014-02-19 22:05:48 -08001277static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1278{
1279 struct i915_hw_ppgtt *ppgtt =
1280 container_of(vm, struct i915_hw_ppgtt, base);
1281
Ben Widawskya00d8252014-02-19 22:05:48 -08001282 drm_mm_remove_node(&ppgtt->node);
1283
Ben Widawskya00d8252014-02-19 22:05:48 -08001284 gen6_ppgtt_free(ppgtt);
1285}
1286
Ben Widawskyb1465202014-02-19 22:05:49 -08001287static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001288{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001289 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001290 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001291 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001292 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001293
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001294 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1295 * allocator works in address space sizes, so it's multiplied by page
1296 * size. We allocate at the top of the GTT to avoid fragmentation.
1297 */
1298 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001299 ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
1300 if (IS_ERR(ppgtt->scratch_pt))
1301 return PTR_ERR(ppgtt->scratch_pt);
1302
1303 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1304
Ben Widawskye3cc1992013-12-06 14:11:08 -08001305alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001306 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1307 &ppgtt->node, GEN6_PD_SIZE,
1308 GEN6_PD_ALIGN, 0,
1309 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001310 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001311 if (ret == -ENOSPC && !retried) {
1312 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1313 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001314 I915_CACHE_NONE,
1315 0, dev_priv->gtt.base.total,
1316 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001317 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001318 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001319
1320 retried = true;
1321 goto alloc;
1322 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001323
Ben Widawskyc8c26622015-01-22 17:01:25 +00001324 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001325 goto err_out;
1326
Ben Widawskyc8c26622015-01-22 17:01:25 +00001327
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001328 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1329 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001330
Michel Thierry07749ef2015-03-16 16:00:54 +00001331 ppgtt->num_pd_entries = I915_PDES;
Ben Widawskyc8c26622015-01-22 17:01:25 +00001332 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001333
1334err_out:
Michel Thierry4933d512015-03-24 15:46:22 +00001335 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001336 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001337}
1338
Ben Widawskyb1465202014-02-19 22:05:49 -08001339static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1340{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001341 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001342}
1343
Michel Thierry4933d512015-03-24 15:46:22 +00001344static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1345 uint64_t start, uint64_t length)
1346{
Michel Thierryec565b32015-04-08 12:13:23 +01001347 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001348 uint32_t pde, temp;
1349
1350 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1351 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1352}
1353
1354static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt, bool aliasing)
Ben Widawskyb1465202014-02-19 22:05:49 -08001355{
1356 struct drm_device *dev = ppgtt->base.dev;
1357 struct drm_i915_private *dev_priv = dev->dev_private;
1358 int ret;
1359
1360 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001361 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001362 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001363 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001364 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001365 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001366 ppgtt->switch_mm = gen7_mm_switch;
1367 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001368 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001369
Yu Zhang71ba2d62015-02-10 19:05:54 +08001370 if (intel_vgpu_active(dev))
1371 ppgtt->switch_mm = vgpu_mm_switch;
1372
Ben Widawskyb1465202014-02-19 22:05:49 -08001373 ret = gen6_ppgtt_alloc(ppgtt);
1374 if (ret)
1375 return ret;
1376
Michel Thierry4933d512015-03-24 15:46:22 +00001377 if (aliasing) {
1378 /* preallocate all pts */
1379 ret = alloc_pt_range(&ppgtt->pd, 0, ppgtt->num_pd_entries,
1380 ppgtt->base.dev);
1381
1382 if (ret) {
1383 gen6_ppgtt_cleanup(&ppgtt->base);
1384 return ret;
1385 }
1386 }
1387
Ben Widawsky678d96f2015-03-16 16:00:56 +00001388 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001389 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1390 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1391 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08001392 ppgtt->base.start = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +00001393 ppgtt->base.total = ppgtt->num_pd_entries * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001394 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001395
Ben Widawsky7324cc02015-02-24 16:22:35 +00001396 ppgtt->pd.pd_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001397 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001398
Ben Widawsky678d96f2015-03-16 16:00:56 +00001399 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1400 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
1401
Michel Thierry4933d512015-03-24 15:46:22 +00001402 if (aliasing)
1403 ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
1404 else
1405 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001406
Ben Widawsky678d96f2015-03-16 16:00:56 +00001407 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1408
Thierry Reding440fd522015-01-23 09:05:06 +01001409 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001410 ppgtt->node.size >> 20,
1411 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001412
Daniel Vetterfa76da32014-08-06 20:19:54 +02001413 DRM_DEBUG("Adding PPGTT at offset %x\n",
Ben Widawsky7324cc02015-02-24 16:22:35 +00001414 ppgtt->pd.pd_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001415
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001416 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001417}
1418
Michel Thierry4933d512015-03-24 15:46:22 +00001419static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt,
1420 bool aliasing)
Daniel Vetter3440d262013-01-24 13:49:56 -08001421{
1422 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001423
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001424 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001425 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001426
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001427 if (INTEL_INFO(dev)->gen < 8)
Michel Thierry4933d512015-03-24 15:46:22 +00001428 return gen6_ppgtt_init(ppgtt, aliasing);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001429 else
Rodrigo Vivi1eb0f002014-12-03 04:55:26 -08001430 return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001431}
1432int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1433{
1434 struct drm_i915_private *dev_priv = dev->dev_private;
1435 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001436
Michel Thierry4933d512015-03-24 15:46:22 +00001437 ret = __hw_ppgtt_init(dev, ppgtt, false);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001438 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001439 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001440 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1441 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001442 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001443 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001444
1445 return ret;
1446}
1447
Daniel Vetter82460d92014-08-06 20:19:53 +02001448int i915_ppgtt_init_hw(struct drm_device *dev)
1449{
1450 struct drm_i915_private *dev_priv = dev->dev_private;
1451 struct intel_engine_cs *ring;
1452 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1453 int i, ret = 0;
1454
Thomas Daniel671b50132014-08-20 16:24:50 +01001455 /* In the case of execlists, PPGTT is enabled by the context descriptor
1456 * and the PDPs are contained within the context itself. We don't
1457 * need to do anything here. */
1458 if (i915.enable_execlists)
1459 return 0;
1460
Daniel Vetter82460d92014-08-06 20:19:53 +02001461 if (!USES_PPGTT(dev))
1462 return 0;
1463
1464 if (IS_GEN6(dev))
1465 gen6_ppgtt_enable(dev);
1466 else if (IS_GEN7(dev))
1467 gen7_ppgtt_enable(dev);
1468 else if (INTEL_INFO(dev)->gen >= 8)
1469 gen8_ppgtt_enable(dev);
1470 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001471 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001472
1473 if (ppgtt) {
1474 for_each_ring(ring, dev_priv, i) {
McAulay, Alistair6689c162014-08-15 18:51:35 +01001475 ret = ppgtt->switch_mm(ppgtt, ring);
Daniel Vetter82460d92014-08-06 20:19:53 +02001476 if (ret != 0)
1477 return ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001478 }
1479 }
1480
1481 return ret;
1482}
Daniel Vetter4d884702014-08-06 15:04:47 +02001483struct i915_hw_ppgtt *
1484i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1485{
1486 struct i915_hw_ppgtt *ppgtt;
1487 int ret;
1488
1489 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1490 if (!ppgtt)
1491 return ERR_PTR(-ENOMEM);
1492
1493 ret = i915_ppgtt_init(dev, ppgtt);
1494 if (ret) {
1495 kfree(ppgtt);
1496 return ERR_PTR(ret);
1497 }
1498
1499 ppgtt->file_priv = fpriv;
1500
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001501 trace_i915_ppgtt_create(&ppgtt->base);
1502
Daniel Vetter4d884702014-08-06 15:04:47 +02001503 return ppgtt;
1504}
1505
Daniel Vetteree960be2014-08-06 15:04:45 +02001506void i915_ppgtt_release(struct kref *kref)
1507{
1508 struct i915_hw_ppgtt *ppgtt =
1509 container_of(kref, struct i915_hw_ppgtt, ref);
1510
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001511 trace_i915_ppgtt_release(&ppgtt->base);
1512
Daniel Vetteree960be2014-08-06 15:04:45 +02001513 /* vmas should already be unbound */
1514 WARN_ON(!list_empty(&ppgtt->base.active_list));
1515 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1516
Daniel Vetter19dd1202014-08-06 15:04:55 +02001517 list_del(&ppgtt->base.global_link);
1518 drm_mm_takedown(&ppgtt->base.mm);
1519
Daniel Vetteree960be2014-08-06 15:04:45 +02001520 ppgtt->base.cleanup(&ppgtt->base);
1521 kfree(ppgtt);
1522}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001523
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001524static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001525ppgtt_bind_vma(struct i915_vma *vma,
1526 enum i915_cache_level cache_level,
1527 u32 flags)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001528{
Akash Goel24f3a8c2014-06-17 10:59:42 +05301529 /* Currently applicable only to VLV */
1530 if (vma->obj->gt_ro)
1531 flags |= PTE_READ_ONLY;
1532
Ben Widawsky782f1492014-02-20 11:50:33 -08001533 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301534 cache_level, flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001535}
1536
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001537static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001538{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001539 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001540 vma->node.start,
1541 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001542 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001543}
1544
Ben Widawskya81cc002013-01-18 12:30:31 -08001545extern int intel_iommu_gfx_mapped;
1546/* Certain Gen5 chipsets require require idling the GPU before
1547 * unmapping anything from the GTT when VT-d is enabled.
1548 */
1549static inline bool needs_idle_maps(struct drm_device *dev)
1550{
1551#ifdef CONFIG_INTEL_IOMMU
1552 /* Query intel_iommu to see if we need the workaround. Presumably that
1553 * was loaded first.
1554 */
1555 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1556 return true;
1557#endif
1558 return false;
1559}
1560
Ben Widawsky5c042282011-10-17 15:51:55 -07001561static bool do_idling(struct drm_i915_private *dev_priv)
1562{
1563 bool ret = dev_priv->mm.interruptible;
1564
Ben Widawskya81cc002013-01-18 12:30:31 -08001565 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001566 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001567 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001568 DRM_ERROR("Couldn't idle GPU\n");
1569 /* Wait a bit, in hopes it avoids the hang */
1570 udelay(10);
1571 }
1572 }
1573
1574 return ret;
1575}
1576
1577static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1578{
Ben Widawskya81cc002013-01-18 12:30:31 -08001579 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001580 dev_priv->mm.interruptible = interruptible;
1581}
1582
Ben Widawsky828c7902013-10-16 09:21:30 -07001583void i915_check_and_clear_faults(struct drm_device *dev)
1584{
1585 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001586 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001587 int i;
1588
1589 if (INTEL_INFO(dev)->gen < 6)
1590 return;
1591
1592 for_each_ring(ring, dev_priv, i) {
1593 u32 fault_reg;
1594 fault_reg = I915_READ(RING_FAULT_REG(ring));
1595 if (fault_reg & RING_FAULT_VALID) {
1596 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001597 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001598 "\tAddress space: %s\n"
1599 "\tSource ID: %d\n"
1600 "\tType: %d\n",
1601 fault_reg & PAGE_MASK,
1602 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1603 RING_FAULT_SRCID(fault_reg),
1604 RING_FAULT_FAULT_TYPE(fault_reg));
1605 I915_WRITE(RING_FAULT_REG(ring),
1606 fault_reg & ~RING_FAULT_VALID);
1607 }
1608 }
1609 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1610}
1611
Chris Wilson91e56492014-09-25 10:13:12 +01001612static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1613{
1614 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1615 intel_gtt_chipset_flush();
1616 } else {
1617 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1618 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1619 }
1620}
1621
Ben Widawsky828c7902013-10-16 09:21:30 -07001622void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1623{
1624 struct drm_i915_private *dev_priv = dev->dev_private;
1625
1626 /* Don't bother messing with faults pre GEN6 as we have little
1627 * documentation supporting that it's a good idea.
1628 */
1629 if (INTEL_INFO(dev)->gen < 6)
1630 return;
1631
1632 i915_check_and_clear_faults(dev);
1633
1634 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001635 dev_priv->gtt.base.start,
1636 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001637 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001638
1639 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001640}
1641
Daniel Vetter76aaf222010-11-05 22:23:30 +01001642void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1643{
1644 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001645 struct drm_i915_gem_object *obj;
Ben Widawsky80da2162013-12-06 14:11:17 -08001646 struct i915_address_space *vm;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001647
Ben Widawsky828c7902013-10-16 09:21:30 -07001648 i915_check_and_clear_faults(dev);
1649
Chris Wilsonbee4a182011-01-21 10:54:32 +00001650 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001651 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001652 dev_priv->gtt.base.start,
1653 dev_priv->gtt.base.total,
Ben Widawsky828c7902013-10-16 09:21:30 -07001654 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001655
Ben Widawsky35c20a62013-05-31 11:28:48 -07001656 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001657 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1658 &dev_priv->gtt.base);
1659 if (!vma)
1660 continue;
1661
Chris Wilson2c225692013-08-09 12:26:45 +01001662 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001663 /* The bind_vma code tries to be smart about tracking mappings.
1664 * Unfortunately above, we've just wiped out the mappings
1665 * without telling our object about it. So we need to fake it.
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001666 *
1667 * Bind is not expected to fail since this is only called on
1668 * resume and assumption is all requirements exist already.
Ben Widawsky6f65e292013-12-06 14:10:56 -08001669 */
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001670 vma->bound &= ~GLOBAL_BIND;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001671 WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
Daniel Vetter76aaf222010-11-05 22:23:30 +01001672 }
1673
Ben Widawsky80da2162013-12-06 14:11:17 -08001674
Ben Widawskya2319c02014-03-18 16:09:37 -07001675 if (INTEL_INFO(dev)->gen >= 8) {
Ville Syrjäläee0ce472014-04-09 13:28:01 +03001676 if (IS_CHERRYVIEW(dev))
1677 chv_setup_private_ppat(dev_priv);
1678 else
1679 bdw_setup_private_ppat(dev_priv);
1680
Ben Widawsky80da2162013-12-06 14:11:17 -08001681 return;
Ben Widawskya2319c02014-03-18 16:09:37 -07001682 }
Ben Widawsky80da2162013-12-06 14:11:17 -08001683
Ben Widawsky678d96f2015-03-16 16:00:56 +00001684 if (USES_PPGTT(dev)) {
1685 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1686 /* TODO: Perhaps it shouldn't be gen6 specific */
Ben Widawsky80da2162013-12-06 14:11:17 -08001687
Ben Widawsky678d96f2015-03-16 16:00:56 +00001688 struct i915_hw_ppgtt *ppgtt =
1689 container_of(vm, struct i915_hw_ppgtt,
1690 base);
1691
1692 if (i915_is_ggtt(vm))
1693 ppgtt = dev_priv->mm.aliasing_ppgtt;
1694
1695 gen6_write_page_range(dev_priv, &ppgtt->pd,
1696 0, ppgtt->base.total);
1697 }
Daniel Vetter76aaf222010-11-05 22:23:30 +01001698 }
1699
Chris Wilson91e56492014-09-25 10:13:12 +01001700 i915_ggtt_flush(dev_priv);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001701}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001702
Daniel Vetter74163902012-02-15 23:50:21 +01001703int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001704{
Chris Wilson9da3da62012-06-01 15:20:22 +01001705 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001706 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001707
1708 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1709 obj->pages->sgl, obj->pages->nents,
1710 PCI_DMA_BIDIRECTIONAL))
1711 return -ENOSPC;
1712
1713 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001714}
1715
Michel Thierry07749ef2015-03-16 16:00:54 +00001716static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001717{
1718#ifdef writeq
1719 writeq(pte, addr);
1720#else
1721 iowrite32((u32)pte, addr);
1722 iowrite32(pte >> 32, addr + 4);
1723#endif
1724}
1725
1726static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1727 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001728 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301729 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001730{
1731 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001732 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001733 gen8_pte_t __iomem *gtt_entries =
1734 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001735 int i = 0;
1736 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001737 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001738
1739 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1740 addr = sg_dma_address(sg_iter.sg) +
1741 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1742 gen8_set_pte(&gtt_entries[i],
1743 gen8_pte_encode(addr, level, true));
1744 i++;
1745 }
1746
1747 /*
1748 * XXX: This serves as a posting read to make sure that the PTE has
1749 * actually been updated. There is some concern that even though
1750 * registers and PTEs are within the same BAR that they are potentially
1751 * of NUMA access patterns. Therefore, even with the way we assume
1752 * hardware should work, we must keep this posting read for paranoia.
1753 */
1754 if (i != 0)
1755 WARN_ON(readq(&gtt_entries[i-1])
1756 != gen8_pte_encode(addr, level, true));
1757
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001758 /* This next bit makes the above posting read even more important. We
1759 * want to flush the TLBs only after we're certain all the PTE updates
1760 * have finished.
1761 */
1762 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1763 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001764}
1765
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001766/*
1767 * Binds an object into the global gtt with the specified cache level. The object
1768 * will be accessible to the GPU via commands whose operands reference offsets
1769 * within the global GTT as well as accessible by the GPU through the GMADR
1770 * mapped BAR (dev_priv->mm.gtt->gtt).
1771 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001772static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001773 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001774 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301775 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001776{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001777 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001778 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001779 gen6_pte_t __iomem *gtt_entries =
1780 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001781 int i = 0;
1782 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001783 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001784
Imre Deak6e995e22013-02-18 19:28:04 +02001785 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001786 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301787 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001788 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001789 }
1790
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001791 /* XXX: This serves as a posting read to make sure that the PTE has
1792 * actually been updated. There is some concern that even though
1793 * registers and PTEs are within the same BAR that they are potentially
1794 * of NUMA access patterns. Therefore, even with the way we assume
1795 * hardware should work, we must keep this posting read for paranoia.
1796 */
Pavel Machek57007df2014-07-28 13:20:58 +02001797 if (i != 0) {
1798 unsigned long gtt = readl(&gtt_entries[i-1]);
1799 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1800 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001801
1802 /* This next bit makes the above posting read even more important. We
1803 * want to flush the TLBs only after we're certain all the PTE updates
1804 * have finished.
1805 */
1806 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1807 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001808}
1809
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001810static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001811 uint64_t start,
1812 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001813 bool use_scratch)
1814{
1815 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001816 unsigned first_entry = start >> PAGE_SHIFT;
1817 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001818 gen8_pte_t scratch_pte, __iomem *gtt_base =
1819 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001820 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1821 int i;
1822
1823 if (WARN(num_entries > max_entries,
1824 "First entry = %d; Num entries = %d (max=%d)\n",
1825 first_entry, num_entries, max_entries))
1826 num_entries = max_entries;
1827
1828 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1829 I915_CACHE_LLC,
1830 use_scratch);
1831 for (i = 0; i < num_entries; i++)
1832 gen8_set_pte(&gtt_base[i], scratch_pte);
1833 readl(gtt_base);
1834}
1835
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001836static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001837 uint64_t start,
1838 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001839 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001840{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001841 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001842 unsigned first_entry = start >> PAGE_SHIFT;
1843 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001844 gen6_pte_t scratch_pte, __iomem *gtt_base =
1845 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001846 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001847 int i;
1848
1849 if (WARN(num_entries > max_entries,
1850 "First entry = %d; Num entries = %d (max=%d)\n",
1851 first_entry, num_entries, max_entries))
1852 num_entries = max_entries;
1853
Akash Goel24f3a8c2014-06-17 10:59:42 +05301854 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001855
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001856 for (i = 0; i < num_entries; i++)
1857 iowrite32(scratch_pte, &gtt_base[i]);
1858 readl(gtt_base);
1859}
1860
Ben Widawsky6f65e292013-12-06 14:10:56 -08001861
1862static void i915_ggtt_bind_vma(struct i915_vma *vma,
1863 enum i915_cache_level cache_level,
1864 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001865{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001866 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001867 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1868 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1869
Ben Widawsky6f65e292013-12-06 14:10:56 -08001870 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001871 intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001872 vma->bound = GLOBAL_BIND;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001873}
1874
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001875static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001876 uint64_t start,
1877 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001878 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001879{
Ben Widawsky782f1492014-02-20 11:50:33 -08001880 unsigned first_entry = start >> PAGE_SHIFT;
1881 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001882 intel_gtt_clear_range(first_entry, num_entries);
1883}
1884
Ben Widawsky6f65e292013-12-06 14:10:56 -08001885static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001886{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001887 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1888 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001889
Ben Widawsky6f65e292013-12-06 14:10:56 -08001890 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001891 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001892 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001893}
1894
Ben Widawsky6f65e292013-12-06 14:10:56 -08001895static void ggtt_bind_vma(struct i915_vma *vma,
1896 enum i915_cache_level cache_level,
1897 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001898{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001899 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001900 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001901 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001902 struct sg_table *pages = obj->pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001903
Akash Goel24f3a8c2014-06-17 10:59:42 +05301904 /* Currently applicable only to VLV */
1905 if (obj->gt_ro)
1906 flags |= PTE_READ_ONLY;
1907
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001908 if (i915_is_ggtt(vma->vm))
1909 pages = vma->ggtt_view.pages;
1910
Ben Widawsky6f65e292013-12-06 14:10:56 -08001911 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1912 * or we have a global mapping already but the cacheability flags have
1913 * changed, set the global PTEs.
1914 *
1915 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1916 * instead if none of the above hold true.
1917 *
1918 * NB: A global mapping should only be needed for special regions like
1919 * "gtt mappable", SNB errata, or if specified via special execbuf
1920 * flags. At all other times, the GPU will use the aliasing PPGTT.
1921 */
1922 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001923 if (!(vma->bound & GLOBAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001924 (cache_level != obj->cache_level)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001925 vma->vm->insert_entries(vma->vm, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001926 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301927 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001928 vma->bound |= GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001929 }
1930 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001931
Ben Widawsky6f65e292013-12-06 14:10:56 -08001932 if (dev_priv->mm.aliasing_ppgtt &&
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001933 (!(vma->bound & LOCAL_BIND) ||
Ben Widawsky6f65e292013-12-06 14:10:56 -08001934 (cache_level != obj->cache_level))) {
1935 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001936 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001937 vma->node.start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301938 cache_level, flags);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001939 vma->bound |= LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001940 }
1941}
1942
1943static void ggtt_unbind_vma(struct i915_vma *vma)
1944{
1945 struct drm_device *dev = vma->vm->dev;
1946 struct drm_i915_private *dev_priv = dev->dev_private;
1947 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001948
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001949 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001950 vma->vm->clear_range(vma->vm,
1951 vma->node.start,
1952 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001953 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001954 vma->bound &= ~GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001955 }
1956
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001957 if (vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001958 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1959 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001960 vma->node.start,
1961 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001962 true);
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001963 vma->bound &= ~LOCAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001964 }
Daniel Vetter74163902012-02-15 23:50:21 +01001965}
1966
1967void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1968{
Ben Widawsky5c042282011-10-17 15:51:55 -07001969 struct drm_device *dev = obj->base.dev;
1970 struct drm_i915_private *dev_priv = dev->dev_private;
1971 bool interruptible;
1972
1973 interruptible = do_idling(dev_priv);
1974
Chris Wilson9da3da62012-06-01 15:20:22 +01001975 if (!obj->has_dma_mapping)
1976 dma_unmap_sg(&dev->pdev->dev,
1977 obj->pages->sgl, obj->pages->nents,
1978 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001979
1980 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001981}
Daniel Vetter644ec022012-03-26 09:45:40 +02001982
Chris Wilson42d6ab42012-07-26 11:49:32 +01001983static void i915_gtt_color_adjust(struct drm_mm_node *node,
1984 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01001985 u64 *start,
1986 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01001987{
1988 if (node->color != color)
1989 *start += 4096;
1990
1991 if (!list_empty(&node->node_list)) {
1992 node = list_entry(node->node_list.next,
1993 struct drm_mm_node,
1994 node_list);
1995 if (node->allocated && node->color != color)
1996 *end -= 4096;
1997 }
1998}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001999
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002000static int i915_gem_setup_global_gtt(struct drm_device *dev,
2001 unsigned long start,
2002 unsigned long mappable_end,
2003 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002004{
Ben Widawskye78891c2013-01-25 16:41:04 -08002005 /* Let GEM Manage all of the aperture.
2006 *
2007 * However, leave one page at the end still bound to the scratch page.
2008 * There are a number of places where the hardware apparently prefetches
2009 * past the end of the object, and we've seen multiple hangs with the
2010 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2011 * aperture. One page should be enough to keep any prefetching inside
2012 * of the aperture.
2013 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002014 struct drm_i915_private *dev_priv = dev->dev_private;
2015 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002016 struct drm_mm_node *entry;
2017 struct drm_i915_gem_object *obj;
2018 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002019 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002020
Ben Widawsky35451cb2013-01-17 12:45:13 -08002021 BUG_ON(mappable_end > end);
2022
Chris Wilsoned2f3452012-11-15 11:32:19 +00002023 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002024 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002025
2026 dev_priv->gtt.base.start = start;
2027 dev_priv->gtt.base.total = end - start;
2028
2029 if (intel_vgpu_active(dev)) {
2030 ret = intel_vgt_balloon(dev);
2031 if (ret)
2032 return ret;
2033 }
2034
Chris Wilson42d6ab42012-07-26 11:49:32 +01002035 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002036 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002037
Chris Wilsoned2f3452012-11-15 11:32:19 +00002038 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002039 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002040 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002041
Ben Widawskyedd41a82013-07-05 14:41:05 -07002042 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002043 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002044
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002045 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002046 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002047 if (ret) {
2048 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2049 return ret;
2050 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002051 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002052 }
2053
Chris Wilsoned2f3452012-11-15 11:32:19 +00002054 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002055 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002056 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2057 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002058 ggtt_vm->clear_range(ggtt_vm, hole_start,
2059 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002060 }
2061
2062 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002063 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002064
Daniel Vetterfa76da32014-08-06 20:19:54 +02002065 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2066 struct i915_hw_ppgtt *ppgtt;
2067
2068 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2069 if (!ppgtt)
2070 return -ENOMEM;
2071
Michel Thierry4933d512015-03-24 15:46:22 +00002072 ret = __hw_ppgtt_init(dev, ppgtt, true);
2073 if (ret) {
2074 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002075 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002076 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002077
2078 dev_priv->mm.aliasing_ppgtt = ppgtt;
2079 }
2080
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002081 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002082}
2083
Ben Widawskyd7e50082012-12-18 10:31:25 -08002084void i915_gem_init_global_gtt(struct drm_device *dev)
2085{
2086 struct drm_i915_private *dev_priv = dev->dev_private;
2087 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002088
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002089 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002090 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002091
Ben Widawskye78891c2013-01-25 16:41:04 -08002092 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002093}
2094
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002095void i915_global_gtt_cleanup(struct drm_device *dev)
2096{
2097 struct drm_i915_private *dev_priv = dev->dev_private;
2098 struct i915_address_space *vm = &dev_priv->gtt.base;
2099
Daniel Vetter70e32542014-08-06 15:04:57 +02002100 if (dev_priv->mm.aliasing_ppgtt) {
2101 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2102
2103 ppgtt->base.cleanup(&ppgtt->base);
2104 }
2105
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002106 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002107 if (intel_vgpu_active(dev))
2108 intel_vgt_deballoon();
2109
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002110 drm_mm_takedown(&vm->mm);
2111 list_del(&vm->global_link);
2112 }
2113
2114 vm->cleanup(vm);
2115}
Daniel Vetter70e32542014-08-06 15:04:57 +02002116
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002117static int setup_scratch_page(struct drm_device *dev)
2118{
2119 struct drm_i915_private *dev_priv = dev->dev_private;
2120 struct page *page;
2121 dma_addr_t dma_addr;
2122
2123 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2124 if (page == NULL)
2125 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002126 set_pages_uc(page, 1);
2127
2128#ifdef CONFIG_INTEL_IOMMU
2129 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2130 PCI_DMA_BIDIRECTIONAL);
2131 if (pci_dma_mapping_error(dev->pdev, dma_addr))
2132 return -EINVAL;
2133#else
2134 dma_addr = page_to_phys(page);
2135#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002136 dev_priv->gtt.base.scratch.page = page;
2137 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002138
2139 return 0;
2140}
2141
2142static void teardown_scratch_page(struct drm_device *dev)
2143{
2144 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002145 struct page *page = dev_priv->gtt.base.scratch.page;
2146
2147 set_pages_wb(page, 1);
2148 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002149 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002150 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002151}
2152
2153static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2154{
2155 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2156 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2157 return snb_gmch_ctl << 20;
2158}
2159
Ben Widawsky9459d252013-11-03 16:53:55 -08002160static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2161{
2162 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2163 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2164 if (bdw_gmch_ctl)
2165 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002166
2167#ifdef CONFIG_X86_32
2168 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2169 if (bdw_gmch_ctl > 4)
2170 bdw_gmch_ctl = 4;
2171#endif
2172
Ben Widawsky9459d252013-11-03 16:53:55 -08002173 return bdw_gmch_ctl << 20;
2174}
2175
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002176static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2177{
2178 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2179 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2180
2181 if (gmch_ctrl)
2182 return 1 << (20 + gmch_ctrl);
2183
2184 return 0;
2185}
2186
Ben Widawskybaa09f52013-01-24 13:49:57 -08002187static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002188{
2189 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2190 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2191 return snb_gmch_ctl << 25; /* 32 MB units */
2192}
2193
Ben Widawsky9459d252013-11-03 16:53:55 -08002194static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2195{
2196 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2197 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2198 return bdw_gmch_ctl << 25; /* 32 MB units */
2199}
2200
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002201static size_t chv_get_stolen_size(u16 gmch_ctrl)
2202{
2203 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2204 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2205
2206 /*
2207 * 0x0 to 0x10: 32MB increments starting at 0MB
2208 * 0x11 to 0x16: 4MB increments starting at 8MB
2209 * 0x17 to 0x1d: 4MB increments start at 36MB
2210 */
2211 if (gmch_ctrl < 0x11)
2212 return gmch_ctrl << 25;
2213 else if (gmch_ctrl < 0x17)
2214 return (gmch_ctrl - 0x11 + 2) << 22;
2215 else
2216 return (gmch_ctrl - 0x17 + 9) << 22;
2217}
2218
Damien Lespiau66375012014-01-09 18:02:46 +00002219static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2220{
2221 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2222 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2223
2224 if (gen9_gmch_ctl < 0xf0)
2225 return gen9_gmch_ctl << 25; /* 32 MB units */
2226 else
2227 /* 4MB increments starting at 0xf0 for 4MB */
2228 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2229}
2230
Ben Widawsky63340132013-11-04 19:32:22 -08002231static int ggtt_probe_common(struct drm_device *dev,
2232 size_t gtt_size)
2233{
2234 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002235 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002236 int ret;
2237
2238 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002239 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002240 (pci_resource_len(dev->pdev, 0) / 2);
2241
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002242 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002243 if (!dev_priv->gtt.gsm) {
2244 DRM_ERROR("Failed to map the gtt page table\n");
2245 return -ENOMEM;
2246 }
2247
2248 ret = setup_scratch_page(dev);
2249 if (ret) {
2250 DRM_ERROR("Scratch setup failed\n");
2251 /* iounmap will also get called at remove, but meh */
2252 iounmap(dev_priv->gtt.gsm);
2253 }
2254
2255 return ret;
2256}
2257
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002258/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2259 * bits. When using advanced contexts each context stores its own PAT, but
2260 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002261static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002262{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002263 uint64_t pat;
2264
2265 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2266 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2267 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2268 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2269 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2270 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2271 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2272 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2273
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002274 if (!USES_PPGTT(dev_priv->dev))
2275 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2276 * so RTL will always use the value corresponding to
2277 * pat_sel = 000".
2278 * So let's disable cache for GGTT to avoid screen corruptions.
2279 * MOCS still can be used though.
2280 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2281 * before this patch, i.e. the same uncached + snooping access
2282 * like on gen6/7 seems to be in effect.
2283 * - So this just fixes blitter/render access. Again it looks
2284 * like it's not just uncached access, but uncached + snooping.
2285 * So we can still hold onto all our assumptions wrt cpu
2286 * clflushing on LLC machines.
2287 */
2288 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2289
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002290 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2291 * write would work. */
2292 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2293 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2294}
2295
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002296static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2297{
2298 uint64_t pat;
2299
2300 /*
2301 * Map WB on BDW to snooped on CHV.
2302 *
2303 * Only the snoop bit has meaning for CHV, the rest is
2304 * ignored.
2305 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002306 * The hardware will never snoop for certain types of accesses:
2307 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2308 * - PPGTT page tables
2309 * - some other special cycles
2310 *
2311 * As with BDW, we also need to consider the following for GT accesses:
2312 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2313 * so RTL will always use the value corresponding to
2314 * pat_sel = 000".
2315 * Which means we must set the snoop bit in PAT entry 0
2316 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002317 */
2318 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2319 GEN8_PPAT(1, 0) |
2320 GEN8_PPAT(2, 0) |
2321 GEN8_PPAT(3, 0) |
2322 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2323 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2324 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2325 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2326
2327 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2328 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2329}
2330
Ben Widawsky63340132013-11-04 19:32:22 -08002331static int gen8_gmch_probe(struct drm_device *dev,
2332 size_t *gtt_total,
2333 size_t *stolen,
2334 phys_addr_t *mappable_base,
2335 unsigned long *mappable_end)
2336{
2337 struct drm_i915_private *dev_priv = dev->dev_private;
2338 unsigned int gtt_size;
2339 u16 snb_gmch_ctl;
2340 int ret;
2341
2342 /* TODO: We're not aware of mappable constraints on gen8 yet */
2343 *mappable_base = pci_resource_start(dev->pdev, 2);
2344 *mappable_end = pci_resource_len(dev->pdev, 2);
2345
2346 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2347 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2348
2349 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2350
Damien Lespiau66375012014-01-09 18:02:46 +00002351 if (INTEL_INFO(dev)->gen >= 9) {
2352 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2353 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2354 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002355 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2356 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2357 } else {
2358 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2359 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2360 }
Ben Widawsky63340132013-11-04 19:32:22 -08002361
Michel Thierry07749ef2015-03-16 16:00:54 +00002362 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002363
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002364 if (IS_CHERRYVIEW(dev))
2365 chv_setup_private_ppat(dev_priv);
2366 else
2367 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002368
Ben Widawsky63340132013-11-04 19:32:22 -08002369 ret = ggtt_probe_common(dev, gtt_size);
2370
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002371 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2372 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08002373
2374 return ret;
2375}
2376
Ben Widawskybaa09f52013-01-24 13:49:57 -08002377static int gen6_gmch_probe(struct drm_device *dev,
2378 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002379 size_t *stolen,
2380 phys_addr_t *mappable_base,
2381 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002382{
2383 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002384 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002385 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002386 int ret;
2387
Ben Widawsky41907dd2013-02-08 11:32:47 -08002388 *mappable_base = pci_resource_start(dev->pdev, 2);
2389 *mappable_end = pci_resource_len(dev->pdev, 2);
2390
Ben Widawskybaa09f52013-01-24 13:49:57 -08002391 /* 64/512MB is the current min/max we actually know of, but this is just
2392 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002393 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002394 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002395 DRM_ERROR("Unknown GMADR size (%lx)\n",
2396 dev_priv->gtt.mappable_end);
2397 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002398 }
2399
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002400 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2401 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002402 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002403
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002404 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002405
Ben Widawsky63340132013-11-04 19:32:22 -08002406 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002407 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002408
Ben Widawsky63340132013-11-04 19:32:22 -08002409 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002410
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002411 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2412 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002413
2414 return ret;
2415}
2416
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002417static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002418{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002419
2420 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002421
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002422 iounmap(gtt->gsm);
2423 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002424}
2425
2426static int i915_gmch_probe(struct drm_device *dev,
2427 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002428 size_t *stolen,
2429 phys_addr_t *mappable_base,
2430 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002431{
2432 struct drm_i915_private *dev_priv = dev->dev_private;
2433 int ret;
2434
Ben Widawskybaa09f52013-01-24 13:49:57 -08002435 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2436 if (!ret) {
2437 DRM_ERROR("failed to set up gmch\n");
2438 return -EIO;
2439 }
2440
Ben Widawsky41907dd2013-02-08 11:32:47 -08002441 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002442
2443 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002444 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002445
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002446 if (unlikely(dev_priv->gtt.do_idle_maps))
2447 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2448
Ben Widawskybaa09f52013-01-24 13:49:57 -08002449 return 0;
2450}
2451
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002452static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002453{
2454 intel_gmch_remove();
2455}
2456
2457int i915_gem_gtt_init(struct drm_device *dev)
2458{
2459 struct drm_i915_private *dev_priv = dev->dev_private;
2460 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002461 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002462
Ben Widawskybaa09f52013-01-24 13:49:57 -08002463 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002464 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002465 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002466 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002467 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002468 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002469 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002470 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002471 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002472 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002473 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002474 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002475 else if (INTEL_INFO(dev)->gen >= 7)
2476 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002477 else
Chris Wilson350ec882013-08-06 13:17:02 +01002478 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002479 } else {
2480 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2481 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002482 }
2483
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002484 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002485 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002486 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002487 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002488
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002489 gtt->base.dev = dev;
2490
Ben Widawskybaa09f52013-01-24 13:49:57 -08002491 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002492 DRM_INFO("Memory usable by graphics device = %zdM\n",
2493 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002494 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2495 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002496#ifdef CONFIG_INTEL_IOMMU
2497 if (intel_iommu_gfx_mapped)
2498 DRM_INFO("VT-d active for gfx access\n");
2499#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002500 /*
2501 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2502 * user's requested state against the hardware/driver capabilities. We
2503 * do this now so that we can print out any log messages once rather
2504 * than every time we check intel_enable_ppgtt().
2505 */
2506 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2507 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002508
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002509 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002510}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002511
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002512static struct i915_vma *
2513__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2514 struct i915_address_space *vm,
2515 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002516{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002517 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002518
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002519 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2520 return ERR_PTR(-EINVAL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002521 vma = kzalloc(sizeof(*vma), GFP_KERNEL);
2522 if (vma == NULL)
2523 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002524
Ben Widawsky6f65e292013-12-06 14:10:56 -08002525 INIT_LIST_HEAD(&vma->vma_link);
2526 INIT_LIST_HEAD(&vma->mm_list);
2527 INIT_LIST_HEAD(&vma->exec_list);
2528 vma->vm = vm;
2529 vma->obj = obj;
2530
Rodrigo Vivib1252bcf2014-12-03 04:55:29 -08002531 if (INTEL_INFO(vm->dev)->gen >= 6) {
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002532 if (i915_is_ggtt(vm)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002533 vma->ggtt_view = *ggtt_view;
2534
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002535 vma->unbind_vma = ggtt_unbind_vma;
2536 vma->bind_vma = ggtt_bind_vma;
2537 } else {
2538 vma->unbind_vma = ppgtt_unbind_vma;
2539 vma->bind_vma = ppgtt_bind_vma;
2540 }
Rodrigo Vivib1252bcf2014-12-03 04:55:29 -08002541 } else {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002542 BUG_ON(!i915_is_ggtt(vm));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002543 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002544 vma->unbind_vma = i915_ggtt_unbind_vma;
2545 vma->bind_vma = i915_ggtt_bind_vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002546 }
2547
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002548 list_add_tail(&vma->vma_link, &obj->vma_list);
2549 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002550 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002551
2552 return vma;
2553}
2554
2555struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002556i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2557 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002558{
2559 struct i915_vma *vma;
2560
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002561 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002562 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002563 vma = __i915_gem_vma_create(obj, vm,
2564 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002565
2566 return vma;
2567}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002568
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002569struct i915_vma *
2570i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2571 const struct i915_ggtt_view *view)
2572{
2573 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2574 struct i915_vma *vma;
2575
2576 if (WARN_ON(!view))
2577 return ERR_PTR(-EINVAL);
2578
2579 vma = i915_gem_obj_to_ggtt_view(obj, view);
2580
2581 if (IS_ERR(vma))
2582 return vma;
2583
2584 if (!vma)
2585 vma = __i915_gem_vma_create(obj, ggtt, view);
2586
2587 return vma;
2588
2589}
2590
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002591static void
2592rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2593 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002594{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002595 unsigned int column, row;
2596 unsigned int src_idx;
2597 struct scatterlist *sg = st->sgl;
2598
2599 st->nents = 0;
2600
2601 for (column = 0; column < width; column++) {
2602 src_idx = width * (height - 1) + column;
2603 for (row = 0; row < height; row++) {
2604 st->nents++;
2605 /* We don't need the pages, but need to initialize
2606 * the entries so the sg list can be happily traversed.
2607 * The only thing we need are DMA addresses.
2608 */
2609 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2610 sg_dma_address(sg) = in[src_idx];
2611 sg_dma_len(sg) = PAGE_SIZE;
2612 sg = sg_next(sg);
2613 src_idx -= width;
2614 }
2615 }
2616}
2617
2618static struct sg_table *
2619intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2620 struct drm_i915_gem_object *obj)
2621{
2622 struct drm_device *dev = obj->base.dev;
2623 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
2624 unsigned long size, pages, rot_pages;
2625 struct sg_page_iter sg_iter;
2626 unsigned long i;
2627 dma_addr_t *page_addr_list;
2628 struct sg_table *st;
2629 unsigned int tile_pitch, tile_height;
2630 unsigned int width_pages, height_pages;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002631 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002632
2633 pages = obj->base.size / PAGE_SIZE;
2634
2635 /* Calculate tiling geometry. */
2636 tile_height = intel_tile_height(dev, rot_info->pixel_format,
2637 rot_info->fb_modifier);
2638 tile_pitch = PAGE_SIZE / tile_height;
2639 width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch);
2640 height_pages = DIV_ROUND_UP(rot_info->height, tile_height);
2641 rot_pages = width_pages * height_pages;
2642 size = rot_pages * PAGE_SIZE;
2643
2644 /* Allocate a temporary list of source pages for random access. */
2645 page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t));
2646 if (!page_addr_list)
2647 return ERR_PTR(ret);
2648
2649 /* Allocate target SG list. */
2650 st = kmalloc(sizeof(*st), GFP_KERNEL);
2651 if (!st)
2652 goto err_st_alloc;
2653
2654 ret = sg_alloc_table(st, rot_pages, GFP_KERNEL);
2655 if (ret)
2656 goto err_sg_alloc;
2657
2658 /* Populate source page list from the object. */
2659 i = 0;
2660 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2661 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2662 i++;
2663 }
2664
2665 /* Rotate the pages. */
2666 rotate_pages(page_addr_list, width_pages, height_pages, st);
2667
2668 DRM_DEBUG_KMS(
2669 "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n",
2670 size, rot_info->pitch, rot_info->height,
2671 rot_info->pixel_format, width_pages, height_pages,
2672 rot_pages);
2673
2674 drm_free_large(page_addr_list);
2675
2676 return st;
2677
2678err_sg_alloc:
2679 kfree(st);
2680err_st_alloc:
2681 drm_free_large(page_addr_list);
2682
2683 DRM_DEBUG_KMS(
2684 "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n",
2685 size, ret, rot_info->pitch, rot_info->height,
2686 rot_info->pixel_format, width_pages, height_pages,
2687 rot_pages);
2688 return ERR_PTR(ret);
2689}
2690
2691static inline int
2692i915_get_ggtt_vma_pages(struct i915_vma *vma)
2693{
2694 int ret = 0;
2695
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002696 if (vma->ggtt_view.pages)
2697 return 0;
2698
2699 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2700 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002701 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2702 vma->ggtt_view.pages =
2703 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002704 else
2705 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2706 vma->ggtt_view.type);
2707
2708 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002709 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002710 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002711 ret = -EINVAL;
2712 } else if (IS_ERR(vma->ggtt_view.pages)) {
2713 ret = PTR_ERR(vma->ggtt_view.pages);
2714 vma->ggtt_view.pages = NULL;
2715 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2716 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002717 }
2718
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002719 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002720}
2721
2722/**
2723 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2724 * @vma: VMA to map
2725 * @cache_level: mapping cache level
2726 * @flags: flags like global or local mapping
2727 *
2728 * DMA addresses are taken from the scatter-gather table of this object (or of
2729 * this VMA in case of non-default GGTT views) and PTE entries set up.
2730 * Note that DMA addresses are also the only part of the SG table we care about.
2731 */
2732int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2733 u32 flags)
2734{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002735 if (i915_is_ggtt(vma->vm)) {
2736 int ret = i915_get_ggtt_vma_pages(vma);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002737
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002738 if (ret)
2739 return ret;
2740 }
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002741
2742 vma->bind_vma(vma, cache_level, flags);
2743
2744 return 0;
2745}