blob: ddfa069c5e7edebab2875b34d8ad4727d6eb9628 [file] [log] [blame]
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001/*
2 * Support PCI/PCIe on PowerNV platforms
3 *
4 * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +000012#undef DEBUG
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000013
14#include <linux/kernel.h>
15#include <linux/pci.h>
Gavin Shan361f2a22014-04-24 18:00:25 +100016#include <linux/crash_dump.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080017#include <linux/debugfs.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000018#include <linux/delay.h>
19#include <linux/string.h>
20#include <linux/init.h>
21#include <linux/bootmem.h>
22#include <linux/irq.h>
23#include <linux/io.h>
24#include <linux/msi.h>
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +110025#include <linux/memblock.h>
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +100026#include <linux/iommu.h>
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +100027#include <linux/rculist.h>
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +100028#include <linux/sizes.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000029
30#include <asm/sections.h>
31#include <asm/io.h>
32#include <asm/prom.h>
33#include <asm/pci-bridge.h>
34#include <asm/machdep.h>
Gavin Shanfb1b55d2013-03-05 21:12:37 +000035#include <asm/msi_bitmap.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000036#include <asm/ppc-pci.h>
37#include <asm/opal.h>
38#include <asm/iommu.h>
39#include <asm/tce.h>
Gavin Shan137436c2013-04-25 19:20:59 +000040#include <asm/xics.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080041#include <asm/debug.h>
Guo Chao262af552014-07-21 14:42:30 +100042#include <asm/firmware.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110043#include <asm/pnv-pci.h>
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100044#include <asm/mmzone.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110045
Michael Neulingec249dd2015-05-27 16:07:16 +100046#include <misc/cxl-base.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000047
48#include "powernv.h"
49#include "pci.h"
50
Gavin Shan99451552016-05-05 12:02:13 +100051#define PNV_IODA1_M64_NUM 16 /* Number of M64 BARs */
52#define PNV_IODA1_M64_SEGS 8 /* Segments per M64 BAR */
Gavin Shanacce9712016-05-03 15:41:33 +100053#define PNV_IODA1_DMA32_SEGSIZE 0x10000000
Wei Yang781a8682015-03-25 16:23:57 +080054
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +100055#define POWERNV_IOMMU_DEFAULT_LEVELS 1
56#define POWERNV_IOMMU_MAX_LEVELS 5
57
Gavin Shan9497a1c2016-06-21 12:35:56 +100058static const char * const pnv_phb_names[] = { "IODA1", "IODA2", "NPU" };
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100059static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl);
60
Alexey Kardashevskiy7d623e42016-04-29 18:55:21 +100061void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
Joe Perches6d31c2f2014-09-21 10:55:06 -070062 const char *fmt, ...)
63{
64 struct va_format vaf;
65 va_list args;
66 char pfix[32];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000067
Joe Perches6d31c2f2014-09-21 10:55:06 -070068 va_start(args, fmt);
69
70 vaf.fmt = fmt;
71 vaf.va = &args;
72
Wei Yang781a8682015-03-25 16:23:57 +080073 if (pe->flags & PNV_IODA_PE_DEV)
Joe Perches6d31c2f2014-09-21 10:55:06 -070074 strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
Wei Yang781a8682015-03-25 16:23:57 +080075 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Joe Perches6d31c2f2014-09-21 10:55:06 -070076 sprintf(pfix, "%04x:%02x ",
77 pci_domain_nr(pe->pbus), pe->pbus->number);
Wei Yang781a8682015-03-25 16:23:57 +080078#ifdef CONFIG_PCI_IOV
79 else if (pe->flags & PNV_IODA_PE_VF)
80 sprintf(pfix, "%04x:%02x:%2x.%d",
81 pci_domain_nr(pe->parent_dev->bus),
82 (pe->rid & 0xff00) >> 8,
83 PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
84#endif /* CONFIG_PCI_IOV*/
Joe Perches6d31c2f2014-09-21 10:55:06 -070085
Russell Currey1f52f172016-11-16 14:02:15 +110086 printk("%spci %s: [PE# %.2x] %pV",
Joe Perches6d31c2f2014-09-21 10:55:06 -070087 level, pfix, pe->pe_number, &vaf);
88
89 va_end(args);
90}
91
Thadeu Lima de Souza Cascardo4e287842014-10-23 19:19:35 -020092static bool pnv_iommu_bypass_disabled __read_mostly;
93
94static int __init iommu_setup(char *str)
95{
96 if (!str)
97 return -EINVAL;
98
99 while (*str) {
100 if (!strncmp(str, "nobypass", 8)) {
101 pnv_iommu_bypass_disabled = true;
102 pr_info("PowerNV: IOMMU bypass window disabled.\n");
103 break;
104 }
105 str += strcspn(str, ",");
106 if (*str == ',')
107 str++;
108 }
109
110 return 0;
111}
112early_param("iommu", iommu_setup);
113
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000114static inline bool pnv_pci_is_m64(struct pnv_phb *phb, struct resource *r)
Guo Chao262af552014-07-21 14:42:30 +1000115{
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000116 /*
117 * WARNING: We cannot rely on the resource flags. The Linux PCI
118 * allocation code sometimes decides to put a 64-bit prefetchable
119 * BAR in the 32-bit window, so we have to compare the addresses.
120 *
121 * For simplicity we only test resource start.
122 */
123 return (r->start >= phb->ioda.m64_base &&
124 r->start < (phb->ioda.m64_base + phb->ioda.m64_size));
Guo Chao262af552014-07-21 14:42:30 +1000125}
126
Russell Curreyb79331a2016-09-14 16:37:17 +1000127static inline bool pnv_pci_is_m64_flags(unsigned long resource_flags)
128{
129 unsigned long flags = (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
130
131 return (resource_flags & flags) == flags;
132}
133
Gavin Shan1e916772016-05-03 15:41:36 +1000134static struct pnv_ioda_pe *pnv_ioda_init_pe(struct pnv_phb *phb, int pe_no)
135{
Gavin Shan313483d2016-09-28 14:34:56 +1000136 s64 rc;
137
Gavin Shan1e916772016-05-03 15:41:36 +1000138 phb->ioda.pe_array[pe_no].phb = phb;
139 phb->ioda.pe_array[pe_no].pe_number = pe_no;
140
Gavin Shan313483d2016-09-28 14:34:56 +1000141 /*
142 * Clear the PE frozen state as it might be put into frozen state
143 * in the last PCI remove path. It's not harmful to do so when the
144 * PE is already in unfrozen state.
145 */
146 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no,
147 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
Russell Curreyd4791db2016-11-16 12:12:26 +1100148 if (rc != OPAL_SUCCESS && rc != OPAL_UNSUPPORTED)
Russell Currey1f52f172016-11-16 14:02:15 +1100149 pr_warn("%s: Error %lld unfreezing PHB#%x-PE#%x\n",
Gavin Shan313483d2016-09-28 14:34:56 +1000150 __func__, rc, phb->hose->global_number, pe_no);
151
Gavin Shan1e916772016-05-03 15:41:36 +1000152 return &phb->ioda.pe_array[pe_no];
153}
154
Gavin Shan4b82ab12014-11-12 13:36:07 +1100155static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
156{
Gavin Shan92b8f132016-05-03 15:41:24 +1000157 if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe_num)) {
Russell Currey1f52f172016-11-16 14:02:15 +1100158 pr_warn("%s: Invalid PE %x on PHB#%x\n",
Gavin Shan4b82ab12014-11-12 13:36:07 +1100159 __func__, pe_no, phb->hose->global_number);
160 return;
161 }
162
Gavin Shane9dc4d72015-06-19 12:26:16 +1000163 if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
Russell Currey1f52f172016-11-16 14:02:15 +1100164 pr_debug("%s: PE %x was reserved on PHB#%x\n",
Gavin Shane9dc4d72015-06-19 12:26:16 +1000165 __func__, pe_no, phb->hose->global_number);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100166
Gavin Shan1e916772016-05-03 15:41:36 +1000167 pnv_ioda_init_pe(phb, pe_no);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100168}
169
Gavin Shan1e916772016-05-03 15:41:36 +1000170static struct pnv_ioda_pe *pnv_ioda_alloc_pe(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000171{
Andrzej Hajda60964812016-08-17 12:03:05 +0200172 long pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000173
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000174 for (pe = phb->ioda.total_pe_num - 1; pe >= 0; pe--) {
175 if (!test_and_set_bit(pe, phb->ioda.pe_alloc))
176 return pnv_ioda_init_pe(phb, pe);
177 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000178
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000179 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000180}
181
Gavin Shan1e916772016-05-03 15:41:36 +1000182static void pnv_ioda_free_pe(struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000183{
Gavin Shan1e916772016-05-03 15:41:36 +1000184 struct pnv_phb *phb = pe->phb;
Gavin Shancaa58f82016-09-06 14:17:18 +1000185 unsigned int pe_num = pe->pe_number;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000186
Gavin Shan1e916772016-05-03 15:41:36 +1000187 WARN_ON(pe->pdev);
188
189 memset(pe, 0, sizeof(struct pnv_ioda_pe));
Gavin Shancaa58f82016-09-06 14:17:18 +1000190 clear_bit(pe_num, phb->ioda.pe_alloc);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000191}
192
Guo Chao262af552014-07-21 14:42:30 +1000193/* The default M64 BAR is shared by all PEs */
194static int pnv_ioda2_init_m64(struct pnv_phb *phb)
195{
196 const char *desc;
197 struct resource *r;
198 s64 rc;
199
200 /* Configure the default M64 BAR */
201 rc = opal_pci_set_phb_mem_window(phb->opal_id,
202 OPAL_M64_WINDOW_TYPE,
203 phb->ioda.m64_bar_idx,
204 phb->ioda.m64_base,
205 0, /* unused */
206 phb->ioda.m64_size);
207 if (rc != OPAL_SUCCESS) {
208 desc = "configuring";
209 goto fail;
210 }
211
212 /* Enable the default M64 BAR */
213 rc = opal_pci_phb_mmio_enable(phb->opal_id,
214 OPAL_M64_WINDOW_TYPE,
215 phb->ioda.m64_bar_idx,
216 OPAL_ENABLE_M64_SPLIT);
217 if (rc != OPAL_SUCCESS) {
218 desc = "enabling";
219 goto fail;
220 }
221
Guo Chao262af552014-07-21 14:42:30 +1000222 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000223 * Exclude the segments for reserved and root bus PE, which
224 * are first or last two PEs.
Guo Chao262af552014-07-21 14:42:30 +1000225 */
226 r = &phb->hose->mem_resources[1];
Gavin Shan92b8f132016-05-03 15:41:24 +1000227 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000228 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan92b8f132016-05-03 15:41:24 +1000229 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000230 r->end -= (2 * phb->ioda.m64_segsize);
Guo Chao262af552014-07-21 14:42:30 +1000231 else
Russell Currey1f52f172016-11-16 14:02:15 +1100232 pr_warn(" Cannot strip M64 segment for reserved PE#%x\n",
Gavin Shan92b8f132016-05-03 15:41:24 +1000233 phb->ioda.reserved_pe_idx);
Guo Chao262af552014-07-21 14:42:30 +1000234
235 return 0;
236
237fail:
238 pr_warn(" Failure %lld %s M64 BAR#%d\n",
239 rc, desc, phb->ioda.m64_bar_idx);
240 opal_pci_phb_mmio_enable(phb->opal_id,
241 OPAL_M64_WINDOW_TYPE,
242 phb->ioda.m64_bar_idx,
243 OPAL_DISABLE_M64);
244 return -EIO;
245}
246
Gavin Shanc4306702016-05-03 15:41:30 +1000247static void pnv_ioda_reserve_dev_m64_pe(struct pci_dev *pdev,
Gavin Shan96a2f922015-06-19 12:26:17 +1000248 unsigned long *pe_bitmap)
Guo Chao262af552014-07-21 14:42:30 +1000249{
Gavin Shan96a2f922015-06-19 12:26:17 +1000250 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
251 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000252 struct resource *r;
Gavin Shan96a2f922015-06-19 12:26:17 +1000253 resource_size_t base, sgsz, start, end;
254 int segno, i;
Guo Chao262af552014-07-21 14:42:30 +1000255
Gavin Shan96a2f922015-06-19 12:26:17 +1000256 base = phb->ioda.m64_base;
257 sgsz = phb->ioda.m64_segsize;
258 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
259 r = &pdev->resource[i];
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000260 if (!r->parent || !pnv_pci_is_m64(phb, r))
Gavin Shan96a2f922015-06-19 12:26:17 +1000261 continue;
Guo Chao262af552014-07-21 14:42:30 +1000262
Gavin Shan96a2f922015-06-19 12:26:17 +1000263 start = _ALIGN_DOWN(r->start - base, sgsz);
264 end = _ALIGN_UP(r->end - base, sgsz);
265 for (segno = start / sgsz; segno < end / sgsz; segno++) {
266 if (pe_bitmap)
267 set_bit(segno, pe_bitmap);
268 else
269 pnv_ioda_reserve_pe(phb, segno);
Guo Chao262af552014-07-21 14:42:30 +1000270 }
271 }
272}
273
Gavin Shan99451552016-05-05 12:02:13 +1000274static int pnv_ioda1_init_m64(struct pnv_phb *phb)
275{
276 struct resource *r;
277 int index;
278
279 /*
280 * There are 16 M64 BARs, each of which has 8 segments. So
281 * there are as many M64 segments as the maximum number of
282 * PEs, which is 128.
283 */
284 for (index = 0; index < PNV_IODA1_M64_NUM; index++) {
285 unsigned long base, segsz = phb->ioda.m64_segsize;
286 int64_t rc;
287
288 base = phb->ioda.m64_base +
289 index * PNV_IODA1_M64_SEGS * segsz;
290 rc = opal_pci_set_phb_mem_window(phb->opal_id,
291 OPAL_M64_WINDOW_TYPE, index, base, 0,
292 PNV_IODA1_M64_SEGS * segsz);
293 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100294 pr_warn(" Error %lld setting M64 PHB#%x-BAR#%d\n",
Gavin Shan99451552016-05-05 12:02:13 +1000295 rc, phb->hose->global_number, index);
296 goto fail;
297 }
298
299 rc = opal_pci_phb_mmio_enable(phb->opal_id,
300 OPAL_M64_WINDOW_TYPE, index,
301 OPAL_ENABLE_M64_SPLIT);
302 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100303 pr_warn(" Error %lld enabling M64 PHB#%x-BAR#%d\n",
Gavin Shan99451552016-05-05 12:02:13 +1000304 rc, phb->hose->global_number, index);
305 goto fail;
306 }
307 }
308
309 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000310 * Exclude the segments for reserved and root bus PE, which
311 * are first or last two PEs.
Gavin Shan99451552016-05-05 12:02:13 +1000312 */
313 r = &phb->hose->mem_resources[1];
314 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000315 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000316 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000317 r->end -= (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000318 else
Russell Currey1f52f172016-11-16 14:02:15 +1100319 WARN(1, "Wrong reserved PE#%x on PHB#%x\n",
Gavin Shan99451552016-05-05 12:02:13 +1000320 phb->ioda.reserved_pe_idx, phb->hose->global_number);
321
322 return 0;
323
324fail:
325 for ( ; index >= 0; index--)
326 opal_pci_phb_mmio_enable(phb->opal_id,
327 OPAL_M64_WINDOW_TYPE, index, OPAL_DISABLE_M64);
328
329 return -EIO;
330}
331
Gavin Shanc4306702016-05-03 15:41:30 +1000332static void pnv_ioda_reserve_m64_pe(struct pci_bus *bus,
333 unsigned long *pe_bitmap,
334 bool all)
Guo Chao262af552014-07-21 14:42:30 +1000335{
Guo Chao262af552014-07-21 14:42:30 +1000336 struct pci_dev *pdev;
Gavin Shan96a2f922015-06-19 12:26:17 +1000337
338 list_for_each_entry(pdev, &bus->devices, bus_list) {
Gavin Shanc4306702016-05-03 15:41:30 +1000339 pnv_ioda_reserve_dev_m64_pe(pdev, pe_bitmap);
Gavin Shan96a2f922015-06-19 12:26:17 +1000340
341 if (all && pdev->subordinate)
Gavin Shanc4306702016-05-03 15:41:30 +1000342 pnv_ioda_reserve_m64_pe(pdev->subordinate,
343 pe_bitmap, all);
Gavin Shan96a2f922015-06-19 12:26:17 +1000344 }
345}
346
Gavin Shan1e916772016-05-03 15:41:36 +1000347static struct pnv_ioda_pe *pnv_ioda_pick_m64_pe(struct pci_bus *bus, bool all)
Guo Chao262af552014-07-21 14:42:30 +1000348{
Gavin Shan26ba2482015-06-19 12:26:19 +1000349 struct pci_controller *hose = pci_bus_to_host(bus);
350 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000351 struct pnv_ioda_pe *master_pe, *pe;
352 unsigned long size, *pe_alloc;
Gavin Shan26ba2482015-06-19 12:26:19 +1000353 int i;
Guo Chao262af552014-07-21 14:42:30 +1000354
355 /* Root bus shouldn't use M64 */
356 if (pci_is_root_bus(bus))
Gavin Shan1e916772016-05-03 15:41:36 +1000357 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000358
Guo Chao262af552014-07-21 14:42:30 +1000359 /* Allocate bitmap */
Gavin Shan92b8f132016-05-03 15:41:24 +1000360 size = _ALIGN_UP(phb->ioda.total_pe_num / 8, sizeof(unsigned long));
Guo Chao262af552014-07-21 14:42:30 +1000361 pe_alloc = kzalloc(size, GFP_KERNEL);
362 if (!pe_alloc) {
363 pr_warn("%s: Out of memory !\n",
364 __func__);
Gavin Shan1e916772016-05-03 15:41:36 +1000365 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000366 }
367
Gavin Shan26ba2482015-06-19 12:26:19 +1000368 /* Figure out reserved PE numbers by the PE */
Gavin Shanc4306702016-05-03 15:41:30 +1000369 pnv_ioda_reserve_m64_pe(bus, pe_alloc, all);
Guo Chao262af552014-07-21 14:42:30 +1000370
371 /*
372 * the current bus might not own M64 window and that's all
373 * contributed by its child buses. For the case, we needn't
374 * pick M64 dependent PE#.
375 */
Gavin Shan92b8f132016-05-03 15:41:24 +1000376 if (bitmap_empty(pe_alloc, phb->ioda.total_pe_num)) {
Guo Chao262af552014-07-21 14:42:30 +1000377 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000378 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000379 }
380
381 /*
382 * Figure out the master PE and put all slave PEs to master
383 * PE's list to form compound PE.
384 */
Guo Chao262af552014-07-21 14:42:30 +1000385 master_pe = NULL;
386 i = -1;
Gavin Shan92b8f132016-05-03 15:41:24 +1000387 while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe_num, i + 1)) <
388 phb->ioda.total_pe_num) {
Guo Chao262af552014-07-21 14:42:30 +1000389 pe = &phb->ioda.pe_array[i];
Guo Chao262af552014-07-21 14:42:30 +1000390
Gavin Shan93289d82016-05-03 15:41:29 +1000391 phb->ioda.m64_segmap[pe->pe_number] = pe->pe_number;
Guo Chao262af552014-07-21 14:42:30 +1000392 if (!master_pe) {
393 pe->flags |= PNV_IODA_PE_MASTER;
394 INIT_LIST_HEAD(&pe->slaves);
395 master_pe = pe;
396 } else {
397 pe->flags |= PNV_IODA_PE_SLAVE;
398 pe->master = master_pe;
399 list_add_tail(&pe->list, &master_pe->slaves);
400 }
Gavin Shan99451552016-05-05 12:02:13 +1000401
402 /*
403 * P7IOC supports M64DT, which helps mapping M64 segment
404 * to one particular PE#. However, PHB3 has fixed mapping
405 * between M64 segment and PE#. In order to have same logic
406 * for P7IOC and PHB3, we enforce fixed mapping between M64
407 * segment and PE# on P7IOC.
408 */
409 if (phb->type == PNV_PHB_IODA1) {
410 int64_t rc;
411
412 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
413 pe->pe_number, OPAL_M64_WINDOW_TYPE,
414 pe->pe_number / PNV_IODA1_M64_SEGS,
415 pe->pe_number % PNV_IODA1_M64_SEGS);
416 if (rc != OPAL_SUCCESS)
Russell Currey1f52f172016-11-16 14:02:15 +1100417 pr_warn("%s: Error %lld mapping M64 for PHB#%x-PE#%x\n",
Gavin Shan99451552016-05-05 12:02:13 +1000418 __func__, rc, phb->hose->global_number,
419 pe->pe_number);
420 }
Guo Chao262af552014-07-21 14:42:30 +1000421 }
422
423 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000424 return master_pe;
Guo Chao262af552014-07-21 14:42:30 +1000425}
426
427static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
428{
429 struct pci_controller *hose = phb->hose;
430 struct device_node *dn = hose->dn;
431 struct resource *res;
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000432 u32 m64_range[2], i;
Gavin Shan0e7736c2016-08-02 14:10:35 +1000433 const __be32 *r;
Guo Chao262af552014-07-21 14:42:30 +1000434 u64 pci_addr;
435
Gavin Shan99451552016-05-05 12:02:13 +1000436 if (phb->type != PNV_PHB_IODA1 && phb->type != PNV_PHB_IODA2) {
Gavin Shan1665c4a2014-11-12 13:36:04 +1100437 pr_info(" Not support M64 window\n");
438 return;
439 }
440
Stewart Smithe4d54f72015-12-09 17:18:20 +1100441 if (!firmware_has_feature(FW_FEATURE_OPAL)) {
Guo Chao262af552014-07-21 14:42:30 +1000442 pr_info(" Firmware too old to support M64 window\n");
443 return;
444 }
445
446 r = of_get_property(dn, "ibm,opal-m64-window", NULL);
447 if (!r) {
448 pr_info(" No <ibm,opal-m64-window> on %s\n",
449 dn->full_name);
450 return;
451 }
452
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000453 /*
454 * Find the available M64 BAR range and pickup the last one for
455 * covering the whole 64-bits space. We support only one range.
456 */
457 if (of_property_read_u32_array(dn, "ibm,opal-available-m64-ranges",
458 m64_range, 2)) {
459 /* In absence of the property, assume 0..15 */
460 m64_range[0] = 0;
461 m64_range[1] = 16;
462 }
463 /* We only support 64 bits in our allocator */
464 if (m64_range[1] > 63) {
465 pr_warn("%s: Limiting M64 range to 63 (from %d) on PHB#%x\n",
466 __func__, m64_range[1], phb->hose->global_number);
467 m64_range[1] = 63;
468 }
469 /* Empty range, no m64 */
470 if (m64_range[1] <= m64_range[0]) {
471 pr_warn("%s: M64 empty, disabling M64 usage on PHB#%x\n",
472 __func__, phb->hose->global_number);
473 return;
474 }
475
476 /* Configure M64 informations */
Guo Chao262af552014-07-21 14:42:30 +1000477 res = &hose->mem_resources[1];
Gavin Shane80c4e72015-10-22 12:03:08 +1100478 res->name = dn->full_name;
Guo Chao262af552014-07-21 14:42:30 +1000479 res->start = of_translate_address(dn, r + 2);
480 res->end = res->start + of_read_number(r + 4, 2) - 1;
481 res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
482 pci_addr = of_read_number(r, 2);
483 hose->mem_offset[1] = res->start - pci_addr;
484
485 phb->ioda.m64_size = resource_size(res);
Gavin Shan92b8f132016-05-03 15:41:24 +1000486 phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe_num;
Guo Chao262af552014-07-21 14:42:30 +1000487 phb->ioda.m64_base = pci_addr;
488
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000489 /* This lines up nicely with the display from processing OF ranges */
490 pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx (M64 #%d..%d)\n",
491 res->start, res->end, pci_addr, m64_range[0],
492 m64_range[0] + m64_range[1] - 1);
493
494 /* Mark all M64 used up by default */
495 phb->ioda.m64_bar_alloc = (unsigned long)-1;
Wei Yange9863e62014-12-12 12:39:37 +0800496
Guo Chao262af552014-07-21 14:42:30 +1000497 /* Use last M64 BAR to cover M64 window */
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000498 m64_range[1]--;
499 phb->ioda.m64_bar_idx = m64_range[0] + m64_range[1];
500
501 pr_info(" Using M64 #%d as default window\n", phb->ioda.m64_bar_idx);
502
503 /* Mark remaining ones free */
504 for (i = m64_range[0]; i < m64_range[1]; i++)
505 clear_bit(i, &phb->ioda.m64_bar_alloc);
506
507 /*
508 * Setup init functions for M64 based on IODA version, IODA3 uses
509 * the IODA2 code.
510 */
Gavin Shan99451552016-05-05 12:02:13 +1000511 if (phb->type == PNV_PHB_IODA1)
512 phb->init_m64 = pnv_ioda1_init_m64;
513 else
514 phb->init_m64 = pnv_ioda2_init_m64;
Gavin Shanc4306702016-05-03 15:41:30 +1000515 phb->reserve_m64_pe = pnv_ioda_reserve_m64_pe;
516 phb->pick_m64_pe = pnv_ioda_pick_m64_pe;
Guo Chao262af552014-07-21 14:42:30 +1000517}
518
Gavin Shan49dec922014-07-21 14:42:33 +1000519static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
520{
521 struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
522 struct pnv_ioda_pe *slave;
523 s64 rc;
524
525 /* Fetch master PE */
526 if (pe->flags & PNV_IODA_PE_SLAVE) {
527 pe = pe->master;
Gavin Shanec8e4e92014-11-12 13:36:10 +1100528 if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
529 return;
530
Gavin Shan49dec922014-07-21 14:42:33 +1000531 pe_no = pe->pe_number;
532 }
533
534 /* Freeze master PE */
535 rc = opal_pci_eeh_freeze_set(phb->opal_id,
536 pe_no,
537 OPAL_EEH_ACTION_SET_FREEZE_ALL);
538 if (rc != OPAL_SUCCESS) {
539 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
540 __func__, rc, phb->hose->global_number, pe_no);
541 return;
542 }
543
544 /* Freeze slave PEs */
545 if (!(pe->flags & PNV_IODA_PE_MASTER))
546 return;
547
548 list_for_each_entry(slave, &pe->slaves, list) {
549 rc = opal_pci_eeh_freeze_set(phb->opal_id,
550 slave->pe_number,
551 OPAL_EEH_ACTION_SET_FREEZE_ALL);
552 if (rc != OPAL_SUCCESS)
553 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
554 __func__, rc, phb->hose->global_number,
555 slave->pe_number);
556 }
557}
558
Anton Blancharde51df2c2014-08-20 08:55:18 +1000559static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
Gavin Shan49dec922014-07-21 14:42:33 +1000560{
561 struct pnv_ioda_pe *pe, *slave;
562 s64 rc;
563
564 /* Find master PE */
565 pe = &phb->ioda.pe_array[pe_no];
566 if (pe->flags & PNV_IODA_PE_SLAVE) {
567 pe = pe->master;
568 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
569 pe_no = pe->pe_number;
570 }
571
572 /* Clear frozen state for master PE */
573 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
574 if (rc != OPAL_SUCCESS) {
575 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
576 __func__, rc, opt, phb->hose->global_number, pe_no);
577 return -EIO;
578 }
579
580 if (!(pe->flags & PNV_IODA_PE_MASTER))
581 return 0;
582
583 /* Clear frozen state for slave PEs */
584 list_for_each_entry(slave, &pe->slaves, list) {
585 rc = opal_pci_eeh_freeze_clear(phb->opal_id,
586 slave->pe_number,
587 opt);
588 if (rc != OPAL_SUCCESS) {
589 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
590 __func__, rc, opt, phb->hose->global_number,
591 slave->pe_number);
592 return -EIO;
593 }
594 }
595
596 return 0;
597}
598
599static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
600{
601 struct pnv_ioda_pe *slave, *pe;
602 u8 fstate, state;
603 __be16 pcierr;
604 s64 rc;
605
606 /* Sanity check on PE number */
Gavin Shan92b8f132016-05-03 15:41:24 +1000607 if (pe_no < 0 || pe_no >= phb->ioda.total_pe_num)
Gavin Shan49dec922014-07-21 14:42:33 +1000608 return OPAL_EEH_STOPPED_PERM_UNAVAIL;
609
610 /*
611 * Fetch the master PE and the PE instance might be
612 * not initialized yet.
613 */
614 pe = &phb->ioda.pe_array[pe_no];
615 if (pe->flags & PNV_IODA_PE_SLAVE) {
616 pe = pe->master;
617 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
618 pe_no = pe->pe_number;
619 }
620
621 /* Check the master PE */
622 rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
623 &state, &pcierr, NULL);
624 if (rc != OPAL_SUCCESS) {
625 pr_warn("%s: Failure %lld getting "
626 "PHB#%x-PE#%x state\n",
627 __func__, rc,
628 phb->hose->global_number, pe_no);
629 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
630 }
631
632 /* Check the slave PE */
633 if (!(pe->flags & PNV_IODA_PE_MASTER))
634 return state;
635
636 list_for_each_entry(slave, &pe->slaves, list) {
637 rc = opal_pci_eeh_freeze_status(phb->opal_id,
638 slave->pe_number,
639 &fstate,
640 &pcierr,
641 NULL);
642 if (rc != OPAL_SUCCESS) {
643 pr_warn("%s: Failure %lld getting "
644 "PHB#%x-PE#%x state\n",
645 __func__, rc,
646 phb->hose->global_number, slave->pe_number);
647 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
648 }
649
650 /*
651 * Override the result based on the ascending
652 * priority.
653 */
654 if (fstate > state)
655 state = fstate;
656 }
657
658 return state;
659}
660
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000661/* Currently those 2 are only used when MSIs are enabled, this will change
662 * but in the meantime, we need to protect them to avoid warnings
663 */
664#ifdef CONFIG_PCI_MSI
Ian Munsief4568342016-07-14 07:17:00 +1000665struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000666{
667 struct pci_controller *hose = pci_bus_to_host(dev->bus);
668 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000669 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000670
671 if (!pdn)
672 return NULL;
673 if (pdn->pe_number == IODA_INVALID_PE)
674 return NULL;
675 return &phb->ioda.pe_array[pdn->pe_number];
676}
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000677#endif /* CONFIG_PCI_MSI */
678
Gavin Shanb131a842014-11-12 13:36:08 +1100679static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
680 struct pnv_ioda_pe *parent,
681 struct pnv_ioda_pe *child,
682 bool is_add)
683{
684 const char *desc = is_add ? "adding" : "removing";
685 uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
686 OPAL_REMOVE_PE_FROM_DOMAIN;
687 struct pnv_ioda_pe *slave;
688 long rc;
689
690 /* Parent PE affects child PE */
691 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
692 child->pe_number, op);
693 if (rc != OPAL_SUCCESS) {
694 pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
695 rc, desc);
696 return -ENXIO;
697 }
698
699 if (!(child->flags & PNV_IODA_PE_MASTER))
700 return 0;
701
702 /* Compound case: parent PE affects slave PEs */
703 list_for_each_entry(slave, &child->slaves, list) {
704 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
705 slave->pe_number, op);
706 if (rc != OPAL_SUCCESS) {
707 pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
708 rc, desc);
709 return -ENXIO;
710 }
711 }
712
713 return 0;
714}
715
716static int pnv_ioda_set_peltv(struct pnv_phb *phb,
717 struct pnv_ioda_pe *pe,
718 bool is_add)
719{
720 struct pnv_ioda_pe *slave;
Wei Yang781a8682015-03-25 16:23:57 +0800721 struct pci_dev *pdev = NULL;
Gavin Shanb131a842014-11-12 13:36:08 +1100722 int ret;
723
724 /*
725 * Clear PE frozen state. If it's master PE, we need
726 * clear slave PE frozen state as well.
727 */
728 if (is_add) {
729 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
730 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
731 if (pe->flags & PNV_IODA_PE_MASTER) {
732 list_for_each_entry(slave, &pe->slaves, list)
733 opal_pci_eeh_freeze_clear(phb->opal_id,
734 slave->pe_number,
735 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
736 }
737 }
738
739 /*
740 * Associate PE in PELT. We need add the PE into the
741 * corresponding PELT-V as well. Otherwise, the error
742 * originated from the PE might contribute to other
743 * PEs.
744 */
745 ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
746 if (ret)
747 return ret;
748
749 /* For compound PEs, any one affects all of them */
750 if (pe->flags & PNV_IODA_PE_MASTER) {
751 list_for_each_entry(slave, &pe->slaves, list) {
752 ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
753 if (ret)
754 return ret;
755 }
756 }
757
758 if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
759 pdev = pe->pbus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800760 else if (pe->flags & PNV_IODA_PE_DEV)
Gavin Shanb131a842014-11-12 13:36:08 +1100761 pdev = pe->pdev->bus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800762#ifdef CONFIG_PCI_IOV
763 else if (pe->flags & PNV_IODA_PE_VF)
Gavin Shan283e2d82015-06-22 13:45:47 +1000764 pdev = pe->parent_dev;
Wei Yang781a8682015-03-25 16:23:57 +0800765#endif /* CONFIG_PCI_IOV */
Gavin Shanb131a842014-11-12 13:36:08 +1100766 while (pdev) {
767 struct pci_dn *pdn = pci_get_pdn(pdev);
768 struct pnv_ioda_pe *parent;
769
770 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
771 parent = &phb->ioda.pe_array[pdn->pe_number];
772 ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
773 if (ret)
774 return ret;
775 }
776
777 pdev = pdev->bus->self;
778 }
779
780 return 0;
781}
782
Wei Yang781a8682015-03-25 16:23:57 +0800783static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
784{
785 struct pci_dev *parent;
786 uint8_t bcomp, dcomp, fcomp;
787 int64_t rc;
788 long rid_end, rid;
789
790 /* Currently, we just deconfigure VF PE. Bus PE will always there.*/
791 if (pe->pbus) {
792 int count;
793
794 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
795 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
796 parent = pe->pbus->self;
797 if (pe->flags & PNV_IODA_PE_BUS_ALL)
798 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
799 else
800 count = 1;
801
802 switch(count) {
803 case 1: bcomp = OpalPciBusAll; break;
804 case 2: bcomp = OpalPciBus7Bits; break;
805 case 4: bcomp = OpalPciBus6Bits; break;
806 case 8: bcomp = OpalPciBus5Bits; break;
807 case 16: bcomp = OpalPciBus4Bits; break;
808 case 32: bcomp = OpalPciBus3Bits; break;
809 default:
810 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
811 count);
812 /* Do an exact match only */
813 bcomp = OpalPciBusAll;
814 }
815 rid_end = pe->rid + (count << 8);
816 } else {
Gavin Shan93e01a52016-05-20 16:41:34 +1000817#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800818 if (pe->flags & PNV_IODA_PE_VF)
819 parent = pe->parent_dev;
820 else
Gavin Shan93e01a52016-05-20 16:41:34 +1000821#endif
Wei Yang781a8682015-03-25 16:23:57 +0800822 parent = pe->pdev->bus->self;
823 bcomp = OpalPciBusAll;
824 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
825 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
826 rid_end = pe->rid + 1;
827 }
828
829 /* Clear the reverse map */
830 for (rid = pe->rid; rid < rid_end; rid++)
Gavin Shanc1275622016-05-20 16:41:29 +1000831 phb->ioda.pe_rmap[rid] = IODA_INVALID_PE;
Wei Yang781a8682015-03-25 16:23:57 +0800832
833 /* Release from all parents PELT-V */
834 while (parent) {
835 struct pci_dn *pdn = pci_get_pdn(parent);
836 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
837 rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
838 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
839 /* XXX What to do in case of error ? */
840 }
841 parent = parent->bus->self;
842 }
843
Gavin Shanf951e512015-06-23 17:01:13 +1000844 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
Wei Yang781a8682015-03-25 16:23:57 +0800845 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
846
847 /* Disassociate PE in PELT */
848 rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
849 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
850 if (rc)
851 pe_warn(pe, "OPAL error %ld remove self from PELTV\n", rc);
852 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
853 bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
854 if (rc)
855 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
856
857 pe->pbus = NULL;
858 pe->pdev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000859#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800860 pe->parent_dev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000861#endif
Wei Yang781a8682015-03-25 16:23:57 +0800862
863 return 0;
864}
Wei Yang781a8682015-03-25 16:23:57 +0800865
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800866static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000867{
868 struct pci_dev *parent;
869 uint8_t bcomp, dcomp, fcomp;
870 long rc, rid_end, rid;
871
872 /* Bus validation ? */
873 if (pe->pbus) {
874 int count;
875
876 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
877 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
878 parent = pe->pbus->self;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000879 if (pe->flags & PNV_IODA_PE_BUS_ALL)
880 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
881 else
882 count = 1;
883
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000884 switch(count) {
885 case 1: bcomp = OpalPciBusAll; break;
886 case 2: bcomp = OpalPciBus7Bits; break;
887 case 4: bcomp = OpalPciBus6Bits; break;
888 case 8: bcomp = OpalPciBus5Bits; break;
889 case 16: bcomp = OpalPciBus4Bits; break;
890 case 32: bcomp = OpalPciBus3Bits; break;
891 default:
Wei Yang781a8682015-03-25 16:23:57 +0800892 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
893 count);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000894 /* Do an exact match only */
895 bcomp = OpalPciBusAll;
896 }
897 rid_end = pe->rid + (count << 8);
898 } else {
Wei Yang781a8682015-03-25 16:23:57 +0800899#ifdef CONFIG_PCI_IOV
900 if (pe->flags & PNV_IODA_PE_VF)
901 parent = pe->parent_dev;
902 else
903#endif /* CONFIG_PCI_IOV */
904 parent = pe->pdev->bus->self;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000905 bcomp = OpalPciBusAll;
906 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
907 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
908 rid_end = pe->rid + 1;
909 }
910
Gavin Shan631ad692013-11-04 16:32:46 +0800911 /*
912 * Associate PE in PELT. We need add the PE into the
913 * corresponding PELT-V as well. Otherwise, the error
914 * originated from the PE might contribute to other
915 * PEs.
916 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000917 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
918 bcomp, dcomp, fcomp, OPAL_MAP_PE);
919 if (rc) {
920 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
921 return -ENXIO;
922 }
Gavin Shan631ad692013-11-04 16:32:46 +0800923
Alistair Popple5d2aa712015-12-17 13:43:13 +1100924 /*
925 * Configure PELTV. NPUs don't have a PELTV table so skip
926 * configuration on them.
927 */
928 if (phb->type != PNV_PHB_NPU)
929 pnv_ioda_set_peltv(phb, pe, true);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000930
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000931 /* Setup reverse map */
932 for (rid = pe->rid; rid < rid_end; rid++)
933 phb->ioda.pe_rmap[rid] = pe->pe_number;
934
935 /* Setup one MVTs on IODA1 */
Gavin Shan4773f762014-11-12 13:36:09 +1100936 if (phb->type != PNV_PHB_IODA1) {
937 pe->mve_number = 0;
938 goto out;
939 }
940
941 pe->mve_number = pe->pe_number;
942 rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
943 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +1100944 pe_err(pe, "OPAL error %ld setting up MVE %x\n",
Gavin Shan4773f762014-11-12 13:36:09 +1100945 rc, pe->mve_number);
946 pe->mve_number = -1;
947 } else {
948 rc = opal_pci_set_mve_enable(phb->opal_id,
949 pe->mve_number, OPAL_ENABLE_MVE);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000950 if (rc) {
Russell Currey1f52f172016-11-16 14:02:15 +1100951 pe_err(pe, "OPAL error %ld enabling MVE %x\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000952 rc, pe->mve_number);
953 pe->mve_number = -1;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000954 }
Gavin Shan4773f762014-11-12 13:36:09 +1100955 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000956
Gavin Shan4773f762014-11-12 13:36:09 +1100957out:
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000958 return 0;
959}
960
Wei Yang781a8682015-03-25 16:23:57 +0800961#ifdef CONFIG_PCI_IOV
962static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
963{
964 struct pci_dn *pdn = pci_get_pdn(dev);
965 int i;
966 struct resource *res, res2;
967 resource_size_t size;
968 u16 num_vfs;
969
970 if (!dev->is_physfn)
971 return -EINVAL;
972
973 /*
974 * "offset" is in VFs. The M64 windows are sized so that when they
975 * are segmented, each segment is the same size as the IOV BAR.
976 * Each segment is in a separate PE, and the high order bits of the
977 * address are the PE number. Therefore, each VF's BAR is in a
978 * separate PE, and changing the IOV BAR start address changes the
979 * range of PEs the VFs are in.
980 */
981 num_vfs = pdn->num_vfs;
982 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
983 res = &dev->resource[i + PCI_IOV_RESOURCES];
984 if (!res->flags || !res->parent)
985 continue;
986
Wei Yang781a8682015-03-25 16:23:57 +0800987 /*
988 * The actual IOV BAR range is determined by the start address
989 * and the actual size for num_vfs VFs BAR. This check is to
990 * make sure that after shifting, the range will not overlap
991 * with another device.
992 */
993 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
994 res2.flags = res->flags;
995 res2.start = res->start + (size * offset);
996 res2.end = res2.start + (size * num_vfs) - 1;
997
998 if (res2.end > res->end) {
999 dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
1000 i, &res2, res, num_vfs, offset);
1001 return -EBUSY;
1002 }
1003 }
1004
1005 /*
1006 * After doing so, there would be a "hole" in the /proc/iomem when
1007 * offset is a positive value. It looks like the device return some
1008 * mmio back to the system, which actually no one could use it.
1009 */
1010 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1011 res = &dev->resource[i + PCI_IOV_RESOURCES];
1012 if (!res->flags || !res->parent)
1013 continue;
1014
Wei Yang781a8682015-03-25 16:23:57 +08001015 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
1016 res2 = *res;
1017 res->start += size * offset;
1018
Wei Yang74703cc2015-07-20 18:14:58 +08001019 dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (%sabling %d VFs shifted by %d)\n",
1020 i, &res2, res, (offset > 0) ? "En" : "Dis",
1021 num_vfs, offset);
Wei Yang781a8682015-03-25 16:23:57 +08001022 pci_update_resource(dev, i + PCI_IOV_RESOURCES);
1023 }
1024 return 0;
1025}
1026#endif /* CONFIG_PCI_IOV */
1027
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001028static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001029{
1030 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1031 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001032 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001033 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001034
1035 if (!pdn) {
1036 pr_err("%s: Device tree node not associated properly\n",
1037 pci_name(dev));
1038 return NULL;
1039 }
1040 if (pdn->pe_number != IODA_INVALID_PE)
1041 return NULL;
1042
Gavin Shan1e916772016-05-03 15:41:36 +10001043 pe = pnv_ioda_alloc_pe(phb);
1044 if (!pe) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001045 pr_warning("%s: Not enough PE# available, disabling device\n",
1046 pci_name(dev));
1047 return NULL;
1048 }
1049
1050 /* NOTE: We get only one ref to the pci_dev for the pdn, not for the
1051 * pointer in the PE data structure, both should be destroyed at the
1052 * same time. However, this needs to be looked at more closely again
1053 * once we actually start removing things (Hotplug, SR-IOV, ...)
1054 *
1055 * At some point we want to remove the PDN completely anyways
1056 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001057 pci_dev_get(dev);
1058 pdn->pcidev = dev;
Gavin Shan1e916772016-05-03 15:41:36 +10001059 pdn->pe_number = pe->pe_number;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001060 pe->flags = PNV_IODA_PE_DEV;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001061 pe->pdev = dev;
1062 pe->pbus = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001063 pe->mve_number = -1;
1064 pe->rid = dev->bus->number << 8 | pdn->devfn;
1065
1066 pe_info(pe, "Associated device to PE\n");
1067
1068 if (pnv_ioda_configure_pe(phb, pe)) {
1069 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001070 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001071 pdn->pe_number = IODA_INVALID_PE;
1072 pe->pdev = NULL;
1073 pci_dev_put(dev);
1074 return NULL;
1075 }
1076
Alexey Kardashevskiy1d4e89c2016-05-12 15:47:10 +10001077 /* Put PE to the list */
1078 list_add_tail(&pe->list, &phb->ioda.pe_list);
1079
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001080 return pe;
1081}
1082
1083static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
1084{
1085 struct pci_dev *dev;
1086
1087 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001088 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001089
1090 if (pdn == NULL) {
1091 pr_warn("%s: No device node associated with device !\n",
1092 pci_name(dev));
1093 continue;
1094 }
Gavin Shanccd1c192016-05-20 16:41:31 +10001095
1096 /*
1097 * In partial hotplug case, the PCI device might be still
1098 * associated with the PE and needn't attach it to the PE
1099 * again.
1100 */
1101 if (pdn->pe_number != IODA_INVALID_PE)
1102 continue;
1103
Gavin Shanc5f77002016-05-20 16:41:35 +10001104 pe->device_count++;
Alistair Popple94973b22015-12-17 13:43:11 +11001105 pdn->pcidev = dev;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001106 pdn->pe_number = pe->pe_number;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001107 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001108 pnv_ioda_setup_same_PE(dev->subordinate, pe);
1109 }
1110}
1111
Gavin Shanfb446ad2012-08-20 03:49:14 +00001112/*
1113 * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1114 * single PCI bus. Another one that contains the primary PCI bus and its
1115 * subordinate PCI devices and buses. The second type of PE is normally
1116 * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1117 */
Gavin Shan1e916772016-05-03 15:41:36 +10001118static struct pnv_ioda_pe *pnv_ioda_setup_bus_PE(struct pci_bus *bus, bool all)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001119{
Gavin Shanfb446ad2012-08-20 03:49:14 +00001120 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001121 struct pnv_phb *phb = hose->private_data;
Gavin Shan1e916772016-05-03 15:41:36 +10001122 struct pnv_ioda_pe *pe = NULL;
Gavin Shanccd1c192016-05-20 16:41:31 +10001123 unsigned int pe_num;
1124
1125 /*
1126 * In partial hotplug case, the PE instance might be still alive.
1127 * We should reuse it instead of allocating a new one.
1128 */
1129 pe_num = phb->ioda.pe_rmap[bus->number << 8];
1130 if (pe_num != IODA_INVALID_PE) {
1131 pe = &phb->ioda.pe_array[pe_num];
1132 pnv_ioda_setup_same_PE(bus, pe);
1133 return NULL;
1134 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001135
Gavin Shan63803c32016-05-20 16:41:32 +10001136 /* PE number for root bus should have been reserved */
1137 if (pci_is_root_bus(bus) &&
1138 phb->ioda.root_pe_idx != IODA_INVALID_PE)
1139 pe = &phb->ioda.pe_array[phb->ioda.root_pe_idx];
1140
Guo Chao262af552014-07-21 14:42:30 +10001141 /* Check if PE is determined by M64 */
Gavin Shan63803c32016-05-20 16:41:32 +10001142 if (!pe && phb->pick_m64_pe)
Gavin Shan1e916772016-05-03 15:41:36 +10001143 pe = phb->pick_m64_pe(bus, all);
Guo Chao262af552014-07-21 14:42:30 +10001144
1145 /* The PE number isn't pinned by M64 */
Gavin Shan1e916772016-05-03 15:41:36 +10001146 if (!pe)
1147 pe = pnv_ioda_alloc_pe(phb);
Guo Chao262af552014-07-21 14:42:30 +10001148
Gavin Shan1e916772016-05-03 15:41:36 +10001149 if (!pe) {
Gavin Shanfb446ad2012-08-20 03:49:14 +00001150 pr_warning("%s: Not enough PE# available for PCI bus %04x:%02x\n",
1151 __func__, pci_domain_nr(bus), bus->number);
Gavin Shan1e916772016-05-03 15:41:36 +10001152 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001153 }
1154
Guo Chao262af552014-07-21 14:42:30 +10001155 pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001156 pe->pbus = bus;
1157 pe->pdev = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001158 pe->mve_number = -1;
Yinghai Lub918c622012-05-17 18:51:11 -07001159 pe->rid = bus->busn_res.start << 8;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001160
Gavin Shanfb446ad2012-08-20 03:49:14 +00001161 if (all)
Russell Currey1f52f172016-11-16 14:02:15 +11001162 pe_info(pe, "Secondary bus %d..%d associated with PE#%x\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001163 bus->busn_res.start, bus->busn_res.end, pe->pe_number);
Gavin Shanfb446ad2012-08-20 03:49:14 +00001164 else
Russell Currey1f52f172016-11-16 14:02:15 +11001165 pe_info(pe, "Secondary bus %d associated with PE#%x\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001166 bus->busn_res.start, pe->pe_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001167
1168 if (pnv_ioda_configure_pe(phb, pe)) {
1169 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001170 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001171 pe->pbus = NULL;
Gavin Shan1e916772016-05-03 15:41:36 +10001172 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001173 }
1174
1175 /* Associate it with all child devices */
1176 pnv_ioda_setup_same_PE(bus, pe);
1177
Gavin Shan7ebdf952012-08-20 03:49:15 +00001178 /* Put PE to the list */
1179 list_add_tail(&pe->list, &phb->ioda.pe_list);
Gavin Shan1e916772016-05-03 15:41:36 +10001180
1181 return pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001182}
1183
Alistair Poppleb5215492016-01-11 16:53:49 +11001184static struct pnv_ioda_pe *pnv_ioda_setup_npu_PE(struct pci_dev *npu_pdev)
Alistair Popple5d2aa712015-12-17 13:43:13 +11001185{
Alistair Poppleb5215492016-01-11 16:53:49 +11001186 int pe_num, found_pe = false, rc;
1187 long rid;
1188 struct pnv_ioda_pe *pe;
1189 struct pci_dev *gpu_pdev;
1190 struct pci_dn *npu_pdn;
1191 struct pci_controller *hose = pci_bus_to_host(npu_pdev->bus);
1192 struct pnv_phb *phb = hose->private_data;
1193
1194 /*
1195 * Due to a hardware errata PE#0 on the NPU is reserved for
1196 * error handling. This means we only have three PEs remaining
1197 * which need to be assigned to four links, implying some
1198 * links must share PEs.
1199 *
1200 * To achieve this we assign PEs such that NPUs linking the
1201 * same GPU get assigned the same PE.
1202 */
1203 gpu_pdev = pnv_pci_get_gpu_dev(npu_pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10001204 for (pe_num = 0; pe_num < phb->ioda.total_pe_num; pe_num++) {
Alistair Poppleb5215492016-01-11 16:53:49 +11001205 pe = &phb->ioda.pe_array[pe_num];
1206 if (!pe->pdev)
1207 continue;
1208
1209 if (pnv_pci_get_gpu_dev(pe->pdev) == gpu_pdev) {
1210 /*
1211 * This device has the same peer GPU so should
1212 * be assigned the same PE as the existing
1213 * peer NPU.
1214 */
1215 dev_info(&npu_pdev->dev,
Russell Currey1f52f172016-11-16 14:02:15 +11001216 "Associating to existing PE %x\n", pe_num);
Alistair Poppleb5215492016-01-11 16:53:49 +11001217 pci_dev_get(npu_pdev);
1218 npu_pdn = pci_get_pdn(npu_pdev);
1219 rid = npu_pdev->bus->number << 8 | npu_pdn->devfn;
1220 npu_pdn->pcidev = npu_pdev;
1221 npu_pdn->pe_number = pe_num;
Alistair Poppleb5215492016-01-11 16:53:49 +11001222 phb->ioda.pe_rmap[rid] = pe->pe_number;
1223
1224 /* Map the PE to this link */
1225 rc = opal_pci_set_pe(phb->opal_id, pe_num, rid,
1226 OpalPciBusAll,
1227 OPAL_COMPARE_RID_DEVICE_NUMBER,
1228 OPAL_COMPARE_RID_FUNCTION_NUMBER,
1229 OPAL_MAP_PE);
1230 WARN_ON(rc != OPAL_SUCCESS);
1231 found_pe = true;
1232 break;
1233 }
1234 }
1235
1236 if (!found_pe)
1237 /*
1238 * Could not find an existing PE so allocate a new
1239 * one.
1240 */
1241 return pnv_ioda_setup_dev_PE(npu_pdev);
1242 else
1243 return pe;
1244}
1245
1246static void pnv_ioda_setup_npu_PEs(struct pci_bus *bus)
1247{
Alistair Popple5d2aa712015-12-17 13:43:13 +11001248 struct pci_dev *pdev;
1249
1250 list_for_each_entry(pdev, &bus->devices, bus_list)
Alistair Poppleb5215492016-01-11 16:53:49 +11001251 pnv_ioda_setup_npu_PE(pdev);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001252}
1253
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001254static void pnv_pci_ioda_setup_PEs(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00001255{
1256 struct pci_controller *hose, *tmp;
Guo Chao262af552014-07-21 14:42:30 +10001257 struct pnv_phb *phb;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001258
1259 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
Guo Chao262af552014-07-21 14:42:30 +10001260 phb = hose->private_data;
Alistair Popple08f48f32016-01-11 16:53:50 +11001261 if (phb->type == PNV_PHB_NPU) {
1262 /* PE#0 is needed for error reporting */
1263 pnv_ioda_reserve_pe(phb, 0);
Alistair Poppleb5215492016-01-11 16:53:49 +11001264 pnv_ioda_setup_npu_PEs(hose->bus);
Gavin Shanccd1c192016-05-20 16:41:31 +10001265 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001266 }
1267}
1268
Gavin Shana8b2f822015-03-25 16:23:52 +08001269#ifdef CONFIG_PCI_IOV
Wei Yangee8222f2015-10-22 09:22:16 +08001270static int pnv_pci_vf_release_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001271{
1272 struct pci_bus *bus;
1273 struct pci_controller *hose;
1274 struct pnv_phb *phb;
1275 struct pci_dn *pdn;
Wei Yang02639b02015-03-25 16:23:59 +08001276 int i, j;
Wei Yangee8222f2015-10-22 09:22:16 +08001277 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001278
1279 bus = pdev->bus;
1280 hose = pci_bus_to_host(bus);
1281 phb = hose->private_data;
1282 pdn = pci_get_pdn(pdev);
1283
Wei Yangee8222f2015-10-22 09:22:16 +08001284 if (pdn->m64_single_mode)
1285 m64_bars = num_vfs;
1286 else
1287 m64_bars = 1;
1288
Wei Yang02639b02015-03-25 16:23:59 +08001289 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
Wei Yangee8222f2015-10-22 09:22:16 +08001290 for (j = 0; j < m64_bars; j++) {
1291 if (pdn->m64_map[j][i] == IODA_INVALID_M64)
Wei Yang02639b02015-03-25 16:23:59 +08001292 continue;
1293 opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001294 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 0);
1295 clear_bit(pdn->m64_map[j][i], &phb->ioda.m64_bar_alloc);
1296 pdn->m64_map[j][i] = IODA_INVALID_M64;
Wei Yang02639b02015-03-25 16:23:59 +08001297 }
Wei Yang781a8682015-03-25 16:23:57 +08001298
Wei Yangee8222f2015-10-22 09:22:16 +08001299 kfree(pdn->m64_map);
Wei Yang781a8682015-03-25 16:23:57 +08001300 return 0;
1301}
1302
Wei Yang02639b02015-03-25 16:23:59 +08001303static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001304{
1305 struct pci_bus *bus;
1306 struct pci_controller *hose;
1307 struct pnv_phb *phb;
1308 struct pci_dn *pdn;
1309 unsigned int win;
1310 struct resource *res;
Wei Yang02639b02015-03-25 16:23:59 +08001311 int i, j;
Wei Yang781a8682015-03-25 16:23:57 +08001312 int64_t rc;
Wei Yang02639b02015-03-25 16:23:59 +08001313 int total_vfs;
1314 resource_size_t size, start;
1315 int pe_num;
Wei Yangee8222f2015-10-22 09:22:16 +08001316 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001317
1318 bus = pdev->bus;
1319 hose = pci_bus_to_host(bus);
1320 phb = hose->private_data;
1321 pdn = pci_get_pdn(pdev);
Wei Yang02639b02015-03-25 16:23:59 +08001322 total_vfs = pci_sriov_get_totalvfs(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001323
Wei Yangee8222f2015-10-22 09:22:16 +08001324 if (pdn->m64_single_mode)
1325 m64_bars = num_vfs;
1326 else
1327 m64_bars = 1;
Wei Yang02639b02015-03-25 16:23:59 +08001328
Markus Elfringfb37e122016-08-24 22:26:37 +02001329 pdn->m64_map = kmalloc_array(m64_bars,
1330 sizeof(*pdn->m64_map),
1331 GFP_KERNEL);
Wei Yangee8222f2015-10-22 09:22:16 +08001332 if (!pdn->m64_map)
1333 return -ENOMEM;
1334 /* Initialize the m64_map to IODA_INVALID_M64 */
1335 for (i = 0; i < m64_bars ; i++)
1336 for (j = 0; j < PCI_SRIOV_NUM_BARS; j++)
1337 pdn->m64_map[i][j] = IODA_INVALID_M64;
1338
Wei Yang781a8682015-03-25 16:23:57 +08001339
1340 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1341 res = &pdev->resource[i + PCI_IOV_RESOURCES];
1342 if (!res->flags || !res->parent)
1343 continue;
1344
Wei Yangee8222f2015-10-22 09:22:16 +08001345 for (j = 0; j < m64_bars; j++) {
Wei Yang02639b02015-03-25 16:23:59 +08001346 do {
1347 win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1348 phb->ioda.m64_bar_idx + 1, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001349
Wei Yang02639b02015-03-25 16:23:59 +08001350 if (win >= phb->ioda.m64_bar_idx + 1)
1351 goto m64_failed;
1352 } while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
Wei Yang781a8682015-03-25 16:23:57 +08001353
Wei Yangee8222f2015-10-22 09:22:16 +08001354 pdn->m64_map[j][i] = win;
Wei Yang781a8682015-03-25 16:23:57 +08001355
Wei Yangee8222f2015-10-22 09:22:16 +08001356 if (pdn->m64_single_mode) {
Wei Yang02639b02015-03-25 16:23:59 +08001357 size = pci_iov_resource_size(pdev,
1358 PCI_IOV_RESOURCES + i);
Wei Yang02639b02015-03-25 16:23:59 +08001359 start = res->start + size * j;
1360 } else {
1361 size = resource_size(res);
1362 start = res->start;
1363 }
1364
1365 /* Map the M64 here */
Wei Yangee8222f2015-10-22 09:22:16 +08001366 if (pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001367 pe_num = pdn->pe_num_map[j];
Wei Yang02639b02015-03-25 16:23:59 +08001368 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1369 pe_num, OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001370 pdn->m64_map[j][i], 0);
Wei Yang02639b02015-03-25 16:23:59 +08001371 }
1372
1373 rc = opal_pci_set_phb_mem_window(phb->opal_id,
Wei Yang781a8682015-03-25 16:23:57 +08001374 OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001375 pdn->m64_map[j][i],
Wei Yang02639b02015-03-25 16:23:59 +08001376 start,
Wei Yang781a8682015-03-25 16:23:57 +08001377 0, /* unused */
Wei Yang02639b02015-03-25 16:23:59 +08001378 size);
Wei Yang781a8682015-03-25 16:23:57 +08001379
Wei Yang02639b02015-03-25 16:23:59 +08001380
1381 if (rc != OPAL_SUCCESS) {
1382 dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1383 win, rc);
1384 goto m64_failed;
1385 }
1386
Wei Yangee8222f2015-10-22 09:22:16 +08001387 if (pdn->m64_single_mode)
Wei Yang02639b02015-03-25 16:23:59 +08001388 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001389 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 2);
Wei Yang02639b02015-03-25 16:23:59 +08001390 else
1391 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001392 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 1);
Wei Yang02639b02015-03-25 16:23:59 +08001393
1394 if (rc != OPAL_SUCCESS) {
1395 dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1396 win, rc);
1397 goto m64_failed;
1398 }
Wei Yang781a8682015-03-25 16:23:57 +08001399 }
1400 }
1401 return 0;
1402
1403m64_failed:
Wei Yangee8222f2015-10-22 09:22:16 +08001404 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001405 return -EBUSY;
1406}
1407
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001408static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1409 int num);
1410static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable);
1411
Wei Yang781a8682015-03-25 16:23:57 +08001412static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1413{
Wei Yang781a8682015-03-25 16:23:57 +08001414 struct iommu_table *tbl;
Wei Yang781a8682015-03-25 16:23:57 +08001415 int64_t rc;
1416
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001417 tbl = pe->table_group.tables[0];
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001418 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001419 if (rc)
1420 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
1421
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001422 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001423 if (pe->table_group.group) {
1424 iommu_group_put(pe->table_group.group);
1425 BUG_ON(pe->table_group.group);
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +10001426 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10001427 pnv_pci_ioda2_table_free_pages(tbl);
Wei Yang781a8682015-03-25 16:23:57 +08001428 iommu_free_table(tbl, of_node_full_name(dev->dev.of_node));
Wei Yang781a8682015-03-25 16:23:57 +08001429}
1430
Wei Yangee8222f2015-10-22 09:22:16 +08001431static void pnv_ioda_release_vf_PE(struct pci_dev *pdev)
Wei Yang781a8682015-03-25 16:23:57 +08001432{
1433 struct pci_bus *bus;
1434 struct pci_controller *hose;
1435 struct pnv_phb *phb;
1436 struct pnv_ioda_pe *pe, *pe_n;
1437 struct pci_dn *pdn;
1438
1439 bus = pdev->bus;
1440 hose = pci_bus_to_host(bus);
1441 phb = hose->private_data;
Wei Yang02639b02015-03-25 16:23:59 +08001442 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001443
1444 if (!pdev->is_physfn)
1445 return;
1446
Wei Yang781a8682015-03-25 16:23:57 +08001447 list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1448 if (pe->parent_dev != pdev)
1449 continue;
1450
1451 pnv_pci_ioda2_release_dma_pe(pdev, pe);
1452
1453 /* Remove from list */
1454 mutex_lock(&phb->ioda.pe_list_mutex);
1455 list_del(&pe->list);
1456 mutex_unlock(&phb->ioda.pe_list_mutex);
1457
1458 pnv_ioda_deconfigure_pe(phb, pe);
1459
Gavin Shan1e916772016-05-03 15:41:36 +10001460 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001461 }
1462}
1463
1464void pnv_pci_sriov_disable(struct pci_dev *pdev)
1465{
1466 struct pci_bus *bus;
1467 struct pci_controller *hose;
1468 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001469 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001470 struct pci_dn *pdn;
1471 struct pci_sriov *iov;
Wei Yangbe283ee2015-10-22 09:22:19 +08001472 u16 num_vfs, i;
Wei Yang781a8682015-03-25 16:23:57 +08001473
1474 bus = pdev->bus;
1475 hose = pci_bus_to_host(bus);
1476 phb = hose->private_data;
1477 pdn = pci_get_pdn(pdev);
1478 iov = pdev->sriov;
1479 num_vfs = pdn->num_vfs;
1480
1481 /* Release VF PEs */
Wei Yangee8222f2015-10-22 09:22:16 +08001482 pnv_ioda_release_vf_PE(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001483
1484 if (phb->type == PNV_PHB_IODA2) {
Wei Yangee8222f2015-10-22 09:22:16 +08001485 if (!pdn->m64_single_mode)
Wei Yangbe283ee2015-10-22 09:22:19 +08001486 pnv_pci_vf_resource_shift(pdev, -*pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001487
1488 /* Release M64 windows */
Wei Yangee8222f2015-10-22 09:22:16 +08001489 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001490
1491 /* Release PE numbers */
Wei Yangbe283ee2015-10-22 09:22:19 +08001492 if (pdn->m64_single_mode) {
1493 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001494 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1495 continue;
1496
1497 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1498 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001499 }
1500 } else
1501 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1502 /* Releasing pe_num_map */
1503 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001504 }
1505}
1506
1507static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1508 struct pnv_ioda_pe *pe);
1509static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1510{
1511 struct pci_bus *bus;
1512 struct pci_controller *hose;
1513 struct pnv_phb *phb;
1514 struct pnv_ioda_pe *pe;
1515 int pe_num;
1516 u16 vf_index;
1517 struct pci_dn *pdn;
1518
1519 bus = pdev->bus;
1520 hose = pci_bus_to_host(bus);
1521 phb = hose->private_data;
1522 pdn = pci_get_pdn(pdev);
1523
1524 if (!pdev->is_physfn)
1525 return;
1526
1527 /* Reserve PE for each VF */
1528 for (vf_index = 0; vf_index < num_vfs; vf_index++) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001529 if (pdn->m64_single_mode)
1530 pe_num = pdn->pe_num_map[vf_index];
1531 else
1532 pe_num = *pdn->pe_num_map + vf_index;
Wei Yang781a8682015-03-25 16:23:57 +08001533
1534 pe = &phb->ioda.pe_array[pe_num];
1535 pe->pe_number = pe_num;
1536 pe->phb = phb;
1537 pe->flags = PNV_IODA_PE_VF;
1538 pe->pbus = NULL;
1539 pe->parent_dev = pdev;
Wei Yang781a8682015-03-25 16:23:57 +08001540 pe->mve_number = -1;
1541 pe->rid = (pci_iov_virtfn_bus(pdev, vf_index) << 8) |
1542 pci_iov_virtfn_devfn(pdev, vf_index);
1543
Russell Currey1f52f172016-11-16 14:02:15 +11001544 pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%x\n",
Wei Yang781a8682015-03-25 16:23:57 +08001545 hose->global_number, pdev->bus->number,
1546 PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
1547 PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)), pe_num);
1548
1549 if (pnv_ioda_configure_pe(phb, pe)) {
1550 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001551 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001552 pe->pdev = NULL;
1553 continue;
1554 }
1555
Wei Yang781a8682015-03-25 16:23:57 +08001556 /* Put PE to the list */
1557 mutex_lock(&phb->ioda.pe_list_mutex);
1558 list_add_tail(&pe->list, &phb->ioda.pe_list);
1559 mutex_unlock(&phb->ioda.pe_list_mutex);
1560
1561 pnv_pci_ioda2_setup_dma_pe(phb, pe);
1562 }
1563}
1564
1565int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1566{
1567 struct pci_bus *bus;
1568 struct pci_controller *hose;
1569 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001570 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001571 struct pci_dn *pdn;
1572 int ret;
Wei Yangbe283ee2015-10-22 09:22:19 +08001573 u16 i;
Wei Yang781a8682015-03-25 16:23:57 +08001574
1575 bus = pdev->bus;
1576 hose = pci_bus_to_host(bus);
1577 phb = hose->private_data;
1578 pdn = pci_get_pdn(pdev);
1579
1580 if (phb->type == PNV_PHB_IODA2) {
Wei Yangb0331852015-10-22 09:22:14 +08001581 if (!pdn->vfs_expanded) {
1582 dev_info(&pdev->dev, "don't support this SRIOV device"
1583 " with non 64bit-prefetchable IOV BAR\n");
1584 return -ENOSPC;
1585 }
1586
Wei Yangee8222f2015-10-22 09:22:16 +08001587 /*
1588 * When M64 BARs functions in Single PE mode, the number of VFs
1589 * could be enabled must be less than the number of M64 BARs.
1590 */
1591 if (pdn->m64_single_mode && num_vfs > phb->ioda.m64_bar_idx) {
1592 dev_info(&pdev->dev, "Not enough M64 BAR for VFs\n");
1593 return -EBUSY;
1594 }
1595
Wei Yangbe283ee2015-10-22 09:22:19 +08001596 /* Allocating pe_num_map */
1597 if (pdn->m64_single_mode)
Markus Elfringfb37e122016-08-24 22:26:37 +02001598 pdn->pe_num_map = kmalloc_array(num_vfs,
1599 sizeof(*pdn->pe_num_map),
1600 GFP_KERNEL);
Wei Yangbe283ee2015-10-22 09:22:19 +08001601 else
1602 pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map), GFP_KERNEL);
1603
1604 if (!pdn->pe_num_map)
1605 return -ENOMEM;
1606
1607 if (pdn->m64_single_mode)
1608 for (i = 0; i < num_vfs; i++)
1609 pdn->pe_num_map[i] = IODA_INVALID_PE;
1610
Wei Yang781a8682015-03-25 16:23:57 +08001611 /* Calculate available PE for required VFs */
Wei Yangbe283ee2015-10-22 09:22:19 +08001612 if (pdn->m64_single_mode) {
1613 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001614 pe = pnv_ioda_alloc_pe(phb);
1615 if (!pe) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001616 ret = -EBUSY;
1617 goto m64_failed;
1618 }
Gavin Shan1e916772016-05-03 15:41:36 +10001619
1620 pdn->pe_num_map[i] = pe->pe_number;
Wei Yangbe283ee2015-10-22 09:22:19 +08001621 }
1622 } else {
1623 mutex_lock(&phb->ioda.pe_alloc_mutex);
1624 *pdn->pe_num_map = bitmap_find_next_zero_area(
Gavin Shan92b8f132016-05-03 15:41:24 +10001625 phb->ioda.pe_alloc, phb->ioda.total_pe_num,
Wei Yangbe283ee2015-10-22 09:22:19 +08001626 0, num_vfs, 0);
Gavin Shan92b8f132016-05-03 15:41:24 +10001627 if (*pdn->pe_num_map >= phb->ioda.total_pe_num) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001628 mutex_unlock(&phb->ioda.pe_alloc_mutex);
1629 dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1630 kfree(pdn->pe_num_map);
1631 return -EBUSY;
1632 }
1633 bitmap_set(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001634 mutex_unlock(&phb->ioda.pe_alloc_mutex);
Wei Yang781a8682015-03-25 16:23:57 +08001635 }
Wei Yang781a8682015-03-25 16:23:57 +08001636 pdn->num_vfs = num_vfs;
Wei Yang781a8682015-03-25 16:23:57 +08001637
1638 /* Assign M64 window accordingly */
Wei Yang02639b02015-03-25 16:23:59 +08001639 ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001640 if (ret) {
1641 dev_info(&pdev->dev, "Not enough M64 window resources\n");
1642 goto m64_failed;
1643 }
1644
1645 /*
1646 * When using one M64 BAR to map one IOV BAR, we need to shift
1647 * the IOV BAR according to the PE# allocated to the VFs.
1648 * Otherwise, the PE# for the VF will conflict with others.
1649 */
Wei Yangee8222f2015-10-22 09:22:16 +08001650 if (!pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001651 ret = pnv_pci_vf_resource_shift(pdev, *pdn->pe_num_map);
Wei Yang02639b02015-03-25 16:23:59 +08001652 if (ret)
1653 goto m64_failed;
1654 }
Wei Yang781a8682015-03-25 16:23:57 +08001655 }
1656
1657 /* Setup VF PEs */
1658 pnv_ioda_setup_vf_PE(pdev, num_vfs);
1659
1660 return 0;
1661
1662m64_failed:
Wei Yangbe283ee2015-10-22 09:22:19 +08001663 if (pdn->m64_single_mode) {
1664 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001665 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1666 continue;
1667
1668 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1669 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001670 }
1671 } else
1672 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1673
1674 /* Releasing pe_num_map */
1675 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001676
1677 return ret;
1678}
1679
Gavin Shana8b2f822015-03-25 16:23:52 +08001680int pcibios_sriov_disable(struct pci_dev *pdev)
1681{
Wei Yang781a8682015-03-25 16:23:57 +08001682 pnv_pci_sriov_disable(pdev);
1683
Gavin Shana8b2f822015-03-25 16:23:52 +08001684 /* Release PCI data */
1685 remove_dev_pci_data(pdev);
1686 return 0;
1687}
1688
1689int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1690{
1691 /* Allocate PCI data */
1692 add_dev_pci_data(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001693
Wei Yangee8222f2015-10-22 09:22:16 +08001694 return pnv_pci_sriov_enable(pdev, num_vfs);
Gavin Shana8b2f822015-03-25 16:23:52 +08001695}
1696#endif /* CONFIG_PCI_IOV */
1697
Gavin Shan959c9bd2013-04-25 19:21:02 +00001698static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001699{
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001700 struct pci_dn *pdn = pci_get_pdn(pdev);
Gavin Shan959c9bd2013-04-25 19:21:02 +00001701 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001702
Gavin Shan959c9bd2013-04-25 19:21:02 +00001703 /*
1704 * The function can be called while the PE#
1705 * hasn't been assigned. Do nothing for the
1706 * case.
1707 */
1708 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1709 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001710
Gavin Shan959c9bd2013-04-25 19:21:02 +00001711 pe = &phb->ioda.pe_array[pdn->pe_number];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001712 WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
Alexey Kardashevskiy0e1ffef2015-08-27 16:01:16 +10001713 set_dma_offset(&pdev->dev, pe->tce_bypass_base);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001714 set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001715 /*
1716 * Note: iommu_add_device() will fail here as
1717 * for physical PE: the device is already added by now;
1718 * for virtual PE: sysfs entries are not ready yet and
1719 * tce_iommu_bus_notifier will add the device to a group later.
1720 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001721}
1722
Daniel Axtens763d2d82015-04-28 15:12:07 +10001723static int pnv_pci_ioda_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001724{
Daniel Axtens763d2d82015-04-28 15:12:07 +10001725 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1726 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001727 struct pci_dn *pdn = pci_get_pdn(pdev);
1728 struct pnv_ioda_pe *pe;
1729 uint64_t top;
1730 bool bypass = false;
1731
1732 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1733 return -ENODEV;;
1734
1735 pe = &phb->ioda.pe_array[pdn->pe_number];
1736 if (pe->tce_bypass_enabled) {
1737 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
1738 bypass = (dma_mask >= top);
1739 }
1740
1741 if (bypass) {
1742 dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
1743 set_dma_ops(&pdev->dev, &dma_direct_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001744 } else {
1745 dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
1746 set_dma_ops(&pdev->dev, &dma_iommu_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001747 }
Brian W Harta32305b2014-07-31 14:24:37 -05001748 *pdev->dev.dma_mask = dma_mask;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001749
1750 /* Update peer npu devices */
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10001751 pnv_npu_try_dma_set_bypass(pdev, bypass);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001752
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001753 return 0;
1754}
1755
Andrew Donnellan535229822015-08-07 13:45:54 +10001756static u64 pnv_pci_ioda_dma_get_required_mask(struct pci_dev *pdev)
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001757{
Andrew Donnellan535229822015-08-07 13:45:54 +10001758 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1759 struct pnv_phb *phb = hose->private_data;
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001760 struct pci_dn *pdn = pci_get_pdn(pdev);
1761 struct pnv_ioda_pe *pe;
1762 u64 end, mask;
1763
1764 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1765 return 0;
1766
1767 pe = &phb->ioda.pe_array[pdn->pe_number];
1768 if (!pe->tce_bypass_enabled)
1769 return __dma_get_required_mask(&pdev->dev);
1770
1771
1772 end = pe->tce_bypass_base + memblock_end_of_DRAM();
1773 mask = 1ULL << (fls64(end) - 1);
1774 mask += mask - 1;
1775
1776 return mask;
1777}
1778
Gavin Shandff4a392014-07-15 17:00:55 +10001779static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe,
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10001780 struct pci_bus *bus)
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001781{
1782 struct pci_dev *dev;
1783
1784 list_for_each_entry(dev, &bus->devices, bus_list) {
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001785 set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
Benjamin Herrenschmidte91c25112015-06-24 15:25:27 +10001786 set_dma_offset(&dev->dev, pe->tce_bypass_base);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001787 iommu_add_device(&dev->dev);
Gavin Shandff4a392014-07-15 17:00:55 +10001788
Alexey Kardashevskiy5c89a872015-06-18 11:41:36 +10001789 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10001790 pnv_ioda_setup_bus_dma(pe, dev->subordinate);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001791 }
1792}
1793
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001794static inline __be64 __iomem *pnv_ioda_get_inval_reg(struct pnv_phb *phb,
1795 bool real_mode)
1796{
1797 return real_mode ? (__be64 __iomem *)(phb->regs_phys + 0x210) :
1798 (phb->regs + 0x210);
1799}
1800
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001801static void pnv_pci_p7ioc_tce_invalidate(struct iommu_table *tbl,
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001802 unsigned long index, unsigned long npages, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +00001803{
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001804 struct iommu_table_group_link *tgl = list_first_entry_or_null(
1805 &tbl->it_group_list, struct iommu_table_group_link,
1806 next);
1807 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001808 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001809 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00001810 unsigned long start, end, inc;
1811
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001812 start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1813 end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1814 npages - 1);
Gavin Shan4cce9552013-04-25 19:21:00 +00001815
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001816 /* p7ioc-style invalidation, 2 TCEs per write */
1817 start |= (1ull << 63);
1818 end |= (1ull << 63);
1819 inc = 16;
Gavin Shan4cce9552013-04-25 19:21:00 +00001820 end |= inc - 1; /* round up end to be different than start */
1821
1822 mb(); /* Ensure above stores are visible */
1823 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001824 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001825 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001826 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001827 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001828 start += inc;
1829 }
1830
1831 /*
1832 * The iommu layer will do another mb() for us on build()
1833 * and we don't care on free()
1834 */
1835}
1836
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001837static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1838 long npages, unsigned long uaddr,
1839 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001840 unsigned long attrs)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001841{
1842 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1843 attrs);
1844
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001845 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001846 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001847
1848 return ret;
1849}
1850
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001851#ifdef CONFIG_IOMMU_API
1852static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
1853 unsigned long *hpa, enum dma_data_direction *direction)
1854{
1855 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
1856
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001857 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001858 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, false);
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001859
1860 return ret;
1861}
1862#endif
1863
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001864static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
1865 long npages)
1866{
1867 pnv_tce_free(tbl, index, npages);
1868
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001869 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001870}
1871
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001872static struct iommu_table_ops pnv_ioda1_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001873 .set = pnv_ioda1_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001874#ifdef CONFIG_IOMMU_API
1875 .exchange = pnv_ioda1_tce_xchg,
1876#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001877 .clear = pnv_ioda1_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001878 .get = pnv_tce_get,
1879};
1880
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001881#define PHB3_TCE_KILL_INVAL_ALL PPC_BIT(0)
1882#define PHB3_TCE_KILL_INVAL_PE PPC_BIT(1)
1883#define PHB3_TCE_KILL_INVAL_ONE PPC_BIT(2)
Alexey Kardashevskiybef92532016-04-29 18:55:17 +10001884
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001885void pnv_pci_phb3_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001886{
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001887 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(phb, rm);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001888 const unsigned long val = PHB3_TCE_KILL_INVAL_ALL;
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001889
1890 mb(); /* Ensure previous TCE table stores are visible */
1891 if (rm)
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001892 __raw_rm_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001893 else
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001894 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001895}
1896
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001897static inline void pnv_pci_phb3_tce_invalidate_pe(struct pnv_ioda_pe *pe)
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001898{
1899 /* 01xb - invalidate TCEs that match the specified PE# */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001900 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, false);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001901 unsigned long val = PHB3_TCE_KILL_INVAL_PE | (pe->pe_number & 0xFF);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001902
1903 mb(); /* Ensure above stores are visible */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001904 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001905}
1906
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001907static void pnv_pci_phb3_tce_invalidate(struct pnv_ioda_pe *pe, bool rm,
1908 unsigned shift, unsigned long index,
1909 unsigned long npages)
Gavin Shan4cce9552013-04-25 19:21:00 +00001910{
Alexey Kardashevskiy4d902192016-08-03 18:40:45 +10001911 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00001912 unsigned long start, end, inc;
Gavin Shan4cce9552013-04-25 19:21:00 +00001913
1914 /* We'll invalidate DMA address in PE scope */
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001915 start = PHB3_TCE_KILL_INVAL_ONE;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001916 start |= (pe->pe_number & 0xFF);
Gavin Shan4cce9552013-04-25 19:21:00 +00001917 end = start;
1918
1919 /* Figure out the start, end and step */
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001920 start |= (index << shift);
1921 end |= ((index + npages - 1) << shift);
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001922 inc = (0x1ull << shift);
Gavin Shan4cce9552013-04-25 19:21:00 +00001923 mb();
1924
1925 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001926 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001927 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001928 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001929 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001930 start += inc;
1931 }
1932}
1933
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001934static inline void pnv_pci_ioda2_tce_invalidate_pe(struct pnv_ioda_pe *pe)
1935{
1936 struct pnv_phb *phb = pe->phb;
1937
1938 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
1939 pnv_pci_phb3_tce_invalidate_pe(pe);
1940 else
1941 opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL_PE,
1942 pe->pe_number, 0, 0, 0);
1943}
1944
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001945static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
1946 unsigned long index, unsigned long npages, bool rm)
1947{
1948 struct iommu_table_group_link *tgl;
1949
1950 list_for_each_entry_rcu(tgl, &tbl->it_group_list, next) {
1951 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
1952 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001953 struct pnv_phb *phb = pe->phb;
1954 unsigned int shift = tbl->it_page_shift;
1955
Alistair Popple616badd2017-01-10 15:41:44 +11001956 /*
1957 * NVLink1 can use the TCE kill register directly as
1958 * it's the same as PHB3. NVLink2 is different and
1959 * should go via the OPAL call.
1960 */
1961 if (phb->model == PNV_PHB_MODEL_NPU) {
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001962 /*
1963 * The NVLink hardware does not support TCE kill
1964 * per TCE entry so we have to invalidate
1965 * the entire cache for it.
1966 */
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001967 pnv_pci_phb3_tce_invalidate_entire(phb, rm);
Alexey Kardashevskiy85674862016-04-29 18:55:23 +10001968 continue;
1969 }
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001970 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
1971 pnv_pci_phb3_tce_invalidate(pe, rm, shift,
1972 index, npages);
1973 else if (rm)
1974 opal_rm_pci_tce_kill(phb->opal_id,
1975 OPAL_PCI_TCE_KILL_PAGES,
1976 pe->pe_number, 1u << shift,
1977 index << shift, npages);
1978 else
1979 opal_pci_tce_kill(phb->opal_id,
1980 OPAL_PCI_TCE_KILL_PAGES,
1981 pe->pe_number, 1u << shift,
1982 index << shift, npages);
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001983 }
1984}
1985
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001986static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
1987 long npages, unsigned long uaddr,
1988 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001989 unsigned long attrs)
Gavin Shan4cce9552013-04-25 19:21:00 +00001990{
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001991 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1992 attrs);
Gavin Shan4cce9552013-04-25 19:21:00 +00001993
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001994 if (!ret)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001995 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
1996
1997 return ret;
1998}
1999
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002000#ifdef CONFIG_IOMMU_API
2001static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
2002 unsigned long *hpa, enum dma_data_direction *direction)
2003{
2004 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2005
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002006 if (!ret)
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002007 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
2008
2009 return ret;
2010}
2011#endif
2012
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002013static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
2014 long npages)
2015{
2016 pnv_tce_free(tbl, index, npages);
2017
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002018 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
Gavin Shan4cce9552013-04-25 19:21:00 +00002019}
2020
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002021static void pnv_ioda2_table_free(struct iommu_table *tbl)
2022{
2023 pnv_pci_ioda2_table_free_pages(tbl);
2024 iommu_free_table(tbl, "pnv");
2025}
2026
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002027static struct iommu_table_ops pnv_ioda2_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002028 .set = pnv_ioda2_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002029#ifdef CONFIG_IOMMU_API
2030 .exchange = pnv_ioda2_tce_xchg,
2031#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002032 .clear = pnv_ioda2_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002033 .get = pnv_tce_get,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002034 .free = pnv_ioda2_table_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002035};
2036
Gavin Shan801846d2016-05-03 15:41:34 +10002037static int pnv_pci_ioda_dev_dma_weight(struct pci_dev *dev, void *data)
2038{
2039 unsigned int *weight = (unsigned int *)data;
2040
2041 /* This is quite simplistic. The "base" weight of a device
2042 * is 10. 0 means no DMA is to be accounted for it.
2043 */
2044 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
2045 return 0;
2046
2047 if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
2048 dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
2049 dev->class == PCI_CLASS_SERIAL_USB_EHCI)
2050 *weight += 3;
2051 else if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
2052 *weight += 15;
2053 else
2054 *weight += 10;
2055
2056 return 0;
2057}
2058
2059static unsigned int pnv_pci_ioda_pe_dma_weight(struct pnv_ioda_pe *pe)
2060{
2061 unsigned int weight = 0;
2062
2063 /* SRIOV VF has same DMA32 weight as its PF */
2064#ifdef CONFIG_PCI_IOV
2065 if ((pe->flags & PNV_IODA_PE_VF) && pe->parent_dev) {
2066 pnv_pci_ioda_dev_dma_weight(pe->parent_dev, &weight);
2067 return weight;
2068 }
2069#endif
2070
2071 if ((pe->flags & PNV_IODA_PE_DEV) && pe->pdev) {
2072 pnv_pci_ioda_dev_dma_weight(pe->pdev, &weight);
2073 } else if ((pe->flags & PNV_IODA_PE_BUS) && pe->pbus) {
2074 struct pci_dev *pdev;
2075
2076 list_for_each_entry(pdev, &pe->pbus->devices, bus_list)
2077 pnv_pci_ioda_dev_dma_weight(pdev, &weight);
2078 } else if ((pe->flags & PNV_IODA_PE_BUS_ALL) && pe->pbus) {
2079 pci_walk_bus(pe->pbus, pnv_pci_ioda_dev_dma_weight, &weight);
2080 }
2081
2082 return weight;
2083}
2084
Gavin Shanb30d9362016-05-03 15:41:32 +10002085static void pnv_pci_ioda1_setup_dma_pe(struct pnv_phb *phb,
Gavin Shan2b923ed2016-05-05 12:04:16 +10002086 struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002087{
2088
2089 struct page *tce_mem = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002090 struct iommu_table *tbl;
Gavin Shan2b923ed2016-05-05 12:04:16 +10002091 unsigned int weight, total_weight = 0;
2092 unsigned int tce32_segsz, base, segs, avail, i;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002093 int64_t rc;
2094 void *addr;
2095
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002096 /* XXX FIXME: Handle 64-bit only DMA devices */
2097 /* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
2098 /* XXX FIXME: Allocate multi-level tables on PHB3 */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002099 weight = pnv_pci_ioda_pe_dma_weight(pe);
2100 if (!weight)
2101 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002102
Gavin Shan2b923ed2016-05-05 12:04:16 +10002103 pci_walk_bus(phb->hose->bus, pnv_pci_ioda_dev_dma_weight,
2104 &total_weight);
2105 segs = (weight * phb->ioda.dma32_count) / total_weight;
2106 if (!segs)
2107 segs = 1;
2108
2109 /*
2110 * Allocate contiguous DMA32 segments. We begin with the expected
2111 * number of segments. With one more attempt, the number of DMA32
2112 * segments to be allocated is decreased by one until one segment
2113 * is allocated successfully.
2114 */
2115 do {
2116 for (base = 0; base <= phb->ioda.dma32_count - segs; base++) {
2117 for (avail = 0, i = base; i < base + segs; i++) {
2118 if (phb->ioda.dma32_segmap[i] ==
2119 IODA_INVALID_PE)
2120 avail++;
2121 }
2122
2123 if (avail == segs)
2124 goto found;
2125 }
2126 } while (--segs);
2127
2128 if (!segs) {
2129 pe_warn(pe, "No available DMA32 segments\n");
2130 return;
2131 }
2132
2133found:
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002134 tbl = pnv_pci_table_alloc(phb->hose->node);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002135 iommu_register_group(&pe->table_group, phb->hose->global_number,
2136 pe->pe_number);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002137 pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002138
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002139 /* Grab a 32-bit TCE table */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002140 pe_info(pe, "DMA weight %d (%d), assigned (%d) %d DMA32 segments\n",
2141 weight, total_weight, base, segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002142 pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
Gavin Shanacce9712016-05-03 15:41:33 +10002143 base * PNV_IODA1_DMA32_SEGSIZE,
2144 (base + segs) * PNV_IODA1_DMA32_SEGSIZE - 1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002145
2146 /* XXX Currently, we allocate one big contiguous table for the
2147 * TCEs. We only really need one chunk per 256M of TCE space
2148 * (ie per segment) but that's an optimization for later, it
2149 * requires some added smarts with our get/put_tce implementation
Gavin Shanacce9712016-05-03 15:41:33 +10002150 *
2151 * Each TCE page is 4KB in size and each TCE entry occupies 8
2152 * bytes
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002153 */
Gavin Shanacce9712016-05-03 15:41:33 +10002154 tce32_segsz = PNV_IODA1_DMA32_SEGSIZE >> (IOMMU_PAGE_SHIFT_4K - 3);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002155 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
Gavin Shanacce9712016-05-03 15:41:33 +10002156 get_order(tce32_segsz * segs));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002157 if (!tce_mem) {
2158 pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
2159 goto fail;
2160 }
2161 addr = page_address(tce_mem);
Gavin Shanacce9712016-05-03 15:41:33 +10002162 memset(addr, 0, tce32_segsz * segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002163
2164 /* Configure HW */
2165 for (i = 0; i < segs; i++) {
2166 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2167 pe->pe_number,
2168 base + i, 1,
Gavin Shanacce9712016-05-03 15:41:33 +10002169 __pa(addr) + tce32_segsz * i,
2170 tce32_segsz, IOMMU_PAGE_SIZE_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002171 if (rc) {
2172 pe_err(pe, " Failed to configure 32-bit TCE table,"
2173 " err %ld\n", rc);
2174 goto fail;
2175 }
2176 }
2177
Gavin Shan2b923ed2016-05-05 12:04:16 +10002178 /* Setup DMA32 segment mapping */
2179 for (i = base; i < base + segs; i++)
2180 phb->ioda.dma32_segmap[i] = pe->pe_number;
2181
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002182 /* Setup linux iommu table */
Gavin Shanacce9712016-05-03 15:41:33 +10002183 pnv_pci_setup_iommu_table(tbl, addr, tce32_segsz * segs,
2184 base * PNV_IODA1_DMA32_SEGSIZE,
2185 IOMMU_PAGE_SHIFT_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002186
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002187 tbl->it_ops = &pnv_ioda1_iommu_ops;
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002188 pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
2189 pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002190 iommu_init_table(tbl, phb->hose->node);
2191
Wei Yang781a8682015-03-25 16:23:57 +08002192 if (pe->flags & PNV_IODA_PE_DEV) {
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10002193 /*
2194 * Setting table base here only for carrying iommu_group
2195 * further down to let iommu_add_device() do the job.
2196 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2197 */
2198 set_iommu_table_base(&pe->pdev->dev, tbl);
2199 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002200 } else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10002201 pnv_ioda_setup_bus_dma(pe, pe->pbus);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10002202
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002203 return;
2204 fail:
2205 /* XXX Failure: Try to fallback to 64-bit only ? */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002206 if (tce_mem)
Gavin Shanacce9712016-05-03 15:41:33 +10002207 __free_pages(tce_mem, get_order(tce32_segsz * segs));
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002208 if (tbl) {
2209 pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
2210 iommu_free_table(tbl, "pnv");
2211 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002212}
2213
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002214static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
2215 int num, struct iommu_table *tbl)
2216{
2217 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2218 table_group);
2219 struct pnv_phb *phb = pe->phb;
2220 int64_t rc;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002221 const unsigned long size = tbl->it_indirect_levels ?
2222 tbl->it_level_size : tbl->it_size;
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002223 const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
2224 const __u64 win_size = tbl->it_size << tbl->it_page_shift;
2225
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002226 pe_info(pe, "Setting up window#%d %llx..%llx pg=%x\n", num,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002227 start_addr, start_addr + win_size - 1,
2228 IOMMU_PAGE_SIZE(tbl));
2229
2230 /*
2231 * Map TCE table through TVT. The TVE index is the PE number
2232 * shifted by 1 bit for 32-bits DMA space.
2233 */
2234 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2235 pe->pe_number,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002236 (pe->pe_number << 1) + num,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002237 tbl->it_indirect_levels + 1,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002238 __pa(tbl->it_base),
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002239 size << 3,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002240 IOMMU_PAGE_SIZE(tbl));
2241 if (rc) {
2242 pe_err(pe, "Failed to configure TCE table, err %ld\n", rc);
2243 return rc;
2244 }
2245
2246 pnv_pci_link_table_and_group(phb->hose->node, num,
2247 tbl, &pe->table_group);
Michael Ellermaned7d9a12016-09-15 17:03:06 +10002248 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002249
2250 return 0;
2251}
2252
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002253static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002254{
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002255 uint16_t window_id = (pe->pe_number << 1 ) + 1;
2256 int64_t rc;
2257
2258 pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2259 if (enable) {
2260 phys_addr_t top = memblock_end_of_DRAM();
2261
2262 top = roundup_pow_of_two(top);
2263 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2264 pe->pe_number,
2265 window_id,
2266 pe->tce_bypass_base,
2267 top);
2268 } else {
2269 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2270 pe->pe_number,
2271 window_id,
2272 pe->tce_bypass_base,
2273 0);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002274 }
2275 if (rc)
2276 pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2277 else
2278 pe->tce_bypass_enabled = enable;
2279}
2280
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002281static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
2282 __u32 page_shift, __u64 window_size, __u32 levels,
2283 struct iommu_table *tbl);
2284
2285static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
2286 int num, __u32 page_shift, __u64 window_size, __u32 levels,
2287 struct iommu_table **ptbl)
2288{
2289 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2290 table_group);
2291 int nid = pe->phb->hose->node;
2292 __u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
2293 long ret;
2294 struct iommu_table *tbl;
2295
2296 tbl = pnv_pci_table_alloc(nid);
2297 if (!tbl)
2298 return -ENOMEM;
2299
2300 ret = pnv_pci_ioda2_table_alloc_pages(nid,
2301 bus_offset, page_shift, window_size,
2302 levels, tbl);
2303 if (ret) {
2304 iommu_free_table(tbl, "pnv");
2305 return ret;
2306 }
2307
2308 tbl->it_ops = &pnv_ioda2_iommu_ops;
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002309
2310 *ptbl = tbl;
2311
2312 return 0;
2313}
2314
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002315static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
2316{
2317 struct iommu_table *tbl = NULL;
2318 long rc;
2319
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002320 /*
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002321 * crashkernel= specifies the kdump kernel's maximum memory at
2322 * some offset and there is no guaranteed the result is a power
2323 * of 2, which will cause errors later.
2324 */
2325 const u64 max_memory = __rounddown_pow_of_two(memory_hotplug_max());
2326
2327 /*
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002328 * In memory constrained environments, e.g. kdump kernel, the
2329 * DMA window can be larger than available memory, which will
2330 * cause errors later.
2331 */
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002332 const u64 window_size = min((u64)pe->table_group.tce32_size, max_memory);
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002333
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002334 rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
2335 IOMMU_PAGE_SHIFT_4K,
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002336 window_size,
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002337 POWERNV_IOMMU_DEFAULT_LEVELS, &tbl);
2338 if (rc) {
2339 pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
2340 rc);
2341 return rc;
2342 }
2343
2344 iommu_init_table(tbl, pe->phb->hose->node);
2345
2346 rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
2347 if (rc) {
2348 pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
2349 rc);
2350 pnv_ioda2_table_free(tbl);
2351 return rc;
2352 }
2353
2354 if (!pnv_iommu_bypass_disabled)
2355 pnv_pci_ioda2_set_bypass(pe, true);
2356
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002357 /*
2358 * Setting table base here only for carrying iommu_group
2359 * further down to let iommu_add_device() do the job.
2360 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2361 */
2362 if (pe->flags & PNV_IODA_PE_DEV)
2363 set_iommu_table_base(&pe->pdev->dev, tbl);
2364
2365 return 0;
2366}
2367
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002368#if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2369static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2370 int num)
2371{
2372 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2373 table_group);
2374 struct pnv_phb *phb = pe->phb;
2375 long ret;
2376
2377 pe_info(pe, "Removing DMA window #%d\n", num);
2378
2379 ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2380 (pe->pe_number << 1) + num,
2381 0/* levels */, 0/* table address */,
2382 0/* table size */, 0/* page size */);
2383 if (ret)
2384 pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2385 else
Michael Ellermaned7d9a12016-09-15 17:03:06 +10002386 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002387
2388 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2389
2390 return ret;
2391}
2392#endif
2393
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002394#ifdef CONFIG_IOMMU_API
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002395static unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
2396 __u64 window_size, __u32 levels)
2397{
2398 unsigned long bytes = 0;
2399 const unsigned window_shift = ilog2(window_size);
2400 unsigned entries_shift = window_shift - page_shift;
2401 unsigned table_shift = entries_shift + 3;
2402 unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
2403 unsigned long direct_table_size;
2404
2405 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
2406 (window_size > memory_hotplug_max()) ||
2407 !is_power_of_2(window_size))
2408 return 0;
2409
2410 /* Calculate a direct table size from window_size and levels */
2411 entries_shift = (entries_shift + levels - 1) / levels;
2412 table_shift = entries_shift + 3;
2413 table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
2414 direct_table_size = 1UL << table_shift;
2415
2416 for ( ; levels; --levels) {
2417 bytes += _ALIGN_UP(tce_table_size, direct_table_size);
2418
2419 tce_table_size /= direct_table_size;
2420 tce_table_size <<= 3;
2421 tce_table_size = _ALIGN_UP(tce_table_size, direct_table_size);
2422 }
2423
2424 return bytes;
2425}
2426
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002427static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002428{
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002429 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2430 table_group);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002431 /* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
2432 struct iommu_table *tbl = pe->table_group.tables[0];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002433
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002434 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002435 pnv_pci_ioda2_unset_window(&pe->table_group, 0);
2436 pnv_ioda2_table_free(tbl);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002437}
2438
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002439static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2440{
2441 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2442 table_group);
2443
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002444 pnv_pci_ioda2_setup_default_config(pe);
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002445}
2446
2447static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002448 .get_table_size = pnv_pci_ioda2_get_table_size,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002449 .create_table = pnv_pci_ioda2_create_table,
2450 .set_window = pnv_pci_ioda2_set_window,
2451 .unset_window = pnv_pci_ioda2_unset_window,
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002452 .take_ownership = pnv_ioda2_take_ownership,
2453 .release_ownership = pnv_ioda2_release_ownership,
2454};
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002455
2456static int gpe_table_group_to_npe_cb(struct device *dev, void *opaque)
2457{
2458 struct pci_controller *hose;
2459 struct pnv_phb *phb;
2460 struct pnv_ioda_pe **ptmppe = opaque;
2461 struct pci_dev *pdev = container_of(dev, struct pci_dev, dev);
2462 struct pci_dn *pdn = pci_get_pdn(pdev);
2463
2464 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
2465 return 0;
2466
2467 hose = pci_bus_to_host(pdev->bus);
2468 phb = hose->private_data;
2469 if (phb->type != PNV_PHB_NPU)
2470 return 0;
2471
2472 *ptmppe = &phb->ioda.pe_array[pdn->pe_number];
2473
2474 return 1;
2475}
2476
2477/*
2478 * This returns PE of associated NPU.
2479 * This assumes that NPU is in the same IOMMU group with GPU and there is
2480 * no other PEs.
2481 */
2482static struct pnv_ioda_pe *gpe_table_group_to_npe(
2483 struct iommu_table_group *table_group)
2484{
2485 struct pnv_ioda_pe *npe = NULL;
2486 int ret = iommu_group_for_each_dev(table_group->group, &npe,
2487 gpe_table_group_to_npe_cb);
2488
2489 BUG_ON(!ret || !npe);
2490
2491 return npe;
2492}
2493
2494static long pnv_pci_ioda2_npu_set_window(struct iommu_table_group *table_group,
2495 int num, struct iommu_table *tbl)
2496{
2497 long ret = pnv_pci_ioda2_set_window(table_group, num, tbl);
2498
2499 if (ret)
2500 return ret;
2501
2502 ret = pnv_npu_set_window(gpe_table_group_to_npe(table_group), num, tbl);
2503 if (ret)
2504 pnv_pci_ioda2_unset_window(table_group, num);
2505
2506 return ret;
2507}
2508
2509static long pnv_pci_ioda2_npu_unset_window(
2510 struct iommu_table_group *table_group,
2511 int num)
2512{
2513 long ret = pnv_pci_ioda2_unset_window(table_group, num);
2514
2515 if (ret)
2516 return ret;
2517
2518 return pnv_npu_unset_window(gpe_table_group_to_npe(table_group), num);
2519}
2520
2521static void pnv_ioda2_npu_take_ownership(struct iommu_table_group *table_group)
2522{
2523 /*
2524 * Detach NPU first as pnv_ioda2_take_ownership() will destroy
2525 * the iommu_table if 32bit DMA is enabled.
2526 */
2527 pnv_npu_take_ownership(gpe_table_group_to_npe(table_group));
2528 pnv_ioda2_take_ownership(table_group);
2529}
2530
2531static struct iommu_table_group_ops pnv_pci_ioda2_npu_ops = {
2532 .get_table_size = pnv_pci_ioda2_get_table_size,
2533 .create_table = pnv_pci_ioda2_create_table,
2534 .set_window = pnv_pci_ioda2_npu_set_window,
2535 .unset_window = pnv_pci_ioda2_npu_unset_window,
2536 .take_ownership = pnv_ioda2_npu_take_ownership,
2537 .release_ownership = pnv_ioda2_release_ownership,
2538};
2539
2540static void pnv_pci_ioda_setup_iommu_api(void)
2541{
2542 struct pci_controller *hose, *tmp;
2543 struct pnv_phb *phb;
2544 struct pnv_ioda_pe *pe, *gpe;
2545
2546 /*
2547 * Now we have all PHBs discovered, time to add NPU devices to
2548 * the corresponding IOMMU groups.
2549 */
2550 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
2551 phb = hose->private_data;
2552
2553 if (phb->type != PNV_PHB_NPU)
2554 continue;
2555
2556 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
2557 gpe = pnv_pci_npu_setup_iommu(pe);
2558 if (gpe)
2559 gpe->table_group.ops = &pnv_pci_ioda2_npu_ops;
2560 }
2561 }
2562}
2563#else /* !CONFIG_IOMMU_API */
2564static void pnv_pci_ioda_setup_iommu_api(void) { };
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002565#endif
2566
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002567static __be64 *pnv_pci_ioda2_table_do_alloc_pages(int nid, unsigned shift,
2568 unsigned levels, unsigned long limit,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002569 unsigned long *current_offset, unsigned long *total_allocated)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002570{
2571 struct page *tce_mem = NULL;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002572 __be64 *addr, *tmp;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002573 unsigned order = max_t(unsigned, shift, PAGE_SHIFT) - PAGE_SHIFT;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002574 unsigned long allocated = 1UL << (order + PAGE_SHIFT);
2575 unsigned entries = 1UL << (shift - 3);
2576 long i;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002577
2578 tce_mem = alloc_pages_node(nid, GFP_KERNEL, order);
2579 if (!tce_mem) {
2580 pr_err("Failed to allocate a TCE memory, order=%d\n", order);
2581 return NULL;
2582 }
2583 addr = page_address(tce_mem);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002584 memset(addr, 0, allocated);
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002585 *total_allocated += allocated;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002586
2587 --levels;
2588 if (!levels) {
2589 *current_offset += allocated;
2590 return addr;
2591 }
2592
2593 for (i = 0; i < entries; ++i) {
2594 tmp = pnv_pci_ioda2_table_do_alloc_pages(nid, shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002595 levels, limit, current_offset, total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002596 if (!tmp)
2597 break;
2598
2599 addr[i] = cpu_to_be64(__pa(tmp) |
2600 TCE_PCI_READ | TCE_PCI_WRITE);
2601
2602 if (*current_offset >= limit)
2603 break;
2604 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002605
2606 return addr;
2607}
2608
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002609static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2610 unsigned long size, unsigned level);
2611
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002612static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002613 __u32 page_shift, __u64 window_size, __u32 levels,
2614 struct iommu_table *tbl)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002615{
2616 void *addr;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002617 unsigned long offset = 0, level_shift, total_allocated = 0;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002618 const unsigned window_shift = ilog2(window_size);
2619 unsigned entries_shift = window_shift - page_shift;
2620 unsigned table_shift = max_t(unsigned, entries_shift + 3, PAGE_SHIFT);
2621 const unsigned long tce_table_size = 1UL << table_shift;
2622
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002623 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS))
2624 return -EINVAL;
2625
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002626 if ((window_size > memory_hotplug_max()) || !is_power_of_2(window_size))
2627 return -EINVAL;
2628
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002629 /* Adjust direct table size from window_size and levels */
2630 entries_shift = (entries_shift + levels - 1) / levels;
2631 level_shift = entries_shift + 3;
2632 level_shift = max_t(unsigned, level_shift, PAGE_SHIFT);
2633
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002634 /* Allocate TCE table */
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002635 addr = pnv_pci_ioda2_table_do_alloc_pages(nid, level_shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002636 levels, tce_table_size, &offset, &total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002637
2638 /* addr==NULL means that the first level allocation failed */
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002639 if (!addr)
2640 return -ENOMEM;
2641
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002642 /*
2643 * First level was allocated but some lower level failed as
2644 * we did not allocate as much as we wanted,
2645 * release partially allocated table.
2646 */
2647 if (offset < tce_table_size) {
2648 pnv_pci_ioda2_table_do_free_pages(addr,
2649 1ULL << (level_shift - 3), levels - 1);
2650 return -ENOMEM;
2651 }
2652
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002653 /* Setup linux iommu table */
2654 pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, bus_offset,
2655 page_shift);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002656 tbl->it_level_size = 1ULL << (level_shift - 3);
2657 tbl->it_indirect_levels = levels - 1;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002658 tbl->it_allocated_size = total_allocated;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002659
2660 pr_devel("Created TCE table: ws=%08llx ts=%lx @%08llx\n",
2661 window_size, tce_table_size, bus_offset);
2662
2663 return 0;
2664}
2665
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002666static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2667 unsigned long size, unsigned level)
2668{
2669 const unsigned long addr_ul = (unsigned long) addr &
2670 ~(TCE_PCI_READ | TCE_PCI_WRITE);
2671
2672 if (level) {
2673 long i;
2674 u64 *tmp = (u64 *) addr_ul;
2675
2676 for (i = 0; i < size; ++i) {
2677 unsigned long hpa = be64_to_cpu(tmp[i]);
2678
2679 if (!(hpa & (TCE_PCI_READ | TCE_PCI_WRITE)))
2680 continue;
2681
2682 pnv_pci_ioda2_table_do_free_pages(__va(hpa), size,
2683 level - 1);
2684 }
2685 }
2686
2687 free_pages(addr_ul, get_order(size << 3));
2688}
2689
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002690static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl)
2691{
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002692 const unsigned long size = tbl->it_indirect_levels ?
2693 tbl->it_level_size : tbl->it_size;
2694
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002695 if (!tbl->it_size)
2696 return;
2697
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002698 pnv_pci_ioda2_table_do_free_pages((__be64 *)tbl->it_base, size,
2699 tbl->it_indirect_levels);
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002700}
2701
Gavin Shan373f5652013-04-25 19:21:01 +00002702static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2703 struct pnv_ioda_pe *pe)
2704{
Gavin Shan373f5652013-04-25 19:21:01 +00002705 int64_t rc;
2706
Gavin Shanccd1c192016-05-20 16:41:31 +10002707 if (!pnv_pci_ioda_pe_dma_weight(pe))
2708 return;
2709
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002710 /* TVE #1 is selected by PCI address bit 59 */
2711 pe->tce_bypass_base = 1ull << 59;
2712
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002713 iommu_register_group(&pe->table_group, phb->hose->global_number,
2714 pe->pe_number);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002715
Gavin Shan373f5652013-04-25 19:21:01 +00002716 /* The PE will reserve all possible 32-bits space */
Gavin Shan373f5652013-04-25 19:21:01 +00002717 pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002718 phb->ioda.m32_pci_base);
Gavin Shan373f5652013-04-25 19:21:01 +00002719
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002720 /* Setup linux iommu table */
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002721 pe->table_group.tce32_start = 0;
2722 pe->table_group.tce32_size = phb->ioda.m32_pci_base;
2723 pe->table_group.max_dynamic_windows_supported =
2724 IOMMU_TABLE_GROUP_MAX_TABLES;
2725 pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
2726 pe->table_group.pgsizes = SZ_4K | SZ_64K | SZ_16M;
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002727#ifdef CONFIG_IOMMU_API
2728 pe->table_group.ops = &pnv_pci_ioda2_ops;
2729#endif
2730
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002731 rc = pnv_pci_ioda2_setup_default_config(pe);
Gavin Shan801846d2016-05-03 15:41:34 +10002732 if (rc)
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002733 return;
Gavin Shan373f5652013-04-25 19:21:01 +00002734
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002735 if (pe->flags & PNV_IODA_PE_DEV)
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10002736 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002737 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10002738 pnv_ioda_setup_bus_dma(pe, pe->pbus);
Gavin Shan373f5652013-04-25 19:21:01 +00002739}
2740
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002741#ifdef CONFIG_PCI_MSI
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002742int64_t pnv_opal_pci_msi_eoi(struct irq_chip *chip, unsigned int hw_irq)
Gavin Shan137436c2013-04-25 19:20:59 +00002743{
Gavin Shan137436c2013-04-25 19:20:59 +00002744 struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2745 ioda.irq_chip);
Gavin Shan137436c2013-04-25 19:20:59 +00002746
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002747 return opal_pci_msi_eoi(phb->opal_id, hw_irq);
2748}
2749
2750static void pnv_ioda2_msi_eoi(struct irq_data *d)
2751{
2752 int64_t rc;
2753 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
2754 struct irq_chip *chip = irq_data_get_irq_chip(d);
2755
2756 rc = pnv_opal_pci_msi_eoi(chip, hw_irq);
Gavin Shan137436c2013-04-25 19:20:59 +00002757 WARN_ON_ONCE(rc);
2758
2759 icp_native_eoi(d);
2760}
2761
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002762
Ian Munsief4568342016-07-14 07:17:00 +10002763void pnv_set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002764{
2765 struct irq_data *idata;
2766 struct irq_chip *ichip;
2767
Benjamin Herrenschmidtfb111332016-07-08 16:37:09 +10002768 /* The MSI EOI OPAL call is only needed on PHB3 */
2769 if (phb->model != PNV_PHB_MODEL_PHB3)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002770 return;
2771
2772 if (!phb->ioda.irq_chip_init) {
2773 /*
2774 * First time we setup an MSI IRQ, we need to setup the
2775 * corresponding IRQ chip to route correctly.
2776 */
2777 idata = irq_get_irq_data(virq);
2778 ichip = irq_data_get_irq_chip(idata);
2779 phb->ioda.irq_chip_init = 1;
2780 phb->ioda.irq_chip = *ichip;
2781 phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
2782 }
2783 irq_set_chip(virq, &phb->ioda.irq_chip);
2784}
2785
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002786/*
2787 * Returns true iff chip is something that we could call
2788 * pnv_opal_pci_msi_eoi for.
2789 */
2790bool is_pnv_opal_msi(struct irq_chip *chip)
2791{
2792 return chip->irq_eoi == pnv_ioda2_msi_eoi;
2793}
2794EXPORT_SYMBOL_GPL(is_pnv_opal_msi);
2795
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002796static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
Gavin Shan137436c2013-04-25 19:20:59 +00002797 unsigned int hwirq, unsigned int virq,
2798 unsigned int is_64, struct msi_msg *msg)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002799{
2800 struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
2801 unsigned int xive_num = hwirq - phb->msi_base;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002802 __be32 data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002803 int rc;
2804
2805 /* No PE assigned ? bail out ... no MSI for you ! */
2806 if (pe == NULL)
2807 return -ENXIO;
2808
2809 /* Check if we have an MVE */
2810 if (pe->mve_number < 0)
2811 return -ENXIO;
2812
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002813 /* Force 32-bit MSI on some broken devices */
Benjamin Herrenschmidt36074382014-10-07 16:12:36 +11002814 if (dev->no_64bit_msi)
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002815 is_64 = 0;
2816
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002817 /* Assign XIVE to PE */
2818 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
2819 if (rc) {
2820 pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
2821 pci_name(dev), rc, xive_num);
2822 return -EIO;
2823 }
2824
2825 if (is_64) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002826 __be64 addr64;
2827
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002828 rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
2829 &addr64, &data);
2830 if (rc) {
2831 pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
2832 pci_name(dev), rc);
2833 return -EIO;
2834 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002835 msg->address_hi = be64_to_cpu(addr64) >> 32;
2836 msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002837 } else {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002838 __be32 addr32;
2839
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002840 rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
2841 &addr32, &data);
2842 if (rc) {
2843 pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
2844 pci_name(dev), rc);
2845 return -EIO;
2846 }
2847 msg->address_hi = 0;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002848 msg->address_lo = be32_to_cpu(addr32);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002849 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002850 msg->data = be32_to_cpu(data);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002851
Ian Munsief4568342016-07-14 07:17:00 +10002852 pnv_set_msi_irq_chip(phb, virq);
Gavin Shan137436c2013-04-25 19:20:59 +00002853
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002854 pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
Russell Currey1f52f172016-11-16 14:02:15 +11002855 " address=%x_%08x data=%x PE# %x\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002856 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
2857 msg->address_hi, msg->address_lo, data, pe->pe_number);
2858
2859 return 0;
2860}
2861
2862static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
2863{
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002864 unsigned int count;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002865 const __be32 *prop = of_get_property(phb->hose->dn,
2866 "ibm,opal-msi-ranges", NULL);
2867 if (!prop) {
2868 /* BML Fallback */
2869 prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
2870 }
2871 if (!prop)
2872 return;
2873
2874 phb->msi_base = be32_to_cpup(prop);
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002875 count = be32_to_cpup(prop + 1);
2876 if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002877 pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
2878 phb->hose->global_number);
2879 return;
2880 }
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002881
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002882 phb->msi_setup = pnv_pci_ioda_msi_setup;
2883 phb->msi32_support = 1;
2884 pr_info(" Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002885 count, phb->msi_base);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002886}
2887#else
2888static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
2889#endif /* CONFIG_PCI_MSI */
2890
Wei Yang6e628c72015-03-25 16:23:55 +08002891#ifdef CONFIG_PCI_IOV
2892static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
2893{
Wei Yangf2dd0af2015-10-22 09:22:17 +08002894 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
2895 struct pnv_phb *phb = hose->private_data;
2896 const resource_size_t gate = phb->ioda.m64_segsize >> 2;
Wei Yang6e628c72015-03-25 16:23:55 +08002897 struct resource *res;
2898 int i;
Wei Yangdfcc8d42015-10-22 09:22:18 +08002899 resource_size_t size, total_vf_bar_sz;
Wei Yang6e628c72015-03-25 16:23:55 +08002900 struct pci_dn *pdn;
Wei Yang5b88ec22015-03-25 16:23:58 +08002901 int mul, total_vfs;
Wei Yang6e628c72015-03-25 16:23:55 +08002902
2903 if (!pdev->is_physfn || pdev->is_added)
2904 return;
2905
Wei Yang6e628c72015-03-25 16:23:55 +08002906 pdn = pci_get_pdn(pdev);
2907 pdn->vfs_expanded = 0;
Wei Yangee8222f2015-10-22 09:22:16 +08002908 pdn->m64_single_mode = false;
Wei Yang6e628c72015-03-25 16:23:55 +08002909
Wei Yang5b88ec22015-03-25 16:23:58 +08002910 total_vfs = pci_sriov_get_totalvfs(pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10002911 mul = phb->ioda.total_pe_num;
Wei Yangdfcc8d42015-10-22 09:22:18 +08002912 total_vf_bar_sz = 0;
Wei Yang5b88ec22015-03-25 16:23:58 +08002913
2914 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2915 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2916 if (!res->flags || res->parent)
2917 continue;
Russell Curreyb79331a2016-09-14 16:37:17 +10002918 if (!pnv_pci_is_m64_flags(res->flags)) {
Wei Yangb0331852015-10-22 09:22:14 +08002919 dev_warn(&pdev->dev, "Don't support SR-IOV with"
2920 " non M64 VF BAR%d: %pR. \n",
Wei Yang5b88ec22015-03-25 16:23:58 +08002921 i, res);
Wei Yangb0331852015-10-22 09:22:14 +08002922 goto truncate_iov;
Wei Yang5b88ec22015-03-25 16:23:58 +08002923 }
2924
Wei Yangdfcc8d42015-10-22 09:22:18 +08002925 total_vf_bar_sz += pci_iov_resource_size(pdev,
2926 i + PCI_IOV_RESOURCES);
Wei Yang5b88ec22015-03-25 16:23:58 +08002927
Wei Yangf2dd0af2015-10-22 09:22:17 +08002928 /*
2929 * If bigger than quarter of M64 segment size, just round up
2930 * power of two.
2931 *
2932 * Generally, one M64 BAR maps one IOV BAR. To avoid conflict
2933 * with other devices, IOV BAR size is expanded to be
2934 * (total_pe * VF_BAR_size). When VF_BAR_size is half of M64
2935 * segment size , the expanded size would equal to half of the
2936 * whole M64 space size, which will exhaust the M64 Space and
2937 * limit the system flexibility. This is a design decision to
2938 * set the boundary to quarter of the M64 segment size.
2939 */
Wei Yangdfcc8d42015-10-22 09:22:18 +08002940 if (total_vf_bar_sz > gate) {
Wei Yang5b88ec22015-03-25 16:23:58 +08002941 mul = roundup_pow_of_two(total_vfs);
Wei Yangdfcc8d42015-10-22 09:22:18 +08002942 dev_info(&pdev->dev,
2943 "VF BAR Total IOV size %llx > %llx, roundup to %d VFs\n",
2944 total_vf_bar_sz, gate, mul);
Wei Yangee8222f2015-10-22 09:22:16 +08002945 pdn->m64_single_mode = true;
Wei Yang5b88ec22015-03-25 16:23:58 +08002946 break;
2947 }
2948 }
2949
Wei Yang6e628c72015-03-25 16:23:55 +08002950 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2951 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2952 if (!res->flags || res->parent)
2953 continue;
Wei Yang6e628c72015-03-25 16:23:55 +08002954
Wei Yang6e628c72015-03-25 16:23:55 +08002955 size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
Wei Yangee8222f2015-10-22 09:22:16 +08002956 /*
2957 * On PHB3, the minimum size alignment of M64 BAR in single
2958 * mode is 32MB.
2959 */
2960 if (pdn->m64_single_mode && (size < SZ_32M))
2961 goto truncate_iov;
2962 dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
Wei Yang5b88ec22015-03-25 16:23:58 +08002963 res->end = res->start + size * mul - 1;
Wei Yang6e628c72015-03-25 16:23:55 +08002964 dev_dbg(&pdev->dev, " %pR\n", res);
2965 dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
Wei Yang5b88ec22015-03-25 16:23:58 +08002966 i, res, mul);
Wei Yang6e628c72015-03-25 16:23:55 +08002967 }
Wei Yang5b88ec22015-03-25 16:23:58 +08002968 pdn->vfs_expanded = mul;
Wei Yangb0331852015-10-22 09:22:14 +08002969
2970 return;
2971
2972truncate_iov:
2973 /* To save MMIO space, IOV BAR is truncated. */
2974 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2975 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2976 res->flags = 0;
2977 res->end = res->start - 1;
2978 }
Wei Yang6e628c72015-03-25 16:23:55 +08002979}
2980#endif /* CONFIG_PCI_IOV */
2981
Gavin Shan23e79422016-05-03 15:41:27 +10002982static void pnv_ioda_setup_pe_res(struct pnv_ioda_pe *pe,
2983 struct resource *res)
2984{
2985 struct pnv_phb *phb = pe->phb;
2986 struct pci_bus_region region;
2987 int index;
2988 int64_t rc;
2989
2990 if (!res || !res->flags || res->start > res->end)
2991 return;
2992
2993 if (res->flags & IORESOURCE_IO) {
2994 region.start = res->start - phb->ioda.io_pci_base;
2995 region.end = res->end - phb->ioda.io_pci_base;
2996 index = region.start / phb->ioda.io_segsize;
2997
2998 while (index < phb->ioda.total_pe_num &&
2999 region.start <= region.end) {
3000 phb->ioda.io_segmap[index] = pe->pe_number;
3001 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3002 pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
3003 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +11003004 pr_err("%s: Error %lld mapping IO segment#%d to PE#%x\n",
Gavin Shan23e79422016-05-03 15:41:27 +10003005 __func__, rc, index, pe->pe_number);
3006 break;
3007 }
3008
3009 region.start += phb->ioda.io_segsize;
3010 index++;
3011 }
3012 } else if ((res->flags & IORESOURCE_MEM) &&
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003013 !pnv_pci_is_m64(phb, res)) {
Gavin Shan23e79422016-05-03 15:41:27 +10003014 region.start = res->start -
3015 phb->hose->mem_offset[0] -
3016 phb->ioda.m32_pci_base;
3017 region.end = res->end -
3018 phb->hose->mem_offset[0] -
3019 phb->ioda.m32_pci_base;
3020 index = region.start / phb->ioda.m32_segsize;
3021
3022 while (index < phb->ioda.total_pe_num &&
3023 region.start <= region.end) {
3024 phb->ioda.m32_segmap[index] = pe->pe_number;
3025 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3026 pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
3027 if (rc != OPAL_SUCCESS) {
Russell Currey1f52f172016-11-16 14:02:15 +11003028 pr_err("%s: Error %lld mapping M32 segment#%d to PE#%x",
Gavin Shan23e79422016-05-03 15:41:27 +10003029 __func__, rc, index, pe->pe_number);
3030 break;
3031 }
3032
3033 region.start += phb->ioda.m32_segsize;
3034 index++;
3035 }
3036 }
3037}
3038
Gavin Shan11685be2012-08-20 03:49:16 +00003039/*
3040 * This function is supposed to be called on basis of PE from top
3041 * to bottom style. So the the I/O or MMIO segment assigned to
3042 * parent PE could be overrided by its child PEs if necessary.
3043 */
Gavin Shan23e79422016-05-03 15:41:27 +10003044static void pnv_ioda_setup_pe_seg(struct pnv_ioda_pe *pe)
Gavin Shan11685be2012-08-20 03:49:16 +00003045{
Gavin Shan69d733e2016-05-03 15:41:28 +10003046 struct pci_dev *pdev;
Gavin Shan23e79422016-05-03 15:41:27 +10003047 int i;
Gavin Shan11685be2012-08-20 03:49:16 +00003048
3049 /*
3050 * NOTE: We only care PCI bus based PE for now. For PCI
3051 * device based PE, for example SRIOV sensitive VF should
3052 * be figured out later.
3053 */
3054 BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
3055
Gavin Shan69d733e2016-05-03 15:41:28 +10003056 list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
3057 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
3058 pnv_ioda_setup_pe_res(pe, &pdev->resource[i]);
3059
3060 /*
3061 * If the PE contains all subordinate PCI buses, the
3062 * windows of the child bridges should be mapped to
3063 * the PE as well.
3064 */
3065 if (!(pe->flags & PNV_IODA_PE_BUS_ALL) || !pci_is_bridge(pdev))
3066 continue;
3067 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
3068 pnv_ioda_setup_pe_res(pe,
3069 &pdev->resource[PCI_BRIDGE_RESOURCES + i]);
3070 }
Gavin Shan11685be2012-08-20 03:49:16 +00003071}
3072
Russell Currey98b665d2016-07-28 15:05:03 +10003073#ifdef CONFIG_DEBUG_FS
3074static int pnv_pci_diag_data_set(void *data, u64 val)
3075{
3076 struct pci_controller *hose;
3077 struct pnv_phb *phb;
3078 s64 ret;
3079
3080 if (val != 1ULL)
3081 return -EINVAL;
3082
3083 hose = (struct pci_controller *)data;
3084 if (!hose || !hose->private_data)
3085 return -ENODEV;
3086
3087 phb = hose->private_data;
3088
3089 /* Retrieve the diag data from firmware */
3090 ret = opal_pci_get_phb_diag_data2(phb->opal_id, phb->diag.blob,
3091 PNV_PCI_DIAG_BUF_SIZE);
3092 if (ret != OPAL_SUCCESS)
3093 return -EIO;
3094
3095 /* Print the diag data to the kernel log */
3096 pnv_pci_dump_phb_diag_data(phb->hose, phb->diag.blob);
3097 return 0;
3098}
3099
3100DEFINE_SIMPLE_ATTRIBUTE(pnv_pci_diag_data_fops, NULL,
3101 pnv_pci_diag_data_set, "%llu\n");
3102
3103#endif /* CONFIG_DEBUG_FS */
3104
Gavin Shan37c367f2013-06-20 18:13:25 +08003105static void pnv_pci_ioda_create_dbgfs(void)
3106{
3107#ifdef CONFIG_DEBUG_FS
3108 struct pci_controller *hose, *tmp;
3109 struct pnv_phb *phb;
3110 char name[16];
3111
3112 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
3113 phb = hose->private_data;
3114
Gavin Shanccd1c192016-05-20 16:41:31 +10003115 /* Notify initialization of PHB done */
3116 phb->initialized = 1;
3117
Gavin Shan37c367f2013-06-20 18:13:25 +08003118 sprintf(name, "PCI%04x", hose->global_number);
3119 phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
Russell Currey98b665d2016-07-28 15:05:03 +10003120 if (!phb->dbgfs) {
Gavin Shan37c367f2013-06-20 18:13:25 +08003121 pr_warning("%s: Error on creating debugfs on PHB#%x\n",
3122 __func__, hose->global_number);
Russell Currey98b665d2016-07-28 15:05:03 +10003123 continue;
3124 }
3125
3126 debugfs_create_file("dump_diag_regs", 0200, phb->dbgfs, hose,
3127 &pnv_pci_diag_data_fops);
Gavin Shan37c367f2013-06-20 18:13:25 +08003128 }
3129#endif /* CONFIG_DEBUG_FS */
3130}
3131
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08003132static void pnv_pci_ioda_fixup(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00003133{
3134 pnv_pci_ioda_setup_PEs();
Gavin Shanccd1c192016-05-20 16:41:31 +10003135 pnv_pci_ioda_setup_iommu_api();
Gavin Shan37c367f2013-06-20 18:13:25 +08003136 pnv_pci_ioda_create_dbgfs();
3137
Gavin Shane9cc17d2013-06-20 13:21:14 +08003138#ifdef CONFIG_EEH
Gavin Shane9cc17d2013-06-20 13:21:14 +08003139 eeh_init();
Mike Qiudadcd6d2014-06-26 02:58:47 -04003140 eeh_addr_cache_build();
Gavin Shane9cc17d2013-06-20 13:21:14 +08003141#endif
Gavin Shanfb446ad2012-08-20 03:49:14 +00003142}
3143
Gavin Shan271fd032012-09-11 16:59:47 -06003144/*
3145 * Returns the alignment for I/O or memory windows for P2P
3146 * bridges. That actually depends on how PEs are segmented.
3147 * For now, we return I/O or M32 segment size for PE sensitive
3148 * P2P bridges. Otherwise, the default values (4KiB for I/O,
3149 * 1MiB for memory) will be returned.
3150 *
3151 * The current PCI bus might be put into one PE, which was
3152 * create against the parent PCI bridge. For that case, we
3153 * needn't enlarge the alignment so that we can save some
3154 * resources.
3155 */
3156static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
3157 unsigned long type)
3158{
3159 struct pci_dev *bridge;
3160 struct pci_controller *hose = pci_bus_to_host(bus);
3161 struct pnv_phb *phb = hose->private_data;
3162 int num_pci_bridges = 0;
3163
3164 bridge = bus->self;
3165 while (bridge) {
3166 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
3167 num_pci_bridges++;
3168 if (num_pci_bridges >= 2)
3169 return 1;
3170 }
3171
3172 bridge = bridge->bus->self;
3173 }
3174
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003175 /*
3176 * We fall back to M32 if M64 isn't supported. We enforce the M64
3177 * alignment for any 64-bit resource, PCIe doesn't care and
3178 * bridges only do 64-bit prefetchable anyway.
3179 */
Russell Curreyb79331a2016-09-14 16:37:17 +10003180 if (phb->ioda.m64_segsize && pnv_pci_is_m64_flags(type))
Guo Chao262af552014-07-21 14:42:30 +10003181 return phb->ioda.m64_segsize;
Gavin Shan271fd032012-09-11 16:59:47 -06003182 if (type & IORESOURCE_MEM)
3183 return phb->ioda.m32_segsize;
3184
3185 return phb->ioda.io_segsize;
3186}
3187
Gavin Shan40e2a472016-05-20 16:41:33 +10003188/*
3189 * We are updating root port or the upstream port of the
3190 * bridge behind the root port with PHB's windows in order
3191 * to accommodate the changes on required resources during
3192 * PCI (slot) hotplug, which is connected to either root
3193 * port or the downstream ports of PCIe switch behind the
3194 * root port.
3195 */
3196static void pnv_pci_fixup_bridge_resources(struct pci_bus *bus,
3197 unsigned long type)
3198{
3199 struct pci_controller *hose = pci_bus_to_host(bus);
3200 struct pnv_phb *phb = hose->private_data;
3201 struct pci_dev *bridge = bus->self;
3202 struct resource *r, *w;
3203 bool msi_region = false;
3204 int i;
3205
3206 /* Check if we need apply fixup to the bridge's windows */
3207 if (!pci_is_root_bus(bridge->bus) &&
3208 !pci_is_root_bus(bridge->bus->self->bus))
3209 return;
3210
3211 /* Fixup the resources */
3212 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
3213 r = &bridge->resource[PCI_BRIDGE_RESOURCES + i];
3214 if (!r->flags || !r->parent)
3215 continue;
3216
3217 w = NULL;
3218 if (r->flags & type & IORESOURCE_IO)
3219 w = &hose->io_resource;
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003220 else if (pnv_pci_is_m64(phb, r) &&
Gavin Shan40e2a472016-05-20 16:41:33 +10003221 (type & IORESOURCE_PREFETCH) &&
3222 phb->ioda.m64_segsize)
3223 w = &hose->mem_resources[1];
3224 else if (r->flags & type & IORESOURCE_MEM) {
3225 w = &hose->mem_resources[0];
3226 msi_region = true;
3227 }
3228
3229 r->start = w->start;
3230 r->end = w->end;
3231
3232 /* The 64KB 32-bits MSI region shouldn't be included in
3233 * the 32-bits bridge window. Otherwise, we can see strange
3234 * issues. One of them is EEH error observed on Garrison.
3235 *
3236 * Exclude top 1MB region which is the minimal alignment of
3237 * 32-bits bridge window.
3238 */
3239 if (msi_region) {
3240 r->end += 0x10000;
3241 r->end -= 0x100000;
3242 }
3243 }
3244}
3245
Gavin Shanccd1c192016-05-20 16:41:31 +10003246static void pnv_pci_setup_bridge(struct pci_bus *bus, unsigned long type)
3247{
3248 struct pci_controller *hose = pci_bus_to_host(bus);
3249 struct pnv_phb *phb = hose->private_data;
3250 struct pci_dev *bridge = bus->self;
3251 struct pnv_ioda_pe *pe;
3252 bool all = (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE);
3253
Gavin Shan40e2a472016-05-20 16:41:33 +10003254 /* Extend bridge's windows if necessary */
3255 pnv_pci_fixup_bridge_resources(bus, type);
3256
Gavin Shan63803c32016-05-20 16:41:32 +10003257 /* The PE for root bus should be realized before any one else */
3258 if (!phb->ioda.root_pe_populated) {
3259 pe = pnv_ioda_setup_bus_PE(phb->hose->bus, false);
3260 if (pe) {
3261 phb->ioda.root_pe_idx = pe->pe_number;
3262 phb->ioda.root_pe_populated = true;
3263 }
3264 }
3265
Gavin Shanccd1c192016-05-20 16:41:31 +10003266 /* Don't assign PE to PCI bus, which doesn't have subordinate devices */
3267 if (list_empty(&bus->devices))
3268 return;
3269
3270 /* Reserve PEs according to used M64 resources */
3271 if (phb->reserve_m64_pe)
3272 phb->reserve_m64_pe(bus, NULL, all);
3273
3274 /*
3275 * Assign PE. We might run here because of partial hotplug.
3276 * For the case, we just pick up the existing PE and should
3277 * not allocate resources again.
3278 */
3279 pe = pnv_ioda_setup_bus_PE(bus, all);
3280 if (!pe)
3281 return;
3282
3283 pnv_ioda_setup_pe_seg(pe);
3284 switch (phb->type) {
3285 case PNV_PHB_IODA1:
3286 pnv_pci_ioda1_setup_dma_pe(phb, pe);
3287 break;
3288 case PNV_PHB_IODA2:
3289 pnv_pci_ioda2_setup_dma_pe(phb, pe);
3290 break;
3291 default:
Russell Currey1f52f172016-11-16 14:02:15 +11003292 pr_warn("%s: No DMA for PHB#%x (type %d)\n",
Gavin Shanccd1c192016-05-20 16:41:31 +10003293 __func__, phb->hose->global_number, phb->type);
3294 }
3295}
3296
Wei Yang5350ab32015-03-25 16:23:56 +08003297#ifdef CONFIG_PCI_IOV
3298static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
3299 int resno)
3300{
Wei Yangee8222f2015-10-22 09:22:16 +08003301 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3302 struct pnv_phb *phb = hose->private_data;
Wei Yang5350ab32015-03-25 16:23:56 +08003303 struct pci_dn *pdn = pci_get_pdn(pdev);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003304 resource_size_t align;
Wei Yang5350ab32015-03-25 16:23:56 +08003305
Wei Yang7fbe7a92015-10-22 09:22:15 +08003306 /*
3307 * On PowerNV platform, IOV BAR is mapped by M64 BAR to enable the
3308 * SR-IOV. While from hardware perspective, the range mapped by M64
3309 * BAR should be size aligned.
3310 *
Wei Yangee8222f2015-10-22 09:22:16 +08003311 * When IOV BAR is mapped with M64 BAR in Single PE mode, the extra
3312 * powernv-specific hardware restriction is gone. But if just use the
3313 * VF BAR size as the alignment, PF BAR / VF BAR may be allocated with
3314 * in one segment of M64 #15, which introduces the PE conflict between
3315 * PF and VF. Based on this, the minimum alignment of an IOV BAR is
3316 * m64_segsize.
3317 *
Wei Yang7fbe7a92015-10-22 09:22:15 +08003318 * This function returns the total IOV BAR size if M64 BAR is in
3319 * Shared PE mode or just VF BAR size if not.
Wei Yangee8222f2015-10-22 09:22:16 +08003320 * If the M64 BAR is in Single PE mode, return the VF BAR size or
3321 * M64 segment size if IOV BAR size is less.
Wei Yang7fbe7a92015-10-22 09:22:15 +08003322 */
Wei Yang5350ab32015-03-25 16:23:56 +08003323 align = pci_iov_resource_size(pdev, resno);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003324 if (!pdn->vfs_expanded)
3325 return align;
Wei Yangee8222f2015-10-22 09:22:16 +08003326 if (pdn->m64_single_mode)
3327 return max(align, (resource_size_t)phb->ioda.m64_segsize);
Wei Yang5350ab32015-03-25 16:23:56 +08003328
Wei Yang7fbe7a92015-10-22 09:22:15 +08003329 return pdn->vfs_expanded * align;
Wei Yang5350ab32015-03-25 16:23:56 +08003330}
3331#endif /* CONFIG_PCI_IOV */
3332
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003333/* Prevent enabling devices for which we couldn't properly
3334 * assign a PE
3335 */
Ian Munsie4361b032016-07-14 07:17:06 +10003336bool pnv_pci_enable_device_hook(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003337{
Gavin Shandb1266c2012-08-20 03:49:18 +00003338 struct pci_controller *hose = pci_bus_to_host(dev->bus);
3339 struct pnv_phb *phb = hose->private_data;
3340 struct pci_dn *pdn;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003341
Gavin Shandb1266c2012-08-20 03:49:18 +00003342 /* The function is probably called while the PEs have
3343 * not be created yet. For example, resource reassignment
3344 * during PCI probe period. We just skip the check if
3345 * PEs isn't ready.
3346 */
3347 if (!phb->initialized)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003348 return true;
Gavin Shandb1266c2012-08-20 03:49:18 +00003349
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00003350 pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003351 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003352 return false;
Gavin Shandb1266c2012-08-20 03:49:18 +00003353
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003354 return true;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003355}
3356
Gavin Shanc5f77002016-05-20 16:41:35 +10003357static long pnv_pci_ioda1_unset_window(struct iommu_table_group *table_group,
3358 int num)
3359{
3360 struct pnv_ioda_pe *pe = container_of(table_group,
3361 struct pnv_ioda_pe, table_group);
3362 struct pnv_phb *phb = pe->phb;
3363 unsigned int idx;
3364 long rc;
3365
3366 pe_info(pe, "Removing DMA window #%d\n", num);
3367 for (idx = 0; idx < phb->ioda.dma32_count; idx++) {
3368 if (phb->ioda.dma32_segmap[idx] != pe->pe_number)
3369 continue;
3370
3371 rc = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
3372 idx, 0, 0ul, 0ul, 0ul);
3373 if (rc != OPAL_SUCCESS) {
3374 pe_warn(pe, "Failure %ld unmapping DMA32 segment#%d\n",
3375 rc, idx);
3376 return rc;
3377 }
3378
3379 phb->ioda.dma32_segmap[idx] = IODA_INVALID_PE;
3380 }
3381
3382 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
3383 return OPAL_SUCCESS;
3384}
3385
3386static void pnv_pci_ioda1_release_pe_dma(struct pnv_ioda_pe *pe)
3387{
3388 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3389 struct iommu_table *tbl = pe->table_group.tables[0];
3390 int64_t rc;
3391
3392 if (!weight)
3393 return;
3394
3395 rc = pnv_pci_ioda1_unset_window(&pe->table_group, 0);
3396 if (rc != OPAL_SUCCESS)
3397 return;
3398
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10003399 pnv_pci_p7ioc_tce_invalidate(tbl, tbl->it_offset, tbl->it_size, false);
Gavin Shanc5f77002016-05-20 16:41:35 +10003400 if (pe->table_group.group) {
3401 iommu_group_put(pe->table_group.group);
3402 WARN_ON(pe->table_group.group);
3403 }
3404
3405 free_pages(tbl->it_base, get_order(tbl->it_size << 3));
3406 iommu_free_table(tbl, "pnv");
3407}
3408
3409static void pnv_pci_ioda2_release_pe_dma(struct pnv_ioda_pe *pe)
3410{
3411 struct iommu_table *tbl = pe->table_group.tables[0];
3412 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3413#ifdef CONFIG_IOMMU_API
3414 int64_t rc;
3415#endif
3416
3417 if (!weight)
3418 return;
3419
3420#ifdef CONFIG_IOMMU_API
3421 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
3422 if (rc)
3423 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
3424#endif
3425
3426 pnv_pci_ioda2_set_bypass(pe, false);
3427 if (pe->table_group.group) {
3428 iommu_group_put(pe->table_group.group);
3429 WARN_ON(pe->table_group.group);
3430 }
3431
3432 pnv_pci_ioda2_table_free_pages(tbl);
3433 iommu_free_table(tbl, "pnv");
3434}
3435
3436static void pnv_ioda_free_pe_seg(struct pnv_ioda_pe *pe,
3437 unsigned short win,
3438 unsigned int *map)
3439{
3440 struct pnv_phb *phb = pe->phb;
3441 int idx;
3442 int64_t rc;
3443
3444 for (idx = 0; idx < phb->ioda.total_pe_num; idx++) {
3445 if (map[idx] != pe->pe_number)
3446 continue;
3447
3448 if (win == OPAL_M64_WINDOW_TYPE)
3449 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3450 phb->ioda.reserved_pe_idx, win,
3451 idx / PNV_IODA1_M64_SEGS,
3452 idx % PNV_IODA1_M64_SEGS);
3453 else
3454 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3455 phb->ioda.reserved_pe_idx, win, 0, idx);
3456
3457 if (rc != OPAL_SUCCESS)
3458 pe_warn(pe, "Error %ld unmapping (%d) segment#%d\n",
3459 rc, win, idx);
3460
3461 map[idx] = IODA_INVALID_PE;
3462 }
3463}
3464
3465static void pnv_ioda_release_pe_seg(struct pnv_ioda_pe *pe)
3466{
3467 struct pnv_phb *phb = pe->phb;
3468
3469 if (phb->type == PNV_PHB_IODA1) {
3470 pnv_ioda_free_pe_seg(pe, OPAL_IO_WINDOW_TYPE,
3471 phb->ioda.io_segmap);
3472 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3473 phb->ioda.m32_segmap);
3474 pnv_ioda_free_pe_seg(pe, OPAL_M64_WINDOW_TYPE,
3475 phb->ioda.m64_segmap);
3476 } else if (phb->type == PNV_PHB_IODA2) {
3477 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3478 phb->ioda.m32_segmap);
3479 }
3480}
3481
3482static void pnv_ioda_release_pe(struct pnv_ioda_pe *pe)
3483{
3484 struct pnv_phb *phb = pe->phb;
3485 struct pnv_ioda_pe *slave, *tmp;
3486
Gavin Shanc5f77002016-05-20 16:41:35 +10003487 list_del(&pe->list);
3488 switch (phb->type) {
3489 case PNV_PHB_IODA1:
3490 pnv_pci_ioda1_release_pe_dma(pe);
3491 break;
3492 case PNV_PHB_IODA2:
3493 pnv_pci_ioda2_release_pe_dma(pe);
3494 break;
3495 default:
3496 WARN_ON(1);
3497 }
3498
3499 pnv_ioda_release_pe_seg(pe);
3500 pnv_ioda_deconfigure_pe(pe->phb, pe);
Gavin Shanb3144272016-09-06 14:16:44 +10003501
3502 /* Release slave PEs in the compound PE */
3503 if (pe->flags & PNV_IODA_PE_MASTER) {
3504 list_for_each_entry_safe(slave, tmp, &pe->slaves, list) {
3505 list_del(&slave->list);
3506 pnv_ioda_free_pe(slave);
3507 }
3508 }
3509
Gavin Shan6eaed162016-09-13 16:40:24 +10003510 /*
3511 * The PE for root bus can be removed because of hotplug in EEH
3512 * recovery for fenced PHB error. We need to mark the PE dead so
3513 * that it can be populated again in PCI hot add path. The PE
3514 * shouldn't be destroyed as it's the global reserved resource.
3515 */
3516 if (phb->ioda.root_pe_populated &&
3517 phb->ioda.root_pe_idx == pe->pe_number)
3518 phb->ioda.root_pe_populated = false;
3519 else
3520 pnv_ioda_free_pe(pe);
Gavin Shanc5f77002016-05-20 16:41:35 +10003521}
3522
3523static void pnv_pci_release_device(struct pci_dev *pdev)
3524{
3525 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3526 struct pnv_phb *phb = hose->private_data;
3527 struct pci_dn *pdn = pci_get_pdn(pdev);
3528 struct pnv_ioda_pe *pe;
3529
3530 if (pdev->is_virtfn)
3531 return;
3532
3533 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3534 return;
3535
Gavin Shan29bf2822016-09-06 16:34:01 +10003536 /*
3537 * PCI hotplug can happen as part of EEH error recovery. The @pdn
3538 * isn't removed and added afterwards in this scenario. We should
3539 * set the PE number in @pdn to an invalid one. Otherwise, the PE's
3540 * device count is decreased on removing devices while failing to
3541 * be increased on adding devices. It leads to unbalanced PE's device
3542 * count and eventually make normal PCI hotplug path broken.
3543 */
Gavin Shanc5f77002016-05-20 16:41:35 +10003544 pe = &phb->ioda.pe_array[pdn->pe_number];
Gavin Shan29bf2822016-09-06 16:34:01 +10003545 pdn->pe_number = IODA_INVALID_PE;
3546
Gavin Shanc5f77002016-05-20 16:41:35 +10003547 WARN_ON(--pe->device_count < 0);
3548 if (pe->device_count == 0)
3549 pnv_ioda_release_pe(pe);
3550}
3551
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003552static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003553{
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003554 struct pnv_phb *phb = hose->private_data;
3555
Gavin Shand1a85ee2014-09-30 12:39:05 +10003556 opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003557 OPAL_ASSERT_RESET);
3558}
3559
Daniel Axtens92ae0352015-04-28 15:12:05 +10003560static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003561 .dma_dev_setup = pnv_pci_dma_dev_setup,
3562 .dma_bus_setup = pnv_pci_dma_bus_setup,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003563#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003564 .setup_msi_irqs = pnv_setup_msi_irqs,
3565 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003566#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003567 .enable_device_hook = pnv_pci_enable_device_hook,
Gavin Shanc5f77002016-05-20 16:41:35 +10003568 .release_device = pnv_pci_release_device,
Gavin Shancb4224c2016-05-03 15:41:21 +10003569 .window_alignment = pnv_pci_window_alignment,
Gavin Shanccd1c192016-05-20 16:41:31 +10003570 .setup_bridge = pnv_pci_setup_bridge,
Gavin Shancb4224c2016-05-03 15:41:21 +10003571 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3572 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3573 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3574 .shutdown = pnv_pci_ioda_shutdown,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003575};
3576
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003577static int pnv_npu_dma_set_mask(struct pci_dev *npdev, u64 dma_mask)
3578{
3579 dev_err_once(&npdev->dev,
3580 "%s operation unsupported for NVLink devices\n",
3581 __func__);
3582 return -EPERM;
3583}
3584
Alistair Popple5d2aa712015-12-17 13:43:13 +11003585static const struct pci_controller_ops pnv_npu_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003586 .dma_dev_setup = pnv_pci_dma_dev_setup,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003587#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003588 .setup_msi_irqs = pnv_setup_msi_irqs,
3589 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003590#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003591 .enable_device_hook = pnv_pci_enable_device_hook,
3592 .window_alignment = pnv_pci_window_alignment,
3593 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3594 .dma_set_mask = pnv_npu_dma_set_mask,
3595 .shutdown = pnv_pci_ioda_shutdown,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003596};
3597
Ian Munsie4361b032016-07-14 07:17:06 +10003598#ifdef CONFIG_CXL_BASE
3599const struct pci_controller_ops pnv_cxl_cx4_ioda_controller_ops = {
3600 .dma_dev_setup = pnv_pci_dma_dev_setup,
3601 .dma_bus_setup = pnv_pci_dma_bus_setup,
Ian Munsiea2f67d52016-07-14 07:17:10 +10003602#ifdef CONFIG_PCI_MSI
3603 .setup_msi_irqs = pnv_cxl_cx4_setup_msi_irqs,
3604 .teardown_msi_irqs = pnv_cxl_cx4_teardown_msi_irqs,
3605#endif
Ian Munsie4361b032016-07-14 07:17:06 +10003606 .enable_device_hook = pnv_cxl_enable_device_hook,
3607 .disable_device = pnv_cxl_disable_device,
3608 .release_device = pnv_pci_release_device,
3609 .window_alignment = pnv_pci_window_alignment,
3610 .setup_bridge = pnv_pci_setup_bridge,
3611 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3612 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3613 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3614 .shutdown = pnv_pci_ioda_shutdown,
3615};
3616#endif
3617
Anton Blancharde51df2c2014-08-20 08:55:18 +10003618static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3619 u64 hub_id, int ioda_type)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003620{
3621 struct pci_controller *hose;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003622 struct pnv_phb *phb;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003623 unsigned long size, m64map_off, m32map_off, pemap_off;
3624 unsigned long iomap_off = 0, dma32map_off = 0;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003625 struct resource r;
Alistair Popplec681b932013-09-23 12:04:57 +10003626 const __be64 *prop64;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003627 const __be32 *prop32;
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003628 int len;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003629 unsigned int segno;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003630 u64 phb_id;
3631 void *aux;
3632 long rc;
3633
Benjamin Herrenschmidt08a45b32016-07-08 16:37:17 +10003634 if (!of_device_is_available(np))
3635 return;
3636
Gavin Shan9497a1c2016-06-21 12:35:56 +10003637 pr_info("Initializing %s PHB (%s)\n",
3638 pnv_phb_names[ioda_type], of_node_full_name(np));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003639
3640 prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3641 if (!prop64) {
3642 pr_err(" Missing \"ibm,opal-phbid\" property !\n");
3643 return;
3644 }
3645 phb_id = be64_to_cpup(prop64);
3646 pr_debug(" PHB-ID : 0x%016llx\n", phb_id);
3647
Michael Ellermane39f223f2014-11-18 16:47:35 +11003648 phb = memblock_virt_alloc(sizeof(struct pnv_phb), 0);
Gavin Shan58d714e2013-07-31 16:47:00 +08003649
3650 /* Allocate PCI controller */
Gavin Shan58d714e2013-07-31 16:47:00 +08003651 phb->hose = hose = pcibios_alloc_controller(np);
3652 if (!phb->hose) {
3653 pr_err(" Can't allocate PCI controller for %s\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003654 np->full_name);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003655 memblock_free(__pa(phb), sizeof(struct pnv_phb));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003656 return;
3657 }
3658
3659 spin_lock_init(&phb->lock);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003660 prop32 = of_get_property(np, "bus-range", &len);
3661 if (prop32 && len == 8) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003662 hose->first_busno = be32_to_cpu(prop32[0]);
3663 hose->last_busno = be32_to_cpu(prop32[1]);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003664 } else {
3665 pr_warn(" Broken <bus-range> on %s\n", np->full_name);
3666 hose->first_busno = 0;
3667 hose->last_busno = 0xff;
3668 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003669 hose->private_data = phb;
Gavin Shane9cc17d2013-06-20 13:21:14 +08003670 phb->hub_id = hub_id;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003671 phb->opal_id = phb_id;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003672 phb->type = ioda_type;
Wei Yang781a8682015-03-25 16:23:57 +08003673 mutex_init(&phb->ioda.pe_alloc_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003674
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003675 /* Detect specific models for error handling */
3676 if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3677 phb->model = PNV_PHB_MODEL_P7IOC;
Benjamin Herrenschmidtf3d40c22013-05-04 14:24:32 +00003678 else if (of_device_is_compatible(np, "ibm,power8-pciex"))
Gavin Shanaa0c0332013-04-25 19:20:57 +00003679 phb->model = PNV_PHB_MODEL_PHB3;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003680 else if (of_device_is_compatible(np, "ibm,power8-npu-pciex"))
3681 phb->model = PNV_PHB_MODEL_NPU;
Alistair Popple616badd2017-01-10 15:41:44 +11003682 else if (of_device_is_compatible(np, "ibm,power9-npu-pciex"))
3683 phb->model = PNV_PHB_MODEL_NPU2;
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003684 else
3685 phb->model = PNV_PHB_MODEL_UNKNOWN;
3686
Gavin Shanaa0c0332013-04-25 19:20:57 +00003687 /* Parse 32-bit and IO ranges (if any) */
Gavin Shan2f1ec022013-07-31 16:47:02 +08003688 pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003689
Gavin Shanaa0c0332013-04-25 19:20:57 +00003690 /* Get registers */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003691 if (!of_address_to_resource(np, 0, &r)) {
3692 phb->regs_phys = r.start;
3693 phb->regs = ioremap(r.start, resource_size(&r));
3694 if (phb->regs == NULL)
3695 pr_err(" Failed to map registers !\n");
3696 }
Gavin Shan577c8c82016-05-20 16:41:28 +10003697
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003698 /* Initialize more IODA stuff */
Gavin Shan92b8f132016-05-03 15:41:24 +10003699 phb->ioda.total_pe_num = 1;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003700 prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
Gavin Shan36954dc2013-11-04 16:32:47 +08003701 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003702 phb->ioda.total_pe_num = be32_to_cpup(prop32);
Gavin Shan36954dc2013-11-04 16:32:47 +08003703 prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
3704 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003705 phb->ioda.reserved_pe_idx = be32_to_cpup(prop32);
Guo Chao262af552014-07-21 14:42:30 +10003706
Gavin Shanc1275622016-05-20 16:41:29 +10003707 /* Invalidate RID to PE# mapping */
3708 for (segno = 0; segno < ARRAY_SIZE(phb->ioda.pe_rmap); segno++)
3709 phb->ioda.pe_rmap[segno] = IODA_INVALID_PE;
3710
Guo Chao262af552014-07-21 14:42:30 +10003711 /* Parse 64-bit MMIO range */
3712 pnv_ioda_parse_m64_window(phb);
3713
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003714 phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
Gavin Shanaa0c0332013-04-25 19:20:57 +00003715 /* FW Has already off top 64k of M32 space (MSI space) */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003716 phb->ioda.m32_size += 0x10000;
3717
Gavin Shan92b8f132016-05-03 15:41:24 +10003718 phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10003719 phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003720 phb->ioda.io_size = hose->pci_io_size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003721 phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003722 phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3723
Gavin Shan2b923ed2016-05-05 12:04:16 +10003724 /* Calculate how many 32-bit TCE segments we have */
3725 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
3726 PNV_IODA1_DMA32_SEGSIZE;
3727
Gavin Shanc35d2a82013-07-31 16:47:04 +08003728 /* Allocate aux data & arrays. We don't have IO ports on PHB3 */
Alexey Kardashevskiy92a86752016-05-12 15:47:09 +10003729 size = _ALIGN_UP(max_t(unsigned, phb->ioda.total_pe_num, 8) / 8,
3730 sizeof(unsigned long));
Gavin Shan93289d82016-05-03 15:41:29 +10003731 m64map_off = size;
3732 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m64_segmap[0]);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003733 m32map_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003734 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003735 if (phb->type == PNV_PHB_IODA1) {
3736 iomap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003737 size += phb->ioda.total_pe_num * sizeof(phb->ioda.io_segmap[0]);
Gavin Shan2b923ed2016-05-05 12:04:16 +10003738 dma32map_off = size;
3739 size += phb->ioda.dma32_count *
3740 sizeof(phb->ioda.dma32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003741 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003742 pemap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003743 size += phb->ioda.total_pe_num * sizeof(struct pnv_ioda_pe);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003744 aux = memblock_virt_alloc(size, 0);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003745 phb->ioda.pe_alloc = aux;
Gavin Shan93289d82016-05-03 15:41:29 +10003746 phb->ioda.m64_segmap = aux + m64map_off;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003747 phb->ioda.m32_segmap = aux + m32map_off;
Gavin Shan93289d82016-05-03 15:41:29 +10003748 for (segno = 0; segno < phb->ioda.total_pe_num; segno++) {
3749 phb->ioda.m64_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003750 phb->ioda.m32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan93289d82016-05-03 15:41:29 +10003751 }
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003752 if (phb->type == PNV_PHB_IODA1) {
Gavin Shanc35d2a82013-07-31 16:47:04 +08003753 phb->ioda.io_segmap = aux + iomap_off;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003754 for (segno = 0; segno < phb->ioda.total_pe_num; segno++)
3755 phb->ioda.io_segmap[segno] = IODA_INVALID_PE;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003756
3757 phb->ioda.dma32_segmap = aux + dma32map_off;
3758 for (segno = 0; segno < phb->ioda.dma32_count; segno++)
3759 phb->ioda.dma32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003760 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003761 phb->ioda.pe_array = aux + pemap_off;
Gavin Shan63803c32016-05-20 16:41:32 +10003762
3763 /*
3764 * Choose PE number for root bus, which shouldn't have
3765 * M64 resources consumed by its child devices. To pick
3766 * the PE number adjacent to the reserved one if possible.
3767 */
3768 pnv_ioda_reserve_pe(phb, phb->ioda.reserved_pe_idx);
3769 if (phb->ioda.reserved_pe_idx == 0) {
3770 phb->ioda.root_pe_idx = 1;
3771 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3772 } else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1)) {
3773 phb->ioda.root_pe_idx = phb->ioda.reserved_pe_idx - 1;
3774 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3775 } else {
3776 phb->ioda.root_pe_idx = IODA_INVALID_PE;
3777 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003778
3779 INIT_LIST_HEAD(&phb->ioda.pe_list);
Wei Yang781a8682015-03-25 16:23:57 +08003780 mutex_init(&phb->ioda.pe_list_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003781
3782 /* Calculate how many 32-bit TCE segments we have */
Gavin Shan2b923ed2016-05-05 12:04:16 +10003783 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
Gavin Shanacce9712016-05-03 15:41:33 +10003784 PNV_IODA1_DMA32_SEGSIZE;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003785
Gavin Shanaa0c0332013-04-25 19:20:57 +00003786#if 0 /* We should really do that ... */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003787 rc = opal_pci_set_phb_mem_window(opal->phb_id,
3788 window_type,
3789 window_num,
3790 starting_real_address,
3791 starting_pci_address,
3792 segment_size);
3793#endif
3794
Guo Chao262af552014-07-21 14:42:30 +10003795 pr_info(" %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
Gavin Shan92b8f132016-05-03 15:41:24 +10003796 phb->ioda.total_pe_num, phb->ioda.reserved_pe_idx,
Guo Chao262af552014-07-21 14:42:30 +10003797 phb->ioda.m32_size, phb->ioda.m32_segsize);
3798 if (phb->ioda.m64_size)
3799 pr_info(" M64: 0x%lx [segment=0x%lx]\n",
3800 phb->ioda.m64_size, phb->ioda.m64_segsize);
3801 if (phb->ioda.io_size)
3802 pr_info(" IO: 0x%x [segment=0x%x]\n",
3803 phb->ioda.io_size, phb->ioda.io_segsize);
3804
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003805
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003806 phb->hose->ops = &pnv_pci_ops;
Gavin Shan49dec922014-07-21 14:42:33 +10003807 phb->get_pe_state = pnv_ioda_get_pe_state;
3808 phb->freeze_pe = pnv_ioda_freeze_pe;
3809 phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003810
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003811 /* Setup MSI support */
3812 pnv_pci_init_ioda_msis(phb);
3813
Gavin Shanc40a4212012-08-20 03:49:20 +00003814 /*
3815 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
3816 * to let the PCI core do resource assignment. It's supposed
3817 * that the PCI core will do correct I/O and MMIO alignment
3818 * for the P2P bridge bars so that each PCI bus (excluding
3819 * the child P2P bridges) can form individual PE.
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003820 */
Gavin Shanfb446ad2012-08-20 03:49:14 +00003821 ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003822
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003823 if (phb->type == PNV_PHB_NPU) {
Alistair Popple5d2aa712015-12-17 13:43:13 +11003824 hose->controller_ops = pnv_npu_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003825 } else {
3826 phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003827 hose->controller_ops = pnv_pci_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003828 }
Michael Ellermanad30cb92015-04-14 09:29:23 +10003829
Wei Yang6e628c72015-03-25 16:23:55 +08003830#ifdef CONFIG_PCI_IOV
3831 ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
Wei Yang5350ab32015-03-25 16:23:56 +08003832 ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
Michael Ellermanad30cb92015-04-14 09:29:23 +10003833#endif
3834
Gavin Shanc40a4212012-08-20 03:49:20 +00003835 pci_add_flags(PCI_REASSIGN_ALL_RSRC);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003836
3837 /* Reset IODA tables to a clean state */
Gavin Shand1a85ee2014-09-30 12:39:05 +10003838 rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003839 if (rc)
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +00003840 pr_warning(" OPAL Error %ld performing IODA table reset !\n", rc);
Gavin Shan361f2a22014-04-24 18:00:25 +10003841
Andrew Donnellan6060e9e2016-09-16 20:39:44 +10003842 /*
3843 * If we're running in kdump kernel, the previous kernel never
Gavin Shan361f2a22014-04-24 18:00:25 +10003844 * shutdown PCI devices correctly. We already got IODA table
3845 * cleaned out. So we have to issue PHB reset to stop all PCI
Andrew Donnellan6060e9e2016-09-16 20:39:44 +10003846 * transactions from previous kernel.
Gavin Shan361f2a22014-04-24 18:00:25 +10003847 */
3848 if (is_kdump_kernel()) {
3849 pr_info(" Issue PHB reset ...\n");
Gavin Shancadf3642015-02-16 14:45:47 +11003850 pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
3851 pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
Gavin Shan361f2a22014-04-24 18:00:25 +10003852 }
Guo Chao262af552014-07-21 14:42:30 +10003853
Gavin Shan9e9e8932014-11-12 13:36:05 +11003854 /* Remove M64 resource if we can't configure it successfully */
3855 if (!phb->init_m64 || phb->init_m64(phb))
Guo Chao262af552014-07-21 14:42:30 +10003856 hose->mem_resources[1].flags = 0;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003857}
3858
Bjorn Helgaas67975002013-07-02 12:20:03 -06003859void __init pnv_pci_init_ioda2_phb(struct device_node *np)
Gavin Shanaa0c0332013-04-25 19:20:57 +00003860{
Gavin Shane9cc17d2013-06-20 13:21:14 +08003861 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003862}
3863
Alistair Popple5d2aa712015-12-17 13:43:13 +11003864void __init pnv_pci_init_npu_phb(struct device_node *np)
3865{
3866 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU);
3867}
3868
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003869void __init pnv_pci_init_ioda_hub(struct device_node *np)
3870{
3871 struct device_node *phbn;
Alistair Popplec681b932013-09-23 12:04:57 +10003872 const __be64 *prop64;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003873 u64 hub_id;
3874
3875 pr_info("Probing IODA IO-Hub %s\n", np->full_name);
3876
3877 prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
3878 if (!prop64) {
3879 pr_err(" Missing \"ibm,opal-hubid\" property !\n");
3880 return;
3881 }
3882 hub_id = be64_to_cpup(prop64);
3883 pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
3884
3885 /* Count child PHBs */
3886 for_each_child_of_node(np, phbn) {
3887 /* Look for IODA1 PHBs */
3888 if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
Gavin Shane9cc17d2013-06-20 13:21:14 +08003889 pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003890 }
3891}