blob: 070f7757cbe72b6194d39ec215251394e667193e [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18/*
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
24 */
25
26struct be_sge {
27 u32 pa_lo;
28 u32 pa_hi;
29 u32 len;
30};
31
32#define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33#define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34#define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
35struct be_mcc_wrb {
36 u32 embedded; /* dword 0 */
37 u32 payload_length; /* dword 1 */
38 u32 tag0; /* dword 2 */
39 u32 tag1; /* dword 3 */
40 u32 rsvd; /* dword 4 */
41 union {
42 u8 embedded_payload[236]; /* used by embedded cmds */
43 struct be_sge sgl[19]; /* used by non-embedded cmds */
44 } payload;
45};
46
47#define CQE_FLAGS_VALID_MASK (1 << 31)
48#define CQE_FLAGS_ASYNC_MASK (1 << 30)
49#define CQE_FLAGS_COMPLETED_MASK (1 << 28)
50#define CQE_FLAGS_CONSUMED_MASK (1 << 27)
51
52/* Completion Status */
53enum {
Sathya Perla2b3f2912011-06-29 23:32:56 +000054 MCC_STATUS_SUCCESS = 0,
55 MCC_STATUS_FAILED = 1,
56 MCC_STATUS_ILLEGAL_REQUEST = 2,
57 MCC_STATUS_ILLEGAL_FIELD = 3,
58 MCC_STATUS_INSUFFICIENT_BUFFER = 4,
59 MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
Ajit Khaparde49643842009-10-05 02:22:05 +000060 MCC_STATUS_NOT_SUPPORTED = 66
Sathya Perla6b7c5b92009-03-11 23:32:03 -070061};
62
Ajit Khaparded9d604f2013-09-27 15:17:58 -050063#define MCC_ADDL_STS_INSUFFICIENT_RESOURCES 0x16
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +053064#define MCC_ADDL_STS_FLASH_IMAGE_CRC_MISMATCH 0x4d
Ajit Khaparded9d604f2013-09-27 15:17:58 -050065
Sathya Perla6b7c5b92009-03-11 23:32:03 -070066#define CQE_STATUS_COMPL_MASK 0xFFFF
67#define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
68#define CQE_STATUS_EXTD_MASK 0xFFFF
Sathya Perlaf5209b42009-11-06 00:31:01 -080069#define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070070
Sathya Perlaefd2e402009-07-27 22:53:10 +000071struct be_mcc_compl {
Sathya Perla6b7c5b92009-03-11 23:32:03 -070072 u32 status; /* dword 0 */
73 u32 tag0; /* dword 1 */
74 u32 tag1; /* dword 2 */
75 u32 flags; /* dword 3 */
76};
77
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000078/* When the async bit of mcc_compl is set, the last 4 bytes of
79 * mcc_compl is interpreted as follows:
80 */
81#define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
82#define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
Somnath Koturcc4ce022010-10-21 07:11:14 -070083#define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
84#define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000085#define ASYNC_EVENT_CODE_LINK_STATE 0x1
Somnath Koturcc4ce022010-10-21 07:11:14 -070086#define ASYNC_EVENT_CODE_GRP_5 0x5
87#define ASYNC_EVENT_QOS_SPEED 0x1
88#define ASYNC_EVENT_COS_PRIORITY 0x2
Ajit Khaparde3968fa12011-02-20 11:41:53 +000089#define ASYNC_EVENT_PVID_STATE 0x3
Ajit Khapardebc0c3402013-04-24 11:52:50 +000090#define ASYNC_EVENT_CODE_QNQ 0x6
91#define ASYNC_DEBUG_EVENT_TYPE_QNQ 1
92
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000093struct be_async_event_trailer {
94 u32 code;
95};
96
97enum {
Sathya Perlaea172a02011-08-02 19:57:42 +000098 LINK_DOWN = 0x0,
99 LINK_UP = 0x1
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000100};
Sathya Perlaea172a02011-08-02 19:57:42 +0000101#define LINK_STATUS_MASK 0x1
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000102#define LOGICAL_LINK_STATUS_MASK 0x2
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000103
104/* When the event code of an async trailer is link-state, the mcc_compl
105 * must be interpreted as follows
106 */
107struct be_async_event_link_state {
108 u8 physical_port;
109 u8 port_link_status;
110 u8 port_duplex;
111 u8 port_speed;
112 u8 port_fault;
113 u8 rsvd0[7];
114 struct be_async_event_trailer trailer;
115} __packed;
116
Somnath Koturcc4ce022010-10-21 07:11:14 -0700117/* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
118 * the mcc_compl must be interpreted as follows
119 */
120struct be_async_event_grp5_qos_link_speed {
121 u8 physical_port;
122 u8 rsvd[5];
123 u16 qos_link_speed;
124 u32 event_tag;
125 struct be_async_event_trailer trailer;
126} __packed;
127
128/* When the event code of an async trailer is GRP5 and event type is
129 * CoS-Priority, the mcc_compl must be interpreted as follows
130 */
131struct be_async_event_grp5_cos_priority {
132 u8 physical_port;
133 u8 available_priority_bmap;
134 u8 reco_default_priority;
135 u8 valid;
136 u8 rsvd0;
137 u8 event_tag;
138 struct be_async_event_trailer trailer;
139} __packed;
140
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000141/* When the event code of an async trailer is GRP5 and event type is
142 * PVID state, the mcc_compl must be interpreted as follows
143 */
144struct be_async_event_grp5_pvid_state {
145 u8 enabled;
146 u8 rsvd0;
147 u16 tag;
148 u32 event_tag;
149 u32 rsvd1;
150 struct be_async_event_trailer trailer;
151} __packed;
152
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000153/* async event indicating outer VLAN tag in QnQ */
154struct be_async_event_qnq {
155 u8 valid; /* Indicates if outer VLAN is valid */
156 u8 rsvd0;
157 u16 vlan_tag;
158 u32 event_tag;
159 u8 rsvd1[4];
160 struct be_async_event_trailer trailer;
161} __packed;
162
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700163struct be_mcc_mailbox {
164 struct be_mcc_wrb wrb;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000165 struct be_mcc_compl compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700166};
167
168#define CMD_SUBSYSTEM_COMMON 0x1
169#define CMD_SUBSYSTEM_ETH 0x3
Suresh Rff33a6e2009-12-03 16:15:52 -0800170#define CMD_SUBSYSTEM_LOWLEVEL 0xb
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700171
172#define OPCODE_COMMON_NTWK_MAC_QUERY 1
173#define OPCODE_COMMON_NTWK_MAC_SET 2
174#define OPCODE_COMMON_NTWK_MULTICAST_SET 3
175#define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
176#define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -0800177#define OPCODE_COMMON_READ_FLASHROM 6
Ajit Khaparde84517482009-09-04 03:12:16 +0000178#define OPCODE_COMMON_WRITE_FLASHROM 7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700179#define OPCODE_COMMON_CQ_CREATE 12
180#define OPCODE_COMMON_EQ_CREATE 13
Somnath Koturcc4ce022010-10-21 07:11:14 -0700181#define OPCODE_COMMON_MCC_CREATE 21
Ajit Khapardee1d18732010-07-23 01:52:13 +0000182#define OPCODE_COMMON_SET_QOS 28
Somnath Koturcc4ce022010-10-21 07:11:14 -0700183#define OPCODE_COMMON_MCC_CREATE_EXT 90
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -0800184#define OPCODE_COMMON_SEEPROM_READ 30
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000185#define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700186#define OPCODE_COMMON_NTWK_RX_FILTER 34
187#define OPCODE_COMMON_GET_FW_VERSION 35
188#define OPCODE_COMMON_SET_FLOW_CONTROL 36
189#define OPCODE_COMMON_GET_FLOW_CONTROL 37
190#define OPCODE_COMMON_SET_FRAME_SIZE 39
191#define OPCODE_COMMON_MODIFY_EQ_DELAY 41
192#define OPCODE_COMMON_FIRMWARE_CONFIG 42
193#define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
194#define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
Sathya Perla5fb379e2009-06-18 00:02:59 +0000195#define OPCODE_COMMON_MCC_DESTROY 53
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700196#define OPCODE_COMMON_CQ_DESTROY 54
197#define OPCODE_COMMON_EQ_DESTROY 55
198#define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
199#define OPCODE_COMMON_NTWK_PMAC_ADD 59
200#define OPCODE_COMMON_NTWK_PMAC_DEL 60
sarveshwarb14074ea2009-08-05 13:05:24 -0700201#define OPCODE_COMMON_FUNCTION_RESET 61
Somnath Kotur311fddc2011-03-16 21:22:43 +0000202#define OPCODE_COMMON_MANAGE_FAT 68
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -0700203#define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
204#define OPCODE_COMMON_GET_BEACON_STATE 70
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700205#define OPCODE_COMMON_READ_TRANSRECV_DATA 73
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +0000206#define OPCODE_COMMON_GET_PORT_NAME 77
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530207#define OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG 80
Somnath Kotur68c45a22013-03-14 02:42:07 +0000208#define OPCODE_COMMON_SET_INTERRUPT_ENABLE 89
Sathya Perla04a06022013-07-23 15:25:00 +0530209#define OPCODE_COMMON_SET_FN_PRIVILEGES 100
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000210#define OPCODE_COMMON_GET_PHY_DETAILS 102
Sathya Perla2e588f82011-03-11 02:49:26 +0000211#define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000212#define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
Somnath Kotur941a77d2012-05-17 22:59:03 +0000213#define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
214#define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000215#define OPCODE_COMMON_GET_MAC_LIST 147
216#define OPCODE_COMMON_SET_MAC_LIST 148
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000217#define OPCODE_COMMON_GET_HSW_CONFIG 152
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +0000218#define OPCODE_COMMON_GET_FUNC_CONFIG 160
219#define OPCODE_COMMON_GET_PROFILE_CONFIG 164
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000220#define OPCODE_COMMON_SET_PROFILE_CONFIG 165
Vasundhara Volam542963b2014-01-15 13:23:33 +0530221#define OPCODE_COMMON_GET_ACTIVE_PROFILE 167
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000222#define OPCODE_COMMON_SET_HSW_CONFIG 153
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000223#define OPCODE_COMMON_GET_FN_PRIVILEGES 170
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +0000224#define OPCODE_COMMON_READ_OBJECT 171
Shripad Nunjundarao485bf562011-05-16 07:36:59 +0000225#define OPCODE_COMMON_WRITE_OBJECT 172
Sathya Perlaa4018012014-03-27 10:46:18 +0530226#define OPCODE_COMMON_MANAGE_IFACE_FILTERS 193
Sathya Perla4c876612013-02-03 20:30:11 +0000227#define OPCODE_COMMON_GET_IFACE_LIST 194
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +0000228#define OPCODE_COMMON_ENABLE_DISABLE_VF 196
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700229
Sathya Perla3abcded2010-10-03 22:12:27 -0700230#define OPCODE_ETH_RSS_CONFIG 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700231#define OPCODE_ETH_ACPI_CONFIG 2
232#define OPCODE_ETH_PROMISCUOUS 3
233#define OPCODE_ETH_GET_STATISTICS 4
234#define OPCODE_ETH_TX_CREATE 7
235#define OPCODE_ETH_RX_CREATE 8
236#define OPCODE_ETH_TX_DESTROY 9
237#define OPCODE_ETH_RX_DESTROY 10
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000238#define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
Selvin Xavier005d5692011-05-16 07:36:35 +0000239#define OPCODE_ETH_GET_PPORT_STATS 18
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700240
Suresh Rff33a6e2009-12-03 16:15:52 -0800241#define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
242#define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
Sarveshwar Bandifced9992009-12-23 04:41:44 +0000243#define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
Suresh Rff33a6e2009-12-03 16:15:52 -0800244
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700245struct be_cmd_req_hdr {
246 u8 opcode; /* dword 0 */
247 u8 subsystem; /* dword 0 */
248 u8 port_number; /* dword 0 */
249 u8 domain; /* dword 0 */
250 u32 timeout; /* dword 1 */
251 u32 request_length; /* dword 2 */
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000252 u8 version; /* dword 3 */
253 u8 rsvd[3]; /* dword 3 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700254};
255
256#define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
257#define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
258struct be_cmd_resp_hdr {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000259 u8 opcode; /* dword 0 */
260 u8 subsystem; /* dword 0 */
261 u8 rsvd[2]; /* dword 0 */
262 u8 status; /* dword 1 */
263 u8 add_status; /* dword 1 */
264 u8 rsvd1[2]; /* dword 1 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700265 u32 response_length; /* dword 2 */
266 u32 actual_resp_len; /* dword 3 */
267};
268
269struct phys_addr {
270 u32 lo;
271 u32 hi;
272};
273
274/**************************
275 * BE Command definitions *
276 **************************/
277
278/* Pseudo amap definition in which each bit of the actual structure is defined
279 * as a byte: used to calculate offset/shift/mask of each field */
280struct amap_eq_context {
281 u8 cidx[13]; /* dword 0*/
282 u8 rsvd0[3]; /* dword 0*/
283 u8 epidx[13]; /* dword 0*/
284 u8 valid; /* dword 0*/
285 u8 rsvd1; /* dword 0*/
286 u8 size; /* dword 0*/
287 u8 pidx[13]; /* dword 1*/
288 u8 rsvd2[3]; /* dword 1*/
289 u8 pd[10]; /* dword 1*/
290 u8 count[3]; /* dword 1*/
291 u8 solevent; /* dword 1*/
292 u8 stalled; /* dword 1*/
293 u8 armed; /* dword 1*/
294 u8 rsvd3[4]; /* dword 2*/
295 u8 func[8]; /* dword 2*/
296 u8 rsvd4; /* dword 2*/
297 u8 delaymult[10]; /* dword 2*/
298 u8 rsvd5[2]; /* dword 2*/
299 u8 phase[2]; /* dword 2*/
300 u8 nodelay; /* dword 2*/
301 u8 rsvd6[4]; /* dword 2*/
302 u8 rsvd7[32]; /* dword 3*/
303} __packed;
304
305struct be_cmd_req_eq_create {
306 struct be_cmd_req_hdr hdr;
307 u16 num_pages; /* sword */
308 u16 rsvd0; /* sword */
309 u8 context[sizeof(struct amap_eq_context) / 8];
310 struct phys_addr pages[8];
311} __packed;
312
313struct be_cmd_resp_eq_create {
314 struct be_cmd_resp_hdr resp_hdr;
315 u16 eq_id; /* sword */
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530316 u16 msix_idx; /* available only in v2 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700317} __packed;
318
319/******************** Mac query ***************************/
320enum {
321 MAC_ADDRESS_TYPE_STORAGE = 0x0,
322 MAC_ADDRESS_TYPE_NETWORK = 0x1,
323 MAC_ADDRESS_TYPE_PD = 0x2,
324 MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
325};
326
327struct mac_addr {
328 u16 size_of_struct;
329 u8 addr[ETH_ALEN];
330} __packed;
331
332struct be_cmd_req_mac_query {
333 struct be_cmd_req_hdr hdr;
334 u8 type;
335 u8 permanent;
336 u16 if_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000337 u32 pmac_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700338} __packed;
339
340struct be_cmd_resp_mac_query {
341 struct be_cmd_resp_hdr hdr;
342 struct mac_addr mac;
343};
344
345/******************** PMac Add ***************************/
346struct be_cmd_req_pmac_add {
347 struct be_cmd_req_hdr hdr;
348 u32 if_id;
349 u8 mac_address[ETH_ALEN];
350 u8 rsvd0[2];
351} __packed;
352
353struct be_cmd_resp_pmac_add {
354 struct be_cmd_resp_hdr hdr;
355 u32 pmac_id;
356};
357
358/******************** PMac Del ***************************/
359struct be_cmd_req_pmac_del {
360 struct be_cmd_req_hdr hdr;
361 u32 if_id;
362 u32 pmac_id;
363};
364
365/******************** Create CQ ***************************/
366/* Pseudo amap definition in which each bit of the actual structure is defined
367 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000368struct amap_cq_context_be {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700369 u8 cidx[11]; /* dword 0*/
370 u8 rsvd0; /* dword 0*/
371 u8 coalescwm[2]; /* dword 0*/
372 u8 nodelay; /* dword 0*/
373 u8 epidx[11]; /* dword 0*/
374 u8 rsvd1; /* dword 0*/
375 u8 count[2]; /* dword 0*/
376 u8 valid; /* dword 0*/
377 u8 solevent; /* dword 0*/
378 u8 eventable; /* dword 0*/
379 u8 pidx[11]; /* dword 1*/
380 u8 rsvd2; /* dword 1*/
381 u8 pd[10]; /* dword 1*/
382 u8 eqid[8]; /* dword 1*/
383 u8 stalled; /* dword 1*/
384 u8 armed; /* dword 1*/
385 u8 rsvd3[4]; /* dword 2*/
386 u8 func[8]; /* dword 2*/
387 u8 rsvd4[20]; /* dword 2*/
388 u8 rsvd5[32]; /* dword 3*/
389} __packed;
390
Ajit Khapardebbdc42f2013-05-01 09:37:17 +0000391struct amap_cq_context_v2 {
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000392 u8 rsvd0[12]; /* dword 0*/
393 u8 coalescwm[2]; /* dword 0*/
394 u8 nodelay; /* dword 0*/
395 u8 rsvd1[12]; /* dword 0*/
396 u8 count[2]; /* dword 0*/
397 u8 valid; /* dword 0*/
398 u8 rsvd2; /* dword 0*/
399 u8 eventable; /* dword 0*/
400 u8 eqid[16]; /* dword 1*/
401 u8 rsvd3[15]; /* dword 1*/
402 u8 armed; /* dword 1*/
403 u8 rsvd4[32]; /* dword 2*/
404 u8 rsvd5[32]; /* dword 3*/
405} __packed;
406
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700407struct be_cmd_req_cq_create {
408 struct be_cmd_req_hdr hdr;
409 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000410 u8 page_size;
411 u8 rsvd0;
412 u8 context[sizeof(struct amap_cq_context_be) / 8];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700413 struct phys_addr pages[8];
414} __packed;
415
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000416
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700417struct be_cmd_resp_cq_create {
418 struct be_cmd_resp_hdr hdr;
419 u16 cq_id;
420 u16 rsvd0;
421} __packed;
422
Somnath Kotur311fddc2011-03-16 21:22:43 +0000423struct be_cmd_req_get_fat {
424 struct be_cmd_req_hdr hdr;
425 u32 fat_operation;
426 u32 read_log_offset;
427 u32 read_log_length;
428 u32 data_buffer_size;
429 u32 data_buffer[1];
430} __packed;
431
432struct be_cmd_resp_get_fat {
433 struct be_cmd_resp_hdr hdr;
434 u32 log_size;
435 u32 read_log_length;
436 u32 rsvd[2];
437 u32 data_buffer[1];
438} __packed;
439
440
Sathya Perla5fb379e2009-06-18 00:02:59 +0000441/******************** Create MCCQ ***************************/
442/* Pseudo amap definition in which each bit of the actual structure is defined
443 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000444struct amap_mcc_context_be {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000445 u8 con_index[14];
446 u8 rsvd0[2];
447 u8 ring_size[4];
448 u8 fetch_wrb;
449 u8 fetch_r2t;
450 u8 cq_id[10];
451 u8 prod_index[14];
452 u8 fid[8];
453 u8 pdid[9];
454 u8 valid;
455 u8 rsvd1[32];
456 u8 rsvd2[32];
457} __packed;
458
Vasundhara Volam666d39c2014-01-15 13:23:31 +0530459struct amap_mcc_context_v1 {
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000460 u8 async_cq_id[16];
461 u8 ring_size[4];
462 u8 rsvd0[12];
463 u8 rsvd1[31];
464 u8 valid;
465 u8 async_cq_valid[1];
466 u8 rsvd2[31];
467 u8 rsvd3[32];
468} __packed;
469
Sathya Perla5fb379e2009-06-18 00:02:59 +0000470struct be_cmd_req_mcc_create {
471 struct be_cmd_req_hdr hdr;
472 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000473 u16 cq_id;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000474 u8 context[sizeof(struct amap_mcc_context_be) / 8];
475 struct phys_addr pages[8];
476} __packed;
477
478struct be_cmd_req_mcc_ext_create {
479 struct be_cmd_req_hdr hdr;
480 u16 num_pages;
481 u16 cq_id;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700482 u32 async_event_bitmap[1];
Vasundhara Volam666d39c2014-01-15 13:23:31 +0530483 u8 context[sizeof(struct amap_mcc_context_v1) / 8];
Sathya Perla5fb379e2009-06-18 00:02:59 +0000484 struct phys_addr pages[8];
485} __packed;
486
487struct be_cmd_resp_mcc_create {
488 struct be_cmd_resp_hdr hdr;
489 u16 id;
490 u16 rsvd0;
491} __packed;
492
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700493/******************** Create TxQ ***************************/
494#define BE_ETH_TX_RING_TYPE_STANDARD 2
495#define BE_ULP1_NUM 1
496
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700497struct be_cmd_req_eth_tx_create {
498 struct be_cmd_req_hdr hdr;
499 u8 num_pages;
500 u8 ulp_num;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000501 u16 type;
502 u16 if_id;
503 u8 queue_size;
504 u8 rsvd0;
505 u32 rsvd1;
506 u16 cq_id;
507 u16 rsvd2;
508 u32 rsvd3[13];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700509 struct phys_addr pages[8];
510} __packed;
511
512struct be_cmd_resp_eth_tx_create {
513 struct be_cmd_resp_hdr hdr;
514 u16 cid;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000515 u16 rid;
516 u32 db_offset;
517 u32 rsvd0[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700518} __packed;
519
520/******************** Create RxQ ***************************/
521struct be_cmd_req_eth_rx_create {
522 struct be_cmd_req_hdr hdr;
523 u16 cq_id;
524 u8 frag_size;
525 u8 num_pages;
526 struct phys_addr pages[2];
527 u32 interface_id;
528 u16 max_frame_size;
529 u16 rsvd0;
530 u32 rss_queue;
531} __packed;
532
533struct be_cmd_resp_eth_rx_create {
534 struct be_cmd_resp_hdr hdr;
535 u16 id;
Sathya Perla3abcded2010-10-03 22:12:27 -0700536 u8 rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700537 u8 rsvd0;
538} __packed;
539
540/******************** Q Destroy ***************************/
541/* Type of Queue to be destroyed */
542enum {
543 QTYPE_EQ = 1,
544 QTYPE_CQ,
545 QTYPE_TXQ,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000546 QTYPE_RXQ,
547 QTYPE_MCCQ
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700548};
549
550struct be_cmd_req_q_destroy {
551 struct be_cmd_req_hdr hdr;
552 u16 id;
553 u16 bypass_flush; /* valid only for rx q destroy */
554} __packed;
555
556/************ I/f Create (it's actually I/f Config Create)**********/
557
558/* Capability flags for the i/f */
559enum be_if_flags {
560 BE_IF_FLAGS_RSS = 0x4,
561 BE_IF_FLAGS_PROMISCUOUS = 0x8,
562 BE_IF_FLAGS_BROADCAST = 0x10,
563 BE_IF_FLAGS_UNTAGGED = 0x20,
564 BE_IF_FLAGS_ULP = 0x40,
565 BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
566 BE_IF_FLAGS_VLAN = 0x100,
567 BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
568 BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
Padmanabh Ratnakarf21b5382011-03-07 03:09:36 +0000569 BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
570 BE_IF_FLAGS_MULTICAST = 0x1000
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700571};
572
Sarveshwar Bandi3da988c2013-08-14 13:21:47 +0530573#define BE_IF_CAP_FLAGS_WANT (BE_IF_FLAGS_RSS | BE_IF_FLAGS_PROMISCUOUS |\
574 BE_IF_FLAGS_BROADCAST | BE_IF_FLAGS_VLAN_PROMISCUOUS |\
575 BE_IF_FLAGS_VLAN | BE_IF_FLAGS_MCAST_PROMISCUOUS |\
576 BE_IF_FLAGS_PASS_L3L4_ERRORS | BE_IF_FLAGS_MULTICAST |\
577 BE_IF_FLAGS_UNTAGGED)
578
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700579/* An RX interface is an object with one or more MAC addresses and
580 * filtering capabilities. */
581struct be_cmd_req_if_create {
582 struct be_cmd_req_hdr hdr;
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200583 u32 version; /* ignore currently */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700584 u32 capability_flags;
585 u32 enable_flags;
586 u8 mac_addr[ETH_ALEN];
587 u8 rsvd0;
588 u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
589 u32 vlan_tag; /* not used currently */
590} __packed;
591
592struct be_cmd_resp_if_create {
593 struct be_cmd_resp_hdr hdr;
594 u32 interface_id;
595 u32 pmac_id;
596};
597
598/****** I/f Destroy(it's actually I/f Config Destroy )**********/
599struct be_cmd_req_if_destroy {
600 struct be_cmd_req_hdr hdr;
601 u32 interface_id;
602};
603
604/*************** HW Stats Get **********************************/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000605struct be_port_rxf_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700606 u32 rx_bytes_lsd; /* dword 0*/
607 u32 rx_bytes_msd; /* dword 1*/
608 u32 rx_total_frames; /* dword 2*/
609 u32 rx_unicast_frames; /* dword 3*/
610 u32 rx_multicast_frames; /* dword 4*/
611 u32 rx_broadcast_frames; /* dword 5*/
612 u32 rx_crc_errors; /* dword 6*/
613 u32 rx_alignment_symbol_errors; /* dword 7*/
614 u32 rx_pause_frames; /* dword 8*/
615 u32 rx_control_frames; /* dword 9*/
616 u32 rx_in_range_errors; /* dword 10*/
617 u32 rx_out_range_errors; /* dword 11*/
618 u32 rx_frame_too_long; /* dword 12*/
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000619 u32 rx_address_filtered; /* dword 13*/
620 u32 rx_vlan_filtered; /* dword 14*/
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700621 u32 rx_dropped_too_small; /* dword 15*/
622 u32 rx_dropped_too_short; /* dword 16*/
623 u32 rx_dropped_header_too_small; /* dword 17*/
624 u32 rx_dropped_tcp_length; /* dword 18*/
625 u32 rx_dropped_runt; /* dword 19*/
626 u32 rx_64_byte_packets; /* dword 20*/
627 u32 rx_65_127_byte_packets; /* dword 21*/
628 u32 rx_128_256_byte_packets; /* dword 22*/
629 u32 rx_256_511_byte_packets; /* dword 23*/
630 u32 rx_512_1023_byte_packets; /* dword 24*/
631 u32 rx_1024_1518_byte_packets; /* dword 25*/
632 u32 rx_1519_2047_byte_packets; /* dword 26*/
633 u32 rx_2048_4095_byte_packets; /* dword 27*/
634 u32 rx_4096_8191_byte_packets; /* dword 28*/
635 u32 rx_8192_9216_byte_packets; /* dword 29*/
636 u32 rx_ip_checksum_errs; /* dword 30*/
637 u32 rx_tcp_checksum_errs; /* dword 31*/
638 u32 rx_udp_checksum_errs; /* dword 32*/
639 u32 rx_non_rss_packets; /* dword 33*/
640 u32 rx_ipv4_packets; /* dword 34*/
641 u32 rx_ipv6_packets; /* dword 35*/
642 u32 rx_ipv4_bytes_lsd; /* dword 36*/
643 u32 rx_ipv4_bytes_msd; /* dword 37*/
644 u32 rx_ipv6_bytes_lsd; /* dword 38*/
645 u32 rx_ipv6_bytes_msd; /* dword 39*/
646 u32 rx_chute1_packets; /* dword 40*/
647 u32 rx_chute2_packets; /* dword 41*/
648 u32 rx_chute3_packets; /* dword 42*/
649 u32 rx_management_packets; /* dword 43*/
650 u32 rx_switched_unicast_packets; /* dword 44*/
651 u32 rx_switched_multicast_packets; /* dword 45*/
652 u32 rx_switched_broadcast_packets; /* dword 46*/
653 u32 tx_bytes_lsd; /* dword 47*/
654 u32 tx_bytes_msd; /* dword 48*/
655 u32 tx_unicastframes; /* dword 49*/
656 u32 tx_multicastframes; /* dword 50*/
657 u32 tx_broadcastframes; /* dword 51*/
658 u32 tx_pauseframes; /* dword 52*/
659 u32 tx_controlframes; /* dword 53*/
660 u32 tx_64_byte_packets; /* dword 54*/
661 u32 tx_65_127_byte_packets; /* dword 55*/
662 u32 tx_128_256_byte_packets; /* dword 56*/
663 u32 tx_256_511_byte_packets; /* dword 57*/
664 u32 tx_512_1023_byte_packets; /* dword 58*/
665 u32 tx_1024_1518_byte_packets; /* dword 59*/
666 u32 tx_1519_2047_byte_packets; /* dword 60*/
667 u32 tx_2048_4095_byte_packets; /* dword 61*/
668 u32 tx_4096_8191_byte_packets; /* dword 62*/
669 u32 tx_8192_9216_byte_packets; /* dword 63*/
670 u32 rx_fifo_overflow; /* dword 64*/
671 u32 rx_input_fifo_overflow; /* dword 65*/
672};
673
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000674struct be_rxf_stats_v0 {
675 struct be_port_rxf_stats_v0 port[2];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700676 u32 rx_drops_no_pbuf; /* dword 132*/
677 u32 rx_drops_no_txpb; /* dword 133*/
678 u32 rx_drops_no_erx_descr; /* dword 134*/
679 u32 rx_drops_no_tpre_descr; /* dword 135*/
680 u32 management_rx_port_packets; /* dword 136*/
681 u32 management_rx_port_bytes; /* dword 137*/
682 u32 management_rx_port_pause_frames; /* dword 138*/
683 u32 management_rx_port_errors; /* dword 139*/
684 u32 management_tx_port_packets; /* dword 140*/
685 u32 management_tx_port_bytes; /* dword 141*/
686 u32 management_tx_port_pause; /* dword 142*/
687 u32 management_rx_port_rxfifo_overflow; /* dword 143*/
688 u32 rx_drops_too_many_frags; /* dword 144*/
689 u32 rx_drops_invalid_ring; /* dword 145*/
690 u32 forwarded_packets; /* dword 146*/
691 u32 rx_drops_mtu; /* dword 147*/
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000692 u32 rsvd0[7];
693 u32 port0_jabber_events;
694 u32 port1_jabber_events;
695 u32 rsvd1[6];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700696};
697
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000698struct be_erx_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700699 u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000700 u32 rsvd[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700701};
702
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000703struct be_pmem_stats {
704 u32 eth_red_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000705 u32 rsvd[5];
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000706};
707
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000708struct be_hw_stats_v0 {
709 struct be_rxf_stats_v0 rxf;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700710 u32 rsvd[48];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000711 struct be_erx_stats_v0 erx;
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000712 struct be_pmem_stats pmem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700713};
714
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000715struct be_cmd_req_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700716 struct be_cmd_req_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000717 u8 rsvd[sizeof(struct be_hw_stats_v0)];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700718};
719
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000720struct be_cmd_resp_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700721 struct be_cmd_resp_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000722 struct be_hw_stats_v0 hw_stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700723};
724
Sathya Perlaac124ff2011-07-25 19:10:14 +0000725struct lancer_pport_stats {
Selvin Xavier005d5692011-05-16 07:36:35 +0000726 u32 tx_packets_lo;
727 u32 tx_packets_hi;
728 u32 tx_unicast_packets_lo;
729 u32 tx_unicast_packets_hi;
730 u32 tx_multicast_packets_lo;
731 u32 tx_multicast_packets_hi;
732 u32 tx_broadcast_packets_lo;
733 u32 tx_broadcast_packets_hi;
734 u32 tx_bytes_lo;
735 u32 tx_bytes_hi;
736 u32 tx_unicast_bytes_lo;
737 u32 tx_unicast_bytes_hi;
738 u32 tx_multicast_bytes_lo;
739 u32 tx_multicast_bytes_hi;
740 u32 tx_broadcast_bytes_lo;
741 u32 tx_broadcast_bytes_hi;
742 u32 tx_discards_lo;
743 u32 tx_discards_hi;
744 u32 tx_errors_lo;
745 u32 tx_errors_hi;
746 u32 tx_pause_frames_lo;
747 u32 tx_pause_frames_hi;
748 u32 tx_pause_on_frames_lo;
749 u32 tx_pause_on_frames_hi;
750 u32 tx_pause_off_frames_lo;
751 u32 tx_pause_off_frames_hi;
752 u32 tx_internal_mac_errors_lo;
753 u32 tx_internal_mac_errors_hi;
754 u32 tx_control_frames_lo;
755 u32 tx_control_frames_hi;
756 u32 tx_packets_64_bytes_lo;
757 u32 tx_packets_64_bytes_hi;
758 u32 tx_packets_65_to_127_bytes_lo;
759 u32 tx_packets_65_to_127_bytes_hi;
760 u32 tx_packets_128_to_255_bytes_lo;
761 u32 tx_packets_128_to_255_bytes_hi;
762 u32 tx_packets_256_to_511_bytes_lo;
763 u32 tx_packets_256_to_511_bytes_hi;
764 u32 tx_packets_512_to_1023_bytes_lo;
765 u32 tx_packets_512_to_1023_bytes_hi;
766 u32 tx_packets_1024_to_1518_bytes_lo;
767 u32 tx_packets_1024_to_1518_bytes_hi;
768 u32 tx_packets_1519_to_2047_bytes_lo;
769 u32 tx_packets_1519_to_2047_bytes_hi;
770 u32 tx_packets_2048_to_4095_bytes_lo;
771 u32 tx_packets_2048_to_4095_bytes_hi;
772 u32 tx_packets_4096_to_8191_bytes_lo;
773 u32 tx_packets_4096_to_8191_bytes_hi;
774 u32 tx_packets_8192_to_9216_bytes_lo;
775 u32 tx_packets_8192_to_9216_bytes_hi;
776 u32 tx_lso_packets_lo;
777 u32 tx_lso_packets_hi;
778 u32 rx_packets_lo;
779 u32 rx_packets_hi;
780 u32 rx_unicast_packets_lo;
781 u32 rx_unicast_packets_hi;
782 u32 rx_multicast_packets_lo;
783 u32 rx_multicast_packets_hi;
784 u32 rx_broadcast_packets_lo;
785 u32 rx_broadcast_packets_hi;
786 u32 rx_bytes_lo;
787 u32 rx_bytes_hi;
788 u32 rx_unicast_bytes_lo;
789 u32 rx_unicast_bytes_hi;
790 u32 rx_multicast_bytes_lo;
791 u32 rx_multicast_bytes_hi;
792 u32 rx_broadcast_bytes_lo;
793 u32 rx_broadcast_bytes_hi;
794 u32 rx_unknown_protos;
795 u32 rsvd_69; /* Word 69 is reserved */
796 u32 rx_discards_lo;
797 u32 rx_discards_hi;
798 u32 rx_errors_lo;
799 u32 rx_errors_hi;
800 u32 rx_crc_errors_lo;
801 u32 rx_crc_errors_hi;
802 u32 rx_alignment_errors_lo;
803 u32 rx_alignment_errors_hi;
804 u32 rx_symbol_errors_lo;
805 u32 rx_symbol_errors_hi;
806 u32 rx_pause_frames_lo;
807 u32 rx_pause_frames_hi;
808 u32 rx_pause_on_frames_lo;
809 u32 rx_pause_on_frames_hi;
810 u32 rx_pause_off_frames_lo;
811 u32 rx_pause_off_frames_hi;
812 u32 rx_frames_too_long_lo;
813 u32 rx_frames_too_long_hi;
814 u32 rx_internal_mac_errors_lo;
815 u32 rx_internal_mac_errors_hi;
816 u32 rx_undersize_packets;
817 u32 rx_oversize_packets;
818 u32 rx_fragment_packets;
819 u32 rx_jabbers;
820 u32 rx_control_frames_lo;
821 u32 rx_control_frames_hi;
822 u32 rx_control_frames_unknown_opcode_lo;
823 u32 rx_control_frames_unknown_opcode_hi;
824 u32 rx_in_range_errors;
825 u32 rx_out_of_range_errors;
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000826 u32 rx_address_filtered;
827 u32 rx_vlan_filtered;
Selvin Xavier005d5692011-05-16 07:36:35 +0000828 u32 rx_dropped_too_small;
829 u32 rx_dropped_too_short;
830 u32 rx_dropped_header_too_small;
831 u32 rx_dropped_invalid_tcp_length;
832 u32 rx_dropped_runt;
833 u32 rx_ip_checksum_errors;
834 u32 rx_tcp_checksum_errors;
835 u32 rx_udp_checksum_errors;
836 u32 rx_non_rss_packets;
837 u32 rsvd_111;
838 u32 rx_ipv4_packets_lo;
839 u32 rx_ipv4_packets_hi;
840 u32 rx_ipv6_packets_lo;
841 u32 rx_ipv6_packets_hi;
842 u32 rx_ipv4_bytes_lo;
843 u32 rx_ipv4_bytes_hi;
844 u32 rx_ipv6_bytes_lo;
845 u32 rx_ipv6_bytes_hi;
846 u32 rx_nic_packets_lo;
847 u32 rx_nic_packets_hi;
848 u32 rx_tcp_packets_lo;
849 u32 rx_tcp_packets_hi;
850 u32 rx_iscsi_packets_lo;
851 u32 rx_iscsi_packets_hi;
852 u32 rx_management_packets_lo;
853 u32 rx_management_packets_hi;
854 u32 rx_switched_unicast_packets_lo;
855 u32 rx_switched_unicast_packets_hi;
856 u32 rx_switched_multicast_packets_lo;
857 u32 rx_switched_multicast_packets_hi;
858 u32 rx_switched_broadcast_packets_lo;
859 u32 rx_switched_broadcast_packets_hi;
860 u32 num_forwards_lo;
861 u32 num_forwards_hi;
862 u32 rx_fifo_overflow;
863 u32 rx_input_fifo_overflow;
864 u32 rx_drops_too_many_frags_lo;
865 u32 rx_drops_too_many_frags_hi;
866 u32 rx_drops_invalid_queue;
867 u32 rsvd_141;
868 u32 rx_drops_mtu_lo;
869 u32 rx_drops_mtu_hi;
870 u32 rx_packets_64_bytes_lo;
871 u32 rx_packets_64_bytes_hi;
872 u32 rx_packets_65_to_127_bytes_lo;
873 u32 rx_packets_65_to_127_bytes_hi;
874 u32 rx_packets_128_to_255_bytes_lo;
875 u32 rx_packets_128_to_255_bytes_hi;
876 u32 rx_packets_256_to_511_bytes_lo;
877 u32 rx_packets_256_to_511_bytes_hi;
878 u32 rx_packets_512_to_1023_bytes_lo;
879 u32 rx_packets_512_to_1023_bytes_hi;
880 u32 rx_packets_1024_to_1518_bytes_lo;
881 u32 rx_packets_1024_to_1518_bytes_hi;
882 u32 rx_packets_1519_to_2047_bytes_lo;
883 u32 rx_packets_1519_to_2047_bytes_hi;
884 u32 rx_packets_2048_to_4095_bytes_lo;
885 u32 rx_packets_2048_to_4095_bytes_hi;
886 u32 rx_packets_4096_to_8191_bytes_lo;
887 u32 rx_packets_4096_to_8191_bytes_hi;
888 u32 rx_packets_8192_to_9216_bytes_lo;
889 u32 rx_packets_8192_to_9216_bytes_hi;
890};
891
892struct pport_stats_params {
893 u16 pport_num;
894 u8 rsvd;
895 u8 reset_stats;
896};
897
898struct lancer_cmd_req_pport_stats {
899 struct be_cmd_req_hdr hdr;
900 union {
901 struct pport_stats_params params;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000902 u8 rsvd[sizeof(struct lancer_pport_stats)];
Selvin Xavier005d5692011-05-16 07:36:35 +0000903 } cmd_params;
904};
905
906struct lancer_cmd_resp_pport_stats {
907 struct be_cmd_resp_hdr hdr;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000908 struct lancer_pport_stats pport_stats;
Selvin Xavier005d5692011-05-16 07:36:35 +0000909};
910
Sathya Perlaac124ff2011-07-25 19:10:14 +0000911static inline struct lancer_pport_stats*
Selvin Xavier005d5692011-05-16 07:36:35 +0000912 pport_stats_from_cmd(struct be_adapter *adapter)
913{
914 struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
915 return &cmd->pport_stats;
916}
917
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000918struct be_cmd_req_get_cntl_addnl_attribs {
919 struct be_cmd_req_hdr hdr;
920 u8 rsvd[8];
921};
922
923struct be_cmd_resp_get_cntl_addnl_attribs {
924 struct be_cmd_resp_hdr hdr;
925 u16 ipl_file_number;
926 u8 ipl_file_version;
927 u8 rsvd0;
928 u8 on_die_temperature; /* in degrees centigrade*/
929 u8 rsvd1[3];
930};
931
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700932struct be_cmd_req_vlan_config {
933 struct be_cmd_req_hdr hdr;
934 u8 interface_id;
935 u8 promiscuous;
936 u8 untagged;
937 u8 num_vlan;
938 u16 normal_vlan[64];
939} __packed;
940
Sathya Perla5b8821b2011-08-02 19:57:44 +0000941/******************* RX FILTER ******************************/
Sathya Perlae7b909a2009-11-22 22:01:10 +0000942#define BE_MAX_MC 64 /* set mcast promisc if > 64 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700943struct macaddr {
944 u8 byte[ETH_ALEN];
945};
946
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000947struct be_cmd_req_rx_filter {
948 struct be_cmd_req_hdr hdr;
949 u32 global_flags_mask;
950 u32 global_flags;
951 u32 if_flags_mask;
952 u32 if_flags;
953 u32 if_id;
Sathya Perla5b8821b2011-08-02 19:57:44 +0000954 u32 mcast_num;
955 struct macaddr mcast_mac[BE_MAX_MC];
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000956};
957
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700958/******************** Link Status Query *******************/
959struct be_cmd_req_link_status {
960 struct be_cmd_req_hdr hdr;
961 u32 rsvd;
962};
963
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700964enum {
965 PHY_LINK_DUPLEX_NONE = 0x0,
966 PHY_LINK_DUPLEX_HALF = 0x1,
967 PHY_LINK_DUPLEX_FULL = 0x2
968};
969
970enum {
971 PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
972 PHY_LINK_SPEED_10MBPS = 0x1,
973 PHY_LINK_SPEED_100MBPS = 0x2,
974 PHY_LINK_SPEED_1GBPS = 0x3,
Vasundhara Volamb971f842013-08-06 09:27:15 +0530975 PHY_LINK_SPEED_10GBPS = 0x4,
976 PHY_LINK_SPEED_20GBPS = 0x5,
977 PHY_LINK_SPEED_25GBPS = 0x6,
978 PHY_LINK_SPEED_40GBPS = 0x7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700979};
980
981struct be_cmd_resp_link_status {
982 struct be_cmd_resp_hdr hdr;
983 u8 physical_port;
984 u8 mac_duplex;
985 u8 mac_speed;
986 u8 mac_fault;
987 u8 mgmt_mac_duplex;
988 u8 mgmt_mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700989 u16 link_speed;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000990 u8 logical_link_status;
991 u8 rsvd1[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700992} __packed;
993
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700994/******************** Port Identification ***************************/
995/* Identifies the type of port attached to NIC */
996struct be_cmd_req_port_type {
997 struct be_cmd_req_hdr hdr;
998 u32 page_num;
999 u32 port;
1000};
1001
1002enum {
1003 TR_PAGE_A0 = 0xa0,
1004 TR_PAGE_A2 = 0xa2
1005};
1006
1007struct be_cmd_resp_port_type {
1008 struct be_cmd_resp_hdr hdr;
1009 u32 page_num;
1010 u32 port;
1011 struct data {
1012 u8 identifier;
1013 u8 identifier_ext;
1014 u8 connector;
1015 u8 transceiver[8];
1016 u8 rsvd0[3];
1017 u8 length_km;
1018 u8 length_hm;
1019 u8 length_om1;
1020 u8 length_om2;
1021 u8 length_cu;
1022 u8 length_cu_m;
1023 u8 vendor_name[16];
1024 u8 rsvd;
1025 u8 vendor_oui[3];
1026 u8 vendor_pn[16];
1027 u8 vendor_rev[4];
1028 } data;
1029};
1030
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001031/******************** Get FW Version *******************/
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001032struct be_cmd_req_get_fw_version {
1033 struct be_cmd_req_hdr hdr;
1034 u8 rsvd0[FW_VER_LEN];
1035 u8 rsvd1[FW_VER_LEN];
1036} __packed;
1037
1038struct be_cmd_resp_get_fw_version {
1039 struct be_cmd_resp_hdr hdr;
1040 u8 firmware_version_string[FW_VER_LEN];
1041 u8 fw_on_flash_version_string[FW_VER_LEN];
1042} __packed;
1043
1044/******************** Set Flow Contrl *******************/
1045struct be_cmd_req_set_flow_control {
1046 struct be_cmd_req_hdr hdr;
1047 u16 tx_flow_control;
1048 u16 rx_flow_control;
1049} __packed;
1050
1051/******************** Get Flow Contrl *******************/
1052struct be_cmd_req_get_flow_control {
1053 struct be_cmd_req_hdr hdr;
1054 u32 rsvd;
1055};
1056
1057struct be_cmd_resp_get_flow_control {
1058 struct be_cmd_resp_hdr hdr;
1059 u16 tx_flow_control;
1060 u16 rx_flow_control;
1061} __packed;
1062
1063/******************** Modify EQ Delay *******************/
Sathya Perla2632baf2013-10-01 16:00:00 +05301064struct be_set_eqd {
1065 u32 eq_id;
1066 u32 phase;
1067 u32 delay_multiplier;
1068};
1069
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001070struct be_cmd_req_modify_eq_delay {
1071 struct be_cmd_req_hdr hdr;
1072 u32 num_eq;
Sathya Perla2632baf2013-10-01 16:00:00 +05301073 struct be_set_eqd set_eqd[MAX_EVT_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001074} __packed;
1075
1076struct be_cmd_resp_modify_eq_delay {
1077 struct be_cmd_resp_hdr hdr;
1078 u32 rsvd0;
1079} __packed;
1080
1081/******************** Get FW Config *******************/
Sathya Perla752961a2011-10-24 02:45:03 +00001082/* The HW can come up in either of the following multi-channel modes
1083 * based on the skew/IPL.
1084 */
Parav Pandit045508a2012-03-26 14:27:13 +00001085#define RDMA_ENABLED 0x4
Sathya Perla752961a2011-10-24 02:45:03 +00001086#define FLEX10_MODE 0x400
1087#define VNIC_MODE 0x20000
1088#define UMC_ENABLED 0x1000000
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001089struct be_cmd_req_query_fw_cfg {
1090 struct be_cmd_req_hdr hdr;
Sathya Perla3abcded2010-10-03 22:12:27 -07001091 u32 rsvd[31];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001092};
1093
1094struct be_cmd_resp_query_fw_cfg {
1095 struct be_cmd_resp_hdr hdr;
1096 u32 be_config_number;
1097 u32 asic_revision;
1098 u32 phys_port;
Ajit Khaparde3486be22010-07-23 02:04:54 +00001099 u32 function_mode;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001100 u32 rsvd[26];
Sathya Perla3abcded2010-10-03 22:12:27 -07001101 u32 function_caps;
1102};
1103
Padmanabh Ratnakar73dea392012-07-13 02:45:51 +00001104/******************** RSS Config ****************************************/
1105/* RSS type Input parameters used to compute RX hash
1106 * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
1107 * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
1108 * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
1109 * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
1110 * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
1111 * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
1112 *
1113 * When multiple RSS types are enabled, HW picks the best hash policy
1114 * based on the type of the received packet.
1115 */
Sathya Perla3abcded2010-10-03 22:12:27 -07001116#define RSS_ENABLE_NONE 0x0
1117#define RSS_ENABLE_IPV4 0x1
1118#define RSS_ENABLE_TCP_IPV4 0x2
1119#define RSS_ENABLE_IPV6 0x4
1120#define RSS_ENABLE_TCP_IPV6 0x8
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001121#define RSS_ENABLE_UDP_IPV4 0x10
1122#define RSS_ENABLE_UDP_IPV6 0x20
Sathya Perla3abcded2010-10-03 22:12:27 -07001123
Suresh Reddy594ad542013-04-25 23:03:20 +00001124#define L3_RSS_FLAGS (RXH_IP_DST | RXH_IP_SRC)
1125#define L4_RSS_FLAGS (RXH_L4_B_0_1 | RXH_L4_B_2_3)
1126
Sathya Perla3abcded2010-10-03 22:12:27 -07001127struct be_cmd_req_rss_config {
1128 struct be_cmd_req_hdr hdr;
1129 u32 if_id;
1130 u16 enable_rss;
1131 u16 cpu_table_size_log2;
1132 u32 hash[10];
1133 u8 cpu_table[128];
1134 u8 flush;
1135 u8 rsvd0[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001136};
1137
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001138/******************** Port Beacon ***************************/
1139
1140#define BEACON_STATE_ENABLED 0x1
1141#define BEACON_STATE_DISABLED 0x0
1142
1143struct be_cmd_req_enable_disable_beacon {
1144 struct be_cmd_req_hdr hdr;
1145 u8 port_num;
1146 u8 beacon_state;
1147 u8 beacon_duration;
1148 u8 status_duration;
1149} __packed;
1150
1151struct be_cmd_resp_enable_disable_beacon {
1152 struct be_cmd_resp_hdr resp_hdr;
1153 u32 rsvd0;
1154} __packed;
1155
1156struct be_cmd_req_get_beacon_state {
1157 struct be_cmd_req_hdr hdr;
1158 u8 port_num;
1159 u8 rsvd0;
1160 u16 rsvd1;
1161} __packed;
1162
1163struct be_cmd_resp_get_beacon_state {
1164 struct be_cmd_resp_hdr resp_hdr;
1165 u8 beacon_state;
1166 u8 rsvd0[3];
1167} __packed;
1168
Ajit Khaparde84517482009-09-04 03:12:16 +00001169/****************** Firmware Flash ******************/
1170struct flashrom_params {
1171 u32 op_code;
1172 u32 op_type;
1173 u32 data_buf_size;
1174 u32 offset;
Ajit Khaparde84517482009-09-04 03:12:16 +00001175};
1176
1177struct be_cmd_write_flashrom {
1178 struct be_cmd_req_hdr hdr;
1179 struct flashrom_params params;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001180 u8 data_buf[32768];
1181 u8 rsvd[4];
1182} __packed;
Ajit Khaparde84517482009-09-04 03:12:16 +00001183
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001184/* cmd to read flash crc */
1185struct be_cmd_read_flash_crc {
1186 struct be_cmd_req_hdr hdr;
1187 struct flashrom_params params;
1188 u8 crc[4];
1189 u8 rsvd[4];
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +05301190} __packed;
1191
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001192/**************** Lancer Firmware Flash ************/
1193struct amap_lancer_write_obj_context {
1194 u8 write_length[24];
1195 u8 reserved1[7];
1196 u8 eof;
1197} __packed;
1198
1199struct lancer_cmd_req_write_object {
1200 struct be_cmd_req_hdr hdr;
1201 u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
1202 u32 write_offset;
1203 u8 object_name[104];
1204 u32 descriptor_count;
1205 u32 buf_len;
1206 u32 addr_low;
1207 u32 addr_high;
1208};
1209
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001210#define LANCER_NO_RESET_NEEDED 0x00
1211#define LANCER_FW_RESET_NEEDED 0x02
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001212struct lancer_cmd_resp_write_object {
1213 u8 opcode;
1214 u8 subsystem;
1215 u8 rsvd1[2];
1216 u8 status;
1217 u8 additional_status;
1218 u8 rsvd2[2];
1219 u32 resp_len;
1220 u32 actual_resp_len;
1221 u32 actual_write_len;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001222 u8 change_status;
1223 u8 rsvd3[3];
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001224};
1225
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001226/************************ Lancer Read FW info **************/
1227#define LANCER_READ_FILE_CHUNK (32*1024)
1228#define LANCER_READ_FILE_EOF_MASK 0x80000000
1229
1230#define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
Padmanabh Ratnakaraf5875b2011-11-16 02:03:07 +00001231#define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
1232#define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001233
1234struct lancer_cmd_req_read_object {
1235 struct be_cmd_req_hdr hdr;
1236 u32 desired_read_len;
1237 u32 read_offset;
1238 u8 object_name[104];
1239 u32 descriptor_count;
1240 u32 buf_len;
1241 u32 addr_low;
1242 u32 addr_high;
1243};
1244
1245struct lancer_cmd_resp_read_object {
1246 u8 opcode;
1247 u8 subsystem;
1248 u8 rsvd1[2];
1249 u8 status;
1250 u8 additional_status;
1251 u8 rsvd2[2];
1252 u32 resp_len;
1253 u32 actual_resp_len;
1254 u32 actual_read_len;
1255 u32 eof;
1256};
1257
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001258/************************ WOL *******************************/
1259struct be_cmd_req_acpi_wol_magic_config{
1260 struct be_cmd_req_hdr hdr;
1261 u32 rsvd0[145];
1262 u8 magic_mac[6];
1263 u8 rsvd2[2];
1264} __packed;
1265
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001266struct be_cmd_req_acpi_wol_magic_config_v1 {
1267 struct be_cmd_req_hdr hdr;
1268 u8 rsvd0[2];
1269 u8 query_options;
1270 u8 rsvd1[5];
1271 u32 rsvd2[288];
1272 u8 magic_mac[6];
1273 u8 rsvd3[22];
1274} __packed;
1275
1276struct be_cmd_resp_acpi_wol_magic_config_v1 {
1277 struct be_cmd_resp_hdr hdr;
1278 u8 rsvd0[2];
1279 u8 wol_settings;
1280 u8 rsvd1[5];
1281 u32 rsvd2[295];
1282} __packed;
1283
1284#define BE_GET_WOL_CAP 2
1285
1286#define BE_WOL_CAP 0x1
1287#define BE_PME_D0_CAP 0x8
1288#define BE_PME_D1_CAP 0x10
1289#define BE_PME_D2_CAP 0x20
1290#define BE_PME_D3HOT_CAP 0x40
1291#define BE_PME_D3COLD_CAP 0x80
1292
Suresh Rff33a6e2009-12-03 16:15:52 -08001293/********************** LoopBack test *********************/
1294struct be_cmd_req_loopback_test {
1295 struct be_cmd_req_hdr hdr;
1296 u32 loopback_type;
1297 u32 num_pkts;
1298 u64 pattern;
1299 u32 src_port;
1300 u32 dest_port;
1301 u32 pkt_size;
1302};
1303
1304struct be_cmd_resp_loopback_test {
1305 struct be_cmd_resp_hdr resp_hdr;
1306 u32 status;
1307 u32 num_txfer;
1308 u32 num_rx;
1309 u32 miscomp_off;
1310 u32 ticks_compl;
1311};
1312
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001313struct be_cmd_req_set_lmode {
1314 struct be_cmd_req_hdr hdr;
1315 u8 src_port;
1316 u8 dest_port;
1317 u8 loopback_type;
1318 u8 loopback_state;
1319};
1320
1321struct be_cmd_resp_set_lmode {
1322 struct be_cmd_resp_hdr resp_hdr;
1323 u8 rsvd0[4];
1324};
1325
Suresh Rff33a6e2009-12-03 16:15:52 -08001326/********************** DDR DMA test *********************/
1327struct be_cmd_req_ddrdma_test {
1328 struct be_cmd_req_hdr hdr;
1329 u64 pattern;
1330 u32 byte_count;
1331 u32 rsvd0;
1332 u8 snd_buff[4096];
1333 u8 rsvd1[4096];
1334};
1335
1336struct be_cmd_resp_ddrdma_test {
1337 struct be_cmd_resp_hdr hdr;
1338 u64 pattern;
1339 u32 byte_cnt;
1340 u32 snd_err;
1341 u8 rsvd0[4096];
1342 u8 rcv_buff[4096];
1343};
1344
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001345/*********************** SEEPROM Read ***********************/
1346
1347#define BE_READ_SEEPROM_LEN 1024
1348struct be_cmd_req_seeprom_read {
1349 struct be_cmd_req_hdr hdr;
1350 u8 rsvd0[BE_READ_SEEPROM_LEN];
1351};
1352
1353struct be_cmd_resp_seeprom_read {
1354 struct be_cmd_req_hdr hdr;
1355 u8 seeprom_data[BE_READ_SEEPROM_LEN];
1356};
1357
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001358enum {
1359 PHY_TYPE_CX4_10GB = 0,
1360 PHY_TYPE_XFP_10GB,
1361 PHY_TYPE_SFP_1GB,
1362 PHY_TYPE_SFP_PLUS_10GB,
1363 PHY_TYPE_KR_10GB,
1364 PHY_TYPE_KX4_10GB,
1365 PHY_TYPE_BASET_10GB,
1366 PHY_TYPE_BASET_1GB,
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001367 PHY_TYPE_BASEX_1GB,
1368 PHY_TYPE_SGMII,
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001369 PHY_TYPE_DISABLED = 255
1370};
1371
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001372#define BE_SUPPORTED_SPEED_NONE 0
1373#define BE_SUPPORTED_SPEED_10MBPS 1
1374#define BE_SUPPORTED_SPEED_100MBPS 2
1375#define BE_SUPPORTED_SPEED_1GBPS 4
1376#define BE_SUPPORTED_SPEED_10GBPS 8
1377
1378#define BE_AN_EN 0x2
1379#define BE_PAUSE_SYM_EN 0x80
1380
1381/* MAC speed valid values */
1382#define SPEED_DEFAULT 0x0
1383#define SPEED_FORCED_10GB 0x1
1384#define SPEED_FORCED_1GB 0x2
1385#define SPEED_AUTONEG_10GB 0x3
1386#define SPEED_AUTONEG_1GB 0x4
1387#define SPEED_AUTONEG_100MB 0x5
1388#define SPEED_AUTONEG_10GB_1GB 0x6
1389#define SPEED_AUTONEG_10GB_1GB_100MB 0x7
1390#define SPEED_AUTONEG_1GB_100MB 0x8
1391#define SPEED_AUTONEG_10MB 0x9
1392#define SPEED_AUTONEG_1GB_100MB_10MB 0xa
1393#define SPEED_AUTONEG_100MB_10MB 0xb
1394#define SPEED_FORCED_100MB 0xc
1395#define SPEED_FORCED_10MB 0xd
1396
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001397struct be_cmd_req_get_phy_info {
1398 struct be_cmd_req_hdr hdr;
1399 u8 rsvd0[24];
1400};
Sathya Perla306f1342011-08-02 19:57:45 +00001401
1402struct be_phy_info {
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001403 u16 phy_type;
1404 u16 interface_type;
1405 u32 misc_params;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001406 u16 ext_phy_details;
1407 u16 rsvd;
1408 u16 auto_speeds_supported;
1409 u16 fixed_speeds_supported;
1410 u32 future_use[2];
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001411};
1412
Sathya Perla306f1342011-08-02 19:57:45 +00001413struct be_cmd_resp_get_phy_info {
1414 struct be_cmd_req_hdr hdr;
1415 struct be_phy_info phy_info;
1416};
1417
Ajit Khapardee1d18732010-07-23 01:52:13 +00001418/*********************** Set QOS ***********************/
1419
1420#define BE_QOS_BITS_NIC 1
1421
1422struct be_cmd_req_set_qos {
1423 struct be_cmd_req_hdr hdr;
1424 u32 valid_bits;
1425 u32 max_bps_nic;
1426 u32 rsvd[7];
1427};
1428
1429struct be_cmd_resp_set_qos {
1430 struct be_cmd_resp_hdr hdr;
1431 u32 rsvd;
1432};
1433
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001434/*********************** Controller Attributes ***********************/
1435struct be_cmd_req_cntl_attribs {
1436 struct be_cmd_req_hdr hdr;
1437};
1438
1439struct be_cmd_resp_cntl_attribs {
1440 struct be_cmd_resp_hdr hdr;
1441 struct mgmt_controller_attrib attribs;
1442};
1443
Sathya Perla2e588f82011-03-11 02:49:26 +00001444/*********************** Set driver function ***********************/
1445#define CAPABILITY_SW_TIMESTAMPS 2
1446#define CAPABILITY_BE3_NATIVE_ERX_API 4
1447
1448struct be_cmd_req_set_func_cap {
1449 struct be_cmd_req_hdr hdr;
1450 u32 valid_cap_flags;
1451 u32 cap_flags;
1452 u8 rsvd[212];
1453};
1454
1455struct be_cmd_resp_set_func_cap {
1456 struct be_cmd_resp_hdr hdr;
1457 u32 valid_cap_flags;
1458 u32 cap_flags;
1459 u8 rsvd[212];
1460};
1461
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001462/*********************** Function Privileges ***********************/
1463enum {
1464 BE_PRIV_DEFAULT = 0x1,
1465 BE_PRIV_LNKQUERY = 0x2,
1466 BE_PRIV_LNKSTATS = 0x4,
1467 BE_PRIV_LNKMGMT = 0x8,
1468 BE_PRIV_LNKDIAG = 0x10,
1469 BE_PRIV_UTILQUERY = 0x20,
1470 BE_PRIV_FILTMGMT = 0x40,
1471 BE_PRIV_IFACEMGMT = 0x80,
1472 BE_PRIV_VHADM = 0x100,
1473 BE_PRIV_DEVCFG = 0x200,
1474 BE_PRIV_DEVSEC = 0x400
1475};
1476#define MAX_PRIVILEGES (BE_PRIV_VHADM | BE_PRIV_DEVCFG | \
1477 BE_PRIV_DEVSEC)
1478#define MIN_PRIVILEGES BE_PRIV_DEFAULT
1479
1480struct be_cmd_priv_map {
1481 u8 opcode;
1482 u8 subsystem;
1483 u32 priv_mask;
1484};
1485
1486struct be_cmd_req_get_fn_privileges {
1487 struct be_cmd_req_hdr hdr;
1488 u32 rsvd;
1489};
1490
1491struct be_cmd_resp_get_fn_privileges {
1492 struct be_cmd_resp_hdr hdr;
1493 u32 privilege_mask;
1494};
1495
Sathya Perla04a06022013-07-23 15:25:00 +05301496struct be_cmd_req_set_fn_privileges {
1497 struct be_cmd_req_hdr hdr;
1498 u32 privileges; /* Used by BE3, SH-R */
1499 u32 privileges_lancer; /* Used by Lancer */
1500};
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001501
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001502/******************** GET/SET_MACLIST **************************/
1503#define BE_MAX_MAC 64
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001504struct be_cmd_req_get_mac_list {
1505 struct be_cmd_req_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001506 u8 mac_type;
1507 u8 perm_override;
1508 u16 iface_id;
1509 u32 mac_id;
1510 u32 rsvd[3];
1511} __packed;
1512
1513struct get_list_macaddr {
1514 u16 mac_addr_size;
1515 union {
1516 u8 macaddr[6];
1517 struct {
1518 u8 rsvd[2];
1519 u32 mac_id;
1520 } __packed s_mac_id;
1521 } __packed mac_addr_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001522} __packed;
1523
1524struct be_cmd_resp_get_mac_list {
1525 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001526 struct get_list_macaddr fd_macaddr; /* Factory default mac */
1527 struct get_list_macaddr macid_macaddr; /* soft mac */
1528 u8 true_mac_count;
1529 u8 pseudo_mac_count;
1530 u8 mac_list_size;
1531 u8 rsvd;
1532 /* perm override mac */
1533 struct get_list_macaddr macaddr_list[BE_MAX_MAC];
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001534} __packed;
1535
1536struct be_cmd_req_set_mac_list {
1537 struct be_cmd_req_hdr hdr;
1538 u8 mac_count;
1539 u8 rsvd1;
1540 u16 rsvd2;
1541 struct macaddr mac[BE_MAX_MAC];
1542} __packed;
1543
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001544/*********************** HSW Config ***********************/
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001545#define PORT_FWD_TYPE_VEPA 0x3
1546#define PORT_FWD_TYPE_VEB 0x2
1547
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001548struct amap_set_hsw_context {
1549 u8 interface_id[16];
1550 u8 rsvd0[14];
1551 u8 pvid_valid;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001552 u8 pport;
1553 u8 rsvd1[6];
1554 u8 port_fwd_type[3];
1555 u8 rsvd2[7];
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001556 u8 pvid[16];
1557 u8 rsvd3[32];
1558 u8 rsvd4[32];
1559 u8 rsvd5[32];
1560} __packed;
1561
1562struct be_cmd_req_set_hsw_config {
1563 struct be_cmd_req_hdr hdr;
1564 u8 context[sizeof(struct amap_set_hsw_context) / 8];
1565} __packed;
1566
1567struct be_cmd_resp_set_hsw_config {
1568 struct be_cmd_resp_hdr hdr;
1569 u32 rsvd;
1570};
1571
1572struct amap_get_hsw_req_context {
1573 u8 interface_id[16];
1574 u8 rsvd0[14];
1575 u8 pvid_valid;
1576 u8 pport;
1577} __packed;
1578
1579struct amap_get_hsw_resp_context {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05001580 u8 rsvd0[6];
1581 u8 port_fwd_type[3];
1582 u8 rsvd1[7];
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001583 u8 pvid[16];
1584 u8 rsvd2[32];
1585 u8 rsvd3[32];
1586 u8 rsvd4[32];
1587} __packed;
1588
1589struct be_cmd_req_get_hsw_config {
1590 struct be_cmd_req_hdr hdr;
1591 u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
1592} __packed;
1593
1594struct be_cmd_resp_get_hsw_config {
1595 struct be_cmd_resp_hdr hdr;
1596 u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
1597 u32 rsvd;
1598};
1599
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001600/******************* get port names ***************/
1601struct be_cmd_req_get_port_name {
1602 struct be_cmd_req_hdr hdr;
1603 u32 rsvd0;
1604};
1605
1606struct be_cmd_resp_get_port_name {
1607 struct be_cmd_req_hdr hdr;
1608 u8 port_name[4];
1609};
1610
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001611/*************** HW Stats Get v1 **********************************/
1612#define BE_TXP_SW_SZ 48
1613struct be_port_rxf_stats_v1 {
1614 u32 rsvd0[12];
1615 u32 rx_crc_errors;
1616 u32 rx_alignment_symbol_errors;
1617 u32 rx_pause_frames;
1618 u32 rx_priority_pause_frames;
1619 u32 rx_control_frames;
1620 u32 rx_in_range_errors;
1621 u32 rx_out_range_errors;
1622 u32 rx_frame_too_long;
Suresh Reddy18fb06a2013-04-25 23:03:21 +00001623 u32 rx_address_filtered;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001624 u32 rx_dropped_too_small;
1625 u32 rx_dropped_too_short;
1626 u32 rx_dropped_header_too_small;
1627 u32 rx_dropped_tcp_length;
1628 u32 rx_dropped_runt;
1629 u32 rsvd1[10];
1630 u32 rx_ip_checksum_errs;
1631 u32 rx_tcp_checksum_errs;
1632 u32 rx_udp_checksum_errs;
1633 u32 rsvd2[7];
1634 u32 rx_switched_unicast_packets;
1635 u32 rx_switched_multicast_packets;
1636 u32 rx_switched_broadcast_packets;
1637 u32 rsvd3[3];
1638 u32 tx_pauseframes;
1639 u32 tx_priority_pauseframes;
1640 u32 tx_controlframes;
1641 u32 rsvd4[10];
1642 u32 rxpp_fifo_overflow_drop;
1643 u32 rx_input_fifo_overflow_drop;
1644 u32 pmem_fifo_overflow_drop;
1645 u32 jabber_events;
1646 u32 rsvd5[3];
1647};
1648
1649
1650struct be_rxf_stats_v1 {
1651 struct be_port_rxf_stats_v1 port[4];
1652 u32 rsvd0[2];
1653 u32 rx_drops_no_pbuf;
1654 u32 rx_drops_no_txpb;
1655 u32 rx_drops_no_erx_descr;
1656 u32 rx_drops_no_tpre_descr;
1657 u32 rsvd1[6];
1658 u32 rx_drops_too_many_frags;
1659 u32 rx_drops_invalid_ring;
1660 u32 forwarded_packets;
1661 u32 rx_drops_mtu;
1662 u32 rsvd2[14];
1663};
1664
1665struct be_erx_stats_v1 {
1666 u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
1667 u32 rsvd[4];
1668};
1669
Ajit Khaparde61000862013-10-03 16:16:33 -05001670struct be_port_rxf_stats_v2 {
1671 u32 rsvd0[10];
1672 u32 roce_bytes_received_lsd;
1673 u32 roce_bytes_received_msd;
1674 u32 rsvd1[5];
1675 u32 roce_frames_received;
1676 u32 rx_crc_errors;
1677 u32 rx_alignment_symbol_errors;
1678 u32 rx_pause_frames;
1679 u32 rx_priority_pause_frames;
1680 u32 rx_control_frames;
1681 u32 rx_in_range_errors;
1682 u32 rx_out_range_errors;
1683 u32 rx_frame_too_long;
1684 u32 rx_address_filtered;
1685 u32 rx_dropped_too_small;
1686 u32 rx_dropped_too_short;
1687 u32 rx_dropped_header_too_small;
1688 u32 rx_dropped_tcp_length;
1689 u32 rx_dropped_runt;
1690 u32 rsvd2[10];
1691 u32 rx_ip_checksum_errs;
1692 u32 rx_tcp_checksum_errs;
1693 u32 rx_udp_checksum_errs;
1694 u32 rsvd3[7];
1695 u32 rx_switched_unicast_packets;
1696 u32 rx_switched_multicast_packets;
1697 u32 rx_switched_broadcast_packets;
1698 u32 rsvd4[3];
1699 u32 tx_pauseframes;
1700 u32 tx_priority_pauseframes;
1701 u32 tx_controlframes;
1702 u32 rsvd5[10];
1703 u32 rxpp_fifo_overflow_drop;
1704 u32 rx_input_fifo_overflow_drop;
1705 u32 pmem_fifo_overflow_drop;
1706 u32 jabber_events;
1707 u32 rsvd6[3];
1708 u32 rx_drops_payload_size;
1709 u32 rx_drops_clipped_header;
1710 u32 rx_drops_crc;
1711 u32 roce_drops_payload_len;
1712 u32 roce_drops_crc;
1713 u32 rsvd7[19];
1714};
1715
1716struct be_rxf_stats_v2 {
1717 struct be_port_rxf_stats_v2 port[4];
1718 u32 rsvd0[2];
1719 u32 rx_drops_no_pbuf;
1720 u32 rx_drops_no_txpb;
1721 u32 rx_drops_no_erx_descr;
1722 u32 rx_drops_no_tpre_descr;
1723 u32 rsvd1[6];
1724 u32 rx_drops_too_many_frags;
1725 u32 rx_drops_invalid_ring;
1726 u32 forwarded_packets;
1727 u32 rx_drops_mtu;
1728 u32 rsvd2[35];
1729};
1730
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001731struct be_hw_stats_v1 {
1732 struct be_rxf_stats_v1 rxf;
1733 u32 rsvd0[BE_TXP_SW_SZ];
1734 struct be_erx_stats_v1 erx;
1735 struct be_pmem_stats pmem;
Vasundhara Volam0b3f0e72012-06-13 19:51:45 +00001736 u32 rsvd1[18];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001737};
1738
1739struct be_cmd_req_get_stats_v1 {
1740 struct be_cmd_req_hdr hdr;
1741 u8 rsvd[sizeof(struct be_hw_stats_v1)];
1742};
1743
1744struct be_cmd_resp_get_stats_v1 {
1745 struct be_cmd_resp_hdr hdr;
1746 struct be_hw_stats_v1 hw_stats;
1747};
1748
Ajit Khaparde61000862013-10-03 16:16:33 -05001749struct be_erx_stats_v2 {
1750 u32 rx_drops_no_fragments[136]; /* dwordS 0 to 135*/
1751 u32 rsvd[3];
1752};
1753
1754struct be_hw_stats_v2 {
1755 struct be_rxf_stats_v2 rxf;
1756 u32 rsvd0[BE_TXP_SW_SZ];
1757 struct be_erx_stats_v2 erx;
1758 struct be_pmem_stats pmem;
1759 u32 rsvd1[18];
1760};
1761
1762struct be_cmd_req_get_stats_v2 {
1763 struct be_cmd_req_hdr hdr;
1764 u8 rsvd[sizeof(struct be_hw_stats_v2)];
1765};
1766
1767struct be_cmd_resp_get_stats_v2 {
1768 struct be_cmd_resp_hdr hdr;
1769 struct be_hw_stats_v2 hw_stats;
1770};
1771
Somnath Kotur941a77d2012-05-17 22:59:03 +00001772/************** get fat capabilites *******************/
1773#define MAX_MODULES 27
1774#define MAX_MODES 4
1775#define MODE_UART 0
1776#define FW_LOG_LEVEL_DEFAULT 48
1777#define FW_LOG_LEVEL_FATAL 64
1778
1779struct ext_fat_mode {
1780 u8 mode;
1781 u8 rsvd0;
1782 u16 port_mask;
1783 u32 dbg_lvl;
1784 u64 fun_mask;
1785} __packed;
1786
1787struct ext_fat_modules {
1788 u8 modules_str[32];
1789 u32 modules_id;
1790 u32 num_modes;
1791 struct ext_fat_mode trace_lvl[MAX_MODES];
1792} __packed;
1793
1794struct be_fat_conf_params {
1795 u32 max_log_entries;
1796 u32 log_entry_size;
1797 u8 log_type;
1798 u8 max_log_funs;
1799 u8 max_log_ports;
1800 u8 rsvd0;
1801 u32 supp_modes;
1802 u32 num_modules;
1803 struct ext_fat_modules module[MAX_MODULES];
1804} __packed;
1805
1806struct be_cmd_req_get_ext_fat_caps {
1807 struct be_cmd_req_hdr hdr;
1808 u32 parameter_type;
1809};
1810
1811struct be_cmd_resp_get_ext_fat_caps {
1812 struct be_cmd_resp_hdr hdr;
1813 struct be_fat_conf_params get_params;
1814};
1815
1816struct be_cmd_req_set_ext_fat_caps {
1817 struct be_cmd_req_hdr hdr;
1818 struct be_fat_conf_params set_params;
1819};
1820
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301821#define RESOURCE_DESC_SIZE_V0 72
1822#define RESOURCE_DESC_SIZE_V1 88
1823#define PCIE_RESOURCE_DESC_TYPE_V0 0x40
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001824#define NIC_RESOURCE_DESC_TYPE_V0 0x41
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301825#define PCIE_RESOURCE_DESC_TYPE_V1 0x50
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001826#define NIC_RESOURCE_DESC_TYPE_V1 0x51
Vasundhara Volamf93f1602014-02-12 16:09:25 +05301827#define PORT_RESOURCE_DESC_TYPE_V1 0x55
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301828#define MAX_RESOURCE_DESC 264
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001829
Sathya Perlaa4018012014-03-27 10:46:18 +05301830#define IMM_SHIFT 6 /* Immediate */
1831#define NOSV_SHIFT 7 /* No save */
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001832
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301833struct be_res_desc_hdr {
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001834 u8 desc_type;
1835 u8 desc_len;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301836} __packed;
1837
Sathya Perlaa4018012014-03-27 10:46:18 +05301838struct be_port_res_desc {
1839 struct be_res_desc_hdr hdr;
1840 u8 rsvd0;
1841 u8 flags;
1842 u8 link_num;
1843 u8 mc_type;
1844 u16 rsvd1;
1845
1846#define NV_TYPE_MASK 0x3 /* bits 0-1 */
1847#define NV_TYPE_DISABLED 1
1848#define NV_TYPE_VXLAN 3
1849#define SOCVID_SHIFT 2 /* Strip outer vlan */
1850#define RCVID_SHIFT 4 /* Report vlan */
1851 u8 nv_flags;
1852 u8 rsvd2;
1853 __le16 nv_port; /* vxlan/gre port */
1854 u32 rsvd3[19];
1855} __packed;
1856
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301857struct be_pcie_res_desc {
1858 struct be_res_desc_hdr hdr;
1859 u8 rsvd0;
1860 u8 flags;
1861 u16 rsvd1;
1862 u8 pf_num;
1863 u8 rsvd2;
1864 u32 rsvd3;
1865 u8 sriov_state;
1866 u8 pf_state;
1867 u8 pf_type;
1868 u8 rsvd4;
1869 u16 num_vfs;
1870 u16 rsvd5;
1871 u32 rsvd6[17];
1872} __packed;
1873
1874struct be_nic_res_desc {
1875 struct be_res_desc_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001876 u8 rsvd1;
Sathya Perlaa4018012014-03-27 10:46:18 +05301877
1878#define QUN_SHIFT 4 /* QoS is in absolute units */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001879 u8 flags;
1880 u8 vf_num;
1881 u8 rsvd2;
1882 u8 pf_num;
1883 u8 rsvd3;
1884 u16 unicast_mac_count;
1885 u8 rsvd4[6];
1886 u16 mcc_count;
1887 u16 vlan_count;
1888 u16 mcast_mac_count;
1889 u16 txq_count;
1890 u16 rq_count;
1891 u16 rssq_count;
1892 u16 lro_count;
1893 u16 cq_count;
1894 u16 toe_conn_count;
1895 u16 eq_count;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05301896 u16 vlan_id;
1897 u16 iface_count;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001898 u32 cap_flags;
1899 u8 link_param;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05301900 u8 rsvd6;
1901 u16 channel_id_param;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001902 u32 bw_min;
1903 u32 bw_max;
1904 u8 acpi_params;
1905 u8 wol_param;
1906 u16 rsvd7;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05301907 u16 tunnel_iface_count;
1908 u16 direct_tenant_iface_count;
1909 u32 rsvd8[6];
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301910} __packed;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001911
Vasundhara Volamf93f1602014-02-12 16:09:25 +05301912/************ Multi-Channel type ***********/
1913enum mc_type {
1914 MC_NONE = 0x01,
1915 UMC = 0x02,
1916 FLEX10 = 0x03,
1917 vNIC1 = 0x04,
1918 nPAR = 0x05,
1919 UFP = 0x06,
1920 vNIC2 = 0x07
1921};
1922
Vasundhara Volamf93f1602014-02-12 16:09:25 +05301923/* Is BE in a multi-channel mode */
1924static inline bool be_is_mc(struct be_adapter *adapter)
1925{
1926 return adapter->mc_type > MC_NONE;
1927}
1928
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001929struct be_cmd_req_get_func_config {
1930 struct be_cmd_req_hdr hdr;
1931};
1932
1933struct be_cmd_resp_get_func_config {
Kalesh AP28710c52013-04-28 22:21:13 +00001934 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001935 u32 desc_count;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301936 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE_V1];
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001937};
1938
1939#define ACTIVE_PROFILE_TYPE 0x2
1940struct be_cmd_req_get_profile_config {
1941 struct be_cmd_req_hdr hdr;
1942 u8 rsvd;
1943 u8 type;
1944 u16 rsvd1;
1945};
1946
1947struct be_cmd_resp_get_profile_config {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301948 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001949 u32 desc_count;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301950 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE_V1];
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001951};
1952
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001953struct be_cmd_req_set_profile_config {
1954 struct be_cmd_req_hdr hdr;
1955 u32 rsvd;
1956 u32 desc_count;
Sathya Perlaa4018012014-03-27 10:46:18 +05301957 u8 desc[RESOURCE_DESC_SIZE_V1];
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001958};
1959
1960struct be_cmd_resp_set_profile_config {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05301961 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001962};
1963
Vasundhara Volam542963b2014-01-15 13:23:33 +05301964struct be_cmd_req_get_active_profile {
1965 struct be_cmd_req_hdr hdr;
1966 u32 rsvd;
1967} __packed;
1968
1969struct be_cmd_resp_get_active_profile {
1970 struct be_cmd_resp_hdr hdr;
1971 u16 active_profile_id;
1972 u16 next_profile_id;
1973} __packed;
1974
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00001975struct be_cmd_enable_disable_vf {
1976 struct be_cmd_req_hdr hdr;
1977 u8 enable;
1978 u8 rsvd[3];
1979};
1980
Somnath Kotur68c45a22013-03-14 02:42:07 +00001981struct be_cmd_req_intr_set {
1982 struct be_cmd_req_hdr hdr;
1983 u8 intr_enabled;
1984 u8 rsvd[3];
1985};
1986
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001987static inline bool check_privilege(struct be_adapter *adapter, u32 flags)
1988{
1989 return flags & adapter->cmd_privileges ? true : false;
1990}
1991
Sathya Perla4c876612013-02-03 20:30:11 +00001992/************** Get IFACE LIST *******************/
1993struct be_if_desc {
1994 u32 if_id;
1995 u32 cap_flags;
1996 u32 en_flags;
1997};
1998
1999struct be_cmd_req_get_iface_list {
2000 struct be_cmd_req_hdr hdr;
2001};
2002
2003struct be_cmd_resp_get_iface_list {
2004 struct be_cmd_req_hdr hdr;
2005 u32 if_cnt;
2006 struct be_if_desc if_desc;
2007};
2008
Suresh Reddybdce2ad2014-03-11 18:53:04 +05302009/*************** Set logical link ********************/
2010#define PLINK_TRACK_SHIFT 8
2011struct be_cmd_req_set_ll_link {
2012 struct be_cmd_req_hdr hdr;
2013 u32 link_config; /* Bit 0: UP_DOWN, Bit 9: PLINK */
2014};
2015
Sathya Perlaa4018012014-03-27 10:46:18 +05302016/************** Manage IFACE Filters *******************/
2017#define OP_CONVERT_NORMAL_TO_TUNNEL 0
2018#define OP_CONVERT_TUNNEL_TO_NORMAL 1
2019
2020struct be_cmd_req_manage_iface_filters {
2021 struct be_cmd_req_hdr hdr;
2022 u8 op;
2023 u8 rsvd0;
2024 u8 flags;
2025 u8 rsvd1;
2026 u32 tunnel_iface_id;
2027 u32 target_iface_id;
2028 u8 mac[6];
2029 u16 vlan_tag;
2030 u32 tenant_id;
2031 u32 filter_id;
2032 u32 cap_flags;
2033 u32 cap_control_flags;
2034} __packed;
2035
Joe Perches31886e82013-09-23 15:11:36 -07002036int be_pci_fnum_get(struct be_adapter *adapter);
2037int be_fw_wait_ready(struct be_adapter *adapter);
2038int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
2039 bool permanent, u32 if_handle, u32 pmac_id);
2040int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr, u32 if_id,
2041 u32 *pmac_id, u32 domain);
2042int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id,
2043 u32 domain);
2044int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
2045 u32 *if_handle, u32 domain);
2046int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle, u32 domain);
2047int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo);
2048int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
2049 struct be_queue_info *eq, bool no_delay,
2050 int num_cqe_dma_coalesce);
2051int be_cmd_mccq_create(struct be_adapter *adapter, struct be_queue_info *mccq,
2052 struct be_queue_info *cq);
2053int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo);
2054int be_cmd_rxq_create(struct be_adapter *adapter, struct be_queue_info *rxq,
2055 u16 cq_id, u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
2056int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
2057 int type);
2058int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q);
2059int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
2060 u8 *link_status, u32 dom);
2061int be_cmd_reset(struct be_adapter *adapter);
2062int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd);
2063int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
2064 struct be_dma_mem *nonemb_cmd);
2065int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
2066 char *fw_on_flash);
Sathya Perla2632baf2013-10-01 16:00:00 +05302067int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *, int num);
Joe Perches31886e82013-09-23 15:11:36 -07002068int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Kalesh AP4d567d92014-05-09 13:29:17 +05302069 u32 num);
Joe Perches31886e82013-09-23 15:11:36 -07002070int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
2071int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc);
2072int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc);
2073int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
Vasundhara Volam0ad31572013-04-21 23:28:16 +00002074 u32 *function_mode, u32 *function_caps, u16 *asic_rev);
Joe Perches31886e82013-09-23 15:11:36 -07002075int be_cmd_reset_function(struct be_adapter *adapter);
2076int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Venkata Duvvurue2557872014-04-21 15:38:00 +05302077 u32 rss_hash_opts, u16 table_size, u8 *rss_hkey);
Joe Perches31886e82013-09-23 15:11:36 -07002078int be_process_mcc(struct be_adapter *adapter);
2079int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num, u8 beacon,
2080 u8 status, u8 state);
2081int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num,
2082 u32 *state);
2083int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2084 u32 flash_oper, u32 flash_opcode, u32 buf_size);
2085int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2086 u32 data_size, u32 data_offset,
2087 const char *obj_name, u32 *data_written,
2088 u8 *change_status, u8 *addn_status);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002089int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Joe Perches31886e82013-09-23 15:11:36 -07002090 u32 data_size, u32 data_offset, const char *obj_name,
2091 u32 *data_read, u32 *eof, u8 *addn_status);
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002092int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +05302093 u16 optype, int offset);
Joe Perches31886e82013-09-23 15:11:36 -07002094int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
2095 struct be_dma_mem *nonemb_cmd);
2096int be_cmd_fw_init(struct be_adapter *adapter);
2097int be_cmd_fw_clean(struct be_adapter *adapter);
2098void be_async_mcc_enable(struct be_adapter *adapter);
2099void be_async_mcc_disable(struct be_adapter *adapter);
2100int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2101 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2102 u64 pattern);
2103int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern, u32 byte_cnt,
2104 struct be_dma_mem *cmd);
2105int be_cmd_get_seeprom_data(struct be_adapter *adapter,
2106 struct be_dma_mem *nonemb_cmd);
2107int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2108 u8 loopback_type, u8 enable);
2109int be_cmd_get_phy_info(struct be_adapter *adapter);
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05302110int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate,
2111 u16 link_speed, u8 domain);
Joe Perches31886e82013-09-23 15:11:36 -07002112void be_detect_error(struct be_adapter *adapter);
2113int be_cmd_get_die_temperature(struct be_adapter *adapter);
2114int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
2115int be_cmd_req_native_mode(struct be_adapter *adapter);
2116int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
2117void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
2118int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2119 u32 domain);
2120int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2121 u32 vf_num);
2122int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302123 bool *pmac_id_active, u32 *pmac_id,
2124 u32 if_handle, u8 domain);
2125int be_cmd_get_active_mac(struct be_adapter *adapter, u32 pmac_id, u8 *mac,
2126 u32 if_handle, bool active, u32 domain);
Joe Perches31886e82013-09-23 15:11:36 -07002127int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac);
2128int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array, u8 mac_count,
2129 u32 domain);
2130int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom);
2131int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid, u32 domain,
2132 u16 intf_id, u16 hsw_mode);
2133int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid, u32 domain,
2134 u16 intf_id, u8 *mode);
2135int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05302136int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level);
2137int be_cmd_get_fw_log_level(struct be_adapter *adapter);
Joe Perches31886e82013-09-23 15:11:36 -07002138int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
2139 struct be_dma_mem *cmd);
2140int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
2141 struct be_dma_mem *cmd,
2142 struct be_fat_conf_params *cfgs);
Joe Perches31886e82013-09-23 15:11:36 -07002143int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask);
2144int lancer_initiate_dump(struct be_adapter *adapter);
2145bool dump_present(struct be_adapter *adapter);
2146int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
2147int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);
Sathya Perla92bf14a2013-08-27 16:57:32 +05302148int be_cmd_get_func_config(struct be_adapter *adapter,
2149 struct be_resources *res);
2150int be_cmd_get_profile_config(struct be_adapter *adapter,
2151 struct be_resources *res, u8 domain);
Sathya Perlaa4018012014-03-27 10:46:18 +05302152int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
2153 int size, u8 version, u8 domain);
Vasundhara Volam542963b2014-01-15 13:23:33 +05302154int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile);
Joe Perches31886e82013-09-23 15:11:36 -07002155int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
2156 int vf_num);
2157int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain);
2158int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable);
Suresh Reddybdce2ad2014-03-11 18:53:04 +05302159int be_cmd_set_logical_link_config(struct be_adapter *adapter,
2160 int link_state, u8 domain);
Sathya Perlaa4018012014-03-27 10:46:18 +05302161int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port);
2162int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op);