blob: b31f6db5d0c0ad3fc4511e29eae84f18dcd97980 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +020094static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +010095static void edp_panel_vdd_on(struct intel_dp *intel_dp);
96static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097
98static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010099intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700101 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700102 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700103
104 switch (max_link_bw) {
105 case DP_LINK_BW_1_62:
106 case DP_LINK_BW_2_7:
107 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300108 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Todd Previte06ea66b2014-01-20 10:19:39 -0700109 if ((IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) &&
110 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
111 max_link_bw = DP_LINK_BW_5_4;
112 else
113 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300114 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700115 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300116 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
117 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700118 max_link_bw = DP_LINK_BW_1_62;
119 break;
120 }
121 return max_link_bw;
122}
123
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400124/*
125 * The units on the numbers in the next two are... bizarre. Examples will
126 * make it clearer; this one parallels an example in the eDP spec.
127 *
128 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
129 *
130 * 270000 * 1 * 8 / 10 == 216000
131 *
132 * The actual data capacity of that configuration is 2.16Gbit/s, so the
133 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
134 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
135 * 119000. At 18bpp that's 2142000 kilobits per second.
136 *
137 * Thus the strange-looking division by 10 in intel_dp_link_required, to
138 * get the result in decakilobits instead of kilobits.
139 */
140
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141static int
Keith Packardc8982612012-01-25 08:16:25 -0800142intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700143{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400144 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145}
146
147static int
Dave Airliefe27d532010-06-30 11:46:17 +1000148intel_dp_max_data_rate(int max_link_clock, int max_lanes)
149{
150 return (max_link_clock * max_lanes * 8) / 10;
151}
152
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000153static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154intel_dp_mode_valid(struct drm_connector *connector,
155 struct drm_display_mode *mode)
156{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100157 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300158 struct intel_connector *intel_connector = to_intel_connector(connector);
159 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100160 int target_clock = mode->clock;
161 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700162
Jani Nikuladd06f902012-10-19 14:51:50 +0300163 if (is_edp(intel_dp) && fixed_mode) {
164 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100165 return MODE_PANEL;
166
Jani Nikuladd06f902012-10-19 14:51:50 +0300167 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100168 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200169
170 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100171 }
172
Daniel Vetter36008362013-03-27 00:44:59 +0100173 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
174 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
175
176 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
177 mode_rate = intel_dp_link_required(target_clock, 18);
178
179 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200180 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181
182 if (mode->clock < 10000)
183 return MODE_CLOCK_LOW;
184
Daniel Vetter0af78a22012-05-23 11:30:55 +0200185 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
186 return MODE_H_ILLEGAL;
187
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188 return MODE_OK;
189}
190
191static uint32_t
192pack_aux(uint8_t *src, int src_bytes)
193{
194 int i;
195 uint32_t v = 0;
196
197 if (src_bytes > 4)
198 src_bytes = 4;
199 for (i = 0; i < src_bytes; i++)
200 v |= ((uint32_t) src[i]) << ((3-i) * 8);
201 return v;
202}
203
204static void
205unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
206{
207 int i;
208 if (dst_bytes > 4)
209 dst_bytes = 4;
210 for (i = 0; i < dst_bytes; i++)
211 dst[i] = src >> ((3-i) * 8);
212}
213
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700214/* hrawclock is 1/4 the FSB frequency */
215static int
216intel_hrawclk(struct drm_device *dev)
217{
218 struct drm_i915_private *dev_priv = dev->dev_private;
219 uint32_t clkcfg;
220
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530221 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
222 if (IS_VALLEYVIEW(dev))
223 return 200;
224
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700225 clkcfg = I915_READ(CLKCFG);
226 switch (clkcfg & CLKCFG_FSB_MASK) {
227 case CLKCFG_FSB_400:
228 return 100;
229 case CLKCFG_FSB_533:
230 return 133;
231 case CLKCFG_FSB_667:
232 return 166;
233 case CLKCFG_FSB_800:
234 return 200;
235 case CLKCFG_FSB_1067:
236 return 266;
237 case CLKCFG_FSB_1333:
238 return 333;
239 /* these two are just a guess; one of them might be right */
240 case CLKCFG_FSB_1600:
241 case CLKCFG_FSB_1600_ALT:
242 return 400;
243 default:
244 return 133;
245 }
246}
247
Jani Nikulabf13e812013-09-06 07:40:05 +0300248static void
249intel_dp_init_panel_power_sequencer(struct drm_device *dev,
250 struct intel_dp *intel_dp,
251 struct edp_power_seq *out);
252static void
253intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
254 struct intel_dp *intel_dp,
255 struct edp_power_seq *out);
256
257static enum pipe
258vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
259{
260 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
261 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
262 struct drm_device *dev = intel_dig_port->base.base.dev;
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 enum port port = intel_dig_port->port;
265 enum pipe pipe;
266
267 /* modeset should have pipe */
268 if (crtc)
269 return to_intel_crtc(crtc)->pipe;
270
271 /* init time, try to find a pipe with this port selected */
272 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
273 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
274 PANEL_PORT_SELECT_MASK;
275 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
276 return pipe;
277 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
278 return pipe;
279 }
280
281 /* shrug */
282 return PIPE_A;
283}
284
285static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
286{
287 struct drm_device *dev = intel_dp_to_dev(intel_dp);
288
289 if (HAS_PCH_SPLIT(dev))
290 return PCH_PP_CONTROL;
291 else
292 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
293}
294
295static u32 _pp_stat_reg(struct intel_dp *intel_dp)
296{
297 struct drm_device *dev = intel_dp_to_dev(intel_dp);
298
299 if (HAS_PCH_SPLIT(dev))
300 return PCH_PP_STATUS;
301 else
302 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
303}
304
Daniel Vetter4be73782014-01-17 14:39:48 +0100305static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700306{
Paulo Zanoni30add222012-10-26 19:05:45 -0200307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700308 struct drm_i915_private *dev_priv = dev->dev_private;
309
Jani Nikulabf13e812013-09-06 07:40:05 +0300310 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700311}
312
Daniel Vetter4be73782014-01-17 14:39:48 +0100313static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700314{
Paulo Zanoni30add222012-10-26 19:05:45 -0200315 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700316 struct drm_i915_private *dev_priv = dev->dev_private;
317
Jani Nikulabf13e812013-09-06 07:40:05 +0300318 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700319}
320
Keith Packard9b984da2011-09-19 13:54:47 -0700321static void
322intel_dp_check_edp(struct intel_dp *intel_dp)
323{
Paulo Zanoni30add222012-10-26 19:05:45 -0200324 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700325 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700326
Keith Packard9b984da2011-09-19 13:54:47 -0700327 if (!is_edp(intel_dp))
328 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700329
Daniel Vetter4be73782014-01-17 14:39:48 +0100330 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700331 WARN(1, "eDP powered off while attempting aux channel communication.\n");
332 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300333 I915_READ(_pp_stat_reg(intel_dp)),
334 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700335 }
336}
337
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100338static uint32_t
339intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
340{
341 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
342 struct drm_device *dev = intel_dig_port->base.base.dev;
343 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300344 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100345 uint32_t status;
346 bool done;
347
Daniel Vetteref04f002012-12-01 21:03:59 +0100348#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100349 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300350 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300351 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100352 else
353 done = wait_for_atomic(C, 10) == 0;
354 if (!done)
355 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
356 has_aux_irq);
357#undef C
358
359 return status;
360}
361
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000362static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
363{
364 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
365 struct drm_device *dev = intel_dig_port->base.base.dev;
366
367 /*
368 * The clock divider is based off the hrawclk, and would like to run at
369 * 2MHz. So, take the hrawclk value and divide by 2 and use that
370 */
371 return index ? 0 : intel_hrawclk(dev) / 2;
372}
373
374static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
375{
376 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
377 struct drm_device *dev = intel_dig_port->base.base.dev;
378
379 if (index)
380 return 0;
381
382 if (intel_dig_port->port == PORT_A) {
383 if (IS_GEN6(dev) || IS_GEN7(dev))
384 return 200; /* SNB & IVB eDP input clock at 400Mhz */
385 else
386 return 225; /* eDP input clock at 450Mhz */
387 } else {
388 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
389 }
390}
391
392static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300393{
394 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
395 struct drm_device *dev = intel_dig_port->base.base.dev;
396 struct drm_i915_private *dev_priv = dev->dev_private;
397
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000398 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100399 if (index)
400 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000401 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300402 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
403 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100404 switch (index) {
405 case 0: return 63;
406 case 1: return 72;
407 default: return 0;
408 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000409 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100410 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300411 }
412}
413
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000414static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
415{
416 return index ? 0 : 100;
417}
418
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000419static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
420 bool has_aux_irq,
421 int send_bytes,
422 uint32_t aux_clock_divider)
423{
424 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
425 struct drm_device *dev = intel_dig_port->base.base.dev;
426 uint32_t precharge, timeout;
427
428 if (IS_GEN6(dev))
429 precharge = 3;
430 else
431 precharge = 5;
432
433 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
434 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
435 else
436 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
437
438 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000439 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000440 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000441 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000442 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000443 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000444 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
445 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000446 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000447}
448
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700449static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100450intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700451 uint8_t *send, int send_bytes,
452 uint8_t *recv, int recv_size)
453{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200454 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
455 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700456 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300457 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700458 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100459 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100460 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700461 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000462 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100463 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200464 bool vdd;
465
466 vdd = _edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100467
468 /* dp aux is extremely sensitive to irq latency, hence request the
469 * lowest possible wakeup latency and so prevent the cpu from going into
470 * deep sleep states.
471 */
472 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700473
Keith Packard9b984da2011-09-19 13:54:47 -0700474 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800475
Paulo Zanonic67a4702013-08-19 13:18:09 -0300476 intel_aux_display_runtime_get(dev_priv);
477
Jesse Barnes11bee432011-08-01 15:02:20 -0700478 /* Try to wait for any previous AUX channel activity */
479 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100480 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700481 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
482 break;
483 msleep(1);
484 }
485
486 if (try == 3) {
487 WARN(1, "dp_aux_ch not started status 0x%08x\n",
488 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100489 ret = -EBUSY;
490 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100491 }
492
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300493 /* Only 5 data registers! */
494 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
495 ret = -E2BIG;
496 goto out;
497 }
498
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000499 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000500 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
501 has_aux_irq,
502 send_bytes,
503 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000504
Chris Wilsonbc866252013-07-21 16:00:03 +0100505 /* Must try at least 3 times according to DP spec */
506 for (try = 0; try < 5; try++) {
507 /* Load the send data into the aux channel data registers */
508 for (i = 0; i < send_bytes; i += 4)
509 I915_WRITE(ch_data + i,
510 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400511
Chris Wilsonbc866252013-07-21 16:00:03 +0100512 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000513 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100514
Chris Wilsonbc866252013-07-21 16:00:03 +0100515 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400516
Chris Wilsonbc866252013-07-21 16:00:03 +0100517 /* Clear done status and any errors */
518 I915_WRITE(ch_ctl,
519 status |
520 DP_AUX_CH_CTL_DONE |
521 DP_AUX_CH_CTL_TIME_OUT_ERROR |
522 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400523
Chris Wilsonbc866252013-07-21 16:00:03 +0100524 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
525 DP_AUX_CH_CTL_RECEIVE_ERROR))
526 continue;
527 if (status & DP_AUX_CH_CTL_DONE)
528 break;
529 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100530 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700531 break;
532 }
533
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700534 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700535 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100536 ret = -EBUSY;
537 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700538 }
539
540 /* Check for timeout or receive error.
541 * Timeouts occur when the sink is not connected
542 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700543 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700544 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100545 ret = -EIO;
546 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700547 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700548
549 /* Timeouts occur when the device isn't connected, so they're
550 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700551 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800552 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100553 ret = -ETIMEDOUT;
554 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700555 }
556
557 /* Unload any bytes sent back from the other side */
558 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
559 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700560 if (recv_bytes > recv_size)
561 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400562
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100563 for (i = 0; i < recv_bytes; i += 4)
564 unpack_aux(I915_READ(ch_data + i),
565 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700566
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100567 ret = recv_bytes;
568out:
569 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300570 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100571
Jani Nikula884f19e2014-03-14 16:51:14 +0200572 if (vdd)
573 edp_panel_vdd_off(intel_dp, false);
574
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100575 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700576}
577
Jani Nikula9d1a1032014-03-14 16:51:15 +0200578#define HEADER_SIZE 4
579static ssize_t
580intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700581{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200582 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
583 uint8_t txbuf[20], rxbuf[20];
584 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700585 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700586
Jani Nikula9d1a1032014-03-14 16:51:15 +0200587 txbuf[0] = msg->request << 4;
588 txbuf[1] = msg->address >> 8;
589 txbuf[2] = msg->address & 0xff;
590 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300591
Jani Nikula9d1a1032014-03-14 16:51:15 +0200592 switch (msg->request & ~DP_AUX_I2C_MOT) {
593 case DP_AUX_NATIVE_WRITE:
594 case DP_AUX_I2C_WRITE:
595 txsize = HEADER_SIZE + msg->size;
596 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200597
Jani Nikula9d1a1032014-03-14 16:51:15 +0200598 if (WARN_ON(txsize > 20))
599 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700600
Jani Nikula9d1a1032014-03-14 16:51:15 +0200601 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700602
Jani Nikula9d1a1032014-03-14 16:51:15 +0200603 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
604 if (ret > 0) {
605 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700606
Jani Nikula9d1a1032014-03-14 16:51:15 +0200607 /* Return payload size. */
608 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700609 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200610 break;
611
612 case DP_AUX_NATIVE_READ:
613 case DP_AUX_I2C_READ:
614 txsize = HEADER_SIZE;
615 rxsize = msg->size + 1;
616
617 if (WARN_ON(rxsize > 20))
618 return -E2BIG;
619
620 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
621 if (ret > 0) {
622 msg->reply = rxbuf[0] >> 4;
623 /*
624 * Assume happy day, and copy the data. The caller is
625 * expected to check msg->reply before touching it.
626 *
627 * Return payload size.
628 */
629 ret--;
630 memcpy(msg->buffer, rxbuf + 1, ret);
631 }
632 break;
633
634 default:
635 ret = -EINVAL;
636 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700637 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200638
Jani Nikula9d1a1032014-03-14 16:51:15 +0200639 return ret;
640}
641
642static void
643intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
644{
645 struct drm_device *dev = intel_dp_to_dev(intel_dp);
646
647 intel_dp->aux.dev = dev->dev;
648 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700649}
650
651static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000652intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
653 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700654{
Dave Airlieab2c0672009-12-04 10:55:24 +1000655 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100656 struct intel_dp *intel_dp = container_of(adapter,
657 struct intel_dp,
658 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000659 uint16_t address = algo_data->address;
660 uint8_t msg[5];
661 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000662 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000663 int msg_bytes;
664 int reply_bytes;
665 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700666
Dave Airlieab2c0672009-12-04 10:55:24 +1000667 /* Set up the command byte */
668 if (mode & MODE_I2C_READ)
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100669 msg[0] = DP_AUX_I2C_READ << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000670 else
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100671 msg[0] = DP_AUX_I2C_WRITE << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000672
673 if (!(mode & MODE_I2C_STOP))
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100674 msg[0] |= DP_AUX_I2C_MOT << 4;
Dave Airlieab2c0672009-12-04 10:55:24 +1000675
676 msg[1] = address >> 8;
677 msg[2] = address;
678
679 switch (mode) {
680 case MODE_I2C_WRITE:
681 msg[3] = 0;
682 msg[4] = write_byte;
683 msg_bytes = 5;
684 reply_bytes = 1;
685 break;
686 case MODE_I2C_READ:
687 msg[3] = 0;
688 msg_bytes = 4;
689 reply_bytes = 2;
690 break;
691 default:
692 msg_bytes = 3;
693 reply_bytes = 1;
694 break;
695 }
696
Jani Nikula58c67ce2013-09-20 16:42:14 +0300697 /*
698 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
699 * required to retry at least seven times upon receiving AUX_DEFER
700 * before giving up the AUX transaction.
701 */
702 for (retry = 0; retry < 7; retry++) {
David Flynn8316f332010-12-08 16:10:21 +0000703 ret = intel_dp_aux_ch(intel_dp,
704 msg, msg_bytes,
705 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000706 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000707 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200708 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000709 }
David Flynn8316f332010-12-08 16:10:21 +0000710
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100711 switch ((reply[0] >> 4) & DP_AUX_NATIVE_REPLY_MASK) {
712 case DP_AUX_NATIVE_REPLY_ACK:
David Flynn8316f332010-12-08 16:10:21 +0000713 /* I2C-over-AUX Reply field is only valid
714 * when paired with AUX ACK.
715 */
716 break;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100717 case DP_AUX_NATIVE_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000718 DRM_DEBUG_KMS("aux_ch native nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200719 ret = -EREMOTEIO;
720 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100721 case DP_AUX_NATIVE_REPLY_DEFER:
Jani Nikula8d16f252013-09-20 16:42:15 +0300722 /*
723 * For now, just give more slack to branch devices. We
724 * could check the DPCD for I2C bit rate capabilities,
725 * and if available, adjust the interval. We could also
726 * be more careful with DP-to-Legacy adapters where a
727 * long legacy cable may force very low I2C bit rates.
728 */
729 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
730 DP_DWN_STRM_PORT_PRESENT)
731 usleep_range(500, 600);
732 else
733 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000734 continue;
735 default:
736 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
737 reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200738 ret = -EREMOTEIO;
739 goto out;
David Flynn8316f332010-12-08 16:10:21 +0000740 }
741
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100742 switch ((reply[0] >> 4) & DP_AUX_I2C_REPLY_MASK) {
743 case DP_AUX_I2C_REPLY_ACK:
Dave Airlieab2c0672009-12-04 10:55:24 +1000744 if (mode == MODE_I2C_READ) {
745 *read_byte = reply[1];
746 }
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200747 ret = reply_bytes - 1;
748 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100749 case DP_AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000750 DRM_DEBUG_KMS("aux_i2c nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200751 ret = -EREMOTEIO;
752 goto out;
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100753 case DP_AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000754 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000755 udelay(100);
756 break;
757 default:
David Flynn8316f332010-12-08 16:10:21 +0000758 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200759 ret = -EREMOTEIO;
760 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000761 }
762 }
David Flynn8316f332010-12-08 16:10:21 +0000763
764 DRM_ERROR("too many retries, giving up\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200765 ret = -EREMOTEIO;
766
767out:
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200768 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700769}
770
Imre Deak80f65de2014-02-11 17:12:49 +0200771static void
772intel_dp_connector_unregister(struct intel_connector *intel_connector)
773{
774 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
775
776 sysfs_remove_link(&intel_connector->base.kdev->kobj,
777 intel_dp->adapter.dev.kobj.name);
778 intel_connector_unregister(intel_connector);
779}
780
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700781static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100782intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800783 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784{
Keith Packard0b5c5412011-09-28 16:41:05 -0700785 int ret;
786
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800787 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100788 intel_dp->algo.running = false;
789 intel_dp->algo.address = 0;
790 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791
Akshay Joshi0206e352011-08-16 15:34:10 -0400792 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100793 intel_dp->adapter.owner = THIS_MODULE;
794 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400795 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100796 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
797 intel_dp->adapter.algo_data = &intel_dp->algo;
Imre Deak80f65de2014-02-11 17:12:49 +0200798 intel_dp->adapter.dev.parent = intel_connector->base.dev->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100799
Keith Packard0b5c5412011-09-28 16:41:05 -0700800 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Imre Deak80f65de2014-02-11 17:12:49 +0200801 if (ret < 0)
802 return ret;
803
804 ret = sysfs_create_link(&intel_connector->base.kdev->kobj,
805 &intel_dp->adapter.dev.kobj,
806 intel_dp->adapter.dev.kobj.name);
807
808 if (ret < 0)
809 i2c_del_adapter(&intel_dp->adapter);
810
Keith Packard0b5c5412011-09-28 16:41:05 -0700811 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700812}
813
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200814static void
815intel_dp_set_clock(struct intel_encoder *encoder,
816 struct intel_crtc_config *pipe_config, int link_bw)
817{
818 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800819 const struct dp_link_dpll *divisor = NULL;
820 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200821
822 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800823 divisor = gen4_dpll;
824 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200825 } else if (IS_HASWELL(dev)) {
826 /* Haswell has special-purpose DP DDI clocks. */
827 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800828 divisor = pch_dpll;
829 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200830 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800831 divisor = vlv_dpll;
832 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200833 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800834
835 if (divisor && count) {
836 for (i = 0; i < count; i++) {
837 if (link_bw == divisor[i].link_bw) {
838 pipe_config->dpll = divisor[i].dpll;
839 pipe_config->clock_set = true;
840 break;
841 }
842 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200843 }
844}
845
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200846bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100847intel_dp_compute_config(struct intel_encoder *encoder,
848 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100850 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100851 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100852 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100853 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300854 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700855 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300856 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700857 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200858 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Todd Previte06ea66b2014-01-20 10:19:39 -0700859 /* Conveniently, the link BW constants become indices with a shift...*/
860 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200861 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700862 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200863 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700864
Imre Deakbc7d38a2013-05-16 14:40:36 +0300865 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100866 pipe_config->has_pch_encoder = true;
867
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200868 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700869
Jani Nikuladd06f902012-10-19 14:51:50 +0300870 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
871 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
872 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700873 if (!HAS_PCH_SPLIT(dev))
874 intel_gmch_panel_fitting(intel_crtc, pipe_config,
875 intel_connector->panel.fitting_mode);
876 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700877 intel_pch_panel_fitting(intel_crtc, pipe_config,
878 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100879 }
880
Daniel Vettercb1793c2012-06-04 18:39:21 +0200881 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200882 return false;
883
Daniel Vetter083f9562012-04-20 20:23:49 +0200884 DRM_DEBUG_KMS("DP link computation with max lane count %i "
885 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100886 max_lane_count, bws[max_clock],
887 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200888
Daniel Vetter36008362013-03-27 00:44:59 +0100889 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
890 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200891 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300892 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
893 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300894 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
895 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300896 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300897 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200898
Daniel Vetter36008362013-03-27 00:44:59 +0100899 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100900 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
901 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200902
Daniel Vetter38aecea2014-03-03 11:18:10 +0100903 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
904 for (clock = 0; clock <= max_clock; clock++) {
Daniel Vetter36008362013-03-27 00:44:59 +0100905 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
906 link_avail = intel_dp_max_data_rate(link_clock,
907 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200908
Daniel Vetter36008362013-03-27 00:44:59 +0100909 if (mode_rate <= link_avail) {
910 goto found;
911 }
912 }
913 }
914 }
915
916 return false;
917
918found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200919 if (intel_dp->color_range_auto) {
920 /*
921 * See:
922 * CEA-861-E - 5.1 Default Encoding Parameters
923 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
924 */
Thierry Reding18316c82012-12-20 15:41:44 +0100925 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200926 intel_dp->color_range = DP_COLOR_RANGE_16_235;
927 else
928 intel_dp->color_range = 0;
929 }
930
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200931 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100932 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200933
Daniel Vetter36008362013-03-27 00:44:59 +0100934 intel_dp->link_bw = bws[clock];
935 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200936 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200937 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200938
Daniel Vetter36008362013-03-27 00:44:59 +0100939 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
940 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200941 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100942 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
943 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200945 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100946 adjusted_mode->crtc_clock,
947 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200948 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700949
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200950 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
951
Daniel Vetter36008362013-03-27 00:44:59 +0100952 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700953}
954
Daniel Vetter7c62a162013-06-01 17:16:20 +0200955static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100956{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200957 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
958 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
959 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100960 struct drm_i915_private *dev_priv = dev->dev_private;
961 u32 dpa_ctl;
962
Daniel Vetterff9a6752013-06-01 17:16:21 +0200963 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100964 dpa_ctl = I915_READ(DP_A);
965 dpa_ctl &= ~DP_PLL_FREQ_MASK;
966
Daniel Vetterff9a6752013-06-01 17:16:21 +0200967 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100968 /* For a long time we've carried around a ILK-DevA w/a for the
969 * 160MHz clock. If we're really unlucky, it's still required.
970 */
971 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100972 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200973 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100974 } else {
975 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200976 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100977 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100978
Daniel Vetterea9b6002012-11-29 15:59:31 +0100979 I915_WRITE(DP_A, dpa_ctl);
980
981 POSTING_READ(DP_A);
982 udelay(500);
983}
984
Daniel Vetterb934223d2013-07-21 21:37:05 +0200985static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700986{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200987 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700988 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200989 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300990 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200991 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
992 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700993
Keith Packard417e8222011-11-01 19:54:11 -0700994 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800995 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700996 *
997 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800998 * SNB CPU
999 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001000 * CPT PCH
1001 *
1002 * IBX PCH and CPU are the same for almost everything,
1003 * except that the CPU DP PLL is configured in this
1004 * register
1005 *
1006 * CPT PCH is quite different, having many bits moved
1007 * to the TRANS_DP_CTL register instead. That
1008 * configuration happens (oddly) in ironlake_pch_enable
1009 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001010
Keith Packard417e8222011-11-01 19:54:11 -07001011 /* Preserve the BIOS-computed detected bit. This is
1012 * supposed to be read-only.
1013 */
1014 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001015
Keith Packard417e8222011-11-01 19:54:11 -07001016 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001017 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001018 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001019
Wu Fengguange0dac652011-09-05 14:25:34 +08001020 if (intel_dp->has_audio) {
1021 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001022 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001023 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001024 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001025 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001026
Keith Packard417e8222011-11-01 19:54:11 -07001027 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001028
Imre Deakbc7d38a2013-05-16 14:40:36 +03001029 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001030 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1031 intel_dp->DP |= DP_SYNC_HS_HIGH;
1032 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1033 intel_dp->DP |= DP_SYNC_VS_HIGH;
1034 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1035
Jani Nikula6aba5b62013-10-04 15:08:10 +03001036 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001037 intel_dp->DP |= DP_ENHANCED_FRAMING;
1038
Daniel Vetter7c62a162013-06-01 17:16:20 +02001039 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001040 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001041 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001042 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001043
1044 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1045 intel_dp->DP |= DP_SYNC_HS_HIGH;
1046 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1047 intel_dp->DP |= DP_SYNC_VS_HIGH;
1048 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1049
Jani Nikula6aba5b62013-10-04 15:08:10 +03001050 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001051 intel_dp->DP |= DP_ENHANCED_FRAMING;
1052
Daniel Vetter7c62a162013-06-01 17:16:20 +02001053 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -07001054 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -07001055 } else {
1056 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001057 }
Daniel Vetterea9b6002012-11-29 15:59:31 +01001058
Imre Deakbc7d38a2013-05-16 14:40:36 +03001059 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +02001060 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001061}
1062
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001063#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1064#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001065
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001066#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1067#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001068
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001069#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1070#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001071
Daniel Vetter4be73782014-01-17 14:39:48 +01001072static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001073 u32 mask,
1074 u32 value)
1075{
Paulo Zanoni30add222012-10-26 19:05:45 -02001076 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001077 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001078 u32 pp_stat_reg, pp_ctrl_reg;
1079
Jani Nikulabf13e812013-09-06 07:40:05 +03001080 pp_stat_reg = _pp_stat_reg(intel_dp);
1081 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001082
1083 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001084 mask, value,
1085 I915_READ(pp_stat_reg),
1086 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001087
Jesse Barnes453c5422013-03-28 09:55:41 -07001088 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001089 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001090 I915_READ(pp_stat_reg),
1091 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001092 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001093
1094 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001095}
1096
Daniel Vetter4be73782014-01-17 14:39:48 +01001097static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001098{
1099 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001100 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001101}
1102
Daniel Vetter4be73782014-01-17 14:39:48 +01001103static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001104{
Keith Packardbd943152011-09-18 23:09:52 -07001105 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001106 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001107}
Keith Packardbd943152011-09-18 23:09:52 -07001108
Daniel Vetter4be73782014-01-17 14:39:48 +01001109static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001110{
1111 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001112
1113 /* When we disable the VDD override bit last we have to do the manual
1114 * wait. */
1115 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1116 intel_dp->panel_power_cycle_delay);
1117
Daniel Vetter4be73782014-01-17 14:39:48 +01001118 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001119}
Keith Packardbd943152011-09-18 23:09:52 -07001120
Daniel Vetter4be73782014-01-17 14:39:48 +01001121static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001122{
1123 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1124 intel_dp->backlight_on_delay);
1125}
1126
Daniel Vetter4be73782014-01-17 14:39:48 +01001127static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001128{
1129 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1130 intel_dp->backlight_off_delay);
1131}
Keith Packard99ea7122011-11-01 19:57:50 -07001132
Keith Packard832dd3c2011-11-01 19:34:06 -07001133/* Read the current pp_control value, unlocking the register if it
1134 * is locked
1135 */
1136
Jesse Barnes453c5422013-03-28 09:55:41 -07001137static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001138{
Jesse Barnes453c5422013-03-28 09:55:41 -07001139 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1140 struct drm_i915_private *dev_priv = dev->dev_private;
1141 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001142
Jani Nikulabf13e812013-09-06 07:40:05 +03001143 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001144 control &= ~PANEL_UNLOCK_MASK;
1145 control |= PANEL_UNLOCK_REGS;
1146 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001147}
1148
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001149static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001150{
Paulo Zanoni30add222012-10-26 19:05:45 -02001151 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001152 struct drm_i915_private *dev_priv = dev->dev_private;
1153 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001154 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001155 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001156
Keith Packard97af61f572011-09-28 16:23:51 -07001157 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001158 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001159
1160 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001161
Daniel Vetter4be73782014-01-17 14:39:48 +01001162 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001163 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001164
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001165 intel_runtime_pm_get(dev_priv);
1166
Paulo Zanonib0665d52013-10-30 19:50:27 -02001167 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001168
Daniel Vetter4be73782014-01-17 14:39:48 +01001169 if (!edp_have_panel_power(intel_dp))
1170 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001171
Jesse Barnes453c5422013-03-28 09:55:41 -07001172 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001173 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001174
Jani Nikulabf13e812013-09-06 07:40:05 +03001175 pp_stat_reg = _pp_stat_reg(intel_dp);
1176 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001177
1178 I915_WRITE(pp_ctrl_reg, pp);
1179 POSTING_READ(pp_ctrl_reg);
1180 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1181 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001182 /*
1183 * If the panel wasn't on, delay before accessing aux channel
1184 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001185 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001186 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001187 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001188 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001189
1190 return need_to_disable;
1191}
1192
1193static void edp_panel_vdd_on(struct intel_dp *intel_dp)
1194{
1195 if (is_edp(intel_dp)) {
1196 bool vdd = _edp_panel_vdd_on(intel_dp);
1197
1198 WARN(!vdd, "eDP VDD already requested on\n");
1199 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001200}
1201
Daniel Vetter4be73782014-01-17 14:39:48 +01001202static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001203{
Paulo Zanoni30add222012-10-26 19:05:45 -02001204 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001205 struct drm_i915_private *dev_priv = dev->dev_private;
1206 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001207 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001208
Daniel Vettera0e99e62012-12-02 01:05:46 +01001209 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1210
Daniel Vetter4be73782014-01-17 14:39:48 +01001211 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Paulo Zanonib0665d52013-10-30 19:50:27 -02001212 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1213
Jesse Barnes453c5422013-03-28 09:55:41 -07001214 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001215 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001216
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001217 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1218 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001219
1220 I915_WRITE(pp_ctrl_reg, pp);
1221 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001222
Keith Packardbd943152011-09-18 23:09:52 -07001223 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001224 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1225 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001226
1227 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001228 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001229
1230 intel_runtime_pm_put(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001231 }
1232}
1233
Daniel Vetter4be73782014-01-17 14:39:48 +01001234static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001235{
1236 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1237 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001238 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001239
Keith Packard627f7672011-10-31 11:30:10 -07001240 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01001241 edp_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001242 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001243}
1244
Daniel Vetter4be73782014-01-17 14:39:48 +01001245static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001246{
Keith Packard97af61f572011-09-28 16:23:51 -07001247 if (!is_edp(intel_dp))
1248 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001249
Keith Packardbd943152011-09-18 23:09:52 -07001250 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001251
Keith Packardbd943152011-09-18 23:09:52 -07001252 intel_dp->want_panel_vdd = false;
1253
1254 if (sync) {
Daniel Vetter4be73782014-01-17 14:39:48 +01001255 edp_panel_vdd_off_sync(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001256 } else {
1257 /*
1258 * Queue the timer to fire a long
1259 * time from now (relative to the power down delay)
1260 * to keep the panel power up across a sequence of operations
1261 */
1262 schedule_delayed_work(&intel_dp->panel_vdd_work,
1263 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1264 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001265}
1266
Daniel Vetter4be73782014-01-17 14:39:48 +01001267void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001268{
Paulo Zanoni30add222012-10-26 19:05:45 -02001269 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001270 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001271 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001272 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001273
Keith Packard97af61f572011-09-28 16:23:51 -07001274 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001275 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001276
1277 DRM_DEBUG_KMS("Turn eDP power on\n");
1278
Daniel Vetter4be73782014-01-17 14:39:48 +01001279 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001280 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001281 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001282 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001283
Daniel Vetter4be73782014-01-17 14:39:48 +01001284 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001285
Jani Nikulabf13e812013-09-06 07:40:05 +03001286 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001287 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001288 if (IS_GEN5(dev)) {
1289 /* ILK workaround: disable reset around power sequence */
1290 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001291 I915_WRITE(pp_ctrl_reg, pp);
1292 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001293 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001294
Keith Packard1c0ae802011-09-19 13:59:29 -07001295 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001296 if (!IS_GEN5(dev))
1297 pp |= PANEL_POWER_RESET;
1298
Jesse Barnes453c5422013-03-28 09:55:41 -07001299 I915_WRITE(pp_ctrl_reg, pp);
1300 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001301
Daniel Vetter4be73782014-01-17 14:39:48 +01001302 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001303 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001304
Keith Packard05ce1a42011-09-29 16:33:01 -07001305 if (IS_GEN5(dev)) {
1306 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001307 I915_WRITE(pp_ctrl_reg, pp);
1308 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001309 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001310}
1311
Daniel Vetter4be73782014-01-17 14:39:48 +01001312void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001313{
Paulo Zanoni30add222012-10-26 19:05:45 -02001314 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001315 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001316 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001317 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001318
Keith Packard97af61f572011-09-28 16:23:51 -07001319 if (!is_edp(intel_dp))
1320 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001321
Keith Packard99ea7122011-11-01 19:57:50 -07001322 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001323
Daniel Vetter4be73782014-01-17 14:39:48 +01001324 edp_wait_backlight_off(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001325
Jesse Barnes453c5422013-03-28 09:55:41 -07001326 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001327 /* We need to switch off panel power _and_ force vdd, for otherwise some
1328 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001329 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1330 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001331
Jani Nikulabf13e812013-09-06 07:40:05 +03001332 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001333
1334 I915_WRITE(pp_ctrl_reg, pp);
1335 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001336
Paulo Zanonidce56b32013-12-19 14:29:40 -02001337 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001338 wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001339}
1340
Daniel Vetter4be73782014-01-17 14:39:48 +01001341void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001342{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001343 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1344 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001345 struct drm_i915_private *dev_priv = dev->dev_private;
1346 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001347 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001348
Keith Packardf01eca22011-09-28 16:48:10 -07001349 if (!is_edp(intel_dp))
1350 return;
1351
Zhao Yakui28c97732009-10-09 11:39:41 +08001352 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001353 /*
1354 * If we enable the backlight right away following a panel power
1355 * on, we may see slight flicker as the panel syncs with the eDP
1356 * link. So delay a bit to make sure the image is solid before
1357 * allowing it to appear.
1358 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001359 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001360 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001361 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001362
Jani Nikulabf13e812013-09-06 07:40:05 +03001363 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001364
1365 I915_WRITE(pp_ctrl_reg, pp);
1366 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001367
Jesse Barnes752aa882013-10-31 18:55:49 +02001368 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001369}
1370
Daniel Vetter4be73782014-01-17 14:39:48 +01001371void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001372{
Paulo Zanoni30add222012-10-26 19:05:45 -02001373 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001374 struct drm_i915_private *dev_priv = dev->dev_private;
1375 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001376 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001377
Keith Packardf01eca22011-09-28 16:48:10 -07001378 if (!is_edp(intel_dp))
1379 return;
1380
Jesse Barnes752aa882013-10-31 18:55:49 +02001381 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001382
Zhao Yakui28c97732009-10-09 11:39:41 +08001383 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001384 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001385 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001386
Jani Nikulabf13e812013-09-06 07:40:05 +03001387 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001388
1389 I915_WRITE(pp_ctrl_reg, pp);
1390 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001391 intel_dp->last_backlight_off = jiffies;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001392}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001393
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001394static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001395{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001396 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1397 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1398 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001399 struct drm_i915_private *dev_priv = dev->dev_private;
1400 u32 dpa_ctl;
1401
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001402 assert_pipe_disabled(dev_priv,
1403 to_intel_crtc(crtc)->pipe);
1404
Jesse Barnesd240f202010-08-13 15:43:26 -07001405 DRM_DEBUG_KMS("\n");
1406 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001407 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1408 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1409
1410 /* We don't adjust intel_dp->DP while tearing down the link, to
1411 * facilitate link retraining (e.g. after hotplug). Hence clear all
1412 * enable bits here to ensure that we don't enable too much. */
1413 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1414 intel_dp->DP |= DP_PLL_ENABLE;
1415 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001416 POSTING_READ(DP_A);
1417 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001418}
1419
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001420static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001421{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001422 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1423 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1424 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001425 struct drm_i915_private *dev_priv = dev->dev_private;
1426 u32 dpa_ctl;
1427
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001428 assert_pipe_disabled(dev_priv,
1429 to_intel_crtc(crtc)->pipe);
1430
Jesse Barnesd240f202010-08-13 15:43:26 -07001431 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001432 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1433 "dp pll off, should be on\n");
1434 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1435
1436 /* We can't rely on the value tracked for the DP register in
1437 * intel_dp->DP because link_down must not change that (otherwise link
1438 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001439 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001440 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001441 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001442 udelay(200);
1443}
1444
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001445/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001446void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001447{
1448 int ret, i;
1449
1450 /* Should have a valid DPCD by this point */
1451 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1452 return;
1453
1454 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001455 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1456 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001457 if (ret != 1)
1458 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1459 } else {
1460 /*
1461 * When turning on, we need to retry for 1ms to give the sink
1462 * time to wake up.
1463 */
1464 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001465 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1466 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001467 if (ret == 1)
1468 break;
1469 msleep(1);
1470 }
1471 }
1472}
1473
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001474static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1475 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001476{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001477 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001478 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001479 struct drm_device *dev = encoder->base.dev;
1480 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001481 enum intel_display_power_domain power_domain;
1482 u32 tmp;
1483
1484 power_domain = intel_display_port_power_domain(encoder);
1485 if (!intel_display_power_enabled(dev_priv, power_domain))
1486 return false;
1487
1488 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001489
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001490 if (!(tmp & DP_PORT_EN))
1491 return false;
1492
Imre Deakbc7d38a2013-05-16 14:40:36 +03001493 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001494 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001495 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001496 *pipe = PORT_TO_PIPE(tmp);
1497 } else {
1498 u32 trans_sel;
1499 u32 trans_dp;
1500 int i;
1501
1502 switch (intel_dp->output_reg) {
1503 case PCH_DP_B:
1504 trans_sel = TRANS_DP_PORT_SEL_B;
1505 break;
1506 case PCH_DP_C:
1507 trans_sel = TRANS_DP_PORT_SEL_C;
1508 break;
1509 case PCH_DP_D:
1510 trans_sel = TRANS_DP_PORT_SEL_D;
1511 break;
1512 default:
1513 return true;
1514 }
1515
1516 for_each_pipe(i) {
1517 trans_dp = I915_READ(TRANS_DP_CTL(i));
1518 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1519 *pipe = i;
1520 return true;
1521 }
1522 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001523
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001524 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1525 intel_dp->output_reg);
1526 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001527
1528 return true;
1529}
1530
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001531static void intel_dp_get_config(struct intel_encoder *encoder,
1532 struct intel_crtc_config *pipe_config)
1533{
1534 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001535 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001536 struct drm_device *dev = encoder->base.dev;
1537 struct drm_i915_private *dev_priv = dev->dev_private;
1538 enum port port = dp_to_dig_port(intel_dp)->port;
1539 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001540 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001541
Xiong Zhang63000ef2013-06-28 12:59:06 +08001542 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1543 tmp = I915_READ(intel_dp->output_reg);
1544 if (tmp & DP_SYNC_HS_HIGH)
1545 flags |= DRM_MODE_FLAG_PHSYNC;
1546 else
1547 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001548
Xiong Zhang63000ef2013-06-28 12:59:06 +08001549 if (tmp & DP_SYNC_VS_HIGH)
1550 flags |= DRM_MODE_FLAG_PVSYNC;
1551 else
1552 flags |= DRM_MODE_FLAG_NVSYNC;
1553 } else {
1554 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1555 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1556 flags |= DRM_MODE_FLAG_PHSYNC;
1557 else
1558 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001559
Xiong Zhang63000ef2013-06-28 12:59:06 +08001560 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1561 flags |= DRM_MODE_FLAG_PVSYNC;
1562 else
1563 flags |= DRM_MODE_FLAG_NVSYNC;
1564 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001565
1566 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001567
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001568 pipe_config->has_dp_encoder = true;
1569
1570 intel_dp_get_m_n(crtc, pipe_config);
1571
Ville Syrjälä18442d02013-09-13 16:00:08 +03001572 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001573 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1574 pipe_config->port_clock = 162000;
1575 else
1576 pipe_config->port_clock = 270000;
1577 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001578
1579 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1580 &pipe_config->dp_m_n);
1581
1582 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1583 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1584
Damien Lespiau241bfc32013-09-25 16:45:37 +01001585 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001586
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001587 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1588 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1589 /*
1590 * This is a big fat ugly hack.
1591 *
1592 * Some machines in UEFI boot mode provide us a VBT that has 18
1593 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1594 * unknown we fail to light up. Yet the same BIOS boots up with
1595 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1596 * max, not what it tells us to use.
1597 *
1598 * Note: This will still be broken if the eDP panel is not lit
1599 * up by the BIOS, and thus we can't get the mode at module
1600 * load.
1601 */
1602 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1603 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1604 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1605 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001606}
1607
Rodrigo Vivia031d702013-10-03 16:15:06 -03001608static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001609{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001610 struct drm_i915_private *dev_priv = dev->dev_private;
1611
1612 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001613}
1614
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001615static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1616{
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618
Ben Widawsky18b59922013-09-20 09:35:30 -07001619 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001620 return false;
1621
Ben Widawsky18b59922013-09-20 09:35:30 -07001622 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001623}
1624
1625static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1626 struct edp_vsc_psr *vsc_psr)
1627{
1628 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1629 struct drm_device *dev = dig_port->base.base.dev;
1630 struct drm_i915_private *dev_priv = dev->dev_private;
1631 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1632 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1633 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1634 uint32_t *data = (uint32_t *) vsc_psr;
1635 unsigned int i;
1636
1637 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1638 the video DIP being updated before program video DIP data buffer
1639 registers for DIP being updated. */
1640 I915_WRITE(ctl_reg, 0);
1641 POSTING_READ(ctl_reg);
1642
1643 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1644 if (i < sizeof(struct edp_vsc_psr))
1645 I915_WRITE(data_reg + i, *data++);
1646 else
1647 I915_WRITE(data_reg + i, 0);
1648 }
1649
1650 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1651 POSTING_READ(ctl_reg);
1652}
1653
1654static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1655{
1656 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1657 struct drm_i915_private *dev_priv = dev->dev_private;
1658 struct edp_vsc_psr psr_vsc;
1659
1660 if (intel_dp->psr_setup_done)
1661 return;
1662
1663 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1664 memset(&psr_vsc, 0, sizeof(psr_vsc));
1665 psr_vsc.sdp_header.HB0 = 0;
1666 psr_vsc.sdp_header.HB1 = 0x7;
1667 psr_vsc.sdp_header.HB2 = 0x2;
1668 psr_vsc.sdp_header.HB3 = 0x8;
1669 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1670
1671 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001672 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001673 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001674
1675 intel_dp->psr_setup_done = true;
1676}
1677
1678static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1679{
1680 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1681 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001682 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001683 int precharge = 0x3;
1684 int msg_size = 5; /* Header(4) + Message(1) */
1685
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001686 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1687
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001688 /* Enable PSR in sink */
1689 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001690 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1691 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001692 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001693 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1694 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001695
1696 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001697 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1698 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1699 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001700 DP_AUX_CH_CTL_TIME_OUT_400us |
1701 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1702 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1703 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1704}
1705
1706static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1707{
1708 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1709 struct drm_i915_private *dev_priv = dev->dev_private;
1710 uint32_t max_sleep_time = 0x1f;
1711 uint32_t idle_frames = 1;
1712 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001713 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001714
1715 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1716 val |= EDP_PSR_LINK_STANDBY;
1717 val |= EDP_PSR_TP2_TP3_TIME_0us;
1718 val |= EDP_PSR_TP1_TIME_0us;
1719 val |= EDP_PSR_SKIP_AUX_EXIT;
1720 } else
1721 val |= EDP_PSR_LINK_DISABLE;
1722
Ben Widawsky18b59922013-09-20 09:35:30 -07001723 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawskyed8546a2013-11-04 22:45:05 -08001724 IS_BROADWELL(dev) ? 0 : link_entry_time |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001725 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1726 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1727 EDP_PSR_ENABLE);
1728}
1729
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001730static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1731{
1732 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1733 struct drm_device *dev = dig_port->base.base.dev;
1734 struct drm_i915_private *dev_priv = dev->dev_private;
1735 struct drm_crtc *crtc = dig_port->base.base.crtc;
1736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1737 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1738 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1739
Rodrigo Vivia031d702013-10-03 16:15:06 -03001740 dev_priv->psr.source_ok = false;
1741
Ben Widawsky18b59922013-09-20 09:35:30 -07001742 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001743 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001744 return false;
1745 }
1746
1747 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1748 (dig_port->port != PORT_A)) {
1749 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001750 return false;
1751 }
1752
Jani Nikulad330a952014-01-21 11:24:25 +02001753 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001754 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001755 return false;
1756 }
1757
Chris Wilsoncd234b02013-08-02 20:39:49 +01001758 crtc = dig_port->base.base.crtc;
1759 if (crtc == NULL) {
1760 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001761 return false;
1762 }
1763
1764 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001765 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001766 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001767 return false;
1768 }
1769
Chris Wilsoncd234b02013-08-02 20:39:49 +01001770 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001771 if (obj->tiling_mode != I915_TILING_X ||
1772 obj->fence_reg == I915_FENCE_REG_NONE) {
1773 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001774 return false;
1775 }
1776
1777 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1778 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001779 return false;
1780 }
1781
1782 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1783 S3D_ENABLE) {
1784 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001785 return false;
1786 }
1787
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001788 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001789 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001790 return false;
1791 }
1792
Rodrigo Vivia031d702013-10-03 16:15:06 -03001793 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001794 return true;
1795}
1796
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001797static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001798{
1799 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1800
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001801 if (!intel_edp_psr_match_conditions(intel_dp) ||
1802 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001803 return;
1804
1805 /* Setup PSR once */
1806 intel_edp_psr_setup(intel_dp);
1807
1808 /* Enable PSR on the panel */
1809 intel_edp_psr_enable_sink(intel_dp);
1810
1811 /* Enable PSR on the host */
1812 intel_edp_psr_enable_source(intel_dp);
1813}
1814
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001815void intel_edp_psr_enable(struct intel_dp *intel_dp)
1816{
1817 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1818
1819 if (intel_edp_psr_match_conditions(intel_dp) &&
1820 !intel_edp_is_psr_enabled(dev))
1821 intel_edp_psr_do_enable(intel_dp);
1822}
1823
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001824void intel_edp_psr_disable(struct intel_dp *intel_dp)
1825{
1826 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1827 struct drm_i915_private *dev_priv = dev->dev_private;
1828
1829 if (!intel_edp_is_psr_enabled(dev))
1830 return;
1831
Ben Widawsky18b59922013-09-20 09:35:30 -07001832 I915_WRITE(EDP_PSR_CTL(dev),
1833 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001834
1835 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001836 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001837 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1838 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1839}
1840
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001841void intel_edp_psr_update(struct drm_device *dev)
1842{
1843 struct intel_encoder *encoder;
1844 struct intel_dp *intel_dp = NULL;
1845
1846 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1847 if (encoder->type == INTEL_OUTPUT_EDP) {
1848 intel_dp = enc_to_intel_dp(&encoder->base);
1849
Rodrigo Vivia031d702013-10-03 16:15:06 -03001850 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001851 return;
1852
1853 if (!intel_edp_psr_match_conditions(intel_dp))
1854 intel_edp_psr_disable(intel_dp);
1855 else
1856 if (!intel_edp_is_psr_enabled(dev))
1857 intel_edp_psr_do_enable(intel_dp);
1858 }
1859}
1860
Daniel Vettere8cb4552012-07-01 13:05:48 +02001861static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001862{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001863 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001864 enum port port = dp_to_dig_port(intel_dp)->port;
1865 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001866
1867 /* Make sure the panel is off before trying to change the mode. But also
1868 * ensure that we have vdd while we switch off the panel. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001869 edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001870 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001871 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01001872 intel_edp_panel_off(intel_dp);
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001873 edp_panel_vdd_off(intel_dp, true);
Daniel Vetter37398502012-09-06 22:15:44 +02001874
1875 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001876 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001877 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001878}
1879
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001880static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001881{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001882 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001883 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001884 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001885
Imre Deak982a3862013-05-23 19:39:40 +03001886 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001887 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001888 if (!IS_VALLEYVIEW(dev))
1889 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001890 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001891}
1892
Daniel Vettere8cb4552012-07-01 13:05:48 +02001893static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001894{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001895 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1896 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001897 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001898 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001899
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001900 if (WARN_ON(dp_reg & DP_PORT_EN))
1901 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001902
Daniel Vetter4be73782014-01-17 14:39:48 +01001903 edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001904 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1905 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001906 intel_edp_panel_on(intel_dp);
1907 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001908 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001909 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001910}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001911
Jani Nikulaecff4f32013-09-06 07:38:29 +03001912static void g4x_enable_dp(struct intel_encoder *encoder)
1913{
Jani Nikula828f5c62013-09-05 16:44:45 +03001914 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1915
Jani Nikulaecff4f32013-09-06 07:38:29 +03001916 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001917 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001918}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001919
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001920static void vlv_enable_dp(struct intel_encoder *encoder)
1921{
Jani Nikula828f5c62013-09-05 16:44:45 +03001922 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1923
Daniel Vetter4be73782014-01-17 14:39:48 +01001924 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001925}
1926
Jani Nikulaecff4f32013-09-06 07:38:29 +03001927static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001928{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001929 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001930 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001931
1932 if (dport->port == PORT_A)
1933 ironlake_edp_pll_on(intel_dp);
1934}
1935
1936static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1937{
1938 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1939 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001940 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001941 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001942 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001943 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001944 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001945 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001946 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001947
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001948 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001949
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001950 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001951 val = 0;
1952 if (pipe)
1953 val |= (1<<21);
1954 else
1955 val &= ~(1<<21);
1956 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001957 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1958 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1959 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001960
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001961 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001962
Imre Deak2cac6132014-01-30 16:50:42 +02001963 if (is_edp(intel_dp)) {
1964 /* init power sequencer on this pipe and port */
1965 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1966 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1967 &power_seq);
1968 }
Jani Nikulabf13e812013-09-06 07:40:05 +03001969
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001970 intel_enable_dp(encoder);
1971
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001972 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001973}
1974
Jani Nikulaecff4f32013-09-06 07:38:29 +03001975static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001976{
1977 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1978 struct drm_device *dev = encoder->base.dev;
1979 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001980 struct intel_crtc *intel_crtc =
1981 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001982 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001983 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001984
Jesse Barnes89b667f2013-04-18 14:51:36 -07001985 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001986 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001987 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001988 DPIO_PCS_TX_LANE2_RESET |
1989 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001990 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001991 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1992 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1993 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1994 DPIO_PCS_CLK_SOFT_RESET);
1995
1996 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001997 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1998 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1999 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002000 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002001}
2002
2003/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002004 * Native read with retry for link status and receiver capability reads for
2005 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002006 *
2007 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2008 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002009 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002010static ssize_t
2011intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2012 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002013{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002014 ssize_t ret;
2015 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002016
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002017 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002018 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2019 if (ret == size)
2020 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002021 msleep(1);
2022 }
2023
Jani Nikula9d1a1032014-03-14 16:51:15 +02002024 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002025}
2026
2027/*
2028 * Fetch AUX CH registers 0x202 - 0x207 which contain
2029 * link status information
2030 */
2031static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002032intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002033{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002034 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2035 DP_LANE0_1_STATUS,
2036 link_status,
2037 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002038}
2039
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002040/*
2041 * These are source-specific values; current Intel hardware supports
2042 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
2043 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002044
2045static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002046intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002047{
Paulo Zanoni30add222012-10-26 19:05:45 -02002048 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002049 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002050
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002051 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002052 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002053 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002054 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002055 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002056 return DP_TRAIN_VOLTAGE_SWING_1200;
2057 else
2058 return DP_TRAIN_VOLTAGE_SWING_800;
2059}
2060
2061static uint8_t
2062intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2063{
Paulo Zanoni30add222012-10-26 19:05:45 -02002064 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002065 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002066
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002067 if (IS_BROADWELL(dev)) {
2068 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2069 case DP_TRAIN_VOLTAGE_SWING_400:
2070 case DP_TRAIN_VOLTAGE_SWING_600:
2071 return DP_TRAIN_PRE_EMPHASIS_6;
2072 case DP_TRAIN_VOLTAGE_SWING_800:
2073 return DP_TRAIN_PRE_EMPHASIS_3_5;
2074 case DP_TRAIN_VOLTAGE_SWING_1200:
2075 default:
2076 return DP_TRAIN_PRE_EMPHASIS_0;
2077 }
2078 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002079 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2080 case DP_TRAIN_VOLTAGE_SWING_400:
2081 return DP_TRAIN_PRE_EMPHASIS_9_5;
2082 case DP_TRAIN_VOLTAGE_SWING_600:
2083 return DP_TRAIN_PRE_EMPHASIS_6;
2084 case DP_TRAIN_VOLTAGE_SWING_800:
2085 return DP_TRAIN_PRE_EMPHASIS_3_5;
2086 case DP_TRAIN_VOLTAGE_SWING_1200:
2087 default:
2088 return DP_TRAIN_PRE_EMPHASIS_0;
2089 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002090 } else if (IS_VALLEYVIEW(dev)) {
2091 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2092 case DP_TRAIN_VOLTAGE_SWING_400:
2093 return DP_TRAIN_PRE_EMPHASIS_9_5;
2094 case DP_TRAIN_VOLTAGE_SWING_600:
2095 return DP_TRAIN_PRE_EMPHASIS_6;
2096 case DP_TRAIN_VOLTAGE_SWING_800:
2097 return DP_TRAIN_PRE_EMPHASIS_3_5;
2098 case DP_TRAIN_VOLTAGE_SWING_1200:
2099 default:
2100 return DP_TRAIN_PRE_EMPHASIS_0;
2101 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002102 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002103 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2104 case DP_TRAIN_VOLTAGE_SWING_400:
2105 return DP_TRAIN_PRE_EMPHASIS_6;
2106 case DP_TRAIN_VOLTAGE_SWING_600:
2107 case DP_TRAIN_VOLTAGE_SWING_800:
2108 return DP_TRAIN_PRE_EMPHASIS_3_5;
2109 default:
2110 return DP_TRAIN_PRE_EMPHASIS_0;
2111 }
2112 } else {
2113 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2114 case DP_TRAIN_VOLTAGE_SWING_400:
2115 return DP_TRAIN_PRE_EMPHASIS_6;
2116 case DP_TRAIN_VOLTAGE_SWING_600:
2117 return DP_TRAIN_PRE_EMPHASIS_6;
2118 case DP_TRAIN_VOLTAGE_SWING_800:
2119 return DP_TRAIN_PRE_EMPHASIS_3_5;
2120 case DP_TRAIN_VOLTAGE_SWING_1200:
2121 default:
2122 return DP_TRAIN_PRE_EMPHASIS_0;
2123 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002124 }
2125}
2126
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002127static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2128{
2129 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2130 struct drm_i915_private *dev_priv = dev->dev_private;
2131 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002132 struct intel_crtc *intel_crtc =
2133 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002134 unsigned long demph_reg_value, preemph_reg_value,
2135 uniqtranscale_reg_value;
2136 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002137 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002138 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002139
2140 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2141 case DP_TRAIN_PRE_EMPHASIS_0:
2142 preemph_reg_value = 0x0004000;
2143 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2144 case DP_TRAIN_VOLTAGE_SWING_400:
2145 demph_reg_value = 0x2B405555;
2146 uniqtranscale_reg_value = 0x552AB83A;
2147 break;
2148 case DP_TRAIN_VOLTAGE_SWING_600:
2149 demph_reg_value = 0x2B404040;
2150 uniqtranscale_reg_value = 0x5548B83A;
2151 break;
2152 case DP_TRAIN_VOLTAGE_SWING_800:
2153 demph_reg_value = 0x2B245555;
2154 uniqtranscale_reg_value = 0x5560B83A;
2155 break;
2156 case DP_TRAIN_VOLTAGE_SWING_1200:
2157 demph_reg_value = 0x2B405555;
2158 uniqtranscale_reg_value = 0x5598DA3A;
2159 break;
2160 default:
2161 return 0;
2162 }
2163 break;
2164 case DP_TRAIN_PRE_EMPHASIS_3_5:
2165 preemph_reg_value = 0x0002000;
2166 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2167 case DP_TRAIN_VOLTAGE_SWING_400:
2168 demph_reg_value = 0x2B404040;
2169 uniqtranscale_reg_value = 0x5552B83A;
2170 break;
2171 case DP_TRAIN_VOLTAGE_SWING_600:
2172 demph_reg_value = 0x2B404848;
2173 uniqtranscale_reg_value = 0x5580B83A;
2174 break;
2175 case DP_TRAIN_VOLTAGE_SWING_800:
2176 demph_reg_value = 0x2B404040;
2177 uniqtranscale_reg_value = 0x55ADDA3A;
2178 break;
2179 default:
2180 return 0;
2181 }
2182 break;
2183 case DP_TRAIN_PRE_EMPHASIS_6:
2184 preemph_reg_value = 0x0000000;
2185 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2186 case DP_TRAIN_VOLTAGE_SWING_400:
2187 demph_reg_value = 0x2B305555;
2188 uniqtranscale_reg_value = 0x5570B83A;
2189 break;
2190 case DP_TRAIN_VOLTAGE_SWING_600:
2191 demph_reg_value = 0x2B2B4040;
2192 uniqtranscale_reg_value = 0x55ADDA3A;
2193 break;
2194 default:
2195 return 0;
2196 }
2197 break;
2198 case DP_TRAIN_PRE_EMPHASIS_9_5:
2199 preemph_reg_value = 0x0006000;
2200 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2201 case DP_TRAIN_VOLTAGE_SWING_400:
2202 demph_reg_value = 0x1B405555;
2203 uniqtranscale_reg_value = 0x55ADDA3A;
2204 break;
2205 default:
2206 return 0;
2207 }
2208 break;
2209 default:
2210 return 0;
2211 }
2212
Chris Wilson0980a602013-07-26 19:57:35 +01002213 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002214 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2215 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2216 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002217 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002218 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2219 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2220 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2221 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002222 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002223
2224 return 0;
2225}
2226
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002227static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002228intel_get_adjust_train(struct intel_dp *intel_dp,
2229 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002230{
2231 uint8_t v = 0;
2232 uint8_t p = 0;
2233 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002234 uint8_t voltage_max;
2235 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002236
Jesse Barnes33a34e42010-09-08 12:42:02 -07002237 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002238 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2239 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002240
2241 if (this_v > v)
2242 v = this_v;
2243 if (this_p > p)
2244 p = this_p;
2245 }
2246
Keith Packard1a2eb462011-11-16 16:26:07 -08002247 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002248 if (v >= voltage_max)
2249 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002250
Keith Packard1a2eb462011-11-16 16:26:07 -08002251 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2252 if (p >= preemph_max)
2253 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002254
2255 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002256 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002257}
2258
2259static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002260intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002261{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002262 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002263
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002264 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002265 case DP_TRAIN_VOLTAGE_SWING_400:
2266 default:
2267 signal_levels |= DP_VOLTAGE_0_4;
2268 break;
2269 case DP_TRAIN_VOLTAGE_SWING_600:
2270 signal_levels |= DP_VOLTAGE_0_6;
2271 break;
2272 case DP_TRAIN_VOLTAGE_SWING_800:
2273 signal_levels |= DP_VOLTAGE_0_8;
2274 break;
2275 case DP_TRAIN_VOLTAGE_SWING_1200:
2276 signal_levels |= DP_VOLTAGE_1_2;
2277 break;
2278 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002279 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002280 case DP_TRAIN_PRE_EMPHASIS_0:
2281 default:
2282 signal_levels |= DP_PRE_EMPHASIS_0;
2283 break;
2284 case DP_TRAIN_PRE_EMPHASIS_3_5:
2285 signal_levels |= DP_PRE_EMPHASIS_3_5;
2286 break;
2287 case DP_TRAIN_PRE_EMPHASIS_6:
2288 signal_levels |= DP_PRE_EMPHASIS_6;
2289 break;
2290 case DP_TRAIN_PRE_EMPHASIS_9_5:
2291 signal_levels |= DP_PRE_EMPHASIS_9_5;
2292 break;
2293 }
2294 return signal_levels;
2295}
2296
Zhenyu Wange3421a12010-04-08 09:43:27 +08002297/* Gen6's DP voltage swing and pre-emphasis control */
2298static uint32_t
2299intel_gen6_edp_signal_levels(uint8_t train_set)
2300{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002301 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2302 DP_TRAIN_PRE_EMPHASIS_MASK);
2303 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002304 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002305 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2306 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2307 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2308 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002309 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002310 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2311 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002312 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002313 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2314 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002315 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002316 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2317 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002318 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002319 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2320 "0x%x\n", signal_levels);
2321 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002322 }
2323}
2324
Keith Packard1a2eb462011-11-16 16:26:07 -08002325/* Gen7's DP voltage swing and pre-emphasis control */
2326static uint32_t
2327intel_gen7_edp_signal_levels(uint8_t train_set)
2328{
2329 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2330 DP_TRAIN_PRE_EMPHASIS_MASK);
2331 switch (signal_levels) {
2332 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2333 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2334 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2335 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2336 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2337 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2338
2339 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2340 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2341 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2342 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2343
2344 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2345 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2346 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2347 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2348
2349 default:
2350 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2351 "0x%x\n", signal_levels);
2352 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2353 }
2354}
2355
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002356/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2357static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002358intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002359{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002360 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2361 DP_TRAIN_PRE_EMPHASIS_MASK);
2362 switch (signal_levels) {
2363 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2364 return DDI_BUF_EMP_400MV_0DB_HSW;
2365 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2366 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2367 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2368 return DDI_BUF_EMP_400MV_6DB_HSW;
2369 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2370 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002371
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002372 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2373 return DDI_BUF_EMP_600MV_0DB_HSW;
2374 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2375 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2376 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2377 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002378
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002379 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2380 return DDI_BUF_EMP_800MV_0DB_HSW;
2381 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2382 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2383 default:
2384 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2385 "0x%x\n", signal_levels);
2386 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002387 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002388}
2389
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002390static uint32_t
2391intel_bdw_signal_levels(uint8_t train_set)
2392{
2393 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2394 DP_TRAIN_PRE_EMPHASIS_MASK);
2395 switch (signal_levels) {
2396 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2397 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2398 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2399 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2400 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2401 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2402
2403 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2404 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2405 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2406 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2407 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2408 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2409
2410 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2411 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2412 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2413 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2414
2415 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2416 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2417
2418 default:
2419 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2420 "0x%x\n", signal_levels);
2421 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2422 }
2423}
2424
Paulo Zanonif0a34242012-12-06 16:51:50 -02002425/* Properly updates "DP" with the correct signal levels. */
2426static void
2427intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2428{
2429 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002430 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002431 struct drm_device *dev = intel_dig_port->base.base.dev;
2432 uint32_t signal_levels, mask;
2433 uint8_t train_set = intel_dp->train_set[0];
2434
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002435 if (IS_BROADWELL(dev)) {
2436 signal_levels = intel_bdw_signal_levels(train_set);
2437 mask = DDI_BUF_EMP_MASK;
2438 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002439 signal_levels = intel_hsw_signal_levels(train_set);
2440 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002441 } else if (IS_VALLEYVIEW(dev)) {
2442 signal_levels = intel_vlv_signal_levels(intel_dp);
2443 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002444 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002445 signal_levels = intel_gen7_edp_signal_levels(train_set);
2446 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002447 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002448 signal_levels = intel_gen6_edp_signal_levels(train_set);
2449 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2450 } else {
2451 signal_levels = intel_gen4_signal_levels(train_set);
2452 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2453 }
2454
2455 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2456
2457 *DP = (*DP & ~mask) | signal_levels;
2458}
2459
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002460static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002461intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002462 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002463 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002464{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002465 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2466 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002467 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002468 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002469 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2470 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002471
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002472 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002473 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002474
2475 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2476 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2477 else
2478 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2479
2480 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2481 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2482 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002483 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2484
2485 break;
2486 case DP_TRAINING_PATTERN_1:
2487 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2488 break;
2489 case DP_TRAINING_PATTERN_2:
2490 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2491 break;
2492 case DP_TRAINING_PATTERN_3:
2493 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2494 break;
2495 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002496 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002497
Imre Deakbc7d38a2013-05-16 14:40:36 +03002498 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002499 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002500
2501 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2502 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002503 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002504 break;
2505 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002506 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002507 break;
2508 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002509 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002510 break;
2511 case DP_TRAINING_PATTERN_3:
2512 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002513 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002514 break;
2515 }
2516
2517 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002518 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002519
2520 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2521 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002522 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002523 break;
2524 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002525 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002526 break;
2527 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002528 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002529 break;
2530 case DP_TRAINING_PATTERN_3:
2531 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002532 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002533 break;
2534 }
2535 }
2536
Jani Nikula70aff662013-09-27 15:10:44 +03002537 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002538 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002539
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002540 buf[0] = dp_train_pat;
2541 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002542 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002543 /* don't write DP_TRAINING_LANEx_SET on disable */
2544 len = 1;
2545 } else {
2546 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2547 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2548 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002549 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002550
Jani Nikula9d1a1032014-03-14 16:51:15 +02002551 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
2552 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002553
2554 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002555}
2556
Jani Nikula70aff662013-09-27 15:10:44 +03002557static bool
2558intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2559 uint8_t dp_train_pat)
2560{
Jani Nikula953d22e2013-10-04 15:08:47 +03002561 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002562 intel_dp_set_signal_levels(intel_dp, DP);
2563 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2564}
2565
2566static bool
2567intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002568 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002569{
2570 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2571 struct drm_device *dev = intel_dig_port->base.base.dev;
2572 struct drm_i915_private *dev_priv = dev->dev_private;
2573 int ret;
2574
2575 intel_get_adjust_train(intel_dp, link_status);
2576 intel_dp_set_signal_levels(intel_dp, DP);
2577
2578 I915_WRITE(intel_dp->output_reg, *DP);
2579 POSTING_READ(intel_dp->output_reg);
2580
Jani Nikula9d1a1032014-03-14 16:51:15 +02002581 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
2582 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03002583
2584 return ret == intel_dp->lane_count;
2585}
2586
Imre Deak3ab9c632013-05-03 12:57:41 +03002587static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2588{
2589 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2590 struct drm_device *dev = intel_dig_port->base.base.dev;
2591 struct drm_i915_private *dev_priv = dev->dev_private;
2592 enum port port = intel_dig_port->port;
2593 uint32_t val;
2594
2595 if (!HAS_DDI(dev))
2596 return;
2597
2598 val = I915_READ(DP_TP_CTL(port));
2599 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2600 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2601 I915_WRITE(DP_TP_CTL(port), val);
2602
2603 /*
2604 * On PORT_A we can have only eDP in SST mode. There the only reason
2605 * we need to set idle transmission mode is to work around a HW issue
2606 * where we enable the pipe while not in idle link-training mode.
2607 * In this case there is requirement to wait for a minimum number of
2608 * idle patterns to be sent.
2609 */
2610 if (port == PORT_A)
2611 return;
2612
2613 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2614 1))
2615 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2616}
2617
Jesse Barnes33a34e42010-09-08 12:42:02 -07002618/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002619void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002620intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002621{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002622 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002623 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002624 int i;
2625 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002626 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002627 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002628 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002629
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002630 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002631 intel_ddi_prepare_link_retrain(encoder);
2632
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002633 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002634 link_config[0] = intel_dp->link_bw;
2635 link_config[1] = intel_dp->lane_count;
2636 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2637 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002638 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03002639
2640 link_config[0] = 0;
2641 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002642 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002643
2644 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002645
Jani Nikula70aff662013-09-27 15:10:44 +03002646 /* clock recovery */
2647 if (!intel_dp_reset_link_train(intel_dp, &DP,
2648 DP_TRAINING_PATTERN_1 |
2649 DP_LINK_SCRAMBLING_DISABLE)) {
2650 DRM_ERROR("failed to enable link training\n");
2651 return;
2652 }
2653
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002654 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002655 voltage_tries = 0;
2656 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002657 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002658 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002659
Daniel Vettera7c96552012-10-18 10:15:30 +02002660 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002661 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2662 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002663 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002664 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002665
Daniel Vetter01916272012-10-18 10:15:25 +02002666 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002667 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002668 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002669 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002670
2671 /* Check to see if we've tried the max voltage */
2672 for (i = 0; i < intel_dp->lane_count; i++)
2673 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2674 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002675 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002676 ++loop_tries;
2677 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002678 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002679 break;
2680 }
Jani Nikula70aff662013-09-27 15:10:44 +03002681 intel_dp_reset_link_train(intel_dp, &DP,
2682 DP_TRAINING_PATTERN_1 |
2683 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002684 voltage_tries = 0;
2685 continue;
2686 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002687
2688 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002689 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002690 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002691 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002692 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002693 break;
2694 }
2695 } else
2696 voltage_tries = 0;
2697 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002698
Jani Nikula70aff662013-09-27 15:10:44 +03002699 /* Update training set as requested by target */
2700 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2701 DRM_ERROR("failed to update link training\n");
2702 break;
2703 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002704 }
2705
Jesse Barnes33a34e42010-09-08 12:42:02 -07002706 intel_dp->DP = DP;
2707}
2708
Paulo Zanonic19b0662012-10-15 15:51:41 -03002709void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002710intel_dp_complete_link_train(struct intel_dp *intel_dp)
2711{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002712 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002713 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002714 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07002715 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
2716
2717 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
2718 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
2719 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002720
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002721 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002722 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002723 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002724 DP_LINK_SCRAMBLING_DISABLE)) {
2725 DRM_ERROR("failed to start channel equalization\n");
2726 return;
2727 }
2728
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002729 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002730 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002731 channel_eq = false;
2732 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002733 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002734
Jesse Barnes37f80972011-01-05 14:45:24 -08002735 if (cr_tries > 5) {
2736 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08002737 break;
2738 }
2739
Daniel Vettera7c96552012-10-18 10:15:30 +02002740 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002741 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2742 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002743 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002744 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002745
Jesse Barnes37f80972011-01-05 14:45:24 -08002746 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002747 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002748 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002749 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002750 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002751 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002752 cr_tries++;
2753 continue;
2754 }
2755
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002756 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002757 channel_eq = true;
2758 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002759 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002760
Jesse Barnes37f80972011-01-05 14:45:24 -08002761 /* Try 5 times, then try clock recovery if that fails */
2762 if (tries > 5) {
2763 intel_dp_link_down(intel_dp);
2764 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002765 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002766 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002767 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002768 tries = 0;
2769 cr_tries++;
2770 continue;
2771 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002772
Jani Nikula70aff662013-09-27 15:10:44 +03002773 /* Update training set as requested by target */
2774 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2775 DRM_ERROR("failed to update link training\n");
2776 break;
2777 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002778 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002779 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002780
Imre Deak3ab9c632013-05-03 12:57:41 +03002781 intel_dp_set_idle_link_train(intel_dp);
2782
2783 intel_dp->DP = DP;
2784
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002785 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002786 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002787
Imre Deak3ab9c632013-05-03 12:57:41 +03002788}
2789
2790void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2791{
Jani Nikula70aff662013-09-27 15:10:44 +03002792 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002793 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002794}
2795
2796static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002797intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002798{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002799 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002800 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002801 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002802 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002803 struct intel_crtc *intel_crtc =
2804 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002805 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002806
Paulo Zanonic19b0662012-10-15 15:51:41 -03002807 /*
2808 * DDI code has a strict mode set sequence and we should try to respect
2809 * it, otherwise we might hang the machine in many different ways. So we
2810 * really should be disabling the port only on a complete crtc_disable
2811 * sequence. This function is just called under two conditions on DDI
2812 * code:
2813 * - Link train failed while doing crtc_enable, and on this case we
2814 * really should respect the mode set sequence and wait for a
2815 * crtc_disable.
2816 * - Someone turned the monitor off and intel_dp_check_link_status
2817 * called us. We don't need to disable the whole port on this case, so
2818 * when someone turns the monitor on again,
2819 * intel_ddi_prepare_link_retrain will take care of redoing the link
2820 * train.
2821 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002822 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002823 return;
2824
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002825 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002826 return;
2827
Zhao Yakui28c97732009-10-09 11:39:41 +08002828 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002829
Imre Deakbc7d38a2013-05-16 14:40:36 +03002830 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002831 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002832 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002833 } else {
2834 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002835 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002836 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002837 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002838
Daniel Vetterab527ef2012-11-29 15:59:33 +01002839 /* We don't really know why we're doing this */
2840 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002841
Daniel Vetter493a7082012-05-30 12:31:56 +02002842 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002843 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002844 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002845
Eric Anholt5bddd172010-11-18 09:32:59 +08002846 /* Hardware workaround: leaving our transcoder select
2847 * set to transcoder B while it's off will prevent the
2848 * corresponding HDMI output on transcoder A.
2849 *
2850 * Combine this with another hardware workaround:
2851 * transcoder select bit can only be cleared while the
2852 * port is enabled.
2853 */
2854 DP &= ~DP_PIPEB_SELECT;
2855 I915_WRITE(intel_dp->output_reg, DP);
2856
2857 /* Changes to enable or select take place the vblank
2858 * after being written.
2859 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002860 if (WARN_ON(crtc == NULL)) {
2861 /* We should never try to disable a port without a crtc
2862 * attached. For paranoia keep the code around for a
2863 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002864 POSTING_READ(intel_dp->output_reg);
2865 msleep(50);
2866 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002867 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002868 }
2869
Wu Fengguang832afda2011-12-09 20:42:21 +08002870 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002871 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2872 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002873 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002874}
2875
Keith Packard26d61aa2011-07-25 20:01:09 -07002876static bool
2877intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002878{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002879 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2880 struct drm_device *dev = dig_port->base.base.dev;
2881 struct drm_i915_private *dev_priv = dev->dev_private;
2882
Damien Lespiau577c7a52012-12-13 16:09:02 +00002883 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2884
Jani Nikula9d1a1032014-03-14 16:51:15 +02002885 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
2886 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04002887 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002888
Damien Lespiau577c7a52012-12-13 16:09:02 +00002889 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2890 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2891 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2892
Adam Jacksonedb39242012-09-18 10:58:49 -04002893 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2894 return false; /* DPCD not present */
2895
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002896 /* Check if the panel supports PSR */
2897 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002898 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002899 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
2900 intel_dp->psr_dpcd,
2901 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002902 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2903 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002904 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002905 }
Jani Nikula50003932013-09-20 16:42:17 +03002906 }
2907
Todd Previte06ea66b2014-01-20 10:19:39 -07002908 /* Training Pattern 3 support */
2909 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
2910 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
2911 intel_dp->use_tps3 = true;
2912 DRM_DEBUG_KMS("Displayport TPS3 supported");
2913 } else
2914 intel_dp->use_tps3 = false;
2915
Adam Jacksonedb39242012-09-18 10:58:49 -04002916 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2917 DP_DWN_STRM_PORT_PRESENT))
2918 return true; /* native DP sink */
2919
2920 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2921 return true; /* no per-port downstream info */
2922
Jani Nikula9d1a1032014-03-14 16:51:15 +02002923 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
2924 intel_dp->downstream_ports,
2925 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04002926 return false; /* downstream port status fetch failed */
2927
2928 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002929}
2930
Adam Jackson0d198322012-05-14 16:05:47 -04002931static void
2932intel_dp_probe_oui(struct intel_dp *intel_dp)
2933{
2934 u8 buf[3];
2935
2936 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2937 return;
2938
Daniel Vetter4be73782014-01-17 14:39:48 +01002939 edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002940
Jani Nikula9d1a1032014-03-14 16:51:15 +02002941 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04002942 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2943 buf[0], buf[1], buf[2]);
2944
Jani Nikula9d1a1032014-03-14 16:51:15 +02002945 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04002946 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2947 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002948
Daniel Vetter4be73782014-01-17 14:39:48 +01002949 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002950}
2951
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002952int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
2953{
2954 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2955 struct drm_device *dev = intel_dig_port->base.base.dev;
2956 struct intel_crtc *intel_crtc =
2957 to_intel_crtc(intel_dig_port->base.base.crtc);
2958 u8 buf[1];
2959
Jani Nikula9d1a1032014-03-14 16:51:15 +02002960 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002961 return -EAGAIN;
2962
2963 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
2964 return -ENOTTY;
2965
Jani Nikula9d1a1032014-03-14 16:51:15 +02002966 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
2967 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002968 return -EAGAIN;
2969
2970 /* Wait 2 vblanks to be sure we will have the correct CRC value */
2971 intel_wait_for_vblank(dev, intel_crtc->pipe);
2972 intel_wait_for_vblank(dev, intel_crtc->pipe);
2973
Jani Nikula9d1a1032014-03-14 16:51:15 +02002974 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002975 return -EAGAIN;
2976
Jani Nikula9d1a1032014-03-14 16:51:15 +02002977 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002978 return 0;
2979}
2980
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002981static bool
2982intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2983{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002984 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2985 DP_DEVICE_SERVICE_IRQ_VECTOR,
2986 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002987}
2988
2989static void
2990intel_dp_handle_test_request(struct intel_dp *intel_dp)
2991{
2992 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002993 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002994}
2995
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002996/*
2997 * According to DP spec
2998 * 5.1.2:
2999 * 1. Read DPCD
3000 * 2. Configure link according to Receiver Capabilities
3001 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3002 * 4. Check link status on receipt of hot-plug interrupt
3003 */
3004
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003005void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003006intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003007{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003008 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003009 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003010 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003011
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003012 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003013 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003014
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003015 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003016 return;
3017
Keith Packard92fd8fd2011-07-25 19:50:10 -07003018 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003019 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003020 return;
3021 }
3022
Keith Packard92fd8fd2011-07-25 19:50:10 -07003023 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003024 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003025 return;
3026 }
3027
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003028 /* Try to read the source of the interrupt */
3029 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3030 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3031 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003032 drm_dp_dpcd_writeb(&intel_dp->aux,
3033 DP_DEVICE_SERVICE_IRQ_VECTOR,
3034 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003035
3036 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3037 intel_dp_handle_test_request(intel_dp);
3038 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3039 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3040 }
3041
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003042 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003043 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003044 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07003045 intel_dp_start_link_train(intel_dp);
3046 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003047 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003048 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003049}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003050
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003051/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003052static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003053intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003054{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003055 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003056 uint8_t type;
3057
3058 if (!intel_dp_get_dpcd(intel_dp))
3059 return connector_status_disconnected;
3060
3061 /* if there's no downstream port, we're done */
3062 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003063 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003064
3065 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003066 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3067 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003068 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003069
3070 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3071 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003072 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003073
Adam Jackson23235172012-09-20 16:42:45 -04003074 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3075 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003076 }
3077
3078 /* If no HPD, poke DDC gently */
3079 if (drm_probe_ddc(&intel_dp->adapter))
3080 return connector_status_connected;
3081
3082 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003083 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3084 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3085 if (type == DP_DS_PORT_TYPE_VGA ||
3086 type == DP_DS_PORT_TYPE_NON_EDID)
3087 return connector_status_unknown;
3088 } else {
3089 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3090 DP_DWN_STRM_PORT_TYPE_MASK;
3091 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3092 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3093 return connector_status_unknown;
3094 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003095
3096 /* Anything else is out of spec, warn and ignore */
3097 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003098 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003099}
3100
3101static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003102ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003103{
Paulo Zanoni30add222012-10-26 19:05:45 -02003104 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003105 struct drm_i915_private *dev_priv = dev->dev_private;
3106 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003107 enum drm_connector_status status;
3108
Chris Wilsonfe16d942011-02-12 10:29:38 +00003109 /* Can't disconnect eDP, but you can close the lid... */
3110 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003111 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003112 if (status == connector_status_unknown)
3113 status = connector_status_connected;
3114 return status;
3115 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003116
Damien Lespiau1b469632012-12-13 16:09:01 +00003117 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3118 return connector_status_disconnected;
3119
Keith Packard26d61aa2011-07-25 20:01:09 -07003120 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003121}
3122
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003123static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003124g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003125{
Paulo Zanoni30add222012-10-26 19:05:45 -02003126 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003127 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003128 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003129 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003130
Jesse Barnes35aad752013-03-01 13:14:31 -08003131 /* Can't disconnect eDP, but you can close the lid... */
3132 if (is_edp(intel_dp)) {
3133 enum drm_connector_status status;
3134
3135 status = intel_panel_detect(dev);
3136 if (status == connector_status_unknown)
3137 status = connector_status_connected;
3138 return status;
3139 }
3140
Todd Previte232a6ee2014-01-23 00:13:41 -07003141 if (IS_VALLEYVIEW(dev)) {
3142 switch (intel_dig_port->port) {
3143 case PORT_B:
3144 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3145 break;
3146 case PORT_C:
3147 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3148 break;
3149 case PORT_D:
3150 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3151 break;
3152 default:
3153 return connector_status_unknown;
3154 }
3155 } else {
3156 switch (intel_dig_port->port) {
3157 case PORT_B:
3158 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3159 break;
3160 case PORT_C:
3161 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3162 break;
3163 case PORT_D:
3164 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3165 break;
3166 default:
3167 return connector_status_unknown;
3168 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003169 }
3170
Chris Wilson10f76a32012-05-11 18:01:32 +01003171 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003172 return connector_status_disconnected;
3173
Keith Packard26d61aa2011-07-25 20:01:09 -07003174 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003175}
3176
Keith Packard8c241fe2011-09-28 16:38:44 -07003177static struct edid *
3178intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3179{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003180 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003181
Jani Nikula9cd300e2012-10-19 14:51:52 +03003182 /* use cached edid if we have one */
3183 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003184 /* invalid edid */
3185 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003186 return NULL;
3187
Jani Nikula55e9ede2013-10-01 10:38:54 +03003188 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003189 }
3190
Jani Nikula9cd300e2012-10-19 14:51:52 +03003191 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003192}
3193
3194static int
3195intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3196{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003197 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003198
Jani Nikula9cd300e2012-10-19 14:51:52 +03003199 /* use cached edid if we have one */
3200 if (intel_connector->edid) {
3201 /* invalid edid */
3202 if (IS_ERR(intel_connector->edid))
3203 return 0;
3204
3205 return intel_connector_update_modes(connector,
3206 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003207 }
3208
Jani Nikula9cd300e2012-10-19 14:51:52 +03003209 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003210}
3211
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003212static enum drm_connector_status
3213intel_dp_detect(struct drm_connector *connector, bool force)
3214{
3215 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003216 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3217 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003218 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003219 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003220 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003221 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003222 struct edid *edid = NULL;
3223
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003224 intel_runtime_pm_get(dev_priv);
3225
Imre Deak671dedd2014-03-05 16:20:53 +02003226 power_domain = intel_display_port_power_domain(intel_encoder);
3227 intel_display_power_get(dev_priv, power_domain);
3228
Chris Wilson164c8592013-07-20 20:27:08 +01003229 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3230 connector->base.id, drm_get_connector_name(connector));
3231
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003232 intel_dp->has_audio = false;
3233
3234 if (HAS_PCH_SPLIT(dev))
3235 status = ironlake_dp_detect(intel_dp);
3236 else
3237 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003238
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003239 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003240 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003241
Adam Jackson0d198322012-05-14 16:05:47 -04003242 intel_dp_probe_oui(intel_dp);
3243
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003244 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3245 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003246 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07003247 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01003248 if (edid) {
3249 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003250 kfree(edid);
3251 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003252 }
3253
Paulo Zanonid63885d2012-10-26 19:05:49 -02003254 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3255 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003256 status = connector_status_connected;
3257
3258out:
Imre Deak671dedd2014-03-05 16:20:53 +02003259 intel_display_power_put(dev_priv, power_domain);
3260
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003261 intel_runtime_pm_put(dev_priv);
Imre Deak671dedd2014-03-05 16:20:53 +02003262
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003263 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003264}
3265
3266static int intel_dp_get_modes(struct drm_connector *connector)
3267{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003268 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003269 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3270 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003271 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003272 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003273 struct drm_i915_private *dev_priv = dev->dev_private;
3274 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003275 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003276
3277 /* We should parse the EDID data and find out if it has an audio sink
3278 */
3279
Imre Deak671dedd2014-03-05 16:20:53 +02003280 power_domain = intel_display_port_power_domain(intel_encoder);
3281 intel_display_power_get(dev_priv, power_domain);
3282
Keith Packard8c241fe2011-09-28 16:38:44 -07003283 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Imre Deak671dedd2014-03-05 16:20:53 +02003284 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003285 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003286 return ret;
3287
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003288 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003289 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003290 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003291 mode = drm_mode_duplicate(dev,
3292 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003293 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003294 drm_mode_probed_add(connector, mode);
3295 return 1;
3296 }
3297 }
3298 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003299}
3300
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003301static bool
3302intel_dp_detect_audio(struct drm_connector *connector)
3303{
3304 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003305 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3306 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3307 struct drm_device *dev = connector->dev;
3308 struct drm_i915_private *dev_priv = dev->dev_private;
3309 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003310 struct edid *edid;
3311 bool has_audio = false;
3312
Imre Deak671dedd2014-03-05 16:20:53 +02003313 power_domain = intel_display_port_power_domain(intel_encoder);
3314 intel_display_power_get(dev_priv, power_domain);
3315
Keith Packard8c241fe2011-09-28 16:38:44 -07003316 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003317 if (edid) {
3318 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003319 kfree(edid);
3320 }
3321
Imre Deak671dedd2014-03-05 16:20:53 +02003322 intel_display_power_put(dev_priv, power_domain);
3323
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003324 return has_audio;
3325}
3326
Chris Wilsonf6849602010-09-19 09:29:33 +01003327static int
3328intel_dp_set_property(struct drm_connector *connector,
3329 struct drm_property *property,
3330 uint64_t val)
3331{
Chris Wilsone953fd72011-02-21 22:23:52 +00003332 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003333 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003334 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3335 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003336 int ret;
3337
Rob Clark662595d2012-10-11 20:36:04 -05003338 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003339 if (ret)
3340 return ret;
3341
Chris Wilson3f43c482011-05-12 22:17:24 +01003342 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003343 int i = val;
3344 bool has_audio;
3345
3346 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003347 return 0;
3348
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003349 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003350
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003351 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003352 has_audio = intel_dp_detect_audio(connector);
3353 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003354 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003355
3356 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003357 return 0;
3358
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003359 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003360 goto done;
3361 }
3362
Chris Wilsone953fd72011-02-21 22:23:52 +00003363 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003364 bool old_auto = intel_dp->color_range_auto;
3365 uint32_t old_range = intel_dp->color_range;
3366
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003367 switch (val) {
3368 case INTEL_BROADCAST_RGB_AUTO:
3369 intel_dp->color_range_auto = true;
3370 break;
3371 case INTEL_BROADCAST_RGB_FULL:
3372 intel_dp->color_range_auto = false;
3373 intel_dp->color_range = 0;
3374 break;
3375 case INTEL_BROADCAST_RGB_LIMITED:
3376 intel_dp->color_range_auto = false;
3377 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3378 break;
3379 default:
3380 return -EINVAL;
3381 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003382
3383 if (old_auto == intel_dp->color_range_auto &&
3384 old_range == intel_dp->color_range)
3385 return 0;
3386
Chris Wilsone953fd72011-02-21 22:23:52 +00003387 goto done;
3388 }
3389
Yuly Novikov53b41832012-10-26 12:04:00 +03003390 if (is_edp(intel_dp) &&
3391 property == connector->dev->mode_config.scaling_mode_property) {
3392 if (val == DRM_MODE_SCALE_NONE) {
3393 DRM_DEBUG_KMS("no scaling not supported\n");
3394 return -EINVAL;
3395 }
3396
3397 if (intel_connector->panel.fitting_mode == val) {
3398 /* the eDP scaling property is not changed */
3399 return 0;
3400 }
3401 intel_connector->panel.fitting_mode = val;
3402
3403 goto done;
3404 }
3405
Chris Wilsonf6849602010-09-19 09:29:33 +01003406 return -EINVAL;
3407
3408done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003409 if (intel_encoder->base.crtc)
3410 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003411
3412 return 0;
3413}
3414
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003415static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003416intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003417{
Jani Nikula1d508702012-10-19 14:51:49 +03003418 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003419
Jani Nikula9cd300e2012-10-19 14:51:52 +03003420 if (!IS_ERR_OR_NULL(intel_connector->edid))
3421 kfree(intel_connector->edid);
3422
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003423 /* Can't call is_edp() since the encoder may have been destroyed
3424 * already. */
3425 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003426 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003427
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003428 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003429 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003430}
3431
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003432void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003433{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003434 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3435 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003436 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003437
3438 i2c_del_adapter(&intel_dp->adapter);
3439 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003440 if (is_edp(intel_dp)) {
3441 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003442 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003443 edp_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003444 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003445 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003446 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003447}
3448
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003449static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003450 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003451 .detect = intel_dp_detect,
3452 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003453 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003454 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003455};
3456
3457static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3458 .get_modes = intel_dp_get_modes,
3459 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003460 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003461};
3462
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003463static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003464 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003465};
3466
Chris Wilson995b67622010-08-20 13:23:26 +01003467static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003468intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003469{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003470 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003471
Jesse Barnes885a5012011-07-07 11:11:01 -07003472 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003473}
3474
Zhenyu Wange3421a12010-04-08 09:43:27 +08003475/* Return which DP Port should be selected for Transcoder DP control */
3476int
Akshay Joshi0206e352011-08-16 15:34:10 -04003477intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003478{
3479 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003480 struct intel_encoder *intel_encoder;
3481 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003482
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003483 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3484 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003485
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003486 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3487 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003488 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003489 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003490
Zhenyu Wange3421a12010-04-08 09:43:27 +08003491 return -1;
3492}
3493
Zhao Yakui36e83a12010-06-12 14:32:21 +08003494/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003495bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003496{
3497 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003498 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003499 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003500 static const short port_mapping[] = {
3501 [PORT_B] = PORT_IDPB,
3502 [PORT_C] = PORT_IDPC,
3503 [PORT_D] = PORT_IDPD,
3504 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003505
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003506 if (port == PORT_A)
3507 return true;
3508
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003509 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003510 return false;
3511
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003512 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3513 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003514
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003515 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003516 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3517 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003518 return true;
3519 }
3520 return false;
3521}
3522
Chris Wilsonf6849602010-09-19 09:29:33 +01003523static void
3524intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3525{
Yuly Novikov53b41832012-10-26 12:04:00 +03003526 struct intel_connector *intel_connector = to_intel_connector(connector);
3527
Chris Wilson3f43c482011-05-12 22:17:24 +01003528 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003529 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003530 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003531
3532 if (is_edp(intel_dp)) {
3533 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003534 drm_object_attach_property(
3535 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003536 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003537 DRM_MODE_SCALE_ASPECT);
3538 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003539 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003540}
3541
Imre Deakdada1a92014-01-29 13:25:41 +02003542static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
3543{
3544 intel_dp->last_power_cycle = jiffies;
3545 intel_dp->last_power_on = jiffies;
3546 intel_dp->last_backlight_off = jiffies;
3547}
3548
Daniel Vetter67a54562012-10-20 20:57:45 +02003549static void
3550intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003551 struct intel_dp *intel_dp,
3552 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003553{
3554 struct drm_i915_private *dev_priv = dev->dev_private;
3555 struct edp_power_seq cur, vbt, spec, final;
3556 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003557 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003558
3559 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003560 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003561 pp_on_reg = PCH_PP_ON_DELAYS;
3562 pp_off_reg = PCH_PP_OFF_DELAYS;
3563 pp_div_reg = PCH_PP_DIVISOR;
3564 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003565 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3566
3567 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3568 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3569 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3570 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003571 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003572
3573 /* Workaround: Need to write PP_CONTROL with the unlock key as
3574 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003575 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003576 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003577
Jesse Barnes453c5422013-03-28 09:55:41 -07003578 pp_on = I915_READ(pp_on_reg);
3579 pp_off = I915_READ(pp_off_reg);
3580 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003581
3582 /* Pull timing values out of registers */
3583 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3584 PANEL_POWER_UP_DELAY_SHIFT;
3585
3586 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3587 PANEL_LIGHT_ON_DELAY_SHIFT;
3588
3589 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3590 PANEL_LIGHT_OFF_DELAY_SHIFT;
3591
3592 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3593 PANEL_POWER_DOWN_DELAY_SHIFT;
3594
3595 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3596 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3597
3598 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3599 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3600
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003601 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003602
3603 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3604 * our hw here, which are all in 100usec. */
3605 spec.t1_t3 = 210 * 10;
3606 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3607 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3608 spec.t10 = 500 * 10;
3609 /* This one is special and actually in units of 100ms, but zero
3610 * based in the hw (so we need to add 100 ms). But the sw vbt
3611 * table multiplies it with 1000 to make it in units of 100usec,
3612 * too. */
3613 spec.t11_t12 = (510 + 100) * 10;
3614
3615 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3616 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3617
3618 /* Use the max of the register settings and vbt. If both are
3619 * unset, fall back to the spec limits. */
3620#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3621 spec.field : \
3622 max(cur.field, vbt.field))
3623 assign_final(t1_t3);
3624 assign_final(t8);
3625 assign_final(t9);
3626 assign_final(t10);
3627 assign_final(t11_t12);
3628#undef assign_final
3629
3630#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3631 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3632 intel_dp->backlight_on_delay = get_delay(t8);
3633 intel_dp->backlight_off_delay = get_delay(t9);
3634 intel_dp->panel_power_down_delay = get_delay(t10);
3635 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3636#undef get_delay
3637
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003638 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3639 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3640 intel_dp->panel_power_cycle_delay);
3641
3642 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3643 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3644
3645 if (out)
3646 *out = final;
3647}
3648
3649static void
3650intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3651 struct intel_dp *intel_dp,
3652 struct edp_power_seq *seq)
3653{
3654 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003655 u32 pp_on, pp_off, pp_div, port_sel = 0;
3656 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3657 int pp_on_reg, pp_off_reg, pp_div_reg;
3658
3659 if (HAS_PCH_SPLIT(dev)) {
3660 pp_on_reg = PCH_PP_ON_DELAYS;
3661 pp_off_reg = PCH_PP_OFF_DELAYS;
3662 pp_div_reg = PCH_PP_DIVISOR;
3663 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003664 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3665
3666 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3667 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3668 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003669 }
3670
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003671 /*
3672 * And finally store the new values in the power sequencer. The
3673 * backlight delays are set to 1 because we do manual waits on them. For
3674 * T8, even BSpec recommends doing it. For T9, if we don't do this,
3675 * we'll end up waiting for the backlight off delay twice: once when we
3676 * do the manual sleep, and once when we disable the panel and wait for
3677 * the PP_STATUS bit to become zero.
3678 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003679 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003680 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
3681 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003682 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003683 /* Compute the divisor for the pp clock, simply match the Bspec
3684 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003685 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003686 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003687 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3688
3689 /* Haswell doesn't have any port selection bits for the panel
3690 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003691 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003692 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3693 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3694 else
3695 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003696 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3697 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003698 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003699 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003700 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003701 }
3702
Jesse Barnes453c5422013-03-28 09:55:41 -07003703 pp_on |= port_sel;
3704
3705 I915_WRITE(pp_on_reg, pp_on);
3706 I915_WRITE(pp_off_reg, pp_off);
3707 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003708
Daniel Vetter67a54562012-10-20 20:57:45 +02003709 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003710 I915_READ(pp_on_reg),
3711 I915_READ(pp_off_reg),
3712 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003713}
3714
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003715static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003716 struct intel_connector *intel_connector,
3717 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003718{
3719 struct drm_connector *connector = &intel_connector->base;
3720 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3721 struct drm_device *dev = intel_dig_port->base.base.dev;
3722 struct drm_i915_private *dev_priv = dev->dev_private;
3723 struct drm_display_mode *fixed_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003724 bool has_dpcd;
3725 struct drm_display_mode *scan;
3726 struct edid *edid;
3727
3728 if (!is_edp(intel_dp))
3729 return true;
3730
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003731 /* Cache DPCD and EDID for edp. */
Daniel Vetter4be73782014-01-17 14:39:48 +01003732 edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003733 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01003734 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003735
3736 if (has_dpcd) {
3737 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3738 dev_priv->no_aux_handshake =
3739 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3740 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3741 } else {
3742 /* if this fails, presume the device is a ghost */
3743 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003744 return false;
3745 }
3746
3747 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003748 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003749
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003750 edid = drm_get_edid(connector, &intel_dp->adapter);
3751 if (edid) {
3752 if (drm_add_edid_modes(connector, edid)) {
3753 drm_mode_connector_update_edid_property(connector,
3754 edid);
3755 drm_edid_to_eld(connector, edid);
3756 } else {
3757 kfree(edid);
3758 edid = ERR_PTR(-EINVAL);
3759 }
3760 } else {
3761 edid = ERR_PTR(-ENOENT);
3762 }
3763 intel_connector->edid = edid;
3764
3765 /* prefer fixed mode from EDID if available */
3766 list_for_each_entry(scan, &connector->probed_modes, head) {
3767 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3768 fixed_mode = drm_mode_duplicate(dev, scan);
3769 break;
3770 }
3771 }
3772
3773 /* fallback to VBT if available for eDP */
3774 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3775 fixed_mode = drm_mode_duplicate(dev,
3776 dev_priv->vbt.lfp_lvds_vbt_mode);
3777 if (fixed_mode)
3778 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3779 }
3780
Vandana Kannan4b6ed682014-02-11 14:26:36 +05303781 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003782 intel_panel_setup_backlight(connector);
3783
3784 return true;
3785}
3786
Paulo Zanoni16c25532013-06-12 17:27:25 -03003787bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003788intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3789 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003790{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003791 struct drm_connector *connector = &intel_connector->base;
3792 struct intel_dp *intel_dp = &intel_dig_port->dp;
3793 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3794 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003795 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003796 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003797 struct edp_power_seq power_seq = { 0 };
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003798 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003799 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003800
Damien Lespiauec5b01d2014-01-21 13:35:39 +00003801 /* intel_dp vfuncs */
3802 if (IS_VALLEYVIEW(dev))
3803 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
3804 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
3805 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
3806 else if (HAS_PCH_SPLIT(dev))
3807 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
3808 else
3809 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
3810
Damien Lespiau153b1102014-01-21 13:37:15 +00003811 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
3812
Daniel Vetter07679352012-09-06 22:15:42 +02003813 /* Preserve the current hw state. */
3814 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003815 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003816
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003817 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05303818 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003819 else
3820 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04003821
Imre Deakf7d24902013-05-08 13:14:05 +03003822 /*
3823 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3824 * for DP the encoder type can be set by the caller to
3825 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3826 */
3827 if (type == DRM_MODE_CONNECTOR_eDP)
3828 intel_encoder->type = INTEL_OUTPUT_EDP;
3829
Imre Deake7281ea2013-05-08 13:14:08 +03003830 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3831 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3832 port_name(port));
3833
Adam Jacksonb3295302010-07-16 14:46:28 -04003834 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003835 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3836
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003837 connector->interlace_allowed = true;
3838 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003839
Daniel Vetter66a92782012-07-12 20:08:18 +02003840 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01003841 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003842
Chris Wilsondf0e9242010-09-09 16:20:55 +01003843 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003844 drm_sysfs_connector_add(connector);
3845
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003846 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003847 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3848 else
3849 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02003850 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003851
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003852 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3853 if (HAS_DDI(dev)) {
3854 switch (intel_dig_port->port) {
3855 case PORT_A:
3856 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3857 break;
3858 case PORT_B:
3859 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3860 break;
3861 case PORT_C:
3862 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3863 break;
3864 case PORT_D:
3865 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3866 break;
3867 default:
3868 BUG();
3869 }
3870 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003871
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003872 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003873 switch (port) {
3874 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003875 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003876 name = "DPDDC-A";
3877 break;
3878 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003879 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003880 name = "DPDDC-B";
3881 break;
3882 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003883 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003884 name = "DPDDC-C";
3885 break;
3886 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003887 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003888 name = "DPDDC-D";
3889 break;
3890 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003891 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003892 }
3893
Imre Deakdada1a92014-01-29 13:25:41 +02003894 if (is_edp(intel_dp)) {
3895 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003896 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02003897 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003898
Jani Nikula9d1a1032014-03-14 16:51:15 +02003899 intel_dp_aux_init(intel_dp, intel_connector);
3900
Paulo Zanonib2a14752013-06-12 17:27:28 -03003901 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3902 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3903 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003904
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003905 intel_dp->psr_setup_done = false;
3906
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003907 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003908 i2c_del_adapter(&intel_dp->adapter);
3909 if (is_edp(intel_dp)) {
3910 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3911 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003912 edp_panel_vdd_off_sync(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003913 mutex_unlock(&dev->mode_config.mutex);
3914 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003915 drm_sysfs_connector_remove(connector);
3916 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003917 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003918 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003919
Chris Wilsonf6849602010-09-19 09:29:33 +01003920 intel_dp_add_properties(intel_dp, connector);
3921
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003922 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3923 * 0xd. Failure to do so will result in spurious interrupts being
3924 * generated on the port when a cable is not attached.
3925 */
3926 if (IS_G4X(dev) && !IS_GM45(dev)) {
3927 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3928 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3929 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003930
3931 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003932}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003933
3934void
3935intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3936{
3937 struct intel_digital_port *intel_dig_port;
3938 struct intel_encoder *intel_encoder;
3939 struct drm_encoder *encoder;
3940 struct intel_connector *intel_connector;
3941
Daniel Vetterb14c5672013-09-19 12:18:32 +02003942 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003943 if (!intel_dig_port)
3944 return;
3945
Daniel Vetterb14c5672013-09-19 12:18:32 +02003946 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003947 if (!intel_connector) {
3948 kfree(intel_dig_port);
3949 return;
3950 }
3951
3952 intel_encoder = &intel_dig_port->base;
3953 encoder = &intel_encoder->base;
3954
3955 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3956 DRM_MODE_ENCODER_TMDS);
3957
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003958 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003959 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003960 intel_encoder->disable = intel_disable_dp;
3961 intel_encoder->post_disable = intel_post_disable_dp;
3962 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003963 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003964 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003965 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003966 intel_encoder->pre_enable = vlv_pre_enable_dp;
3967 intel_encoder->enable = vlv_enable_dp;
3968 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003969 intel_encoder->pre_enable = g4x_pre_enable_dp;
3970 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003971 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003972
Paulo Zanoni174edf12012-10-26 19:05:50 -02003973 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003974 intel_dig_port->dp.output_reg = output_reg;
3975
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003976 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003977 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3978 intel_encoder->cloneable = false;
3979 intel_encoder->hot_plug = intel_dp_hot_plug;
3980
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003981 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3982 drm_encoder_cleanup(encoder);
3983 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003984 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003985 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003986}