blob: 0aecce2c6ba0a71bdea002925070a452e15e388c [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030042#include <linux/component.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
Peter Ujfalusi32043da2016-05-27 14:40:49 +030044#include "omapdss.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053046#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053047#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
49/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000050#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030052enum omap_burst_size {
53 BURST_SIZE_X2 = 0,
54 BURST_SIZE_X4 = 1,
55 BURST_SIZE_X8 = 2,
56};
57
Tomi Valkeinen80c39712009-11-12 11:41:42 +020058#define REG_GET(idx, start, end) \
59 FLD_GET(dispc_read_reg(idx), start, end)
60
61#define REG_FLD_MOD(idx, val, start, end) \
62 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
63
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053064struct dispc_features {
65 u8 sw_start;
66 u8 fp_start;
67 u8 bp_start;
68 u16 sw_max;
69 u16 vp_max;
70 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053071 u8 mgr_width_start;
72 u8 mgr_height_start;
73 u16 mgr_width_max;
74 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053075 unsigned long max_lcd_pclk;
76 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030077 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053078 const struct omap_video_timings *mgr_timings,
79 u16 width, u16 height, u16 out_width, u16 out_height,
80 enum omap_color_mode color_mode, bool *five_taps,
81 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053082 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030083 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053084 u16 width, u16 height, u16 out_width, u16 out_height,
85 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030086 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030087
88 /* swap GFX & WB fifos */
89 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020090
91 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
92 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053093
94 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
95 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053096
97 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +030098
99 /* PIXEL_INC is not added to the last pixel of a line */
100 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300101
102 /* POL_FREQ has ALIGN bit */
103 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200104
105 bool has_writeback:1;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +0200106
107 bool supports_double_pixel:1;
Tomi Valkeinenb7536d62016-01-13 18:41:36 +0200108
109 /*
110 * Field order for VENC is different than HDMI. We should handle this in
111 * some intelligent manner, but as the SoCs have either HDMI or VENC,
112 * never both, we can just use this flag for now.
113 */
114 bool reverse_ilace_field_order:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530115};
116
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300117#define DISPC_MAX_NR_FIFOS 5
118
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200119static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000120 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200121 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300122
archit tanejaaffe3602011-02-23 08:41:03 +0000123 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300124 irq_handler_t user_handler;
125 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200127 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300128 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200129
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300130 u32 fifo_size[DISPC_MAX_NR_FIFOS];
131 /* maps which plane is using a fifo. fifo-id -> plane-id */
132 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200133
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300134 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200135 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200136
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530137 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300138
139 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000140
141 struct regmap *syscon_pol;
142 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200143
144 /* DISPC_CONTROL & DISPC_CONFIG lock*/
145 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200146} dispc;
147
Amber Jain0d66cbb2011-05-19 19:47:54 +0530148enum omap_color_component {
149 /* used for all color formats for OMAP3 and earlier
150 * and for RGB and Y color component on OMAP4
151 */
152 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
153 /* used for UV component for
154 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
155 * color formats on OMAP4
156 */
157 DISPC_COLOR_COMPONENT_UV = 1 << 1,
158};
159
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530160enum mgr_reg_fields {
161 DISPC_MGR_FLD_ENABLE,
162 DISPC_MGR_FLD_STNTFT,
163 DISPC_MGR_FLD_GO,
164 DISPC_MGR_FLD_TFTDATALINES,
165 DISPC_MGR_FLD_STALLMODE,
166 DISPC_MGR_FLD_TCKENABLE,
167 DISPC_MGR_FLD_TCKSELECTION,
168 DISPC_MGR_FLD_CPR,
169 DISPC_MGR_FLD_FIFOHANDCHECK,
170 /* used to maintain a count of the above fields */
171 DISPC_MGR_FLD_NUM,
172};
173
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300174struct dispc_reg_field {
175 u16 reg;
176 u8 high;
177 u8 low;
178};
179
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530180static const struct {
181 const char *name;
182 u32 vsync_irq;
183 u32 framedone_irq;
184 u32 sync_lost_irq;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300185 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530186} mgr_desc[] = {
187 [OMAP_DSS_CHANNEL_LCD] = {
188 .name = "LCD",
189 .vsync_irq = DISPC_IRQ_VSYNC,
190 .framedone_irq = DISPC_IRQ_FRAMEDONE,
191 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
192 .reg_desc = {
193 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
194 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
195 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
196 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
197 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
198 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
199 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
200 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
201 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
202 },
203 },
204 [OMAP_DSS_CHANNEL_DIGIT] = {
205 .name = "DIGIT",
206 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200207 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530208 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
209 .reg_desc = {
210 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
211 [DISPC_MGR_FLD_STNTFT] = { },
212 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
213 [DISPC_MGR_FLD_TFTDATALINES] = { },
214 [DISPC_MGR_FLD_STALLMODE] = { },
215 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
216 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
217 [DISPC_MGR_FLD_CPR] = { },
218 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
219 },
220 },
221 [OMAP_DSS_CHANNEL_LCD2] = {
222 .name = "LCD2",
223 .vsync_irq = DISPC_IRQ_VSYNC2,
224 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
225 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
226 .reg_desc = {
227 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
228 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
229 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
230 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
231 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
232 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
233 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
234 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
235 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
236 },
237 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530238 [OMAP_DSS_CHANNEL_LCD3] = {
239 .name = "LCD3",
240 .vsync_irq = DISPC_IRQ_VSYNC3,
241 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
242 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
243 .reg_desc = {
244 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
245 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
246 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
247 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
248 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
249 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
250 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
251 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
252 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
253 },
254 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530255};
256
Archit Taneja6e5264b2012-09-11 12:04:47 +0530257struct color_conv_coef {
258 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
259 int full_range;
260};
261
Tomi Valkeinen65904152015-11-04 17:10:57 +0200262static unsigned long dispc_fclk_rate(void);
263static unsigned long dispc_core_clk_rate(void);
264static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
265static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
266
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530267static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
268static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200269
Archit Taneja55978cc2011-05-06 11:45:51 +0530270static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200271{
Archit Taneja55978cc2011-05-06 11:45:51 +0530272 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200273}
274
Archit Taneja55978cc2011-05-06 11:45:51 +0530275static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200276{
Archit Taneja55978cc2011-05-06 11:45:51 +0530277 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200278}
279
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530280static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
281{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300282 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530283 return REG_GET(rfld.reg, rfld.high, rfld.low);
284}
285
286static void mgr_fld_write(enum omap_channel channel,
287 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300288 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200289 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
290 unsigned long flags;
291
292 if (need_lock)
293 spin_lock_irqsave(&dispc.control_lock, flags);
294
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530295 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200296
297 if (need_lock)
298 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530299}
300
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200301#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530302 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200303#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530304 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200305
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300306static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200307{
Archit Tanejac6104b82011-08-05 19:06:02 +0530308 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200309
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300310 DSSDBG("dispc_save_context\n");
311
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200312 SR(IRQENABLE);
313 SR(CONTROL);
314 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200315 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530316 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
317 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300318 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000319 if (dss_has_feature(FEAT_MGR_LCD2)) {
320 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000321 SR(CONFIG2);
322 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530323 if (dss_has_feature(FEAT_MGR_LCD3)) {
324 SR(CONTROL3);
325 SR(CONFIG3);
326 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200327
Archit Tanejac6104b82011-08-05 19:06:02 +0530328 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
329 SR(DEFAULT_COLOR(i));
330 SR(TRANS_COLOR(i));
331 SR(SIZE_MGR(i));
332 if (i == OMAP_DSS_CHANNEL_DIGIT)
333 continue;
334 SR(TIMING_H(i));
335 SR(TIMING_V(i));
336 SR(POL_FREQ(i));
337 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200338
Archit Tanejac6104b82011-08-05 19:06:02 +0530339 SR(DATA_CYCLE1(i));
340 SR(DATA_CYCLE2(i));
341 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200342
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300343 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530344 SR(CPR_COEF_R(i));
345 SR(CPR_COEF_G(i));
346 SR(CPR_COEF_B(i));
347 }
348 }
349
350 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
351 SR(OVL_BA0(i));
352 SR(OVL_BA1(i));
353 SR(OVL_POSITION(i));
354 SR(OVL_SIZE(i));
355 SR(OVL_ATTRIBUTES(i));
356 SR(OVL_FIFO_THRESHOLD(i));
357 SR(OVL_ROW_INC(i));
358 SR(OVL_PIXEL_INC(i));
359 if (dss_has_feature(FEAT_PRELOAD))
360 SR(OVL_PRELOAD(i));
361 if (i == OMAP_DSS_GFX) {
362 SR(OVL_WINDOW_SKIP(i));
363 SR(OVL_TABLE_BA(i));
364 continue;
365 }
366 SR(OVL_FIR(i));
367 SR(OVL_PICTURE_SIZE(i));
368 SR(OVL_ACCU0(i));
369 SR(OVL_ACCU1(i));
370
371 for (j = 0; j < 8; j++)
372 SR(OVL_FIR_COEF_H(i, j));
373
374 for (j = 0; j < 8; j++)
375 SR(OVL_FIR_COEF_HV(i, j));
376
377 for (j = 0; j < 5; j++)
378 SR(OVL_CONV_COEF(i, j));
379
380 if (dss_has_feature(FEAT_FIR_COEF_V)) {
381 for (j = 0; j < 8; j++)
382 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300383 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000384
Archit Tanejac6104b82011-08-05 19:06:02 +0530385 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
386 SR(OVL_BA0_UV(i));
387 SR(OVL_BA1_UV(i));
388 SR(OVL_FIR2(i));
389 SR(OVL_ACCU2_0(i));
390 SR(OVL_ACCU2_1(i));
391
392 for (j = 0; j < 8; j++)
393 SR(OVL_FIR_COEF_H2(i, j));
394
395 for (j = 0; j < 8; j++)
396 SR(OVL_FIR_COEF_HV2(i, j));
397
398 for (j = 0; j < 8; j++)
399 SR(OVL_FIR_COEF_V2(i, j));
400 }
401 if (dss_has_feature(FEAT_ATTR2))
402 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000403 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200404
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600405 if (dss_has_feature(FEAT_CORE_CLK_DIV))
406 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300407
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300408 dispc.ctx_valid = true;
409
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200410 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200411}
412
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300413static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200414{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200415 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300416
417 DSSDBG("dispc_restore_context\n");
418
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300419 if (!dispc.ctx_valid)
420 return;
421
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200422 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200423 /*RR(CONTROL);*/
424 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200425 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530426 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
427 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300428 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530429 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000430 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530431 if (dss_has_feature(FEAT_MGR_LCD3))
432 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200433
Archit Tanejac6104b82011-08-05 19:06:02 +0530434 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
435 RR(DEFAULT_COLOR(i));
436 RR(TRANS_COLOR(i));
437 RR(SIZE_MGR(i));
438 if (i == OMAP_DSS_CHANNEL_DIGIT)
439 continue;
440 RR(TIMING_H(i));
441 RR(TIMING_V(i));
442 RR(POL_FREQ(i));
443 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530444
Archit Tanejac6104b82011-08-05 19:06:02 +0530445 RR(DATA_CYCLE1(i));
446 RR(DATA_CYCLE2(i));
447 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000448
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300449 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530450 RR(CPR_COEF_R(i));
451 RR(CPR_COEF_G(i));
452 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300453 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000454 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200455
Archit Tanejac6104b82011-08-05 19:06:02 +0530456 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
457 RR(OVL_BA0(i));
458 RR(OVL_BA1(i));
459 RR(OVL_POSITION(i));
460 RR(OVL_SIZE(i));
461 RR(OVL_ATTRIBUTES(i));
462 RR(OVL_FIFO_THRESHOLD(i));
463 RR(OVL_ROW_INC(i));
464 RR(OVL_PIXEL_INC(i));
465 if (dss_has_feature(FEAT_PRELOAD))
466 RR(OVL_PRELOAD(i));
467 if (i == OMAP_DSS_GFX) {
468 RR(OVL_WINDOW_SKIP(i));
469 RR(OVL_TABLE_BA(i));
470 continue;
471 }
472 RR(OVL_FIR(i));
473 RR(OVL_PICTURE_SIZE(i));
474 RR(OVL_ACCU0(i));
475 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200476
Archit Tanejac6104b82011-08-05 19:06:02 +0530477 for (j = 0; j < 8; j++)
478 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200479
Archit Tanejac6104b82011-08-05 19:06:02 +0530480 for (j = 0; j < 8; j++)
481 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200482
Archit Tanejac6104b82011-08-05 19:06:02 +0530483 for (j = 0; j < 5; j++)
484 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200485
Archit Tanejac6104b82011-08-05 19:06:02 +0530486 if (dss_has_feature(FEAT_FIR_COEF_V)) {
487 for (j = 0; j < 8; j++)
488 RR(OVL_FIR_COEF_V(i, j));
489 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200490
Archit Tanejac6104b82011-08-05 19:06:02 +0530491 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
492 RR(OVL_BA0_UV(i));
493 RR(OVL_BA1_UV(i));
494 RR(OVL_FIR2(i));
495 RR(OVL_ACCU2_0(i));
496 RR(OVL_ACCU2_1(i));
497
498 for (j = 0; j < 8; j++)
499 RR(OVL_FIR_COEF_H2(i, j));
500
501 for (j = 0; j < 8; j++)
502 RR(OVL_FIR_COEF_HV2(i, j));
503
504 for (j = 0; j < 8; j++)
505 RR(OVL_FIR_COEF_V2(i, j));
506 }
507 if (dss_has_feature(FEAT_ATTR2))
508 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300509 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200510
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600511 if (dss_has_feature(FEAT_CORE_CLK_DIV))
512 RR(DIVISOR);
513
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200514 /* enable last, because LCD & DIGIT enable are here */
515 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000516 if (dss_has_feature(FEAT_MGR_LCD2))
517 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530518 if (dss_has_feature(FEAT_MGR_LCD3))
519 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200520 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300521 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200522
523 /*
524 * enable last so IRQs won't trigger before
525 * the context is fully restored
526 */
527 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300528
529 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200530}
531
532#undef SR
533#undef RR
534
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300535int dispc_runtime_get(void)
536{
537 int r;
538
539 DSSDBG("dispc_runtime_get\n");
540
541 r = pm_runtime_get_sync(&dispc.pdev->dev);
542 WARN_ON(r < 0);
543 return r < 0 ? r : 0;
544}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200545EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300546
547void dispc_runtime_put(void)
548{
549 int r;
550
551 DSSDBG("dispc_runtime_put\n");
552
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200553 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300554 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300555}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200556EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300557
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200558u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
559{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530560 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200561}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200562EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200563
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200564u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
565{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200566 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
567 return 0;
568
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530569 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200570}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200571EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200572
Tomi Valkeinencb699202012-10-17 10:38:52 +0300573u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
574{
575 return mgr_desc[channel].sync_lost_irq;
576}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200577EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300578
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530579u32 dispc_wb_get_framedone_irq(void)
580{
581 return DISPC_IRQ_FRAMEDONEWB;
582}
583
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300584bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530586 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200587}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200588EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200589
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300590void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200591{
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +0100592 WARN_ON(!dispc_mgr_is_enabled(channel));
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300593 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200594
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530595 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200596
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530597 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200598}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200599EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200600
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530601bool dispc_wb_go_busy(void)
602{
603 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
604}
605
606void dispc_wb_go(void)
607{
608 enum omap_plane plane = OMAP_DSS_WB;
609 bool enable, go;
610
611 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
612
613 if (!enable)
614 return;
615
616 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
617 if (go) {
618 DSSERR("GO bit not down for WB\n");
619 return;
620 }
621
622 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
623}
624
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300625static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200626{
Archit Taneja9b372c22011-05-06 11:45:49 +0530627 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200628}
629
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300630static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200631{
Archit Taneja9b372c22011-05-06 11:45:49 +0530632 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200633}
634
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300635static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200636{
Archit Taneja9b372c22011-05-06 11:45:49 +0530637 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200638}
639
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300640static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530641{
642 BUG_ON(plane == OMAP_DSS_GFX);
643
644 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
645}
646
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300647static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
648 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530649{
650 BUG_ON(plane == OMAP_DSS_GFX);
651
652 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
653}
654
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300655static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530656{
657 BUG_ON(plane == OMAP_DSS_GFX);
658
659 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
660}
661
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530662static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
663 int fir_vinc, int five_taps,
664 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200665{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530666 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200667 int i;
668
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530669 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
670 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200671
672 for (i = 0; i < 8; i++) {
673 u32 h, hv;
674
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530675 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
676 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
677 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
678 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
679 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
680 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
681 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
682 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200683
Amber Jain0d66cbb2011-05-19 19:47:54 +0530684 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300685 dispc_ovl_write_firh_reg(plane, i, h);
686 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530687 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300688 dispc_ovl_write_firh2_reg(plane, i, h);
689 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530690 }
691
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200692 }
693
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200694 if (five_taps) {
695 for (i = 0; i < 8; i++) {
696 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530697 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
698 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530699 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300700 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530701 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300702 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200703 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200704 }
705}
706
Archit Taneja6e5264b2012-09-11 12:04:47 +0530707
708static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
709 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200710{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200711#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
712
Archit Taneja6e5264b2012-09-11 12:04:47 +0530713 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
714 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
715 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
716 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
717 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200718
Archit Taneja6e5264b2012-09-11 12:04:47 +0530719 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200720
721#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200722}
723
Archit Taneja6e5264b2012-09-11 12:04:47 +0530724static void dispc_setup_color_conv_coef(void)
725{
726 int i;
727 int num_ovl = dss_feat_get_num_ovls();
Archit Taneja6e5264b2012-09-11 12:04:47 +0530728 const struct color_conv_coef ctbl_bt601_5_ovl = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200729 /* YUV -> RGB */
Archit Taneja6e5264b2012-09-11 12:04:47 +0530730 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
731 };
732 const struct color_conv_coef ctbl_bt601_5_wb = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200733 /* RGB -> YUV */
734 66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
Archit Taneja6e5264b2012-09-11 12:04:47 +0530735 };
736
737 for (i = 1; i < num_ovl; i++)
738 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
739
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200740 if (dispc.feat->has_writeback)
741 dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530742}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200743
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300744static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200745{
Archit Taneja9b372c22011-05-06 11:45:49 +0530746 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200747}
748
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300749static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200750{
Archit Taneja9b372c22011-05-06 11:45:49 +0530751 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200752}
753
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300754static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530755{
756 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
757}
758
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300759static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530760{
761 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
762}
763
Archit Tanejad79db852012-09-22 12:30:17 +0530764static void dispc_ovl_set_pos(enum omap_plane plane,
765 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200766{
Archit Tanejad79db852012-09-22 12:30:17 +0530767 u32 val;
768
769 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
770 return;
771
772 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530773
774 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200775}
776
Archit Taneja78b687f2012-09-21 14:51:49 +0530777static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
778 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200779{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200780 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530781
Archit Taneja36d87d92012-07-28 22:59:03 +0530782 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530783 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
784 else
785 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200786}
787
Archit Taneja78b687f2012-09-21 14:51:49 +0530788static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
789 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200790{
791 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200792
793 BUG_ON(plane == OMAP_DSS_GFX);
794
795 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530796
Archit Taneja36d87d92012-07-28 22:59:03 +0530797 if (plane == OMAP_DSS_WB)
798 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
799 else
800 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200801}
802
Archit Taneja5b54ed32012-09-26 16:55:27 +0530803static void dispc_ovl_set_zorder(enum omap_plane plane,
804 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530805{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530806 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530807 return;
808
809 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
810}
811
812static void dispc_ovl_enable_zorder_planes(void)
813{
814 int i;
815
816 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
817 return;
818
819 for (i = 0; i < dss_feat_get_num_ovls(); i++)
820 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
821}
822
Archit Taneja5b54ed32012-09-26 16:55:27 +0530823static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
824 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100825{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530826 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100827 return;
828
Archit Taneja9b372c22011-05-06 11:45:49 +0530829 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100830}
831
Archit Taneja5b54ed32012-09-26 16:55:27 +0530832static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
833 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200834{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530835 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300836 int shift;
837
Archit Taneja5b54ed32012-09-26 16:55:27 +0530838 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100839 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530840
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300841 shift = shifts[plane];
842 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200843}
844
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300845static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200846{
Archit Taneja9b372c22011-05-06 11:45:49 +0530847 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200848}
849
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300850static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200851{
Archit Taneja9b372c22011-05-06 11:45:49 +0530852 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200853}
854
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300855static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200856 enum omap_color_mode color_mode)
857{
858 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530859 if (plane != OMAP_DSS_GFX) {
860 switch (color_mode) {
861 case OMAP_DSS_COLOR_NV12:
862 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530863 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530864 m = 0x1; break;
865 case OMAP_DSS_COLOR_RGBA16:
866 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530867 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530868 m = 0x4; break;
869 case OMAP_DSS_COLOR_ARGB16:
870 m = 0x5; break;
871 case OMAP_DSS_COLOR_RGB16:
872 m = 0x6; break;
873 case OMAP_DSS_COLOR_ARGB16_1555:
874 m = 0x7; break;
875 case OMAP_DSS_COLOR_RGB24U:
876 m = 0x8; break;
877 case OMAP_DSS_COLOR_RGB24P:
878 m = 0x9; break;
879 case OMAP_DSS_COLOR_YUV2:
880 m = 0xa; break;
881 case OMAP_DSS_COLOR_UYVY:
882 m = 0xb; break;
883 case OMAP_DSS_COLOR_ARGB32:
884 m = 0xc; break;
885 case OMAP_DSS_COLOR_RGBA32:
886 m = 0xd; break;
887 case OMAP_DSS_COLOR_RGBX32:
888 m = 0xe; break;
889 case OMAP_DSS_COLOR_XRGB16_1555:
890 m = 0xf; break;
891 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300892 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530893 }
894 } else {
895 switch (color_mode) {
896 case OMAP_DSS_COLOR_CLUT1:
897 m = 0x0; break;
898 case OMAP_DSS_COLOR_CLUT2:
899 m = 0x1; break;
900 case OMAP_DSS_COLOR_CLUT4:
901 m = 0x2; break;
902 case OMAP_DSS_COLOR_CLUT8:
903 m = 0x3; break;
904 case OMAP_DSS_COLOR_RGB12U:
905 m = 0x4; break;
906 case OMAP_DSS_COLOR_ARGB16:
907 m = 0x5; break;
908 case OMAP_DSS_COLOR_RGB16:
909 m = 0x6; break;
910 case OMAP_DSS_COLOR_ARGB16_1555:
911 m = 0x7; break;
912 case OMAP_DSS_COLOR_RGB24U:
913 m = 0x8; break;
914 case OMAP_DSS_COLOR_RGB24P:
915 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530916 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530917 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530918 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530919 m = 0xb; break;
920 case OMAP_DSS_COLOR_ARGB32:
921 m = 0xc; break;
922 case OMAP_DSS_COLOR_RGBA32:
923 m = 0xd; break;
924 case OMAP_DSS_COLOR_RGBX32:
925 m = 0xe; break;
926 case OMAP_DSS_COLOR_XRGB16_1555:
927 m = 0xf; break;
928 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300929 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530930 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200931 }
932
Archit Taneja9b372c22011-05-06 11:45:49 +0530933 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200934}
935
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530936static void dispc_ovl_configure_burst_type(enum omap_plane plane,
937 enum omap_dss_rotation_type rotation_type)
938{
939 if (dss_has_feature(FEAT_BURST_2D) == 0)
940 return;
941
942 if (rotation_type == OMAP_DSS_ROT_TILER)
943 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
944 else
945 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
946}
947
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300948void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200949{
950 int shift;
951 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000952 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200953
954 switch (plane) {
955 case OMAP_DSS_GFX:
956 shift = 8;
957 break;
958 case OMAP_DSS_VIDEO1:
959 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530960 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200961 shift = 16;
962 break;
963 default:
964 BUG();
965 return;
966 }
967
Archit Taneja9b372c22011-05-06 11:45:49 +0530968 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000969 if (dss_has_feature(FEAT_MGR_LCD2)) {
970 switch (channel) {
971 case OMAP_DSS_CHANNEL_LCD:
972 chan = 0;
973 chan2 = 0;
974 break;
975 case OMAP_DSS_CHANNEL_DIGIT:
976 chan = 1;
977 chan2 = 0;
978 break;
979 case OMAP_DSS_CHANNEL_LCD2:
980 chan = 0;
981 chan2 = 1;
982 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530983 case OMAP_DSS_CHANNEL_LCD3:
984 if (dss_has_feature(FEAT_MGR_LCD3)) {
985 chan = 0;
986 chan2 = 2;
987 } else {
988 BUG();
989 return;
990 }
991 break;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +0200992 case OMAP_DSS_CHANNEL_WB:
993 chan = 0;
994 chan2 = 3;
995 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000996 default:
997 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300998 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000999 }
1000
1001 val = FLD_MOD(val, chan, shift, shift);
1002 val = FLD_MOD(val, chan2, 31, 30);
1003 } else {
1004 val = FLD_MOD(val, channel, shift, shift);
1005 }
Archit Taneja9b372c22011-05-06 11:45:49 +05301006 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001007}
Tomi Valkeinen348be692012-11-07 18:17:35 +02001008EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001009
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001010static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
1011{
1012 int shift;
1013 u32 val;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001014
1015 switch (plane) {
1016 case OMAP_DSS_GFX:
1017 shift = 8;
1018 break;
1019 case OMAP_DSS_VIDEO1:
1020 case OMAP_DSS_VIDEO2:
1021 case OMAP_DSS_VIDEO3:
1022 shift = 16;
1023 break;
1024 default:
1025 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001026 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001027 }
1028
1029 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1030
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001031 if (FLD_GET(val, shift, shift) == 1)
1032 return OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001033
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001034 if (!dss_has_feature(FEAT_MGR_LCD2))
1035 return OMAP_DSS_CHANNEL_LCD;
1036
1037 switch (FLD_GET(val, 31, 30)) {
1038 case 0:
1039 default:
1040 return OMAP_DSS_CHANNEL_LCD;
1041 case 1:
1042 return OMAP_DSS_CHANNEL_LCD2;
1043 case 2:
1044 return OMAP_DSS_CHANNEL_LCD3;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001045 case 3:
1046 return OMAP_DSS_CHANNEL_WB;
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001047 }
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001048}
1049
Archit Tanejad9ac7732012-09-22 12:38:19 +05301050void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1051{
1052 enum omap_plane plane = OMAP_DSS_WB;
1053
1054 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1055}
1056
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001057static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001058 enum omap_burst_size burst_size)
1059{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301060 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001061 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001062
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001063 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001064 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001065}
1066
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001067static void dispc_configure_burst_sizes(void)
1068{
1069 int i;
1070 const int burst_size = BURST_SIZE_X8;
1071
1072 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001073 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001074 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5b354af2015-11-04 17:10:48 +02001075 if (dispc.feat->has_writeback)
1076 dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001077}
1078
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001079static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001080{
1081 unsigned unit = dss_feat_get_burst_size_unit();
1082 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1083 return unit * 8;
1084}
1085
Mythri P Kd3862612011-03-11 18:02:49 +05301086void dispc_enable_gamma_table(bool enable)
1087{
1088 /*
1089 * This is partially implemented to support only disabling of
1090 * the gamma table.
1091 */
1092 if (enable) {
1093 DSSWARN("Gamma table enabling for TV not yet supported");
1094 return;
1095 }
1096
1097 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1098}
1099
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001100static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001101{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301102 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001103 return;
1104
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301105 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001106}
1107
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001108static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001109 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001110{
1111 u32 coef_r, coef_g, coef_b;
1112
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301113 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001114 return;
1115
1116 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1117 FLD_VAL(coefs->rb, 9, 0);
1118 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1119 FLD_VAL(coefs->gb, 9, 0);
1120 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1121 FLD_VAL(coefs->bb, 9, 0);
1122
1123 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1124 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1125 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1126}
1127
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001128static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001129{
1130 u32 val;
1131
1132 BUG_ON(plane == OMAP_DSS_GFX);
1133
Archit Taneja9b372c22011-05-06 11:45:49 +05301134 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001135 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301136 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001137}
1138
Archit Tanejad79db852012-09-22 12:30:17 +05301139static void dispc_ovl_enable_replication(enum omap_plane plane,
1140 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001141{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301142 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001143 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001144
Archit Tanejad79db852012-09-22 12:30:17 +05301145 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1146 return;
1147
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001148 shift = shifts[plane];
1149 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001150}
1151
Archit Taneja8f366162012-04-16 12:53:44 +05301152static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301153 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001154{
1155 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301156
Archit Taneja33b89922012-11-14 13:50:15 +05301157 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1158 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1159
Archit Taneja702d1442011-05-06 11:45:50 +05301160 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001161}
1162
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001163static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001164{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001165 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001166 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301167 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001168 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001169 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001170
1171 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001172
Archit Tanejaa0acb552010-09-15 19:20:00 +05301173 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001174
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001175 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1176 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001177 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001178 dispc.fifo_size[fifo] = size;
1179
1180 /*
1181 * By default fifos are mapped directly to overlays, fifo 0 to
1182 * ovl 0, fifo 1 to ovl 1, etc.
1183 */
1184 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001185 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001186
1187 /*
1188 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1189 * causes problems with certain use cases, like using the tiler in 2D
1190 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1191 * giving GFX plane a larger fifo. WB but should work fine with a
1192 * smaller fifo.
1193 */
1194 if (dispc.feat->gfx_fifo_workaround) {
1195 u32 v;
1196
1197 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1198
1199 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1200 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1201 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1202 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1203
1204 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1205
1206 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1207 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1208 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001209
1210 /*
1211 * Setup default fifo thresholds.
1212 */
1213 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1214 u32 low, high;
1215 const bool use_fifomerge = false;
1216 const bool manual_update = false;
1217
1218 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1219 use_fifomerge, manual_update);
1220
1221 dispc_ovl_set_fifo_threshold(i, low, high);
1222 }
Tomi Valkeinen65e116e2015-11-04 17:10:49 +02001223
1224 if (dispc.feat->has_writeback) {
1225 u32 low, high;
1226 const bool use_fifomerge = false;
1227 const bool manual_update = false;
1228
1229 dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
1230 use_fifomerge, manual_update);
1231
1232 dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
1233 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001234}
1235
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001236static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001237{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001238 int fifo;
1239 u32 size = 0;
1240
1241 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1242 if (dispc.fifo_assignment[fifo] == plane)
1243 size += dispc.fifo_size[fifo];
1244 }
1245
1246 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001247}
1248
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001249void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001250{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301251 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001252 u32 unit;
1253
1254 unit = dss_feat_get_buffer_size_unit();
1255
1256 WARN_ON(low % unit != 0);
1257 WARN_ON(high % unit != 0);
1258
1259 low /= unit;
1260 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301261
Archit Taneja9b372c22011-05-06 11:45:49 +05301262 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1263 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1264
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001265 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001266 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301267 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001268 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301269 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001270 hi_start, hi_end) * unit,
1271 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001272
Archit Taneja9b372c22011-05-06 11:45:49 +05301273 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301274 FLD_VAL(high, hi_start, hi_end) |
1275 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301276
1277 /*
1278 * configure the preload to the pipeline's high threhold, if HT it's too
1279 * large for the preload field, set the threshold to the maximum value
1280 * that can be held by the preload register
1281 */
1282 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1283 plane != OMAP_DSS_WB)
1284 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001285}
1286
1287void dispc_enable_fifomerge(bool enable)
1288{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001289 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1290 WARN_ON(enable);
1291 return;
1292 }
1293
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001294 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1295 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001296}
1297
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001298void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001299 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1300 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001301{
1302 /*
1303 * All sizes are in bytes. Both the buffer and burst are made of
1304 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1305 */
1306
1307 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001308 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1309 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001310
1311 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001312 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001313
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001314 if (use_fifomerge) {
1315 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001316 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001317 total_fifo_size += dispc_ovl_get_fifo_size(i);
1318 } else {
1319 total_fifo_size = ovl_fifo_size;
1320 }
1321
1322 /*
1323 * We use the same low threshold for both fifomerge and non-fifomerge
1324 * cases, but for fifomerge we calculate the high threshold using the
1325 * combined fifo size
1326 */
1327
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001328 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001329 *fifo_low = ovl_fifo_size - burst_size * 2;
1330 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301331 } else if (plane == OMAP_DSS_WB) {
1332 /*
1333 * Most optimal configuration for writeback is to push out data
1334 * to the interconnect the moment writeback pushes enough pixels
1335 * in the FIFO to form a burst
1336 */
1337 *fifo_low = 0;
1338 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001339 } else {
1340 *fifo_low = ovl_fifo_size - burst_size;
1341 *fifo_high = total_fifo_size - buf_unit;
1342 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001343}
1344
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001345static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
1346{
1347 int bit;
1348
1349 if (plane == OMAP_DSS_GFX)
1350 bit = 14;
1351 else
1352 bit = 23;
1353
1354 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1355}
1356
1357static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
1358 int low, int high)
1359{
1360 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1361 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1362}
1363
1364static void dispc_init_mflag(void)
1365{
1366 int i;
1367
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001368 /*
1369 * HACK: NV12 color format and MFLAG seem to have problems working
1370 * together: using two displays, and having an NV12 overlay on one of
1371 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1372 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1373 * remove the errors, but there doesn't seem to be a clear logic on
1374 * which values work and which not.
1375 *
1376 * As a work-around, set force MFLAG to always on.
1377 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001378 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001379 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001380 (0 << 2)); /* MFLAG_START = disable */
1381
1382 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1383 u32 size = dispc_ovl_get_fifo_size(i);
1384 u32 unit = dss_feat_get_buffer_size_unit();
1385 u32 low, high;
1386
1387 dispc_ovl_set_mflag(i, true);
1388
1389 /*
1390 * Simulation team suggests below thesholds:
1391 * HT = fifosize * 5 / 8;
1392 * LT = fifosize * 4 / 8;
1393 */
1394
1395 low = size * 4 / 8 / unit;
1396 high = size * 5 / 8 / unit;
1397
1398 dispc_ovl_set_mflag_threshold(i, low, high);
1399 }
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001400
1401 if (dispc.feat->has_writeback) {
1402 u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
1403 u32 unit = dss_feat_get_buffer_size_unit();
1404 u32 low, high;
1405
1406 dispc_ovl_set_mflag(OMAP_DSS_WB, true);
1407
1408 /*
1409 * Simulation team suggests below thesholds:
1410 * HT = fifosize * 5 / 8;
1411 * LT = fifosize * 4 / 8;
1412 */
1413
1414 low = size * 4 / 8 / unit;
1415 high = size * 5 / 8 / unit;
1416
1417 dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
1418 }
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001419}
1420
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001421static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301422 int hinc, int vinc,
1423 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001424{
1425 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001426
Amber Jain0d66cbb2011-05-19 19:47:54 +05301427 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1428 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301429
Amber Jain0d66cbb2011-05-19 19:47:54 +05301430 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1431 &hinc_start, &hinc_end);
1432 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1433 &vinc_start, &vinc_end);
1434 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1435 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301436
Amber Jain0d66cbb2011-05-19 19:47:54 +05301437 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1438 } else {
1439 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1440 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1441 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001442}
1443
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001444static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001445{
1446 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301447 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001448
Archit Taneja87a74842011-03-02 11:19:50 +05301449 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1450 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1451
1452 val = FLD_VAL(vaccu, vert_start, vert_end) |
1453 FLD_VAL(haccu, hor_start, hor_end);
1454
Archit Taneja9b372c22011-05-06 11:45:49 +05301455 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001456}
1457
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001458static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001459{
1460 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301461 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001462
Archit Taneja87a74842011-03-02 11:19:50 +05301463 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1464 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1465
1466 val = FLD_VAL(vaccu, vert_start, vert_end) |
1467 FLD_VAL(haccu, hor_start, hor_end);
1468
Archit Taneja9b372c22011-05-06 11:45:49 +05301469 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001470}
1471
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001472static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1473 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301474{
1475 u32 val;
1476
1477 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1478 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1479}
1480
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001481static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1482 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301483{
1484 u32 val;
1485
1486 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1487 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1488}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001489
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001490static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001491 u16 orig_width, u16 orig_height,
1492 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301493 bool five_taps, u8 rotation,
1494 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001495{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301496 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001497
Amber Jained14a3c2011-05-19 19:47:51 +05301498 fir_hinc = 1024 * orig_width / out_width;
1499 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001500
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301501 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1502 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001503 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301504}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001505
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301506static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1507 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1508 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1509{
1510 int h_accu2_0, h_accu2_1;
1511 int v_accu2_0, v_accu2_1;
1512 int chroma_hinc, chroma_vinc;
1513 int idx;
1514
1515 struct accu {
1516 s8 h0_m, h0_n;
1517 s8 h1_m, h1_n;
1518 s8 v0_m, v0_n;
1519 s8 v1_m, v1_n;
1520 };
1521
1522 const struct accu *accu_table;
1523 const struct accu *accu_val;
1524
1525 static const struct accu accu_nv12[4] = {
1526 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1527 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1528 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1529 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1530 };
1531
1532 static const struct accu accu_nv12_ilace[4] = {
1533 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1534 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1535 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1536 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1537 };
1538
1539 static const struct accu accu_yuv[4] = {
1540 { 0, 1, 0, 1, 0, 1, 0, 1 },
1541 { 0, 1, 0, 1, 0, 1, 0, 1 },
1542 { -1, 1, 0, 1, 0, 1, 0, 1 },
1543 { 0, 1, 0, 1, -1, 1, 0, 1 },
1544 };
1545
1546 switch (rotation) {
1547 case OMAP_DSS_ROT_0:
1548 idx = 0;
1549 break;
1550 case OMAP_DSS_ROT_90:
1551 idx = 1;
1552 break;
1553 case OMAP_DSS_ROT_180:
1554 idx = 2;
1555 break;
1556 case OMAP_DSS_ROT_270:
1557 idx = 3;
1558 break;
1559 default:
1560 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001561 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301562 }
1563
1564 switch (color_mode) {
1565 case OMAP_DSS_COLOR_NV12:
1566 if (ilace)
1567 accu_table = accu_nv12_ilace;
1568 else
1569 accu_table = accu_nv12;
1570 break;
1571 case OMAP_DSS_COLOR_YUV2:
1572 case OMAP_DSS_COLOR_UYVY:
1573 accu_table = accu_yuv;
1574 break;
1575 default:
1576 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001577 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301578 }
1579
1580 accu_val = &accu_table[idx];
1581
1582 chroma_hinc = 1024 * orig_width / out_width;
1583 chroma_vinc = 1024 * orig_height / out_height;
1584
1585 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1586 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1587 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1588 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1589
1590 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1591 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1592}
1593
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001594static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301595 u16 orig_width, u16 orig_height,
1596 u16 out_width, u16 out_height,
1597 bool ilace, bool five_taps,
1598 bool fieldmode, enum omap_color_mode color_mode,
1599 u8 rotation)
1600{
1601 int accu0 = 0;
1602 int accu1 = 0;
1603 u32 l;
1604
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001605 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301606 out_width, out_height, five_taps,
1607 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301608 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001609
Archit Taneja87a74842011-03-02 11:19:50 +05301610 /* RESIZEENABLE and VERTICALTAPS */
1611 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301612 l |= (orig_width != out_width) ? (1 << 5) : 0;
1613 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001614 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301615
1616 /* VRESIZECONF and HRESIZECONF */
1617 if (dss_has_feature(FEAT_RESIZECONF)) {
1618 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301619 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1620 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301621 }
1622
1623 /* LINEBUFFERSPLIT */
1624 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1625 l &= ~(0x1 << 22);
1626 l |= five_taps ? (1 << 22) : 0;
1627 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001628
Archit Taneja9b372c22011-05-06 11:45:49 +05301629 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001630
1631 /*
1632 * field 0 = even field = bottom field
1633 * field 1 = odd field = top field
1634 */
1635 if (ilace && !fieldmode) {
1636 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301637 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001638 if (accu0 >= 1024/2) {
1639 accu1 = 1024/2;
1640 accu0 -= accu1;
1641 }
1642 }
1643
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001644 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1645 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001646}
1647
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001648static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301649 u16 orig_width, u16 orig_height,
1650 u16 out_width, u16 out_height,
1651 bool ilace, bool five_taps,
1652 bool fieldmode, enum omap_color_mode color_mode,
1653 u8 rotation)
1654{
1655 int scale_x = out_width != orig_width;
1656 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301657 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301658
1659 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1660 return;
1661 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1662 color_mode != OMAP_DSS_COLOR_UYVY &&
1663 color_mode != OMAP_DSS_COLOR_NV12)) {
1664 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301665 if (plane != OMAP_DSS_WB)
1666 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301667 return;
1668 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001669
1670 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1671 out_height, ilace, color_mode, rotation);
1672
Amber Jain0d66cbb2011-05-19 19:47:54 +05301673 switch (color_mode) {
1674 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301675 if (chroma_upscale) {
1676 /* UV is subsampled by 2 horizontally and vertically */
1677 orig_height >>= 1;
1678 orig_width >>= 1;
1679 } else {
1680 /* UV is downsampled by 2 horizontally and vertically */
1681 orig_height <<= 1;
1682 orig_width <<= 1;
1683 }
1684
Amber Jain0d66cbb2011-05-19 19:47:54 +05301685 break;
1686 case OMAP_DSS_COLOR_YUV2:
1687 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301688 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301689 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301690 rotation == OMAP_DSS_ROT_180) {
1691 if (chroma_upscale)
1692 /* UV is subsampled by 2 horizontally */
1693 orig_width >>= 1;
1694 else
1695 /* UV is downsampled by 2 horizontally */
1696 orig_width <<= 1;
1697 }
1698
Amber Jain0d66cbb2011-05-19 19:47:54 +05301699 /* must use FIR for YUV422 if rotated */
1700 if (rotation != OMAP_DSS_ROT_0)
1701 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301702
Amber Jain0d66cbb2011-05-19 19:47:54 +05301703 break;
1704 default:
1705 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001706 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301707 }
1708
1709 if (out_width != orig_width)
1710 scale_x = true;
1711 if (out_height != orig_height)
1712 scale_y = true;
1713
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001714 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301715 out_width, out_height, five_taps,
1716 rotation, DISPC_COLOR_COMPONENT_UV);
1717
Archit Taneja2a5561b2012-07-16 16:37:45 +05301718 if (plane != OMAP_DSS_WB)
1719 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1720 (scale_x || scale_y) ? 1 : 0, 8, 8);
1721
Amber Jain0d66cbb2011-05-19 19:47:54 +05301722 /* set H scaling */
1723 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1724 /* set V scaling */
1725 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301726}
1727
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001728static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301729 u16 orig_width, u16 orig_height,
1730 u16 out_width, u16 out_height,
1731 bool ilace, bool five_taps,
1732 bool fieldmode, enum omap_color_mode color_mode,
1733 u8 rotation)
1734{
1735 BUG_ON(plane == OMAP_DSS_GFX);
1736
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001737 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301738 orig_width, orig_height,
1739 out_width, out_height,
1740 ilace, five_taps,
1741 fieldmode, color_mode,
1742 rotation);
1743
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001744 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301745 orig_width, orig_height,
1746 out_width, out_height,
1747 ilace, five_taps,
1748 fieldmode, color_mode,
1749 rotation);
1750}
1751
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001752static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301753 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001754 bool mirroring, enum omap_color_mode color_mode)
1755{
Archit Taneja87a74842011-03-02 11:19:50 +05301756 bool row_repeat = false;
1757 int vidrot = 0;
1758
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001759 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1760 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001761
1762 if (mirroring) {
1763 switch (rotation) {
1764 case OMAP_DSS_ROT_0:
1765 vidrot = 2;
1766 break;
1767 case OMAP_DSS_ROT_90:
1768 vidrot = 1;
1769 break;
1770 case OMAP_DSS_ROT_180:
1771 vidrot = 0;
1772 break;
1773 case OMAP_DSS_ROT_270:
1774 vidrot = 3;
1775 break;
1776 }
1777 } else {
1778 switch (rotation) {
1779 case OMAP_DSS_ROT_0:
1780 vidrot = 0;
1781 break;
1782 case OMAP_DSS_ROT_90:
1783 vidrot = 1;
1784 break;
1785 case OMAP_DSS_ROT_180:
1786 vidrot = 2;
1787 break;
1788 case OMAP_DSS_ROT_270:
1789 vidrot = 3;
1790 break;
1791 }
1792 }
1793
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001794 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301795 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001796 else
Archit Taneja87a74842011-03-02 11:19:50 +05301797 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001798 }
Archit Taneja87a74842011-03-02 11:19:50 +05301799
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001800 /*
1801 * OMAP4/5 Errata i631:
1802 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1803 * rows beyond the framebuffer, which may cause OCP error.
1804 */
1805 if (color_mode == OMAP_DSS_COLOR_NV12 &&
1806 rotation_type != OMAP_DSS_ROT_TILER)
1807 vidrot = 1;
1808
Archit Taneja9b372c22011-05-06 11:45:49 +05301809 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301810 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301811 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1812 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301813
1814 if (color_mode == OMAP_DSS_COLOR_NV12) {
1815 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1816 (rotation == OMAP_DSS_ROT_0 ||
1817 rotation == OMAP_DSS_ROT_180);
1818 /* DOUBLESTRIDE */
1819 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1820 }
1821
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001822}
1823
1824static int color_mode_to_bpp(enum omap_color_mode color_mode)
1825{
1826 switch (color_mode) {
1827 case OMAP_DSS_COLOR_CLUT1:
1828 return 1;
1829 case OMAP_DSS_COLOR_CLUT2:
1830 return 2;
1831 case OMAP_DSS_COLOR_CLUT4:
1832 return 4;
1833 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301834 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001835 return 8;
1836 case OMAP_DSS_COLOR_RGB12U:
1837 case OMAP_DSS_COLOR_RGB16:
1838 case OMAP_DSS_COLOR_ARGB16:
1839 case OMAP_DSS_COLOR_YUV2:
1840 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301841 case OMAP_DSS_COLOR_RGBA16:
1842 case OMAP_DSS_COLOR_RGBX16:
1843 case OMAP_DSS_COLOR_ARGB16_1555:
1844 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001845 return 16;
1846 case OMAP_DSS_COLOR_RGB24P:
1847 return 24;
1848 case OMAP_DSS_COLOR_RGB24U:
1849 case OMAP_DSS_COLOR_ARGB32:
1850 case OMAP_DSS_COLOR_RGBA32:
1851 case OMAP_DSS_COLOR_RGBX32:
1852 return 32;
1853 default:
1854 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001855 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001856 }
1857}
1858
1859static s32 pixinc(int pixels, u8 ps)
1860{
1861 if (pixels == 1)
1862 return 1;
1863 else if (pixels > 1)
1864 return 1 + (pixels - 1) * ps;
1865 else if (pixels < 0)
1866 return 1 - (-pixels + 1) * ps;
1867 else
1868 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001869 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001870}
1871
1872static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1873 u16 screen_width,
1874 u16 width, u16 height,
1875 enum omap_color_mode color_mode, bool fieldmode,
1876 unsigned int field_offset,
1877 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301878 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001879{
1880 u8 ps;
1881
1882 /* FIXME CLUT formats */
1883 switch (color_mode) {
1884 case OMAP_DSS_COLOR_CLUT1:
1885 case OMAP_DSS_COLOR_CLUT2:
1886 case OMAP_DSS_COLOR_CLUT4:
1887 case OMAP_DSS_COLOR_CLUT8:
1888 BUG();
1889 return;
1890 case OMAP_DSS_COLOR_YUV2:
1891 case OMAP_DSS_COLOR_UYVY:
1892 ps = 4;
1893 break;
1894 default:
1895 ps = color_mode_to_bpp(color_mode) / 8;
1896 break;
1897 }
1898
1899 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1900 width, height);
1901
1902 /*
1903 * field 0 = even field = bottom field
1904 * field 1 = odd field = top field
1905 */
1906 switch (rotation + mirror * 4) {
1907 case OMAP_DSS_ROT_0:
1908 case OMAP_DSS_ROT_180:
1909 /*
1910 * If the pixel format is YUV or UYVY divide the width
1911 * of the image by 2 for 0 and 180 degree rotation.
1912 */
1913 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1914 color_mode == OMAP_DSS_COLOR_UYVY)
1915 width = width >> 1;
1916 case OMAP_DSS_ROT_90:
1917 case OMAP_DSS_ROT_270:
1918 *offset1 = 0;
1919 if (field_offset)
1920 *offset0 = field_offset * screen_width * ps;
1921 else
1922 *offset0 = 0;
1923
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301924 *row_inc = pixinc(1 +
1925 (y_predecim * screen_width - x_predecim * width) +
1926 (fieldmode ? screen_width : 0), ps);
1927 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001928 break;
1929
1930 case OMAP_DSS_ROT_0 + 4:
1931 case OMAP_DSS_ROT_180 + 4:
1932 /* If the pixel format is YUV or UYVY divide the width
1933 * of the image by 2 for 0 degree and 180 degree
1934 */
1935 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1936 color_mode == OMAP_DSS_COLOR_UYVY)
1937 width = width >> 1;
1938 case OMAP_DSS_ROT_90 + 4:
1939 case OMAP_DSS_ROT_270 + 4:
1940 *offset1 = 0;
1941 if (field_offset)
1942 *offset0 = field_offset * screen_width * ps;
1943 else
1944 *offset0 = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301945 *row_inc = pixinc(1 -
1946 (y_predecim * screen_width + x_predecim * width) -
1947 (fieldmode ? screen_width : 0), ps);
1948 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001949 break;
1950
1951 default:
1952 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001953 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001954 }
1955}
1956
1957static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1958 u16 screen_width,
1959 u16 width, u16 height,
1960 enum omap_color_mode color_mode, bool fieldmode,
1961 unsigned int field_offset,
1962 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301963 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001964{
1965 u8 ps;
1966 u16 fbw, fbh;
1967
1968 /* FIXME CLUT formats */
1969 switch (color_mode) {
1970 case OMAP_DSS_COLOR_CLUT1:
1971 case OMAP_DSS_COLOR_CLUT2:
1972 case OMAP_DSS_COLOR_CLUT4:
1973 case OMAP_DSS_COLOR_CLUT8:
1974 BUG();
1975 return;
1976 default:
1977 ps = color_mode_to_bpp(color_mode) / 8;
1978 break;
1979 }
1980
1981 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1982 width, height);
1983
1984 /* width & height are overlay sizes, convert to fb sizes */
1985
1986 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1987 fbw = width;
1988 fbh = height;
1989 } else {
1990 fbw = height;
1991 fbh = width;
1992 }
1993
1994 /*
1995 * field 0 = even field = bottom field
1996 * field 1 = odd field = top field
1997 */
1998 switch (rotation + mirror * 4) {
1999 case OMAP_DSS_ROT_0:
2000 *offset1 = 0;
2001 if (field_offset)
2002 *offset0 = *offset1 + field_offset * screen_width * ps;
2003 else
2004 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302005 *row_inc = pixinc(1 +
2006 (y_predecim * screen_width - fbw * x_predecim) +
2007 (fieldmode ? screen_width : 0), ps);
2008 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2009 color_mode == OMAP_DSS_COLOR_UYVY)
2010 *pix_inc = pixinc(x_predecim, 2 * ps);
2011 else
2012 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002013 break;
2014 case OMAP_DSS_ROT_90:
2015 *offset1 = screen_width * (fbh - 1) * ps;
2016 if (field_offset)
2017 *offset0 = *offset1 + field_offset * ps;
2018 else
2019 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302020 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
2021 y_predecim + (fieldmode ? 1 : 0), ps);
2022 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002023 break;
2024 case OMAP_DSS_ROT_180:
2025 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2026 if (field_offset)
2027 *offset0 = *offset1 - field_offset * screen_width * ps;
2028 else
2029 *offset0 = *offset1;
2030 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302031 (y_predecim * screen_width - fbw * x_predecim) -
2032 (fieldmode ? screen_width : 0), ps);
2033 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2034 color_mode == OMAP_DSS_COLOR_UYVY)
2035 *pix_inc = pixinc(-x_predecim, 2 * ps);
2036 else
2037 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002038 break;
2039 case OMAP_DSS_ROT_270:
2040 *offset1 = (fbw - 1) * ps;
2041 if (field_offset)
2042 *offset0 = *offset1 - field_offset * ps;
2043 else
2044 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302045 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
2046 y_predecim - (fieldmode ? 1 : 0), ps);
2047 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002048 break;
2049
2050 /* mirroring */
2051 case OMAP_DSS_ROT_0 + 4:
2052 *offset1 = (fbw - 1) * ps;
2053 if (field_offset)
2054 *offset0 = *offset1 + field_offset * screen_width * ps;
2055 else
2056 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302057 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002058 (fieldmode ? screen_width : 0),
2059 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302060 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2061 color_mode == OMAP_DSS_COLOR_UYVY)
2062 *pix_inc = pixinc(-x_predecim, 2 * ps);
2063 else
2064 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002065 break;
2066
2067 case OMAP_DSS_ROT_90 + 4:
2068 *offset1 = 0;
2069 if (field_offset)
2070 *offset0 = *offset1 + field_offset * ps;
2071 else
2072 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302073 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
2074 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002075 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302076 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002077 break;
2078
2079 case OMAP_DSS_ROT_180 + 4:
2080 *offset1 = screen_width * (fbh - 1) * ps;
2081 if (field_offset)
2082 *offset0 = *offset1 - field_offset * screen_width * ps;
2083 else
2084 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302085 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002086 (fieldmode ? screen_width : 0),
2087 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302088 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2089 color_mode == OMAP_DSS_COLOR_UYVY)
2090 *pix_inc = pixinc(x_predecim, 2 * ps);
2091 else
2092 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002093 break;
2094
2095 case OMAP_DSS_ROT_270 + 4:
2096 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2097 if (field_offset)
2098 *offset0 = *offset1 - field_offset * ps;
2099 else
2100 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302101 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
2102 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002103 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302104 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002105 break;
2106
2107 default:
2108 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002109 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002110 }
2111}
2112
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302113static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
2114 enum omap_color_mode color_mode, bool fieldmode,
2115 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2116 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
2117{
2118 u8 ps;
2119
2120 switch (color_mode) {
2121 case OMAP_DSS_COLOR_CLUT1:
2122 case OMAP_DSS_COLOR_CLUT2:
2123 case OMAP_DSS_COLOR_CLUT4:
2124 case OMAP_DSS_COLOR_CLUT8:
2125 BUG();
2126 return;
2127 default:
2128 ps = color_mode_to_bpp(color_mode) / 8;
2129 break;
2130 }
2131
2132 DSSDBG("scrw %d, width %d\n", screen_width, width);
2133
2134 /*
2135 * field 0 = even field = bottom field
2136 * field 1 = odd field = top field
2137 */
2138 *offset1 = 0;
2139 if (field_offset)
2140 *offset0 = *offset1 + field_offset * screen_width * ps;
2141 else
2142 *offset0 = *offset1;
2143 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2144 (fieldmode ? screen_width : 0), ps);
2145 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2146 color_mode == OMAP_DSS_COLOR_UYVY)
2147 *pix_inc = pixinc(x_predecim, 2 * ps);
2148 else
2149 *pix_inc = pixinc(x_predecim, ps);
2150}
2151
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302152/*
2153 * This function is used to avoid synclosts in OMAP3, because of some
2154 * undocumented horizontal position and timing related limitations.
2155 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002156static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302157 const struct omap_video_timings *t, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002158 u16 width, u16 height, u16 out_width, u16 out_height,
2159 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302160{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002161 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302162 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302163 static const u8 limits[3] = { 8, 10, 20 };
2164 u64 val, blank;
2165 int i;
2166
Archit Taneja81ab95b2012-05-08 15:53:20 +05302167 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302168
2169 i = 0;
2170 if (out_height < height)
2171 i++;
2172 if (out_width < width)
2173 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302174 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302175 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2176 if (blank <= limits[i])
2177 return -EINVAL;
2178
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002179 /* FIXME add checks for 3-tap filter once the limitations are known */
2180 if (!five_taps)
2181 return 0;
2182
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302183 /*
2184 * Pixel data should be prepared before visible display point starts.
2185 * So, atleast DS-2 lines must have already been fetched by DISPC
2186 * during nonactive - pos_x period.
2187 */
2188 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2189 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002190 val, max(0, ds - 2) * width);
2191 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302192 return -EINVAL;
2193
2194 /*
2195 * All lines need to be refilled during the nonactive period of which
2196 * only one line can be loaded during the active period. So, atleast
2197 * DS - 1 lines should be loaded during nonactive period.
2198 */
2199 val = div_u64((u64)nonactive * lclk, pclk);
2200 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002201 val, max(0, ds - 1) * width);
2202 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302203 return -EINVAL;
2204
2205 return 0;
2206}
2207
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002208static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302209 const struct omap_video_timings *mgr_timings, u16 width,
2210 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00002211 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002212{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302213 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302214 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002215
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302216 if (height <= out_height && width <= out_width)
2217 return (unsigned long) pclk;
2218
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002219 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302220 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002221
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002222 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002223 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302224 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002225
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002226 if (height > 2 * out_height) {
2227 if (ppl == out_width)
2228 return 0;
2229
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002230 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002231 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302232 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002233 }
2234 }
2235
2236 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002237 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002238 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302239 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002240
2241 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302242 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002243 }
2244
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302245 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002246}
2247
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002248static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302249 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302250{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302251 if (height > out_height && width > out_width)
2252 return pclk * 4;
2253 else
2254 return pclk * 2;
2255}
2256
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002257static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302258 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002259{
2260 unsigned int hf, vf;
2261
2262 /*
2263 * FIXME how to determine the 'A' factor
2264 * for the no downscaling case ?
2265 */
2266
2267 if (width > 3 * out_width)
2268 hf = 4;
2269 else if (width > 2 * out_width)
2270 hf = 3;
2271 else if (width > out_width)
2272 hf = 2;
2273 else
2274 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002275 if (height > out_height)
2276 vf = 2;
2277 else
2278 vf = 1;
2279
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302280 return pclk * vf * hf;
2281}
2282
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002283static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302284 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302285{
Archit Taneja8ba85302012-09-26 17:00:37 +05302286 /*
2287 * If the overlay/writeback is in mem to mem mode, there are no
2288 * downscaling limitations with respect to pixel clock, return 1 as
2289 * required core clock to represent that we have sufficient enough
2290 * core clock to do maximum downscaling
2291 */
2292 if (mem_to_mem)
2293 return 1;
2294
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302295 if (width > out_width)
2296 return DIV_ROUND_UP(pclk, out_width) * width;
2297 else
2298 return pclk;
2299}
2300
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002301static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302302 const struct omap_video_timings *mgr_timings,
2303 u16 width, u16 height, u16 out_width, u16 out_height,
2304 enum omap_color_mode color_mode, bool *five_taps,
2305 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302306 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302307{
2308 int error;
2309 u16 in_width, in_height;
2310 int min_factor = min(*decim_x, *decim_y);
2311 const int maxsinglelinewidth =
2312 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302313
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302314 *five_taps = false;
2315
2316 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002317 in_height = height / *decim_y;
2318 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002319 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302320 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302321 error = (in_width > maxsinglelinewidth || !*core_clk ||
2322 *core_clk > dispc_core_clk_rate());
2323 if (error) {
2324 if (*decim_x == *decim_y) {
2325 *decim_x = min_factor;
2326 ++*decim_y;
2327 } else {
2328 swap(*decim_x, *decim_y);
2329 if (*decim_x < *decim_y)
2330 ++*decim_x;
2331 }
2332 }
2333 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2334
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002335 if (error) {
2336 DSSERR("failed to find scaling settings\n");
2337 return -EINVAL;
2338 }
2339
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302340 if (in_width > maxsinglelinewidth) {
2341 DSSERR("Cannot scale max input width exceeded");
2342 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302343 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302344 return 0;
2345}
2346
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002347static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302348 const struct omap_video_timings *mgr_timings,
2349 u16 width, u16 height, u16 out_width, u16 out_height,
2350 enum omap_color_mode color_mode, bool *five_taps,
2351 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302352 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302353{
2354 int error;
2355 u16 in_width, in_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302356 const int maxsinglelinewidth =
2357 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2358
2359 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002360 in_height = height / *decim_y;
2361 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002362 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302363
2364 if (in_width > maxsinglelinewidth)
2365 if (in_height > out_height &&
2366 in_height < out_height * 2)
2367 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002368again:
2369 if (*five_taps)
2370 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2371 in_width, in_height, out_width,
2372 out_height, color_mode);
2373 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002374 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302375 in_height, out_width, out_height,
2376 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302377
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002378 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2379 pos_x, in_width, in_height, out_width,
2380 out_height, *five_taps);
2381 if (error && *five_taps) {
2382 *five_taps = false;
2383 goto again;
2384 }
2385
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302386 error = (error || in_width > maxsinglelinewidth * 2 ||
2387 (in_width > maxsinglelinewidth && *five_taps) ||
2388 !*core_clk || *core_clk > dispc_core_clk_rate());
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002389
2390 if (!error) {
2391 /* verify that we're inside the limits of scaler */
2392 if (in_width / 4 > out_width)
2393 error = 1;
2394
2395 if (*five_taps) {
2396 if (in_height / 4 > out_height)
2397 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302398 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002399 if (in_height / 2 > out_height)
2400 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302401 }
2402 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002403
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002404 if (error)
2405 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302406 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2407
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002408 if (error) {
2409 DSSERR("failed to find scaling settings\n");
2410 return -EINVAL;
2411 }
2412
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002413 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, in_width,
2414 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302415 DSSERR("horizontal timing too tight\n");
2416 return -EINVAL;
2417 }
2418
2419 if (in_width > (maxsinglelinewidth * 2)) {
2420 DSSERR("Cannot setup scaling");
2421 DSSERR("width exceeds maximum width possible");
2422 return -EINVAL;
2423 }
2424
2425 if (in_width > maxsinglelinewidth && *five_taps) {
2426 DSSERR("cannot setup scaling with five taps");
2427 return -EINVAL;
2428 }
2429 return 0;
2430}
2431
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002432static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302433 const struct omap_video_timings *mgr_timings,
2434 u16 width, u16 height, u16 out_width, u16 out_height,
2435 enum omap_color_mode color_mode, bool *five_taps,
2436 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302437 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302438{
2439 u16 in_width, in_width_max;
2440 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002441 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302442 const int maxsinglelinewidth =
2443 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302444 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302445
Archit Taneja5d501082012-11-07 11:45:02 +05302446 if (mem_to_mem) {
2447 in_width_max = out_width * maxdownscale;
2448 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302449 in_width_max = dispc_core_clk_rate() /
2450 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302451 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302452
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302453 *decim_x = DIV_ROUND_UP(width, in_width_max);
2454
2455 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2456 if (*decim_x > *x_predecim)
2457 return -EINVAL;
2458
2459 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002460 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302461 } while (*decim_x <= *x_predecim &&
2462 in_width > maxsinglelinewidth && ++*decim_x);
2463
2464 if (in_width > maxsinglelinewidth) {
2465 DSSERR("Cannot scale width exceeds max line width");
2466 return -EINVAL;
2467 }
2468
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002469 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302470 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302471 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002472}
2473
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002474#define DIV_FRAC(dividend, divisor) \
2475 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2476
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002477static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302478 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302479 const struct omap_video_timings *mgr_timings,
2480 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302481 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302482 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302483 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302484{
Archit Taneja0373cac2011-09-08 13:25:17 +05302485 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302486 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302487 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302488 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302489
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002490 if (width == out_width && height == out_height)
2491 return 0;
2492
Tomi Valkeinenfd2eac52015-11-04 17:10:51 +02002493 if (!mem_to_mem && (pclk == 0 || mgr_timings->pixelclock == 0)) {
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002494 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2495 return -EINVAL;
2496 }
2497
Archit Taneja5b54ed32012-09-26 16:55:27 +05302498 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002499 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302500
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002501 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302502 *x_predecim = *y_predecim = 1;
2503 } else {
2504 *x_predecim = max_decim_limit;
2505 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2506 dss_has_feature(FEAT_BURST_2D)) ?
2507 2 : max_decim_limit;
2508 }
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302509
2510 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2511 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2512 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2513 color_mode == OMAP_DSS_COLOR_CLUT8) {
2514 *x_predecim = 1;
2515 *y_predecim = 1;
2516 *five_taps = false;
2517 return 0;
2518 }
2519
2520 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2521 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2522
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302523 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302524 return -EINVAL;
2525
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302526 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302527 return -EINVAL;
2528
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002529 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302530 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302531 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2532 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302533 if (ret)
2534 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302535
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002536 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2537 width, height,
2538 out_width, out_height,
2539 out_width / width, DIV_FRAC(out_width, width),
2540 out_height / height, DIV_FRAC(out_height, height),
2541
2542 decim_x, decim_y,
2543 width / decim_x, height / decim_y,
2544 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2545 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2546
2547 *five_taps ? 5 : 3,
2548 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302549
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302550 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302551 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302552 "required core clk rate = %lu Hz, "
2553 "current core clk rate = %lu Hz\n",
2554 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302555 return -EINVAL;
2556 }
2557
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302558 *x_predecim = decim_x;
2559 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302560 return 0;
2561}
2562
Archit Taneja84a880f2012-09-26 16:57:37 +05302563static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302564 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2565 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2566 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2567 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2568 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302569 bool replication, const struct omap_video_timings *mgr_timings,
2570 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002571{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302572 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002573 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302574 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002575 unsigned offset0, offset1;
2576 s32 row_inc;
2577 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302578 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002579 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302580 u16 in_height = height;
2581 u16 in_width = width;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302582 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302583 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002584 unsigned long pclk = dispc_plane_pclk_rate(plane);
2585 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002586
Tomi Valkeinene5666582014-11-28 14:34:15 +02002587 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002588 return -EINVAL;
2589
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002590 switch (color_mode) {
2591 case OMAP_DSS_COLOR_YUV2:
2592 case OMAP_DSS_COLOR_UYVY:
2593 case OMAP_DSS_COLOR_NV12:
2594 if (in_width & 1) {
2595 DSSERR("input width %d is not even for YUV format\n",
2596 in_width);
2597 return -EINVAL;
2598 }
2599 break;
2600
2601 default:
2602 break;
2603 }
2604
Archit Taneja84a880f2012-09-26 16:57:37 +05302605 out_width = out_width == 0 ? width : out_width;
2606 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002607
Archit Taneja84a880f2012-09-26 16:57:37 +05302608 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002609 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002610
2611 if (ilace) {
2612 if (fieldmode)
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302613 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302614 pos_y /= 2;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302615 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002616
2617 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302618 "out_height %d\n", in_height, pos_y,
2619 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002620 }
2621
Archit Taneja84a880f2012-09-26 16:57:37 +05302622 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302623 return -EINVAL;
2624
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002625 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302626 in_height, out_width, out_height, color_mode,
2627 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302628 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302629 if (r)
2630 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002631
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002632 in_width = in_width / x_predecim;
2633 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302634
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002635 if (x_predecim > 1 || y_predecim > 1)
2636 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2637 x_predecim, y_predecim, in_width, in_height);
2638
2639 switch (color_mode) {
2640 case OMAP_DSS_COLOR_YUV2:
2641 case OMAP_DSS_COLOR_UYVY:
2642 case OMAP_DSS_COLOR_NV12:
2643 if (in_width & 1) {
2644 DSSDBG("predecimated input width is not even for YUV format\n");
2645 DSSDBG("adjusting input width %d -> %d\n",
2646 in_width, in_width & ~1);
2647
2648 in_width &= ~1;
2649 }
2650 break;
2651
2652 default:
2653 break;
2654 }
2655
Archit Taneja84a880f2012-09-26 16:57:37 +05302656 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2657 color_mode == OMAP_DSS_COLOR_UYVY ||
2658 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302659 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002660
2661 if (ilace && !fieldmode) {
2662 /*
2663 * when downscaling the bottom field may have to start several
2664 * source lines below the top field. Unfortunately ACCUI
2665 * registers will only hold the fractional part of the offset
2666 * so the integer part must be added to the base address of the
2667 * bottom field.
2668 */
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302669 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002670 field_offset = 0;
2671 else
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302672 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002673 }
2674
2675 /* Fields are independent but interleaved in memory. */
2676 if (fieldmode)
2677 field_offset = 1;
2678
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002679 offset0 = 0;
2680 offset1 = 0;
2681 row_inc = 0;
2682 pix_inc = 0;
2683
Archit Taneja6be0d732012-11-07 11:45:04 +05302684 if (plane == OMAP_DSS_WB) {
2685 frame_width = out_width;
2686 frame_height = out_height;
2687 } else {
2688 frame_width = in_width;
2689 frame_height = height;
2690 }
2691
Archit Taneja84a880f2012-09-26 16:57:37 +05302692 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302693 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302694 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302695 &offset0, &offset1, &row_inc, &pix_inc,
2696 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302697 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302698 calc_dma_rotation_offset(rotation, mirror, screen_width,
2699 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302700 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302701 &offset0, &offset1, &row_inc, &pix_inc,
2702 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002703 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302704 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302705 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302706 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302707 &offset0, &offset1, &row_inc, &pix_inc,
2708 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002709
2710 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2711 offset0, offset1, row_inc, pix_inc);
2712
Archit Taneja84a880f2012-09-26 16:57:37 +05302713 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002714
Archit Taneja84a880f2012-09-26 16:57:37 +05302715 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302716
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02002717 if (dispc.feat->reverse_ilace_field_order)
2718 swap(offset0, offset1);
2719
Archit Taneja84a880f2012-09-26 16:57:37 +05302720 dispc_ovl_set_ba0(plane, paddr + offset0);
2721 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002722
Archit Taneja84a880f2012-09-26 16:57:37 +05302723 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2724 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2725 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302726 }
2727
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002728 if (dispc.feat->last_pixel_inc_missing)
2729 row_inc += pix_inc - 1;
2730
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002731 dispc_ovl_set_row_inc(plane, row_inc);
2732 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002733
Archit Taneja84a880f2012-09-26 16:57:37 +05302734 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302735 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002736
Archit Taneja84a880f2012-09-26 16:57:37 +05302737 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002738
Archit Taneja78b687f2012-09-21 14:51:49 +05302739 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002740
Archit Taneja5b54ed32012-09-26 16:55:27 +05302741 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302742 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2743 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302744 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302745 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002746 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002747 }
2748
Archit Tanejac35eeb22013-03-26 19:15:24 +05302749 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2750 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002751
Archit Taneja84a880f2012-09-26 16:57:37 +05302752 dispc_ovl_set_zorder(plane, caps, zorder);
2753 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2754 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002755
Archit Tanejad79db852012-09-22 12:30:17 +05302756 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302757
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002758 return 0;
2759}
2760
Archit Taneja84a880f2012-09-26 16:57:37 +05302761int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302762 bool replication, const struct omap_video_timings *mgr_timings,
2763 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302764{
2765 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002766 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302767 enum omap_channel channel;
2768
2769 channel = dispc_ovl_get_channel_out(plane);
2770
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002771 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2772 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2773 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302774 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2775 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2776
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002777 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302778 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2779 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2780 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302781 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302782
2783 return r;
2784}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002785EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302786
Archit Taneja749feff2012-08-31 12:32:52 +05302787int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302788 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302789{
2790 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302791 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302792 enum omap_plane plane = OMAP_DSS_WB;
2793 const int pos_x = 0, pos_y = 0;
2794 const u8 zorder = 0, global_alpha = 0;
2795 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302796 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302797 int in_width = mgr_timings->x_res;
2798 int in_height = mgr_timings->y_res;
2799 enum omap_overlay_caps caps =
2800 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2801
2802 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2803 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2804 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2805 wi->mirror);
2806
2807 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2808 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2809 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2810 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302811 replication, mgr_timings, mem_to_mem);
2812
2813 switch (wi->color_mode) {
2814 case OMAP_DSS_COLOR_RGB16:
2815 case OMAP_DSS_COLOR_RGB24P:
2816 case OMAP_DSS_COLOR_ARGB16:
2817 case OMAP_DSS_COLOR_RGBA16:
2818 case OMAP_DSS_COLOR_RGB12U:
2819 case OMAP_DSS_COLOR_ARGB16_1555:
2820 case OMAP_DSS_COLOR_XRGB16_1555:
2821 case OMAP_DSS_COLOR_RGBX16:
2822 truncation = true;
2823 break;
2824 default:
2825 truncation = false;
2826 break;
2827 }
2828
2829 /* setup extra DISPC_WB_ATTRIBUTES */
2830 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2831 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2832 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
Tomi Valkeinen4c055ce2015-11-04 17:10:53 +02002833 if (mem_to_mem)
2834 l = FLD_MOD(l, 1, 26, 24); /* CAPTUREMODE */
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002835 else
2836 l = FLD_MOD(l, 0, 26, 24); /* CAPTUREMODE */
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302837 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302838
Tomi Valkeinen98cd5792015-11-04 17:10:54 +02002839 if (mem_to_mem) {
2840 /* WBDELAYCOUNT */
2841 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
2842 } else {
2843 int wbdelay;
2844
2845 wbdelay = min(mgr_timings->vfp + mgr_timings->vsw +
2846 mgr_timings->vbp, 255);
2847
2848 /* WBDELAYCOUNT */
2849 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
2850 }
2851
Archit Taneja749feff2012-08-31 12:32:52 +05302852 return r;
2853}
2854
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002855int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002856{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002857 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2858
Archit Taneja9b372c22011-05-06 11:45:49 +05302859 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002860
2861 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002862}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002863EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002864
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002865bool dispc_ovl_enabled(enum omap_plane plane)
2866{
2867 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2868}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002869EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002870
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +02002871enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
2872{
2873 return dss_feat_get_supported_outputs(channel);
2874}
2875EXPORT_SYMBOL(dispc_mgr_get_supported_outputs);
2876
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002877void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002878{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302879 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2880 /* flush posted write */
2881 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002882}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002883EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002884
Tomi Valkeinen65398512012-10-10 11:44:17 +03002885bool dispc_mgr_is_enabled(enum omap_channel channel)
2886{
2887 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2888}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002889EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002890
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302891void dispc_wb_enable(bool enable)
2892{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002893 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302894}
2895
2896bool dispc_wb_is_enabled(void)
2897{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002898 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302899}
2900
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002901static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002902{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002903 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2904 return;
2905
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002906 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002907}
2908
2909void dispc_lcd_enable_signal(bool enable)
2910{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002911 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2912 return;
2913
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002914 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002915}
2916
2917void dispc_pck_free_enable(bool enable)
2918{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002919 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2920 return;
2921
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002922 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002923}
2924
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002925static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002926{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302927 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002928}
2929
2930
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002931static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002932{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302933 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002934}
2935
Tomi Valkeinen65904152015-11-04 17:10:57 +02002936static void dispc_set_loadmode(enum omap_dss_load_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002937{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002938 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002939}
2940
2941
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002942static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002943{
Sumit Semwal8613b002010-12-02 11:27:09 +00002944 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002945}
2946
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002947static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002948 enum omap_dss_trans_key_type type,
2949 u32 trans_key)
2950{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302951 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002952
Sumit Semwal8613b002010-12-02 11:27:09 +00002953 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002954}
2955
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002956static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002957{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302958 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002959}
Archit Taneja11354dd2011-09-26 11:47:29 +05302960
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002961static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2962 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002963{
Archit Taneja11354dd2011-09-26 11:47:29 +05302964 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002965 return;
2966
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002967 if (ch == OMAP_DSS_CHANNEL_LCD)
2968 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002969 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002970 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002971}
Archit Taneja11354dd2011-09-26 11:47:29 +05302972
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002973void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002974 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002975{
2976 dispc_mgr_set_default_color(channel, info->default_color);
2977 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2978 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2979 dispc_mgr_enable_alpha_fixed_zorder(channel,
2980 info->partial_alpha_enabled);
2981 if (dss_has_feature(FEAT_CPR)) {
2982 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2983 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2984 }
2985}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002986EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002987
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002988static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002989{
2990 int code;
2991
2992 switch (data_lines) {
2993 case 12:
2994 code = 0;
2995 break;
2996 case 16:
2997 code = 1;
2998 break;
2999 case 18:
3000 code = 2;
3001 break;
3002 case 24:
3003 code = 3;
3004 break;
3005 default:
3006 BUG();
3007 return;
3008 }
3009
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303010 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003011}
3012
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003013static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003014{
3015 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05303016 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003017
3018 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05303019 case DSS_IO_PAD_MODE_RESET:
3020 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003021 gpout1 = 0;
3022 break;
Archit Taneja569969d2011-08-22 17:41:57 +05303023 case DSS_IO_PAD_MODE_RFBI:
3024 gpout0 = 1;
3025 gpout1 = 0;
3026 break;
3027 case DSS_IO_PAD_MODE_BYPASS:
3028 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003029 gpout1 = 1;
3030 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003031 default:
3032 BUG();
3033 return;
3034 }
3035
Archit Taneja569969d2011-08-22 17:41:57 +05303036 l = dispc_read_reg(DISPC_CONTROL);
3037 l = FLD_MOD(l, gpout0, 15, 15);
3038 l = FLD_MOD(l, gpout1, 16, 16);
3039 dispc_write_reg(DISPC_CONTROL, l);
3040}
3041
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003042static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05303043{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303044 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003045}
3046
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003047void dispc_mgr_set_lcd_config(enum omap_channel channel,
3048 const struct dss_lcd_mgr_config *config)
3049{
3050 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
3051
3052 dispc_mgr_enable_stallmode(channel, config->stallmode);
3053 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
3054
3055 dispc_mgr_set_clock_div(channel, &config->clock_info);
3056
3057 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
3058
3059 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
3060
3061 dispc_mgr_set_lcd_type_tft(channel);
3062}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003063EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003064
Archit Taneja8f366162012-04-16 12:53:44 +05303065static bool _dispc_mgr_size_ok(u16 width, u16 height)
3066{
Archit Taneja33b89922012-11-14 13:50:15 +05303067 return width <= dispc.feat->mgr_width_max &&
3068 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05303069}
3070
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003071static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
3072 int vsw, int vfp, int vbp)
3073{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303074 if (hsw < 1 || hsw > dispc.feat->sw_max ||
3075 hfp < 1 || hfp > dispc.feat->hp_max ||
3076 hbp < 1 || hbp > dispc.feat->hp_max ||
3077 vsw < 1 || vsw > dispc.feat->sw_max ||
3078 vfp < 0 || vfp > dispc.feat->vp_max ||
3079 vbp < 0 || vbp > dispc.feat->vp_max)
3080 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003081 return true;
3082}
3083
Archit Tanejaca5ca692013-03-26 19:15:22 +05303084static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
3085 unsigned long pclk)
3086{
3087 if (dss_mgr_is_lcd(channel))
3088 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
3089 else
3090 return pclk <= dispc.feat->max_tv_pclk ? true : false;
3091}
3092
Archit Taneja8f366162012-04-16 12:53:44 +05303093bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05303094 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003095{
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003096 if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
3097 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05303098
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003099 if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
3100 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303101
3102 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003103 /* TODO: OMAP4+ supports interlace for LCD outputs */
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003104 if (timings->interlace)
3105 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003106
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003107 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303108 timings->hbp, timings->vsw, timings->vfp,
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003109 timings->vbp))
3110 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303111 }
Archit Taneja8f366162012-04-16 12:53:44 +05303112
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003113 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003114}
3115
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003116static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303117 int hfp, int hbp, int vsw, int vfp, int vbp,
3118 enum omap_dss_signal_level vsync_level,
3119 enum omap_dss_signal_level hsync_level,
3120 enum omap_dss_signal_edge data_pclk_edge,
3121 enum omap_dss_signal_level de_level,
3122 enum omap_dss_signal_edge sync_pclk_edge)
3123
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003124{
Archit Taneja655e2942012-06-21 10:37:43 +05303125 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00003126 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003127
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303128 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3129 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3130 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3131 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3132 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3133 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003134
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003135 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3136 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303137
Tomi Valkeinened351882014-10-02 17:58:49 +00003138 switch (vsync_level) {
3139 case OMAPDSS_SIG_ACTIVE_LOW:
3140 vs = true;
3141 break;
3142 case OMAPDSS_SIG_ACTIVE_HIGH:
3143 vs = false;
3144 break;
3145 default:
3146 BUG();
3147 }
3148
3149 switch (hsync_level) {
3150 case OMAPDSS_SIG_ACTIVE_LOW:
3151 hs = true;
3152 break;
3153 case OMAPDSS_SIG_ACTIVE_HIGH:
3154 hs = false;
3155 break;
3156 default:
3157 BUG();
3158 }
3159
3160 switch (de_level) {
3161 case OMAPDSS_SIG_ACTIVE_LOW:
3162 de = true;
3163 break;
3164 case OMAPDSS_SIG_ACTIVE_HIGH:
3165 de = false;
3166 break;
3167 default:
3168 BUG();
3169 }
3170
Archit Taneja655e2942012-06-21 10:37:43 +05303171 switch (data_pclk_edge) {
3172 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3173 ipc = false;
3174 break;
3175 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3176 ipc = true;
3177 break;
Archit Taneja655e2942012-06-21 10:37:43 +05303178 default:
3179 BUG();
3180 }
3181
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003182 /* always use the 'rf' setting */
3183 onoff = true;
3184
Archit Taneja655e2942012-06-21 10:37:43 +05303185 switch (sync_pclk_edge) {
Archit Taneja655e2942012-06-21 10:37:43 +05303186 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303187 rf = false;
3188 break;
3189 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303190 rf = true;
3191 break;
3192 default:
3193 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003194 }
Archit Taneja655e2942012-06-21 10:37:43 +05303195
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003196 l = FLD_VAL(onoff, 17, 17) |
3197 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003198 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003199 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003200 FLD_VAL(hs, 13, 13) |
3201 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003202
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003203 /* always set ALIGN bit when available */
3204 if (dispc.feat->supports_sync_align)
3205 l |= (1 << 18);
3206
Archit Taneja655e2942012-06-21 10:37:43 +05303207 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003208
3209 if (dispc.syscon_pol) {
3210 const int shifts[] = {
3211 [OMAP_DSS_CHANNEL_LCD] = 0,
3212 [OMAP_DSS_CHANNEL_LCD2] = 1,
3213 [OMAP_DSS_CHANNEL_LCD3] = 2,
3214 };
3215
3216 u32 mask, val;
3217
3218 mask = (1 << 0) | (1 << 3) | (1 << 6);
3219 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3220
3221 mask <<= 16 + shifts[channel];
3222 val <<= 16 + shifts[channel];
3223
3224 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3225 mask, val);
3226 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003227}
3228
3229/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303230void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003231 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003232{
3233 unsigned xtot, ytot;
3234 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303235 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003236
Archit Taneja2aefad42012-05-18 14:36:54 +05303237 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303238
Archit Taneja2aefad42012-05-18 14:36:54 +05303239 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303240 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003241 return;
3242 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303243
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303244 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303245 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303246 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3247 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303248
Archit Taneja2aefad42012-05-18 14:36:54 +05303249 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3250 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303251
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003252 ht = timings->pixelclock / xtot;
3253 vt = timings->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303254
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003255 DSSDBG("pck %u\n", timings->pixelclock);
Archit Tanejac51d9212012-04-16 12:53:43 +05303256 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303257 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303258 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3259 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3260 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003261
Archit Tanejac51d9212012-04-16 12:53:43 +05303262 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303263 } else {
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +01003264 if (t.interlace)
Archit Taneja2aefad42012-05-18 14:36:54 +05303265 t.y_res /= 2;
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003266
3267 if (dispc.feat->supports_double_pixel)
3268 REG_FLD_MOD(DISPC_CONTROL, t.double_pixel ? 1 : 0,
3269 19, 17);
Archit Tanejac51d9212012-04-16 12:53:43 +05303270 }
Archit Taneja8f366162012-04-16 12:53:44 +05303271
Archit Taneja2aefad42012-05-18 14:36:54 +05303272 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003273}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003274EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003275
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003276static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00003277 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003278{
3279 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003280 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003281
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003282 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003283 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003284
Luis de Bethencourt0bcfdba2015-10-15 13:29:38 +01003285 if (!dss_has_feature(FEAT_CORE_CLK_DIV) &&
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003286 channel == OMAP_DSS_CHANNEL_LCD)
3287 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003288}
3289
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003290static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003291 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003292{
3293 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003294 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003295 *lck_div = FLD_GET(l, 23, 16);
3296 *pck_div = FLD_GET(l, 7, 0);
3297}
3298
Tomi Valkeinen65904152015-11-04 17:10:57 +02003299static unsigned long dispc_fclk_rate(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003300{
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003301 unsigned long r;
3302 enum dss_clk_source src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003303
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003304 src = dss_get_dispc_clk_source();
3305
3306 if (src == DSS_CLK_SRC_FCK) {
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003307 r = dss_get_dispc_clk_rate();
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003308 } else {
3309 struct dss_pll *pll;
3310 unsigned clkout_idx;
Tomi Valkeinen93550922014-12-31 11:25:48 +02003311
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003312 pll = dss_pll_find_by_src(src);
3313 clkout_idx = dss_pll_get_clkout_idx_for_src(src);
Tomi Valkeinen93550922014-12-31 11:25:48 +02003314
Tomi Valkeinenef03b402016-05-18 13:52:14 +03003315 r = pll->cinfo.clkout[clkout_idx];
Taneja, Archit66534e82011-03-08 05:50:34 -06003316 }
3317
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003318 return r;
3319}
3320
Tomi Valkeinen65904152015-11-04 17:10:57 +02003321static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003322{
3323 int lcd;
3324 unsigned long r;
Tomi Valkeinen01575772016-05-17 16:08:34 +03003325 enum dss_clk_source src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003326
Tomi Valkeinen01575772016-05-17 16:08:34 +03003327 /* for TV, LCLK rate is the FCLK rate */
3328 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003329 return dispc_fclk_rate();
Tomi Valkeinen01575772016-05-17 16:08:34 +03003330
3331 src = dss_get_lcd_clk_source(channel);
3332
3333 if (src == DSS_CLK_SRC_FCK) {
3334 r = dss_get_dispc_clk_rate();
3335 } else {
3336 struct dss_pll *pll;
3337 unsigned clkout_idx;
3338
3339 pll = dss_pll_find_by_src(src);
3340 clkout_idx = dss_pll_get_clkout_idx_for_src(src);
3341
3342 r = pll->cinfo.clkout[clkout_idx];
Taneja, Architea751592011-03-08 05:50:35 -06003343 }
Tomi Valkeinen01575772016-05-17 16:08:34 +03003344
3345 lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3346
3347 return r / lcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003348}
3349
Tomi Valkeinen65904152015-11-04 17:10:57 +02003350static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003351{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003352 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003353
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303354 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303355 int pcd;
3356 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003357
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303358 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003359
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303360 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003361
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303362 r = dispc_mgr_lclk_rate(channel);
3363
3364 return r / pcd;
3365 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003366 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303367 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003368}
3369
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003370void dispc_set_tv_pclk(unsigned long pclk)
3371{
3372 dispc.tv_pclk_rate = pclk;
3373}
3374
Tomi Valkeinen65904152015-11-04 17:10:57 +02003375static unsigned long dispc_core_clk_rate(void)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303376{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003377 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303378}
3379
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303380static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3381{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003382 enum omap_channel channel;
3383
3384 if (plane == OMAP_DSS_WB)
3385 return 0;
3386
3387 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303388
3389 return dispc_mgr_pclk_rate(channel);
3390}
3391
3392static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3393{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003394 enum omap_channel channel;
3395
3396 if (plane == OMAP_DSS_WB)
3397 return 0;
3398
3399 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303400
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003401 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303402}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003403
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303404static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003405{
3406 int lcd, pcd;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03003407 enum dss_clk_source lcd_clk_src;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303408
3409 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3410
3411 lcd_clk_src = dss_get_lcd_clk_source(channel);
3412
Tomi Valkeinen557a1542016-05-17 13:49:18 +03003413 seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
Tomi Valkeinen407bd562016-05-17 13:50:55 +03003414 dss_get_clk_source_name(lcd_clk_src));
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303415
3416 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3417
3418 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3419 dispc_mgr_lclk_rate(channel), lcd);
3420 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3421 dispc_mgr_pclk_rate(channel), pcd);
3422}
3423
3424void dispc_dump_clocks(struct seq_file *s)
3425{
3426 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003427 u32 l;
Tomi Valkeinendc0352d2016-05-17 13:45:09 +03003428 enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003429
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003430 if (dispc_runtime_get())
3431 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003432
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003433 seq_printf(s, "- DISPC -\n");
3434
Tomi Valkeinen557a1542016-05-17 13:49:18 +03003435 seq_printf(s, "dispc fclk source = %s\n",
Tomi Valkeinen407bd562016-05-17 13:50:55 +03003436 dss_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003437
3438 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003439
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003440 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3441 seq_printf(s, "- DISPC-CORE-CLK -\n");
3442 l = dispc_read_reg(DISPC_DIVISOR);
3443 lcd = FLD_GET(l, 23, 16);
3444
3445 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3446 (dispc_fclk_rate()/lcd), lcd);
3447 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003448
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303449 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003450
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303451 if (dss_has_feature(FEAT_MGR_LCD2))
3452 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3453 if (dss_has_feature(FEAT_MGR_LCD3))
3454 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003455
3456 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003457}
3458
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003459static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003460{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303461 int i, j;
3462 const char *mgr_names[] = {
3463 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3464 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3465 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303466 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303467 };
3468 const char *ovl_names[] = {
3469 [OMAP_DSS_GFX] = "GFX",
3470 [OMAP_DSS_VIDEO1] = "VID1",
3471 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303472 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003473 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303474 };
3475 const char **p_names;
3476
Archit Taneja9b372c22011-05-06 11:45:49 +05303477#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003478
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003479 if (dispc_runtime_get())
3480 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003481
Archit Taneja5010be82011-08-05 19:06:00 +05303482 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003483 DUMPREG(DISPC_REVISION);
3484 DUMPREG(DISPC_SYSCONFIG);
3485 DUMPREG(DISPC_SYSSTATUS);
3486 DUMPREG(DISPC_IRQSTATUS);
3487 DUMPREG(DISPC_IRQENABLE);
3488 DUMPREG(DISPC_CONTROL);
3489 DUMPREG(DISPC_CONFIG);
3490 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003491 DUMPREG(DISPC_LINE_STATUS);
3492 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303493 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3494 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003495 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003496 if (dss_has_feature(FEAT_MGR_LCD2)) {
3497 DUMPREG(DISPC_CONTROL2);
3498 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003499 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303500 if (dss_has_feature(FEAT_MGR_LCD3)) {
3501 DUMPREG(DISPC_CONTROL3);
3502 DUMPREG(DISPC_CONFIG3);
3503 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003504 if (dss_has_feature(FEAT_MFLAG))
3505 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003506
Archit Taneja5010be82011-08-05 19:06:00 +05303507#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003508
Archit Taneja5010be82011-08-05 19:06:00 +05303509#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303510#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003511 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303512 dispc_read_reg(DISPC_REG(i, r)))
3513
Archit Taneja4dd2da12011-08-05 19:06:01 +05303514 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303515
Archit Taneja4dd2da12011-08-05 19:06:01 +05303516 /* DISPC channel specific registers */
3517 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3518 DUMPREG(i, DISPC_DEFAULT_COLOR);
3519 DUMPREG(i, DISPC_TRANS_COLOR);
3520 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003521
Archit Taneja4dd2da12011-08-05 19:06:01 +05303522 if (i == OMAP_DSS_CHANNEL_DIGIT)
3523 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303524
Archit Taneja4dd2da12011-08-05 19:06:01 +05303525 DUMPREG(i, DISPC_TIMING_H);
3526 DUMPREG(i, DISPC_TIMING_V);
3527 DUMPREG(i, DISPC_POL_FREQ);
3528 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303529
Archit Taneja4dd2da12011-08-05 19:06:01 +05303530 DUMPREG(i, DISPC_DATA_CYCLE1);
3531 DUMPREG(i, DISPC_DATA_CYCLE2);
3532 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003533
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003534 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303535 DUMPREG(i, DISPC_CPR_COEF_R);
3536 DUMPREG(i, DISPC_CPR_COEF_G);
3537 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003538 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003539 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003540
Archit Taneja4dd2da12011-08-05 19:06:01 +05303541 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003542
Archit Taneja4dd2da12011-08-05 19:06:01 +05303543 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3544 DUMPREG(i, DISPC_OVL_BA0);
3545 DUMPREG(i, DISPC_OVL_BA1);
3546 DUMPREG(i, DISPC_OVL_POSITION);
3547 DUMPREG(i, DISPC_OVL_SIZE);
3548 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3549 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3550 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3551 DUMPREG(i, DISPC_OVL_ROW_INC);
3552 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003553
Archit Taneja4dd2da12011-08-05 19:06:01 +05303554 if (dss_has_feature(FEAT_PRELOAD))
3555 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003556 if (dss_has_feature(FEAT_MFLAG))
3557 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003558
Archit Taneja4dd2da12011-08-05 19:06:01 +05303559 if (i == OMAP_DSS_GFX) {
3560 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3561 DUMPREG(i, DISPC_OVL_TABLE_BA);
3562 continue;
3563 }
3564
3565 DUMPREG(i, DISPC_OVL_FIR);
3566 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3567 DUMPREG(i, DISPC_OVL_ACCU0);
3568 DUMPREG(i, DISPC_OVL_ACCU1);
3569 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3570 DUMPREG(i, DISPC_OVL_BA0_UV);
3571 DUMPREG(i, DISPC_OVL_BA1_UV);
3572 DUMPREG(i, DISPC_OVL_FIR2);
3573 DUMPREG(i, DISPC_OVL_ACCU2_0);
3574 DUMPREG(i, DISPC_OVL_ACCU2_1);
3575 }
3576 if (dss_has_feature(FEAT_ATTR2))
3577 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303578 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003579
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003580 if (dispc.feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003581 i = OMAP_DSS_WB;
3582 DUMPREG(i, DISPC_OVL_BA0);
3583 DUMPREG(i, DISPC_OVL_BA1);
3584 DUMPREG(i, DISPC_OVL_SIZE);
3585 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3586 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3587 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3588 DUMPREG(i, DISPC_OVL_ROW_INC);
3589 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3590
3591 if (dss_has_feature(FEAT_MFLAG))
3592 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3593
3594 DUMPREG(i, DISPC_OVL_FIR);
3595 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3596 DUMPREG(i, DISPC_OVL_ACCU0);
3597 DUMPREG(i, DISPC_OVL_ACCU1);
3598 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3599 DUMPREG(i, DISPC_OVL_BA0_UV);
3600 DUMPREG(i, DISPC_OVL_BA1_UV);
3601 DUMPREG(i, DISPC_OVL_FIR2);
3602 DUMPREG(i, DISPC_OVL_ACCU2_0);
3603 DUMPREG(i, DISPC_OVL_ACCU2_1);
3604 }
3605 if (dss_has_feature(FEAT_ATTR2))
3606 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3607 }
3608
Archit Taneja5010be82011-08-05 19:06:00 +05303609#undef DISPC_REG
3610#undef DUMPREG
3611
3612#define DISPC_REG(plane, name, i) name(plane, i)
3613#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303614 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003615 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303616 dispc_read_reg(DISPC_REG(plane, name, i)))
3617
Archit Taneja4dd2da12011-08-05 19:06:01 +05303618 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303619
Archit Taneja4dd2da12011-08-05 19:06:01 +05303620 /* start from OMAP_DSS_VIDEO1 */
3621 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3622 for (j = 0; j < 8; j++)
3623 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303624
Archit Taneja4dd2da12011-08-05 19:06:01 +05303625 for (j = 0; j < 8; j++)
3626 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303627
Archit Taneja4dd2da12011-08-05 19:06:01 +05303628 for (j = 0; j < 5; j++)
3629 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003630
Archit Taneja4dd2da12011-08-05 19:06:01 +05303631 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3632 for (j = 0; j < 8; j++)
3633 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3634 }
Amber Jainab5ca072011-05-19 19:47:53 +05303635
Archit Taneja4dd2da12011-08-05 19:06:01 +05303636 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3637 for (j = 0; j < 8; j++)
3638 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303639
Archit Taneja4dd2da12011-08-05 19:06:01 +05303640 for (j = 0; j < 8; j++)
3641 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303642
Archit Taneja4dd2da12011-08-05 19:06:01 +05303643 for (j = 0; j < 8; j++)
3644 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3645 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003646 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003647
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003648 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303649
3650#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003651#undef DUMPREG
3652}
3653
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003654/* calculate clock rates using dividers in cinfo */
3655int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3656 struct dispc_clock_info *cinfo)
3657{
3658 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3659 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003660 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003661 return -EINVAL;
3662
3663 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3664 cinfo->pck = cinfo->lck / cinfo->pck_div;
3665
3666 return 0;
3667}
3668
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003669bool dispc_div_calc(unsigned long dispc,
3670 unsigned long pck_min, unsigned long pck_max,
3671 dispc_div_calc_func func, void *data)
3672{
3673 int lckd, lckd_start, lckd_stop;
3674 int pckd, pckd_start, pckd_stop;
3675 unsigned long pck, lck;
3676 unsigned long lck_max;
3677 unsigned long pckd_hw_min, pckd_hw_max;
3678 unsigned min_fck_per_pck;
3679 unsigned long fck;
3680
3681#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3682 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3683#else
3684 min_fck_per_pck = 0;
3685#endif
3686
3687 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3688 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3689
3690 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3691
3692 pck_min = pck_min ? pck_min : 1;
3693 pck_max = pck_max ? pck_max : ULONG_MAX;
3694
3695 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3696 lckd_stop = min(dispc / pck_min, 255ul);
3697
3698 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3699 lck = dispc / lckd;
3700
3701 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3702 pckd_stop = min(lck / pck_min, pckd_hw_max);
3703
3704 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3705 pck = lck / pckd;
3706
3707 /*
3708 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3709 * clock, which means we're configuring DISPC fclk here
3710 * also. Thus we need to use the calculated lck. For
3711 * OMAP4+ the DISPC fclk is a separate clock.
3712 */
3713 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3714 fck = dispc_core_clk_rate();
3715 else
3716 fck = lck;
3717
3718 if (fck < pck * min_fck_per_pck)
3719 continue;
3720
3721 if (func(lckd, pckd, lck, pck, data))
3722 return true;
3723 }
3724 }
3725
3726 return false;
3727}
3728
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303729void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003730 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003731{
3732 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3733 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3734
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003735 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003736}
3737
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003738int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +00003739 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003740{
3741 unsigned long fck;
3742
3743 fck = dispc_fclk_rate();
3744
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003745 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3746 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003747
3748 cinfo->lck = fck / cinfo->lck_div;
3749 cinfo->pck = cinfo->lck / cinfo->pck_div;
3750
3751 return 0;
3752}
3753
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003754u32 dispc_read_irqstatus(void)
3755{
3756 return dispc_read_reg(DISPC_IRQSTATUS);
3757}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003758EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003759
3760void dispc_clear_irqstatus(u32 mask)
3761{
3762 dispc_write_reg(DISPC_IRQSTATUS, mask);
3763}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003764EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003765
3766u32 dispc_read_irqenable(void)
3767{
3768 return dispc_read_reg(DISPC_IRQENABLE);
3769}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003770EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003771
3772void dispc_write_irqenable(u32 mask)
3773{
3774 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3775
3776 /* clear the irqstatus for newly enabled irqs */
3777 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3778
3779 dispc_write_reg(DISPC_IRQENABLE, mask);
3780}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003781EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003782
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003783void dispc_enable_sidle(void)
3784{
3785 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3786}
3787
3788void dispc_disable_sidle(void)
3789{
3790 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3791}
3792
3793static void _omap_dispc_initial_config(void)
3794{
3795 u32 l;
3796
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003797 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3798 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3799 l = dispc_read_reg(DISPC_DIVISOR);
3800 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3801 l = FLD_MOD(l, 1, 0, 0);
3802 l = FLD_MOD(l, 1, 23, 16);
3803 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003804
3805 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003806 }
3807
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003808 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003809 if (dss_has_feature(FEAT_FUNCGATED))
3810 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003811
Archit Taneja6e5264b2012-09-11 12:04:47 +05303812 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003813
3814 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3815
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003816 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003817
3818 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303819
3820 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303821
3822 if (dispc.feat->mstandby_workaround)
3823 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003824
3825 if (dss_has_feature(FEAT_MFLAG))
3826 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003827}
3828
Tomi Valkeinenede92692015-06-04 14:12:16 +03003829static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303830 .sw_start = 5,
3831 .fp_start = 15,
3832 .bp_start = 27,
3833 .sw_max = 64,
3834 .vp_max = 255,
3835 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303836 .mgr_width_start = 10,
3837 .mgr_height_start = 26,
3838 .mgr_width_max = 2048,
3839 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303840 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303841 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3842 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003843 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003844 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303845 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003846 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303847};
3848
Tomi Valkeinenede92692015-06-04 14:12:16 +03003849static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303850 .sw_start = 5,
3851 .fp_start = 15,
3852 .bp_start = 27,
3853 .sw_max = 64,
3854 .vp_max = 255,
3855 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303856 .mgr_width_start = 10,
3857 .mgr_height_start = 26,
3858 .mgr_width_max = 2048,
3859 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303860 .max_lcd_pclk = 173000000,
3861 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303862 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3863 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003864 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003865 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303866 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003867 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303868};
3869
Tomi Valkeinenede92692015-06-04 14:12:16 +03003870static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303871 .sw_start = 7,
3872 .fp_start = 19,
3873 .bp_start = 31,
3874 .sw_max = 256,
3875 .vp_max = 4095,
3876 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303877 .mgr_width_start = 10,
3878 .mgr_height_start = 26,
3879 .mgr_width_max = 2048,
3880 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303881 .max_lcd_pclk = 173000000,
3882 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303883 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3884 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003885 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003886 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303887 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003888 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303889};
3890
Tomi Valkeinenede92692015-06-04 14:12:16 +03003891static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303892 .sw_start = 7,
3893 .fp_start = 19,
3894 .bp_start = 31,
3895 .sw_max = 256,
3896 .vp_max = 4095,
3897 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303898 .mgr_width_start = 10,
3899 .mgr_height_start = 26,
3900 .mgr_width_max = 2048,
3901 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303902 .max_lcd_pclk = 170000000,
3903 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303904 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3905 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003906 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003907 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303908 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003909 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003910 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003911 .supports_double_pixel = true,
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02003912 .reverse_ilace_field_order = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303913};
3914
Tomi Valkeinenede92692015-06-04 14:12:16 +03003915static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05303916 .sw_start = 7,
3917 .fp_start = 19,
3918 .bp_start = 31,
3919 .sw_max = 256,
3920 .vp_max = 4095,
3921 .hp_max = 4096,
3922 .mgr_width_start = 11,
3923 .mgr_height_start = 27,
3924 .mgr_width_max = 4096,
3925 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303926 .max_lcd_pclk = 170000000,
3927 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303928 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3929 .calc_core_clk = calc_core_clk_44xx,
3930 .num_fifos = 5,
3931 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303932 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303933 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003934 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003935 .has_writeback = true,
Tomi Valkeinen3a38ed532016-01-13 18:41:31 +02003936 .supports_double_pixel = true,
Tomi Valkeinenb7536d62016-01-13 18:41:36 +02003937 .reverse_ilace_field_order = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303938};
3939
Tomi Valkeinenede92692015-06-04 14:12:16 +03003940static int dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303941{
3942 const struct dispc_features *src;
3943 struct dispc_features *dst;
3944
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003945 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303946 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003947 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303948 return -ENOMEM;
3949 }
3950
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003951 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003952 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303953 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003954 break;
3955
3956 case OMAPDSS_VER_OMAP34xx_ES1:
3957 src = &omap34xx_rev1_0_dispc_feats;
3958 break;
3959
3960 case OMAPDSS_VER_OMAP34xx_ES3:
3961 case OMAPDSS_VER_OMAP3630:
3962 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05303963 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003964 src = &omap34xx_rev3_0_dispc_feats;
3965 break;
3966
3967 case OMAPDSS_VER_OMAP4430_ES1:
3968 case OMAPDSS_VER_OMAP4430_ES2:
3969 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303970 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003971 break;
3972
3973 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02003974 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05303975 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003976 break;
3977
3978 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303979 return -ENODEV;
3980 }
3981
3982 memcpy(dst, src, sizeof(*dst));
3983 dispc.feat = dst;
3984
3985 return 0;
3986}
3987
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003988static irqreturn_t dispc_irq_handler(int irq, void *arg)
3989{
3990 if (!dispc.is_enabled)
3991 return IRQ_NONE;
3992
3993 return dispc.user_handler(irq, dispc.user_data);
3994}
3995
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03003996int dispc_request_irq(irq_handler_t handler, void *dev_id)
3997{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03003998 int r;
3999
4000 if (dispc.user_handler != NULL)
4001 return -EBUSY;
4002
4003 dispc.user_handler = handler;
4004 dispc.user_data = dev_id;
4005
4006 /* ensure the dispc_irq_handler sees the values above */
4007 smp_wmb();
4008
4009 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
4010 IRQF_SHARED, "OMAP DISPC", &dispc);
4011 if (r) {
4012 dispc.user_handler = NULL;
4013 dispc.user_data = NULL;
4014 }
4015
4016 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004017}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004018EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004019
4020void dispc_free_irq(void *dev_id)
4021{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004022 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
4023
4024 dispc.user_handler = NULL;
4025 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004026}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004027EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004028
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004029/* DISPC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004030static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004031{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004032 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004033 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004034 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004035 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004036 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004037
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004038 dispc.pdev = pdev;
4039
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004040 spin_lock_init(&dispc.control_lock);
4041
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004042 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304043 if (r)
4044 return r;
4045
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004046 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4047 if (!dispc_mem) {
4048 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004049 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004050 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004051
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004052 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4053 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004054 if (!dispc.base) {
4055 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004056 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004057 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004058
archit tanejaaffe3602011-02-23 08:41:03 +00004059 dispc.irq = platform_get_irq(dispc.pdev, 0);
4060 if (dispc.irq < 0) {
4061 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004062 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004063 }
4064
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004065 if (np && of_property_read_bool(np, "syscon-pol")) {
4066 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4067 if (IS_ERR(dispc.syscon_pol)) {
4068 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4069 return PTR_ERR(dispc.syscon_pol);
4070 }
4071
4072 if (of_property_read_u32_index(np, "syscon-pol", 1,
4073 &dispc.syscon_pol_offset)) {
4074 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4075 return -EINVAL;
4076 }
4077 }
4078
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004079 pm_runtime_enable(&pdev->dev);
4080
4081 r = dispc_runtime_get();
4082 if (r)
4083 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004084
4085 _omap_dispc_initial_config();
4086
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004087 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004088 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004089 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4090
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004091 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004092
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004093 dss_debugfs_create_file("dispc", dispc_dump_regs);
4094
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004095 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004096
4097err_runtime_get:
4098 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004099 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004100}
4101
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004102static void dispc_unbind(struct device *dev, struct device *master,
4103 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004104{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004105 pm_runtime_disable(dev);
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004106}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004107
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004108static const struct component_ops dispc_component_ops = {
4109 .bind = dispc_bind,
4110 .unbind = dispc_unbind,
4111};
4112
4113static int dispc_probe(struct platform_device *pdev)
4114{
4115 return component_add(&pdev->dev, &dispc_component_ops);
4116}
4117
4118static int dispc_remove(struct platform_device *pdev)
4119{
4120 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004121 return 0;
4122}
4123
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004124static int dispc_runtime_suspend(struct device *dev)
4125{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004126 dispc.is_enabled = false;
4127 /* ensure the dispc_irq_handler sees the is_enabled value */
4128 smp_wmb();
4129 /* wait for current handler to finish before turning the DISPC off */
4130 synchronize_irq(dispc.irq);
4131
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004132 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004133
4134 return 0;
4135}
4136
4137static int dispc_runtime_resume(struct device *dev)
4138{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004139 /*
4140 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4141 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4142 * _omap_dispc_initial_config(). We can thus use it to detect if
4143 * we have lost register context.
4144 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004145 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4146 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004147
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004148 dispc_restore_context();
4149 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004150
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004151 dispc.is_enabled = true;
4152 /* ensure the dispc_irq_handler sees the is_enabled value */
4153 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004154
4155 return 0;
4156}
4157
4158static const struct dev_pm_ops dispc_pm_ops = {
4159 .runtime_suspend = dispc_runtime_suspend,
4160 .runtime_resume = dispc_runtime_resume,
4161};
4162
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004163static const struct of_device_id dispc_of_match[] = {
4164 { .compatible = "ti,omap2-dispc", },
4165 { .compatible = "ti,omap3-dispc", },
4166 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03004167 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02004168 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004169 {},
4170};
4171
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004172static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004173 .probe = dispc_probe,
4174 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004175 .driver = {
4176 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004177 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004178 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004179 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004180 },
4181};
4182
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004183int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004184{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004185 return platform_driver_register(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004186}
4187
Tomi Valkeinenede92692015-06-04 14:12:16 +03004188void dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004189{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004190 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004191}