blob: 8b47f70b7d8fbe9b453f958eccb94c94075e7f24 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060025#include <asm-generic/pci-bridge.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090026#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090027#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Alan Stern00240c32009-04-27 13:33:16 -040029const char *pci_power_names[] = {
30 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
31};
32EXPORT_SYMBOL_GPL(pci_power_names);
33
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010034int isa_dma_bridge_buggy;
35EXPORT_SYMBOL(isa_dma_bridge_buggy);
36
37int pci_pci_problems;
38EXPORT_SYMBOL(pci_pci_problems);
39
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010040unsigned int pci_pm_d3_delay;
41
Matthew Garrettdf17e622010-10-04 14:22:29 -040042static void pci_pme_list_scan(struct work_struct *work);
43
44static LIST_HEAD(pci_pme_list);
45static DEFINE_MUTEX(pci_pme_list_mutex);
46static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
47
48struct pci_pme_device {
49 struct list_head list;
50 struct pci_dev *dev;
51};
52
53#define PME_TIMEOUT 1000 /* How long between PME checks */
54
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010055static void pci_dev_d3_sleep(struct pci_dev *dev)
56{
57 unsigned int delay = dev->d3_delay;
58
59 if (delay < pci_pm_d3_delay)
60 delay = pci_pm_d3_delay;
61
62 msleep(delay);
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Jeff Garzik32a2eea2007-10-11 16:57:27 -040065#ifdef CONFIG_PCI_DOMAINS
66int pci_domains_supported = 1;
67#endif
68
Atsushi Nemoto4516a612007-02-05 16:36:06 -080069#define DEFAULT_CARDBUS_IO_SIZE (256)
70#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
71/* pci=cbmemsize=nnM,cbiosize=nn can override this */
72unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
73unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
74
Eric W. Biederman28760482009-09-09 14:09:24 -070075#define DEFAULT_HOTPLUG_IO_SIZE (256)
76#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
77/* pci=hpmemsize=nnM,hpiosize=nn can override this */
78unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
79unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
80
Jon Mason5f39e672011-10-03 09:50:20 -050081enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050082
Jesse Barnesac1aa472009-10-26 13:20:44 -070083/*
84 * The default CLS is used if arch didn't set CLS explicitly and not
85 * all pci devices agree on the same value. Arch can override either
86 * the dfl or actual value as it sees fit. Don't forget this is
87 * measured in 32-bit words, not bytes.
88 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050089u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070090u8 pci_cache_line_size;
91
Myron Stowe96c55902011-10-28 15:48:38 -060092/*
93 * If we set up a device for bus mastering, we need to check the latency
94 * timer as certain BIOSes forget to set it properly.
95 */
96unsigned int pcibios_max_latency = 255;
97
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +010098/* If set, the PCIe ARI capability will not be used. */
99static bool pcie_ari_disabled;
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101/**
102 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
103 * @bus: pointer to PCI bus structure to search
104 *
105 * Given a PCI bus, returns the highest PCI bus number present in the set
106 * including the given PCI bus and its list of child PCI buses.
107 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800108unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109{
110 struct list_head *tmp;
111 unsigned char max, n;
112
Yinghai Lub918c622012-05-17 18:51:11 -0700113 max = bus->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 list_for_each(tmp, &bus->children) {
115 n = pci_bus_max_busnr(pci_bus_b(tmp));
116 if(n > max)
117 max = n;
118 }
119 return max;
120}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800121EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Andrew Morton1684f5d2008-12-01 14:30:30 -0800123#ifdef CONFIG_HAS_IOMEM
124void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
125{
126 /*
127 * Make sure the BAR is actually a memory resource, not an IO resource
128 */
129 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
130 WARN_ON(1);
131 return NULL;
132 }
133 return ioremap_nocache(pci_resource_start(pdev, bar),
134 pci_resource_len(pdev, bar));
135}
136EXPORT_SYMBOL_GPL(pci_ioremap_bar);
137#endif
138
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100139#define PCI_FIND_CAP_TTL 48
140
141static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
142 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700143{
144 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700145
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100146 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700147 pci_bus_read_config_byte(bus, devfn, pos, &pos);
148 if (pos < 0x40)
149 break;
150 pos &= ~3;
151 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
152 &id);
153 if (id == 0xff)
154 break;
155 if (id == cap)
156 return pos;
157 pos += PCI_CAP_LIST_NEXT;
158 }
159 return 0;
160}
161
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100162static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
163 u8 pos, int cap)
164{
165 int ttl = PCI_FIND_CAP_TTL;
166
167 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
168}
169
Roland Dreier24a4e372005-10-28 17:35:34 -0700170int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
171{
172 return __pci_find_next_cap(dev->bus, dev->devfn,
173 pos + PCI_CAP_LIST_NEXT, cap);
174}
175EXPORT_SYMBOL_GPL(pci_find_next_capability);
176
Michael Ellermand3bac112006-11-22 18:26:16 +1100177static int __pci_bus_find_cap_start(struct pci_bus *bus,
178 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179{
180 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
183 if (!(status & PCI_STATUS_CAP_LIST))
184 return 0;
185
186 switch (hdr_type) {
187 case PCI_HEADER_TYPE_NORMAL:
188 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100189 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100191 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 default:
193 return 0;
194 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100195
196 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197}
198
199/**
200 * pci_find_capability - query for devices' capabilities
201 * @dev: PCI device to query
202 * @cap: capability code
203 *
204 * Tell if a device supports a given PCI capability.
205 * Returns the address of the requested capability structure within the
206 * device's PCI configuration space or 0 in case the device does not
207 * support it. Possible values for @cap:
208 *
209 * %PCI_CAP_ID_PM Power Management
210 * %PCI_CAP_ID_AGP Accelerated Graphics Port
211 * %PCI_CAP_ID_VPD Vital Product Data
212 * %PCI_CAP_ID_SLOTID Slot Identification
213 * %PCI_CAP_ID_MSI Message Signalled Interrupts
214 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
215 * %PCI_CAP_ID_PCIX PCI-X
216 * %PCI_CAP_ID_EXP PCI Express
217 */
218int pci_find_capability(struct pci_dev *dev, int cap)
219{
Michael Ellermand3bac112006-11-22 18:26:16 +1100220 int pos;
221
222 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
223 if (pos)
224 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
225
226 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
229/**
230 * pci_bus_find_capability - query for devices' capabilities
231 * @bus: the PCI bus to query
232 * @devfn: PCI device to query
233 * @cap: capability code
234 *
235 * Like pci_find_capability() but works for pci devices that do not have a
236 * pci_dev structure set up yet.
237 *
238 * Returns the address of the requested capability structure within the
239 * device's PCI configuration space or 0 in case the device does not
240 * support it.
241 */
242int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
243{
Michael Ellermand3bac112006-11-22 18:26:16 +1100244 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 u8 hdr_type;
246
247 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
248
Michael Ellermand3bac112006-11-22 18:26:16 +1100249 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
250 if (pos)
251 pos = __pci_find_next_cap(bus, devfn, pos, cap);
252
253 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254}
255
256/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600257 * pci_find_next_ext_capability - Find an extended capability
258 * @dev: PCI device to query
259 * @start: address at which to start looking (0 to start at beginning of list)
260 * @cap: capability code
261 *
262 * Returns the address of the next matching extended capability structure
263 * within the device's PCI configuration space or 0 if the device does
264 * not support it. Some capabilities can occur several times, e.g., the
265 * vendor-specific capability, and this provides a way to find them all.
266 */
267int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
268{
269 u32 header;
270 int ttl;
271 int pos = PCI_CFG_SPACE_SIZE;
272
273 /* minimum 8 bytes per capability */
274 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
275
276 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
277 return 0;
278
279 if (start)
280 pos = start;
281
282 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
283 return 0;
284
285 /*
286 * If we have no capabilities, this is indicated by cap ID,
287 * cap version and next pointer all being 0.
288 */
289 if (header == 0)
290 return 0;
291
292 while (ttl-- > 0) {
293 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
294 return pos;
295
296 pos = PCI_EXT_CAP_NEXT(header);
297 if (pos < PCI_CFG_SPACE_SIZE)
298 break;
299
300 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
301 break;
302 }
303
304 return 0;
305}
306EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
307
308/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 * pci_find_ext_capability - Find an extended capability
310 * @dev: PCI device to query
311 * @cap: capability code
312 *
313 * Returns the address of the requested extended capability structure
314 * within the device's PCI configuration space or 0 if the device does
315 * not support it. Possible values for @cap:
316 *
317 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
318 * %PCI_EXT_CAP_ID_VC Virtual Channel
319 * %PCI_EXT_CAP_ID_DSN Device Serial Number
320 * %PCI_EXT_CAP_ID_PWR Power Budgeting
321 */
322int pci_find_ext_capability(struct pci_dev *dev, int cap)
323{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600324 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325}
Brice Goglin3a720d72006-05-23 06:10:01 -0400326EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100328static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
329{
330 int rc, ttl = PCI_FIND_CAP_TTL;
331 u8 cap, mask;
332
333 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
334 mask = HT_3BIT_CAP_MASK;
335 else
336 mask = HT_5BIT_CAP_MASK;
337
338 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
339 PCI_CAP_ID_HT, &ttl);
340 while (pos) {
341 rc = pci_read_config_byte(dev, pos + 3, &cap);
342 if (rc != PCIBIOS_SUCCESSFUL)
343 return 0;
344
345 if ((cap & mask) == ht_cap)
346 return pos;
347
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800348 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
349 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100350 PCI_CAP_ID_HT, &ttl);
351 }
352
353 return 0;
354}
355/**
356 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
357 * @dev: PCI device to query
358 * @pos: Position from which to continue searching
359 * @ht_cap: Hypertransport capability code
360 *
361 * To be used in conjunction with pci_find_ht_capability() to search for
362 * all capabilities matching @ht_cap. @pos should always be a value returned
363 * from pci_find_ht_capability().
364 *
365 * NB. To be 100% safe against broken PCI devices, the caller should take
366 * steps to avoid an infinite loop.
367 */
368int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
369{
370 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
371}
372EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
373
374/**
375 * pci_find_ht_capability - query a device's Hypertransport capabilities
376 * @dev: PCI device to query
377 * @ht_cap: Hypertransport capability code
378 *
379 * Tell if a device supports a given Hypertransport capability.
380 * Returns an address within the device's PCI configuration space
381 * or 0 in case the device does not support the request capability.
382 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
383 * which has a Hypertransport capability matching @ht_cap.
384 */
385int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
386{
387 int pos;
388
389 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
390 if (pos)
391 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
392
393 return pos;
394}
395EXPORT_SYMBOL_GPL(pci_find_ht_capability);
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397/**
398 * pci_find_parent_resource - return resource region of parent bus of given region
399 * @dev: PCI device structure contains resources to be searched
400 * @res: child resource record for which parent is sought
401 *
402 * For given resource region of given device, return the resource
403 * region of parent bus the given region is contained in or where
404 * it should be allocated from.
405 */
406struct resource *
407pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
408{
409 const struct pci_bus *bus = dev->bus;
410 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700411 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700413 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 if (!r)
415 continue;
416 if (res->start && !(res->start >= r->start && res->end <= r->end))
417 continue; /* Not contained */
418 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
419 continue; /* Wrong type */
420 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
421 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800422 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
423 if (r->flags & IORESOURCE_PREFETCH)
424 continue;
425 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
426 if (!best)
427 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 }
429 return best;
430}
431
432/**
John W. Linville064b53db2005-07-27 10:19:44 -0400433 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
434 * @dev: PCI device to have its BARs restored
435 *
436 * Restore the BAR values for a given device, so as to make it
437 * accessible by its driver.
438 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200439static void
John W. Linville064b53db2005-07-27 10:19:44 -0400440pci_restore_bars(struct pci_dev *dev)
441{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800442 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400443
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800444 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800445 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400446}
447
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200448static struct pci_platform_pm_ops *pci_platform_pm;
449
450int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
451{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200452 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
453 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200454 return -EINVAL;
455 pci_platform_pm = ops;
456 return 0;
457}
458
459static inline bool platform_pci_power_manageable(struct pci_dev *dev)
460{
461 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
462}
463
464static inline int platform_pci_set_power_state(struct pci_dev *dev,
465 pci_power_t t)
466{
467 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
468}
469
470static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
471{
472 return pci_platform_pm ?
473 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
474}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700475
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200476static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
477{
478 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
479}
480
481static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
482{
483 return pci_platform_pm ?
484 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
485}
486
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100487static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
488{
489 return pci_platform_pm ?
490 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
491}
492
John W. Linville064b53db2005-07-27 10:19:44 -0400493/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200494 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
495 * given PCI device
496 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200497 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200499 * RETURN VALUE:
500 * -EINVAL if the requested state is invalid.
501 * -EIO if device does not support PCI PM or its PM capabilities register has a
502 * wrong version, or device doesn't support the requested state.
503 * 0 if device already is in the requested state.
504 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100506static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200508 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200509 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100511 /* Check if we're already there */
512 if (dev->current_state == state)
513 return 0;
514
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200515 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700516 return -EIO;
517
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200518 if (state < PCI_D0 || state > PCI_D3hot)
519 return -EINVAL;
520
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 /* Validate current state:
522 * Can enter D0 from any state, but if we can only go deeper
523 * to sleep if we're already in a low power state
524 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100525 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200526 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600527 dev_err(&dev->dev, "invalid power transition "
528 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200530 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200533 if ((state == PCI_D1 && !dev->d1_support)
534 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700535 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200537 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400538
John W. Linville32a36582005-09-14 09:52:42 -0400539 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 * This doesn't affect PME_Status, disables PME_En, and
541 * sets PowerState to 0.
542 */
John W. Linville32a36582005-09-14 09:52:42 -0400543 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400544 case PCI_D0:
545 case PCI_D1:
546 case PCI_D2:
547 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
548 pmcsr |= state;
549 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200550 case PCI_D3hot:
551 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400552 case PCI_UNKNOWN: /* Boot-up */
553 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100554 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200555 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400556 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400557 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400558 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400559 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 }
561
562 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200563 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564
565 /* Mandatory power management transition delays */
566 /* see PCI PM 1.1 5.6.1 table 18 */
567 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100568 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100570 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200572 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
573 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
574 if (dev->current_state != state && printk_ratelimit())
575 dev_info(&dev->dev, "Refused to change power state, "
576 "currently in D%d\n", dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400577
Huang Ying448bd852012-06-23 10:23:51 +0800578 /*
579 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400580 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
581 * from D3hot to D0 _may_ perform an internal reset, thereby
582 * going to "D0 Uninitialized" rather than "D0 Initialized".
583 * For example, at least some versions of the 3c905B and the
584 * 3c556B exhibit this behaviour.
585 *
586 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
587 * devices in a D3hot state at boot. Consequently, we need to
588 * restore at least the BARs so that the device will be
589 * accessible to its driver.
590 */
591 if (need_restore)
592 pci_restore_bars(dev);
593
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100594 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800595 pcie_aspm_pm_state_change(dev->bus->self);
596
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 return 0;
598}
599
600/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200601 * pci_update_current_state - Read PCI power state of given device from its
602 * PCI PM registers and cache it
603 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100604 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200605 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100606void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200607{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200608 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200609 u16 pmcsr;
610
Huang Ying448bd852012-06-23 10:23:51 +0800611 /*
612 * Configuration space is not accessible for device in
613 * D3cold, so just keep or set D3cold for safety
614 */
615 if (dev->current_state == PCI_D3cold)
616 return;
617 if (state == PCI_D3cold) {
618 dev->current_state = PCI_D3cold;
619 return;
620 }
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200621 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200622 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100623 } else {
624 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200625 }
626}
627
628/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600629 * pci_power_up - Put the given device into D0 forcibly
630 * @dev: PCI device to power up
631 */
632void pci_power_up(struct pci_dev *dev)
633{
634 if (platform_pci_power_manageable(dev))
635 platform_pci_set_power_state(dev, PCI_D0);
636
637 pci_raw_set_power_state(dev, PCI_D0);
638 pci_update_current_state(dev, PCI_D0);
639}
640
641/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100642 * pci_platform_power_transition - Use platform to change device power state
643 * @dev: PCI device to handle.
644 * @state: State to put the device into.
645 */
646static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
647{
648 int error;
649
650 if (platform_pci_power_manageable(dev)) {
651 error = platform_pci_set_power_state(dev, state);
652 if (!error)
653 pci_update_current_state(dev, state);
Ajaykumar Hotchandanib51306c2011-12-12 13:57:36 +0530654 /* Fall back to PCI_D0 if native PM is not supported */
655 if (!dev->pm_cap)
656 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100657 } else {
658 error = -ENODEV;
659 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200660 if (!dev->pm_cap)
661 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100662 }
663
664 return error;
665}
666
667/**
668 * __pci_start_power_transition - Start power transition of a PCI device
669 * @dev: PCI device to handle.
670 * @state: State to put the device into.
671 */
672static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
673{
Huang Ying448bd852012-06-23 10:23:51 +0800674 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100675 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800676 /*
677 * Mandatory power management transition delays, see
678 * PCI Express Base Specification Revision 2.0 Section
679 * 6.6.1: Conventional Reset. Do not delay for
680 * devices powered on/off by corresponding bridge,
681 * because have already delayed for the bridge.
682 */
683 if (dev->runtime_d3cold) {
684 msleep(dev->d3cold_delay);
685 /*
686 * When powering on a bridge from D3cold, the
687 * whole hierarchy may be powered on into
688 * D0uninitialized state, resume them to give
689 * them a chance to suspend again
690 */
691 pci_wakeup_bus(dev->subordinate);
692 }
693 }
694}
695
696/**
697 * __pci_dev_set_current_state - Set current state of a PCI device
698 * @dev: Device to handle
699 * @data: pointer to state to be set
700 */
701static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
702{
703 pci_power_t state = *(pci_power_t *)data;
704
705 dev->current_state = state;
706 return 0;
707}
708
709/**
710 * __pci_bus_set_current_state - Walk given bus and set current state of devices
711 * @bus: Top bus of the subtree to walk.
712 * @state: state to be set
713 */
714static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
715{
716 if (bus)
717 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100718}
719
720/**
721 * __pci_complete_power_transition - Complete power transition of a PCI device
722 * @dev: PCI device to handle.
723 * @state: State to put the device into.
724 *
725 * This function should not be called directly by device drivers.
726 */
727int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
728{
Huang Ying448bd852012-06-23 10:23:51 +0800729 int ret;
730
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600731 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800732 return -EINVAL;
733 ret = pci_platform_power_transition(dev, state);
734 /* Power off the bridge may power off the whole hierarchy */
735 if (!ret && state == PCI_D3cold)
736 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
737 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100738}
739EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
740
741/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200742 * pci_set_power_state - Set the power state of a PCI device
743 * @dev: PCI device to handle.
744 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
745 *
Nick Andrew877d0312009-01-26 11:06:57 +0100746 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200747 * the device's PCI PM registers.
748 *
749 * RETURN VALUE:
750 * -EINVAL if the requested state is invalid.
751 * -EIO if device does not support PCI PM or its PM capabilities register has a
752 * wrong version, or device doesn't support the requested state.
753 * 0 if device already is in the requested state.
754 * 0 if device's power state has been successfully changed.
755 */
756int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
757{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200758 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200759
760 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800761 if (state > PCI_D3cold)
762 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200763 else if (state < PCI_D0)
764 state = PCI_D0;
765 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
766 /*
767 * If the device or the parent bridge do not support PCI PM,
768 * ignore the request if we're doing anything other than putting
769 * it into D0 (which would only happen on boot).
770 */
771 return 0;
772
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600773 /* Check if we're already there */
774 if (dev->current_state == state)
775 return 0;
776
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100777 __pci_start_power_transition(dev, state);
778
Alan Cox979b1792008-07-24 17:18:38 +0100779 /* This device is quirked not to be put into D3, so
780 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800781 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100782 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200783
Huang Ying448bd852012-06-23 10:23:51 +0800784 /*
785 * To put device in D3cold, we put device into D3hot in native
786 * way, then put device into D3cold with platform ops
787 */
788 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
789 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200790
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100791 if (!__pci_complete_power_transition(dev, state))
792 error = 0;
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000793 /*
794 * When aspm_policy is "powersave" this call ensures
795 * that ASPM is configured.
796 */
797 if (!error && dev->bus->self)
798 pcie_aspm_powersave_config_link(dev->bus->self);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200799
800 return error;
801}
802
803/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 * pci_choose_state - Choose the power state of a PCI device
805 * @dev: PCI device to be suspended
806 * @state: target sleep state for the whole system. This is the value
807 * that is passed to suspend() function.
808 *
809 * Returns PCI power state suitable for given device and given system
810 * message.
811 */
812
813pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
814{
Shaohua Liab826ca2007-07-20 10:03:22 +0800815 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500816
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
818 return PCI_D0;
819
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200820 ret = platform_pci_choose_state(dev);
821 if (ret != PCI_POWER_ERROR)
822 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700823
824 switch (state.event) {
825 case PM_EVENT_ON:
826 return PCI_D0;
827 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700828 case PM_EVENT_PRETHAW:
829 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700830 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100831 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700832 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600834 dev_info(&dev->dev, "unrecognized suspend event %d\n",
835 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 BUG();
837 }
838 return PCI_D0;
839}
840
841EXPORT_SYMBOL(pci_choose_state);
842
Yu Zhao89858512009-02-16 02:55:47 +0800843#define PCI_EXP_SAVE_REGS 7
844
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800845
Yinghai Lu34a48762012-02-11 00:18:41 -0800846static struct pci_cap_saved_state *pci_find_saved_cap(
847 struct pci_dev *pci_dev, char cap)
848{
849 struct pci_cap_saved_state *tmp;
850 struct hlist_node *pos;
851
852 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
853 if (tmp->cap.cap_nr == cap)
854 return tmp;
855 }
856 return NULL;
857}
858
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300859static int pci_save_pcie_state(struct pci_dev *dev)
860{
Jiang Liu59875ae2012-07-24 17:20:06 +0800861 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300862 struct pci_cap_saved_state *save_state;
863 u16 *cap;
864
Jiang Liu59875ae2012-07-24 17:20:06 +0800865 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300866 return 0;
867
Eric W. Biederman9f355752007-03-08 13:06:13 -0700868 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300869 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800870 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300871 return -ENOMEM;
872 }
Jiang Liu59875ae2012-07-24 17:20:06 +0800873
Alex Williamson24a4742f2011-05-10 10:02:11 -0600874 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800875 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
876 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
877 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
878 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
879 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
880 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
881 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300882
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300883 return 0;
884}
885
886static void pci_restore_pcie_state(struct pci_dev *dev)
887{
Jiang Liu59875ae2012-07-24 17:20:06 +0800888 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300889 struct pci_cap_saved_state *save_state;
890 u16 *cap;
891
892 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +0800893 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300894 return;
Jiang Liu59875ae2012-07-24 17:20:06 +0800895
Alex Williamson24a4742f2011-05-10 10:02:11 -0600896 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800897 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
898 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
899 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
900 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
901 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
902 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
903 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300904}
905
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800906
907static int pci_save_pcix_state(struct pci_dev *dev)
908{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100909 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800910 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800911
912 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
913 if (pos <= 0)
914 return 0;
915
Shaohua Lif34303d2007-12-18 09:56:47 +0800916 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800917 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800918 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800919 return -ENOMEM;
920 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800921
Alex Williamson24a4742f2011-05-10 10:02:11 -0600922 pci_read_config_word(dev, pos + PCI_X_CMD,
923 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100924
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800925 return 0;
926}
927
928static void pci_restore_pcix_state(struct pci_dev *dev)
929{
930 int i = 0, pos;
931 struct pci_cap_saved_state *save_state;
932 u16 *cap;
933
934 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
935 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
936 if (!save_state || pos <= 0)
937 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600938 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800939
940 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800941}
942
943
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944/**
945 * pci_save_state - save the PCI configuration space of a device before suspending
946 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 */
948int
949pci_save_state(struct pci_dev *dev)
950{
951 int i;
952 /* XXX: 100% dword access ok here? */
953 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200954 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100955 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300956 if ((i = pci_save_pcie_state(dev)) != 0)
957 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800958 if ((i = pci_save_pcix_state(dev)) != 0)
959 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 return 0;
961}
962
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +0200963static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
964 u32 saved_val, int retry)
965{
966 u32 val;
967
968 pci_read_config_dword(pdev, offset, &val);
969 if (val == saved_val)
970 return;
971
972 for (;;) {
973 dev_dbg(&pdev->dev, "restoring config space at offset "
974 "%#x (was %#x, writing %#x)\n", offset, val, saved_val);
975 pci_write_config_dword(pdev, offset, saved_val);
976 if (retry-- <= 0)
977 return;
978
979 pci_read_config_dword(pdev, offset, &val);
980 if (val == saved_val)
981 return;
982
983 mdelay(1);
984 }
985}
986
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +0200987static void pci_restore_config_space_range(struct pci_dev *pdev,
988 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +0200989{
990 int index;
991
992 for (index = end; index >= start; index--)
993 pci_restore_config_dword(pdev, 4 * index,
994 pdev->saved_config_space[index],
995 retry);
996}
997
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +0200998static void pci_restore_config_space(struct pci_dev *pdev)
999{
1000 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1001 pci_restore_config_space_range(pdev, 10, 15, 0);
1002 /* Restore BARs before the command register. */
1003 pci_restore_config_space_range(pdev, 4, 9, 10);
1004 pci_restore_config_space_range(pdev, 0, 3, 0);
1005 } else {
1006 pci_restore_config_space_range(pdev, 0, 15, 0);
1007 }
1008}
1009
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010/**
1011 * pci_restore_state - Restore the saved state of a PCI device
1012 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001014void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015{
Alek Duc82f63e2009-08-08 08:46:19 +08001016 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001017 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001018
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001019 /* PCI Express register must be restored first */
1020 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001021 pci_restore_ats_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001022
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001023 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001024
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001025 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001026 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001027 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001028
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001029 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030}
1031
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001032struct pci_saved_state {
1033 u32 config_space[16];
1034 struct pci_cap_saved_data cap[0];
1035};
1036
1037/**
1038 * pci_store_saved_state - Allocate and return an opaque struct containing
1039 * the device saved state.
1040 * @dev: PCI device that we're dealing with
1041 *
1042 * Rerturn NULL if no state or error.
1043 */
1044struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1045{
1046 struct pci_saved_state *state;
1047 struct pci_cap_saved_state *tmp;
1048 struct pci_cap_saved_data *cap;
1049 struct hlist_node *pos;
1050 size_t size;
1051
1052 if (!dev->state_saved)
1053 return NULL;
1054
1055 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1056
1057 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1058 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1059
1060 state = kzalloc(size, GFP_KERNEL);
1061 if (!state)
1062 return NULL;
1063
1064 memcpy(state->config_space, dev->saved_config_space,
1065 sizeof(state->config_space));
1066
1067 cap = state->cap;
1068 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1069 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1070 memcpy(cap, &tmp->cap, len);
1071 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1072 }
1073 /* Empty cap_save terminates list */
1074
1075 return state;
1076}
1077EXPORT_SYMBOL_GPL(pci_store_saved_state);
1078
1079/**
1080 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1081 * @dev: PCI device that we're dealing with
1082 * @state: Saved state returned from pci_store_saved_state()
1083 */
1084int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1085{
1086 struct pci_cap_saved_data *cap;
1087
1088 dev->state_saved = false;
1089
1090 if (!state)
1091 return 0;
1092
1093 memcpy(dev->saved_config_space, state->config_space,
1094 sizeof(state->config_space));
1095
1096 cap = state->cap;
1097 while (cap->size) {
1098 struct pci_cap_saved_state *tmp;
1099
1100 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1101 if (!tmp || tmp->cap.size != cap->size)
1102 return -EINVAL;
1103
1104 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1105 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1106 sizeof(struct pci_cap_saved_data) + cap->size);
1107 }
1108
1109 dev->state_saved = true;
1110 return 0;
1111}
1112EXPORT_SYMBOL_GPL(pci_load_saved_state);
1113
1114/**
1115 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1116 * and free the memory allocated for it.
1117 * @dev: PCI device that we're dealing with
1118 * @state: Pointer to saved state returned from pci_store_saved_state()
1119 */
1120int pci_load_and_free_saved_state(struct pci_dev *dev,
1121 struct pci_saved_state **state)
1122{
1123 int ret = pci_load_saved_state(dev, *state);
1124 kfree(*state);
1125 *state = NULL;
1126 return ret;
1127}
1128EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1129
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001130static int do_pci_enable_device(struct pci_dev *dev, int bars)
1131{
1132 int err;
1133
1134 err = pci_set_power_state(dev, PCI_D0);
1135 if (err < 0 && err != -EIO)
1136 return err;
1137 err = pcibios_enable_device(dev, bars);
1138 if (err < 0)
1139 return err;
1140 pci_fixup_device(pci_fixup_enable, dev);
1141
1142 return 0;
1143}
1144
1145/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001146 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001147 * @dev: PCI device to be resumed
1148 *
1149 * Note this function is a backend of pci_default_resume and is not supposed
1150 * to be called by normal code, write proper resume handler and use it instead.
1151 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001152int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001153{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001154 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001155 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1156 return 0;
1157}
1158
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001159static int __pci_enable_device_flags(struct pci_dev *dev,
1160 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161{
1162 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001163 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164
Jesse Barnes97c145f2010-11-05 15:16:36 -04001165 /*
1166 * Power state could be unknown at this point, either due to a fresh
1167 * boot or a device removal call. So get the current power state
1168 * so that things like MSI message writing will behave as expected
1169 * (e.g. if the device really is in D0 at enable time).
1170 */
1171 if (dev->pm_cap) {
1172 u16 pmcsr;
1173 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1174 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1175 }
1176
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001177 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1178 return 0; /* already enabled */
1179
Yinghai Lu497f16f2011-12-17 18:33:37 -08001180 /* only skip sriov related */
1181 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1182 if (dev->resource[i].flags & flags)
1183 bars |= (1 << i);
1184 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001185 if (dev->resource[i].flags & flags)
1186 bars |= (1 << i);
1187
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001188 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001189 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001190 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001191 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192}
1193
1194/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001195 * pci_enable_device_io - Initialize a device for use with IO space
1196 * @dev: PCI device to be initialized
1197 *
1198 * Initialize device before it's used by a driver. Ask low-level code
1199 * to enable I/O resources. Wake up the device if it was suspended.
1200 * Beware, this function can fail.
1201 */
1202int pci_enable_device_io(struct pci_dev *dev)
1203{
1204 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1205}
1206
1207/**
1208 * pci_enable_device_mem - Initialize a device for use with Memory space
1209 * @dev: PCI device to be initialized
1210 *
1211 * Initialize device before it's used by a driver. Ask low-level code
1212 * to enable Memory resources. Wake up the device if it was suspended.
1213 * Beware, this function can fail.
1214 */
1215int pci_enable_device_mem(struct pci_dev *dev)
1216{
1217 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1218}
1219
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220/**
1221 * pci_enable_device - Initialize device before it's used by a driver.
1222 * @dev: PCI device to be initialized
1223 *
1224 * Initialize device before it's used by a driver. Ask low-level code
1225 * to enable I/O and memory. Wake up the device if it was suspended.
1226 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001227 *
1228 * Note we don't actually enable the device many times if we call
1229 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001231int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001233 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234}
1235
Tejun Heo9ac78492007-01-20 16:00:26 +09001236/*
1237 * Managed PCI resources. This manages device on/off, intx/msi/msix
1238 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1239 * there's no need to track it separately. pci_devres is initialized
1240 * when a device is enabled using managed PCI device enable interface.
1241 */
1242struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001243 unsigned int enabled:1;
1244 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001245 unsigned int orig_intx:1;
1246 unsigned int restore_intx:1;
1247 u32 region_mask;
1248};
1249
1250static void pcim_release(struct device *gendev, void *res)
1251{
1252 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1253 struct pci_devres *this = res;
1254 int i;
1255
1256 if (dev->msi_enabled)
1257 pci_disable_msi(dev);
1258 if (dev->msix_enabled)
1259 pci_disable_msix(dev);
1260
1261 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1262 if (this->region_mask & (1 << i))
1263 pci_release_region(dev, i);
1264
1265 if (this->restore_intx)
1266 pci_intx(dev, this->orig_intx);
1267
Tejun Heo7f375f32007-02-25 04:36:01 -08001268 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001269 pci_disable_device(dev);
1270}
1271
1272static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1273{
1274 struct pci_devres *dr, *new_dr;
1275
1276 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1277 if (dr)
1278 return dr;
1279
1280 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1281 if (!new_dr)
1282 return NULL;
1283 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1284}
1285
1286static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1287{
1288 if (pci_is_managed(pdev))
1289 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1290 return NULL;
1291}
1292
1293/**
1294 * pcim_enable_device - Managed pci_enable_device()
1295 * @pdev: PCI device to be initialized
1296 *
1297 * Managed pci_enable_device().
1298 */
1299int pcim_enable_device(struct pci_dev *pdev)
1300{
1301 struct pci_devres *dr;
1302 int rc;
1303
1304 dr = get_pci_dr(pdev);
1305 if (unlikely(!dr))
1306 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001307 if (dr->enabled)
1308 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001309
1310 rc = pci_enable_device(pdev);
1311 if (!rc) {
1312 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001313 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001314 }
1315 return rc;
1316}
1317
1318/**
1319 * pcim_pin_device - Pin managed PCI device
1320 * @pdev: PCI device to pin
1321 *
1322 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1323 * driver detach. @pdev must have been enabled with
1324 * pcim_enable_device().
1325 */
1326void pcim_pin_device(struct pci_dev *pdev)
1327{
1328 struct pci_devres *dr;
1329
1330 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001331 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001332 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001333 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001334}
1335
Matthew Garretteca0d462012-12-05 14:33:27 -07001336/*
1337 * pcibios_add_device - provide arch specific hooks when adding device dev
1338 * @dev: the PCI device being added
1339 *
1340 * Permits the platform to provide architecture specific functionality when
1341 * devices are added. This is the default implementation. Architecture
1342 * implementations can override this.
1343 */
1344int __weak pcibios_add_device (struct pci_dev *dev)
1345{
1346 return 0;
1347}
1348
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349/**
1350 * pcibios_disable_device - disable arch specific PCI resources for device dev
1351 * @dev: the PCI device to disable
1352 *
1353 * Disables architecture specific PCI resources for the device. This
1354 * is the default implementation. Architecture implementations can
1355 * override this.
1356 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001357void __weak pcibios_disable_device (struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001359static void do_pci_disable_device(struct pci_dev *dev)
1360{
1361 u16 pci_command;
1362
1363 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1364 if (pci_command & PCI_COMMAND_MASTER) {
1365 pci_command &= ~PCI_COMMAND_MASTER;
1366 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1367 }
1368
1369 pcibios_disable_device(dev);
1370}
1371
1372/**
1373 * pci_disable_enabled_device - Disable device without updating enable_cnt
1374 * @dev: PCI device to disable
1375 *
1376 * NOTE: This function is a backend of PCI power management routines and is
1377 * not supposed to be called drivers.
1378 */
1379void pci_disable_enabled_device(struct pci_dev *dev)
1380{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001381 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001382 do_pci_disable_device(dev);
1383}
1384
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385/**
1386 * pci_disable_device - Disable PCI device after use
1387 * @dev: PCI device to be disabled
1388 *
1389 * Signal to the system that the PCI device is not in use by the system
1390 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001391 *
1392 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001393 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 */
1395void
1396pci_disable_device(struct pci_dev *dev)
1397{
Tejun Heo9ac78492007-01-20 16:00:26 +09001398 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001399
Tejun Heo9ac78492007-01-20 16:00:26 +09001400 dr = find_pci_dr(dev);
1401 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001402 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001403
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001404 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1405 return;
1406
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001407 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001409 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410}
1411
1412/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001413 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001414 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001415 * @state: Reset state to enter into
1416 *
1417 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001418 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001419 * implementation. Architecture implementations can override this.
1420 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001421int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1422 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001423{
1424 return -EINVAL;
1425}
1426
1427/**
1428 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001429 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001430 * @state: Reset state to enter into
1431 *
1432 *
1433 * Sets the PCI reset state for the device.
1434 */
1435int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1436{
1437 return pcibios_set_pcie_reset_state(dev, state);
1438}
1439
1440/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001441 * pci_check_pme_status - Check if given device has generated PME.
1442 * @dev: Device to check.
1443 *
1444 * Check the PME status of the device and if set, clear it and clear PME enable
1445 * (if set). Return 'true' if PME status and PME enable were both set or
1446 * 'false' otherwise.
1447 */
1448bool pci_check_pme_status(struct pci_dev *dev)
1449{
1450 int pmcsr_pos;
1451 u16 pmcsr;
1452 bool ret = false;
1453
1454 if (!dev->pm_cap)
1455 return false;
1456
1457 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1458 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1459 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1460 return false;
1461
1462 /* Clear PME status. */
1463 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1464 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1465 /* Disable PME to avoid interrupt flood. */
1466 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1467 ret = true;
1468 }
1469
1470 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1471
1472 return ret;
1473}
1474
1475/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001476 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1477 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001478 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001479 *
1480 * Check if @dev has generated PME and queue a resume request for it in that
1481 * case.
1482 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001483static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001484{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001485 if (pme_poll_reset && dev->pme_poll)
1486 dev->pme_poll = false;
1487
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001488 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001489 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001490 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001491 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001492 return 0;
1493}
1494
1495/**
1496 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1497 * @bus: Top bus of the subtree to walk.
1498 */
1499void pci_pme_wakeup_bus(struct pci_bus *bus)
1500{
1501 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001502 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001503}
1504
1505/**
Huang Ying448bd852012-06-23 10:23:51 +08001506 * pci_wakeup - Wake up a PCI device
Randy Dunlapceaf5b52012-08-18 17:37:53 -07001507 * @pci_dev: Device to handle.
Huang Ying448bd852012-06-23 10:23:51 +08001508 * @ign: ignored parameter
1509 */
1510static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
1511{
1512 pci_wakeup_event(pci_dev);
1513 pm_request_resume(&pci_dev->dev);
1514 return 0;
1515}
1516
1517/**
1518 * pci_wakeup_bus - Walk given bus and wake up devices on it
1519 * @bus: Top bus of the subtree to walk.
1520 */
1521void pci_wakeup_bus(struct pci_bus *bus)
1522{
1523 if (bus)
1524 pci_walk_bus(bus, pci_wakeup, NULL);
1525}
1526
1527/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001528 * pci_pme_capable - check the capability of PCI device to generate PME#
1529 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001530 * @state: PCI state from which device will issue PME#.
1531 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001532bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001533{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001534 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001535 return false;
1536
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001537 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001538}
1539
Matthew Garrettdf17e622010-10-04 14:22:29 -04001540static void pci_pme_list_scan(struct work_struct *work)
1541{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001542 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001543
1544 mutex_lock(&pci_pme_list_mutex);
1545 if (!list_empty(&pci_pme_list)) {
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001546 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1547 if (pme_dev->dev->pme_poll) {
Zheng Yan71a83bd2012-06-23 10:23:49 +08001548 struct pci_dev *bridge;
1549
1550 bridge = pme_dev->dev->bus->self;
1551 /*
1552 * If bridge is in low power state, the
1553 * configuration space of subordinate devices
1554 * may be not accessible
1555 */
1556 if (bridge && bridge->current_state != PCI_D0)
1557 continue;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001558 pci_pme_wakeup(pme_dev->dev, NULL);
1559 } else {
1560 list_del(&pme_dev->list);
1561 kfree(pme_dev);
1562 }
1563 }
1564 if (!list_empty(&pci_pme_list))
1565 schedule_delayed_work(&pci_pme_work,
1566 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001567 }
1568 mutex_unlock(&pci_pme_list_mutex);
1569}
1570
1571/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001572 * pci_pme_active - enable or disable PCI device's PME# function
1573 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001574 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1575 *
1576 * The caller must verify that the device is capable of generating PME# before
1577 * calling this function with @enable equal to 'true'.
1578 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001579void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001580{
1581 u16 pmcsr;
1582
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001583 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001584 return;
1585
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001586 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001587 /* Clear PME_Status by writing 1 to it and enable PME# */
1588 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1589 if (!enable)
1590 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1591
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001592 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001593
Huang Ying6e965e02012-10-26 13:07:51 +08001594 /*
1595 * PCI (as opposed to PCIe) PME requires that the device have
1596 * its PME# line hooked up correctly. Not all hardware vendors
1597 * do this, so the PME never gets delivered and the device
1598 * remains asleep. The easiest way around this is to
1599 * periodically walk the list of suspended devices and check
1600 * whether any have their PME flag set. The assumption is that
1601 * we'll wake up often enough anyway that this won't be a huge
1602 * hit, and the power savings from the devices will still be a
1603 * win.
1604 *
1605 * Although PCIe uses in-band PME message instead of PME# line
1606 * to report PME, PME does not work for some PCIe devices in
1607 * reality. For example, there are devices that set their PME
1608 * status bits, but don't really bother to send a PME message;
1609 * there are PCI Express Root Ports that don't bother to
1610 * trigger interrupts when they receive PME messages from the
1611 * devices below. So PME poll is used for PCIe devices too.
1612 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001613
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001614 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001615 struct pci_pme_device *pme_dev;
1616 if (enable) {
1617 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1618 GFP_KERNEL);
1619 if (!pme_dev)
1620 goto out;
1621 pme_dev->dev = dev;
1622 mutex_lock(&pci_pme_list_mutex);
1623 list_add(&pme_dev->list, &pci_pme_list);
1624 if (list_is_singular(&pci_pme_list))
1625 schedule_delayed_work(&pci_pme_work,
1626 msecs_to_jiffies(PME_TIMEOUT));
1627 mutex_unlock(&pci_pme_list_mutex);
1628 } else {
1629 mutex_lock(&pci_pme_list_mutex);
1630 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1631 if (pme_dev->dev == dev) {
1632 list_del(&pme_dev->list);
1633 kfree(pme_dev);
1634 break;
1635 }
1636 }
1637 mutex_unlock(&pci_pme_list_mutex);
1638 }
1639 }
1640
1641out:
Vincent Palatin85b85822011-12-05 11:51:18 -08001642 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001643}
1644
1645/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001646 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001647 * @dev: PCI device affected
1648 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001649 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001650 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 *
David Brownell075c1772007-04-26 00:12:06 -07001652 * This enables the device as a wakeup event source, or disables it.
1653 * When such events involves platform-specific hooks, those hooks are
1654 * called automatically by this routine.
1655 *
1656 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001657 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001658 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001659 * RETURN VALUE:
1660 * 0 is returned on success
1661 * -EINVAL is returned if device is not supposed to wake up the system
1662 * Error code depending on the platform is returned if both the platform and
1663 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001665int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1666 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001668 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001670 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001671 return -EINVAL;
1672
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001673 /* Don't do the same thing twice in a row for one device. */
1674 if (!!enable == !!dev->wakeup_prepared)
1675 return 0;
1676
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001677 /*
1678 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1679 * Anderson we should be doing PME# wake enable followed by ACPI wake
1680 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001681 */
1682
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001683 if (enable) {
1684 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001685
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001686 if (pci_pme_capable(dev, state))
1687 pci_pme_active(dev, true);
1688 else
1689 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001690 error = runtime ? platform_pci_run_wake(dev, true) :
1691 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001692 if (ret)
1693 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001694 if (!ret)
1695 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001696 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001697 if (runtime)
1698 platform_pci_run_wake(dev, false);
1699 else
1700 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001701 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001702 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001703 }
1704
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001705 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001706}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001707EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001708
1709/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001710 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1711 * @dev: PCI device to prepare
1712 * @enable: True to enable wake-up event generation; false to disable
1713 *
1714 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1715 * and this function allows them to set that up cleanly - pci_enable_wake()
1716 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1717 * ordering constraints.
1718 *
1719 * This function only returns error code if the device is not capable of
1720 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1721 * enable wake-up power for it.
1722 */
1723int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1724{
1725 return pci_pme_capable(dev, PCI_D3cold) ?
1726 pci_enable_wake(dev, PCI_D3cold, enable) :
1727 pci_enable_wake(dev, PCI_D3hot, enable);
1728}
1729
1730/**
Jesse Barnes37139072008-07-28 11:49:26 -07001731 * pci_target_state - find an appropriate low power state for a given PCI dev
1732 * @dev: PCI device
1733 *
1734 * Use underlying platform code to find a supported low power state for @dev.
1735 * If the platform can't manage @dev, return the deepest state from which it
1736 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001737 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001738pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001739{
1740 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001741
1742 if (platform_pci_power_manageable(dev)) {
1743 /*
1744 * Call the platform to choose the target state of the device
1745 * and enable wake-up from this state if supported.
1746 */
1747 pci_power_t state = platform_pci_choose_state(dev);
1748
1749 switch (state) {
1750 case PCI_POWER_ERROR:
1751 case PCI_UNKNOWN:
1752 break;
1753 case PCI_D1:
1754 case PCI_D2:
1755 if (pci_no_d1d2(dev))
1756 break;
1757 default:
1758 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001759 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001760 } else if (!dev->pm_cap) {
1761 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001762 } else if (device_may_wakeup(&dev->dev)) {
1763 /*
1764 * Find the deepest state from which the device can generate
1765 * wake-up events, make it the target state and enable device
1766 * to generate PME#.
1767 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001768 if (dev->pme_support) {
1769 while (target_state
1770 && !(dev->pme_support & (1 << target_state)))
1771 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001772 }
1773 }
1774
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001775 return target_state;
1776}
1777
1778/**
1779 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1780 * @dev: Device to handle.
1781 *
1782 * Choose the power state appropriate for the device depending on whether
1783 * it can wake up the system and/or is power manageable by the platform
1784 * (PCI_D3hot is the default) and put the device into that state.
1785 */
1786int pci_prepare_to_sleep(struct pci_dev *dev)
1787{
1788 pci_power_t target_state = pci_target_state(dev);
1789 int error;
1790
1791 if (target_state == PCI_POWER_ERROR)
1792 return -EIO;
1793
Huang Ying448bd852012-06-23 10:23:51 +08001794 /* D3cold during system suspend/hibernate is not supported */
1795 if (target_state > PCI_D3hot)
1796 target_state = PCI_D3hot;
1797
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001798 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001799
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001800 error = pci_set_power_state(dev, target_state);
1801
1802 if (error)
1803 pci_enable_wake(dev, target_state, false);
1804
1805 return error;
1806}
1807
1808/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001809 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001810 * @dev: Device to handle.
1811 *
Thomas Weber88393162010-03-16 11:47:56 +01001812 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001813 */
1814int pci_back_from_sleep(struct pci_dev *dev)
1815{
1816 pci_enable_wake(dev, PCI_D0, false);
1817 return pci_set_power_state(dev, PCI_D0);
1818}
1819
1820/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001821 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1822 * @dev: PCI device being suspended.
1823 *
1824 * Prepare @dev to generate wake-up events at run time and put it into a low
1825 * power state.
1826 */
1827int pci_finish_runtime_suspend(struct pci_dev *dev)
1828{
1829 pci_power_t target_state = pci_target_state(dev);
1830 int error;
1831
1832 if (target_state == PCI_POWER_ERROR)
1833 return -EIO;
1834
Huang Ying448bd852012-06-23 10:23:51 +08001835 dev->runtime_d3cold = target_state == PCI_D3cold;
1836
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001837 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1838
1839 error = pci_set_power_state(dev, target_state);
1840
Huang Ying448bd852012-06-23 10:23:51 +08001841 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001842 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08001843 dev->runtime_d3cold = false;
1844 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001845
1846 return error;
1847}
1848
1849/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001850 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1851 * @dev: Device to check.
1852 *
1853 * Return true if the device itself is cabable of generating wake-up events
1854 * (through the platform or using the native PCIe PME) or if the device supports
1855 * PME and one of its upstream bridges can generate wake-up events.
1856 */
1857bool pci_dev_run_wake(struct pci_dev *dev)
1858{
1859 struct pci_bus *bus = dev->bus;
1860
1861 if (device_run_wake(&dev->dev))
1862 return true;
1863
1864 if (!dev->pme_support)
1865 return false;
1866
1867 while (bus->parent) {
1868 struct pci_dev *bridge = bus->self;
1869
1870 if (device_run_wake(&bridge->dev))
1871 return true;
1872
1873 bus = bus->parent;
1874 }
1875
1876 /* We have reached the root bus. */
1877 if (bus->bridge)
1878 return device_run_wake(bus->bridge);
1879
1880 return false;
1881}
1882EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1883
Huang Yingb3c32c42012-10-25 09:36:03 +08001884void pci_config_pm_runtime_get(struct pci_dev *pdev)
1885{
1886 struct device *dev = &pdev->dev;
1887 struct device *parent = dev->parent;
1888
1889 if (parent)
1890 pm_runtime_get_sync(parent);
1891 pm_runtime_get_noresume(dev);
1892 /*
1893 * pdev->current_state is set to PCI_D3cold during suspending,
1894 * so wait until suspending completes
1895 */
1896 pm_runtime_barrier(dev);
1897 /*
1898 * Only need to resume devices in D3cold, because config
1899 * registers are still accessible for devices suspended but
1900 * not in D3cold.
1901 */
1902 if (pdev->current_state == PCI_D3cold)
1903 pm_runtime_resume(dev);
1904}
1905
1906void pci_config_pm_runtime_put(struct pci_dev *pdev)
1907{
1908 struct device *dev = &pdev->dev;
1909 struct device *parent = dev->parent;
1910
1911 pm_runtime_put(dev);
1912 if (parent)
1913 pm_runtime_put_sync(parent);
1914}
1915
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001916/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001917 * pci_pm_init - Initialize PM functions of given PCI device
1918 * @dev: PCI device to handle.
1919 */
1920void pci_pm_init(struct pci_dev *dev)
1921{
1922 int pm;
1923 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001924
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001925 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08001926 pm_runtime_set_active(&dev->dev);
1927 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001928 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001929 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001930
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001931 dev->pm_cap = 0;
1932
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 /* find PCI PM capability in list */
1934 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001935 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001936 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001938 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001940 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1941 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1942 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001943 return;
David Brownell075c1772007-04-26 00:12:06 -07001944 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001946 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001947 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08001948 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Huang Ying4f9c1392012-08-08 09:07:38 +08001949 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001950
1951 dev->d1_support = false;
1952 dev->d2_support = false;
1953 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001954 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001955 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001956 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001957 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001958
1959 if (dev->d1_support || dev->d2_support)
1960 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001961 dev->d1_support ? " D1" : "",
1962 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001963 }
1964
1965 pmc &= PCI_PM_CAP_PME_MASK;
1966 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001967 dev_printk(KERN_DEBUG, &dev->dev,
1968 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001969 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1970 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1971 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1972 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1973 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001974 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001975 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001976 /*
1977 * Make device's PM flags reflect the wake-up capability, but
1978 * let the user space enable it to wake up the system as needed.
1979 */
1980 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001981 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001982 pci_pme_active(dev, false);
1983 } else {
1984 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001985 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986}
1987
Yu Zhao58c3a722008-10-14 14:02:53 +08001988/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001989 * platform_pci_wakeup_init - init platform wakeup if present
1990 * @dev: PCI device
1991 *
1992 * Some devices don't have PCI PM caps but can still generate wakeup
1993 * events through platform methods (like ACPI events). If @dev supports
1994 * platform wakeup events, set the device flag to indicate as much. This
1995 * may be redundant if the device also supports PCI PM caps, but double
1996 * initialization should be safe in that case.
1997 */
1998void platform_pci_wakeup_init(struct pci_dev *dev)
1999{
2000 if (!platform_pci_can_wakeup(dev))
2001 return;
2002
2003 device_set_wakeup_capable(&dev->dev, true);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002004 platform_pci_sleep_wake(dev, false);
2005}
2006
Yinghai Lu34a48762012-02-11 00:18:41 -08002007static void pci_add_saved_cap(struct pci_dev *pci_dev,
2008 struct pci_cap_saved_state *new_cap)
2009{
2010 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2011}
2012
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002013/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002014 * pci_add_save_buffer - allocate buffer for saving given capability registers
2015 * @dev: the PCI device
2016 * @cap: the capability to allocate the buffer for
2017 * @size: requested size of the buffer
2018 */
2019static int pci_add_cap_save_buffer(
2020 struct pci_dev *dev, char cap, unsigned int size)
2021{
2022 int pos;
2023 struct pci_cap_saved_state *save_state;
2024
2025 pos = pci_find_capability(dev, cap);
2026 if (pos <= 0)
2027 return 0;
2028
2029 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2030 if (!save_state)
2031 return -ENOMEM;
2032
Alex Williamson24a4742f2011-05-10 10:02:11 -06002033 save_state->cap.cap_nr = cap;
2034 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002035 pci_add_saved_cap(dev, save_state);
2036
2037 return 0;
2038}
2039
2040/**
2041 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2042 * @dev: the PCI device
2043 */
2044void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2045{
2046 int error;
2047
Yu Zhao89858512009-02-16 02:55:47 +08002048 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2049 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002050 if (error)
2051 dev_err(&dev->dev,
2052 "unable to preallocate PCI Express save buffer\n");
2053
2054 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2055 if (error)
2056 dev_err(&dev->dev,
2057 "unable to preallocate PCI-X save buffer\n");
2058}
2059
Yinghai Luf7968412012-02-11 00:18:30 -08002060void pci_free_cap_save_buffers(struct pci_dev *dev)
2061{
2062 struct pci_cap_saved_state *tmp;
2063 struct hlist_node *pos, *n;
2064
2065 hlist_for_each_entry_safe(tmp, pos, n, &dev->saved_cap_space, next)
2066 kfree(tmp);
2067}
2068
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002069/**
Yu Zhao58c3a722008-10-14 14:02:53 +08002070 * pci_enable_ari - enable ARI forwarding if hardware support it
2071 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002072 *
2073 * If @dev and its upstream bridge both support ARI, enable ARI in the
2074 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002075 */
2076void pci_enable_ari(struct pci_dev *dev)
2077{
Yu Zhao58c3a722008-10-14 14:02:53 +08002078 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002079 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002080
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002081 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002082 return;
2083
Zhao, Yu81135872008-10-23 13:15:39 +08002084 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002085 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002086 return;
2087
Jiang Liu59875ae2012-07-24 17:20:06 +08002088 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002089 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2090 return;
2091
Yijing Wangb0cc6022013-01-15 11:12:16 +08002092 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2093 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2094 PCI_EXP_DEVCTL2_ARI);
2095 bridge->ari_enabled = 1;
2096 } else {
2097 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2098 PCI_EXP_DEVCTL2_ARI);
2099 bridge->ari_enabled = 0;
2100 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002101}
2102
Jesse Barnesb48d4422010-10-19 13:07:57 -07002103/**
Myron Stowec463b8c2012-06-01 15:16:37 -06002104 * pci_enable_ido - enable ID-based Ordering on a device
Jesse Barnesb48d4422010-10-19 13:07:57 -07002105 * @dev: the PCI device
2106 * @type: which types of IDO to enable
2107 *
2108 * Enable ID-based ordering on @dev. @type can contain the bits
2109 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
2110 * which types of transactions are allowed to be re-ordered.
2111 */
2112void pci_enable_ido(struct pci_dev *dev, unsigned long type)
2113{
Jiang Liu59875ae2012-07-24 17:20:06 +08002114 u16 ctrl = 0;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002115
Jesse Barnesb48d4422010-10-19 13:07:57 -07002116 if (type & PCI_EXP_IDO_REQUEST)
2117 ctrl |= PCI_EXP_IDO_REQ_EN;
2118 if (type & PCI_EXP_IDO_COMPLETION)
2119 ctrl |= PCI_EXP_IDO_CMP_EN;
Jiang Liu59875ae2012-07-24 17:20:06 +08002120 if (ctrl)
2121 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnesb48d4422010-10-19 13:07:57 -07002122}
2123EXPORT_SYMBOL(pci_enable_ido);
2124
2125/**
2126 * pci_disable_ido - disable ID-based ordering on a device
2127 * @dev: the PCI device
2128 * @type: which types of IDO to disable
2129 */
2130void pci_disable_ido(struct pci_dev *dev, unsigned long type)
2131{
Jiang Liu59875ae2012-07-24 17:20:06 +08002132 u16 ctrl = 0;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002133
Jesse Barnesb48d4422010-10-19 13:07:57 -07002134 if (type & PCI_EXP_IDO_REQUEST)
Jiang Liu59875ae2012-07-24 17:20:06 +08002135 ctrl |= PCI_EXP_IDO_REQ_EN;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002136 if (type & PCI_EXP_IDO_COMPLETION)
Jiang Liu59875ae2012-07-24 17:20:06 +08002137 ctrl |= PCI_EXP_IDO_CMP_EN;
2138 if (ctrl)
2139 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnesb48d4422010-10-19 13:07:57 -07002140}
2141EXPORT_SYMBOL(pci_disable_ido);
2142
Jesse Barnes48a92a82011-01-10 12:46:36 -08002143/**
2144 * pci_enable_obff - enable optimized buffer flush/fill
2145 * @dev: PCI device
2146 * @type: type of signaling to use
2147 *
2148 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2149 * signaling if possible, falling back to message signaling only if
2150 * WAKE# isn't supported. @type should indicate whether the PCIe link
2151 * be brought out of L0s or L1 to send the message. It should be either
2152 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2153 *
2154 * If your device can benefit from receiving all messages, even at the
2155 * power cost of bringing the link back up from a low power state, use
2156 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2157 * preferred type).
2158 *
2159 * RETURNS:
2160 * Zero on success, appropriate error number on failure.
2161 */
2162int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2163{
Jesse Barnes48a92a82011-01-10 12:46:36 -08002164 u32 cap;
2165 u16 ctrl;
2166 int ret;
2167
Jiang Liu59875ae2012-07-24 17:20:06 +08002168 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002169 if (!(cap & PCI_EXP_OBFF_MASK))
2170 return -ENOTSUPP; /* no OBFF support at all */
2171
2172 /* Make sure the topology supports OBFF as well */
Bjorn Helgaas82915502012-06-19 07:35:34 -06002173 if (dev->bus->self) {
Jesse Barnes48a92a82011-01-10 12:46:36 -08002174 ret = pci_enable_obff(dev->bus->self, type);
2175 if (ret)
2176 return ret;
2177 }
2178
Jiang Liu59875ae2012-07-24 17:20:06 +08002179 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &ctrl);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002180 if (cap & PCI_EXP_OBFF_WAKE)
2181 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2182 else {
2183 switch (type) {
2184 case PCI_EXP_OBFF_SIGNAL_L0:
2185 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2186 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2187 break;
2188 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2189 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2190 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2191 break;
2192 default:
2193 WARN(1, "bad OBFF signal type\n");
2194 return -ENOTSUPP;
2195 }
2196 }
Jiang Liu59875ae2012-07-24 17:20:06 +08002197 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002198
2199 return 0;
2200}
2201EXPORT_SYMBOL(pci_enable_obff);
2202
2203/**
2204 * pci_disable_obff - disable optimized buffer flush/fill
2205 * @dev: PCI device
2206 *
2207 * Disable OBFF on @dev.
2208 */
2209void pci_disable_obff(struct pci_dev *dev)
2210{
Jiang Liu59875ae2012-07-24 17:20:06 +08002211 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_OBFF_WAKE_EN);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002212}
2213EXPORT_SYMBOL(pci_disable_obff);
2214
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002215/**
2216 * pci_ltr_supported - check whether a device supports LTR
2217 * @dev: PCI device
2218 *
2219 * RETURNS:
2220 * True if @dev supports latency tolerance reporting, false otherwise.
2221 */
Myron Stowec32823f2012-06-01 15:16:25 -06002222static bool pci_ltr_supported(struct pci_dev *dev)
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002223{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002224 u32 cap;
2225
Jiang Liu59875ae2012-07-24 17:20:06 +08002226 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002227
2228 return cap & PCI_EXP_DEVCAP2_LTR;
2229}
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002230
2231/**
2232 * pci_enable_ltr - enable latency tolerance reporting
2233 * @dev: PCI device
2234 *
2235 * Enable LTR on @dev if possible, which means enabling it first on
2236 * upstream ports.
2237 *
2238 * RETURNS:
2239 * Zero on success, errno on failure.
2240 */
2241int pci_enable_ltr(struct pci_dev *dev)
2242{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002243 int ret;
2244
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002245 /* Only primary function can enable/disable LTR */
2246 if (PCI_FUNC(dev->devfn) != 0)
2247 return -EINVAL;
2248
Jiang Liu59875ae2012-07-24 17:20:06 +08002249 if (!pci_ltr_supported(dev))
2250 return -ENOTSUPP;
2251
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002252 /* Enable upstream ports first */
Bjorn Helgaas82915502012-06-19 07:35:34 -06002253 if (dev->bus->self) {
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002254 ret = pci_enable_ltr(dev->bus->self);
2255 if (ret)
2256 return ret;
2257 }
2258
Jiang Liu59875ae2012-07-24 17:20:06 +08002259 return pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_LTR_EN);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002260}
2261EXPORT_SYMBOL(pci_enable_ltr);
2262
2263/**
2264 * pci_disable_ltr - disable latency tolerance reporting
2265 * @dev: PCI device
2266 */
2267void pci_disable_ltr(struct pci_dev *dev)
2268{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002269 /* Only primary function can enable/disable LTR */
2270 if (PCI_FUNC(dev->devfn) != 0)
2271 return;
2272
Jiang Liu59875ae2012-07-24 17:20:06 +08002273 if (!pci_ltr_supported(dev))
2274 return;
2275
2276 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_LTR_EN);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002277}
2278EXPORT_SYMBOL(pci_disable_ltr);
2279
2280static int __pci_ltr_scale(int *val)
2281{
2282 int scale = 0;
2283
2284 while (*val > 1023) {
2285 *val = (*val + 31) / 32;
2286 scale++;
2287 }
2288 return scale;
2289}
2290
2291/**
2292 * pci_set_ltr - set LTR latency values
2293 * @dev: PCI device
2294 * @snoop_lat_ns: snoop latency in nanoseconds
2295 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2296 *
2297 * Figure out the scale and set the LTR values accordingly.
2298 */
2299int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2300{
2301 int pos, ret, snoop_scale, nosnoop_scale;
2302 u16 val;
2303
2304 if (!pci_ltr_supported(dev))
2305 return -ENOTSUPP;
2306
2307 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2308 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2309
2310 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2311 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2312 return -EINVAL;
2313
2314 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2315 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2316 return -EINVAL;
2317
2318 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2319 if (!pos)
2320 return -ENOTSUPP;
2321
2322 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2323 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2324 if (ret != 4)
2325 return -EIO;
2326
2327 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2328 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2329 if (ret != 4)
2330 return -EIO;
2331
2332 return 0;
2333}
2334EXPORT_SYMBOL(pci_set_ltr);
2335
Chris Wright5d990b62009-12-04 12:15:21 -08002336static int pci_acs_enable;
2337
2338/**
2339 * pci_request_acs - ask for ACS to be enabled if supported
2340 */
2341void pci_request_acs(void)
2342{
2343 pci_acs_enable = 1;
2344}
2345
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002346/**
Allen Kayae21ee62009-10-07 10:27:17 -07002347 * pci_enable_acs - enable ACS if hardware support it
2348 * @dev: the PCI device
2349 */
2350void pci_enable_acs(struct pci_dev *dev)
2351{
2352 int pos;
2353 u16 cap;
2354 u16 ctrl;
2355
Chris Wright5d990b62009-12-04 12:15:21 -08002356 if (!pci_acs_enable)
2357 return;
2358
Allen Kayae21ee62009-10-07 10:27:17 -07002359 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2360 if (!pos)
2361 return;
2362
2363 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2364 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2365
2366 /* Source Validation */
2367 ctrl |= (cap & PCI_ACS_SV);
2368
2369 /* P2P Request Redirect */
2370 ctrl |= (cap & PCI_ACS_RR);
2371
2372 /* P2P Completion Redirect */
2373 ctrl |= (cap & PCI_ACS_CR);
2374
2375 /* Upstream Forwarding */
2376 ctrl |= (cap & PCI_ACS_UF);
2377
2378 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2379}
2380
2381/**
Alex Williamsonad805752012-06-11 05:27:07 +00002382 * pci_acs_enabled - test ACS against required flags for a given device
2383 * @pdev: device to test
2384 * @acs_flags: required PCI ACS flags
2385 *
2386 * Return true if the device supports the provided flags. Automatically
2387 * filters out flags that are not implemented on multifunction devices.
2388 */
2389bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2390{
2391 int pos, ret;
2392 u16 ctrl;
2393
2394 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2395 if (ret >= 0)
2396 return ret > 0;
2397
2398 if (!pci_is_pcie(pdev))
2399 return false;
2400
2401 /* Filter out flags not applicable to multifunction */
2402 if (pdev->multifunction)
2403 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR |
2404 PCI_ACS_EC | PCI_ACS_DT);
2405
Yijing Wang62f87c02012-07-24 17:20:03 +08002406 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_DOWNSTREAM ||
2407 pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT ||
Alex Williamsonad805752012-06-11 05:27:07 +00002408 pdev->multifunction) {
2409 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2410 if (!pos)
2411 return false;
2412
2413 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2414 if ((ctrl & acs_flags) != acs_flags)
2415 return false;
2416 }
2417
2418 return true;
2419}
2420
2421/**
2422 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2423 * @start: starting downstream device
2424 * @end: ending upstream device or NULL to search to the root bus
2425 * @acs_flags: required flags
2426 *
2427 * Walk up a device tree from start to end testing PCI ACS support. If
2428 * any step along the way does not support the required flags, return false.
2429 */
2430bool pci_acs_path_enabled(struct pci_dev *start,
2431 struct pci_dev *end, u16 acs_flags)
2432{
2433 struct pci_dev *pdev, *parent = start;
2434
2435 do {
2436 pdev = parent;
2437
2438 if (!pci_acs_enabled(pdev, acs_flags))
2439 return false;
2440
2441 if (pci_is_root_bus(pdev->bus))
2442 return (end == NULL);
2443
2444 parent = pdev->bus->self;
2445 } while (pdev != end);
2446
2447 return true;
2448}
2449
2450/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002451 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2452 * @dev: the PCI device
2453 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2454 *
2455 * Perform INTx swizzling for a device behind one level of bridge. This is
2456 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002457 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2458 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2459 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002460 */
John Crispin3df425f2012-04-12 17:33:07 +02002461u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002462{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002463 int slot;
2464
2465 if (pci_ari_enabled(dev->bus))
2466 slot = 0;
2467 else
2468 slot = PCI_SLOT(dev->devfn);
2469
2470 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002471}
2472
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473int
2474pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2475{
2476 u8 pin;
2477
Kristen Accardi514d2072005-11-02 16:24:39 -08002478 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002479 if (!pin)
2480 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002481
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002482 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002483 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002484 dev = dev->bus->self;
2485 }
2486 *bridge = dev;
2487 return pin;
2488}
2489
2490/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002491 * pci_common_swizzle - swizzle INTx all the way to root bridge
2492 * @dev: the PCI device
2493 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2494 *
2495 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2496 * bridges all the way up to a PCI root bus.
2497 */
2498u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2499{
2500 u8 pin = *pinp;
2501
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002502 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002503 pin = pci_swizzle_interrupt_pin(dev, pin);
2504 dev = dev->bus->self;
2505 }
2506 *pinp = pin;
2507 return PCI_SLOT(dev->devfn);
2508}
2509
2510/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511 * pci_release_region - Release a PCI bar
2512 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2513 * @bar: BAR to release
2514 *
2515 * Releases the PCI I/O and memory resources previously reserved by a
2516 * successful call to pci_request_region. Call this function only
2517 * after all use of the PCI regions has ceased.
2518 */
2519void pci_release_region(struct pci_dev *pdev, int bar)
2520{
Tejun Heo9ac78492007-01-20 16:00:26 +09002521 struct pci_devres *dr;
2522
Linus Torvalds1da177e2005-04-16 15:20:36 -07002523 if (pci_resource_len(pdev, bar) == 0)
2524 return;
2525 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2526 release_region(pci_resource_start(pdev, bar),
2527 pci_resource_len(pdev, bar));
2528 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2529 release_mem_region(pci_resource_start(pdev, bar),
2530 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002531
2532 dr = find_pci_dr(pdev);
2533 if (dr)
2534 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002535}
2536
2537/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002538 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002539 * @pdev: PCI device whose resources are to be reserved
2540 * @bar: BAR to be reserved
2541 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002542 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543 *
2544 * Mark the PCI region associated with PCI device @pdev BR @bar as
2545 * being reserved by owner @res_name. Do not access any
2546 * address inside the PCI regions unless this call returns
2547 * successfully.
2548 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002549 * If @exclusive is set, then the region is marked so that userspace
2550 * is explicitly not allowed to map the resource via /dev/mem or
2551 * sysfs MMIO access.
2552 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553 * Returns 0 on success, or %EBUSY on error. A warning
2554 * message is also printed on failure.
2555 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07002556static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2557 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002558{
Tejun Heo9ac78492007-01-20 16:00:26 +09002559 struct pci_devres *dr;
2560
Linus Torvalds1da177e2005-04-16 15:20:36 -07002561 if (pci_resource_len(pdev, bar) == 0)
2562 return 0;
2563
2564 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2565 if (!request_region(pci_resource_start(pdev, bar),
2566 pci_resource_len(pdev, bar), res_name))
2567 goto err_out;
2568 }
2569 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002570 if (!__request_mem_region(pci_resource_start(pdev, bar),
2571 pci_resource_len(pdev, bar), res_name,
2572 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002573 goto err_out;
2574 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002575
2576 dr = find_pci_dr(pdev);
2577 if (dr)
2578 dr->region_mask |= 1 << bar;
2579
Linus Torvalds1da177e2005-04-16 15:20:36 -07002580 return 0;
2581
2582err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002583 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002584 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585 return -EBUSY;
2586}
2587
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002588/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002589 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002590 * @pdev: PCI device whose resources are to be reserved
2591 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002592 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002593 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002594 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002595 * being reserved by owner @res_name. Do not access any
2596 * address inside the PCI regions unless this call returns
2597 * successfully.
2598 *
2599 * Returns 0 on success, or %EBUSY on error. A warning
2600 * message is also printed on failure.
2601 */
2602int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2603{
2604 return __pci_request_region(pdev, bar, res_name, 0);
2605}
2606
2607/**
2608 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2609 * @pdev: PCI device whose resources are to be reserved
2610 * @bar: BAR to be reserved
2611 * @res_name: Name to be associated with resource.
2612 *
2613 * Mark the PCI region associated with PCI device @pdev BR @bar as
2614 * being reserved by owner @res_name. Do not access any
2615 * address inside the PCI regions unless this call returns
2616 * successfully.
2617 *
2618 * Returns 0 on success, or %EBUSY on error. A warning
2619 * message is also printed on failure.
2620 *
2621 * The key difference that _exclusive makes it that userspace is
2622 * explicitly not allowed to map the resource via /dev/mem or
2623 * sysfs.
2624 */
2625int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2626{
2627 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2628}
2629/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002630 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2631 * @pdev: PCI device whose resources were previously reserved
2632 * @bars: Bitmask of BARs to be released
2633 *
2634 * Release selected PCI I/O and memory resources previously reserved.
2635 * Call this function only after all use of the PCI regions has ceased.
2636 */
2637void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2638{
2639 int i;
2640
2641 for (i = 0; i < 6; i++)
2642 if (bars & (1 << i))
2643 pci_release_region(pdev, i);
2644}
2645
Arjan van de Vene8de1482008-10-22 19:55:31 -07002646int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2647 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002648{
2649 int i;
2650
2651 for (i = 0; i < 6; i++)
2652 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002653 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002654 goto err_out;
2655 return 0;
2656
2657err_out:
2658 while(--i >= 0)
2659 if (bars & (1 << i))
2660 pci_release_region(pdev, i);
2661
2662 return -EBUSY;
2663}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664
Arjan van de Vene8de1482008-10-22 19:55:31 -07002665
2666/**
2667 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2668 * @pdev: PCI device whose resources are to be reserved
2669 * @bars: Bitmask of BARs to be requested
2670 * @res_name: Name to be associated with resource
2671 */
2672int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2673 const char *res_name)
2674{
2675 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2676}
2677
2678int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2679 int bars, const char *res_name)
2680{
2681 return __pci_request_selected_regions(pdev, bars, res_name,
2682 IORESOURCE_EXCLUSIVE);
2683}
2684
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685/**
2686 * pci_release_regions - Release reserved PCI I/O and memory resources
2687 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2688 *
2689 * Releases all PCI I/O and memory resources previously reserved by a
2690 * successful call to pci_request_regions. Call this function only
2691 * after all use of the PCI regions has ceased.
2692 */
2693
2694void pci_release_regions(struct pci_dev *pdev)
2695{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002696 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697}
2698
2699/**
2700 * pci_request_regions - Reserved PCI I/O and memory resources
2701 * @pdev: PCI device whose resources are to be reserved
2702 * @res_name: Name to be associated with resource.
2703 *
2704 * Mark all PCI regions associated with PCI device @pdev as
2705 * being reserved by owner @res_name. Do not access any
2706 * address inside the PCI regions unless this call returns
2707 * successfully.
2708 *
2709 * Returns 0 on success, or %EBUSY on error. A warning
2710 * message is also printed on failure.
2711 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002712int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002714 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715}
2716
2717/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002718 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2719 * @pdev: PCI device whose resources are to be reserved
2720 * @res_name: Name to be associated with resource.
2721 *
2722 * Mark all PCI regions associated with PCI device @pdev as
2723 * being reserved by owner @res_name. Do not access any
2724 * address inside the PCI regions unless this call returns
2725 * successfully.
2726 *
2727 * pci_request_regions_exclusive() will mark the region so that
2728 * /dev/mem and the sysfs MMIO access will not be allowed.
2729 *
2730 * Returns 0 on success, or %EBUSY on error. A warning
2731 * message is also printed on failure.
2732 */
2733int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2734{
2735 return pci_request_selected_regions_exclusive(pdev,
2736 ((1 << 6) - 1), res_name);
2737}
2738
Ben Hutchings6a479072008-12-23 03:08:29 +00002739static void __pci_set_master(struct pci_dev *dev, bool enable)
2740{
2741 u16 old_cmd, cmd;
2742
2743 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2744 if (enable)
2745 cmd = old_cmd | PCI_COMMAND_MASTER;
2746 else
2747 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2748 if (cmd != old_cmd) {
2749 dev_dbg(&dev->dev, "%s bus mastering\n",
2750 enable ? "enabling" : "disabling");
2751 pci_write_config_word(dev, PCI_COMMAND, cmd);
2752 }
2753 dev->is_busmaster = enable;
2754}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002755
2756/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06002757 * pcibios_setup - process "pci=" kernel boot arguments
2758 * @str: string used to pass in "pci=" kernel boot arguments
2759 *
2760 * Process kernel boot arguments. This is the default implementation.
2761 * Architecture specific implementations can override this as necessary.
2762 */
2763char * __weak __init pcibios_setup(char *str)
2764{
2765 return str;
2766}
2767
2768/**
Myron Stowe96c55902011-10-28 15:48:38 -06002769 * pcibios_set_master - enable PCI bus-mastering for device dev
2770 * @dev: the PCI device to enable
2771 *
2772 * Enables PCI bus-mastering for the device. This is the default
2773 * implementation. Architecture specific implementations can override
2774 * this if necessary.
2775 */
2776void __weak pcibios_set_master(struct pci_dev *dev)
2777{
2778 u8 lat;
2779
Myron Stowef6766782011-10-28 15:49:20 -06002780 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2781 if (pci_is_pcie(dev))
2782 return;
2783
Myron Stowe96c55902011-10-28 15:48:38 -06002784 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2785 if (lat < 16)
2786 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2787 else if (lat > pcibios_max_latency)
2788 lat = pcibios_max_latency;
2789 else
2790 return;
2791 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2792 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2793}
2794
2795/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796 * pci_set_master - enables bus-mastering for device dev
2797 * @dev: the PCI device to enable
2798 *
2799 * Enables bus-mastering on the device and calls pcibios_set_master()
2800 * to do the needed arch specific settings.
2801 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002802void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803{
Ben Hutchings6a479072008-12-23 03:08:29 +00002804 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002805 pcibios_set_master(dev);
2806}
2807
Ben Hutchings6a479072008-12-23 03:08:29 +00002808/**
2809 * pci_clear_master - disables bus-mastering for device dev
2810 * @dev: the PCI device to disable
2811 */
2812void pci_clear_master(struct pci_dev *dev)
2813{
2814 __pci_set_master(dev, false);
2815}
2816
Linus Torvalds1da177e2005-04-16 15:20:36 -07002817/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002818 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2819 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002820 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002821 * Helper function for pci_set_mwi.
2822 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002823 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2824 *
2825 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2826 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002827int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002828{
2829 u8 cacheline_size;
2830
2831 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002832 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002833
2834 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2835 equal to or multiple of the right value. */
2836 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2837 if (cacheline_size >= pci_cache_line_size &&
2838 (cacheline_size % pci_cache_line_size) == 0)
2839 return 0;
2840
2841 /* Write the correct value. */
2842 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2843 /* Read it back. */
2844 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2845 if (cacheline_size == pci_cache_line_size)
2846 return 0;
2847
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002848 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2849 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002850
2851 return -EINVAL;
2852}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002853EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2854
2855#ifdef PCI_DISABLE_MWI
2856int pci_set_mwi(struct pci_dev *dev)
2857{
2858 return 0;
2859}
2860
2861int pci_try_set_mwi(struct pci_dev *dev)
2862{
2863 return 0;
2864}
2865
2866void pci_clear_mwi(struct pci_dev *dev)
2867{
2868}
2869
2870#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871
2872/**
2873 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2874 * @dev: the PCI device for which MWI is enabled
2875 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002876 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 *
2878 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2879 */
2880int
2881pci_set_mwi(struct pci_dev *dev)
2882{
2883 int rc;
2884 u16 cmd;
2885
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002886 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002887 if (rc)
2888 return rc;
2889
2890 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2891 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002892 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002893 cmd |= PCI_COMMAND_INVALIDATE;
2894 pci_write_config_word(dev, PCI_COMMAND, cmd);
2895 }
2896
2897 return 0;
2898}
2899
2900/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002901 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2902 * @dev: the PCI device for which MWI is enabled
2903 *
2904 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2905 * Callers are not required to check the return value.
2906 *
2907 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2908 */
2909int pci_try_set_mwi(struct pci_dev *dev)
2910{
2911 int rc = pci_set_mwi(dev);
2912 return rc;
2913}
2914
2915/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2917 * @dev: the PCI device to disable
2918 *
2919 * Disables PCI Memory-Write-Invalidate transaction on the device
2920 */
2921void
2922pci_clear_mwi(struct pci_dev *dev)
2923{
2924 u16 cmd;
2925
2926 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2927 if (cmd & PCI_COMMAND_INVALIDATE) {
2928 cmd &= ~PCI_COMMAND_INVALIDATE;
2929 pci_write_config_word(dev, PCI_COMMAND, cmd);
2930 }
2931}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002932#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002933
Brett M Russa04ce0f2005-08-15 15:23:41 -04002934/**
2935 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002936 * @pdev: the PCI device to operate on
2937 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002938 *
2939 * Enables/disables PCI INTx for device dev
2940 */
2941void
2942pci_intx(struct pci_dev *pdev, int enable)
2943{
2944 u16 pci_command, new;
2945
2946 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2947
2948 if (enable) {
2949 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2950 } else {
2951 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2952 }
2953
2954 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002955 struct pci_devres *dr;
2956
Brett M Russ2fd9d742005-09-09 10:02:22 -07002957 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002958
2959 dr = find_pci_dr(pdev);
2960 if (dr && !dr->restore_intx) {
2961 dr->restore_intx = 1;
2962 dr->orig_intx = !enable;
2963 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002964 }
2965}
2966
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002967/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002968 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002969 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002970 *
2971 * Check if the device dev support INTx masking via the config space
2972 * command word.
2973 */
2974bool pci_intx_mask_supported(struct pci_dev *dev)
2975{
2976 bool mask_supported = false;
2977 u16 orig, new;
2978
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002979 if (dev->broken_intx_masking)
2980 return false;
2981
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002982 pci_cfg_access_lock(dev);
2983
2984 pci_read_config_word(dev, PCI_COMMAND, &orig);
2985 pci_write_config_word(dev, PCI_COMMAND,
2986 orig ^ PCI_COMMAND_INTX_DISABLE);
2987 pci_read_config_word(dev, PCI_COMMAND, &new);
2988
2989 /*
2990 * There's no way to protect against hardware bugs or detect them
2991 * reliably, but as long as we know what the value should be, let's
2992 * go ahead and check it.
2993 */
2994 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
2995 dev_err(&dev->dev, "Command register changed from "
2996 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
2997 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2998 mask_supported = true;
2999 pci_write_config_word(dev, PCI_COMMAND, orig);
3000 }
3001
3002 pci_cfg_access_unlock(dev);
3003 return mask_supported;
3004}
3005EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3006
3007static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3008{
3009 struct pci_bus *bus = dev->bus;
3010 bool mask_updated = true;
3011 u32 cmd_status_dword;
3012 u16 origcmd, newcmd;
3013 unsigned long flags;
3014 bool irq_pending;
3015
3016 /*
3017 * We do a single dword read to retrieve both command and status.
3018 * Document assumptions that make this possible.
3019 */
3020 BUILD_BUG_ON(PCI_COMMAND % 4);
3021 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3022
3023 raw_spin_lock_irqsave(&pci_lock, flags);
3024
3025 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3026
3027 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3028
3029 /*
3030 * Check interrupt status register to see whether our device
3031 * triggered the interrupt (when masking) or the next IRQ is
3032 * already pending (when unmasking).
3033 */
3034 if (mask != irq_pending) {
3035 mask_updated = false;
3036 goto done;
3037 }
3038
3039 origcmd = cmd_status_dword;
3040 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3041 if (mask)
3042 newcmd |= PCI_COMMAND_INTX_DISABLE;
3043 if (newcmd != origcmd)
3044 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3045
3046done:
3047 raw_spin_unlock_irqrestore(&pci_lock, flags);
3048
3049 return mask_updated;
3050}
3051
3052/**
3053 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003054 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003055 *
3056 * Check if the device dev has its INTx line asserted, mask it and
3057 * return true in that case. False is returned if not interrupt was
3058 * pending.
3059 */
3060bool pci_check_and_mask_intx(struct pci_dev *dev)
3061{
3062 return pci_check_and_set_intx_mask(dev, true);
3063}
3064EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3065
3066/**
3067 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003068 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003069 *
3070 * Check if the device dev has its INTx line asserted, unmask it if not
3071 * and return true. False is returned and the mask remains active if
3072 * there was still an interrupt pending.
3073 */
3074bool pci_check_and_unmask_intx(struct pci_dev *dev)
3075{
3076 return pci_check_and_set_intx_mask(dev, false);
3077}
3078EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3079
3080/**
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003081 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07003082 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003083 *
3084 * If you want to use msi see pci_enable_msi and friends.
3085 * This is a lower level primitive that allows us to disable
3086 * msi operation at the device level.
3087 */
3088void pci_msi_off(struct pci_dev *dev)
3089{
3090 int pos;
3091 u16 control;
3092
3093 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
3094 if (pos) {
3095 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
3096 control &= ~PCI_MSI_FLAGS_ENABLE;
3097 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
3098 }
3099 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
3100 if (pos) {
3101 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
3102 control &= ~PCI_MSIX_FLAGS_ENABLE;
3103 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
3104 }
3105}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06003106EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003107
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003108int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3109{
3110 return dma_set_max_seg_size(&dev->dev, size);
3111}
3112EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003113
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003114int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3115{
3116 return dma_set_seg_boundary(&dev->dev, mask);
3117}
3118EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003119
Yu Zhao8c1c6992009-06-13 15:52:13 +08003120static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003121{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003122 int i;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003123 u32 cap;
Jiang Liu59875ae2012-07-24 17:20:06 +08003124 u16 status;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003125
Jiang Liu59875ae2012-07-24 17:20:06 +08003126 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003127 if (!(cap & PCI_EXP_DEVCAP_FLR))
3128 return -ENOTTY;
3129
Sheng Yangd91cdc72008-11-11 17:17:47 +08003130 if (probe)
3131 return 0;
3132
Sheng Yang8dd7f802008-10-21 17:38:25 +08003133 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003134 for (i = 0; i < 4; i++) {
3135 if (i)
3136 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003137
Jiang Liu59875ae2012-07-24 17:20:06 +08003138 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003139 if (!(status & PCI_EXP_DEVSTA_TRPND))
3140 goto clear;
3141 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08003142
Yu Zhao8c1c6992009-06-13 15:52:13 +08003143 dev_err(&dev->dev, "transaction is not cleared; "
3144 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08003145
Yu Zhao8c1c6992009-06-13 15:52:13 +08003146clear:
Jiang Liu59875ae2012-07-24 17:20:06 +08003147 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003148
Yu Zhao8c1c6992009-06-13 15:52:13 +08003149 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003150
Sheng Yang8dd7f802008-10-21 17:38:25 +08003151 return 0;
3152}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003153
Yu Zhao8c1c6992009-06-13 15:52:13 +08003154static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003155{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003156 int i;
3157 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003158 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003159 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08003160
Yu Zhao8c1c6992009-06-13 15:52:13 +08003161 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3162 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003163 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003164
3165 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003166 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3167 return -ENOTTY;
3168
3169 if (probe)
3170 return 0;
3171
Sheng Yang1ca88792008-11-11 17:17:48 +08003172 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003173 for (i = 0; i < 4; i++) {
3174 if (i)
3175 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003176
Yu Zhao8c1c6992009-06-13 15:52:13 +08003177 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3178 if (!(status & PCI_AF_STATUS_TP))
3179 goto clear;
3180 }
3181
3182 dev_err(&dev->dev, "transaction is not cleared; "
3183 "proceeding with reset anyway\n");
3184
3185clear:
3186 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003187 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003188
Sheng Yang1ca88792008-11-11 17:17:48 +08003189 return 0;
3190}
3191
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003192/**
3193 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3194 * @dev: Device to reset.
3195 * @probe: If set, only check if the device can be reset this way.
3196 *
3197 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3198 * unset, it will be reinitialized internally when going from PCI_D3hot to
3199 * PCI_D0. If that's the case and the device is not in a low-power state
3200 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3201 *
3202 * NOTE: This causes the caller to sleep for twice the device power transition
3203 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3204 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3205 * Moreover, only devices in D0 can be reset by this function.
3206 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003207static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003208{
Yu Zhaof85876b2009-06-13 15:52:14 +08003209 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003210
Yu Zhaof85876b2009-06-13 15:52:14 +08003211 if (!dev->pm_cap)
3212 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003213
Yu Zhaof85876b2009-06-13 15:52:14 +08003214 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3215 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3216 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003217
Yu Zhaof85876b2009-06-13 15:52:14 +08003218 if (probe)
3219 return 0;
3220
3221 if (dev->current_state != PCI_D0)
3222 return -EINVAL;
3223
3224 csr &= ~PCI_PM_CTRL_STATE_MASK;
3225 csr |= PCI_D3hot;
3226 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003227 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003228
3229 csr &= ~PCI_PM_CTRL_STATE_MASK;
3230 csr |= PCI_D0;
3231 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003232 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003233
3234 return 0;
3235}
3236
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003237static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3238{
3239 u16 ctrl;
3240 struct pci_dev *pdev;
3241
Yu Zhao654b75e2009-06-26 14:04:46 +08003242 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003243 return -ENOTTY;
3244
3245 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3246 if (pdev != dev)
3247 return -ENOTTY;
3248
3249 if (probe)
3250 return 0;
3251
3252 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3253 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3254 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3255 msleep(100);
3256
3257 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3258 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3259 msleep(100);
3260
3261 return 0;
3262}
3263
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003264static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003265{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003266 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003267
Yu Zhao8c1c6992009-06-13 15:52:13 +08003268 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003269
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003270 rc = pci_dev_specific_reset(dev, probe);
3271 if (rc != -ENOTTY)
3272 goto done;
3273
Yu Zhao8c1c6992009-06-13 15:52:13 +08003274 rc = pcie_flr(dev, probe);
3275 if (rc != -ENOTTY)
3276 goto done;
3277
3278 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003279 if (rc != -ENOTTY)
3280 goto done;
3281
3282 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003283 if (rc != -ENOTTY)
3284 goto done;
3285
3286 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003287done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003288 return rc;
3289}
3290
3291static int pci_dev_reset(struct pci_dev *dev, int probe)
3292{
3293 int rc;
3294
3295 if (!probe) {
3296 pci_cfg_access_lock(dev);
3297 /* block PM suspend, driver probe, etc. */
3298 device_lock(&dev->dev);
3299 }
3300
3301 rc = __pci_dev_reset(dev, probe);
3302
Yu Zhao8c1c6992009-06-13 15:52:13 +08003303 if (!probe) {
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003304 device_unlock(&dev->dev);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003305 pci_cfg_access_unlock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003306 }
Yu Zhao8c1c6992009-06-13 15:52:13 +08003307 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003308}
Sheng Yang8dd7f802008-10-21 17:38:25 +08003309/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003310 * __pci_reset_function - reset a PCI device function
3311 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003312 *
3313 * Some devices allow an individual function to be reset without affecting
3314 * other functions in the same device. The PCI device must be responsive
3315 * to PCI config space in order to use this function.
3316 *
3317 * The device function is presumed to be unused when this function is called.
3318 * Resetting the device will make the contents of PCI configuration space
3319 * random, so any caller of this must be prepared to reinitialise the
3320 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3321 * etc.
3322 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003323 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003324 * device doesn't support resetting a single function.
3325 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003326int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003327{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003328 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003329}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003330EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003331
3332/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003333 * __pci_reset_function_locked - reset a PCI device function while holding
3334 * the @dev mutex lock.
3335 * @dev: PCI device to reset
3336 *
3337 * Some devices allow an individual function to be reset without affecting
3338 * other functions in the same device. The PCI device must be responsive
3339 * to PCI config space in order to use this function.
3340 *
3341 * The device function is presumed to be unused and the caller is holding
3342 * the device mutex lock when this function is called.
3343 * Resetting the device will make the contents of PCI configuration space
3344 * random, so any caller of this must be prepared to reinitialise the
3345 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3346 * etc.
3347 *
3348 * Returns 0 if the device function was successfully reset or negative if the
3349 * device doesn't support resetting a single function.
3350 */
3351int __pci_reset_function_locked(struct pci_dev *dev)
3352{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003353 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003354}
3355EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3356
3357/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003358 * pci_probe_reset_function - check whether the device can be safely reset
3359 * @dev: PCI device to reset
3360 *
3361 * Some devices allow an individual function to be reset without affecting
3362 * other functions in the same device. The PCI device must be responsive
3363 * to PCI config space in order to use this function.
3364 *
3365 * Returns 0 if the device function can be reset or negative if the
3366 * device doesn't support resetting a single function.
3367 */
3368int pci_probe_reset_function(struct pci_dev *dev)
3369{
3370 return pci_dev_reset(dev, 1);
3371}
3372
3373/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003374 * pci_reset_function - quiesce and reset a PCI device function
3375 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003376 *
3377 * Some devices allow an individual function to be reset without affecting
3378 * other functions in the same device. The PCI device must be responsive
3379 * to PCI config space in order to use this function.
3380 *
3381 * This function does not just reset the PCI portion of a device, but
3382 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003383 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003384 * over the reset.
3385 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003386 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003387 * device doesn't support resetting a single function.
3388 */
3389int pci_reset_function(struct pci_dev *dev)
3390{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003391 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003392
Yu Zhao8c1c6992009-06-13 15:52:13 +08003393 rc = pci_dev_reset(dev, 1);
3394 if (rc)
3395 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003396
Sheng Yang8dd7f802008-10-21 17:38:25 +08003397 pci_save_state(dev);
3398
Yu Zhao8c1c6992009-06-13 15:52:13 +08003399 /*
3400 * both INTx and MSI are disabled after the Interrupt Disable bit
3401 * is set and the Bus Master bit is cleared.
3402 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08003403 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3404
Yu Zhao8c1c6992009-06-13 15:52:13 +08003405 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003406
3407 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003408
Yu Zhao8c1c6992009-06-13 15:52:13 +08003409 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003410}
3411EXPORT_SYMBOL_GPL(pci_reset_function);
3412
3413/**
Peter Orubad556ad42007-05-15 13:59:13 +02003414 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3415 * @dev: PCI device to query
3416 *
3417 * Returns mmrbc: maximum designed memory read count in bytes
3418 * or appropriate error value.
3419 */
3420int pcix_get_max_mmrbc(struct pci_dev *dev)
3421{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003422 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003423 u32 stat;
3424
3425 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3426 if (!cap)
3427 return -EINVAL;
3428
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003429 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003430 return -EINVAL;
3431
Dean Nelson25daeb52010-03-09 22:26:40 -05003432 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003433}
3434EXPORT_SYMBOL(pcix_get_max_mmrbc);
3435
3436/**
3437 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3438 * @dev: PCI device to query
3439 *
3440 * Returns mmrbc: maximum memory read count in bytes
3441 * or appropriate error value.
3442 */
3443int pcix_get_mmrbc(struct pci_dev *dev)
3444{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003445 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003446 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003447
3448 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3449 if (!cap)
3450 return -EINVAL;
3451
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003452 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3453 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003454
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003455 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003456}
3457EXPORT_SYMBOL(pcix_get_mmrbc);
3458
3459/**
3460 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3461 * @dev: PCI device to query
3462 * @mmrbc: maximum memory read count in bytes
3463 * valid values are 512, 1024, 2048, 4096
3464 *
3465 * If possible sets maximum memory read byte count, some bridges have erratas
3466 * that prevent this.
3467 */
3468int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3469{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003470 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003471 u32 stat, v, o;
3472 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003473
vignesh babu229f5af2007-08-13 18:23:14 +05303474 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003475 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003476
3477 v = ffs(mmrbc) - 10;
3478
3479 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3480 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003481 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003482
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003483 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3484 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003485
3486 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3487 return -E2BIG;
3488
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003489 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3490 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003491
3492 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3493 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06003494 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02003495 return -EIO;
3496
3497 cmd &= ~PCI_X_CMD_MAX_READ;
3498 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003499 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3500 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02003501 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003502 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02003503}
3504EXPORT_SYMBOL(pcix_set_mmrbc);
3505
3506/**
3507 * pcie_get_readrq - get PCI Express read request size
3508 * @dev: PCI device to query
3509 *
3510 * Returns maximum memory read request in bytes
3511 * or appropriate error value.
3512 */
3513int pcie_get_readrq(struct pci_dev *dev)
3514{
Peter Orubad556ad42007-05-15 13:59:13 +02003515 u16 ctl;
3516
Jiang Liu59875ae2012-07-24 17:20:06 +08003517 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02003518
Jiang Liu59875ae2012-07-24 17:20:06 +08003519 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02003520}
3521EXPORT_SYMBOL(pcie_get_readrq);
3522
3523/**
3524 * pcie_set_readrq - set PCI Express maximum memory read request
3525 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07003526 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003527 * valid values are 128, 256, 512, 1024, 2048, 4096
3528 *
Jon Masonc9b378c2011-06-28 18:26:25 -05003529 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003530 */
3531int pcie_set_readrq(struct pci_dev *dev, int rq)
3532{
Jiang Liu59875ae2012-07-24 17:20:06 +08003533 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02003534
vignesh babu229f5af2007-08-13 18:23:14 +05303535 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08003536 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003537
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003538 /*
3539 * If using the "performance" PCIe config, we clamp the
3540 * read rq size to the max packet size to prevent the
3541 * host bridge generating requests larger than we can
3542 * cope with
3543 */
3544 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3545 int mps = pcie_get_mps(dev);
3546
3547 if (mps < 0)
3548 return mps;
3549 if (mps < rq)
3550 rq = mps;
3551 }
3552
3553 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02003554
Jiang Liu59875ae2012-07-24 17:20:06 +08003555 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3556 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02003557}
3558EXPORT_SYMBOL(pcie_set_readrq);
3559
3560/**
Jon Masonb03e7492011-07-20 15:20:54 -05003561 * pcie_get_mps - get PCI Express maximum payload size
3562 * @dev: PCI device to query
3563 *
3564 * Returns maximum payload size in bytes
3565 * or appropriate error value.
3566 */
3567int pcie_get_mps(struct pci_dev *dev)
3568{
Jon Masonb03e7492011-07-20 15:20:54 -05003569 u16 ctl;
3570
Jiang Liu59875ae2012-07-24 17:20:06 +08003571 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05003572
Jiang Liu59875ae2012-07-24 17:20:06 +08003573 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05003574}
3575
3576/**
3577 * pcie_set_mps - set PCI Express maximum payload size
3578 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07003579 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05003580 * valid values are 128, 256, 512, 1024, 2048, 4096
3581 *
3582 * If possible sets maximum payload size
3583 */
3584int pcie_set_mps(struct pci_dev *dev, int mps)
3585{
Jiang Liu59875ae2012-07-24 17:20:06 +08003586 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05003587
3588 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08003589 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05003590
3591 v = ffs(mps) - 8;
3592 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08003593 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05003594 v <<= 5;
3595
Jiang Liu59875ae2012-07-24 17:20:06 +08003596 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3597 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05003598}
3599
3600/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003601 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08003602 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003603 * @flags: resource type mask to be selected
3604 *
3605 * This helper routine makes bar mask from the type of resource.
3606 */
3607int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3608{
3609 int i, bars = 0;
3610 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3611 if (pci_resource_flags(dev, i) & flags)
3612 bars |= (1 << i);
3613 return bars;
3614}
3615
Yu Zhao613e7ed2008-11-22 02:41:27 +08003616/**
3617 * pci_resource_bar - get position of the BAR associated with a resource
3618 * @dev: the PCI device
3619 * @resno: the resource number
3620 * @type: the BAR type to be filled in
3621 *
3622 * Returns BAR position in config space, or 0 if the BAR is invalid.
3623 */
3624int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3625{
Yu Zhaod1b054d2009-03-20 11:25:11 +08003626 int reg;
3627
Yu Zhao613e7ed2008-11-22 02:41:27 +08003628 if (resno < PCI_ROM_RESOURCE) {
3629 *type = pci_bar_unknown;
3630 return PCI_BASE_ADDRESS_0 + 4 * resno;
3631 } else if (resno == PCI_ROM_RESOURCE) {
3632 *type = pci_bar_mem32;
3633 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08003634 } else if (resno < PCI_BRIDGE_RESOURCES) {
3635 /* device specific resource */
3636 reg = pci_iov_resource_bar(dev, resno, type);
3637 if (reg)
3638 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08003639 }
3640
Bjorn Helgaas865df572009-11-04 10:32:57 -07003641 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08003642 return 0;
3643}
3644
Mike Travis95a8b6e2010-02-02 14:38:13 -08003645/* Some architectures require additional programming to enable VGA */
3646static arch_set_vga_state_t arch_set_vga_state;
3647
3648void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3649{
3650 arch_set_vga_state = func; /* NULL disables */
3651}
3652
3653static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003654 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08003655{
3656 if (arch_set_vga_state)
3657 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003658 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003659 return 0;
3660}
3661
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003662/**
3663 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07003664 * @dev: the PCI device
3665 * @decode: true = enable decoding, false = disable decoding
3666 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07003667 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10003668 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003669 */
3670int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10003671 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003672{
3673 struct pci_bus *bus;
3674 struct pci_dev *bridge;
3675 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08003676 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003677
Dave Airlie3448a192010-06-01 15:32:24 +10003678 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003679
Mike Travis95a8b6e2010-02-02 14:38:13 -08003680 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10003681 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003682 if (rc)
3683 return rc;
3684
Dave Airlie3448a192010-06-01 15:32:24 +10003685 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3686 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3687 if (decode == true)
3688 cmd |= command_bits;
3689 else
3690 cmd &= ~command_bits;
3691 pci_write_config_word(dev, PCI_COMMAND, cmd);
3692 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003693
Dave Airlie3448a192010-06-01 15:32:24 +10003694 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003695 return 0;
3696
3697 bus = dev->bus;
3698 while (bus) {
3699 bridge = bus->self;
3700 if (bridge) {
3701 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3702 &cmd);
3703 if (decode == true)
3704 cmd |= PCI_BRIDGE_CTL_VGA;
3705 else
3706 cmd &= ~PCI_BRIDGE_CTL_VGA;
3707 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3708 cmd);
3709 }
3710 bus = bus->parent;
3711 }
3712 return 0;
3713}
3714
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003715#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3716static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00003717static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003718
3719/**
3720 * pci_specified_resource_alignment - get resource alignment specified by user.
3721 * @dev: the PCI device to get
3722 *
3723 * RETURNS: Resource alignment if it is specified.
3724 * Zero if it is not specified.
3725 */
3726resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3727{
3728 int seg, bus, slot, func, align_order, count;
3729 resource_size_t align = 0;
3730 char *p;
3731
3732 spin_lock(&resource_alignment_lock);
3733 p = resource_alignment_param;
3734 while (*p) {
3735 count = 0;
3736 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3737 p[count] == '@') {
3738 p += count + 1;
3739 } else {
3740 align_order = -1;
3741 }
3742 if (sscanf(p, "%x:%x:%x.%x%n",
3743 &seg, &bus, &slot, &func, &count) != 4) {
3744 seg = 0;
3745 if (sscanf(p, "%x:%x.%x%n",
3746 &bus, &slot, &func, &count) != 3) {
3747 /* Invalid format */
3748 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3749 p);
3750 break;
3751 }
3752 }
3753 p += count;
3754 if (seg == pci_domain_nr(dev->bus) &&
3755 bus == dev->bus->number &&
3756 slot == PCI_SLOT(dev->devfn) &&
3757 func == PCI_FUNC(dev->devfn)) {
3758 if (align_order == -1) {
3759 align = PAGE_SIZE;
3760 } else {
3761 align = 1 << align_order;
3762 }
3763 /* Found */
3764 break;
3765 }
3766 if (*p != ';' && *p != ',') {
3767 /* End of param or invalid format */
3768 break;
3769 }
3770 p++;
3771 }
3772 spin_unlock(&resource_alignment_lock);
3773 return align;
3774}
3775
3776/**
3777 * pci_is_reassigndev - check if specified PCI is target device to reassign
3778 * @dev: the PCI device to check
3779 *
3780 * RETURNS: non-zero for PCI device is a target device to reassign,
3781 * or zero is not.
3782 */
3783int pci_is_reassigndev(struct pci_dev *dev)
3784{
3785 return (pci_specified_resource_alignment(dev) != 0);
3786}
3787
Yinghai Lu2069ecf2012-02-15 21:40:31 -08003788/*
3789 * This function disables memory decoding and releases memory resources
3790 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
3791 * It also rounds up size to specified alignment.
3792 * Later on, the kernel will assign page-aligned memory resource back
3793 * to the device.
3794 */
3795void pci_reassigndev_resource_alignment(struct pci_dev *dev)
3796{
3797 int i;
3798 struct resource *r;
3799 resource_size_t align, size;
3800 u16 command;
3801
3802 if (!pci_is_reassigndev(dev))
3803 return;
3804
3805 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
3806 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
3807 dev_warn(&dev->dev,
3808 "Can't reassign resources to host bridge.\n");
3809 return;
3810 }
3811
3812 dev_info(&dev->dev,
3813 "Disabling memory decoding and releasing memory resources.\n");
3814 pci_read_config_word(dev, PCI_COMMAND, &command);
3815 command &= ~PCI_COMMAND_MEMORY;
3816 pci_write_config_word(dev, PCI_COMMAND, command);
3817
3818 align = pci_specified_resource_alignment(dev);
3819 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
3820 r = &dev->resource[i];
3821 if (!(r->flags & IORESOURCE_MEM))
3822 continue;
3823 size = resource_size(r);
3824 if (size < align) {
3825 size = align;
3826 dev_info(&dev->dev,
3827 "Rounding up size of resource #%d to %#llx.\n",
3828 i, (unsigned long long)size);
3829 }
3830 r->end = size - 1;
3831 r->start = 0;
3832 }
3833 /* Need to disable bridge's resource window,
3834 * to enable the kernel to reassign new resource
3835 * window later on.
3836 */
3837 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3838 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
3839 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
3840 r = &dev->resource[i];
3841 if (!(r->flags & IORESOURCE_MEM))
3842 continue;
3843 r->end = resource_size(r) - 1;
3844 r->start = 0;
3845 }
3846 pci_disable_bridge_window(dev);
3847 }
3848}
3849
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003850ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3851{
3852 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3853 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3854 spin_lock(&resource_alignment_lock);
3855 strncpy(resource_alignment_param, buf, count);
3856 resource_alignment_param[count] = '\0';
3857 spin_unlock(&resource_alignment_lock);
3858 return count;
3859}
3860
3861ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3862{
3863 size_t count;
3864 spin_lock(&resource_alignment_lock);
3865 count = snprintf(buf, size, "%s", resource_alignment_param);
3866 spin_unlock(&resource_alignment_lock);
3867 return count;
3868}
3869
3870static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3871{
3872 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3873}
3874
3875static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3876 const char *buf, size_t count)
3877{
3878 return pci_set_resource_alignment_param(buf, count);
3879}
3880
3881BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3882 pci_resource_alignment_store);
3883
3884static int __init pci_resource_alignment_sysfs_init(void)
3885{
3886 return bus_create_file(&pci_bus_type,
3887 &bus_attr_resource_alignment);
3888}
3889
3890late_initcall(pci_resource_alignment_sysfs_init);
3891
Bill Pemberton15856ad2012-11-21 15:35:00 -05003892static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003893{
3894#ifdef CONFIG_PCI_DOMAINS
3895 pci_domains_supported = 0;
3896#endif
3897}
3898
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003899/**
Taku Izumi642c92d2012-10-30 15:26:18 +09003900 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003901 *
3902 * Returns 1 if we can access PCI extended config space (offsets
3903 * greater than 0xff). This is the default implementation. Architecture
3904 * implementations can override this.
3905 */
Taku Izumi642c92d2012-10-30 15:26:18 +09003906int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003907{
3908 return 1;
3909}
3910
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11003911void __weak pci_fixup_cardbus(struct pci_bus *bus)
3912{
3913}
3914EXPORT_SYMBOL(pci_fixup_cardbus);
3915
Al Viroad04d312008-11-22 17:37:14 +00003916static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003917{
3918 while (str) {
3919 char *k = strchr(str, ',');
3920 if (k)
3921 *k++ = 0;
3922 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003923 if (!strcmp(str, "nomsi")) {
3924 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07003925 } else if (!strcmp(str, "noaer")) {
3926 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08003927 } else if (!strncmp(str, "realloc=", 8)) {
3928 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07003929 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08003930 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003931 } else if (!strcmp(str, "nodomains")) {
3932 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003933 } else if (!strncmp(str, "noari", 5)) {
3934 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08003935 } else if (!strncmp(str, "cbiosize=", 9)) {
3936 pci_cardbus_io_size = memparse(str + 9, &str);
3937 } else if (!strncmp(str, "cbmemsize=", 10)) {
3938 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003939 } else if (!strncmp(str, "resource_alignment=", 19)) {
3940 pci_set_resource_alignment_param(str + 19,
3941 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06003942 } else if (!strncmp(str, "ecrc=", 5)) {
3943 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07003944 } else if (!strncmp(str, "hpiosize=", 9)) {
3945 pci_hotplug_io_size = memparse(str + 9, &str);
3946 } else if (!strncmp(str, "hpmemsize=", 10)) {
3947 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05003948 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
3949 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05003950 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
3951 pcie_bus_config = PCIE_BUS_SAFE;
3952 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
3953 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05003954 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
3955 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06003956 } else if (!strncmp(str, "pcie_scan_all", 13)) {
3957 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003958 } else {
3959 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3960 str);
3961 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003962 }
3963 str = k;
3964 }
Andi Kleen0637a702006-09-26 10:52:41 +02003965 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003966}
Andi Kleen0637a702006-09-26 10:52:41 +02003967early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003968
Tejun Heo0b62e132007-07-27 14:43:35 +09003969EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11003970EXPORT_SYMBOL(pci_enable_device_io);
3971EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003972EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09003973EXPORT_SYMBOL(pcim_enable_device);
3974EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003975EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003976EXPORT_SYMBOL(pci_find_capability);
3977EXPORT_SYMBOL(pci_bus_find_capability);
3978EXPORT_SYMBOL(pci_release_regions);
3979EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003980EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003981EXPORT_SYMBOL(pci_release_region);
3982EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003983EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003984EXPORT_SYMBOL(pci_release_selected_regions);
3985EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003986EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003987EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003988EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003989EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003990EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003991EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003992EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003993EXPORT_SYMBOL(pci_assign_resource);
3994EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003995EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003996
3997EXPORT_SYMBOL(pci_set_power_state);
3998EXPORT_SYMBOL(pci_save_state);
3999EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02004000EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02004001EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02004002EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02004003EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02004004EXPORT_SYMBOL(pci_prepare_to_sleep);
4005EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05004006EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);