blob: 68705e381adaeaf496342f7befa3a4eb24cfdd44 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Daniel Vetter2c642b02015-04-14 17:35:26 +0200195static gen8_pde_t gen8_pde_encode(struct drm_device *dev,
196 dma_addr_t addr,
197 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800198{
Michel Thierry07749ef2015-03-16 16:00:54 +0000199 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800200 pde |= addr;
201 if (level != I915_CACHE_NONE)
202 pde |= PPAT_CACHED_PDE_INDEX;
203 else
204 pde |= PPAT_UNCACHED_INDEX;
205 return pde;
206}
207
Michel Thierry07749ef2015-03-16 16:00:54 +0000208static gen6_pte_t snb_pte_encode(dma_addr_t addr,
209 enum i915_cache_level level,
210 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700211{
Michel Thierry07749ef2015-03-16 16:00:54 +0000212 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700213 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700214
215 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100216 case I915_CACHE_L3_LLC:
217 case I915_CACHE_LLC:
218 pte |= GEN6_PTE_CACHE_LLC;
219 break;
220 case I915_CACHE_NONE:
221 pte |= GEN6_PTE_UNCACHED;
222 break;
223 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100224 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100225 }
226
227 return pte;
228}
229
Michel Thierry07749ef2015-03-16 16:00:54 +0000230static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
231 enum i915_cache_level level,
232 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100233{
Michel Thierry07749ef2015-03-16 16:00:54 +0000234 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100235 pte |= GEN6_PTE_ADDR_ENCODE(addr);
236
237 switch (level) {
238 case I915_CACHE_L3_LLC:
239 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700240 break;
241 case I915_CACHE_LLC:
242 pte |= GEN6_PTE_CACHE_LLC;
243 break;
244 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700245 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700246 break;
247 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100248 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700249 }
250
Ben Widawsky54d12522012-09-24 16:44:32 -0700251 return pte;
252}
253
Michel Thierry07749ef2015-03-16 16:00:54 +0000254static gen6_pte_t byt_pte_encode(dma_addr_t addr,
255 enum i915_cache_level level,
256 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700257{
Michel Thierry07749ef2015-03-16 16:00:54 +0000258 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700259 pte |= GEN6_PTE_ADDR_ENCODE(addr);
260
Akash Goel24f3a8c2014-06-17 10:59:42 +0530261 if (!(flags & PTE_READ_ONLY))
262 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700263
264 if (level != I915_CACHE_NONE)
265 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
266
267 return pte;
268}
269
Michel Thierry07749ef2015-03-16 16:00:54 +0000270static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
271 enum i915_cache_level level,
272 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700273{
Michel Thierry07749ef2015-03-16 16:00:54 +0000274 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700275 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700276
277 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700278 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700279
280 return pte;
281}
282
Michel Thierry07749ef2015-03-16 16:00:54 +0000283static gen6_pte_t iris_pte_encode(dma_addr_t addr,
284 enum i915_cache_level level,
285 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700286{
Michel Thierry07749ef2015-03-16 16:00:54 +0000287 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700288 pte |= HSW_PTE_ADDR_ENCODE(addr);
289
Chris Wilson651d7942013-08-08 14:41:10 +0100290 switch (level) {
291 case I915_CACHE_NONE:
292 break;
293 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000294 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100295 break;
296 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000297 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100298 break;
299 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700300
301 return pte;
302}
303
Ben Widawsky678d96f2015-03-16 16:00:56 +0000304#define i915_dma_unmap_single(px, dev) \
305 __i915_dma_unmap_single((px)->daddr, dev)
306
Daniel Vetter2c642b02015-04-14 17:35:26 +0200307static void __i915_dma_unmap_single(dma_addr_t daddr,
308 struct drm_device *dev)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000309{
310 struct device *device = &dev->pdev->dev;
311
312 dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
313}
314
315/**
316 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
317 * @px: Page table/dir/etc to get a DMA map for
318 * @dev: drm device
319 *
320 * Page table allocations are unified across all gens. They always require a
321 * single 4k allocation, as well as a DMA mapping. If we keep the structs
322 * symmetric here, the simple macro covers us for every page table type.
323 *
324 * Return: 0 if success.
325 */
326#define i915_dma_map_single(px, dev) \
327 i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)
328
Daniel Vetter2c642b02015-04-14 17:35:26 +0200329static int i915_dma_map_page_single(struct page *page,
330 struct drm_device *dev,
331 dma_addr_t *daddr)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000332{
333 struct device *device = &dev->pdev->dev;
334
335 *daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
Michel Thierry1266cdb2015-03-24 17:06:33 +0000336 if (dma_mapping_error(device, *daddr))
337 return -ENOMEM;
338
339 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000340}
341
Michel Thierryec565b32015-04-08 12:13:23 +0100342static void unmap_and_free_pt(struct i915_page_table *pt,
Ben Widawsky678d96f2015-03-16 16:00:56 +0000343 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000344{
345 if (WARN_ON(!pt->page))
346 return;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000347
348 i915_dma_unmap_single(pt, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000349 __free_page(pt->page);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000350 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000351 kfree(pt);
352}
353
Michel Thierry5a8e9942015-04-08 12:13:25 +0100354static void gen8_initialize_pt(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100355 struct i915_page_table *pt)
Michel Thierry5a8e9942015-04-08 12:13:25 +0100356{
357 gen8_pte_t *pt_vaddr, scratch_pte;
358 int i;
359
360 pt_vaddr = kmap_atomic(pt->page);
361 scratch_pte = gen8_pte_encode(vm->scratch.addr,
362 I915_CACHE_LLC, true);
363
364 for (i = 0; i < GEN8_PTES; i++)
365 pt_vaddr[i] = scratch_pte;
366
367 if (!HAS_LLC(vm->dev))
368 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
369 kunmap_atomic(pt_vaddr);
370}
371
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300372static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000373{
Michel Thierryec565b32015-04-08 12:13:23 +0100374 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000375 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
376 GEN8_PTES : GEN6_PTES;
377 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000378
379 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
380 if (!pt)
381 return ERR_PTR(-ENOMEM);
382
Ben Widawsky678d96f2015-03-16 16:00:56 +0000383 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
384 GFP_KERNEL);
385
386 if (!pt->used_ptes)
387 goto fail_bitmap;
388
Michel Thierry4933d512015-03-24 15:46:22 +0000389 pt->page = alloc_page(GFP_KERNEL);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000390 if (!pt->page)
391 goto fail_page;
392
393 ret = i915_dma_map_single(pt, dev);
394 if (ret)
395 goto fail_dma;
Ben Widawsky06fda602015-02-24 16:22:36 +0000396
397 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000398
399fail_dma:
400 __free_page(pt->page);
401fail_page:
402 kfree(pt->used_ptes);
403fail_bitmap:
404 kfree(pt);
405
406 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000407}
408
Michel Thierrye5815a22015-04-08 12:13:32 +0100409static void unmap_and_free_pd(struct i915_page_directory *pd,
410 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000411{
412 if (pd->page) {
Michel Thierrye5815a22015-04-08 12:13:32 +0100413 i915_dma_unmap_single(pd, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000414 __free_page(pd->page);
Michel Thierry33c88192015-04-08 12:13:33 +0100415 kfree(pd->used_pdes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000416 kfree(pd);
417 }
418}
419
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300420static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000421{
Michel Thierryec565b32015-04-08 12:13:23 +0100422 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100423 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000424
425 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
426 if (!pd)
427 return ERR_PTR(-ENOMEM);
428
Michel Thierry33c88192015-04-08 12:13:33 +0100429 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
430 sizeof(*pd->used_pdes), GFP_KERNEL);
431 if (!pd->used_pdes)
432 goto free_pd;
433
Michel Thierry5a8e9942015-04-08 12:13:25 +0100434 pd->page = alloc_page(GFP_KERNEL);
Michel Thierry33c88192015-04-08 12:13:33 +0100435 if (!pd->page)
436 goto free_bitmap;
Ben Widawsky06fda602015-02-24 16:22:36 +0000437
Michel Thierrye5815a22015-04-08 12:13:32 +0100438 ret = i915_dma_map_single(pd, dev);
Michel Thierry33c88192015-04-08 12:13:33 +0100439 if (ret)
440 goto free_page;
Michel Thierrye5815a22015-04-08 12:13:32 +0100441
Ben Widawsky06fda602015-02-24 16:22:36 +0000442 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100443
444free_page:
445 __free_page(pd->page);
446free_bitmap:
447 kfree(pd->used_pdes);
448free_pd:
449 kfree(pd);
450
451 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000452}
453
Ben Widawsky94e409c2013-11-04 22:29:36 -0800454/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100455static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100456 unsigned entry,
457 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800458{
John Harrisone85b26d2015-05-29 17:43:56 +0100459 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800460 int ret;
461
462 BUG_ON(entry >= 4);
463
John Harrison5fb9de12015-05-29 17:44:07 +0100464 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800465 if (ret)
466 return ret;
467
468 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
469 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100470 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800471 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
472 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100473 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800474 intel_ring_advance(ring);
475
476 return 0;
477}
478
Ben Widawskyeeb94882013-12-06 14:11:10 -0800479static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100480 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800481{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800482 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800483
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100484 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
485 struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
486 dma_addr_t pd_daddr = pd ? pd->daddr : ppgtt->scratch_pd->daddr;
487 /* The page directory might be NULL, but we need to clear out
488 * whatever the previous context might have used. */
John Harrisone85b26d2015-05-29 17:43:56 +0100489 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800490 if (ret)
491 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800492 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800493
Ben Widawskyeeb94882013-12-06 14:11:10 -0800494 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800495}
496
Ben Widawsky459108b2013-11-02 21:07:23 -0700497static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800498 uint64_t start,
499 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700500 bool use_scratch)
501{
502 struct i915_hw_ppgtt *ppgtt =
503 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000504 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800505 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
506 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
507 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800508 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700509 unsigned last_pte, i;
510
511 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
512 I915_CACHE_LLC, use_scratch);
513
514 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100515 struct i915_page_directory *pd;
516 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000517 struct page *page_table;
518
519 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
520 continue;
521
522 pd = ppgtt->pdp.page_directory[pdpe];
523
524 if (WARN_ON(!pd->page_table[pde]))
525 continue;
526
527 pt = pd->page_table[pde];
528
529 if (WARN_ON(!pt->page))
530 continue;
531
532 page_table = pt->page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700533
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800534 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000535 if (last_pte > GEN8_PTES)
536 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700537
538 pt_vaddr = kmap_atomic(page_table);
539
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800540 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700541 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800542 num_entries--;
543 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700544
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300545 if (!HAS_LLC(ppgtt->base.dev))
546 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700547 kunmap_atomic(pt_vaddr);
548
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800549 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000550 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800551 pdpe++;
552 pde = 0;
553 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700554 }
555}
556
Ben Widawsky9df15b42013-11-02 21:07:24 -0700557static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
558 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800559 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530560 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700561{
562 struct i915_hw_ppgtt *ppgtt =
563 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000564 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800565 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
566 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
567 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700568 struct sg_page_iter sg_iter;
569
Chris Wilson6f1cc992013-12-31 15:50:31 +0000570 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700571
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800572 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000573 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800574 break;
575
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000576 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100577 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
578 struct i915_page_table *pt = pd->page_table[pde];
Ben Widawsky06fda602015-02-24 16:22:36 +0000579 struct page *page_table = pt->page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000580
581 pt_vaddr = kmap_atomic(page_table);
582 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800583
584 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000585 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
586 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000587 if (++pte == GEN8_PTES) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300588 if (!HAS_LLC(ppgtt->base.dev))
589 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700590 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000591 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000592 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800593 pdpe++;
594 pde = 0;
595 }
596 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700597 }
598 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300599 if (pt_vaddr) {
600 if (!HAS_LLC(ppgtt->base.dev))
601 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000602 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300603 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700604}
605
Michel Thierry69876be2015-04-08 12:13:27 +0100606static void __gen8_do_map_pt(gen8_pde_t * const pde,
607 struct i915_page_table *pt,
608 struct drm_device *dev)
609{
610 gen8_pde_t entry =
611 gen8_pde_encode(dev, pt->daddr, I915_CACHE_LLC);
612 *pde = entry;
613}
614
615static void gen8_initialize_pd(struct i915_address_space *vm,
616 struct i915_page_directory *pd)
617{
618 struct i915_hw_ppgtt *ppgtt =
619 container_of(vm, struct i915_hw_ppgtt, base);
620 gen8_pde_t *page_directory;
621 struct i915_page_table *pt;
622 int i;
623
624 page_directory = kmap_atomic(pd->page);
625 pt = ppgtt->scratch_pt;
626 for (i = 0; i < I915_PDES; i++)
627 /* Map the PDE to the page table */
628 __gen8_do_map_pt(page_directory + i, pt, vm->dev);
629
630 if (!HAS_LLC(vm->dev))
631 drm_clflush_virt_range(page_directory, PAGE_SIZE);
Michel Thierrye5815a22015-04-08 12:13:32 +0100632 kunmap_atomic(page_directory);
633}
634
Michel Thierryec565b32015-04-08 12:13:23 +0100635static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800636{
637 int i;
638
Ben Widawsky06fda602015-02-24 16:22:36 +0000639 if (!pd->page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800640 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800641
Michel Thierry33c88192015-04-08 12:13:33 +0100642 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000643 if (WARN_ON(!pd->page_table[i]))
644 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800645
Michel Thierry06dc68d2015-02-24 16:22:37 +0000646 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000647 pd->page_table[i] = NULL;
648 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000649}
650
Daniel Vetter061dd492015-04-14 17:35:13 +0200651static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800652{
Daniel Vetter061dd492015-04-14 17:35:13 +0200653 struct i915_hw_ppgtt *ppgtt =
654 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800655 int i;
656
Michel Thierry33c88192015-04-08 12:13:33 +0100657 for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000658 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
659 continue;
660
Michel Thierry06dc68d2015-02-24 16:22:37 +0000661 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Michel Thierrye5815a22015-04-08 12:13:32 +0100662 unmap_and_free_pd(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800663 }
Michel Thierry69876be2015-04-08 12:13:27 +0100664
Michel Thierrye5815a22015-04-08 12:13:32 +0100665 unmap_and_free_pd(ppgtt->scratch_pd, ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100666 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800667}
668
Michel Thierryd7b26332015-04-08 12:13:34 +0100669/**
670 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
671 * @ppgtt: Master ppgtt structure.
672 * @pd: Page directory for this address range.
673 * @start: Starting virtual address to begin allocations.
674 * @length Size of the allocations.
675 * @new_pts: Bitmap set by function with new allocations. Likely used by the
676 * caller to free on error.
677 *
678 * Allocate the required number of page tables. Extremely similar to
679 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
680 * the page directory boundary (instead of the page directory pointer). That
681 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
682 * possible, and likely that the caller will need to use multiple calls of this
683 * function to achieve the appropriate allocation.
684 *
685 * Return: 0 if success; negative error code otherwise.
686 */
Michel Thierrye5815a22015-04-08 12:13:32 +0100687static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
688 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100689 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100690 uint64_t length,
691 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000692{
Michel Thierrye5815a22015-04-08 12:13:32 +0100693 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100694 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100695 uint64_t temp;
696 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000697
Michel Thierryd7b26332015-04-08 12:13:34 +0100698 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
699 /* Don't reallocate page tables */
700 if (pt) {
701 /* Scratch is never allocated this way */
702 WARN_ON(pt == ppgtt->scratch_pt);
703 continue;
704 }
705
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300706 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100707 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000708 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100709
Michel Thierryd7b26332015-04-08 12:13:34 +0100710 gen8_initialize_pt(&ppgtt->base, pt);
711 pd->page_table[pde] = pt;
712 set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000713 }
714
715 return 0;
716
717unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100718 for_each_set_bit(pde, new_pts, I915_PDES)
Michel Thierrye5815a22015-04-08 12:13:32 +0100719 unmap_and_free_pt(pd->page_table[pde], dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000720
721 return -ENOMEM;
722}
723
Michel Thierryd7b26332015-04-08 12:13:34 +0100724/**
725 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
726 * @ppgtt: Master ppgtt structure.
727 * @pdp: Page directory pointer for this address range.
728 * @start: Starting virtual address to begin allocations.
729 * @length Size of the allocations.
730 * @new_pds Bitmap set by function with new allocations. Likely used by the
731 * caller to free on error.
732 *
733 * Allocate the required number of page directories starting at the pde index of
734 * @start, and ending at the pde index @start + @length. This function will skip
735 * over already allocated page directories within the range, and only allocate
736 * new ones, setting the appropriate pointer within the pdp as well as the
737 * correct position in the bitmap @new_pds.
738 *
739 * The function will only allocate the pages within the range for a give page
740 * directory pointer. In other words, if @start + @length straddles a virtually
741 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
742 * required by the caller, This is not currently possible, and the BUG in the
743 * code will prevent it.
744 *
745 * Return: 0 if success; negative error code otherwise.
746 */
Michel Thierryc488dbb2015-04-08 12:13:31 +0100747static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
748 struct i915_page_directory_pointer *pdp,
Michel Thierry69876be2015-04-08 12:13:27 +0100749 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100750 uint64_t length,
751 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800752{
Michel Thierrye5815a22015-04-08 12:13:32 +0100753 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100754 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100755 uint64_t temp;
756 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800757
Michel Thierryd7b26332015-04-08 12:13:34 +0100758 WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));
759
Michel Thierryd7b26332015-04-08 12:13:34 +0100760 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
761 if (pd)
762 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100763
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300764 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100765 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000766 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100767
Michel Thierryd7b26332015-04-08 12:13:34 +0100768 gen8_initialize_pd(&ppgtt->base, pd);
769 pdp->page_directory[pdpe] = pd;
770 set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000771 }
772
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800773 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000774
775unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100776 for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
Michel Thierrye5815a22015-04-08 12:13:32 +0100777 unmap_and_free_pd(pdp->page_directory[pdpe], dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000778
779 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800780}
781
Michel Thierryd7b26332015-04-08 12:13:34 +0100782static void
783free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
784{
785 int i;
786
787 for (i = 0; i < GEN8_LEGACY_PDPES; i++)
788 kfree(new_pts[i]);
789 kfree(new_pts);
790 kfree(new_pds);
791}
792
793/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
794 * of these are based on the number of PDPEs in the system.
795 */
796static
797int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
798 unsigned long ***new_pts)
799{
800 int i;
801 unsigned long *pds;
802 unsigned long **pts;
803
804 pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
805 if (!pds)
806 return -ENOMEM;
807
808 pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
809 if (!pts) {
810 kfree(pds);
811 return -ENOMEM;
812 }
813
814 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
815 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
816 sizeof(unsigned long), GFP_KERNEL);
817 if (!pts[i])
818 goto err_out;
819 }
820
821 *new_pds = pds;
822 *new_pts = pts;
823
824 return 0;
825
826err_out:
827 free_gen8_temp_bitmaps(pds, pts);
828 return -ENOMEM;
829}
830
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +0300831/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
832 * the page table structures, we mark them dirty so that
833 * context switching/execlist queuing code takes extra steps
834 * to ensure that tlbs are flushed.
835 */
836static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
837{
838 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
839}
840
Michel Thierrye5815a22015-04-08 12:13:32 +0100841static int gen8_alloc_va_range(struct i915_address_space *vm,
842 uint64_t start,
843 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800844{
Michel Thierrye5815a22015-04-08 12:13:32 +0100845 struct i915_hw_ppgtt *ppgtt =
846 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100847 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100848 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100849 const uint64_t orig_start = start;
850 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100851 uint64_t temp;
852 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800853 int ret;
854
Michel Thierryd7b26332015-04-08 12:13:34 +0100855 /* Wrap is never okay since we can only represent 48b, and we don't
856 * actually use the other side of the canonical address space.
857 */
858 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +0300859 return -ENODEV;
860
861 if (WARN_ON(start + length > ppgtt->base.total))
862 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +0100863
864 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800865 if (ret)
866 return ret;
867
Michel Thierryd7b26332015-04-08 12:13:34 +0100868 /* Do the allocations first so we can easily bail out */
869 ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
870 new_page_dirs);
871 if (ret) {
872 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
873 return ret;
874 }
875
876 /* For every page directory referenced, allocate page tables */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100877 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100878 ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
879 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +0100880 if (ret)
881 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100882 }
883
Michel Thierry33c88192015-04-08 12:13:33 +0100884 start = orig_start;
885 length = orig_length;
886
Michel Thierryd7b26332015-04-08 12:13:34 +0100887 /* Allocations have completed successfully, so set the bitmaps, and do
888 * the mappings. */
Michel Thierry33c88192015-04-08 12:13:33 +0100889 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100890 gen8_pde_t *const page_directory = kmap_atomic(pd->page);
Michel Thierry33c88192015-04-08 12:13:33 +0100891 struct i915_page_table *pt;
892 uint64_t pd_len = gen8_clamp_pd(start, length);
893 uint64_t pd_start = start;
894 uint32_t pde;
895
Michel Thierryd7b26332015-04-08 12:13:34 +0100896 /* Every pd should be allocated, we just did that above. */
897 WARN_ON(!pd);
898
899 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
900 /* Same reasoning as pd */
901 WARN_ON(!pt);
902 WARN_ON(!pd_len);
903 WARN_ON(!gen8_pte_count(pd_start, pd_len));
904
905 /* Set our used ptes within the page table */
906 bitmap_set(pt->used_ptes,
907 gen8_pte_index(pd_start),
908 gen8_pte_count(pd_start, pd_len));
909
910 /* Our pde is now pointing to the pagetable, pt */
Michel Thierry33c88192015-04-08 12:13:33 +0100911 set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100912
913 /* Map the PDE to the page table */
914 __gen8_do_map_pt(page_directory + pde, pt, vm->dev);
915
916 /* NB: We haven't yet mapped ptes to pages. At this
917 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +0100918 }
Michel Thierryd7b26332015-04-08 12:13:34 +0100919
920 if (!HAS_LLC(vm->dev))
921 drm_clflush_virt_range(page_directory, PAGE_SIZE);
922
923 kunmap_atomic(page_directory);
924
Michel Thierry33c88192015-04-08 12:13:33 +0100925 set_bit(pdpe, ppgtt->pdp.used_pdpes);
926 }
927
Michel Thierryd7b26332015-04-08 12:13:34 +0100928 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +0300929 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000930 return 0;
931
932err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100933 while (pdpe--) {
934 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
935 unmap_and_free_pt(ppgtt->pdp.page_directory[pdpe]->page_table[temp], vm->dev);
936 }
937
938 for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
939 unmap_and_free_pd(ppgtt->pdp.page_directory[pdpe], vm->dev);
940
941 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c9c2015-06-25 18:35:03 +0300942 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800943 return ret;
944}
945
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100946/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800947 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
948 * with a net effect resembling a 2-level page table in normal x86 terms. Each
949 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
950 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800951 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800952 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200953static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -0800954{
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300955 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100956 if (IS_ERR(ppgtt->scratch_pt))
957 return PTR_ERR(ppgtt->scratch_pt);
958
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300959 ppgtt->scratch_pd = alloc_pd(ppgtt->base.dev);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100960 if (IS_ERR(ppgtt->scratch_pd))
961 return PTR_ERR(ppgtt->scratch_pd);
962
Michel Thierry69876be2015-04-08 12:13:27 +0100963 gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100964 gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100965
Michel Thierryd7b26332015-04-08 12:13:34 +0100966 ppgtt->base.start = 0;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200967 ppgtt->base.total = 1ULL << 32;
Michel Thierry501fd702015-05-29 14:15:05 +0100968 if (IS_ENABLED(CONFIG_X86_32))
969 /* While we have a proliferation of size_t variables
970 * we cannot represent the full ppgtt size on 32bit,
971 * so limit it to the same size as the GGTT (currently
972 * 2GiB).
973 */
974 ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
Michel Thierryd7b26332015-04-08 12:13:34 +0100975 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200976 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +0100977 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +0200978 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200979 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
980 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryd7b26332015-04-08 12:13:34 +0100981
982 ppgtt->switch_mm = gen8_mm_switch;
983
984 return 0;
985}
986
Ben Widawsky87d60b62013-12-06 14:11:29 -0800987static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
988{
Ben Widawsky87d60b62013-12-06 14:11:29 -0800989 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +0100990 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +0000991 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800992 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +0100993 uint32_t pte, pde, temp;
994 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800995
Akash Goel24f3a8c2014-06-17 10:59:42 +0530996 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800997
Michel Thierry09942c62015-04-08 12:13:30 +0100998 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800999 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001000 gen6_pte_t *pt_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +00001001 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
Michel Thierry09942c62015-04-08 12:13:30 +01001002 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001003 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1004
1005 if (pd_entry != expected)
1006 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1007 pde,
1008 pd_entry,
1009 expected);
1010 seq_printf(m, "\tPDE: %x\n", pd_entry);
1011
Ben Widawsky06fda602015-02-24 16:22:36 +00001012 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +00001013 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001014 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001015 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001016 (pte * PAGE_SIZE);
1017 int i;
1018 bool found = false;
1019 for (i = 0; i < 4; i++)
1020 if (pt_vaddr[pte + i] != scratch_pte)
1021 found = true;
1022 if (!found)
1023 continue;
1024
1025 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1026 for (i = 0; i < 4; i++) {
1027 if (pt_vaddr[pte + i] != scratch_pte)
1028 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1029 else
1030 seq_puts(m, " SCRATCH ");
1031 }
1032 seq_puts(m, "\n");
1033 }
1034 kunmap_atomic(pt_vaddr);
1035 }
1036}
1037
Ben Widawsky678d96f2015-03-16 16:00:56 +00001038/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001039static void gen6_write_pde(struct i915_page_directory *pd,
1040 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001041{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001042 /* Caller needs to make sure the write completes if necessary */
1043 struct i915_hw_ppgtt *ppgtt =
1044 container_of(pd, struct i915_hw_ppgtt, pd);
1045 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001046
Ben Widawsky678d96f2015-03-16 16:00:56 +00001047 pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
1048 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001049
Ben Widawsky678d96f2015-03-16 16:00:56 +00001050 writel(pd_entry, ppgtt->pd_addr + pde);
1051}
Ben Widawsky61973492013-04-08 18:43:54 -07001052
Ben Widawsky678d96f2015-03-16 16:00:56 +00001053/* Write all the page tables found in the ppgtt structure to incrementing page
1054 * directories. */
1055static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001056 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001057 uint32_t start, uint32_t length)
1058{
Michel Thierryec565b32015-04-08 12:13:23 +01001059 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001060 uint32_t pde, temp;
1061
1062 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1063 gen6_write_pde(pd, pde, pt);
1064
1065 /* Make sure write is complete before other code can use this page
1066 * table. Also require for WC mapped PTEs */
1067 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001068}
1069
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001070static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001071{
Ben Widawsky7324cc02015-02-24 16:22:35 +00001072 BUG_ON(ppgtt->pd.pd_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001073
Ben Widawsky7324cc02015-02-24 16:22:35 +00001074 return (ppgtt->pd.pd_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001075}
Ben Widawsky61973492013-04-08 18:43:54 -07001076
Ben Widawsky90252e52013-12-06 14:11:12 -08001077static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001078 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001079{
John Harrisone85b26d2015-05-29 17:43:56 +01001080 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001081 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001082
Ben Widawsky90252e52013-12-06 14:11:12 -08001083 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001084 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001085 if (ret)
1086 return ret;
1087
John Harrison5fb9de12015-05-29 17:44:07 +01001088 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001089 if (ret)
1090 return ret;
1091
1092 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1093 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1094 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1095 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1096 intel_ring_emit(ring, get_pd_offset(ppgtt));
1097 intel_ring_emit(ring, MI_NOOP);
1098 intel_ring_advance(ring);
1099
1100 return 0;
1101}
1102
Yu Zhang71ba2d62015-02-10 19:05:54 +08001103static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001104 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001105{
John Harrisone85b26d2015-05-29 17:43:56 +01001106 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001107 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1108
1109 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1110 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1111 return 0;
1112}
1113
Ben Widawsky48a10382013-12-06 14:11:11 -08001114static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001115 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001116{
John Harrisone85b26d2015-05-29 17:43:56 +01001117 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001118 int ret;
1119
Ben Widawsky48a10382013-12-06 14:11:11 -08001120 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001121 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001122 if (ret)
1123 return ret;
1124
John Harrison5fb9de12015-05-29 17:44:07 +01001125 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001126 if (ret)
1127 return ret;
1128
1129 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1130 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1131 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1132 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1133 intel_ring_emit(ring, get_pd_offset(ppgtt));
1134 intel_ring_emit(ring, MI_NOOP);
1135 intel_ring_advance(ring);
1136
Ben Widawsky90252e52013-12-06 14:11:12 -08001137 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1138 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001139 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001140 if (ret)
1141 return ret;
1142 }
1143
Ben Widawsky48a10382013-12-06 14:11:11 -08001144 return 0;
1145}
1146
Ben Widawskyeeb94882013-12-06 14:11:10 -08001147static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001148 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001149{
John Harrisone85b26d2015-05-29 17:43:56 +01001150 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001151 struct drm_device *dev = ppgtt->base.dev;
1152 struct drm_i915_private *dev_priv = dev->dev_private;
1153
Ben Widawsky48a10382013-12-06 14:11:11 -08001154
Ben Widawskyeeb94882013-12-06 14:11:10 -08001155 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1156 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1157
1158 POSTING_READ(RING_PP_DIR_DCLV(ring));
1159
1160 return 0;
1161}
1162
Daniel Vetter82460d92014-08-06 20:19:53 +02001163static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001164{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001165 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001166 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001167 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001168
1169 for_each_ring(ring, dev_priv, j) {
1170 I915_WRITE(RING_MODE_GEN7(ring),
1171 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001172 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001173}
1174
Daniel Vetter82460d92014-08-06 20:19:53 +02001175static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001176{
Jani Nikula50227e12014-03-31 14:27:21 +03001177 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001178 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001179 uint32_t ecochk, ecobits;
1180 int i;
1181
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001182 ecobits = I915_READ(GAC_ECO_BITS);
1183 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1184
1185 ecochk = I915_READ(GAM_ECOCHK);
1186 if (IS_HASWELL(dev)) {
1187 ecochk |= ECOCHK_PPGTT_WB_HSW;
1188 } else {
1189 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1190 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1191 }
1192 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001193
Ben Widawsky61973492013-04-08 18:43:54 -07001194 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001195 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001196 I915_WRITE(RING_MODE_GEN7(ring),
1197 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001198 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001199}
1200
Daniel Vetter82460d92014-08-06 20:19:53 +02001201static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001202{
Jani Nikula50227e12014-03-31 14:27:21 +03001203 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001204 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001205
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001206 ecobits = I915_READ(GAC_ECO_BITS);
1207 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1208 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001209
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001210 gab_ctl = I915_READ(GAB_CTL);
1211 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001212
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001213 ecochk = I915_READ(GAM_ECOCHK);
1214 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001215
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001216 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001217}
1218
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001219/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001220static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001221 uint64_t start,
1222 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001223 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001224{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001225 struct i915_hw_ppgtt *ppgtt =
1226 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001227 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001228 unsigned first_entry = start >> PAGE_SHIFT;
1229 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001230 unsigned act_pt = first_entry / GEN6_PTES;
1231 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001232 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001233
Akash Goel24f3a8c2014-06-17 10:59:42 +05301234 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001235
Daniel Vetter7bddb012012-02-09 17:15:47 +01001236 while (num_entries) {
1237 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001238 if (last_pte > GEN6_PTES)
1239 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001240
Ben Widawsky06fda602015-02-24 16:22:36 +00001241 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001242
1243 for (i = first_pte; i < last_pte; i++)
1244 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001245
1246 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001247
Daniel Vetter7bddb012012-02-09 17:15:47 +01001248 num_entries -= last_pte - first_pte;
1249 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001250 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001251 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001252}
1253
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001254static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001255 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001256 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301257 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001258{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001259 struct i915_hw_ppgtt *ppgtt =
1260 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001261 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001262 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001263 unsigned act_pt = first_entry / GEN6_PTES;
1264 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001265 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001266
Chris Wilsoncc797142013-12-31 15:50:30 +00001267 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001268 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001269 if (pt_vaddr == NULL)
Ben Widawsky06fda602015-02-24 16:22:36 +00001270 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001271
Chris Wilsoncc797142013-12-31 15:50:30 +00001272 pt_vaddr[act_pte] =
1273 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301274 cache_level, true, flags);
1275
Michel Thierry07749ef2015-03-16 16:00:54 +00001276 if (++act_pte == GEN6_PTES) {
Imre Deak6e995e22013-02-18 19:28:04 +02001277 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001278 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001279 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001280 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001281 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001282 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001283 if (pt_vaddr)
1284 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001285}
1286
Michel Thierry4933d512015-03-24 15:46:22 +00001287static void gen6_initialize_pt(struct i915_address_space *vm,
Michel Thierryec565b32015-04-08 12:13:23 +01001288 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001289{
1290 gen6_pte_t *pt_vaddr, scratch_pte;
1291 int i;
1292
1293 WARN_ON(vm->scratch.addr == 0);
1294
1295 scratch_pte = vm->pte_encode(vm->scratch.addr,
1296 I915_CACHE_LLC, true, 0);
1297
1298 pt_vaddr = kmap_atomic(pt->page);
1299
1300 for (i = 0; i < GEN6_PTES; i++)
1301 pt_vaddr[i] = scratch_pte;
1302
1303 kunmap_atomic(pt_vaddr);
1304}
1305
Ben Widawsky678d96f2015-03-16 16:00:56 +00001306static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001307 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001308{
Michel Thierry4933d512015-03-24 15:46:22 +00001309 DECLARE_BITMAP(new_page_tables, I915_PDES);
1310 struct drm_device *dev = vm->dev;
1311 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001312 struct i915_hw_ppgtt *ppgtt =
1313 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001314 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001315 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001316 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001317 int ret;
1318
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001319 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1320 return -ENODEV;
1321
1322 start = start_save = start_in;
1323 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001324
1325 bitmap_zero(new_page_tables, I915_PDES);
1326
1327 /* The allocation is done in two stages so that we can bail out with
1328 * minimal amount of pain. The first stage finds new page tables that
1329 * need allocation. The second stage marks use ptes within the page
1330 * tables.
1331 */
1332 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1333 if (pt != ppgtt->scratch_pt) {
1334 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1335 continue;
1336 }
1337
1338 /* We've already allocated a page table */
1339 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1340
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001341 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001342 if (IS_ERR(pt)) {
1343 ret = PTR_ERR(pt);
1344 goto unwind_out;
1345 }
1346
1347 gen6_initialize_pt(vm, pt);
1348
1349 ppgtt->pd.page_table[pde] = pt;
1350 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001351 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001352 }
1353
1354 start = start_save;
1355 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001356
1357 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1358 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1359
1360 bitmap_zero(tmp_bitmap, GEN6_PTES);
1361 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1362 gen6_pte_count(start, length));
1363
Michel Thierry4933d512015-03-24 15:46:22 +00001364 if (test_and_clear_bit(pde, new_page_tables))
1365 gen6_write_pde(&ppgtt->pd, pde, pt);
1366
Michel Thierry72744cb2015-03-24 15:46:23 +00001367 trace_i915_page_table_entry_map(vm, pde, pt,
1368 gen6_pte_index(start),
1369 gen6_pte_count(start, length),
1370 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001371 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001372 GEN6_PTES);
1373 }
1374
Michel Thierry4933d512015-03-24 15:46:22 +00001375 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1376
1377 /* Make sure write is complete before other code can use this page
1378 * table. Also require for WC mapped PTEs */
1379 readl(dev_priv->gtt.gsm);
1380
Ben Widawsky563222a2015-03-19 12:53:28 +00001381 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001382 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001383
1384unwind_out:
1385 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001386 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001387
1388 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1389 unmap_and_free_pt(pt, vm->dev);
1390 }
1391
1392 mark_tlbs_dirty(ppgtt);
1393 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001394}
1395
Daniel Vetter061dd492015-04-14 17:35:13 +02001396static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001397{
Daniel Vetter061dd492015-04-14 17:35:13 +02001398 struct i915_hw_ppgtt *ppgtt =
1399 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001400 struct i915_page_table *pt;
1401 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001402
Daniel Vetter061dd492015-04-14 17:35:13 +02001403
1404 drm_mm_remove_node(&ppgtt->node);
1405
Michel Thierry09942c62015-04-08 12:13:30 +01001406 gen6_for_all_pdes(pt, ppgtt, pde) {
Michel Thierry4933d512015-03-24 15:46:22 +00001407 if (pt != ppgtt->scratch_pt)
Michel Thierry09942c62015-04-08 12:13:30 +01001408 unmap_and_free_pt(pt, ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001409 }
1410
1411 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Michel Thierrye5815a22015-04-08 12:13:32 +01001412 unmap_and_free_pd(&ppgtt->pd, ppgtt->base.dev);
Daniel Vetter3440d262013-01-24 13:49:56 -08001413}
1414
Ben Widawskyb1465202014-02-19 22:05:49 -08001415static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001416{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001417 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001418 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001419 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001420 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001421
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001422 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1423 * allocator works in address space sizes, so it's multiplied by page
1424 * size. We allocate at the top of the GTT to avoid fragmentation.
1425 */
1426 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001427 ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001428 if (IS_ERR(ppgtt->scratch_pt))
1429 return PTR_ERR(ppgtt->scratch_pt);
1430
1431 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1432
Ben Widawskye3cc1992013-12-06 14:11:08 -08001433alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001434 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1435 &ppgtt->node, GEN6_PD_SIZE,
1436 GEN6_PD_ALIGN, 0,
1437 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001438 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001439 if (ret == -ENOSPC && !retried) {
1440 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1441 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001442 I915_CACHE_NONE,
1443 0, dev_priv->gtt.base.total,
1444 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001445 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001446 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001447
1448 retried = true;
1449 goto alloc;
1450 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001451
Ben Widawskyc8c26622015-01-22 17:01:25 +00001452 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001453 goto err_out;
1454
Ben Widawskyc8c26622015-01-22 17:01:25 +00001455
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001456 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1457 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001458
Ben Widawskyc8c26622015-01-22 17:01:25 +00001459 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001460
1461err_out:
Michel Thierry4933d512015-03-24 15:46:22 +00001462 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001463 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001464}
1465
Ben Widawskyb1465202014-02-19 22:05:49 -08001466static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1467{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001468 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001469}
1470
Michel Thierry4933d512015-03-24 15:46:22 +00001471static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1472 uint64_t start, uint64_t length)
1473{
Michel Thierryec565b32015-04-08 12:13:23 +01001474 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001475 uint32_t pde, temp;
1476
1477 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1478 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1479}
1480
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001481static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001482{
1483 struct drm_device *dev = ppgtt->base.dev;
1484 struct drm_i915_private *dev_priv = dev->dev_private;
1485 int ret;
1486
1487 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001488 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001489 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001490 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001491 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001492 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001493 ppgtt->switch_mm = gen7_mm_switch;
1494 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001495 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001496
Yu Zhang71ba2d62015-02-10 19:05:54 +08001497 if (intel_vgpu_active(dev))
1498 ppgtt->switch_mm = vgpu_mm_switch;
1499
Ben Widawskyb1465202014-02-19 22:05:49 -08001500 ret = gen6_ppgtt_alloc(ppgtt);
1501 if (ret)
1502 return ret;
1503
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001504 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001505 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1506 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001507 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1508 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001509 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08001510 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001511 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001512 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001513
Ben Widawsky7324cc02015-02-24 16:22:35 +00001514 ppgtt->pd.pd_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001515 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001516
Ben Widawsky678d96f2015-03-16 16:00:56 +00001517 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1518 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
1519
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001520 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001521
Ben Widawsky678d96f2015-03-16 16:00:56 +00001522 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1523
Thierry Reding440fd522015-01-23 09:05:06 +01001524 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001525 ppgtt->node.size >> 20,
1526 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001527
Daniel Vetterfa76da32014-08-06 20:19:54 +02001528 DRM_DEBUG("Adding PPGTT at offset %x\n",
Ben Widawsky7324cc02015-02-24 16:22:35 +00001529 ppgtt->pd.pd_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001530
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001531 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001532}
1533
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001534static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001535{
1536 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001537
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001538 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001539 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001540
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001541 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001542 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001543 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001544 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001545}
1546int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1547{
1548 struct drm_i915_private *dev_priv = dev->dev_private;
1549 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001550
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001551 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001552 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001553 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001554 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1555 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001556 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001557 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001558
1559 return ret;
1560}
1561
Daniel Vetter82460d92014-08-06 20:19:53 +02001562int i915_ppgtt_init_hw(struct drm_device *dev)
1563{
Thomas Daniel671b50132014-08-20 16:24:50 +01001564 /* In the case of execlists, PPGTT is enabled by the context descriptor
1565 * and the PDPs are contained within the context itself. We don't
1566 * need to do anything here. */
1567 if (i915.enable_execlists)
1568 return 0;
1569
Daniel Vetter82460d92014-08-06 20:19:53 +02001570 if (!USES_PPGTT(dev))
1571 return 0;
1572
1573 if (IS_GEN6(dev))
1574 gen6_ppgtt_enable(dev);
1575 else if (IS_GEN7(dev))
1576 gen7_ppgtt_enable(dev);
1577 else if (INTEL_INFO(dev)->gen >= 8)
1578 gen8_ppgtt_enable(dev);
1579 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001580 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001581
John Harrison4ad2fd82015-06-18 13:11:20 +01001582 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001583}
John Harrison4ad2fd82015-06-18 13:11:20 +01001584
John Harrisonb3dd6b92015-05-29 17:43:40 +01001585int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01001586{
John Harrisonb3dd6b92015-05-29 17:43:40 +01001587 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01001588 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1589
1590 if (i915.enable_execlists)
1591 return 0;
1592
1593 if (!ppgtt)
1594 return 0;
1595
John Harrisone85b26d2015-05-29 17:43:56 +01001596 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01001597}
1598
Daniel Vetter4d884702014-08-06 15:04:47 +02001599struct i915_hw_ppgtt *
1600i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1601{
1602 struct i915_hw_ppgtt *ppgtt;
1603 int ret;
1604
1605 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1606 if (!ppgtt)
1607 return ERR_PTR(-ENOMEM);
1608
1609 ret = i915_ppgtt_init(dev, ppgtt);
1610 if (ret) {
1611 kfree(ppgtt);
1612 return ERR_PTR(ret);
1613 }
1614
1615 ppgtt->file_priv = fpriv;
1616
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001617 trace_i915_ppgtt_create(&ppgtt->base);
1618
Daniel Vetter4d884702014-08-06 15:04:47 +02001619 return ppgtt;
1620}
1621
Daniel Vetteree960be2014-08-06 15:04:45 +02001622void i915_ppgtt_release(struct kref *kref)
1623{
1624 struct i915_hw_ppgtt *ppgtt =
1625 container_of(kref, struct i915_hw_ppgtt, ref);
1626
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001627 trace_i915_ppgtt_release(&ppgtt->base);
1628
Daniel Vetteree960be2014-08-06 15:04:45 +02001629 /* vmas should already be unbound */
1630 WARN_ON(!list_empty(&ppgtt->base.active_list));
1631 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1632
Daniel Vetter19dd1202014-08-06 15:04:55 +02001633 list_del(&ppgtt->base.global_link);
1634 drm_mm_takedown(&ppgtt->base.mm);
1635
Daniel Vetteree960be2014-08-06 15:04:45 +02001636 ppgtt->base.cleanup(&ppgtt->base);
1637 kfree(ppgtt);
1638}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001639
Ben Widawskya81cc002013-01-18 12:30:31 -08001640extern int intel_iommu_gfx_mapped;
1641/* Certain Gen5 chipsets require require idling the GPU before
1642 * unmapping anything from the GTT when VT-d is enabled.
1643 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02001644static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08001645{
1646#ifdef CONFIG_INTEL_IOMMU
1647 /* Query intel_iommu to see if we need the workaround. Presumably that
1648 * was loaded first.
1649 */
1650 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1651 return true;
1652#endif
1653 return false;
1654}
1655
Ben Widawsky5c042282011-10-17 15:51:55 -07001656static bool do_idling(struct drm_i915_private *dev_priv)
1657{
1658 bool ret = dev_priv->mm.interruptible;
1659
Ben Widawskya81cc002013-01-18 12:30:31 -08001660 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001661 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001662 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001663 DRM_ERROR("Couldn't idle GPU\n");
1664 /* Wait a bit, in hopes it avoids the hang */
1665 udelay(10);
1666 }
1667 }
1668
1669 return ret;
1670}
1671
1672static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1673{
Ben Widawskya81cc002013-01-18 12:30:31 -08001674 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001675 dev_priv->mm.interruptible = interruptible;
1676}
1677
Ben Widawsky828c7902013-10-16 09:21:30 -07001678void i915_check_and_clear_faults(struct drm_device *dev)
1679{
1680 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001681 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001682 int i;
1683
1684 if (INTEL_INFO(dev)->gen < 6)
1685 return;
1686
1687 for_each_ring(ring, dev_priv, i) {
1688 u32 fault_reg;
1689 fault_reg = I915_READ(RING_FAULT_REG(ring));
1690 if (fault_reg & RING_FAULT_VALID) {
1691 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001692 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001693 "\tAddress space: %s\n"
1694 "\tSource ID: %d\n"
1695 "\tType: %d\n",
1696 fault_reg & PAGE_MASK,
1697 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1698 RING_FAULT_SRCID(fault_reg),
1699 RING_FAULT_FAULT_TYPE(fault_reg));
1700 I915_WRITE(RING_FAULT_REG(ring),
1701 fault_reg & ~RING_FAULT_VALID);
1702 }
1703 }
1704 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1705}
1706
Chris Wilson91e56492014-09-25 10:13:12 +01001707static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1708{
1709 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1710 intel_gtt_chipset_flush();
1711 } else {
1712 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1713 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1714 }
1715}
1716
Ben Widawsky828c7902013-10-16 09:21:30 -07001717void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1718{
1719 struct drm_i915_private *dev_priv = dev->dev_private;
1720
1721 /* Don't bother messing with faults pre GEN6 as we have little
1722 * documentation supporting that it's a good idea.
1723 */
1724 if (INTEL_INFO(dev)->gen < 6)
1725 return;
1726
1727 i915_check_and_clear_faults(dev);
1728
1729 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001730 dev_priv->gtt.base.start,
1731 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001732 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001733
1734 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001735}
1736
Daniel Vetter74163902012-02-15 23:50:21 +01001737int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001738{
Chris Wilson9da3da62012-06-01 15:20:22 +01001739 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001740 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001741
1742 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1743 obj->pages->sgl, obj->pages->nents,
1744 PCI_DMA_BIDIRECTIONAL))
1745 return -ENOSPC;
1746
1747 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001748}
1749
Daniel Vetter2c642b02015-04-14 17:35:26 +02001750static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001751{
1752#ifdef writeq
1753 writeq(pte, addr);
1754#else
1755 iowrite32((u32)pte, addr);
1756 iowrite32(pte >> 32, addr + 4);
1757#endif
1758}
1759
1760static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1761 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001762 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301763 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001764{
1765 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001766 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001767 gen8_pte_t __iomem *gtt_entries =
1768 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001769 int i = 0;
1770 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001771 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001772
1773 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1774 addr = sg_dma_address(sg_iter.sg) +
1775 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1776 gen8_set_pte(&gtt_entries[i],
1777 gen8_pte_encode(addr, level, true));
1778 i++;
1779 }
1780
1781 /*
1782 * XXX: This serves as a posting read to make sure that the PTE has
1783 * actually been updated. There is some concern that even though
1784 * registers and PTEs are within the same BAR that they are potentially
1785 * of NUMA access patterns. Therefore, even with the way we assume
1786 * hardware should work, we must keep this posting read for paranoia.
1787 */
1788 if (i != 0)
1789 WARN_ON(readq(&gtt_entries[i-1])
1790 != gen8_pte_encode(addr, level, true));
1791
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001792 /* This next bit makes the above posting read even more important. We
1793 * want to flush the TLBs only after we're certain all the PTE updates
1794 * have finished.
1795 */
1796 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1797 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001798}
1799
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001800/*
1801 * Binds an object into the global gtt with the specified cache level. The object
1802 * will be accessible to the GPU via commands whose operands reference offsets
1803 * within the global GTT as well as accessible by the GPU through the GMADR
1804 * mapped BAR (dev_priv->mm.gtt->gtt).
1805 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001806static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001807 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001808 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301809 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001810{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001811 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001812 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001813 gen6_pte_t __iomem *gtt_entries =
1814 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001815 int i = 0;
1816 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001817 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001818
Imre Deak6e995e22013-02-18 19:28:04 +02001819 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001820 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301821 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001822 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001823 }
1824
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001825 /* XXX: This serves as a posting read to make sure that the PTE has
1826 * actually been updated. There is some concern that even though
1827 * registers and PTEs are within the same BAR that they are potentially
1828 * of NUMA access patterns. Therefore, even with the way we assume
1829 * hardware should work, we must keep this posting read for paranoia.
1830 */
Pavel Machek57007df2014-07-28 13:20:58 +02001831 if (i != 0) {
1832 unsigned long gtt = readl(&gtt_entries[i-1]);
1833 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1834 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001835
1836 /* This next bit makes the above posting read even more important. We
1837 * want to flush the TLBs only after we're certain all the PTE updates
1838 * have finished.
1839 */
1840 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1841 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001842}
1843
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001844static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001845 uint64_t start,
1846 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001847 bool use_scratch)
1848{
1849 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001850 unsigned first_entry = start >> PAGE_SHIFT;
1851 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001852 gen8_pte_t scratch_pte, __iomem *gtt_base =
1853 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001854 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1855 int i;
1856
1857 if (WARN(num_entries > max_entries,
1858 "First entry = %d; Num entries = %d (max=%d)\n",
1859 first_entry, num_entries, max_entries))
1860 num_entries = max_entries;
1861
1862 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1863 I915_CACHE_LLC,
1864 use_scratch);
1865 for (i = 0; i < num_entries; i++)
1866 gen8_set_pte(&gtt_base[i], scratch_pte);
1867 readl(gtt_base);
1868}
1869
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001870static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001871 uint64_t start,
1872 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001873 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001874{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001875 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001876 unsigned first_entry = start >> PAGE_SHIFT;
1877 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001878 gen6_pte_t scratch_pte, __iomem *gtt_base =
1879 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001880 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001881 int i;
1882
1883 if (WARN(num_entries > max_entries,
1884 "First entry = %d; Num entries = %d (max=%d)\n",
1885 first_entry, num_entries, max_entries))
1886 num_entries = max_entries;
1887
Akash Goel24f3a8c2014-06-17 10:59:42 +05301888 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001889
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001890 for (i = 0; i < num_entries; i++)
1891 iowrite32(scratch_pte, &gtt_base[i]);
1892 readl(gtt_base);
1893}
1894
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001895static void i915_ggtt_insert_entries(struct i915_address_space *vm,
1896 struct sg_table *pages,
1897 uint64_t start,
1898 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001899{
1900 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1901 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1902
Daniel Vetterd369d2d2015-04-14 17:35:25 +02001903 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07001904
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001905}
1906
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001907static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001908 uint64_t start,
1909 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001910 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001911{
Ben Widawsky782f1492014-02-20 11:50:33 -08001912 unsigned first_entry = start >> PAGE_SHIFT;
1913 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001914 intel_gtt_clear_range(first_entry, num_entries);
1915}
1916
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001917static int ggtt_bind_vma(struct i915_vma *vma,
1918 enum i915_cache_level cache_level,
1919 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001920{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001921 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001922 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001923 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001924 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001925 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001926 int ret;
1927
1928 ret = i915_get_ggtt_vma_pages(vma);
1929 if (ret)
1930 return ret;
1931 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001932
Akash Goel24f3a8c2014-06-17 10:59:42 +05301933 /* Currently applicable only to VLV */
1934 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001935 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05301936
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001937
Ben Widawsky6f65e292013-12-06 14:10:56 -08001938 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07001939 vma->vm->insert_entries(vma->vm, pages,
1940 vma->node.start,
1941 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001942 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001943
Daniel Vetter08755462015-04-20 09:04:05 -07001944 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001945 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001946 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001947 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001948 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001949 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02001950
1951 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001952}
1953
1954static void ggtt_unbind_vma(struct i915_vma *vma)
1955{
1956 struct drm_device *dev = vma->vm->dev;
1957 struct drm_i915_private *dev_priv = dev->dev_private;
1958 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001959 const uint64_t size = min_t(uint64_t,
1960 obj->base.size,
1961 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001962
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001963 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001964 vma->vm->clear_range(vma->vm,
1965 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001966 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001967 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001968 }
1969
Daniel Vetter08755462015-04-20 09:04:05 -07001970 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001971 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001972
Ben Widawsky6f65e292013-12-06 14:10:56 -08001973 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001974 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03001975 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001976 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001977 }
Daniel Vetter74163902012-02-15 23:50:21 +01001978}
1979
1980void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1981{
Ben Widawsky5c042282011-10-17 15:51:55 -07001982 struct drm_device *dev = obj->base.dev;
1983 struct drm_i915_private *dev_priv = dev->dev_private;
1984 bool interruptible;
1985
1986 interruptible = do_idling(dev_priv);
1987
Chris Wilson9da3da62012-06-01 15:20:22 +01001988 if (!obj->has_dma_mapping)
1989 dma_unmap_sg(&dev->pdev->dev,
1990 obj->pages->sgl, obj->pages->nents,
1991 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001992
1993 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001994}
Daniel Vetter644ec022012-03-26 09:45:40 +02001995
Chris Wilson42d6ab42012-07-26 11:49:32 +01001996static void i915_gtt_color_adjust(struct drm_mm_node *node,
1997 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01001998 u64 *start,
1999 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002000{
2001 if (node->color != color)
2002 *start += 4096;
2003
2004 if (!list_empty(&node->node_list)) {
2005 node = list_entry(node->node_list.next,
2006 struct drm_mm_node,
2007 node_list);
2008 if (node->allocated && node->color != color)
2009 *end -= 4096;
2010 }
2011}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002012
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002013static int i915_gem_setup_global_gtt(struct drm_device *dev,
2014 unsigned long start,
2015 unsigned long mappable_end,
2016 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002017{
Ben Widawskye78891c2013-01-25 16:41:04 -08002018 /* Let GEM Manage all of the aperture.
2019 *
2020 * However, leave one page at the end still bound to the scratch page.
2021 * There are a number of places where the hardware apparently prefetches
2022 * past the end of the object, and we've seen multiple hangs with the
2023 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2024 * aperture. One page should be enough to keep any prefetching inside
2025 * of the aperture.
2026 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002027 struct drm_i915_private *dev_priv = dev->dev_private;
2028 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002029 struct drm_mm_node *entry;
2030 struct drm_i915_gem_object *obj;
2031 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002032 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002033
Ben Widawsky35451cb2013-01-17 12:45:13 -08002034 BUG_ON(mappable_end > end);
2035
Chris Wilsoned2f3452012-11-15 11:32:19 +00002036 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002037 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002038
2039 dev_priv->gtt.base.start = start;
2040 dev_priv->gtt.base.total = end - start;
2041
2042 if (intel_vgpu_active(dev)) {
2043 ret = intel_vgt_balloon(dev);
2044 if (ret)
2045 return ret;
2046 }
2047
Chris Wilson42d6ab42012-07-26 11:49:32 +01002048 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002049 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002050
Chris Wilsoned2f3452012-11-15 11:32:19 +00002051 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002052 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002053 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002054
Ben Widawskyedd41a82013-07-05 14:41:05 -07002055 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002056 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002057
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002058 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002059 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002060 if (ret) {
2061 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2062 return ret;
2063 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002064 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002065 }
2066
Chris Wilsoned2f3452012-11-15 11:32:19 +00002067 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002068 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002069 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2070 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002071 ggtt_vm->clear_range(ggtt_vm, hole_start,
2072 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002073 }
2074
2075 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002076 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002077
Daniel Vetterfa76da32014-08-06 20:19:54 +02002078 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2079 struct i915_hw_ppgtt *ppgtt;
2080
2081 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2082 if (!ppgtt)
2083 return -ENOMEM;
2084
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002085 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002086 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002087 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002088 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002089 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002090 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002091
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002092 if (ppgtt->base.allocate_va_range)
2093 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2094 ppgtt->base.total);
2095 if (ret) {
2096 ppgtt->base.cleanup(&ppgtt->base);
2097 kfree(ppgtt);
2098 return ret;
2099 }
2100
2101 ppgtt->base.clear_range(&ppgtt->base,
2102 ppgtt->base.start,
2103 ppgtt->base.total,
2104 true);
2105
Daniel Vetterfa76da32014-08-06 20:19:54 +02002106 dev_priv->mm.aliasing_ppgtt = ppgtt;
2107 }
2108
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002109 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002110}
2111
Ben Widawskyd7e50082012-12-18 10:31:25 -08002112void i915_gem_init_global_gtt(struct drm_device *dev)
2113{
2114 struct drm_i915_private *dev_priv = dev->dev_private;
2115 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002116
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002117 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002118 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002119
Ben Widawskye78891c2013-01-25 16:41:04 -08002120 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002121}
2122
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002123void i915_global_gtt_cleanup(struct drm_device *dev)
2124{
2125 struct drm_i915_private *dev_priv = dev->dev_private;
2126 struct i915_address_space *vm = &dev_priv->gtt.base;
2127
Daniel Vetter70e32542014-08-06 15:04:57 +02002128 if (dev_priv->mm.aliasing_ppgtt) {
2129 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2130
2131 ppgtt->base.cleanup(&ppgtt->base);
2132 }
2133
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002134 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002135 if (intel_vgpu_active(dev))
2136 intel_vgt_deballoon();
2137
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002138 drm_mm_takedown(&vm->mm);
2139 list_del(&vm->global_link);
2140 }
2141
2142 vm->cleanup(vm);
2143}
Daniel Vetter70e32542014-08-06 15:04:57 +02002144
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002145static int setup_scratch_page(struct drm_device *dev)
2146{
2147 struct drm_i915_private *dev_priv = dev->dev_private;
2148 struct page *page;
2149 dma_addr_t dma_addr;
2150
2151 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2152 if (page == NULL)
2153 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002154 set_pages_uc(page, 1);
2155
2156#ifdef CONFIG_INTEL_IOMMU
2157 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2158 PCI_DMA_BIDIRECTIONAL);
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002159 if (pci_dma_mapping_error(dev->pdev, dma_addr)) {
2160 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002161 return -EINVAL;
Mika Kuoppalaea3f5d22015-05-22 20:04:58 +03002162 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002163#else
2164 dma_addr = page_to_phys(page);
2165#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002166 dev_priv->gtt.base.scratch.page = page;
2167 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002168
2169 return 0;
2170}
2171
2172static void teardown_scratch_page(struct drm_device *dev)
2173{
2174 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002175 struct page *page = dev_priv->gtt.base.scratch.page;
2176
2177 set_pages_wb(page, 1);
2178 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002179 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002180 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002181}
2182
Daniel Vetter2c642b02015-04-14 17:35:26 +02002183static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002184{
2185 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2186 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2187 return snb_gmch_ctl << 20;
2188}
2189
Daniel Vetter2c642b02015-04-14 17:35:26 +02002190static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002191{
2192 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2193 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2194 if (bdw_gmch_ctl)
2195 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002196
2197#ifdef CONFIG_X86_32
2198 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2199 if (bdw_gmch_ctl > 4)
2200 bdw_gmch_ctl = 4;
2201#endif
2202
Ben Widawsky9459d252013-11-03 16:53:55 -08002203 return bdw_gmch_ctl << 20;
2204}
2205
Daniel Vetter2c642b02015-04-14 17:35:26 +02002206static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002207{
2208 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2209 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2210
2211 if (gmch_ctrl)
2212 return 1 << (20 + gmch_ctrl);
2213
2214 return 0;
2215}
2216
Daniel Vetter2c642b02015-04-14 17:35:26 +02002217static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002218{
2219 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2220 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2221 return snb_gmch_ctl << 25; /* 32 MB units */
2222}
2223
Daniel Vetter2c642b02015-04-14 17:35:26 +02002224static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002225{
2226 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2227 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2228 return bdw_gmch_ctl << 25; /* 32 MB units */
2229}
2230
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002231static size_t chv_get_stolen_size(u16 gmch_ctrl)
2232{
2233 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2234 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2235
2236 /*
2237 * 0x0 to 0x10: 32MB increments starting at 0MB
2238 * 0x11 to 0x16: 4MB increments starting at 8MB
2239 * 0x17 to 0x1d: 4MB increments start at 36MB
2240 */
2241 if (gmch_ctrl < 0x11)
2242 return gmch_ctrl << 25;
2243 else if (gmch_ctrl < 0x17)
2244 return (gmch_ctrl - 0x11 + 2) << 22;
2245 else
2246 return (gmch_ctrl - 0x17 + 9) << 22;
2247}
2248
Damien Lespiau66375012014-01-09 18:02:46 +00002249static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2250{
2251 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2252 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2253
2254 if (gen9_gmch_ctl < 0xf0)
2255 return gen9_gmch_ctl << 25; /* 32 MB units */
2256 else
2257 /* 4MB increments starting at 0xf0 for 4MB */
2258 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2259}
2260
Ben Widawsky63340132013-11-04 19:32:22 -08002261static int ggtt_probe_common(struct drm_device *dev,
2262 size_t gtt_size)
2263{
2264 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002265 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002266 int ret;
2267
2268 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002269 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002270 (pci_resource_len(dev->pdev, 0) / 2);
2271
Imre Deak2a073f892015-03-27 13:07:33 +02002272 /*
2273 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2274 * dropped. For WC mappings in general we have 64 byte burst writes
2275 * when the WC buffer is flushed, so we can't use it, but have to
2276 * resort to an uncached mapping. The WC issue is easily caught by the
2277 * readback check when writing GTT PTE entries.
2278 */
2279 if (IS_BROXTON(dev))
2280 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2281 else
2282 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002283 if (!dev_priv->gtt.gsm) {
2284 DRM_ERROR("Failed to map the gtt page table\n");
2285 return -ENOMEM;
2286 }
2287
2288 ret = setup_scratch_page(dev);
2289 if (ret) {
2290 DRM_ERROR("Scratch setup failed\n");
2291 /* iounmap will also get called at remove, but meh */
2292 iounmap(dev_priv->gtt.gsm);
2293 }
2294
2295 return ret;
2296}
2297
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002298/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2299 * bits. When using advanced contexts each context stores its own PAT, but
2300 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002301static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002302{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002303 uint64_t pat;
2304
2305 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2306 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2307 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2308 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2309 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2310 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2311 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2312 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2313
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002314 if (!USES_PPGTT(dev_priv->dev))
2315 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2316 * so RTL will always use the value corresponding to
2317 * pat_sel = 000".
2318 * So let's disable cache for GGTT to avoid screen corruptions.
2319 * MOCS still can be used though.
2320 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2321 * before this patch, i.e. the same uncached + snooping access
2322 * like on gen6/7 seems to be in effect.
2323 * - So this just fixes blitter/render access. Again it looks
2324 * like it's not just uncached access, but uncached + snooping.
2325 * So we can still hold onto all our assumptions wrt cpu
2326 * clflushing on LLC machines.
2327 */
2328 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2329
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002330 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2331 * write would work. */
2332 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2333 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2334}
2335
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002336static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2337{
2338 uint64_t pat;
2339
2340 /*
2341 * Map WB on BDW to snooped on CHV.
2342 *
2343 * Only the snoop bit has meaning for CHV, the rest is
2344 * ignored.
2345 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002346 * The hardware will never snoop for certain types of accesses:
2347 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2348 * - PPGTT page tables
2349 * - some other special cycles
2350 *
2351 * As with BDW, we also need to consider the following for GT accesses:
2352 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2353 * so RTL will always use the value corresponding to
2354 * pat_sel = 000".
2355 * Which means we must set the snoop bit in PAT entry 0
2356 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002357 */
2358 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2359 GEN8_PPAT(1, 0) |
2360 GEN8_PPAT(2, 0) |
2361 GEN8_PPAT(3, 0) |
2362 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2363 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2364 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2365 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2366
2367 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2368 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2369}
2370
Ben Widawsky63340132013-11-04 19:32:22 -08002371static int gen8_gmch_probe(struct drm_device *dev,
2372 size_t *gtt_total,
2373 size_t *stolen,
2374 phys_addr_t *mappable_base,
2375 unsigned long *mappable_end)
2376{
2377 struct drm_i915_private *dev_priv = dev->dev_private;
2378 unsigned int gtt_size;
2379 u16 snb_gmch_ctl;
2380 int ret;
2381
2382 /* TODO: We're not aware of mappable constraints on gen8 yet */
2383 *mappable_base = pci_resource_start(dev->pdev, 2);
2384 *mappable_end = pci_resource_len(dev->pdev, 2);
2385
2386 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2387 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2388
2389 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2390
Damien Lespiau66375012014-01-09 18:02:46 +00002391 if (INTEL_INFO(dev)->gen >= 9) {
2392 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2393 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2394 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002395 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2396 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2397 } else {
2398 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2399 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2400 }
Ben Widawsky63340132013-11-04 19:32:22 -08002401
Michel Thierry07749ef2015-03-16 16:00:54 +00002402 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002403
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002404 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002405 chv_setup_private_ppat(dev_priv);
2406 else
2407 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002408
Ben Widawsky63340132013-11-04 19:32:22 -08002409 ret = ggtt_probe_common(dev, gtt_size);
2410
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002411 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2412 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002413 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2414 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002415
2416 return ret;
2417}
2418
Ben Widawskybaa09f52013-01-24 13:49:57 -08002419static int gen6_gmch_probe(struct drm_device *dev,
2420 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002421 size_t *stolen,
2422 phys_addr_t *mappable_base,
2423 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002424{
2425 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002426 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002427 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002428 int ret;
2429
Ben Widawsky41907dd2013-02-08 11:32:47 -08002430 *mappable_base = pci_resource_start(dev->pdev, 2);
2431 *mappable_end = pci_resource_len(dev->pdev, 2);
2432
Ben Widawskybaa09f52013-01-24 13:49:57 -08002433 /* 64/512MB is the current min/max we actually know of, but this is just
2434 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002435 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002436 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002437 DRM_ERROR("Unknown GMADR size (%lx)\n",
2438 dev_priv->gtt.mappable_end);
2439 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002440 }
2441
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002442 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2443 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002444 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002445
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002446 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002447
Ben Widawsky63340132013-11-04 19:32:22 -08002448 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002449 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002450
Ben Widawsky63340132013-11-04 19:32:22 -08002451 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002452
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002453 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2454 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002455 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2456 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002457
2458 return ret;
2459}
2460
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002461static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002462{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002463
2464 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002465
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002466 iounmap(gtt->gsm);
2467 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002468}
2469
2470static int i915_gmch_probe(struct drm_device *dev,
2471 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002472 size_t *stolen,
2473 phys_addr_t *mappable_base,
2474 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002475{
2476 struct drm_i915_private *dev_priv = dev->dev_private;
2477 int ret;
2478
Ben Widawskybaa09f52013-01-24 13:49:57 -08002479 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2480 if (!ret) {
2481 DRM_ERROR("failed to set up gmch\n");
2482 return -EIO;
2483 }
2484
Ben Widawsky41907dd2013-02-08 11:32:47 -08002485 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002486
2487 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002488 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002489 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002490 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2491 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002492
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002493 if (unlikely(dev_priv->gtt.do_idle_maps))
2494 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2495
Ben Widawskybaa09f52013-01-24 13:49:57 -08002496 return 0;
2497}
2498
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002499static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002500{
2501 intel_gmch_remove();
2502}
2503
2504int i915_gem_gtt_init(struct drm_device *dev)
2505{
2506 struct drm_i915_private *dev_priv = dev->dev_private;
2507 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002508 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002509
Ben Widawskybaa09f52013-01-24 13:49:57 -08002510 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002511 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002512 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002513 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002514 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002515 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002516 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002517 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002518 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002519 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002520 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002521 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002522 else if (INTEL_INFO(dev)->gen >= 7)
2523 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002524 else
Chris Wilson350ec882013-08-06 13:17:02 +01002525 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002526 } else {
2527 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2528 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002529 }
2530
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002531 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002532 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002533 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002534 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002535
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002536 gtt->base.dev = dev;
2537
Ben Widawskybaa09f52013-01-24 13:49:57 -08002538 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002539 DRM_INFO("Memory usable by graphics device = %zdM\n",
2540 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002541 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2542 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002543#ifdef CONFIG_INTEL_IOMMU
2544 if (intel_iommu_gfx_mapped)
2545 DRM_INFO("VT-d active for gfx access\n");
2546#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002547 /*
2548 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2549 * user's requested state against the hardware/driver capabilities. We
2550 * do this now so that we can print out any log messages once rather
2551 * than every time we check intel_enable_ppgtt().
2552 */
2553 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2554 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002555
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002556 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002557}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002558
Daniel Vetterfa423312015-04-14 17:35:23 +02002559void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2560{
2561 struct drm_i915_private *dev_priv = dev->dev_private;
2562 struct drm_i915_gem_object *obj;
2563 struct i915_address_space *vm;
2564
2565 i915_check_and_clear_faults(dev);
2566
2567 /* First fill our portion of the GTT with scratch pages */
2568 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2569 dev_priv->gtt.base.start,
2570 dev_priv->gtt.base.total,
2571 true);
2572
2573 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2574 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
2575 &dev_priv->gtt.base);
2576 if (!vma)
2577 continue;
2578
2579 i915_gem_clflush_object(obj, obj->pin_display);
2580 WARN_ON(i915_vma_bind(vma, obj->cache_level, PIN_UPDATE));
2581 }
2582
2583
2584 if (INTEL_INFO(dev)->gen >= 8) {
2585 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2586 chv_setup_private_ppat(dev_priv);
2587 else
2588 bdw_setup_private_ppat(dev_priv);
2589
2590 return;
2591 }
2592
2593 if (USES_PPGTT(dev)) {
2594 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2595 /* TODO: Perhaps it shouldn't be gen6 specific */
2596
2597 struct i915_hw_ppgtt *ppgtt =
2598 container_of(vm, struct i915_hw_ppgtt,
2599 base);
2600
2601 if (i915_is_ggtt(vm))
2602 ppgtt = dev_priv->mm.aliasing_ppgtt;
2603
2604 gen6_write_page_range(dev_priv, &ppgtt->pd,
2605 0, ppgtt->base.total);
2606 }
2607 }
2608
2609 i915_ggtt_flush(dev_priv);
2610}
2611
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002612static struct i915_vma *
2613__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2614 struct i915_address_space *vm,
2615 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002616{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002617 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002618
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002619 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2620 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002621
2622 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002623 if (vma == NULL)
2624 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002625
Ben Widawsky6f65e292013-12-06 14:10:56 -08002626 INIT_LIST_HEAD(&vma->vma_link);
2627 INIT_LIST_HEAD(&vma->mm_list);
2628 INIT_LIST_HEAD(&vma->exec_list);
2629 vma->vm = vm;
2630 vma->obj = obj;
2631
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002632 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002633 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002634
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002635 list_add_tail(&vma->vma_link, &obj->vma_list);
2636 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002637 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002638
2639 return vma;
2640}
2641
2642struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002643i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2644 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002645{
2646 struct i915_vma *vma;
2647
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002648 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002649 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002650 vma = __i915_gem_vma_create(obj, vm,
2651 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002652
2653 return vma;
2654}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002655
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002656struct i915_vma *
2657i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2658 const struct i915_ggtt_view *view)
2659{
2660 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2661 struct i915_vma *vma;
2662
2663 if (WARN_ON(!view))
2664 return ERR_PTR(-EINVAL);
2665
2666 vma = i915_gem_obj_to_ggtt_view(obj, view);
2667
2668 if (IS_ERR(vma))
2669 return vma;
2670
2671 if (!vma)
2672 vma = __i915_gem_vma_create(obj, ggtt, view);
2673
2674 return vma;
2675
2676}
2677
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002678static void
2679rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2680 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002681{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002682 unsigned int column, row;
2683 unsigned int src_idx;
2684 struct scatterlist *sg = st->sgl;
2685
2686 st->nents = 0;
2687
2688 for (column = 0; column < width; column++) {
2689 src_idx = width * (height - 1) + column;
2690 for (row = 0; row < height; row++) {
2691 st->nents++;
2692 /* We don't need the pages, but need to initialize
2693 * the entries so the sg list can be happily traversed.
2694 * The only thing we need are DMA addresses.
2695 */
2696 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2697 sg_dma_address(sg) = in[src_idx];
2698 sg_dma_len(sg) = PAGE_SIZE;
2699 sg = sg_next(sg);
2700 src_idx -= width;
2701 }
2702 }
2703}
2704
2705static struct sg_table *
2706intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2707 struct drm_i915_gem_object *obj)
2708{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002709 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002710 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002711 struct sg_page_iter sg_iter;
2712 unsigned long i;
2713 dma_addr_t *page_addr_list;
2714 struct sg_table *st;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002715 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002716
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002717 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002718 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
2719 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002720 if (!page_addr_list)
2721 return ERR_PTR(ret);
2722
2723 /* Allocate target SG list. */
2724 st = kmalloc(sizeof(*st), GFP_KERNEL);
2725 if (!st)
2726 goto err_st_alloc;
2727
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002728 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002729 if (ret)
2730 goto err_sg_alloc;
2731
2732 /* Populate source page list from the object. */
2733 i = 0;
2734 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2735 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2736 i++;
2737 }
2738
2739 /* Rotate the pages. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002740 rotate_pages(page_addr_list,
2741 rot_info->width_pages, rot_info->height_pages,
2742 st);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002743
2744 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002745 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002746 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002747 rot_info->pixel_format, rot_info->width_pages,
2748 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002749
2750 drm_free_large(page_addr_list);
2751
2752 return st;
2753
2754err_sg_alloc:
2755 kfree(st);
2756err_st_alloc:
2757 drm_free_large(page_addr_list);
2758
2759 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002760 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002761 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002762 rot_info->pixel_format, rot_info->width_pages,
2763 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002764 return ERR_PTR(ret);
2765}
2766
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002767static struct sg_table *
2768intel_partial_pages(const struct i915_ggtt_view *view,
2769 struct drm_i915_gem_object *obj)
2770{
2771 struct sg_table *st;
2772 struct scatterlist *sg;
2773 struct sg_page_iter obj_sg_iter;
2774 int ret = -ENOMEM;
2775
2776 st = kmalloc(sizeof(*st), GFP_KERNEL);
2777 if (!st)
2778 goto err_st_alloc;
2779
2780 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
2781 if (ret)
2782 goto err_sg_alloc;
2783
2784 sg = st->sgl;
2785 st->nents = 0;
2786 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
2787 view->params.partial.offset)
2788 {
2789 if (st->nents >= view->params.partial.size)
2790 break;
2791
2792 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2793 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
2794 sg_dma_len(sg) = PAGE_SIZE;
2795
2796 sg = sg_next(sg);
2797 st->nents++;
2798 }
2799
2800 return st;
2801
2802err_sg_alloc:
2803 kfree(st);
2804err_st_alloc:
2805 return ERR_PTR(ret);
2806}
2807
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002808static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002809i915_get_ggtt_vma_pages(struct i915_vma *vma)
2810{
2811 int ret = 0;
2812
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002813 if (vma->ggtt_view.pages)
2814 return 0;
2815
2816 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2817 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002818 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2819 vma->ggtt_view.pages =
2820 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002821 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
2822 vma->ggtt_view.pages =
2823 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002824 else
2825 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2826 vma->ggtt_view.type);
2827
2828 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002829 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002830 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002831 ret = -EINVAL;
2832 } else if (IS_ERR(vma->ggtt_view.pages)) {
2833 ret = PTR_ERR(vma->ggtt_view.pages);
2834 vma->ggtt_view.pages = NULL;
2835 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2836 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002837 }
2838
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002839 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002840}
2841
2842/**
2843 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2844 * @vma: VMA to map
2845 * @cache_level: mapping cache level
2846 * @flags: flags like global or local mapping
2847 *
2848 * DMA addresses are taken from the scatter-gather table of this object (or of
2849 * this VMA in case of non-default GGTT views) and PTE entries set up.
2850 * Note that DMA addresses are also the only part of the SG table we care about.
2851 */
2852int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2853 u32 flags)
2854{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002855 int ret;
2856 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002857
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002858 if (WARN_ON(flags == 0))
2859 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002860
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002861 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07002862 if (flags & PIN_GLOBAL)
2863 bind_flags |= GLOBAL_BIND;
2864 if (flags & PIN_USER)
2865 bind_flags |= LOCAL_BIND;
2866
2867 if (flags & PIN_UPDATE)
2868 bind_flags |= vma->bound;
2869 else
2870 bind_flags &= ~vma->bound;
2871
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002872 if (bind_flags == 0)
2873 return 0;
2874
2875 if (vma->bound == 0 && vma->vm->allocate_va_range) {
2876 trace_i915_va_alloc(vma->vm,
2877 vma->node.start,
2878 vma->node.size,
2879 VM_TO_TRACE_NAME(vma->vm));
2880
2881 ret = vma->vm->allocate_va_range(vma->vm,
2882 vma->node.start,
2883 vma->node.size);
2884 if (ret)
2885 return ret;
2886 }
2887
2888 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002889 if (ret)
2890 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07002891
2892 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002893
2894 return 0;
2895}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002896
2897/**
2898 * i915_ggtt_view_size - Get the size of a GGTT view.
2899 * @obj: Object the view is of.
2900 * @view: The view in question.
2901 *
2902 * @return The size of the GGTT view in bytes.
2903 */
2904size_t
2905i915_ggtt_view_size(struct drm_i915_gem_object *obj,
2906 const struct i915_ggtt_view *view)
2907{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002908 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002909 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01002910 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
2911 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002912 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
2913 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03002914 } else {
2915 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
2916 return obj->base.size;
2917 }
2918}