blob: c36dcfeeadd034bb9395c6bc439ef4b2182c6e4d [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000095const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020096const struct i915_ggtt_view i915_ggtt_view_rotated = {
97 .type = I915_GGTT_VIEW_ROTATED
98};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000099
Daniel Vettercfa7c862014-04-29 11:53:58 +0200100static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
101{
Chris Wilson1893a712014-09-19 11:56:27 +0100102 bool has_aliasing_ppgtt;
103 bool has_full_ppgtt;
104
105 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
106 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100107
Yu Zhang71ba2d62015-02-10 19:05:54 +0800108 if (intel_vgpu_active(dev))
109 has_full_ppgtt = false; /* emulation is too hard */
110
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000111 /*
112 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
113 * execlists, the sole mechanism available to submit work.
114 */
115 if (INTEL_INFO(dev)->gen < 9 &&
116 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200117 return 0;
118
119 if (enable_ppgtt == 1)
120 return 1;
121
Chris Wilson1893a712014-09-19 11:56:27 +0100122 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200123 return 2;
124
Daniel Vetter93a25a92014-03-06 09:40:43 +0100125#ifdef CONFIG_INTEL_IOMMU
126 /* Disable ppgtt on SNB if VT-d is on. */
127 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
128 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200129 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100130 }
131#endif
132
Jesse Barnes62942ed2014-06-13 09:28:33 -0700133 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300134 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
135 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
137 return 0;
138 }
139
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000140 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
141 return 2;
142 else
143 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100144}
145
Ben Widawsky6f65e292013-12-06 14:10:56 -0800146static void ppgtt_bind_vma(struct i915_vma *vma,
147 enum i915_cache_level cache_level,
148 u32 flags);
149static void ppgtt_unbind_vma(struct i915_vma *vma);
150
Michel Thierry07749ef2015-03-16 16:00:54 +0000151static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
152 enum i915_cache_level level,
153 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700154{
Michel Thierry07749ef2015-03-16 16:00:54 +0000155 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700156 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300157
158 switch (level) {
159 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800160 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300161 break;
162 case I915_CACHE_WT:
163 pte |= PPAT_DISPLAY_ELLC_INDEX;
164 break;
165 default:
166 pte |= PPAT_CACHED_INDEX;
167 break;
168 }
169
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700170 return pte;
171}
172
Michel Thierry07749ef2015-03-16 16:00:54 +0000173static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
174 dma_addr_t addr,
175 enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800178 pde |= addr;
179 if (level != I915_CACHE_NONE)
180 pde |= PPAT_CACHED_PDE_INDEX;
181 else
182 pde |= PPAT_UNCACHED_INDEX;
183 return pde;
184}
185
Michel Thierry07749ef2015-03-16 16:00:54 +0000186static gen6_pte_t snb_pte_encode(dma_addr_t addr,
187 enum i915_cache_level level,
188 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700189{
Michel Thierry07749ef2015-03-16 16:00:54 +0000190 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700191 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700192
193 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100194 case I915_CACHE_L3_LLC:
195 case I915_CACHE_LLC:
196 pte |= GEN6_PTE_CACHE_LLC;
197 break;
198 case I915_CACHE_NONE:
199 pte |= GEN6_PTE_UNCACHED;
200 break;
201 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100202 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100203 }
204
205 return pte;
206}
207
Michel Thierry07749ef2015-03-16 16:00:54 +0000208static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
209 enum i915_cache_level level,
210 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100211{
Michel Thierry07749ef2015-03-16 16:00:54 +0000212 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100213 pte |= GEN6_PTE_ADDR_ENCODE(addr);
214
215 switch (level) {
216 case I915_CACHE_L3_LLC:
217 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700218 break;
219 case I915_CACHE_LLC:
220 pte |= GEN6_PTE_CACHE_LLC;
221 break;
222 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700223 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700224 break;
225 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100226 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700227 }
228
Ben Widawsky54d12522012-09-24 16:44:32 -0700229 return pte;
230}
231
Michel Thierry07749ef2015-03-16 16:00:54 +0000232static gen6_pte_t byt_pte_encode(dma_addr_t addr,
233 enum i915_cache_level level,
234 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700235{
Michel Thierry07749ef2015-03-16 16:00:54 +0000236 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700237 pte |= GEN6_PTE_ADDR_ENCODE(addr);
238
Akash Goel24f3a8c2014-06-17 10:59:42 +0530239 if (!(flags & PTE_READ_ONLY))
240 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700241
242 if (level != I915_CACHE_NONE)
243 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
244
245 return pte;
246}
247
Michel Thierry07749ef2015-03-16 16:00:54 +0000248static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
249 enum i915_cache_level level,
250 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700251{
Michel Thierry07749ef2015-03-16 16:00:54 +0000252 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700253 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700254
255 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700256 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700257
258 return pte;
259}
260
Michel Thierry07749ef2015-03-16 16:00:54 +0000261static gen6_pte_t iris_pte_encode(dma_addr_t addr,
262 enum i915_cache_level level,
263 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700264{
Michel Thierry07749ef2015-03-16 16:00:54 +0000265 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700266 pte |= HSW_PTE_ADDR_ENCODE(addr);
267
Chris Wilson651d7942013-08-08 14:41:10 +0100268 switch (level) {
269 case I915_CACHE_NONE:
270 break;
271 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000272 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100273 break;
274 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000275 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100276 break;
277 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700278
279 return pte;
280}
281
Ben Widawsky678d96f2015-03-16 16:00:56 +0000282#define i915_dma_unmap_single(px, dev) \
283 __i915_dma_unmap_single((px)->daddr, dev)
284
285static inline void __i915_dma_unmap_single(dma_addr_t daddr,
286 struct drm_device *dev)
287{
288 struct device *device = &dev->pdev->dev;
289
290 dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
291}
292
293/**
294 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
295 * @px: Page table/dir/etc to get a DMA map for
296 * @dev: drm device
297 *
298 * Page table allocations are unified across all gens. They always require a
299 * single 4k allocation, as well as a DMA mapping. If we keep the structs
300 * symmetric here, the simple macro covers us for every page table type.
301 *
302 * Return: 0 if success.
303 */
304#define i915_dma_map_single(px, dev) \
305 i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)
306
307static inline int i915_dma_map_page_single(struct page *page,
308 struct drm_device *dev,
309 dma_addr_t *daddr)
310{
311 struct device *device = &dev->pdev->dev;
312
313 *daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
Michel Thierry1266cdb2015-03-24 17:06:33 +0000314 if (dma_mapping_error(device, *daddr))
315 return -ENOMEM;
316
317 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000318}
319
Michel Thierryec565b32015-04-08 12:13:23 +0100320static void unmap_and_free_pt(struct i915_page_table *pt,
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000322{
323 if (WARN_ON(!pt->page))
324 return;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000325
326 i915_dma_unmap_single(pt, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000327 __free_page(pt->page);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000328 kfree(pt->used_ptes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000329 kfree(pt);
330}
331
Michel Thierry5a8e9942015-04-08 12:13:25 +0100332static void gen8_initialize_pt(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100333 struct i915_page_table *pt)
Michel Thierry5a8e9942015-04-08 12:13:25 +0100334{
335 gen8_pte_t *pt_vaddr, scratch_pte;
336 int i;
337
338 pt_vaddr = kmap_atomic(pt->page);
339 scratch_pte = gen8_pte_encode(vm->scratch.addr,
340 I915_CACHE_LLC, true);
341
342 for (i = 0; i < GEN8_PTES; i++)
343 pt_vaddr[i] = scratch_pte;
344
345 if (!HAS_LLC(vm->dev))
346 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
347 kunmap_atomic(pt_vaddr);
348}
349
Michel Thierryec565b32015-04-08 12:13:23 +0100350static struct i915_page_table *alloc_pt_single(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000351{
Michel Thierryec565b32015-04-08 12:13:23 +0100352 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000353 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
354 GEN8_PTES : GEN6_PTES;
355 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000356
357 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
358 if (!pt)
359 return ERR_PTR(-ENOMEM);
360
Ben Widawsky678d96f2015-03-16 16:00:56 +0000361 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
362 GFP_KERNEL);
363
364 if (!pt->used_ptes)
365 goto fail_bitmap;
366
Michel Thierry4933d512015-03-24 15:46:22 +0000367 pt->page = alloc_page(GFP_KERNEL);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000368 if (!pt->page)
369 goto fail_page;
370
371 ret = i915_dma_map_single(pt, dev);
372 if (ret)
373 goto fail_dma;
Ben Widawsky06fda602015-02-24 16:22:36 +0000374
375 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000376
377fail_dma:
378 __free_page(pt->page);
379fail_page:
380 kfree(pt->used_ptes);
381fail_bitmap:
382 kfree(pt);
383
384 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000385}
386
Michel Thierrye5815a22015-04-08 12:13:32 +0100387static void unmap_and_free_pd(struct i915_page_directory *pd,
388 struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000389{
390 if (pd->page) {
Michel Thierrye5815a22015-04-08 12:13:32 +0100391 i915_dma_unmap_single(pd, dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000392 __free_page(pd->page);
Michel Thierry33c88192015-04-08 12:13:33 +0100393 kfree(pd->used_pdes);
Ben Widawsky06fda602015-02-24 16:22:36 +0000394 kfree(pd);
395 }
396}
397
Michel Thierrye5815a22015-04-08 12:13:32 +0100398static struct i915_page_directory *alloc_pd_single(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000399{
Michel Thierryec565b32015-04-08 12:13:23 +0100400 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100401 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000402
403 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
404 if (!pd)
405 return ERR_PTR(-ENOMEM);
406
Michel Thierry33c88192015-04-08 12:13:33 +0100407 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
408 sizeof(*pd->used_pdes), GFP_KERNEL);
409 if (!pd->used_pdes)
410 goto free_pd;
411
Michel Thierry5a8e9942015-04-08 12:13:25 +0100412 pd->page = alloc_page(GFP_KERNEL);
Michel Thierry33c88192015-04-08 12:13:33 +0100413 if (!pd->page)
414 goto free_bitmap;
Ben Widawsky06fda602015-02-24 16:22:36 +0000415
Michel Thierrye5815a22015-04-08 12:13:32 +0100416 ret = i915_dma_map_single(pd, dev);
Michel Thierry33c88192015-04-08 12:13:33 +0100417 if (ret)
418 goto free_page;
Michel Thierrye5815a22015-04-08 12:13:32 +0100419
Ben Widawsky06fda602015-02-24 16:22:36 +0000420 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100421
422free_page:
423 __free_page(pd->page);
424free_bitmap:
425 kfree(pd->used_pdes);
426free_pd:
427 kfree(pd);
428
429 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000430}
431
Ben Widawsky94e409c2013-11-04 22:29:36 -0800432/* Broadwell Page Directory Pointer Descriptors */
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100433static int gen8_write_pdp(struct intel_engine_cs *ring,
434 unsigned entry,
435 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800436{
437 int ret;
438
439 BUG_ON(entry >= 4);
440
441 ret = intel_ring_begin(ring, 6);
442 if (ret)
443 return ret;
444
445 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
446 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100447 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800448 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
449 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100450 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800451 intel_ring_advance(ring);
452
453 return 0;
454}
455
Ben Widawskyeeb94882013-12-06 14:11:10 -0800456static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +0100457 struct intel_engine_cs *ring)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800458{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800459 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800460
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100461 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
462 struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
463 dma_addr_t pd_daddr = pd ? pd->daddr : ppgtt->scratch_pd->daddr;
464 /* The page directory might be NULL, but we need to clear out
465 * whatever the previous context might have used. */
466 ret = gen8_write_pdp(ring, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800467 if (ret)
468 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800469 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800470
Ben Widawskyeeb94882013-12-06 14:11:10 -0800471 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800472}
473
Ben Widawsky459108b2013-11-02 21:07:23 -0700474static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -0800475 uint64_t start,
476 uint64_t length,
Ben Widawsky459108b2013-11-02 21:07:23 -0700477 bool use_scratch)
478{
479 struct i915_hw_ppgtt *ppgtt =
480 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000481 gen8_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800482 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
483 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
484 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800485 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700486 unsigned last_pte, i;
487
488 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
489 I915_CACHE_LLC, use_scratch);
490
491 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100492 struct i915_page_directory *pd;
493 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000494 struct page *page_table;
495
496 if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
497 continue;
498
499 pd = ppgtt->pdp.page_directory[pdpe];
500
501 if (WARN_ON(!pd->page_table[pde]))
502 continue;
503
504 pt = pd->page_table[pde];
505
506 if (WARN_ON(!pt->page))
507 continue;
508
509 page_table = pt->page;
Ben Widawsky459108b2013-11-02 21:07:23 -0700510
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800511 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000512 if (last_pte > GEN8_PTES)
513 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700514
515 pt_vaddr = kmap_atomic(page_table);
516
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800517 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700518 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800519 num_entries--;
520 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700521
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300522 if (!HAS_LLC(ppgtt->base.dev))
523 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky459108b2013-11-02 21:07:23 -0700524 kunmap_atomic(pt_vaddr);
525
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800526 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000527 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800528 pdpe++;
529 pde = 0;
530 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700531 }
532}
533
Ben Widawsky9df15b42013-11-02 21:07:24 -0700534static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
535 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -0800536 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530537 enum i915_cache_level cache_level, u32 unused)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700538{
539 struct i915_hw_ppgtt *ppgtt =
540 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000541 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800542 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
543 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
544 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700545 struct sg_page_iter sg_iter;
546
Chris Wilson6f1cc992013-12-31 15:50:31 +0000547 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700548
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800549 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000550 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800551 break;
552
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000553 if (pt_vaddr == NULL) {
Michel Thierryec565b32015-04-08 12:13:23 +0100554 struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
555 struct i915_page_table *pt = pd->page_table[pde];
Ben Widawsky06fda602015-02-24 16:22:36 +0000556 struct page *page_table = pt->page;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000557
558 pt_vaddr = kmap_atomic(page_table);
559 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800560
561 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000562 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
563 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000564 if (++pte == GEN8_PTES) {
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300565 if (!HAS_LLC(ppgtt->base.dev))
566 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700567 kunmap_atomic(pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000568 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000569 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800570 pdpe++;
571 pde = 0;
572 }
573 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700574 }
575 }
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300576 if (pt_vaddr) {
577 if (!HAS_LLC(ppgtt->base.dev))
578 drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000579 kunmap_atomic(pt_vaddr);
Rafael Barbalhofd1ab8f2014-04-09 13:28:02 +0300580 }
Ben Widawsky9df15b42013-11-02 21:07:24 -0700581}
582
Michel Thierry69876be2015-04-08 12:13:27 +0100583static void __gen8_do_map_pt(gen8_pde_t * const pde,
584 struct i915_page_table *pt,
585 struct drm_device *dev)
586{
587 gen8_pde_t entry =
588 gen8_pde_encode(dev, pt->daddr, I915_CACHE_LLC);
589 *pde = entry;
590}
591
592static void gen8_initialize_pd(struct i915_address_space *vm,
593 struct i915_page_directory *pd)
594{
595 struct i915_hw_ppgtt *ppgtt =
596 container_of(vm, struct i915_hw_ppgtt, base);
597 gen8_pde_t *page_directory;
598 struct i915_page_table *pt;
599 int i;
600
601 page_directory = kmap_atomic(pd->page);
602 pt = ppgtt->scratch_pt;
603 for (i = 0; i < I915_PDES; i++)
604 /* Map the PDE to the page table */
605 __gen8_do_map_pt(page_directory + i, pt, vm->dev);
606
607 if (!HAS_LLC(vm->dev))
608 drm_clflush_virt_range(page_directory, PAGE_SIZE);
Michel Thierrye5815a22015-04-08 12:13:32 +0100609 kunmap_atomic(page_directory);
610}
611
Michel Thierryec565b32015-04-08 12:13:23 +0100612static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800613{
614 int i;
615
Ben Widawsky06fda602015-02-24 16:22:36 +0000616 if (!pd->page)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800617 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800618
Michel Thierry33c88192015-04-08 12:13:33 +0100619 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000620 if (WARN_ON(!pd->page_table[i]))
621 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800622
Michel Thierry06dc68d2015-02-24 16:22:37 +0000623 unmap_and_free_pt(pd->page_table[i], dev);
Ben Widawsky06fda602015-02-24 16:22:36 +0000624 pd->page_table[i] = NULL;
625 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000626}
627
Daniel Vetter061dd492015-04-14 17:35:13 +0200628static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800629{
Daniel Vetter061dd492015-04-14 17:35:13 +0200630 struct i915_hw_ppgtt *ppgtt =
631 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800632 int i;
633
Michel Thierry33c88192015-04-08 12:13:33 +0100634 for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000635 if (WARN_ON(!ppgtt->pdp.page_directory[i]))
636 continue;
637
Michel Thierry06dc68d2015-02-24 16:22:37 +0000638 gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Michel Thierrye5815a22015-04-08 12:13:32 +0100639 unmap_and_free_pd(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800640 }
Michel Thierry69876be2015-04-08 12:13:27 +0100641
Michel Thierrye5815a22015-04-08 12:13:32 +0100642 unmap_and_free_pd(ppgtt->scratch_pd, ppgtt->base.dev);
Michel Thierry69876be2015-04-08 12:13:27 +0100643 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800644}
645
Michel Thierryd7b26332015-04-08 12:13:34 +0100646/**
647 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
648 * @ppgtt: Master ppgtt structure.
649 * @pd: Page directory for this address range.
650 * @start: Starting virtual address to begin allocations.
651 * @length Size of the allocations.
652 * @new_pts: Bitmap set by function with new allocations. Likely used by the
653 * caller to free on error.
654 *
655 * Allocate the required number of page tables. Extremely similar to
656 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
657 * the page directory boundary (instead of the page directory pointer). That
658 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
659 * possible, and likely that the caller will need to use multiple calls of this
660 * function to achieve the appropriate allocation.
661 *
662 * Return: 0 if success; negative error code otherwise.
663 */
Michel Thierrye5815a22015-04-08 12:13:32 +0100664static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
665 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100666 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100667 uint64_t length,
668 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000669{
Michel Thierrye5815a22015-04-08 12:13:32 +0100670 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100671 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100672 uint64_t temp;
673 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000674
Michel Thierryd7b26332015-04-08 12:13:34 +0100675 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
676 /* Don't reallocate page tables */
677 if (pt) {
678 /* Scratch is never allocated this way */
679 WARN_ON(pt == ppgtt->scratch_pt);
680 continue;
681 }
682
683 pt = alloc_pt_single(dev);
684 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000685 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100686
Michel Thierryd7b26332015-04-08 12:13:34 +0100687 gen8_initialize_pt(&ppgtt->base, pt);
688 pd->page_table[pde] = pt;
689 set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000690 }
691
692 return 0;
693
694unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100695 for_each_set_bit(pde, new_pts, I915_PDES)
Michel Thierrye5815a22015-04-08 12:13:32 +0100696 unmap_and_free_pt(pd->page_table[pde], dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000697
698 return -ENOMEM;
699}
700
Michel Thierryd7b26332015-04-08 12:13:34 +0100701/**
702 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
703 * @ppgtt: Master ppgtt structure.
704 * @pdp: Page directory pointer for this address range.
705 * @start: Starting virtual address to begin allocations.
706 * @length Size of the allocations.
707 * @new_pds Bitmap set by function with new allocations. Likely used by the
708 * caller to free on error.
709 *
710 * Allocate the required number of page directories starting at the pde index of
711 * @start, and ending at the pde index @start + @length. This function will skip
712 * over already allocated page directories within the range, and only allocate
713 * new ones, setting the appropriate pointer within the pdp as well as the
714 * correct position in the bitmap @new_pds.
715 *
716 * The function will only allocate the pages within the range for a give page
717 * directory pointer. In other words, if @start + @length straddles a virtually
718 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
719 * required by the caller, This is not currently possible, and the BUG in the
720 * code will prevent it.
721 *
722 * Return: 0 if success; negative error code otherwise.
723 */
Michel Thierryc488dbb2015-04-08 12:13:31 +0100724static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
725 struct i915_page_directory_pointer *pdp,
Michel Thierry69876be2015-04-08 12:13:27 +0100726 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100727 uint64_t length,
728 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800729{
Michel Thierrye5815a22015-04-08 12:13:32 +0100730 struct drm_device *dev = ppgtt->base.dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100731 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100732 uint64_t temp;
733 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800734
Michel Thierryd7b26332015-04-08 12:13:34 +0100735 WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));
736
Michel Thierry69876be2015-04-08 12:13:27 +0100737 /* FIXME: PPGTT container_of won't work for 64b */
738 WARN_ON((start + length) > 0x800000000ULL);
739
Michel Thierryd7b26332015-04-08 12:13:34 +0100740 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
741 if (pd)
742 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100743
Michel Thierryd7b26332015-04-08 12:13:34 +0100744 pd = alloc_pd_single(dev);
745 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000746 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100747
Michel Thierryd7b26332015-04-08 12:13:34 +0100748 gen8_initialize_pd(&ppgtt->base, pd);
749 pdp->page_directory[pdpe] = pd;
750 set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000751 }
752
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800753 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000754
755unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100756 for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
Michel Thierrye5815a22015-04-08 12:13:32 +0100757 unmap_and_free_pd(pdp->page_directory[pdpe], dev);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000758
759 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800760}
761
Michel Thierryd7b26332015-04-08 12:13:34 +0100762static void
763free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
764{
765 int i;
766
767 for (i = 0; i < GEN8_LEGACY_PDPES; i++)
768 kfree(new_pts[i]);
769 kfree(new_pts);
770 kfree(new_pds);
771}
772
773/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
774 * of these are based on the number of PDPEs in the system.
775 */
776static
777int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
778 unsigned long ***new_pts)
779{
780 int i;
781 unsigned long *pds;
782 unsigned long **pts;
783
784 pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
785 if (!pds)
786 return -ENOMEM;
787
788 pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
789 if (!pts) {
790 kfree(pds);
791 return -ENOMEM;
792 }
793
794 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
795 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
796 sizeof(unsigned long), GFP_KERNEL);
797 if (!pts[i])
798 goto err_out;
799 }
800
801 *new_pds = pds;
802 *new_pts = pts;
803
804 return 0;
805
806err_out:
807 free_gen8_temp_bitmaps(pds, pts);
808 return -ENOMEM;
809}
810
Michel Thierrye5815a22015-04-08 12:13:32 +0100811static int gen8_alloc_va_range(struct i915_address_space *vm,
812 uint64_t start,
813 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800814{
Michel Thierrye5815a22015-04-08 12:13:32 +0100815 struct i915_hw_ppgtt *ppgtt =
816 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100817 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100818 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100819 const uint64_t orig_start = start;
820 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100821 uint64_t temp;
822 uint32_t pdpe;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800823 int ret;
824
Michel Thierryd7b26332015-04-08 12:13:34 +0100825#ifndef CONFIG_64BIT
826 /* Disallow 64b address on 32b platforms. Nothing is wrong with doing
827 * this in hardware, but a lot of the drm code is not prepared to handle
828 * 64b offset on 32b platforms.
829 * This will be addressed when 48b PPGTT is added */
830 if (start + length > 0x100000000ULL)
831 return -E2BIG;
832#endif
833
834 /* Wrap is never okay since we can only represent 48b, and we don't
835 * actually use the other side of the canonical address space.
836 */
837 if (WARN_ON(start + length < start))
838 return -ERANGE;
839
840 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800841 if (ret)
842 return ret;
843
Michel Thierryd7b26332015-04-08 12:13:34 +0100844 /* Do the allocations first so we can easily bail out */
845 ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
846 new_page_dirs);
847 if (ret) {
848 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
849 return ret;
850 }
851
852 /* For every page directory referenced, allocate page tables */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100853 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100854 ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
855 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +0100856 if (ret)
857 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100858 }
859
Michel Thierry33c88192015-04-08 12:13:33 +0100860 start = orig_start;
861 length = orig_length;
862
Michel Thierryd7b26332015-04-08 12:13:34 +0100863 /* Allocations have completed successfully, so set the bitmaps, and do
864 * the mappings. */
Michel Thierry33c88192015-04-08 12:13:33 +0100865 gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100866 gen8_pde_t *const page_directory = kmap_atomic(pd->page);
Michel Thierry33c88192015-04-08 12:13:33 +0100867 struct i915_page_table *pt;
868 uint64_t pd_len = gen8_clamp_pd(start, length);
869 uint64_t pd_start = start;
870 uint32_t pde;
871
Michel Thierryd7b26332015-04-08 12:13:34 +0100872 /* Every pd should be allocated, we just did that above. */
873 WARN_ON(!pd);
874
875 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
876 /* Same reasoning as pd */
877 WARN_ON(!pt);
878 WARN_ON(!pd_len);
879 WARN_ON(!gen8_pte_count(pd_start, pd_len));
880
881 /* Set our used ptes within the page table */
882 bitmap_set(pt->used_ptes,
883 gen8_pte_index(pd_start),
884 gen8_pte_count(pd_start, pd_len));
885
886 /* Our pde is now pointing to the pagetable, pt */
Michel Thierry33c88192015-04-08 12:13:33 +0100887 set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100888
889 /* Map the PDE to the page table */
890 __gen8_do_map_pt(page_directory + pde, pt, vm->dev);
891
892 /* NB: We haven't yet mapped ptes to pages. At this
893 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +0100894 }
Michel Thierryd7b26332015-04-08 12:13:34 +0100895
896 if (!HAS_LLC(vm->dev))
897 drm_clflush_virt_range(page_directory, PAGE_SIZE);
898
899 kunmap_atomic(page_directory);
900
Michel Thierry33c88192015-04-08 12:13:33 +0100901 set_bit(pdpe, ppgtt->pdp.used_pdpes);
902 }
903
Michel Thierryd7b26332015-04-08 12:13:34 +0100904 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000905 return 0;
906
907err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100908 while (pdpe--) {
909 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
910 unmap_and_free_pt(ppgtt->pdp.page_directory[pdpe]->page_table[temp], vm->dev);
911 }
912
913 for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
914 unmap_and_free_pd(ppgtt->pdp.page_directory[pdpe], vm->dev);
915
916 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800917 return ret;
918}
919
Daniel Vettereb0b44a2015-03-18 14:47:59 +0100920/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800921 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
922 * with a net effect resembling a 2-level page table in normal x86 terms. Each
923 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
924 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -0800925 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -0800926 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200927static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -0800928{
Michel Thierry69876be2015-04-08 12:13:27 +0100929 ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
930 if (IS_ERR(ppgtt->scratch_pt))
931 return PTR_ERR(ppgtt->scratch_pt);
932
Michel Thierrye5815a22015-04-08 12:13:32 +0100933 ppgtt->scratch_pd = alloc_pd_single(ppgtt->base.dev);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100934 if (IS_ERR(ppgtt->scratch_pd))
935 return PTR_ERR(ppgtt->scratch_pd);
936
Michel Thierry69876be2015-04-08 12:13:27 +0100937 gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100938 gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
Michel Thierry69876be2015-04-08 12:13:27 +0100939
Michel Thierryd7b26332015-04-08 12:13:34 +0100940 ppgtt->base.start = 0;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200941 ppgtt->base.total = 1ULL << 32;
Michel Thierryd7b26332015-04-08 12:13:34 +0100942 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +0200943 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +0100944 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +0200945 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200946 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
947 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryd7b26332015-04-08 12:13:34 +0100948
949 ppgtt->switch_mm = gen8_mm_switch;
950
951 return 0;
952}
953
Ben Widawsky87d60b62013-12-06 14:11:29 -0800954static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
955{
Ben Widawsky87d60b62013-12-06 14:11:29 -0800956 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +0100957 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +0000958 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800959 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +0100960 uint32_t pte, pde, temp;
961 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -0800962
Akash Goel24f3a8c2014-06-17 10:59:42 +0530963 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800964
Michel Thierry09942c62015-04-08 12:13:30 +0100965 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800966 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +0000967 gen6_pte_t *pt_vaddr;
Ben Widawsky06fda602015-02-24 16:22:36 +0000968 dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
Michel Thierry09942c62015-04-08 12:13:30 +0100969 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800970 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
971
972 if (pd_entry != expected)
973 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
974 pde,
975 pd_entry,
976 expected);
977 seq_printf(m, "\tPDE: %x\n", pd_entry);
978
Ben Widawsky06fda602015-02-24 16:22:36 +0000979 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
Michel Thierry07749ef2015-03-16 16:00:54 +0000980 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -0800981 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +0000982 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -0800983 (pte * PAGE_SIZE);
984 int i;
985 bool found = false;
986 for (i = 0; i < 4; i++)
987 if (pt_vaddr[pte + i] != scratch_pte)
988 found = true;
989 if (!found)
990 continue;
991
992 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
993 for (i = 0; i < 4; i++) {
994 if (pt_vaddr[pte + i] != scratch_pte)
995 seq_printf(m, " %08x", pt_vaddr[pte + i]);
996 else
997 seq_puts(m, " SCRATCH ");
998 }
999 seq_puts(m, "\n");
1000 }
1001 kunmap_atomic(pt_vaddr);
1002 }
1003}
1004
Ben Widawsky678d96f2015-03-16 16:00:56 +00001005/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001006static void gen6_write_pde(struct i915_page_directory *pd,
1007 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001008{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001009 /* Caller needs to make sure the write completes if necessary */
1010 struct i915_hw_ppgtt *ppgtt =
1011 container_of(pd, struct i915_hw_ppgtt, pd);
1012 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001013
Ben Widawsky678d96f2015-03-16 16:00:56 +00001014 pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
1015 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001016
Ben Widawsky678d96f2015-03-16 16:00:56 +00001017 writel(pd_entry, ppgtt->pd_addr + pde);
1018}
Ben Widawsky61973492013-04-08 18:43:54 -07001019
Ben Widawsky678d96f2015-03-16 16:00:56 +00001020/* Write all the page tables found in the ppgtt structure to incrementing page
1021 * directories. */
1022static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001023 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001024 uint32_t start, uint32_t length)
1025{
Michel Thierryec565b32015-04-08 12:13:23 +01001026 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001027 uint32_t pde, temp;
1028
1029 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1030 gen6_write_pde(pd, pde, pt);
1031
1032 /* Make sure write is complete before other code can use this page
1033 * table. Also require for WC mapped PTEs */
1034 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001035}
1036
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001037static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001038{
Ben Widawsky7324cc02015-02-24 16:22:35 +00001039 BUG_ON(ppgtt->pd.pd_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001040
Ben Widawsky7324cc02015-02-24 16:22:35 +00001041 return (ppgtt->pd.pd_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001042}
Ben Widawsky61973492013-04-08 18:43:54 -07001043
Ben Widawsky90252e52013-12-06 14:11:12 -08001044static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001045 struct intel_engine_cs *ring)
Ben Widawsky90252e52013-12-06 14:11:12 -08001046{
Ben Widawsky90252e52013-12-06 14:11:12 -08001047 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001048
Ben Widawsky90252e52013-12-06 14:11:12 -08001049 /* NB: TLBs must be flushed and invalidated before a switch */
1050 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1051 if (ret)
1052 return ret;
1053
1054 ret = intel_ring_begin(ring, 6);
1055 if (ret)
1056 return ret;
1057
1058 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1059 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1060 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1061 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1062 intel_ring_emit(ring, get_pd_offset(ppgtt));
1063 intel_ring_emit(ring, MI_NOOP);
1064 intel_ring_advance(ring);
1065
1066 return 0;
1067}
1068
Yu Zhang71ba2d62015-02-10 19:05:54 +08001069static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
1070 struct intel_engine_cs *ring)
1071{
1072 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1073
1074 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1075 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1076 return 0;
1077}
1078
Ben Widawsky48a10382013-12-06 14:11:11 -08001079static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001080 struct intel_engine_cs *ring)
Ben Widawsky48a10382013-12-06 14:11:11 -08001081{
Ben Widawsky48a10382013-12-06 14:11:11 -08001082 int ret;
1083
Ben Widawsky48a10382013-12-06 14:11:11 -08001084 /* NB: TLBs must be flushed and invalidated before a switch */
1085 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1086 if (ret)
1087 return ret;
1088
1089 ret = intel_ring_begin(ring, 6);
1090 if (ret)
1091 return ret;
1092
1093 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1094 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1095 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1096 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1097 intel_ring_emit(ring, get_pd_offset(ppgtt));
1098 intel_ring_emit(ring, MI_NOOP);
1099 intel_ring_advance(ring);
1100
Ben Widawsky90252e52013-12-06 14:11:12 -08001101 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1102 if (ring->id != RCS) {
1103 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1104 if (ret)
1105 return ret;
1106 }
1107
Ben Widawsky48a10382013-12-06 14:11:11 -08001108 return 0;
1109}
1110
Ben Widawskyeeb94882013-12-06 14:11:10 -08001111static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
McAulay, Alistair6689c162014-08-15 18:51:35 +01001112 struct intel_engine_cs *ring)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001113{
1114 struct drm_device *dev = ppgtt->base.dev;
1115 struct drm_i915_private *dev_priv = dev->dev_private;
1116
Ben Widawsky48a10382013-12-06 14:11:11 -08001117
Ben Widawskyeeb94882013-12-06 14:11:10 -08001118 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1119 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1120
1121 POSTING_READ(RING_PP_DIR_DCLV(ring));
1122
1123 return 0;
1124}
1125
Daniel Vetter82460d92014-08-06 20:19:53 +02001126static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001127{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001128 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001129 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001130 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001131
1132 for_each_ring(ring, dev_priv, j) {
1133 I915_WRITE(RING_MODE_GEN7(ring),
1134 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001135 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001136}
1137
Daniel Vetter82460d92014-08-06 20:19:53 +02001138static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001139{
Jani Nikula50227e12014-03-31 14:27:21 +03001140 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001141 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001142 uint32_t ecochk, ecobits;
1143 int i;
1144
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001145 ecobits = I915_READ(GAC_ECO_BITS);
1146 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1147
1148 ecochk = I915_READ(GAM_ECOCHK);
1149 if (IS_HASWELL(dev)) {
1150 ecochk |= ECOCHK_PPGTT_WB_HSW;
1151 } else {
1152 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1153 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1154 }
1155 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001156
Ben Widawsky61973492013-04-08 18:43:54 -07001157 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001158 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001159 I915_WRITE(RING_MODE_GEN7(ring),
1160 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001161 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001162}
1163
Daniel Vetter82460d92014-08-06 20:19:53 +02001164static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001165{
Jani Nikula50227e12014-03-31 14:27:21 +03001166 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001167 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001168
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001169 ecobits = I915_READ(GAC_ECO_BITS);
1170 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1171 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001172
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001173 gab_ctl = I915_READ(GAB_CTL);
1174 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001175
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001176 ecochk = I915_READ(GAM_ECOCHK);
1177 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001178
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001179 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001180}
1181
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001182/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001183static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001184 uint64_t start,
1185 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001186 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001187{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001188 struct i915_hw_ppgtt *ppgtt =
1189 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001190 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001191 unsigned first_entry = start >> PAGE_SHIFT;
1192 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001193 unsigned act_pt = first_entry / GEN6_PTES;
1194 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001195 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001196
Akash Goel24f3a8c2014-06-17 10:59:42 +05301197 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001198
Daniel Vetter7bddb012012-02-09 17:15:47 +01001199 while (num_entries) {
1200 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001201 if (last_pte > GEN6_PTES)
1202 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001203
Ben Widawsky06fda602015-02-24 16:22:36 +00001204 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001205
1206 for (i = first_pte; i < last_pte; i++)
1207 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001208
1209 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001210
Daniel Vetter7bddb012012-02-09 17:15:47 +01001211 num_entries -= last_pte - first_pte;
1212 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001213 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001214 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001215}
1216
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001217static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001218 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001219 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301220 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001221{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001222 struct i915_hw_ppgtt *ppgtt =
1223 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001224 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001225 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001226 unsigned act_pt = first_entry / GEN6_PTES;
1227 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001228 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001229
Chris Wilsoncc797142013-12-31 15:50:30 +00001230 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001231 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001232 if (pt_vaddr == NULL)
Ben Widawsky06fda602015-02-24 16:22:36 +00001233 pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001234
Chris Wilsoncc797142013-12-31 15:50:30 +00001235 pt_vaddr[act_pte] =
1236 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301237 cache_level, true, flags);
1238
Michel Thierry07749ef2015-03-16 16:00:54 +00001239 if (++act_pte == GEN6_PTES) {
Imre Deak6e995e22013-02-18 19:28:04 +02001240 kunmap_atomic(pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001241 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001242 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001243 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001244 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001245 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001246 if (pt_vaddr)
1247 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001248}
1249
Ben Widawsky563222a2015-03-19 12:53:28 +00001250/* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we
1251 * are switching between contexts with the same LRCA, we also must do a force
1252 * restore.
1253 */
1254static inline void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1255{
1256 /* If current vm != vm, */
1257 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1258}
1259
Michel Thierry4933d512015-03-24 15:46:22 +00001260static void gen6_initialize_pt(struct i915_address_space *vm,
Michel Thierryec565b32015-04-08 12:13:23 +01001261 struct i915_page_table *pt)
Michel Thierry4933d512015-03-24 15:46:22 +00001262{
1263 gen6_pte_t *pt_vaddr, scratch_pte;
1264 int i;
1265
1266 WARN_ON(vm->scratch.addr == 0);
1267
1268 scratch_pte = vm->pte_encode(vm->scratch.addr,
1269 I915_CACHE_LLC, true, 0);
1270
1271 pt_vaddr = kmap_atomic(pt->page);
1272
1273 for (i = 0; i < GEN6_PTES; i++)
1274 pt_vaddr[i] = scratch_pte;
1275
1276 kunmap_atomic(pt_vaddr);
1277}
1278
Ben Widawsky678d96f2015-03-16 16:00:56 +00001279static int gen6_alloc_va_range(struct i915_address_space *vm,
1280 uint64_t start, uint64_t length)
1281{
Michel Thierry4933d512015-03-24 15:46:22 +00001282 DECLARE_BITMAP(new_page_tables, I915_PDES);
1283 struct drm_device *dev = vm->dev;
1284 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001285 struct i915_hw_ppgtt *ppgtt =
1286 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001287 struct i915_page_table *pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001288 const uint32_t start_save = start, length_save = length;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001289 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001290 int ret;
1291
1292 WARN_ON(upper_32_bits(start));
1293
1294 bitmap_zero(new_page_tables, I915_PDES);
1295
1296 /* The allocation is done in two stages so that we can bail out with
1297 * minimal amount of pain. The first stage finds new page tables that
1298 * need allocation. The second stage marks use ptes within the page
1299 * tables.
1300 */
1301 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1302 if (pt != ppgtt->scratch_pt) {
1303 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1304 continue;
1305 }
1306
1307 /* We've already allocated a page table */
1308 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1309
1310 pt = alloc_pt_single(dev);
1311 if (IS_ERR(pt)) {
1312 ret = PTR_ERR(pt);
1313 goto unwind_out;
1314 }
1315
1316 gen6_initialize_pt(vm, pt);
1317
1318 ppgtt->pd.page_table[pde] = pt;
1319 set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001320 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001321 }
1322
1323 start = start_save;
1324 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001325
1326 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1327 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1328
1329 bitmap_zero(tmp_bitmap, GEN6_PTES);
1330 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1331 gen6_pte_count(start, length));
1332
Michel Thierry4933d512015-03-24 15:46:22 +00001333 if (test_and_clear_bit(pde, new_page_tables))
1334 gen6_write_pde(&ppgtt->pd, pde, pt);
1335
Michel Thierry72744cb2015-03-24 15:46:23 +00001336 trace_i915_page_table_entry_map(vm, pde, pt,
1337 gen6_pte_index(start),
1338 gen6_pte_count(start, length),
1339 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001340 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001341 GEN6_PTES);
1342 }
1343
Michel Thierry4933d512015-03-24 15:46:22 +00001344 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1345
1346 /* Make sure write is complete before other code can use this page
1347 * table. Also require for WC mapped PTEs */
1348 readl(dev_priv->gtt.gsm);
1349
Ben Widawsky563222a2015-03-19 12:53:28 +00001350 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001351 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001352
1353unwind_out:
1354 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001355 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001356
1357 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1358 unmap_and_free_pt(pt, vm->dev);
1359 }
1360
1361 mark_tlbs_dirty(ppgtt);
1362 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001363}
1364
Daniel Vetter061dd492015-04-14 17:35:13 +02001365static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001366{
Daniel Vetter061dd492015-04-14 17:35:13 +02001367 struct i915_hw_ppgtt *ppgtt =
1368 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001369 struct i915_page_table *pt;
1370 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001371
Daniel Vetter061dd492015-04-14 17:35:13 +02001372
1373 drm_mm_remove_node(&ppgtt->node);
1374
Michel Thierry09942c62015-04-08 12:13:30 +01001375 gen6_for_all_pdes(pt, ppgtt, pde) {
Michel Thierry4933d512015-03-24 15:46:22 +00001376 if (pt != ppgtt->scratch_pt)
Michel Thierry09942c62015-04-08 12:13:30 +01001377 unmap_and_free_pt(pt, ppgtt->base.dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001378 }
1379
1380 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Michel Thierrye5815a22015-04-08 12:13:32 +01001381 unmap_and_free_pd(&ppgtt->pd, ppgtt->base.dev);
Daniel Vetter3440d262013-01-24 13:49:56 -08001382}
1383
Ben Widawskyb1465202014-02-19 22:05:49 -08001384static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001385{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001386 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001387 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001388 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001389 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001390
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001391 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1392 * allocator works in address space sizes, so it's multiplied by page
1393 * size. We allocate at the top of the GTT to avoid fragmentation.
1394 */
1395 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001396 ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
1397 if (IS_ERR(ppgtt->scratch_pt))
1398 return PTR_ERR(ppgtt->scratch_pt);
1399
1400 gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
1401
Ben Widawskye3cc1992013-12-06 14:11:08 -08001402alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001403 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1404 &ppgtt->node, GEN6_PD_SIZE,
1405 GEN6_PD_ALIGN, 0,
1406 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001407 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001408 if (ret == -ENOSPC && !retried) {
1409 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1410 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001411 I915_CACHE_NONE,
1412 0, dev_priv->gtt.base.total,
1413 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001414 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001415 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001416
1417 retried = true;
1418 goto alloc;
1419 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001420
Ben Widawskyc8c26622015-01-22 17:01:25 +00001421 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001422 goto err_out;
1423
Ben Widawskyc8c26622015-01-22 17:01:25 +00001424
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001425 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1426 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001427
Ben Widawskyc8c26622015-01-22 17:01:25 +00001428 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001429
1430err_out:
Michel Thierry4933d512015-03-24 15:46:22 +00001431 unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001432 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001433}
1434
Ben Widawskyb1465202014-02-19 22:05:49 -08001435static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1436{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001437 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001438}
1439
Michel Thierry4933d512015-03-24 15:46:22 +00001440static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1441 uint64_t start, uint64_t length)
1442{
Michel Thierryec565b32015-04-08 12:13:23 +01001443 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001444 uint32_t pde, temp;
1445
1446 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1447 ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1448}
1449
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001450static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001451{
1452 struct drm_device *dev = ppgtt->base.dev;
1453 struct drm_i915_private *dev_priv = dev->dev_private;
1454 int ret;
1455
1456 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001457 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001458 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001459 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001460 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001461 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001462 ppgtt->switch_mm = gen7_mm_switch;
1463 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001464 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001465
Yu Zhang71ba2d62015-02-10 19:05:54 +08001466 if (intel_vgpu_active(dev))
1467 ppgtt->switch_mm = vgpu_mm_switch;
1468
Ben Widawskyb1465202014-02-19 22:05:49 -08001469 ret = gen6_ppgtt_alloc(ppgtt);
1470 if (ret)
1471 return ret;
1472
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001473 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001474 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1475 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001476 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1477 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001478 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -08001479 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001480 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001481 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001482
Ben Widawsky7324cc02015-02-24 16:22:35 +00001483 ppgtt->pd.pd_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001484 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001485
Ben Widawsky678d96f2015-03-16 16:00:56 +00001486 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1487 ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
1488
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001489 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001490
Ben Widawsky678d96f2015-03-16 16:00:56 +00001491 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1492
Thierry Reding440fd522015-01-23 09:05:06 +01001493 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001494 ppgtt->node.size >> 20,
1495 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001496
Daniel Vetterfa76da32014-08-06 20:19:54 +02001497 DRM_DEBUG("Adding PPGTT at offset %x\n",
Ben Widawsky7324cc02015-02-24 16:22:35 +00001498 ppgtt->pd.pd_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001499
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001500 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001501}
1502
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001503static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001504{
1505 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter3440d262013-01-24 13:49:56 -08001506
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001507 ppgtt->base.dev = dev;
Ben Widawsky8407bb92014-03-08 11:58:16 -08001508 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Daniel Vetter3440d262013-01-24 13:49:56 -08001509
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001510 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001511 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001512 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001513 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001514}
1515int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1516{
1517 struct drm_i915_private *dev_priv = dev->dev_private;
1518 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001519
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001520 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001521 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001522 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001523 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1524 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001525 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001526 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001527
1528 return ret;
1529}
1530
Daniel Vetter82460d92014-08-06 20:19:53 +02001531int i915_ppgtt_init_hw(struct drm_device *dev)
1532{
1533 struct drm_i915_private *dev_priv = dev->dev_private;
1534 struct intel_engine_cs *ring;
1535 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1536 int i, ret = 0;
1537
Thomas Daniel671b50132014-08-20 16:24:50 +01001538 /* In the case of execlists, PPGTT is enabled by the context descriptor
1539 * and the PDPs are contained within the context itself. We don't
1540 * need to do anything here. */
1541 if (i915.enable_execlists)
1542 return 0;
1543
Daniel Vetter82460d92014-08-06 20:19:53 +02001544 if (!USES_PPGTT(dev))
1545 return 0;
1546
1547 if (IS_GEN6(dev))
1548 gen6_ppgtt_enable(dev);
1549 else if (IS_GEN7(dev))
1550 gen7_ppgtt_enable(dev);
1551 else if (INTEL_INFO(dev)->gen >= 8)
1552 gen8_ppgtt_enable(dev);
1553 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001554 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001555
1556 if (ppgtt) {
1557 for_each_ring(ring, dev_priv, i) {
McAulay, Alistair6689c162014-08-15 18:51:35 +01001558 ret = ppgtt->switch_mm(ppgtt, ring);
Daniel Vetter82460d92014-08-06 20:19:53 +02001559 if (ret != 0)
1560 return ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001561 }
1562 }
1563
1564 return ret;
1565}
Daniel Vetter4d884702014-08-06 15:04:47 +02001566struct i915_hw_ppgtt *
1567i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1568{
1569 struct i915_hw_ppgtt *ppgtt;
1570 int ret;
1571
1572 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1573 if (!ppgtt)
1574 return ERR_PTR(-ENOMEM);
1575
1576 ret = i915_ppgtt_init(dev, ppgtt);
1577 if (ret) {
1578 kfree(ppgtt);
1579 return ERR_PTR(ret);
1580 }
1581
1582 ppgtt->file_priv = fpriv;
1583
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001584 trace_i915_ppgtt_create(&ppgtt->base);
1585
Daniel Vetter4d884702014-08-06 15:04:47 +02001586 return ppgtt;
1587}
1588
Daniel Vetteree960be2014-08-06 15:04:45 +02001589void i915_ppgtt_release(struct kref *kref)
1590{
1591 struct i915_hw_ppgtt *ppgtt =
1592 container_of(kref, struct i915_hw_ppgtt, ref);
1593
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001594 trace_i915_ppgtt_release(&ppgtt->base);
1595
Daniel Vetteree960be2014-08-06 15:04:45 +02001596 /* vmas should already be unbound */
1597 WARN_ON(!list_empty(&ppgtt->base.active_list));
1598 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1599
Daniel Vetter19dd1202014-08-06 15:04:55 +02001600 list_del(&ppgtt->base.global_link);
1601 drm_mm_takedown(&ppgtt->base.mm);
1602
Daniel Vetteree960be2014-08-06 15:04:45 +02001603 ppgtt->base.cleanup(&ppgtt->base);
1604 kfree(ppgtt);
1605}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001606
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001607static void
Ben Widawsky6f65e292013-12-06 14:10:56 -08001608ppgtt_bind_vma(struct i915_vma *vma,
1609 enum i915_cache_level cache_level,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001610 u32 unused)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001611{
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001612 u32 pte_flags = 0;
1613
Akash Goel24f3a8c2014-06-17 10:59:42 +05301614 /* Currently applicable only to VLV */
1615 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001616 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05301617
Ben Widawsky782f1492014-02-20 11:50:33 -08001618 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001619 cache_level, pte_flags);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001620}
1621
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001622static void ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +01001623{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001624 vma->vm->clear_range(vma->vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001625 vma->node.start,
1626 vma->obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001627 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001628}
1629
Ben Widawskya81cc002013-01-18 12:30:31 -08001630extern int intel_iommu_gfx_mapped;
1631/* Certain Gen5 chipsets require require idling the GPU before
1632 * unmapping anything from the GTT when VT-d is enabled.
1633 */
1634static inline bool needs_idle_maps(struct drm_device *dev)
1635{
1636#ifdef CONFIG_INTEL_IOMMU
1637 /* Query intel_iommu to see if we need the workaround. Presumably that
1638 * was loaded first.
1639 */
1640 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1641 return true;
1642#endif
1643 return false;
1644}
1645
Ben Widawsky5c042282011-10-17 15:51:55 -07001646static bool do_idling(struct drm_i915_private *dev_priv)
1647{
1648 bool ret = dev_priv->mm.interruptible;
1649
Ben Widawskya81cc002013-01-18 12:30:31 -08001650 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001651 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001652 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001653 DRM_ERROR("Couldn't idle GPU\n");
1654 /* Wait a bit, in hopes it avoids the hang */
1655 udelay(10);
1656 }
1657 }
1658
1659 return ret;
1660}
1661
1662static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1663{
Ben Widawskya81cc002013-01-18 12:30:31 -08001664 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001665 dev_priv->mm.interruptible = interruptible;
1666}
1667
Ben Widawsky828c7902013-10-16 09:21:30 -07001668void i915_check_and_clear_faults(struct drm_device *dev)
1669{
1670 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001671 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001672 int i;
1673
1674 if (INTEL_INFO(dev)->gen < 6)
1675 return;
1676
1677 for_each_ring(ring, dev_priv, i) {
1678 u32 fault_reg;
1679 fault_reg = I915_READ(RING_FAULT_REG(ring));
1680 if (fault_reg & RING_FAULT_VALID) {
1681 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001682 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001683 "\tAddress space: %s\n"
1684 "\tSource ID: %d\n"
1685 "\tType: %d\n",
1686 fault_reg & PAGE_MASK,
1687 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1688 RING_FAULT_SRCID(fault_reg),
1689 RING_FAULT_FAULT_TYPE(fault_reg));
1690 I915_WRITE(RING_FAULT_REG(ring),
1691 fault_reg & ~RING_FAULT_VALID);
1692 }
1693 }
1694 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1695}
1696
Chris Wilson91e56492014-09-25 10:13:12 +01001697static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1698{
1699 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1700 intel_gtt_chipset_flush();
1701 } else {
1702 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1703 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1704 }
1705}
1706
Ben Widawsky828c7902013-10-16 09:21:30 -07001707void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1708{
1709 struct drm_i915_private *dev_priv = dev->dev_private;
1710
1711 /* Don't bother messing with faults pre GEN6 as we have little
1712 * documentation supporting that it's a good idea.
1713 */
1714 if (INTEL_INFO(dev)->gen < 6)
1715 return;
1716
1717 i915_check_and_clear_faults(dev);
1718
1719 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001720 dev_priv->gtt.base.start,
1721 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001722 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001723
1724 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001725}
1726
Daniel Vetter74163902012-02-15 23:50:21 +01001727int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001728{
Chris Wilson9da3da62012-06-01 15:20:22 +01001729 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001730 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001731
1732 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1733 obj->pages->sgl, obj->pages->nents,
1734 PCI_DMA_BIDIRECTIONAL))
1735 return -ENOSPC;
1736
1737 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001738}
1739
Michel Thierry07749ef2015-03-16 16:00:54 +00001740static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001741{
1742#ifdef writeq
1743 writeq(pte, addr);
1744#else
1745 iowrite32((u32)pte, addr);
1746 iowrite32(pte >> 32, addr + 4);
1747#endif
1748}
1749
1750static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1751 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001752 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301753 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001754{
1755 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001756 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001757 gen8_pte_t __iomem *gtt_entries =
1758 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001759 int i = 0;
1760 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001761 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001762
1763 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1764 addr = sg_dma_address(sg_iter.sg) +
1765 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1766 gen8_set_pte(&gtt_entries[i],
1767 gen8_pte_encode(addr, level, true));
1768 i++;
1769 }
1770
1771 /*
1772 * XXX: This serves as a posting read to make sure that the PTE has
1773 * actually been updated. There is some concern that even though
1774 * registers and PTEs are within the same BAR that they are potentially
1775 * of NUMA access patterns. Therefore, even with the way we assume
1776 * hardware should work, we must keep this posting read for paranoia.
1777 */
1778 if (i != 0)
1779 WARN_ON(readq(&gtt_entries[i-1])
1780 != gen8_pte_encode(addr, level, true));
1781
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001782 /* This next bit makes the above posting read even more important. We
1783 * want to flush the TLBs only after we're certain all the PTE updates
1784 * have finished.
1785 */
1786 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1787 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001788}
1789
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001790/*
1791 * Binds an object into the global gtt with the specified cache level. The object
1792 * will be accessible to the GPU via commands whose operands reference offsets
1793 * within the global GTT as well as accessible by the GPU through the GMADR
1794 * mapped BAR (dev_priv->mm.gtt->gtt).
1795 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001796static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001797 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001798 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301799 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001800{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001801 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001802 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001803 gen6_pte_t __iomem *gtt_entries =
1804 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001805 int i = 0;
1806 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001807 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001808
Imre Deak6e995e22013-02-18 19:28:04 +02001809 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001810 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301811 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001812 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001813 }
1814
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001815 /* XXX: This serves as a posting read to make sure that the PTE has
1816 * actually been updated. There is some concern that even though
1817 * registers and PTEs are within the same BAR that they are potentially
1818 * of NUMA access patterns. Therefore, even with the way we assume
1819 * hardware should work, we must keep this posting read for paranoia.
1820 */
Pavel Machek57007df2014-07-28 13:20:58 +02001821 if (i != 0) {
1822 unsigned long gtt = readl(&gtt_entries[i-1]);
1823 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1824 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001825
1826 /* This next bit makes the above posting read even more important. We
1827 * want to flush the TLBs only after we're certain all the PTE updates
1828 * have finished.
1829 */
1830 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1831 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001832}
1833
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001834static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001835 uint64_t start,
1836 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001837 bool use_scratch)
1838{
1839 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001840 unsigned first_entry = start >> PAGE_SHIFT;
1841 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001842 gen8_pte_t scratch_pte, __iomem *gtt_base =
1843 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001844 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1845 int i;
1846
1847 if (WARN(num_entries > max_entries,
1848 "First entry = %d; Num entries = %d (max=%d)\n",
1849 first_entry, num_entries, max_entries))
1850 num_entries = max_entries;
1851
1852 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1853 I915_CACHE_LLC,
1854 use_scratch);
1855 for (i = 0; i < num_entries; i++)
1856 gen8_set_pte(&gtt_base[i], scratch_pte);
1857 readl(gtt_base);
1858}
1859
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001860static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001861 uint64_t start,
1862 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001863 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001864{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001865 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001866 unsigned first_entry = start >> PAGE_SHIFT;
1867 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001868 gen6_pte_t scratch_pte, __iomem *gtt_base =
1869 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001870 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001871 int i;
1872
1873 if (WARN(num_entries > max_entries,
1874 "First entry = %d; Num entries = %d (max=%d)\n",
1875 first_entry, num_entries, max_entries))
1876 num_entries = max_entries;
1877
Akash Goel24f3a8c2014-06-17 10:59:42 +05301878 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07001879
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001880 for (i = 0; i < num_entries; i++)
1881 iowrite32(scratch_pte, &gtt_base[i]);
1882 readl(gtt_base);
1883}
1884
Ben Widawsky6f65e292013-12-06 14:10:56 -08001885
1886static void i915_ggtt_bind_vma(struct i915_vma *vma,
1887 enum i915_cache_level cache_level,
1888 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001889{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001890 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001891 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1892 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1893
Ben Widawsky6f65e292013-12-06 14:10:56 -08001894 BUG_ON(!i915_is_ggtt(vma->vm));
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00001895 intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07001896
1897 vma->bound |= GLOBAL_BIND;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001898}
1899
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001900static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001901 uint64_t start,
1902 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001903 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001904{
Ben Widawsky782f1492014-02-20 11:50:33 -08001905 unsigned first_entry = start >> PAGE_SHIFT;
1906 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001907 intel_gtt_clear_range(first_entry, num_entries);
1908}
1909
Ben Widawsky6f65e292013-12-06 14:10:56 -08001910static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001911{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001912 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1913 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001914
Ben Widawsky6f65e292013-12-06 14:10:56 -08001915 BUG_ON(!i915_is_ggtt(vma->vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08001916 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001917}
1918
Ben Widawsky6f65e292013-12-06 14:10:56 -08001919static void ggtt_bind_vma(struct i915_vma *vma,
1920 enum i915_cache_level cache_level,
1921 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001922{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001923 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001924 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001925 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001926 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001927 u32 pte_flags = 0;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001928
Akash Goel24f3a8c2014-06-17 10:59:42 +05301929 /* Currently applicable only to VLV */
1930 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001931 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05301932
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001933 if (i915_is_ggtt(vma->vm))
1934 pages = vma->ggtt_view.pages;
1935
Ben Widawsky6f65e292013-12-06 14:10:56 -08001936 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07001937 vma->vm->insert_entries(vma->vm, pages,
1938 vma->node.start,
1939 cache_level, pte_flags);
1940
1941 vma->bound |= GLOBAL_BIND;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001942 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001943
Daniel Vetter08755462015-04-20 09:04:05 -07001944 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001945 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02001946 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001947 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02001948 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001949 }
1950}
1951
1952static void ggtt_unbind_vma(struct i915_vma *vma)
1953{
1954 struct drm_device *dev = vma->vm->dev;
1955 struct drm_i915_private *dev_priv = dev->dev_private;
1956 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001957
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01001958 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08001959 vma->vm->clear_range(vma->vm,
1960 vma->node.start,
1961 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001962 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001963 }
1964
Daniel Vetter08755462015-04-20 09:04:05 -07001965 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001966 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1967 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001968 vma->node.start,
1969 obj->base.size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08001970 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001971 }
Daniel Vetter74163902012-02-15 23:50:21 +01001972}
1973
1974void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1975{
Ben Widawsky5c042282011-10-17 15:51:55 -07001976 struct drm_device *dev = obj->base.dev;
1977 struct drm_i915_private *dev_priv = dev->dev_private;
1978 bool interruptible;
1979
1980 interruptible = do_idling(dev_priv);
1981
Chris Wilson9da3da62012-06-01 15:20:22 +01001982 if (!obj->has_dma_mapping)
1983 dma_unmap_sg(&dev->pdev->dev,
1984 obj->pages->sgl, obj->pages->nents,
1985 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001986
1987 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001988}
Daniel Vetter644ec022012-03-26 09:45:40 +02001989
Chris Wilson42d6ab42012-07-26 11:49:32 +01001990static void i915_gtt_color_adjust(struct drm_mm_node *node,
1991 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01001992 u64 *start,
1993 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01001994{
1995 if (node->color != color)
1996 *start += 4096;
1997
1998 if (!list_empty(&node->node_list)) {
1999 node = list_entry(node->node_list.next,
2000 struct drm_mm_node,
2001 node_list);
2002 if (node->allocated && node->color != color)
2003 *end -= 4096;
2004 }
2005}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002006
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002007static int i915_gem_setup_global_gtt(struct drm_device *dev,
2008 unsigned long start,
2009 unsigned long mappable_end,
2010 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002011{
Ben Widawskye78891c2013-01-25 16:41:04 -08002012 /* Let GEM Manage all of the aperture.
2013 *
2014 * However, leave one page at the end still bound to the scratch page.
2015 * There are a number of places where the hardware apparently prefetches
2016 * past the end of the object, and we've seen multiple hangs with the
2017 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2018 * aperture. One page should be enough to keep any prefetching inside
2019 * of the aperture.
2020 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002021 struct drm_i915_private *dev_priv = dev->dev_private;
2022 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002023 struct drm_mm_node *entry;
2024 struct drm_i915_gem_object *obj;
2025 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002026 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002027
Ben Widawsky35451cb2013-01-17 12:45:13 -08002028 BUG_ON(mappable_end > end);
2029
Chris Wilsoned2f3452012-11-15 11:32:19 +00002030 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002031 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002032
2033 dev_priv->gtt.base.start = start;
2034 dev_priv->gtt.base.total = end - start;
2035
2036 if (intel_vgpu_active(dev)) {
2037 ret = intel_vgt_balloon(dev);
2038 if (ret)
2039 return ret;
2040 }
2041
Chris Wilson42d6ab42012-07-26 11:49:32 +01002042 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002043 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002044
Chris Wilsoned2f3452012-11-15 11:32:19 +00002045 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002046 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002047 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002048
Ben Widawskyedd41a82013-07-05 14:41:05 -07002049 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002050 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002051
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002052 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002053 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002054 if (ret) {
2055 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2056 return ret;
2057 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002058 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002059 }
2060
Chris Wilsoned2f3452012-11-15 11:32:19 +00002061 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002062 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002063 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2064 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002065 ggtt_vm->clear_range(ggtt_vm, hole_start,
2066 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002067 }
2068
2069 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002070 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002071
Daniel Vetterfa76da32014-08-06 20:19:54 +02002072 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2073 struct i915_hw_ppgtt *ppgtt;
2074
2075 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2076 if (!ppgtt)
2077 return -ENOMEM;
2078
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002079 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002080 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002081 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002082 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002083 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002084 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002085
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002086 if (ppgtt->base.allocate_va_range)
2087 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2088 ppgtt->base.total);
2089 if (ret) {
2090 ppgtt->base.cleanup(&ppgtt->base);
2091 kfree(ppgtt);
2092 return ret;
2093 }
2094
2095 ppgtt->base.clear_range(&ppgtt->base,
2096 ppgtt->base.start,
2097 ppgtt->base.total,
2098 true);
2099
Daniel Vetterfa76da32014-08-06 20:19:54 +02002100 dev_priv->mm.aliasing_ppgtt = ppgtt;
2101 }
2102
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002103 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002104}
2105
Ben Widawskyd7e50082012-12-18 10:31:25 -08002106void i915_gem_init_global_gtt(struct drm_device *dev)
2107{
2108 struct drm_i915_private *dev_priv = dev->dev_private;
2109 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002110
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002111 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002112 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002113
Ben Widawskye78891c2013-01-25 16:41:04 -08002114 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002115}
2116
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002117void i915_global_gtt_cleanup(struct drm_device *dev)
2118{
2119 struct drm_i915_private *dev_priv = dev->dev_private;
2120 struct i915_address_space *vm = &dev_priv->gtt.base;
2121
Daniel Vetter70e32542014-08-06 15:04:57 +02002122 if (dev_priv->mm.aliasing_ppgtt) {
2123 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2124
2125 ppgtt->base.cleanup(&ppgtt->base);
2126 }
2127
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002128 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002129 if (intel_vgpu_active(dev))
2130 intel_vgt_deballoon();
2131
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002132 drm_mm_takedown(&vm->mm);
2133 list_del(&vm->global_link);
2134 }
2135
2136 vm->cleanup(vm);
2137}
Daniel Vetter70e32542014-08-06 15:04:57 +02002138
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002139static int setup_scratch_page(struct drm_device *dev)
2140{
2141 struct drm_i915_private *dev_priv = dev->dev_private;
2142 struct page *page;
2143 dma_addr_t dma_addr;
2144
2145 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
2146 if (page == NULL)
2147 return -ENOMEM;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002148 set_pages_uc(page, 1);
2149
2150#ifdef CONFIG_INTEL_IOMMU
2151 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
2152 PCI_DMA_BIDIRECTIONAL);
2153 if (pci_dma_mapping_error(dev->pdev, dma_addr))
2154 return -EINVAL;
2155#else
2156 dma_addr = page_to_phys(page);
2157#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002158 dev_priv->gtt.base.scratch.page = page;
2159 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002160
2161 return 0;
2162}
2163
2164static void teardown_scratch_page(struct drm_device *dev)
2165{
2166 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002167 struct page *page = dev_priv->gtt.base.scratch.page;
2168
2169 set_pages_wb(page, 1);
2170 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002171 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002172 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002173}
2174
2175static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2176{
2177 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2178 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2179 return snb_gmch_ctl << 20;
2180}
2181
Ben Widawsky9459d252013-11-03 16:53:55 -08002182static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2183{
2184 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2185 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2186 if (bdw_gmch_ctl)
2187 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002188
2189#ifdef CONFIG_X86_32
2190 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2191 if (bdw_gmch_ctl > 4)
2192 bdw_gmch_ctl = 4;
2193#endif
2194
Ben Widawsky9459d252013-11-03 16:53:55 -08002195 return bdw_gmch_ctl << 20;
2196}
2197
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002198static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2199{
2200 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2201 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2202
2203 if (gmch_ctrl)
2204 return 1 << (20 + gmch_ctrl);
2205
2206 return 0;
2207}
2208
Ben Widawskybaa09f52013-01-24 13:49:57 -08002209static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002210{
2211 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2212 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2213 return snb_gmch_ctl << 25; /* 32 MB units */
2214}
2215
Ben Widawsky9459d252013-11-03 16:53:55 -08002216static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2217{
2218 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2219 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2220 return bdw_gmch_ctl << 25; /* 32 MB units */
2221}
2222
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002223static size_t chv_get_stolen_size(u16 gmch_ctrl)
2224{
2225 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2226 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2227
2228 /*
2229 * 0x0 to 0x10: 32MB increments starting at 0MB
2230 * 0x11 to 0x16: 4MB increments starting at 8MB
2231 * 0x17 to 0x1d: 4MB increments start at 36MB
2232 */
2233 if (gmch_ctrl < 0x11)
2234 return gmch_ctrl << 25;
2235 else if (gmch_ctrl < 0x17)
2236 return (gmch_ctrl - 0x11 + 2) << 22;
2237 else
2238 return (gmch_ctrl - 0x17 + 9) << 22;
2239}
2240
Damien Lespiau66375012014-01-09 18:02:46 +00002241static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2242{
2243 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2244 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2245
2246 if (gen9_gmch_ctl < 0xf0)
2247 return gen9_gmch_ctl << 25; /* 32 MB units */
2248 else
2249 /* 4MB increments starting at 0xf0 for 4MB */
2250 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2251}
2252
Ben Widawsky63340132013-11-04 19:32:22 -08002253static int ggtt_probe_common(struct drm_device *dev,
2254 size_t gtt_size)
2255{
2256 struct drm_i915_private *dev_priv = dev->dev_private;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002257 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002258 int ret;
2259
2260 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002261 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002262 (pci_resource_len(dev->pdev, 0) / 2);
2263
Imre Deak2a073f892015-03-27 13:07:33 +02002264 /*
2265 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2266 * dropped. For WC mappings in general we have 64 byte burst writes
2267 * when the WC buffer is flushed, so we can't use it, but have to
2268 * resort to an uncached mapping. The WC issue is easily caught by the
2269 * readback check when writing GTT PTE entries.
2270 */
2271 if (IS_BROXTON(dev))
2272 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2273 else
2274 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002275 if (!dev_priv->gtt.gsm) {
2276 DRM_ERROR("Failed to map the gtt page table\n");
2277 return -ENOMEM;
2278 }
2279
2280 ret = setup_scratch_page(dev);
2281 if (ret) {
2282 DRM_ERROR("Scratch setup failed\n");
2283 /* iounmap will also get called at remove, but meh */
2284 iounmap(dev_priv->gtt.gsm);
2285 }
2286
2287 return ret;
2288}
2289
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002290/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2291 * bits. When using advanced contexts each context stores its own PAT, but
2292 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002293static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002294{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002295 uint64_t pat;
2296
2297 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2298 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2299 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2300 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2301 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2302 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2303 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2304 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2305
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002306 if (!USES_PPGTT(dev_priv->dev))
2307 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2308 * so RTL will always use the value corresponding to
2309 * pat_sel = 000".
2310 * So let's disable cache for GGTT to avoid screen corruptions.
2311 * MOCS still can be used though.
2312 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2313 * before this patch, i.e. the same uncached + snooping access
2314 * like on gen6/7 seems to be in effect.
2315 * - So this just fixes blitter/render access. Again it looks
2316 * like it's not just uncached access, but uncached + snooping.
2317 * So we can still hold onto all our assumptions wrt cpu
2318 * clflushing on LLC machines.
2319 */
2320 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2321
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002322 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2323 * write would work. */
2324 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2325 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2326}
2327
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002328static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2329{
2330 uint64_t pat;
2331
2332 /*
2333 * Map WB on BDW to snooped on CHV.
2334 *
2335 * Only the snoop bit has meaning for CHV, the rest is
2336 * ignored.
2337 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002338 * The hardware will never snoop for certain types of accesses:
2339 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2340 * - PPGTT page tables
2341 * - some other special cycles
2342 *
2343 * As with BDW, we also need to consider the following for GT accesses:
2344 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2345 * so RTL will always use the value corresponding to
2346 * pat_sel = 000".
2347 * Which means we must set the snoop bit in PAT entry 0
2348 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002349 */
2350 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2351 GEN8_PPAT(1, 0) |
2352 GEN8_PPAT(2, 0) |
2353 GEN8_PPAT(3, 0) |
2354 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2355 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2356 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2357 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2358
2359 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2360 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2361}
2362
Ben Widawsky63340132013-11-04 19:32:22 -08002363static int gen8_gmch_probe(struct drm_device *dev,
2364 size_t *gtt_total,
2365 size_t *stolen,
2366 phys_addr_t *mappable_base,
2367 unsigned long *mappable_end)
2368{
2369 struct drm_i915_private *dev_priv = dev->dev_private;
2370 unsigned int gtt_size;
2371 u16 snb_gmch_ctl;
2372 int ret;
2373
2374 /* TODO: We're not aware of mappable constraints on gen8 yet */
2375 *mappable_base = pci_resource_start(dev->pdev, 2);
2376 *mappable_end = pci_resource_len(dev->pdev, 2);
2377
2378 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2379 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2380
2381 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2382
Damien Lespiau66375012014-01-09 18:02:46 +00002383 if (INTEL_INFO(dev)->gen >= 9) {
2384 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2385 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2386 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002387 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2388 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2389 } else {
2390 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2391 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2392 }
Ben Widawsky63340132013-11-04 19:32:22 -08002393
Michel Thierry07749ef2015-03-16 16:00:54 +00002394 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002395
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002396 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002397 chv_setup_private_ppat(dev_priv);
2398 else
2399 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002400
Ben Widawsky63340132013-11-04 19:32:22 -08002401 ret = ggtt_probe_common(dev, gtt_size);
2402
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002403 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2404 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002405 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2406 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002407
2408 return ret;
2409}
2410
Ben Widawskybaa09f52013-01-24 13:49:57 -08002411static int gen6_gmch_probe(struct drm_device *dev,
2412 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002413 size_t *stolen,
2414 phys_addr_t *mappable_base,
2415 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002416{
2417 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002418 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002419 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002420 int ret;
2421
Ben Widawsky41907dd2013-02-08 11:32:47 -08002422 *mappable_base = pci_resource_start(dev->pdev, 2);
2423 *mappable_end = pci_resource_len(dev->pdev, 2);
2424
Ben Widawskybaa09f52013-01-24 13:49:57 -08002425 /* 64/512MB is the current min/max we actually know of, but this is just
2426 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002427 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002428 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08002429 DRM_ERROR("Unknown GMADR size (%lx)\n",
2430 dev_priv->gtt.mappable_end);
2431 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002432 }
2433
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002434 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2435 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002436 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002437
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002438 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002439
Ben Widawsky63340132013-11-04 19:32:22 -08002440 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002441 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002442
Ben Widawsky63340132013-11-04 19:32:22 -08002443 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002444
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002445 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2446 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002447 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2448 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002449
2450 return ret;
2451}
2452
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002453static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002454{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002455
2456 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002457
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002458 iounmap(gtt->gsm);
2459 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002460}
2461
2462static int i915_gmch_probe(struct drm_device *dev,
2463 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002464 size_t *stolen,
2465 phys_addr_t *mappable_base,
2466 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002467{
2468 struct drm_i915_private *dev_priv = dev->dev_private;
2469 int ret;
2470
Ben Widawskybaa09f52013-01-24 13:49:57 -08002471 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2472 if (!ret) {
2473 DRM_ERROR("failed to set up gmch\n");
2474 return -EIO;
2475 }
2476
Ben Widawsky41907dd2013-02-08 11:32:47 -08002477 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002478
2479 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002480 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002481 dev_priv->gtt.base.bind_vma = i915_ggtt_bind_vma;
2482 dev_priv->gtt.base.unbind_vma = i915_ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002483
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002484 if (unlikely(dev_priv->gtt.do_idle_maps))
2485 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2486
Ben Widawskybaa09f52013-01-24 13:49:57 -08002487 return 0;
2488}
2489
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002490static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002491{
2492 intel_gmch_remove();
2493}
2494
2495int i915_gem_gtt_init(struct drm_device *dev)
2496{
2497 struct drm_i915_private *dev_priv = dev->dev_private;
2498 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002499 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002500
Ben Widawskybaa09f52013-01-24 13:49:57 -08002501 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002502 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002503 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002504 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002505 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002506 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002507 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002508 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002509 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002510 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002511 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002512 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002513 else if (INTEL_INFO(dev)->gen >= 7)
2514 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002515 else
Chris Wilson350ec882013-08-06 13:17:02 +01002516 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002517 } else {
2518 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2519 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002520 }
2521
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002522 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002523 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002524 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002525 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002526
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002527 gtt->base.dev = dev;
2528
Ben Widawskybaa09f52013-01-24 13:49:57 -08002529 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002530 DRM_INFO("Memory usable by graphics device = %zdM\n",
2531 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002532 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
2533 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002534#ifdef CONFIG_INTEL_IOMMU
2535 if (intel_iommu_gfx_mapped)
2536 DRM_INFO("VT-d active for gfx access\n");
2537#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002538 /*
2539 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2540 * user's requested state against the hardware/driver capabilities. We
2541 * do this now so that we can print out any log messages once rather
2542 * than every time we check intel_enable_ppgtt().
2543 */
2544 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2545 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002546
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002547 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002548}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002549
Daniel Vetterfa423312015-04-14 17:35:23 +02002550void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2551{
2552 struct drm_i915_private *dev_priv = dev->dev_private;
2553 struct drm_i915_gem_object *obj;
2554 struct i915_address_space *vm;
2555
2556 i915_check_and_clear_faults(dev);
2557
2558 /* First fill our portion of the GTT with scratch pages */
2559 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2560 dev_priv->gtt.base.start,
2561 dev_priv->gtt.base.total,
2562 true);
2563
2564 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2565 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
2566 &dev_priv->gtt.base);
2567 if (!vma)
2568 continue;
2569
2570 i915_gem_clflush_object(obj, obj->pin_display);
2571 WARN_ON(i915_vma_bind(vma, obj->cache_level, PIN_UPDATE));
2572 }
2573
2574
2575 if (INTEL_INFO(dev)->gen >= 8) {
2576 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2577 chv_setup_private_ppat(dev_priv);
2578 else
2579 bdw_setup_private_ppat(dev_priv);
2580
2581 return;
2582 }
2583
2584 if (USES_PPGTT(dev)) {
2585 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2586 /* TODO: Perhaps it shouldn't be gen6 specific */
2587
2588 struct i915_hw_ppgtt *ppgtt =
2589 container_of(vm, struct i915_hw_ppgtt,
2590 base);
2591
2592 if (i915_is_ggtt(vm))
2593 ppgtt = dev_priv->mm.aliasing_ppgtt;
2594
2595 gen6_write_page_range(dev_priv, &ppgtt->pd,
2596 0, ppgtt->base.total);
2597 }
2598 }
2599
2600 i915_ggtt_flush(dev_priv);
2601}
2602
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002603static struct i915_vma *
2604__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2605 struct i915_address_space *vm,
2606 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002607{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002608 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002609
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002610 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2611 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002612
2613 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002614 if (vma == NULL)
2615 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002616
Ben Widawsky6f65e292013-12-06 14:10:56 -08002617 INIT_LIST_HEAD(&vma->vma_link);
2618 INIT_LIST_HEAD(&vma->mm_list);
2619 INIT_LIST_HEAD(&vma->exec_list);
2620 vma->vm = vm;
2621 vma->obj = obj;
2622
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002623 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002624 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002625
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002626 list_add_tail(&vma->vma_link, &obj->vma_list);
2627 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002628 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002629
2630 return vma;
2631}
2632
2633struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002634i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2635 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002636{
2637 struct i915_vma *vma;
2638
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002639 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002640 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002641 vma = __i915_gem_vma_create(obj, vm,
2642 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002643
2644 return vma;
2645}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002646
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002647struct i915_vma *
2648i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2649 const struct i915_ggtt_view *view)
2650{
2651 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2652 struct i915_vma *vma;
2653
2654 if (WARN_ON(!view))
2655 return ERR_PTR(-EINVAL);
2656
2657 vma = i915_gem_obj_to_ggtt_view(obj, view);
2658
2659 if (IS_ERR(vma))
2660 return vma;
2661
2662 if (!vma)
2663 vma = __i915_gem_vma_create(obj, ggtt, view);
2664
2665 return vma;
2666
2667}
2668
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002669static void
2670rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2671 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002672{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002673 unsigned int column, row;
2674 unsigned int src_idx;
2675 struct scatterlist *sg = st->sgl;
2676
2677 st->nents = 0;
2678
2679 for (column = 0; column < width; column++) {
2680 src_idx = width * (height - 1) + column;
2681 for (row = 0; row < height; row++) {
2682 st->nents++;
2683 /* We don't need the pages, but need to initialize
2684 * the entries so the sg list can be happily traversed.
2685 * The only thing we need are DMA addresses.
2686 */
2687 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2688 sg_dma_address(sg) = in[src_idx];
2689 sg_dma_len(sg) = PAGE_SIZE;
2690 sg = sg_next(sg);
2691 src_idx -= width;
2692 }
2693 }
2694}
2695
2696static struct sg_table *
2697intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2698 struct drm_i915_gem_object *obj)
2699{
2700 struct drm_device *dev = obj->base.dev;
2701 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
2702 unsigned long size, pages, rot_pages;
2703 struct sg_page_iter sg_iter;
2704 unsigned long i;
2705 dma_addr_t *page_addr_list;
2706 struct sg_table *st;
2707 unsigned int tile_pitch, tile_height;
2708 unsigned int width_pages, height_pages;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002709 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002710
2711 pages = obj->base.size / PAGE_SIZE;
2712
2713 /* Calculate tiling geometry. */
2714 tile_height = intel_tile_height(dev, rot_info->pixel_format,
2715 rot_info->fb_modifier);
2716 tile_pitch = PAGE_SIZE / tile_height;
2717 width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch);
2718 height_pages = DIV_ROUND_UP(rot_info->height, tile_height);
2719 rot_pages = width_pages * height_pages;
2720 size = rot_pages * PAGE_SIZE;
2721
2722 /* Allocate a temporary list of source pages for random access. */
2723 page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t));
2724 if (!page_addr_list)
2725 return ERR_PTR(ret);
2726
2727 /* Allocate target SG list. */
2728 st = kmalloc(sizeof(*st), GFP_KERNEL);
2729 if (!st)
2730 goto err_st_alloc;
2731
2732 ret = sg_alloc_table(st, rot_pages, GFP_KERNEL);
2733 if (ret)
2734 goto err_sg_alloc;
2735
2736 /* Populate source page list from the object. */
2737 i = 0;
2738 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2739 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2740 i++;
2741 }
2742
2743 /* Rotate the pages. */
2744 rotate_pages(page_addr_list, width_pages, height_pages, st);
2745
2746 DRM_DEBUG_KMS(
2747 "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n",
2748 size, rot_info->pitch, rot_info->height,
2749 rot_info->pixel_format, width_pages, height_pages,
2750 rot_pages);
2751
2752 drm_free_large(page_addr_list);
2753
2754 return st;
2755
2756err_sg_alloc:
2757 kfree(st);
2758err_st_alloc:
2759 drm_free_large(page_addr_list);
2760
2761 DRM_DEBUG_KMS(
2762 "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n",
2763 size, ret, rot_info->pitch, rot_info->height,
2764 rot_info->pixel_format, width_pages, height_pages,
2765 rot_pages);
2766 return ERR_PTR(ret);
2767}
2768
2769static inline int
2770i915_get_ggtt_vma_pages(struct i915_vma *vma)
2771{
2772 int ret = 0;
2773
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002774 if (vma->ggtt_view.pages)
2775 return 0;
2776
2777 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2778 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002779 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2780 vma->ggtt_view.pages =
2781 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002782 else
2783 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2784 vma->ggtt_view.type);
2785
2786 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002787 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002788 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002789 ret = -EINVAL;
2790 } else if (IS_ERR(vma->ggtt_view.pages)) {
2791 ret = PTR_ERR(vma->ggtt_view.pages);
2792 vma->ggtt_view.pages = NULL;
2793 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2794 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002795 }
2796
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002797 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002798}
2799
2800/**
2801 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2802 * @vma: VMA to map
2803 * @cache_level: mapping cache level
2804 * @flags: flags like global or local mapping
2805 *
2806 * DMA addresses are taken from the scatter-gather table of this object (or of
2807 * this VMA in case of non-default GGTT views) and PTE entries set up.
2808 * Note that DMA addresses are also the only part of the SG table we care about.
2809 */
2810int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2811 u32 flags)
2812{
Daniel Vetter08755462015-04-20 09:04:05 -07002813 u32 bind_flags = 0;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002814 int ret;
2815
2816 if (vma->vm->allocate_va_range) {
2817 trace_i915_va_alloc(vma->vm, vma->node.start,
2818 vma->node.size,
2819 VM_TO_TRACE_NAME(vma->vm));
2820
2821 ret = vma->vm->allocate_va_range(vma->vm,
2822 vma->node.start,
2823 vma->node.size);
2824 if (ret)
2825 return ret;
2826 }
2827
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002828 if (i915_is_ggtt(vma->vm)) {
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002829 ret = i915_get_ggtt_vma_pages(vma);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002830 if (ret)
Daniel Vetter08755462015-04-20 09:04:05 -07002831 return 0;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002832 }
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002833
Daniel Vetter08755462015-04-20 09:04:05 -07002834 if (flags & PIN_GLOBAL)
2835 bind_flags |= GLOBAL_BIND;
2836 if (flags & PIN_USER)
2837 bind_flags |= LOCAL_BIND;
2838
2839 if (flags & PIN_UPDATE)
2840 bind_flags |= vma->bound;
2841 else
2842 bind_flags &= ~vma->bound;
2843
2844 if (bind_flags)
2845 vma->vm->bind_vma(vma, cache_level, bind_flags);
2846
2847 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002848
2849 return 0;
2850}