blob: f187b60739ed8e33a96540894e911f2e65465ae4 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/*
37 * The Bridge device's PCI config space has information about the
38 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020039 * This is all handled in the intel-gtt.ko module. i915.ko only
40 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070041 */
42#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100043#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Ben Widawskye76e9ae2012-11-04 09:21:27 -080044#define SNB_GMCH_CTRL 0x50
45#define SNB_GMCH_GGMS_SHIFT 8 /* GTT Graphics Memory Size */
46#define SNB_GMCH_GGMS_MASK 0x3
47#define SNB_GMCH_GMS_SHIFT 3 /* Graphics Mode Select */
48#define SNB_GMCH_GMS_MASK 0x1f
Ben Widawsky03752f52012-11-04 09:21:28 -080049#define IVB_GMCH_GMS_SHIFT 4
50#define IVB_GMCH_GMS_MASK 0xf
Ben Widawskye76e9ae2012-11-04 09:21:27 -080051
Zhenyu Wang14bc4902009-11-11 01:25:25 +080052
Jesse Barnes585fb112008-07-29 11:54:06 -070053/* PCI config space */
54
55#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_CLOCK_133_200 (0 << 0)
58#define GC_CLOCK_100_200 (1 << 0)
59#define GC_CLOCK_100_133 (2 << 0)
60#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080061#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070062#define GCFGC 0xf0 /* 915+ only */
63#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
64#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
66#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070067#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
68#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
69#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
70#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
71#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
72#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
73#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
74#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
75#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
76#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
77#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
78#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
79#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
80#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
81#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
82#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
83#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
84#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
85#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070087
88/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070089#define I965_GDRST 0xc0 /* PCI config register */
90#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070091#define GRDOM_FULL (0<<2)
92#define GRDOM_RENDER (1<<2)
93#define GRDOM_MEDIA (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020094#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070095
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070096#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
97#define GEN6_MBC_SNPCR_SHIFT 21
98#define GEN6_MBC_SNPCR_MASK (3<<21)
99#define GEN6_MBC_SNPCR_MAX (0<<21)
100#define GEN6_MBC_SNPCR_MED (1<<21)
101#define GEN6_MBC_SNPCR_LOW (2<<21)
102#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
103
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100104#define GEN6_MBCTL 0x0907c
105#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
106#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
107#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
108#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
109#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
110
Eric Anholtcff458c2010-11-18 09:31:14 +0800111#define GEN6_GDRST 0x941c
112#define GEN6_GRDOM_FULL (1 << 0)
113#define GEN6_GRDOM_RENDER (1 << 1)
114#define GEN6_GRDOM_MEDIA (1 << 2)
115#define GEN6_GRDOM_BLT (1 << 3)
116
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100117#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
118#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
119#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
120#define PP_DIR_DCLV_2G 0xffffffff
121
122#define GAM_ECOCHK 0x4090
123#define ECOCHK_SNB_BIT (1<<10)
124#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
125#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
126
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200127#define GAC_ECO_BITS 0x14090
128#define ECOBITS_PPGTT_CACHE64B (3<<8)
129#define ECOBITS_PPGTT_CACHE4B (0<<8)
130
Daniel Vetterbe901a52012-04-11 20:42:39 +0200131#define GAB_CTL 0x24000
132#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
133
Jesse Barnes585fb112008-07-29 11:54:06 -0700134/* VGA stuff */
135
136#define VGA_ST01_MDA 0x3ba
137#define VGA_ST01_CGA 0x3da
138
139#define VGA_MSR_WRITE 0x3c2
140#define VGA_MSR_READ 0x3cc
141#define VGA_MSR_MEM_EN (1<<1)
142#define VGA_MSR_CGA_MODE (1<<0)
143
Ville Syrjälä56a12a52013-01-25 21:44:45 +0200144/*
145 * SR01 is the only VGA register touched on non-UMS setups.
146 * VLV doesn't do UMS, so the sequencer index/data registers
147 * are the only VGA registers which need to include
148 * display_mmio_offset.
149 */
150#define VGA_SR_INDEX (dev_priv->info->display_mmio_offset + 0x3c4)
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100151#define SR01 1
Ville Syrjälä56a12a52013-01-25 21:44:45 +0200152#define VGA_SR_DATA (dev_priv->info->display_mmio_offset + 0x3c5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700153
154#define VGA_AR_INDEX 0x3c0
155#define VGA_AR_VID_EN (1<<5)
156#define VGA_AR_DATA_WRITE 0x3c0
157#define VGA_AR_DATA_READ 0x3c1
158
159#define VGA_GR_INDEX 0x3ce
160#define VGA_GR_DATA 0x3cf
161/* GR05 */
162#define VGA_GR_MEM_READ_MODE_SHIFT 3
163#define VGA_GR_MEM_READ_MODE_PLANE 1
164/* GR06 */
165#define VGA_GR_MEM_MODE_MASK 0xc
166#define VGA_GR_MEM_MODE_SHIFT 2
167#define VGA_GR_MEM_A0000_AFFFF 0
168#define VGA_GR_MEM_A0000_BFFFF 1
169#define VGA_GR_MEM_B0000_B7FFF 2
170#define VGA_GR_MEM_B0000_BFFFF 3
171
172#define VGA_DACMASK 0x3c6
173#define VGA_DACRX 0x3c7
174#define VGA_DACWX 0x3c8
175#define VGA_DACDATA 0x3c9
176
177#define VGA_CR_INDEX_MDA 0x3b4
178#define VGA_CR_DATA_MDA 0x3b5
179#define VGA_CR_INDEX_CGA 0x3d4
180#define VGA_CR_DATA_CGA 0x3d5
181
182/*
183 * Memory interface instructions used by the kernel
184 */
185#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
186
187#define MI_NOOP MI_INSTR(0, 0)
188#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
189#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200190#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700191#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
192#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
193#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
194#define MI_FLUSH MI_INSTR(0x04, 0)
195#define MI_READ_FLUSH (1 << 0)
196#define MI_EXE_FLUSH (1 << 1)
197#define MI_NO_WRITE_FLUSH (1 << 2)
198#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
199#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800200#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700201#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800202#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
203#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700204#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400205#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200206#define MI_OVERLAY_CONTINUE (0x0<<21)
207#define MI_OVERLAY_ON (0x1<<21)
208#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700209#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500210#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700211#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500212#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200213/* IVB has funny definitions for which plane to flip. */
214#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
215#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
216#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
217#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
218#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
219#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawskye37ec392012-06-04 14:42:48 -0700220#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
221#define MI_ARB_ENABLE (1<<0)
222#define MI_ARB_DISABLE (0<<0)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200223
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800224#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
225#define MI_MM_SPACE_GTT (1<<8)
226#define MI_MM_SPACE_PHYSICAL (0<<8)
227#define MI_SAVE_EXT_STATE_EN (1<<3)
228#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800229#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800230#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700231#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
232#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
233#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
234#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000235/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
236 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
237 * simply ignores the register load under certain conditions.
238 * - One can actually load arbitrary many arbitrary registers: Simply issue x
239 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
240 */
241#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000242#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700243#define MI_FLUSH_DW_STORE_INDEX (1<<21)
244#define MI_INVALIDATE_TLB (1<<18)
245#define MI_FLUSH_DW_OP_STOREDW (1<<14)
246#define MI_INVALIDATE_BSD (1<<7)
247#define MI_FLUSH_DW_USE_GTT (1<<2)
248#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700249#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100250#define MI_BATCH_NON_SECURE (1)
251/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
252#define MI_BATCH_NON_SECURE_I965 (1<<8)
253#define MI_BATCH_PPGTT_HSW (1<<8)
254#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700255#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100256#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000257#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
258#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
259#define MI_SEMAPHORE_UPDATE (1<<21)
260#define MI_SEMAPHORE_COMPARE (1<<20)
261#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700262#define MI_SEMAPHORE_SYNC_RV (2<<16)
263#define MI_SEMAPHORE_SYNC_RB (0<<16)
264#define MI_SEMAPHORE_SYNC_VR (0<<16)
265#define MI_SEMAPHORE_SYNC_VB (2<<16)
266#define MI_SEMAPHORE_SYNC_BR (2<<16)
267#define MI_SEMAPHORE_SYNC_BV (0<<16)
268#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700269/*
270 * 3D instructions used by the kernel
271 */
272#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
273
274#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
275#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
276#define SC_UPDATE_SCISSOR (0x1<<1)
277#define SC_ENABLE_MASK (0x1<<0)
278#define SC_ENABLE (0x1<<0)
279#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
280#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
281#define SCI_YMIN_MASK (0xffff<<16)
282#define SCI_XMIN_MASK (0xffff<<0)
283#define SCI_YMAX_MASK (0xffff<<16)
284#define SCI_XMAX_MASK (0xffff<<0)
285#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
286#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
287#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
288#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
289#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
290#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
291#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
292#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
293#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
294#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
295#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
296#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
297#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
298#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
299#define BLT_DEPTH_8 (0<<24)
300#define BLT_DEPTH_16_565 (1<<24)
301#define BLT_DEPTH_16_1555 (2<<24)
302#define BLT_DEPTH_32 (3<<24)
303#define BLT_ROP_GXCOPY (0xcc<<16)
304#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
305#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
306#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
307#define ASYNC_FLIP (1<<22)
308#define DISPLAY_PLANE_A (0<<20)
309#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200310#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200311#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Jesse Barnes8d315282011-10-16 10:23:31 +0200312#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700313#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200314#define PIPE_CONTROL_QW_WRITE (1<<14)
315#define PIPE_CONTROL_DEPTH_STALL (1<<13)
316#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200317#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200318#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
319#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
320#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
321#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200322#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
323#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
324#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200325#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200326#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700327#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700328
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100329
330/*
331 * Reset registers
332 */
333#define DEBUG_RESET_I830 0x6070
334#define DEBUG_RESET_FULL (1<<7)
335#define DEBUG_RESET_RENDER (1<<8)
336#define DEBUG_RESET_DISPLAY (1<<9)
337
Jesse Barnes57f350b2012-03-28 13:39:25 -0700338/*
339 * DPIO - a special bus for various display related registers to hide behind:
340 * 0x800c: m1, m2, n, p1, p2, k dividers
341 * 0x8014: REF and SFR select
342 * 0x8014: N divider, VCO select
343 * 0x801c/3c: core clock bits
344 * 0x8048/68: low pass filter coefficients
345 * 0x8100: fast clock controls
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200346 *
347 * DPIO is VLV only.
Jesse Barnes57f350b2012-03-28 13:39:25 -0700348 */
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200349#define DPIO_PKT (VLV_DISPLAY_BASE + 0x2100)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700350#define DPIO_RID (0<<24)
351#define DPIO_OP_WRITE (1<<16)
352#define DPIO_OP_READ (0<<16)
353#define DPIO_PORTID (0x12<<8)
354#define DPIO_BYTE (0xf<<4)
355#define DPIO_BUSY (1<<0) /* status only */
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200356#define DPIO_DATA (VLV_DISPLAY_BASE + 0x2104)
357#define DPIO_REG (VLV_DISPLAY_BASE + 0x2108)
358#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700359#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
360#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
361#define DPIO_SFR_BYPASS (1<<1)
362#define DPIO_RESET (1<<0)
363
364#define _DPIO_DIV_A 0x800c
365#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
366#define DPIO_K_SHIFT (24) /* 4 bits */
367#define DPIO_P1_SHIFT (21) /* 3 bits */
368#define DPIO_P2_SHIFT (16) /* 5 bits */
369#define DPIO_N_SHIFT (12) /* 4 bits */
370#define DPIO_ENABLE_CALIBRATION (1<<11)
371#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
372#define DPIO_M2DIV_MASK 0xff
373#define _DPIO_DIV_B 0x802c
374#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
375
376#define _DPIO_REFSFR_A 0x8014
377#define DPIO_REFSEL_OVERRIDE 27
378#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
379#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
380#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530381#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700382#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
383#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
384#define _DPIO_REFSFR_B 0x8034
385#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
386
387#define _DPIO_CORE_CLK_A 0x801c
388#define _DPIO_CORE_CLK_B 0x803c
389#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
390
391#define _DPIO_LFP_COEFF_A 0x8048
392#define _DPIO_LFP_COEFF_B 0x8068
393#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
394
395#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100396
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +0530397#define DPIO_DATA_CHANNEL1 0x8220
398#define DPIO_DATA_CHANNEL2 0x8420
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530399
Jesse Barnes585fb112008-07-29 11:54:06 -0700400/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800401 * Fence registers
402 */
403#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700404#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800405#define I830_FENCE_START_MASK 0x07f80000
406#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800407#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800408#define I830_FENCE_PITCH_SHIFT 4
409#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200410#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700411#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200412#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800413
414#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800415#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800416
417#define FENCE_REG_965_0 0x03000
418#define I965_FENCE_PITCH_SHIFT 2
419#define I965_FENCE_TILING_Y_SHIFT 1
420#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200421#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800422
Eric Anholt4e901fd2009-10-26 16:44:17 -0700423#define FENCE_REG_SANDYBRIDGE_0 0x100000
424#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
425
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100426/* control register for cpu gtt access */
427#define TILECTL 0x101000
428#define TILECTL_SWZCTL (1 << 0)
429#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
430#define TILECTL_BACKSNOOP_DIS (1 << 3)
431
Jesse Barnesde151cf2008-11-12 10:03:55 -0800432/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700433 * Instruction and interrupt control regs
434 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700435#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200436#define RENDER_RING_BASE 0x02000
437#define BSD_RING_BASE 0x04000
438#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100439#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200440#define RING_TAIL(base) ((base)+0x30)
441#define RING_HEAD(base) ((base)+0x34)
442#define RING_START(base) ((base)+0x38)
443#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000444#define RING_SYNC_0(base) ((base)+0x40)
445#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700446#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
447#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
448#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
449#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
450#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
451#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000452#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200453#define RING_HWS_PGA(base) ((base)+0x80)
454#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100455#define ARB_MODE 0x04030
456#define ARB_MODE_SWIZZLE_SNB (1<<4)
457#define ARB_MODE_SWIZZLE_IVB (1<<5)
Eric Anholt45930102011-05-06 17:12:35 -0700458#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100459#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
460#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700461#define BSD_HWS_PGA_GEN7 (0x04180)
462#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200463#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000464#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000465#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700466#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700467#define TAIL_ADDR 0x001FFFF8
468#define HEAD_WRAP_COUNT 0xFFE00000
469#define HEAD_WRAP_ONE 0x00200000
470#define HEAD_ADDR 0x001FFFFC
471#define RING_NR_PAGES 0x001FF000
472#define RING_REPORT_MASK 0x00000006
473#define RING_REPORT_64K 0x00000002
474#define RING_REPORT_128K 0x00000004
475#define RING_NO_REPORT 0x00000000
476#define RING_VALID_MASK 0x00000001
477#define RING_VALID 0x00000001
478#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100479#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
480#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000481#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000482#if 0
483#define PRB0_TAIL 0x02030
484#define PRB0_HEAD 0x02034
485#define PRB0_START 0x02038
486#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700487#define PRB1_TAIL 0x02040 /* 915+ only */
488#define PRB1_HEAD 0x02044 /* 915+ only */
489#define PRB1_START 0x02048 /* 915+ only */
490#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000491#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700492#define IPEIR_I965 0x02064
493#define IPEHR_I965 0x02068
494#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700495#define GEN7_INSTDONE_1 0x0206c
496#define GEN7_SC_INSTDONE 0x07100
497#define GEN7_SAMPLER_INSTDONE 0x0e160
498#define GEN7_ROW_INSTDONE 0x0e164
499#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100500#define RING_IPEIR(base) ((base)+0x64)
501#define RING_IPEHR(base) ((base)+0x68)
502#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100503#define RING_INSTPS(base) ((base)+0x70)
504#define RING_DMA_FADD(base) ((base)+0x78)
505#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700506#define INSTPS 0x02070 /* 965+ only */
507#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700508#define ACTHD_I965 0x02074
509#define HWS_PGA 0x02080
510#define HWS_ADDRESS_MASK 0xfffff000
511#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700512#define PWRCTXA 0x2088 /* 965GM+ only */
513#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700514#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700515#define IPEHR 0x0208c
516#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700517#define NOPID 0x02094
518#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200519#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800520
Chris Wilsonf4068392010-10-27 20:36:41 +0100521#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700522#define GEN7_ERR_INT 0x44040
Ben Widawskyb4c145c2012-08-20 16:15:14 -0700523#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Chris Wilsonf4068392010-10-27 20:36:41 +0100524
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300525#define FPGA_DBG 0x42300
526#define FPGA_DBG_RM_NOCLAIM (1<<31)
527
Chris Wilson0f3b6842013-01-15 12:05:55 +0000528#define DERRMR 0x44050
529
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700530/* GM45+ chicken bits -- debug workaround bits that may be required
531 * for various sorts of correct behavior. The top 16 bits of each are
532 * the enables for writing to the corresponding low bit.
533 */
534#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100535#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700536#define _3D_CHICKEN2 0x0208c
537/* Disables pipelining of read flushes past the SF-WIZ interface.
538 * Required on all Ironlake steppings according to the B-Spec, but the
539 * particular danger of not doing so is not specified.
540 */
541# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
542#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500543#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700544#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700545
Eric Anholt71cf39b2010-03-08 23:41:55 -0800546#define MI_MODE 0x0209c
547# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800548# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000549# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800550
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700551#define GEN6_GT_MODE 0x20d0
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100552#define GEN6_GT_MODE_HI (1 << 9)
553#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700554
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000555#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700556#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100557#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000558#define GFX_RUN_LIST_ENABLE (1<<15)
559#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
560#define GFX_SURFACE_FAULT_ENABLE (1<<12)
561#define GFX_REPLAY_MODE (1<<11)
562#define GFX_PSMI_GRANULARITY (1<<10)
563#define GFX_PPGTT_ENABLE (1<<9)
564
Daniel Vettera7e806d2012-07-11 16:27:55 +0200565#define VLV_DISPLAY_BASE 0x180000
566
Jesse Barnes585fb112008-07-29 11:54:06 -0700567#define SCPD0 0x0209c /* 915+ only */
568#define IER 0x020a0
569#define IIR 0x020a4
570#define IMR 0x020a8
571#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200572#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700573#define GCFG_DIS (1<<8)
Ville Syrjäläff763012013-01-24 15:29:52 +0200574#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
575#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
576#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
577#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
578#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnes585fb112008-07-29 11:54:06 -0700579#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
580#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
581#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800582#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700583#define I915_HWB_OOM_INTERRUPT (1<<13)
584#define I915_SYNC_STATUS_INTERRUPT (1<<12)
585#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
586#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
587#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
588#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
589#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
590#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
591#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
592#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
593#define I915_DEBUG_INTERRUPT (1<<2)
594#define I915_USER_INTERRUPT (1<<1)
595#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800596#define I915_BSD_USER_INTERRUPT (1<<25)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200597#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700598#define EIR 0x020b0
599#define EMR 0x020b4
600#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700601#define GM45_ERROR_PAGE_TABLE (1<<5)
602#define GM45_ERROR_MEM_PRIV (1<<4)
603#define I915_ERROR_PAGE_TABLE (1<<4)
604#define GM45_ERROR_CP_PRIV (1<<3)
605#define I915_ERROR_MEMORY_REFRESH (1<<1)
606#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700607#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800608#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000609#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
610 will not assert AGPBUSY# and will only
611 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800612#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700613#define ACTHD 0x020c8
614#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000615#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700616#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800617#define FW_BLC_SELF_EN_MASK (1<<31)
618#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
619#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800620#define MM_BURST_LENGTH 0x00700000
621#define MM_FIFO_WATERMARK 0x0001F000
622#define LM_BURST_LENGTH 0x00000700
623#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700624#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700625
626/* Make render/texture TLB fetches lower priorty than associated data
627 * fetches. This is not turned on by default
628 */
629#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
630
631/* Isoch request wait on GTT enable (Display A/B/C streams).
632 * Make isoch requests stall on the TLB update. May cause
633 * display underruns (test mode only)
634 */
635#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
636
637/* Block grant count for isoch requests when block count is
638 * set to a finite value.
639 */
640#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
641#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
642#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
643#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
644#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
645
646/* Enable render writes to complete in C2/C3/C4 power states.
647 * If this isn't enabled, render writes are prevented in low
648 * power states. That seems bad to me.
649 */
650#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
651
652/* This acknowledges an async flip immediately instead
653 * of waiting for 2TLB fetches.
654 */
655#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
656
657/* Enables non-sequential data reads through arbiter
658 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400659#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700660
661/* Disable FSB snooping of cacheable write cycles from binner/render
662 * command stream
663 */
664#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
665
666/* Arbiter time slice for non-isoch streams */
667#define MI_ARB_TIME_SLICE_MASK (7 << 5)
668#define MI_ARB_TIME_SLICE_1 (0 << 5)
669#define MI_ARB_TIME_SLICE_2 (1 << 5)
670#define MI_ARB_TIME_SLICE_4 (2 << 5)
671#define MI_ARB_TIME_SLICE_6 (3 << 5)
672#define MI_ARB_TIME_SLICE_8 (4 << 5)
673#define MI_ARB_TIME_SLICE_10 (5 << 5)
674#define MI_ARB_TIME_SLICE_14 (6 << 5)
675#define MI_ARB_TIME_SLICE_16 (7 << 5)
676
677/* Low priority grace period page size */
678#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
679#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
680
681/* Disable display A/B trickle feed */
682#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
683
684/* Set display plane priority */
685#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
686#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
687
Jesse Barnes585fb112008-07-29 11:54:06 -0700688#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +0200689#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700690#define CM0_IZ_OPT_DISABLE (1<<6)
691#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +0200692#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700693#define CM0_DEPTH_EVICT_DISABLE (1<<4)
694#define CM0_COLOR_EVICT_DISABLE (1<<3)
695#define CM0_DEPTH_WRITE_DISABLE (1<<1)
696#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000697#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700698#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -0800699#define GFX_FLSH_CNTL_GEN6 0x101008
700#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700701#define ECOSKPD 0x021d0
702#define ECO_GATING_CX_ONLY (1<<3)
703#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700704
Jesse Barnesfb046852012-03-28 13:39:26 -0700705#define CACHE_MODE_1 0x7004 /* IVB+ */
706#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
707
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700708/* GEN6 interrupt control
709 * Note that the per-ring interrupt bits do alias with the global interrupt bits
710 * in GTIMR. */
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800711#define GEN6_RENDER_HWSTAM 0x2098
712#define GEN6_RENDER_IMR 0x20a8
713#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
714#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200715#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800716#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
717#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
718#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
719#define GEN6_RENDER_SYNC_STATUS (1 << 2)
720#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
721#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
722
723#define GEN6_BLITTER_HWSTAM 0x22098
724#define GEN6_BLITTER_IMR 0x220a8
725#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
726#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
727#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
728#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100729
Jesse Barnes4efe0702011-01-18 11:25:41 -0800730#define GEN6_BLITTER_ECOSKPD 0x221d0
731#define GEN6_BLITTER_LOCK_SHIFT 16
732#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
733
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100734#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +0100735#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
736#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
737#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
738#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100739
Chris Wilsonec6a8902011-06-21 18:37:59 +0100740#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100741#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000742#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100743
744#define GEN6_BSD_RNCID 0x12198
745
Ben Widawskya1e969e2012-04-14 18:41:32 -0700746#define GEN7_FF_THREAD_MODE 0x20a0
747#define GEN7_FF_SCHED_MASK 0x0077070
748#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
749#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
750#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
751#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -0800752#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -0700753#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
754#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
755#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
756#define GEN7_FF_VS_SCHED_HW (0x0<<12)
757#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
758#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
759#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
760#define GEN7_FF_DS_SCHED_HW (0x0<<4)
761
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100762/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700763 * Framebuffer compression (915+ only)
764 */
765
766#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
767#define FBC_LL_BASE 0x03204 /* 4k page aligned */
768#define FBC_CONTROL 0x03208
769#define FBC_CTL_EN (1<<31)
770#define FBC_CTL_PERIODIC (1<<30)
771#define FBC_CTL_INTERVAL_SHIFT (16)
772#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200773#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700774#define FBC_CTL_STRIDE_SHIFT (5)
775#define FBC_CTL_FENCENO (1<<0)
776#define FBC_COMMAND 0x0320c
777#define FBC_CMD_COMPRESS (1<<0)
778#define FBC_STATUS 0x03210
779#define FBC_STAT_COMPRESSING (1<<31)
780#define FBC_STAT_COMPRESSED (1<<30)
781#define FBC_STAT_MODIFIED (1<<29)
782#define FBC_STAT_CURRENT_LINE (1<<0)
783#define FBC_CONTROL2 0x03214
784#define FBC_CTL_FENCE_DBL (0<<4)
785#define FBC_CTL_IDLE_IMM (0<<2)
786#define FBC_CTL_IDLE_FULL (1<<2)
787#define FBC_CTL_IDLE_LINE (2<<2)
788#define FBC_CTL_IDLE_DEBUG (3<<2)
789#define FBC_CTL_CPU_FENCE (1<<1)
790#define FBC_CTL_PLANEA (0<<0)
791#define FBC_CTL_PLANEB (1<<0)
792#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700793#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700794
795#define FBC_LL_SIZE (1536)
796
Jesse Barnes74dff282009-09-14 15:39:40 -0700797/* Framebuffer compression for GM45+ */
798#define DPFC_CB_BASE 0x3200
799#define DPFC_CONTROL 0x3208
800#define DPFC_CTL_EN (1<<31)
801#define DPFC_CTL_PLANEA (0<<30)
802#define DPFC_CTL_PLANEB (1<<30)
803#define DPFC_CTL_FENCE_EN (1<<29)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100804#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700805#define DPFC_SR_EN (1<<10)
806#define DPFC_CTL_LIMIT_1X (0<<6)
807#define DPFC_CTL_LIMIT_2X (1<<6)
808#define DPFC_CTL_LIMIT_4X (2<<6)
809#define DPFC_RECOMP_CTL 0x320c
810#define DPFC_RECOMP_STALL_EN (1<<27)
811#define DPFC_RECOMP_STALL_WM_SHIFT (16)
812#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
813#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
814#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
815#define DPFC_STATUS 0x3210
816#define DPFC_INVAL_SEG_SHIFT (16)
817#define DPFC_INVAL_SEG_MASK (0x07ff0000)
818#define DPFC_COMP_SEG_SHIFT (0)
819#define DPFC_COMP_SEG_MASK (0x000003ff)
820#define DPFC_STATUS2 0x3214
821#define DPFC_FENCE_YOFF 0x3218
822#define DPFC_CHICKEN 0x3224
823#define DPFC_HT_MODIFY (1<<31)
824
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800825/* Framebuffer compression for Ironlake */
826#define ILK_DPFC_CB_BASE 0x43200
827#define ILK_DPFC_CONTROL 0x43208
828/* The bit 28-8 is reserved */
829#define DPFC_RESERVED (0x1FFFFF00)
830#define ILK_DPFC_RECOMP_CTL 0x4320c
831#define ILK_DPFC_STATUS 0x43210
832#define ILK_DPFC_FENCE_YOFF 0x43218
833#define ILK_DPFC_CHICKEN 0x43224
834#define ILK_FBC_RT_BASE 0x2128
835#define ILK_FBC_RT_VALID (1<<0)
836
837#define ILK_DISPLAY_CHICKEN1 0x42000
838#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400839#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800840
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800841
Jesse Barnes585fb112008-07-29 11:54:06 -0700842/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800843 * Framebuffer compression for Sandybridge
844 *
845 * The following two registers are of type GTTMMADR
846 */
847#define SNB_DPFC_CTL_SA 0x100100
848#define SNB_CPU_FENCE_ENABLE (1<<29)
849#define DPFC_CPU_FENCE_OFFSET 0x100104
850
851
852/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700853 * GPIO regs
854 */
855#define GPIOA 0x5010
856#define GPIOB 0x5014
857#define GPIOC 0x5018
858#define GPIOD 0x501c
859#define GPIOE 0x5020
860#define GPIOF 0x5024
861#define GPIOG 0x5028
862#define GPIOH 0x502c
863# define GPIO_CLOCK_DIR_MASK (1 << 0)
864# define GPIO_CLOCK_DIR_IN (0 << 1)
865# define GPIO_CLOCK_DIR_OUT (1 << 1)
866# define GPIO_CLOCK_VAL_MASK (1 << 2)
867# define GPIO_CLOCK_VAL_OUT (1 << 3)
868# define GPIO_CLOCK_VAL_IN (1 << 4)
869# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
870# define GPIO_DATA_DIR_MASK (1 << 8)
871# define GPIO_DATA_DIR_IN (0 << 9)
872# define GPIO_DATA_DIR_OUT (1 << 9)
873# define GPIO_DATA_VAL_MASK (1 << 10)
874# define GPIO_DATA_VAL_OUT (1 << 11)
875# define GPIO_DATA_VAL_IN (1 << 12)
876# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
877
Chris Wilsonf899fc62010-07-20 15:44:45 -0700878#define GMBUS0 0x5100 /* clock/port select */
879#define GMBUS_RATE_100KHZ (0<<8)
880#define GMBUS_RATE_50KHZ (1<<8)
881#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
882#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
883#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
884#define GMBUS_PORT_DISABLED 0
885#define GMBUS_PORT_SSC 1
886#define GMBUS_PORT_VGADDC 2
887#define GMBUS_PORT_PANEL 3
888#define GMBUS_PORT_DPC 4 /* HDMIC */
889#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +0800890#define GMBUS_PORT_DPD 6 /* HDMID */
891#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800892#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -0700893#define GMBUS1 0x5104 /* command/status */
894#define GMBUS_SW_CLR_INT (1<<31)
895#define GMBUS_SW_RDY (1<<30)
896#define GMBUS_ENT (1<<29) /* enable timeout */
897#define GMBUS_CYCLE_NONE (0<<25)
898#define GMBUS_CYCLE_WAIT (1<<25)
899#define GMBUS_CYCLE_INDEX (2<<25)
900#define GMBUS_CYCLE_STOP (4<<25)
901#define GMBUS_BYTE_COUNT_SHIFT 16
902#define GMBUS_SLAVE_INDEX_SHIFT 8
903#define GMBUS_SLAVE_ADDR_SHIFT 1
904#define GMBUS_SLAVE_READ (1<<0)
905#define GMBUS_SLAVE_WRITE (0<<0)
906#define GMBUS2 0x5108 /* status */
907#define GMBUS_INUSE (1<<15)
908#define GMBUS_HW_WAIT_PHASE (1<<14)
909#define GMBUS_STALL_TIMEOUT (1<<13)
910#define GMBUS_INT (1<<12)
911#define GMBUS_HW_RDY (1<<11)
912#define GMBUS_SATOER (1<<10)
913#define GMBUS_ACTIVE (1<<9)
914#define GMBUS3 0x510c /* data buffer bytes 3-0 */
915#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
916#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
917#define GMBUS_NAK_EN (1<<3)
918#define GMBUS_IDLE_EN (1<<2)
919#define GMBUS_HW_WAIT_EN (1<<1)
920#define GMBUS_HW_RDY_EN (1<<0)
921#define GMBUS5 0x5120 /* byte index */
922#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800923
Jesse Barnes585fb112008-07-29 11:54:06 -0700924/*
925 * Clock control & power management
926 */
927
928#define VGA0 0x6000
929#define VGA1 0x6004
930#define VGA_PD 0x6010
931#define VGA0_PD_P2_DIV_4 (1 << 7)
932#define VGA0_PD_P1_DIV_2 (1 << 5)
933#define VGA0_PD_P1_SHIFT 0
934#define VGA0_PD_P1_MASK (0x1f << 0)
935#define VGA1_PD_P2_DIV_4 (1 << 15)
936#define VGA1_PD_P1_DIV_2 (1 << 13)
937#define VGA1_PD_P1_SHIFT 8
938#define VGA1_PD_P1_MASK (0x1f << 8)
Ville Syrjäläfc2de402013-01-25 21:44:41 +0200939#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
940#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800941#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700942#define DPLL_VCO_ENABLE (1 << 31)
943#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700944#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -0700945#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700946#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -0700947#define DPLL_VGA_MODE_DIS (1 << 28)
948#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
949#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
950#define DPLL_MODE_MASK (3 << 26)
951#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
952#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
953#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
954#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
955#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
956#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500957#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700958#define DPLL_LOCK_VLV (1<<15)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700959#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700960
Jesse Barnes585fb112008-07-29 11:54:06 -0700961#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
962/*
963 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
964 * this field (only one bit may be set).
965 */
966#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
967#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500968#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700969/* i830, required in DVO non-gang */
970#define PLL_P2_DIVIDE_BY_4 (1 << 23)
971#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
972#define PLL_REF_INPUT_DREFCLK (0 << 13)
973#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
974#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
975#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
976#define PLL_REF_INPUT_MASK (3 << 13)
977#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500978/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800979# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
980# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
981# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
982# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
983# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
984
Jesse Barnes585fb112008-07-29 11:54:06 -0700985/*
986 * Parallel to Serial Load Pulse phase selection.
987 * Selects the phase for the 10X DPLL clock for the PCIe
988 * digital display port. The range is 4 to 13; 10 or more
989 * is just a flip delay. The default is 6
990 */
991#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
992#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
993/*
994 * SDVO multiplier for 945G/GM. Not used on 965.
995 */
996#define SDVO_MULTIPLIER_MASK 0x000000ff
997#define SDVO_MULTIPLIER_SHIFT_HIRES 4
998#define SDVO_MULTIPLIER_SHIFT_VGA 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +0200999#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001000/*
1001 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1002 *
1003 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1004 */
1005#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1006#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1007/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1008#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1009#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1010/*
1011 * SDVO/UDI pixel multiplier.
1012 *
1013 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1014 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1015 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1016 * dummy bytes in the datastream at an increased clock rate, with both sides of
1017 * the link knowing how many bytes are fill.
1018 *
1019 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1020 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1021 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1022 * through an SDVO command.
1023 *
1024 * This register field has values of multiplication factor minus 1, with
1025 * a maximum multiplier of 5 for SDVO.
1026 */
1027#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1028#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1029/*
1030 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1031 * This best be set to the default value (3) or the CRT won't work. No,
1032 * I don't entirely understand what this does...
1033 */
1034#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1035#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Ville Syrjäläfc2de402013-01-25 21:44:41 +02001036#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001037#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001039#define _FPA0 0x06040
1040#define _FPA1 0x06044
1041#define _FPB0 0x06048
1042#define _FPB1 0x0604c
1043#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1044#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001045#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001046#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001047#define FP_N_DIV_SHIFT 16
1048#define FP_M1_DIV_MASK 0x00003f00
1049#define FP_M1_DIV_SHIFT 8
1050#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001051#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001052#define FP_M2_DIV_SHIFT 0
1053#define DPLL_TEST 0x606c
1054#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1055#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1056#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1057#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1058#define DPLLB_TEST_N_BYPASS (1 << 19)
1059#define DPLLB_TEST_M_BYPASS (1 << 18)
1060#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1061#define DPLLA_TEST_N_BYPASS (1 << 3)
1062#define DPLLA_TEST_M_BYPASS (1 << 2)
1063#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1064#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001065#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001066#define DSTATE_PLL_D3_OFF (1<<3)
1067#define DSTATE_GFX_CLOCK_GATING (1<<1)
1068#define DSTATE_DOT_CLOCK_GATING (1<<0)
1069#define DSPCLK_GATE_D 0x6200
1070# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1071# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1072# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1073# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1074# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1075# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1076# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1077# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1078# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1079# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1080# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1081# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1082# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1083# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1084# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1085# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1086# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1087# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1088# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1089# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1090# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1091# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1092# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1093# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1094# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1095# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1096# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1097# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1098/**
1099 * This bit must be set on the 830 to prevent hangs when turning off the
1100 * overlay scaler.
1101 */
1102# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1103# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1104# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1105# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1106# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1107
1108#define RENCLK_GATE_D1 0x6204
1109# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1110# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1111# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1112# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1113# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1114# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1115# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1116# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1117# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1118/** This bit must be unset on 855,865 */
1119# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1120# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1121# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1122# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1123/** This bit must be set on 855,865. */
1124# define SV_CLOCK_GATE_DISABLE (1 << 0)
1125# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1126# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1127# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1128# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1129# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1130# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1131# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1132# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1133# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1134# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1135# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1136# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1137# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1138# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1139# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1140# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1141# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1142
1143# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1144/** This bit must always be set on 965G/965GM */
1145# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1146# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1147# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1148# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1149# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1150# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1151/** This bit must always be set on 965G */
1152# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1153# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1154# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1155# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1156# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1157# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1158# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1159# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1160# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1161# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1162# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1163# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1164# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1165# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1166# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1167# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1168# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1169# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1170# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1171
1172#define RENCLK_GATE_D2 0x6208
1173#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1174#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1175#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1176#define RAMCLK_GATE_D 0x6210 /* CRL only */
1177#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001178
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001179#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001180#define FW_CSPWRDWNEN (1<<15)
1181
Jesse Barnes585fb112008-07-29 11:54:06 -07001182/*
1183 * Palette regs
1184 */
1185
Ville Syrjälä4b059982013-01-24 15:29:47 +02001186#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1187#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001188#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001189
Eric Anholt673a3942008-07-30 12:06:12 -07001190/* MCH MMIO space */
1191
1192/*
1193 * MCHBAR mirror.
1194 *
1195 * This mirrors the MCHBAR MMIO space whose location is determined by
1196 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1197 * every way. It is not accessible from the CP register read instructions.
1198 *
1199 */
1200#define MCHBAR_MIRROR_BASE 0x10000
1201
Yuanhan Liu13982612010-12-15 15:42:31 +08001202#define MCHBAR_MIRROR_BASE_SNB 0x140000
1203
Eric Anholt673a3942008-07-30 12:06:12 -07001204/** 915-945 and GM965 MCH register controlling DRAM channel access */
1205#define DCC 0x10200
1206#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1207#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1208#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1209#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1210#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001211#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001212
Li Peng95534262010-05-18 18:58:44 +08001213/** Pineview MCH register contains DDR3 setting */
1214#define CSHRDDR3CTL 0x101a8
1215#define CSHRDDR3CTL_DDR3 (1 << 2)
1216
Eric Anholt673a3942008-07-30 12:06:12 -07001217/** 965 MCH register controlling DRAM channel configuration */
1218#define C0DRB3 0x10206
1219#define C1DRB3 0x10606
1220
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001221/** snb MCH registers for reading the DRAM channel configuration */
1222#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1223#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1224#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1225#define MAD_DIMM_ECC_MASK (0x3 << 24)
1226#define MAD_DIMM_ECC_OFF (0x0 << 24)
1227#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1228#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1229#define MAD_DIMM_ECC_ON (0x3 << 24)
1230#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1231#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1232#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1233#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1234#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1235#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1236#define MAD_DIMM_A_SELECT (0x1 << 16)
1237/* DIMM sizes are in multiples of 256mb. */
1238#define MAD_DIMM_B_SIZE_SHIFT 8
1239#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1240#define MAD_DIMM_A_SIZE_SHIFT 0
1241#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1242
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001243/** snb MCH registers for priority tuning */
1244#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1245#define MCH_SSKPD_WM0_MASK 0x3f
1246#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001247
Keith Packardb11248d2009-06-11 22:28:56 -07001248/* Clocking configuration register */
1249#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001250#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001251#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1252#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1253#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1254#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1255#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001256/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001257#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001258#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001259#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001260#define CLKCFG_MEM_533 (1 << 4)
1261#define CLKCFG_MEM_667 (2 << 4)
1262#define CLKCFG_MEM_800 (3 << 4)
1263#define CLKCFG_MEM_MASK (7 << 4)
1264
Jesse Barnesea056c12010-09-10 10:02:13 -07001265#define TSC1 0x11001
1266#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001267#define TR1 0x11006
1268#define TSFS 0x11020
1269#define TSFS_SLOPE_MASK 0x0000ff00
1270#define TSFS_SLOPE_SHIFT 8
1271#define TSFS_INTR_MASK 0x000000ff
1272
Jesse Barnesf97108d2010-01-29 11:27:07 -08001273#define CRSTANDVID 0x11100
1274#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1275#define PXVFREQ_PX_MASK 0x7f000000
1276#define PXVFREQ_PX_SHIFT 24
1277#define VIDFREQ_BASE 0x11110
1278#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1279#define VIDFREQ2 0x11114
1280#define VIDFREQ3 0x11118
1281#define VIDFREQ4 0x1111c
1282#define VIDFREQ_P0_MASK 0x1f000000
1283#define VIDFREQ_P0_SHIFT 24
1284#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1285#define VIDFREQ_P0_CSCLK_SHIFT 20
1286#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1287#define VIDFREQ_P0_CRCLK_SHIFT 16
1288#define VIDFREQ_P1_MASK 0x00001f00
1289#define VIDFREQ_P1_SHIFT 8
1290#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1291#define VIDFREQ_P1_CSCLK_SHIFT 4
1292#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1293#define INTTOEXT_BASE_ILK 0x11300
1294#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1295#define INTTOEXT_MAP3_SHIFT 24
1296#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1297#define INTTOEXT_MAP2_SHIFT 16
1298#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1299#define INTTOEXT_MAP1_SHIFT 8
1300#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1301#define INTTOEXT_MAP0_SHIFT 0
1302#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1303#define MEMSWCTL 0x11170 /* Ironlake only */
1304#define MEMCTL_CMD_MASK 0xe000
1305#define MEMCTL_CMD_SHIFT 13
1306#define MEMCTL_CMD_RCLK_OFF 0
1307#define MEMCTL_CMD_RCLK_ON 1
1308#define MEMCTL_CMD_CHFREQ 2
1309#define MEMCTL_CMD_CHVID 3
1310#define MEMCTL_CMD_VMMOFF 4
1311#define MEMCTL_CMD_VMMON 5
1312#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1313 when command complete */
1314#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1315#define MEMCTL_FREQ_SHIFT 8
1316#define MEMCTL_SFCAVM (1<<7)
1317#define MEMCTL_TGT_VID_MASK 0x007f
1318#define MEMIHYST 0x1117c
1319#define MEMINTREN 0x11180 /* 16 bits */
1320#define MEMINT_RSEXIT_EN (1<<8)
1321#define MEMINT_CX_SUPR_EN (1<<7)
1322#define MEMINT_CONT_BUSY_EN (1<<6)
1323#define MEMINT_AVG_BUSY_EN (1<<5)
1324#define MEMINT_EVAL_CHG_EN (1<<4)
1325#define MEMINT_MON_IDLE_EN (1<<3)
1326#define MEMINT_UP_EVAL_EN (1<<2)
1327#define MEMINT_DOWN_EVAL_EN (1<<1)
1328#define MEMINT_SW_CMD_EN (1<<0)
1329#define MEMINTRSTR 0x11182 /* 16 bits */
1330#define MEM_RSEXIT_MASK 0xc000
1331#define MEM_RSEXIT_SHIFT 14
1332#define MEM_CONT_BUSY_MASK 0x3000
1333#define MEM_CONT_BUSY_SHIFT 12
1334#define MEM_AVG_BUSY_MASK 0x0c00
1335#define MEM_AVG_BUSY_SHIFT 10
1336#define MEM_EVAL_CHG_MASK 0x0300
1337#define MEM_EVAL_BUSY_SHIFT 8
1338#define MEM_MON_IDLE_MASK 0x00c0
1339#define MEM_MON_IDLE_SHIFT 6
1340#define MEM_UP_EVAL_MASK 0x0030
1341#define MEM_UP_EVAL_SHIFT 4
1342#define MEM_DOWN_EVAL_MASK 0x000c
1343#define MEM_DOWN_EVAL_SHIFT 2
1344#define MEM_SW_CMD_MASK 0x0003
1345#define MEM_INT_STEER_GFX 0
1346#define MEM_INT_STEER_CMR 1
1347#define MEM_INT_STEER_SMI 2
1348#define MEM_INT_STEER_SCI 3
1349#define MEMINTRSTS 0x11184
1350#define MEMINT_RSEXIT (1<<7)
1351#define MEMINT_CONT_BUSY (1<<6)
1352#define MEMINT_AVG_BUSY (1<<5)
1353#define MEMINT_EVAL_CHG (1<<4)
1354#define MEMINT_MON_IDLE (1<<3)
1355#define MEMINT_UP_EVAL (1<<2)
1356#define MEMINT_DOWN_EVAL (1<<1)
1357#define MEMINT_SW_CMD (1<<0)
1358#define MEMMODECTL 0x11190
1359#define MEMMODE_BOOST_EN (1<<31)
1360#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1361#define MEMMODE_BOOST_FREQ_SHIFT 24
1362#define MEMMODE_IDLE_MODE_MASK 0x00030000
1363#define MEMMODE_IDLE_MODE_SHIFT 16
1364#define MEMMODE_IDLE_MODE_EVAL 0
1365#define MEMMODE_IDLE_MODE_CONT 1
1366#define MEMMODE_HWIDLE_EN (1<<15)
1367#define MEMMODE_SWMODE_EN (1<<14)
1368#define MEMMODE_RCLK_GATE (1<<13)
1369#define MEMMODE_HW_UPDATE (1<<12)
1370#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1371#define MEMMODE_FSTART_SHIFT 8
1372#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1373#define MEMMODE_FMAX_SHIFT 4
1374#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1375#define RCBMAXAVG 0x1119c
1376#define MEMSWCTL2 0x1119e /* Cantiga only */
1377#define SWMEMCMD_RENDER_OFF (0 << 13)
1378#define SWMEMCMD_RENDER_ON (1 << 13)
1379#define SWMEMCMD_SWFREQ (2 << 13)
1380#define SWMEMCMD_TARVID (3 << 13)
1381#define SWMEMCMD_VRM_OFF (4 << 13)
1382#define SWMEMCMD_VRM_ON (5 << 13)
1383#define CMDSTS (1<<12)
1384#define SFCAVM (1<<11)
1385#define SWFREQ_MASK 0x0380 /* P0-7 */
1386#define SWFREQ_SHIFT 7
1387#define TARVID_MASK 0x001f
1388#define MEMSTAT_CTG 0x111a0
1389#define RCBMINAVG 0x111a0
1390#define RCUPEI 0x111b0
1391#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001392#define RSTDBYCTL 0x111b8
1393#define RS1EN (1<<31)
1394#define RS2EN (1<<30)
1395#define RS3EN (1<<29)
1396#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1397#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1398#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1399#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1400#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1401#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1402#define RSX_STATUS_MASK (7<<20)
1403#define RSX_STATUS_ON (0<<20)
1404#define RSX_STATUS_RC1 (1<<20)
1405#define RSX_STATUS_RC1E (2<<20)
1406#define RSX_STATUS_RS1 (3<<20)
1407#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1408#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1409#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1410#define RSX_STATUS_RSVD2 (7<<20)
1411#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1412#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1413#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1414#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1415#define RS1CONTSAV_MASK (3<<14)
1416#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1417#define RS1CONTSAV_RSVD (1<<14)
1418#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1419#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1420#define NORMSLEXLAT_MASK (3<<12)
1421#define SLOW_RS123 (0<<12)
1422#define SLOW_RS23 (1<<12)
1423#define SLOW_RS3 (2<<12)
1424#define NORMAL_RS123 (3<<12)
1425#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1426#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1427#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1428#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1429#define RS_CSTATE_MASK (3<<4)
1430#define RS_CSTATE_C367_RS1 (0<<4)
1431#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1432#define RS_CSTATE_RSVD (2<<4)
1433#define RS_CSTATE_C367_RS2 (3<<4)
1434#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1435#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001436#define VIDCTL 0x111c0
1437#define VIDSTS 0x111c8
1438#define VIDSTART 0x111cc /* 8 bits */
1439#define MEMSTAT_ILK 0x111f8
1440#define MEMSTAT_VID_MASK 0x7f00
1441#define MEMSTAT_VID_SHIFT 8
1442#define MEMSTAT_PSTATE_MASK 0x00f8
1443#define MEMSTAT_PSTATE_SHIFT 3
1444#define MEMSTAT_MON_ACTV (1<<2)
1445#define MEMSTAT_SRC_CTL_MASK 0x0003
1446#define MEMSTAT_SRC_CTL_CORE 0
1447#define MEMSTAT_SRC_CTL_TRB 1
1448#define MEMSTAT_SRC_CTL_THM 2
1449#define MEMSTAT_SRC_CTL_STDBY 3
1450#define RCPREVBSYTUPAVG 0x113b8
1451#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001452#define PMMISC 0x11214
1453#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001454#define SDEW 0x1124c
1455#define CSIEW0 0x11250
1456#define CSIEW1 0x11254
1457#define CSIEW2 0x11258
1458#define PEW 0x1125c
1459#define DEW 0x11270
1460#define MCHAFE 0x112c0
1461#define CSIEC 0x112e0
1462#define DMIEC 0x112e4
1463#define DDREC 0x112e8
1464#define PEG0EC 0x112ec
1465#define PEG1EC 0x112f0
1466#define GFXEC 0x112f4
1467#define RPPREVBSYTUPAVG 0x113b8
1468#define RPPREVBSYTDNAVG 0x113bc
1469#define ECR 0x11600
1470#define ECR_GPFE (1<<31)
1471#define ECR_IMONE (1<<30)
1472#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1473#define OGW0 0x11608
1474#define OGW1 0x1160c
1475#define EG0 0x11610
1476#define EG1 0x11614
1477#define EG2 0x11618
1478#define EG3 0x1161c
1479#define EG4 0x11620
1480#define EG5 0x11624
1481#define EG6 0x11628
1482#define EG7 0x1162c
1483#define PXW 0x11664
1484#define PXWL 0x11680
1485#define LCFUSE02 0x116c0
1486#define LCFUSE_HIV_MASK 0x000000ff
1487#define CSIPLL0 0x12c10
1488#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001489#define PEG_BAND_GAP_DATA 0x14d68
1490
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001491#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1492#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1493#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1494
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001495#define GEN6_GT_PERF_STATUS 0x145948
1496#define GEN6_RP_STATE_LIMITS 0x145994
1497#define GEN6_RP_STATE_CAP 0x145998
1498
Jesse Barnes585fb112008-07-29 11:54:06 -07001499/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001500 * Logical Context regs
1501 */
1502#define CCID 0x2180
1503#define CCID_EN (1<<0)
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001504#define CXT_SIZE 0x21a0
1505#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1506#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1507#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1508#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1509#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1510#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1511 GEN6_CXT_RING_SIZE(cxt_reg) + \
1512 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1513 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1514 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001515#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001516#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1517#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001518#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1519#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1520#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1521#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ben Widawsky6a4ea122012-07-18 10:10:10 -07001522#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_POWER_SIZE(ctx_reg) + \
1523 GEN7_CXT_RING_SIZE(ctx_reg) + \
1524 GEN7_CXT_RENDER_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001525 GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
1526 GEN7_CXT_GT1_SIZE(ctx_reg) + \
1527 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawsky2e4291e2012-07-24 20:47:30 -07001528#define HSW_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 26) & 0x3f)
1529#define HSW_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 23) & 0x7)
1530#define HSW_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 15) & 0xff)
1531#define HSW_CXT_TOTAL_SIZE(ctx_reg) (HSW_CXT_POWER_SIZE(ctx_reg) + \
1532 HSW_CXT_RING_SIZE(ctx_reg) + \
1533 HSW_CXT_RENDER_SIZE(ctx_reg) + \
1534 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
1535
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001536
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001537/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001538 * Overlay regs
1539 */
1540
1541#define OVADD 0x30000
1542#define DOVSTA 0x30008
1543#define OC_BUF (0x3<<20)
1544#define OGAMC5 0x30010
1545#define OGAMC4 0x30014
1546#define OGAMC3 0x30018
1547#define OGAMC2 0x3001c
1548#define OGAMC1 0x30020
1549#define OGAMC0 0x30024
1550
1551/*
1552 * Display engine regs
1553 */
1554
1555/* Pipe A timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001556#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1557#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1558#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1559#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1560#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1561#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1562#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1563#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1564#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
Jesse Barnes585fb112008-07-29 11:54:06 -07001565
1566/* Pipe B timing regs */
Ville Syrjälä4e8e7eb2013-01-24 15:29:46 +02001567#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1568#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1569#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1570#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1571#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1572#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1573#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1574#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1575#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001576
Jesse Barnes585fb112008-07-29 11:54:06 -07001577
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001578#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1579#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1580#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1581#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1582#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1583#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001584#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02001585#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001586
Jesse Barnes585fb112008-07-29 11:54:06 -07001587/* VGA port control */
1588#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001589#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02001590#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001591
Jesse Barnes585fb112008-07-29 11:54:06 -07001592#define ADPA_DAC_ENABLE (1<<31)
1593#define ADPA_DAC_DISABLE 0
1594#define ADPA_PIPE_SELECT_MASK (1<<30)
1595#define ADPA_PIPE_A_SELECT 0
1596#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001597#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02001598/* CPT uses bits 29:30 for pch transcoder select */
1599#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
1600#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
1601#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
1602#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
1603#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
1604#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
1605#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
1606#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
1607#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
1608#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
1609#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
1610#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
1611#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
1612#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
1613#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
1614#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
1615#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
1616#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
1617#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001618#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1619#define ADPA_SETS_HVPOLARITY 0
1620#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1621#define ADPA_VSYNC_CNTL_ENABLE 0
1622#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1623#define ADPA_HSYNC_CNTL_ENABLE 0
1624#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1625#define ADPA_VSYNC_ACTIVE_LOW 0
1626#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1627#define ADPA_HSYNC_ACTIVE_LOW 0
1628#define ADPA_DPMS_MASK (~(3<<10))
1629#define ADPA_DPMS_ON (0<<10)
1630#define ADPA_DPMS_SUSPEND (1<<10)
1631#define ADPA_DPMS_STANDBY (2<<10)
1632#define ADPA_DPMS_OFF (3<<10)
1633
Chris Wilson939fe4d2010-10-09 10:33:26 +01001634
Jesse Barnes585fb112008-07-29 11:54:06 -07001635/* Hotplug control (945+ only) */
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001636#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01001637#define PORTB_HOTPLUG_INT_EN (1 << 29)
1638#define PORTC_HOTPLUG_INT_EN (1 << 28)
1639#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001640#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1641#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1642#define TV_HOTPLUG_INT_EN (1 << 18)
1643#define CRT_HOTPLUG_INT_EN (1 << 9)
1644#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001645#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1646/* must use period 64 on GM45 according to docs */
1647#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1648#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1649#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1650#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1651#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1652#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1653#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1654#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1655#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1656#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1657#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1658#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001659
Ville Syrjälä67d62c52013-01-24 15:29:44 +02001660#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
Chris Wilson10f76a32012-05-11 18:01:32 +01001661/* HDMI/DP bits are gen4+ */
Daniel Vetter26739f12013-02-07 12:42:32 +01001662#define PORTB_HOTPLUG_LIVE_STATUS (1 << 29)
1663#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
1664#define PORTD_HOTPLUG_LIVE_STATUS (1 << 27)
1665#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
1666#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
1667#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01001668/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07001669#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1670#define TV_HOTPLUG_INT_STATUS (1 << 10)
1671#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1672#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1673#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1674#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Chris Wilson084b6122012-05-11 18:01:33 +01001675/* SDVO is different across gen3/4 */
1676#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1677#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1678#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1679#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1680#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1681#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Jesse Barnes585fb112008-07-29 11:54:06 -07001682
Paulo Zanonic20cd312013-02-19 16:21:45 -03001683/* SDVO and HDMI port control.
1684 * The same register may be used for SDVO or HDMI */
1685#define GEN3_SDVOB 0x61140
1686#define GEN3_SDVOC 0x61160
1687#define GEN4_HDMIB GEN3_SDVOB
1688#define GEN4_HDMIC GEN3_SDVOC
1689#define PCH_SDVOB 0xe1140
1690#define PCH_HDMIB PCH_SDVOB
1691#define PCH_HDMIC 0xe1150
1692#define PCH_HDMID 0xe1160
1693
1694/* Gen 3 SDVO bits: */
1695#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001696#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
1697#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001698#define SDVO_PIPE_B_SELECT (1 << 30)
1699#define SDVO_STALL_SELECT (1 << 29)
1700#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001701/**
1702 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07001703 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07001704 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1705 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001706#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07001707#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03001708#define SDVO_PHASE_SELECT_MASK (15 << 19)
1709#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1710#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1711#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
1712#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
1713#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
1714#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001715/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001716#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
1717 SDVO_INTERRUPT_ENABLE)
1718#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
1719
1720/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001721#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001722#define SDVO_ENCODING_SDVO (0 << 10)
1723#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001724#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
1725#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001726#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001727#define SDVO_AUDIO_ENABLE (1 << 6)
1728/* VSYNC/HSYNC bits new with 965, default is to be set */
1729#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1730#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1731
1732/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001733#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03001734#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
1735
1736/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001737#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
1738#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03001739
Jesse Barnes585fb112008-07-29 11:54:06 -07001740
1741/* DVO port control */
1742#define DVOA 0x61120
1743#define DVOB 0x61140
1744#define DVOC 0x61160
1745#define DVO_ENABLE (1 << 31)
1746#define DVO_PIPE_B_SELECT (1 << 30)
1747#define DVO_PIPE_STALL_UNUSED (0 << 28)
1748#define DVO_PIPE_STALL (1 << 28)
1749#define DVO_PIPE_STALL_TV (2 << 28)
1750#define DVO_PIPE_STALL_MASK (3 << 28)
1751#define DVO_USE_VGA_SYNC (1 << 15)
1752#define DVO_DATA_ORDER_I740 (0 << 14)
1753#define DVO_DATA_ORDER_FP (1 << 14)
1754#define DVO_VSYNC_DISABLE (1 << 11)
1755#define DVO_HSYNC_DISABLE (1 << 10)
1756#define DVO_VSYNC_TRISTATE (1 << 9)
1757#define DVO_HSYNC_TRISTATE (1 << 8)
1758#define DVO_BORDER_ENABLE (1 << 7)
1759#define DVO_DATA_ORDER_GBRG (1 << 6)
1760#define DVO_DATA_ORDER_RGGB (0 << 6)
1761#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1762#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1763#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1764#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1765#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1766#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1767#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1768#define DVO_PRESERVE_MASK (0x7<<24)
1769#define DVOA_SRCDIM 0x61124
1770#define DVOB_SRCDIM 0x61144
1771#define DVOC_SRCDIM 0x61164
1772#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1773#define DVO_SRCDIM_VERTICAL_SHIFT 0
1774
1775/* LVDS port control */
1776#define LVDS 0x61180
1777/*
1778 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1779 * the DPLL semantics change when the LVDS is assigned to that pipe.
1780 */
1781#define LVDS_PORT_EN (1 << 31)
1782/* Selects pipe B for LVDS data. Must be set on pre-965. */
1783#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001784#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001785#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001786/* LVDS dithering flag on 965/g4x platform */
1787#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001788/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1789#define LVDS_VSYNC_POLARITY (1 << 21)
1790#define LVDS_HSYNC_POLARITY (1 << 20)
1791
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001792/* Enable border for unscaled (or aspect-scaled) display */
1793#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001794/*
1795 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1796 * pixel.
1797 */
1798#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1799#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1800#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1801/*
1802 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1803 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1804 * on.
1805 */
1806#define LVDS_A3_POWER_MASK (3 << 6)
1807#define LVDS_A3_POWER_DOWN (0 << 6)
1808#define LVDS_A3_POWER_UP (3 << 6)
1809/*
1810 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1811 * is set.
1812 */
1813#define LVDS_CLKB_POWER_MASK (3 << 4)
1814#define LVDS_CLKB_POWER_DOWN (0 << 4)
1815#define LVDS_CLKB_POWER_UP (3 << 4)
1816/*
1817 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1818 * setting for whether we are in dual-channel mode. The B3 pair will
1819 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1820 */
1821#define LVDS_B0B3_POWER_MASK (3 << 2)
1822#define LVDS_B0B3_POWER_DOWN (0 << 2)
1823#define LVDS_B0B3_POWER_UP (3 << 2)
1824
David Härdeman3c17fe42010-09-24 21:44:32 +02001825/* Video Data Island Packet control */
1826#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03001827/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
1828 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
1829 * of the infoframe structure specified by CEA-861. */
1830#define VIDEO_DIP_DATA_SIZE 32
David Härdeman3c17fe42010-09-24 21:44:32 +02001831#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001832/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02001833#define VIDEO_DIP_ENABLE (1 << 31)
1834#define VIDEO_DIP_PORT_B (1 << 29)
1835#define VIDEO_DIP_PORT_C (2 << 29)
Paulo Zanoni4e89ee12012-05-04 17:18:26 -03001836#define VIDEO_DIP_PORT_D (3 << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03001837#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001838#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02001839#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1840#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001841#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02001842#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1843#define VIDEO_DIP_SELECT_AVI (0 << 19)
1844#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1845#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07001846#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02001847#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1848#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1849#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03001850#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001851/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001852#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
1853#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001854#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03001855#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
1856#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03001857#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02001858
Jesse Barnes585fb112008-07-29 11:54:06 -07001859/* Panel power sequencing */
1860#define PP_STATUS 0x61200
1861#define PP_ON (1 << 31)
1862/*
1863 * Indicates that all dependencies of the panel are on:
1864 *
1865 * - PLL enabled
1866 * - pipe enabled
1867 * - LVDS/DVOB/DVOC on
1868 */
1869#define PP_READY (1 << 30)
1870#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07001871#define PP_SEQUENCE_POWER_UP (1 << 28)
1872#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1873#define PP_SEQUENCE_MASK (3 << 28)
1874#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001875#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001876#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07001877#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1878#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1879#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1880#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1881#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1882#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1883#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1884#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1885#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001886#define PP_CONTROL 0x61204
1887#define POWER_TARGET_ON (1 << 0)
1888#define PP_ON_DELAYS 0x61208
1889#define PP_OFF_DELAYS 0x6120c
1890#define PP_DIVISOR 0x61210
1891
1892/* Panel fitting */
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001893#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07001894#define PFIT_ENABLE (1 << 31)
1895#define PFIT_PIPE_MASK (3 << 29)
1896#define PFIT_PIPE_SHIFT 29
1897#define VERT_INTERP_DISABLE (0 << 10)
1898#define VERT_INTERP_BILINEAR (1 << 10)
1899#define VERT_INTERP_MASK (3 << 10)
1900#define VERT_AUTO_SCALE (1 << 9)
1901#define HORIZ_INTERP_DISABLE (0 << 6)
1902#define HORIZ_INTERP_BILINEAR (1 << 6)
1903#define HORIZ_INTERP_MASK (3 << 6)
1904#define HORIZ_AUTO_SCALE (1 << 5)
1905#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001906#define PFIT_FILTER_FUZZY (0 << 24)
1907#define PFIT_SCALING_AUTO (0 << 26)
1908#define PFIT_SCALING_PROGRAMMED (1 << 26)
1909#define PFIT_SCALING_PILLAR (2 << 26)
1910#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001911#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001912/* Pre-965 */
1913#define PFIT_VERT_SCALE_SHIFT 20
1914#define PFIT_VERT_SCALE_MASK 0xfff00000
1915#define PFIT_HORIZ_SCALE_SHIFT 4
1916#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1917/* 965+ */
1918#define PFIT_VERT_SCALE_SHIFT_965 16
1919#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1920#define PFIT_HORIZ_SCALE_SHIFT_965 0
1921#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1922
Ville Syrjälä7e470ab2013-01-24 15:29:43 +02001923#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07001924
1925/* Backlight control */
Jesse Barnes585fb112008-07-29 11:54:06 -07001926#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02001927#define BLM_PWM_ENABLE (1 << 31)
1928#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
1929#define BLM_PIPE_SELECT (1 << 29)
1930#define BLM_PIPE_SELECT_IVB (3 << 29)
1931#define BLM_PIPE_A (0 << 29)
1932#define BLM_PIPE_B (1 << 29)
1933#define BLM_PIPE_C (2 << 29) /* ivb + */
1934#define BLM_PIPE(pipe) ((pipe) << 29)
1935#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
1936#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
1937#define BLM_PHASE_IN_ENABLE (1 << 25)
1938#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
1939#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
1940#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
1941#define BLM_PHASE_IN_COUNT_SHIFT (8)
1942#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
1943#define BLM_PHASE_IN_INCR_SHIFT (0)
1944#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
1945#define BLC_PWM_CTL 0x61254
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001946/*
1947 * This is the most significant 15 bits of the number of backlight cycles in a
1948 * complete cycle of the modulated backlight control.
1949 *
1950 * The actual value is this field multiplied by two.
1951 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02001952#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1953#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1954#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001955/*
1956 * This is the number of cycles out of the backlight modulation cycle for which
1957 * the backlight is on.
1958 *
1959 * This field must be no greater than the number of cycles in the complete
1960 * backlight modulation cycle.
1961 */
1962#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1963#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02001964#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
1965#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001966
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001967#define BLC_HIST_CTL 0x61260
1968
Daniel Vetter7cf41602012-06-05 10:07:09 +02001969/* New registers for PCH-split platforms. Safe where new bits show up, the
1970 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
1971#define BLC_PWM_CPU_CTL2 0x48250
1972#define BLC_PWM_CPU_CTL 0x48254
1973
1974/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
1975 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
1976#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02001977#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02001978#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
1979#define BLM_PCH_POLARITY (1 << 29)
1980#define BLC_PWM_PCH_CTL2 0xc8254
1981
Jesse Barnes585fb112008-07-29 11:54:06 -07001982/* TV port control */
1983#define TV_CTL 0x68000
1984/** Enables the TV encoder */
1985# define TV_ENC_ENABLE (1 << 31)
1986/** Sources the TV encoder input from pipe B instead of A. */
1987# define TV_ENC_PIPEB_SELECT (1 << 30)
1988/** Outputs composite video (DAC A only) */
1989# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1990/** Outputs SVideo video (DAC B/C) */
1991# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1992/** Outputs Component video (DAC A/B/C) */
1993# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1994/** Outputs Composite and SVideo (DAC A/B/C) */
1995# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1996# define TV_TRILEVEL_SYNC (1 << 21)
1997/** Enables slow sync generation (945GM only) */
1998# define TV_SLOW_SYNC (1 << 20)
1999/** Selects 4x oversampling for 480i and 576p */
2000# define TV_OVERSAMPLE_4X (0 << 18)
2001/** Selects 2x oversampling for 720p and 1080i */
2002# define TV_OVERSAMPLE_2X (1 << 18)
2003/** Selects no oversampling for 1080p */
2004# define TV_OVERSAMPLE_NONE (2 << 18)
2005/** Selects 8x oversampling */
2006# define TV_OVERSAMPLE_8X (3 << 18)
2007/** Selects progressive mode rather than interlaced */
2008# define TV_PROGRESSIVE (1 << 17)
2009/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2010# define TV_PAL_BURST (1 << 16)
2011/** Field for setting delay of Y compared to C */
2012# define TV_YC_SKEW_MASK (7 << 12)
2013/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2014# define TV_ENC_SDP_FIX (1 << 11)
2015/**
2016 * Enables a fix for the 915GM only.
2017 *
2018 * Not sure what it does.
2019 */
2020# define TV_ENC_C0_FIX (1 << 10)
2021/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002022# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002023# define TV_FUSE_STATE_MASK (3 << 4)
2024/** Read-only state that reports all features enabled */
2025# define TV_FUSE_STATE_ENABLED (0 << 4)
2026/** Read-only state that reports that Macrovision is disabled in hardware*/
2027# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2028/** Read-only state that reports that TV-out is disabled in hardware. */
2029# define TV_FUSE_STATE_DISABLED (2 << 4)
2030/** Normal operation */
2031# define TV_TEST_MODE_NORMAL (0 << 0)
2032/** Encoder test pattern 1 - combo pattern */
2033# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2034/** Encoder test pattern 2 - full screen vertical 75% color bars */
2035# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2036/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2037# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2038/** Encoder test pattern 4 - random noise */
2039# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2040/** Encoder test pattern 5 - linear color ramps */
2041# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2042/**
2043 * This test mode forces the DACs to 50% of full output.
2044 *
2045 * This is used for load detection in combination with TVDAC_SENSE_MASK
2046 */
2047# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2048# define TV_TEST_MODE_MASK (7 << 0)
2049
2050#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002051# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002052/**
2053 * Reports that DAC state change logic has reported change (RO).
2054 *
2055 * This gets cleared when TV_DAC_STATE_EN is cleared
2056*/
2057# define TVDAC_STATE_CHG (1 << 31)
2058# define TVDAC_SENSE_MASK (7 << 28)
2059/** Reports that DAC A voltage is above the detect threshold */
2060# define TVDAC_A_SENSE (1 << 30)
2061/** Reports that DAC B voltage is above the detect threshold */
2062# define TVDAC_B_SENSE (1 << 29)
2063/** Reports that DAC C voltage is above the detect threshold */
2064# define TVDAC_C_SENSE (1 << 28)
2065/**
2066 * Enables DAC state detection logic, for load-based TV detection.
2067 *
2068 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2069 * to off, for load detection to work.
2070 */
2071# define TVDAC_STATE_CHG_EN (1 << 27)
2072/** Sets the DAC A sense value to high */
2073# define TVDAC_A_SENSE_CTL (1 << 26)
2074/** Sets the DAC B sense value to high */
2075# define TVDAC_B_SENSE_CTL (1 << 25)
2076/** Sets the DAC C sense value to high */
2077# define TVDAC_C_SENSE_CTL (1 << 24)
2078/** Overrides the ENC_ENABLE and DAC voltage levels */
2079# define DAC_CTL_OVERRIDE (1 << 7)
2080/** Sets the slew rate. Must be preserved in software */
2081# define ENC_TVDAC_SLEW_FAST (1 << 6)
2082# define DAC_A_1_3_V (0 << 4)
2083# define DAC_A_1_1_V (1 << 4)
2084# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002085# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002086# define DAC_B_1_3_V (0 << 2)
2087# define DAC_B_1_1_V (1 << 2)
2088# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002089# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002090# define DAC_C_1_3_V (0 << 0)
2091# define DAC_C_1_1_V (1 << 0)
2092# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002093# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002094
2095/**
2096 * CSC coefficients are stored in a floating point format with 9 bits of
2097 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2098 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2099 * -1 (0x3) being the only legal negative value.
2100 */
2101#define TV_CSC_Y 0x68010
2102# define TV_RY_MASK 0x07ff0000
2103# define TV_RY_SHIFT 16
2104# define TV_GY_MASK 0x00000fff
2105# define TV_GY_SHIFT 0
2106
2107#define TV_CSC_Y2 0x68014
2108# define TV_BY_MASK 0x07ff0000
2109# define TV_BY_SHIFT 16
2110/**
2111 * Y attenuation for component video.
2112 *
2113 * Stored in 1.9 fixed point.
2114 */
2115# define TV_AY_MASK 0x000003ff
2116# define TV_AY_SHIFT 0
2117
2118#define TV_CSC_U 0x68018
2119# define TV_RU_MASK 0x07ff0000
2120# define TV_RU_SHIFT 16
2121# define TV_GU_MASK 0x000007ff
2122# define TV_GU_SHIFT 0
2123
2124#define TV_CSC_U2 0x6801c
2125# define TV_BU_MASK 0x07ff0000
2126# define TV_BU_SHIFT 16
2127/**
2128 * U attenuation for component video.
2129 *
2130 * Stored in 1.9 fixed point.
2131 */
2132# define TV_AU_MASK 0x000003ff
2133# define TV_AU_SHIFT 0
2134
2135#define TV_CSC_V 0x68020
2136# define TV_RV_MASK 0x0fff0000
2137# define TV_RV_SHIFT 16
2138# define TV_GV_MASK 0x000007ff
2139# define TV_GV_SHIFT 0
2140
2141#define TV_CSC_V2 0x68024
2142# define TV_BV_MASK 0x07ff0000
2143# define TV_BV_SHIFT 16
2144/**
2145 * V attenuation for component video.
2146 *
2147 * Stored in 1.9 fixed point.
2148 */
2149# define TV_AV_MASK 0x000007ff
2150# define TV_AV_SHIFT 0
2151
2152#define TV_CLR_KNOBS 0x68028
2153/** 2s-complement brightness adjustment */
2154# define TV_BRIGHTNESS_MASK 0xff000000
2155# define TV_BRIGHTNESS_SHIFT 24
2156/** Contrast adjustment, as a 2.6 unsigned floating point number */
2157# define TV_CONTRAST_MASK 0x00ff0000
2158# define TV_CONTRAST_SHIFT 16
2159/** Saturation adjustment, as a 2.6 unsigned floating point number */
2160# define TV_SATURATION_MASK 0x0000ff00
2161# define TV_SATURATION_SHIFT 8
2162/** Hue adjustment, as an integer phase angle in degrees */
2163# define TV_HUE_MASK 0x000000ff
2164# define TV_HUE_SHIFT 0
2165
2166#define TV_CLR_LEVEL 0x6802c
2167/** Controls the DAC level for black */
2168# define TV_BLACK_LEVEL_MASK 0x01ff0000
2169# define TV_BLACK_LEVEL_SHIFT 16
2170/** Controls the DAC level for blanking */
2171# define TV_BLANK_LEVEL_MASK 0x000001ff
2172# define TV_BLANK_LEVEL_SHIFT 0
2173
2174#define TV_H_CTL_1 0x68030
2175/** Number of pixels in the hsync. */
2176# define TV_HSYNC_END_MASK 0x1fff0000
2177# define TV_HSYNC_END_SHIFT 16
2178/** Total number of pixels minus one in the line (display and blanking). */
2179# define TV_HTOTAL_MASK 0x00001fff
2180# define TV_HTOTAL_SHIFT 0
2181
2182#define TV_H_CTL_2 0x68034
2183/** Enables the colorburst (needed for non-component color) */
2184# define TV_BURST_ENA (1 << 31)
2185/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2186# define TV_HBURST_START_SHIFT 16
2187# define TV_HBURST_START_MASK 0x1fff0000
2188/** Length of the colorburst */
2189# define TV_HBURST_LEN_SHIFT 0
2190# define TV_HBURST_LEN_MASK 0x0001fff
2191
2192#define TV_H_CTL_3 0x68038
2193/** End of hblank, measured in pixels minus one from start of hsync */
2194# define TV_HBLANK_END_SHIFT 16
2195# define TV_HBLANK_END_MASK 0x1fff0000
2196/** Start of hblank, measured in pixels minus one from start of hsync */
2197# define TV_HBLANK_START_SHIFT 0
2198# define TV_HBLANK_START_MASK 0x0001fff
2199
2200#define TV_V_CTL_1 0x6803c
2201/** XXX */
2202# define TV_NBR_END_SHIFT 16
2203# define TV_NBR_END_MASK 0x07ff0000
2204/** XXX */
2205# define TV_VI_END_F1_SHIFT 8
2206# define TV_VI_END_F1_MASK 0x00003f00
2207/** XXX */
2208# define TV_VI_END_F2_SHIFT 0
2209# define TV_VI_END_F2_MASK 0x0000003f
2210
2211#define TV_V_CTL_2 0x68040
2212/** Length of vsync, in half lines */
2213# define TV_VSYNC_LEN_MASK 0x07ff0000
2214# define TV_VSYNC_LEN_SHIFT 16
2215/** Offset of the start of vsync in field 1, measured in one less than the
2216 * number of half lines.
2217 */
2218# define TV_VSYNC_START_F1_MASK 0x00007f00
2219# define TV_VSYNC_START_F1_SHIFT 8
2220/**
2221 * Offset of the start of vsync in field 2, measured in one less than the
2222 * number of half lines.
2223 */
2224# define TV_VSYNC_START_F2_MASK 0x0000007f
2225# define TV_VSYNC_START_F2_SHIFT 0
2226
2227#define TV_V_CTL_3 0x68044
2228/** Enables generation of the equalization signal */
2229# define TV_EQUAL_ENA (1 << 31)
2230/** Length of vsync, in half lines */
2231# define TV_VEQ_LEN_MASK 0x007f0000
2232# define TV_VEQ_LEN_SHIFT 16
2233/** Offset of the start of equalization in field 1, measured in one less than
2234 * the number of half lines.
2235 */
2236# define TV_VEQ_START_F1_MASK 0x0007f00
2237# define TV_VEQ_START_F1_SHIFT 8
2238/**
2239 * Offset of the start of equalization in field 2, measured in one less than
2240 * the number of half lines.
2241 */
2242# define TV_VEQ_START_F2_MASK 0x000007f
2243# define TV_VEQ_START_F2_SHIFT 0
2244
2245#define TV_V_CTL_4 0x68048
2246/**
2247 * Offset to start of vertical colorburst, measured in one less than the
2248 * number of lines from vertical start.
2249 */
2250# define TV_VBURST_START_F1_MASK 0x003f0000
2251# define TV_VBURST_START_F1_SHIFT 16
2252/**
2253 * Offset to the end of vertical colorburst, measured in one less than the
2254 * number of lines from the start of NBR.
2255 */
2256# define TV_VBURST_END_F1_MASK 0x000000ff
2257# define TV_VBURST_END_F1_SHIFT 0
2258
2259#define TV_V_CTL_5 0x6804c
2260/**
2261 * Offset to start of vertical colorburst, measured in one less than the
2262 * number of lines from vertical start.
2263 */
2264# define TV_VBURST_START_F2_MASK 0x003f0000
2265# define TV_VBURST_START_F2_SHIFT 16
2266/**
2267 * Offset to the end of vertical colorburst, measured in one less than the
2268 * number of lines from the start of NBR.
2269 */
2270# define TV_VBURST_END_F2_MASK 0x000000ff
2271# define TV_VBURST_END_F2_SHIFT 0
2272
2273#define TV_V_CTL_6 0x68050
2274/**
2275 * Offset to start of vertical colorburst, measured in one less than the
2276 * number of lines from vertical start.
2277 */
2278# define TV_VBURST_START_F3_MASK 0x003f0000
2279# define TV_VBURST_START_F3_SHIFT 16
2280/**
2281 * Offset to the end of vertical colorburst, measured in one less than the
2282 * number of lines from the start of NBR.
2283 */
2284# define TV_VBURST_END_F3_MASK 0x000000ff
2285# define TV_VBURST_END_F3_SHIFT 0
2286
2287#define TV_V_CTL_7 0x68054
2288/**
2289 * Offset to start of vertical colorburst, measured in one less than the
2290 * number of lines from vertical start.
2291 */
2292# define TV_VBURST_START_F4_MASK 0x003f0000
2293# define TV_VBURST_START_F4_SHIFT 16
2294/**
2295 * Offset to the end of vertical colorburst, measured in one less than the
2296 * number of lines from the start of NBR.
2297 */
2298# define TV_VBURST_END_F4_MASK 0x000000ff
2299# define TV_VBURST_END_F4_SHIFT 0
2300
2301#define TV_SC_CTL_1 0x68060
2302/** Turns on the first subcarrier phase generation DDA */
2303# define TV_SC_DDA1_EN (1 << 31)
2304/** Turns on the first subcarrier phase generation DDA */
2305# define TV_SC_DDA2_EN (1 << 30)
2306/** Turns on the first subcarrier phase generation DDA */
2307# define TV_SC_DDA3_EN (1 << 29)
2308/** Sets the subcarrier DDA to reset frequency every other field */
2309# define TV_SC_RESET_EVERY_2 (0 << 24)
2310/** Sets the subcarrier DDA to reset frequency every fourth field */
2311# define TV_SC_RESET_EVERY_4 (1 << 24)
2312/** Sets the subcarrier DDA to reset frequency every eighth field */
2313# define TV_SC_RESET_EVERY_8 (2 << 24)
2314/** Sets the subcarrier DDA to never reset the frequency */
2315# define TV_SC_RESET_NEVER (3 << 24)
2316/** Sets the peak amplitude of the colorburst.*/
2317# define TV_BURST_LEVEL_MASK 0x00ff0000
2318# define TV_BURST_LEVEL_SHIFT 16
2319/** Sets the increment of the first subcarrier phase generation DDA */
2320# define TV_SCDDA1_INC_MASK 0x00000fff
2321# define TV_SCDDA1_INC_SHIFT 0
2322
2323#define TV_SC_CTL_2 0x68064
2324/** Sets the rollover for the second subcarrier phase generation DDA */
2325# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2326# define TV_SCDDA2_SIZE_SHIFT 16
2327/** Sets the increent of the second subcarrier phase generation DDA */
2328# define TV_SCDDA2_INC_MASK 0x00007fff
2329# define TV_SCDDA2_INC_SHIFT 0
2330
2331#define TV_SC_CTL_3 0x68068
2332/** Sets the rollover for the third subcarrier phase generation DDA */
2333# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2334# define TV_SCDDA3_SIZE_SHIFT 16
2335/** Sets the increent of the third subcarrier phase generation DDA */
2336# define TV_SCDDA3_INC_MASK 0x00007fff
2337# define TV_SCDDA3_INC_SHIFT 0
2338
2339#define TV_WIN_POS 0x68070
2340/** X coordinate of the display from the start of horizontal active */
2341# define TV_XPOS_MASK 0x1fff0000
2342# define TV_XPOS_SHIFT 16
2343/** Y coordinate of the display from the start of vertical active (NBR) */
2344# define TV_YPOS_MASK 0x00000fff
2345# define TV_YPOS_SHIFT 0
2346
2347#define TV_WIN_SIZE 0x68074
2348/** Horizontal size of the display window, measured in pixels*/
2349# define TV_XSIZE_MASK 0x1fff0000
2350# define TV_XSIZE_SHIFT 16
2351/**
2352 * Vertical size of the display window, measured in pixels.
2353 *
2354 * Must be even for interlaced modes.
2355 */
2356# define TV_YSIZE_MASK 0x00000fff
2357# define TV_YSIZE_SHIFT 0
2358
2359#define TV_FILTER_CTL_1 0x68080
2360/**
2361 * Enables automatic scaling calculation.
2362 *
2363 * If set, the rest of the registers are ignored, and the calculated values can
2364 * be read back from the register.
2365 */
2366# define TV_AUTO_SCALE (1 << 31)
2367/**
2368 * Disables the vertical filter.
2369 *
2370 * This is required on modes more than 1024 pixels wide */
2371# define TV_V_FILTER_BYPASS (1 << 29)
2372/** Enables adaptive vertical filtering */
2373# define TV_VADAPT (1 << 28)
2374# define TV_VADAPT_MODE_MASK (3 << 26)
2375/** Selects the least adaptive vertical filtering mode */
2376# define TV_VADAPT_MODE_LEAST (0 << 26)
2377/** Selects the moderately adaptive vertical filtering mode */
2378# define TV_VADAPT_MODE_MODERATE (1 << 26)
2379/** Selects the most adaptive vertical filtering mode */
2380# define TV_VADAPT_MODE_MOST (3 << 26)
2381/**
2382 * Sets the horizontal scaling factor.
2383 *
2384 * This should be the fractional part of the horizontal scaling factor divided
2385 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2386 *
2387 * (src width - 1) / ((oversample * dest width) - 1)
2388 */
2389# define TV_HSCALE_FRAC_MASK 0x00003fff
2390# define TV_HSCALE_FRAC_SHIFT 0
2391
2392#define TV_FILTER_CTL_2 0x68084
2393/**
2394 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2395 *
2396 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2397 */
2398# define TV_VSCALE_INT_MASK 0x00038000
2399# define TV_VSCALE_INT_SHIFT 15
2400/**
2401 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2402 *
2403 * \sa TV_VSCALE_INT_MASK
2404 */
2405# define TV_VSCALE_FRAC_MASK 0x00007fff
2406# define TV_VSCALE_FRAC_SHIFT 0
2407
2408#define TV_FILTER_CTL_3 0x68088
2409/**
2410 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2411 *
2412 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2413 *
2414 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2415 */
2416# define TV_VSCALE_IP_INT_MASK 0x00038000
2417# define TV_VSCALE_IP_INT_SHIFT 15
2418/**
2419 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2420 *
2421 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2422 *
2423 * \sa TV_VSCALE_IP_INT_MASK
2424 */
2425# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2426# define TV_VSCALE_IP_FRAC_SHIFT 0
2427
2428#define TV_CC_CONTROL 0x68090
2429# define TV_CC_ENABLE (1 << 31)
2430/**
2431 * Specifies which field to send the CC data in.
2432 *
2433 * CC data is usually sent in field 0.
2434 */
2435# define TV_CC_FID_MASK (1 << 27)
2436# define TV_CC_FID_SHIFT 27
2437/** Sets the horizontal position of the CC data. Usually 135. */
2438# define TV_CC_HOFF_MASK 0x03ff0000
2439# define TV_CC_HOFF_SHIFT 16
2440/** Sets the vertical position of the CC data. Usually 21 */
2441# define TV_CC_LINE_MASK 0x0000003f
2442# define TV_CC_LINE_SHIFT 0
2443
2444#define TV_CC_DATA 0x68094
2445# define TV_CC_RDY (1 << 31)
2446/** Second word of CC data to be transmitted. */
2447# define TV_CC_DATA_2_MASK 0x007f0000
2448# define TV_CC_DATA_2_SHIFT 16
2449/** First word of CC data to be transmitted. */
2450# define TV_CC_DATA_1_MASK 0x0000007f
2451# define TV_CC_DATA_1_SHIFT 0
2452
2453#define TV_H_LUMA_0 0x68100
2454#define TV_H_LUMA_59 0x681ec
2455#define TV_H_CHROMA_0 0x68200
2456#define TV_H_CHROMA_59 0x682ec
2457#define TV_V_LUMA_0 0x68300
2458#define TV_V_LUMA_42 0x683a8
2459#define TV_V_CHROMA_0 0x68400
2460#define TV_V_CHROMA_42 0x684a8
2461
Keith Packard040d87f2009-05-30 20:42:33 -07002462/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002463#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002464#define DP_B 0x64100
2465#define DP_C 0x64200
2466#define DP_D 0x64300
2467
2468#define DP_PORT_EN (1 << 31)
2469#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002470#define DP_PIPE_MASK (1 << 30)
2471
Keith Packard040d87f2009-05-30 20:42:33 -07002472/* Link training mode - select a suitable mode for each stage */
2473#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2474#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2475#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2476#define DP_LINK_TRAIN_OFF (3 << 28)
2477#define DP_LINK_TRAIN_MASK (3 << 28)
2478#define DP_LINK_TRAIN_SHIFT 28
2479
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002480/* CPT Link training mode */
2481#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2482#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2483#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2484#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2485#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2486#define DP_LINK_TRAIN_SHIFT_CPT 8
2487
Keith Packard040d87f2009-05-30 20:42:33 -07002488/* Signal voltages. These are mostly controlled by the other end */
2489#define DP_VOLTAGE_0_4 (0 << 25)
2490#define DP_VOLTAGE_0_6 (1 << 25)
2491#define DP_VOLTAGE_0_8 (2 << 25)
2492#define DP_VOLTAGE_1_2 (3 << 25)
2493#define DP_VOLTAGE_MASK (7 << 25)
2494#define DP_VOLTAGE_SHIFT 25
2495
2496/* Signal pre-emphasis levels, like voltages, the other end tells us what
2497 * they want
2498 */
2499#define DP_PRE_EMPHASIS_0 (0 << 22)
2500#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2501#define DP_PRE_EMPHASIS_6 (2 << 22)
2502#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2503#define DP_PRE_EMPHASIS_MASK (7 << 22)
2504#define DP_PRE_EMPHASIS_SHIFT 22
2505
2506/* How many wires to use. I guess 3 was too hard */
2507#define DP_PORT_WIDTH_1 (0 << 19)
2508#define DP_PORT_WIDTH_2 (1 << 19)
2509#define DP_PORT_WIDTH_4 (3 << 19)
2510#define DP_PORT_WIDTH_MASK (7 << 19)
2511
2512/* Mystic DPCD version 1.1 special mode */
2513#define DP_ENHANCED_FRAMING (1 << 18)
2514
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002515/* eDP */
2516#define DP_PLL_FREQ_270MHZ (0 << 16)
2517#define DP_PLL_FREQ_160MHZ (1 << 16)
2518#define DP_PLL_FREQ_MASK (3 << 16)
2519
Keith Packard040d87f2009-05-30 20:42:33 -07002520/** locked once port is enabled */
2521#define DP_PORT_REVERSAL (1 << 15)
2522
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002523/* eDP */
2524#define DP_PLL_ENABLE (1 << 14)
2525
Keith Packard040d87f2009-05-30 20:42:33 -07002526/** sends the clock on lane 15 of the PEG for debug */
2527#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2528
2529#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002530#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002531
2532/** limit RGB values to avoid confusing TVs */
2533#define DP_COLOR_RANGE_16_235 (1 << 8)
2534
2535/** Turn on the audio link */
2536#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2537
2538/** vs and hs sync polarity */
2539#define DP_SYNC_VS_HIGH (1 << 4)
2540#define DP_SYNC_HS_HIGH (1 << 3)
2541
2542/** A fantasy */
2543#define DP_DETECTED (1 << 2)
2544
2545/** The aux channel provides a way to talk to the
2546 * signal sink for DDC etc. Max packet size supported
2547 * is 20 bytes in each direction, hence the 5 fixed
2548 * data registers
2549 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002550#define DPA_AUX_CH_CTL 0x64010
2551#define DPA_AUX_CH_DATA1 0x64014
2552#define DPA_AUX_CH_DATA2 0x64018
2553#define DPA_AUX_CH_DATA3 0x6401c
2554#define DPA_AUX_CH_DATA4 0x64020
2555#define DPA_AUX_CH_DATA5 0x64024
2556
Keith Packard040d87f2009-05-30 20:42:33 -07002557#define DPB_AUX_CH_CTL 0x64110
2558#define DPB_AUX_CH_DATA1 0x64114
2559#define DPB_AUX_CH_DATA2 0x64118
2560#define DPB_AUX_CH_DATA3 0x6411c
2561#define DPB_AUX_CH_DATA4 0x64120
2562#define DPB_AUX_CH_DATA5 0x64124
2563
2564#define DPC_AUX_CH_CTL 0x64210
2565#define DPC_AUX_CH_DATA1 0x64214
2566#define DPC_AUX_CH_DATA2 0x64218
2567#define DPC_AUX_CH_DATA3 0x6421c
2568#define DPC_AUX_CH_DATA4 0x64220
2569#define DPC_AUX_CH_DATA5 0x64224
2570
2571#define DPD_AUX_CH_CTL 0x64310
2572#define DPD_AUX_CH_DATA1 0x64314
2573#define DPD_AUX_CH_DATA2 0x64318
2574#define DPD_AUX_CH_DATA3 0x6431c
2575#define DPD_AUX_CH_DATA4 0x64320
2576#define DPD_AUX_CH_DATA5 0x64324
2577
2578#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2579#define DP_AUX_CH_CTL_DONE (1 << 30)
2580#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2581#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2582#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2583#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2584#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2585#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2586#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2587#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2588#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2589#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2590#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2591#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2592#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2593#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2594#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2595#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2596#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2597#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2598#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2599
2600/*
2601 * Computing GMCH M and N values for the Display Port link
2602 *
2603 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2604 *
2605 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2606 *
2607 * The GMCH value is used internally
2608 *
2609 * bytes_per_pixel is the number of bytes coming out of the plane,
2610 * which is after the LUTs, so we want the bytes for our color format.
2611 * For our current usage, this is always 3, one byte for R, G and B.
2612 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002613#define _PIPEA_GMCH_DATA_M 0x70050
2614#define _PIPEB_GMCH_DATA_M 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002615
2616/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2617#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2618#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2619
2620#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2621
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002622#define _PIPEA_GMCH_DATA_N 0x70054
2623#define _PIPEB_GMCH_DATA_N 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002624#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2625
2626/*
2627 * Computing Link M and N values for the Display Port link
2628 *
2629 * Link M / N = pixel_clock / ls_clk
2630 *
2631 * (the DP spec calls pixel_clock the 'strm_clk')
2632 *
2633 * The Link value is transmitted in the Main Stream
2634 * Attributes and VB-ID.
2635 */
2636
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002637#define _PIPEA_DP_LINK_M 0x70060
2638#define _PIPEB_DP_LINK_M 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002639#define PIPEA_DP_LINK_M_MASK (0xffffff)
2640
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002641#define _PIPEA_DP_LINK_N 0x70064
2642#define _PIPEB_DP_LINK_N 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002643#define PIPEA_DP_LINK_N_MASK (0xffffff)
2644
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002645#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2646#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2647#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2648#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2649
Jesse Barnes585fb112008-07-29 11:54:06 -07002650/* Display & cursor control */
2651
2652/* Pipe A */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002653#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
Paulo Zanoni837ba002012-05-04 17:18:14 -03002654#define DSL_LINEMASK_GEN2 0x00000fff
2655#define DSL_LINEMASK_GEN3 0x00001fff
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002656#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
Chris Wilson5eddb702010-09-11 13:48:45 +01002657#define PIPECONF_ENABLE (1<<31)
2658#define PIPECONF_DISABLE 0
2659#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002660#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilsonf47166d2012-03-22 15:00:50 +00002661#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01002662#define PIPECONF_SINGLE_WIDE 0
2663#define PIPECONF_PIPE_UNLOCKED 0
2664#define PIPECONF_PIPE_LOCKED (1<<25)
2665#define PIPECONF_PALETTE 0
2666#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002667#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002668#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03002669#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002670/* Note that pre-gen3 does not support interlaced display directly. Panel
2671 * fitting must be disabled on pre-ilk for interlaced. */
2672#define PIPECONF_PROGRESSIVE (0 << 21)
2673#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2674#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2675#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2676#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2677/* Ironlake and later have a complete new set of values for interlaced. PFIT
2678 * means panel fitter required, PF means progressive fetch, DBL means power
2679 * saving pixel doubling. */
2680#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2681#define PIPECONF_INTERLACED_ILK (3 << 21)
2682#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2683#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Jesse Barnes652c3932009-08-17 13:31:43 -07002684#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02002685#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002686#define PIPECONF_BPC_MASK (0x7 << 5)
2687#define PIPECONF_8BPC (0<<5)
2688#define PIPECONF_10BPC (1<<5)
2689#define PIPECONF_6BPC (2<<5)
2690#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002691#define PIPECONF_DITHER_EN (1<<4)
2692#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2693#define PIPECONF_DITHER_TYPE_SP (0<<2)
2694#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2695#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2696#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002697#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
Jesse Barnes585fb112008-07-29 11:54:06 -07002698#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002699#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002700#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2701#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2702#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002703#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002704#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2705#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2706#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2707#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002708#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07002709#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2710#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2711#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2712#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2713#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2714#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002715#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002716#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002717#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02002718#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07002719#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2720#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2721#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002722#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002723#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2724#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2725#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2726#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2727#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2728#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2729#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2730#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2731#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2732#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2733#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2734
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002735#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002736#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002737#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2738#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2739#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2740#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002741
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002742#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07002743#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002744#define PIPEB_HLINE_INT_EN (1<<28)
2745#define PIPEB_VBLANK_INT_EN (1<<27)
2746#define SPRITED_FLIPDONE_INT_EN (1<<26)
2747#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2748#define PLANEB_FLIPDONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07002749#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002750#define PIPEA_HLINE_INT_EN (1<<20)
2751#define PIPEA_VBLANK_INT_EN (1<<19)
2752#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2753#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2754#define PLANEA_FLIPDONE_INT_EN (1<<16)
2755
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02002756#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002757#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2758#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2759#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2760#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2761#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2762#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2763#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2764#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2765#define DPINVGTT_EN_MASK 0xff0000
2766#define CURSORB_INVALID_GTT_STATUS (1<<7)
2767#define CURSORA_INVALID_GTT_STATUS (1<<6)
2768#define SPRITED_INVALID_GTT_STATUS (1<<5)
2769#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2770#define PLANEB_INVALID_GTT_STATUS (1<<3)
2771#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2772#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2773#define PLANEA_INVALID_GTT_STATUS (1<<0)
2774#define DPINVGTT_STATUS_MASK 0xff
2775
Jesse Barnes585fb112008-07-29 11:54:06 -07002776#define DSPARB 0x70030
2777#define DSPARB_CSTART_MASK (0x7f << 7)
2778#define DSPARB_CSTART_SHIFT 7
2779#define DSPARB_BSTART_MASK (0x7f)
2780#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002781#define DSPARB_BEND_SHIFT 9 /* on 855 */
2782#define DSPARB_AEND_SHIFT 0
2783
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002784#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002785#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002786#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002787#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002788#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002789#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002790#define DSPFW_PLANEB_MASK (0x7f<<8)
2791#define DSPFW_PLANEA_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002792#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002793#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002794#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002795#define DSPFW_PLANEC_MASK (0x7f)
Ville Syrjälä90f7da32013-01-24 15:29:39 +02002796#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002797#define DSPFW_HPLL_SR_EN (1<<31)
2798#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002799#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002800#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2801#define DSPFW_HPLL_CURSOR_SHIFT 16
2802#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2803#define DSPFW_HPLL_SR_MASK (0x1ff)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002804
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002805/* drain latency register values*/
2806#define DRAIN_LATENCY_PRECISION_32 32
2807#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02002808#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002809#define DDL_CURSORA_PRECISION_32 (1<<31)
2810#define DDL_CURSORA_PRECISION_16 (0<<31)
2811#define DDL_CURSORA_SHIFT 24
2812#define DDL_PLANEA_PRECISION_32 (1<<7)
2813#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02002814#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002815#define DDL_CURSORB_PRECISION_32 (1<<31)
2816#define DDL_CURSORB_PRECISION_16 (0<<31)
2817#define DDL_CURSORB_SHIFT 24
2818#define DDL_PLANEB_PRECISION_32 (1<<7)
2819#define DDL_PLANEB_PRECISION_16 (0<<7)
2820
Shaohua Li7662c8b2009-06-26 11:23:55 +08002821/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002822#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002823#define I915_FIFO_LINE_SIZE 64
2824#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002825
Jesse Barnesceb04242012-03-28 13:39:22 -07002826#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09002827#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002828#define I965_FIFO_SIZE 512
2829#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002830#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002831#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002832#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002833
Jesse Barnesceb04242012-03-28 13:39:22 -07002834#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09002835#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002836#define I915_MAX_WM 0x3f
2837
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002838#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2839#define PINEVIEW_FIFO_LINE_SIZE 64
2840#define PINEVIEW_MAX_WM 0x1ff
2841#define PINEVIEW_DFT_WM 0x3f
2842#define PINEVIEW_DFT_HPLLOFF_WM 0
2843#define PINEVIEW_GUARD_WM 10
2844#define PINEVIEW_CURSOR_FIFO 64
2845#define PINEVIEW_CURSOR_MAX_WM 0x3f
2846#define PINEVIEW_CURSOR_DFT_WM 0
2847#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002848
Jesse Barnesceb04242012-03-28 13:39:22 -07002849#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002850#define I965_CURSOR_FIFO 64
2851#define I965_CURSOR_MAX_WM 32
2852#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002853
2854/* define the Watermark register on Ironlake */
2855#define WM0_PIPEA_ILK 0x45100
2856#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2857#define WM0_PIPE_PLANE_SHIFT 16
2858#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2859#define WM0_PIPE_SPRITE_SHIFT 8
2860#define WM0_PIPE_CURSOR_MASK (0x1f)
2861
2862#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07002863#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002864#define WM1_LP_ILK 0x45108
2865#define WM1_LP_SR_EN (1<<31)
2866#define WM1_LP_LATENCY_SHIFT 24
2867#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002868#define WM1_LP_FBC_MASK (0xf<<20)
2869#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002870#define WM1_LP_SR_MASK (0x1ff<<8)
2871#define WM1_LP_SR_SHIFT 8
2872#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002873#define WM2_LP_ILK 0x4510c
2874#define WM2_LP_EN (1<<31)
2875#define WM3_LP_ILK 0x45110
2876#define WM3_LP_EN (1<<31)
2877#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002878#define WM2S_LP_IVB 0x45124
2879#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002880#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002881
2882/* Memory latency timer register */
2883#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08002884#define MLTR_WM1_SHIFT 0
2885#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002886/* the unit of memory self-refresh latency time is 0.5us */
2887#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08002888#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2889#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2890#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002891
2892/* define the fifo size on Ironlake */
2893#define ILK_DISPLAY_FIFO 128
2894#define ILK_DISPLAY_MAXWM 64
2895#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002896#define ILK_CURSOR_FIFO 32
2897#define ILK_CURSOR_MAXWM 16
2898#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002899
2900#define ILK_DISPLAY_SR_FIFO 512
2901#define ILK_DISPLAY_MAX_SRWM 0x1ff
2902#define ILK_DISPLAY_DFT_SRWM 0x3f
2903#define ILK_CURSOR_SR_FIFO 64
2904#define ILK_CURSOR_MAX_SRWM 0x3f
2905#define ILK_CURSOR_DFT_SRWM 8
2906
2907#define ILK_FIFO_LINE_SIZE 64
2908
Yuanhan Liu13982612010-12-15 15:42:31 +08002909/* define the WM info on Sandybridge */
2910#define SNB_DISPLAY_FIFO 128
2911#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2912#define SNB_DISPLAY_DFTWM 8
2913#define SNB_CURSOR_FIFO 32
2914#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2915#define SNB_CURSOR_DFTWM 8
2916
2917#define SNB_DISPLAY_SR_FIFO 512
2918#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2919#define SNB_DISPLAY_DFT_SRWM 0x3f
2920#define SNB_CURSOR_SR_FIFO 64
2921#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2922#define SNB_CURSOR_DFT_SRWM 8
2923
2924#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2925
2926#define SNB_FIFO_LINE_SIZE 64
2927
2928
2929/* the address where we get all kinds of latency value */
2930#define SSKPD 0x5d10
2931#define SSKPD_WM_MASK 0x3f
2932#define SSKPD_WM0_SHIFT 0
2933#define SSKPD_WM1_SHIFT 8
2934#define SSKPD_WM2_SHIFT 16
2935#define SSKPD_WM3_SHIFT 24
2936
2937#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2938#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2939#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2940#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2941#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2942
Jesse Barnes585fb112008-07-29 11:54:06 -07002943/*
2944 * The two pipe frame counter registers are not synchronized, so
2945 * reading a stable value is somewhat tricky. The following code
2946 * should work:
2947 *
2948 * do {
2949 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2950 * PIPE_FRAME_HIGH_SHIFT;
2951 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2952 * PIPE_FRAME_LOW_SHIFT);
2953 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2954 * PIPE_FRAME_HIGH_SHIFT);
2955 * } while (high1 != high2);
2956 * frame = (high1 << 8) | low1;
2957 */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002958#define _PIPEAFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x70040)
Jesse Barnes585fb112008-07-29 11:54:06 -07002959#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2960#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02002961#define _PIPEAFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x70044)
Jesse Barnes585fb112008-07-29 11:54:06 -07002962#define PIPE_FRAME_LOW_MASK 0xff000000
2963#define PIPE_FRAME_LOW_SHIFT 24
2964#define PIPE_PIXEL_MASK 0x00ffffff
2965#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002966/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002967#define _PIPEA_FRMCOUNT_GM45 0x70040
2968#define _PIPEA_FLIPCOUNT_GM45 0x70044
2969#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07002970
2971/* Cursor A & B regs */
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02002972#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
Jesse Barnes14b60392009-05-20 16:47:08 -04002973/* Old style CUR*CNTR flags (desktop 8xx) */
2974#define CURSOR_ENABLE 0x80000000
2975#define CURSOR_GAMMA_ENABLE 0x40000000
2976#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02002977#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04002978#define CURSOR_FORMAT_SHIFT 24
2979#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2980#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2981#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2982#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2983#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2984#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2985/* New style CUR*CNTR flags */
2986#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002987#define CURSOR_MODE_DISABLE 0x00
2988#define CURSOR_MODE_64_32B_AX 0x07
2989#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04002990#define MCURSOR_PIPE_SELECT (1 << 28)
2991#define MCURSOR_PIPE_A 0x00
2992#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002993#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02002994#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
2995#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07002996#define CURSOR_POS_MASK 0x007FF
2997#define CURSOR_POS_SIGN 0x8000
2998#define CURSOR_X_SHIFT 0
2999#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04003000#define CURSIZE 0x700a0
Ville Syrjälä9dc33f32013-01-24 15:29:37 +02003001#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3002#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3003#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003004
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003005#define _CURBCNTR_IVB 0x71080
3006#define _CURBBASE_IVB 0x71084
3007#define _CURBPOS_IVB 0x71088
3008
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003009#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3010#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3011#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003012
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003013#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3014#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3015#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3016
Jesse Barnes585fb112008-07-29 11:54:06 -07003017/* Display A control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003018#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003019#define DISPLAY_PLANE_ENABLE (1<<31)
3020#define DISPLAY_PLANE_DISABLE 0
3021#define DISPPLANE_GAMMA_ENABLE (1<<30)
3022#define DISPPLANE_GAMMA_DISABLE 0
3023#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003024#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003025#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003026#define DISPPLANE_BGRA555 (0x3<<26)
3027#define DISPPLANE_BGRX555 (0x4<<26)
3028#define DISPPLANE_BGRX565 (0x5<<26)
3029#define DISPPLANE_BGRX888 (0x6<<26)
3030#define DISPPLANE_BGRA888 (0x7<<26)
3031#define DISPPLANE_RGBX101010 (0x8<<26)
3032#define DISPPLANE_RGBA101010 (0x9<<26)
3033#define DISPPLANE_BGRX101010 (0xa<<26)
3034#define DISPPLANE_RGBX161616 (0xc<<26)
3035#define DISPPLANE_RGBX888 (0xe<<26)
3036#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003037#define DISPPLANE_STEREO_ENABLE (1<<25)
3038#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003039#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003040#define DISPPLANE_SEL_PIPE_SHIFT 24
3041#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003042#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003043#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003044#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3045#define DISPPLANE_SRC_KEY_DISABLE 0
3046#define DISPPLANE_LINE_DOUBLE (1<<20)
3047#define DISPPLANE_NO_LINE_DOUBLE 0
3048#define DISPPLANE_STEREO_POLARITY_FIRST 0
3049#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003050#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003051#define DISPPLANE_TILED (1<<10)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003052#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3053#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3054#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3055#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3056#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3057#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3058#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3059#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003060
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003061#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3062#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3063#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3064#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3065#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3066#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3067#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003068#define DSPLINOFF(plane) DSPADDR(plane)
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00003069#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003070#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003071
Armin Reese446f2542012-03-30 16:20:16 -07003072/* Display/Sprite base address macros */
3073#define DISP_BASEADDR_MASK (0xfffff000)
3074#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3075#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3076#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
Daniel Vetterc2c75132012-07-05 12:17:30 +02003077 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
Armin Reese446f2542012-03-30 16:20:16 -07003078
Jesse Barnes585fb112008-07-29 11:54:06 -07003079/* VBIOS flags */
Ville Syrjälä80a75f72013-01-24 15:29:33 +02003080#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3081#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3082#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3083#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3084#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3085#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3086#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3087#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3088#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3089#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3090#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3091#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3092#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003093
3094/* Pipe B */
Ville Syrjälä0c3870e2013-01-24 15:29:36 +02003095#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3096#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3097#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
3098#define _PIPEBFRAMEHIGH (dev_priv->info->display_mmio_offset + 0x71040)
3099#define _PIPEBFRAMEPIXEL (dev_priv->info->display_mmio_offset + 0x71044)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003100#define _PIPEB_FRMCOUNT_GM45 0x71040
3101#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003102
Jesse Barnes585fb112008-07-29 11:54:06 -07003103
3104/* Display B control */
Ville Syrjälä895abf02013-01-24 15:29:35 +02003105#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003106#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3107#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3108#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3109#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Ville Syrjälä895abf02013-01-24 15:29:35 +02003110#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3111#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3112#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3113#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3114#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3115#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3116#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3117#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003118
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003119/* Sprite A control */
3120#define _DVSACNTR 0x72180
3121#define DVS_ENABLE (1<<31)
3122#define DVS_GAMMA_ENABLE (1<<30)
3123#define DVS_PIXFORMAT_MASK (3<<25)
3124#define DVS_FORMAT_YUV422 (0<<25)
3125#define DVS_FORMAT_RGBX101010 (1<<25)
3126#define DVS_FORMAT_RGBX888 (2<<25)
3127#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003128#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003129#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003130#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003131#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3132#define DVS_YUV_ORDER_YUYV (0<<16)
3133#define DVS_YUV_ORDER_UYVY (1<<16)
3134#define DVS_YUV_ORDER_YVYU (2<<16)
3135#define DVS_YUV_ORDER_VYUY (3<<16)
3136#define DVS_DEST_KEY (1<<2)
3137#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3138#define DVS_TILED (1<<10)
3139#define _DVSALINOFF 0x72184
3140#define _DVSASTRIDE 0x72188
3141#define _DVSAPOS 0x7218c
3142#define _DVSASIZE 0x72190
3143#define _DVSAKEYVAL 0x72194
3144#define _DVSAKEYMSK 0x72198
3145#define _DVSASURF 0x7219c
3146#define _DVSAKEYMAXVAL 0x721a0
3147#define _DVSATILEOFF 0x721a4
3148#define _DVSASURFLIVE 0x721ac
3149#define _DVSASCALE 0x72204
3150#define DVS_SCALE_ENABLE (1<<31)
3151#define DVS_FILTER_MASK (3<<29)
3152#define DVS_FILTER_MEDIUM (0<<29)
3153#define DVS_FILTER_ENHANCING (1<<29)
3154#define DVS_FILTER_SOFTENING (2<<29)
3155#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3156#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3157#define _DVSAGAMC 0x72300
3158
3159#define _DVSBCNTR 0x73180
3160#define _DVSBLINOFF 0x73184
3161#define _DVSBSTRIDE 0x73188
3162#define _DVSBPOS 0x7318c
3163#define _DVSBSIZE 0x73190
3164#define _DVSBKEYVAL 0x73194
3165#define _DVSBKEYMSK 0x73198
3166#define _DVSBSURF 0x7319c
3167#define _DVSBKEYMAXVAL 0x731a0
3168#define _DVSBTILEOFF 0x731a4
3169#define _DVSBSURFLIVE 0x731ac
3170#define _DVSBSCALE 0x73204
3171#define _DVSBGAMC 0x73300
3172
3173#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3174#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3175#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3176#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3177#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003178#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003179#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3180#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3181#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003182#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3183#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003184#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003185
3186#define _SPRA_CTL 0x70280
3187#define SPRITE_ENABLE (1<<31)
3188#define SPRITE_GAMMA_ENABLE (1<<30)
3189#define SPRITE_PIXFORMAT_MASK (7<<25)
3190#define SPRITE_FORMAT_YUV422 (0<<25)
3191#define SPRITE_FORMAT_RGBX101010 (1<<25)
3192#define SPRITE_FORMAT_RGBX888 (2<<25)
3193#define SPRITE_FORMAT_RGBX161616 (3<<25)
3194#define SPRITE_FORMAT_YUV444 (4<<25)
3195#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003196#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003197#define SPRITE_SOURCE_KEY (1<<22)
3198#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3199#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3200#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3201#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3202#define SPRITE_YUV_ORDER_YUYV (0<<16)
3203#define SPRITE_YUV_ORDER_UYVY (1<<16)
3204#define SPRITE_YUV_ORDER_YVYU (2<<16)
3205#define SPRITE_YUV_ORDER_VYUY (3<<16)
3206#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3207#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3208#define SPRITE_TILED (1<<10)
3209#define SPRITE_DEST_KEY (1<<2)
3210#define _SPRA_LINOFF 0x70284
3211#define _SPRA_STRIDE 0x70288
3212#define _SPRA_POS 0x7028c
3213#define _SPRA_SIZE 0x70290
3214#define _SPRA_KEYVAL 0x70294
3215#define _SPRA_KEYMSK 0x70298
3216#define _SPRA_SURF 0x7029c
3217#define _SPRA_KEYMAX 0x702a0
3218#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003219#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003220#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003221#define _SPRA_SCALE 0x70304
3222#define SPRITE_SCALE_ENABLE (1<<31)
3223#define SPRITE_FILTER_MASK (3<<29)
3224#define SPRITE_FILTER_MEDIUM (0<<29)
3225#define SPRITE_FILTER_ENHANCING (1<<29)
3226#define SPRITE_FILTER_SOFTENING (2<<29)
3227#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3228#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3229#define _SPRA_GAMC 0x70400
3230
3231#define _SPRB_CTL 0x71280
3232#define _SPRB_LINOFF 0x71284
3233#define _SPRB_STRIDE 0x71288
3234#define _SPRB_POS 0x7128c
3235#define _SPRB_SIZE 0x71290
3236#define _SPRB_KEYVAL 0x71294
3237#define _SPRB_KEYMSK 0x71298
3238#define _SPRB_SURF 0x7129c
3239#define _SPRB_KEYMAX 0x712a0
3240#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003241#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003242#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003243#define _SPRB_SCALE 0x71304
3244#define _SPRB_GAMC 0x71400
3245
3246#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3247#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3248#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3249#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3250#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3251#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3252#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3253#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3254#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3255#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003256#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003257#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3258#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003259#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003260
Jesse Barnes585fb112008-07-29 11:54:06 -07003261/* VBIOS regs */
3262#define VGACNTRL 0x71400
3263# define VGA_DISP_DISABLE (1 << 31)
3264# define VGA_2X_MODE (1 << 30)
3265# define VGA_PIPE_B_SELECT (1 << 29)
3266
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003267#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3268
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003269/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003270
3271#define CPU_VGACNTRL 0x41000
3272
3273#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3274#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3275#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3276#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3277#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3278#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3279#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3280#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3281#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3282
3283/* refresh rate hardware control */
3284#define RR_HW_CTL 0x45300
3285#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3286#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3287
3288#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003289#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003290#define FDI_PLL_BIOS_1 0x46004
3291#define FDI_PLL_BIOS_2 0x46008
3292#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3293#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3294#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3295
Eric Anholt8956c8b2010-03-18 13:21:14 -07003296#define PCH_3DCGDIS0 0x46020
3297# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3298# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3299
Eric Anholt06f37752010-12-14 10:06:46 -08003300#define PCH_3DCGDIS1 0x46024
3301# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3302
Zhenyu Wangb9055052009-06-05 15:38:38 +08003303#define FDI_PLL_FREQ_CTL 0x46030
3304#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3305#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3306#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3307
3308
Ville Syrjäläaab17132013-01-24 15:29:32 +02003309#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003310#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3311#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01003312#define PIPE_DATA_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003313#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
Chris Wilson5eddb702010-09-11 13:48:45 +01003314#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003315
Ville Syrjäläaab17132013-01-24 15:29:32 +02003316#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
Chris Wilson5eddb702010-09-11 13:48:45 +01003317#define PIPE_DATA_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003318#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003319#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003320
Ville Syrjäläaab17132013-01-24 15:29:32 +02003321#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
Chris Wilson5eddb702010-09-11 13:48:45 +01003322#define PIPE_LINK_M1_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003323#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
Chris Wilson5eddb702010-09-11 13:48:45 +01003324#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003325
Ville Syrjäläaab17132013-01-24 15:29:32 +02003326#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
Chris Wilson5eddb702010-09-11 13:48:45 +01003327#define PIPE_LINK_M2_OFFSET 0
Ville Syrjäläaab17132013-01-24 15:29:32 +02003328#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003329#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003330
3331/* PIPEB timing regs are same start from 0x61000 */
3332
Ville Syrjäläaab17132013-01-24 15:29:32 +02003333#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3334#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003335
Ville Syrjäläaab17132013-01-24 15:29:32 +02003336#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3337#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003338
Ville Syrjäläaab17132013-01-24 15:29:32 +02003339#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3340#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003341
Ville Syrjäläaab17132013-01-24 15:29:32 +02003342#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3343#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
Chris Wilson5eddb702010-09-11 13:48:45 +01003344
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02003345#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3346#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3347#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3348#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3349#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3350#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3351#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3352#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003353
3354/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003355/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3356#define _PFA_CTL_1 0x68080
3357#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003358#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02003359#define PF_PIPE_SEL_MASK_IVB (3<<29)
3360#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003361#define PF_FILTER_MASK (3<<23)
3362#define PF_FILTER_PROGRAMMED (0<<23)
3363#define PF_FILTER_MED_3x3 (1<<23)
3364#define PF_FILTER_EDGE_ENHANCE (2<<23)
3365#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003366#define _PFA_WIN_SZ 0x68074
3367#define _PFB_WIN_SZ 0x68874
3368#define _PFA_WIN_POS 0x68070
3369#define _PFB_WIN_POS 0x68870
3370#define _PFA_VSCALE 0x68084
3371#define _PFB_VSCALE 0x68884
3372#define _PFA_HSCALE 0x68090
3373#define _PFB_HSCALE 0x68890
3374
3375#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3376#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3377#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3378#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3379#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003380
3381/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003382#define _LGC_PALETTE_A 0x4a000
3383#define _LGC_PALETTE_B 0x4a800
3384#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003385
3386/* interrupts */
3387#define DE_MASTER_IRQ_CONTROL (1 << 31)
3388#define DE_SPRITEB_FLIP_DONE (1 << 29)
3389#define DE_SPRITEA_FLIP_DONE (1 << 28)
3390#define DE_PLANEB_FLIP_DONE (1 << 27)
3391#define DE_PLANEA_FLIP_DONE (1 << 26)
3392#define DE_PCU_EVENT (1 << 25)
3393#define DE_GTT_FAULT (1 << 24)
3394#define DE_POISON (1 << 23)
3395#define DE_PERFORM_COUNTER (1 << 22)
3396#define DE_PCH_EVENT (1 << 21)
3397#define DE_AUX_CHANNEL_A (1 << 20)
3398#define DE_DP_A_HOTPLUG (1 << 19)
3399#define DE_GSE (1 << 18)
3400#define DE_PIPEB_VBLANK (1 << 15)
3401#define DE_PIPEB_EVEN_FIELD (1 << 14)
3402#define DE_PIPEB_ODD_FIELD (1 << 13)
3403#define DE_PIPEB_LINE_COMPARE (1 << 12)
3404#define DE_PIPEB_VSYNC (1 << 11)
3405#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3406#define DE_PIPEA_VBLANK (1 << 7)
3407#define DE_PIPEA_EVEN_FIELD (1 << 6)
3408#define DE_PIPEA_ODD_FIELD (1 << 5)
3409#define DE_PIPEA_LINE_COMPARE (1 << 4)
3410#define DE_PIPEA_VSYNC (1 << 3)
3411#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3412
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003413/* More Ivybridge lolz */
3414#define DE_ERR_DEBUG_IVB (1<<30)
3415#define DE_GSE_IVB (1<<29)
3416#define DE_PCH_EVENT_IVB (1<<28)
3417#define DE_DP_A_HOTPLUG_IVB (1<<27)
3418#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01003419#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3420#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3421#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003422#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003423#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003424#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01003425#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3426#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003427#define DE_PIPEA_VBLANK_IVB (1<<0)
3428
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003429#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3430#define MASTER_INTERRUPT_ENABLE (1<<31)
3431
Zhenyu Wangb9055052009-06-05 15:38:38 +08003432#define DEISR 0x44000
3433#define DEIMR 0x44004
3434#define DEIIR 0x44008
3435#define DEIER 0x4400c
3436
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003437/* GT interrupt.
3438 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3439 * corresponding bits in the per-ring interrupt control registers. */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003440#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3441#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003442#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003443#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3444#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003445#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003446#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3447#define GT_PIPE_NOTIFY (1 << 4)
3448#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3449#define GT_SYNC_STATUS (1 << 2)
3450#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003451
3452#define GTISR 0x44010
3453#define GTIMR 0x44014
3454#define GTIIR 0x44018
3455#define GTIER 0x4401c
3456
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003457#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003458/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3459#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003460#define ILK_DPARB_GATE (1<<22)
3461#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003462#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3463#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3464#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3465#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3466#define ILK_HDCP_DISABLE (1<<25)
3467#define ILK_eDP_A_DISABLE (1<<24)
3468#define ILK_DESKTOP (1<<23)
Yuanhan Liu13982612010-12-15 15:42:31 +08003469
Damien Lespiau231e54f2012-10-19 17:55:41 +01003470#define ILK_DSPCLK_GATE_D 0x42020
3471#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
3472#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3473#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3474#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
3475#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003476
Eric Anholt116ac8d2011-12-21 10:31:09 -08003477#define IVB_CHICKEN3 0x4200c
3478# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3479# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3480
Zhenyu Wang553bd142009-09-02 10:57:52 +08003481#define DISP_ARB_CTL 0x45000
3482#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003483#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003484
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003485/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003486#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3487# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3488
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003489#define GEN7_L3CNTLREG1 0xB01C
3490#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07003491#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003492
3493#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3494#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3495
Jesse Barnes61939d92012-10-02 17:43:38 -05003496#define GEN7_L3SQCREG4 0xb034
3497#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
3498
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003499/* WaCatErrorRejectionIssue */
3500#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3501#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3502
Paulo Zanoni79f689a2012-10-05 12:05:52 -03003503#define HSW_FUSE_STRAP 0x42014
3504#define HSW_CDCLK_LIMIT (1 << 24)
3505
Zhenyu Wangb9055052009-06-05 15:38:38 +08003506/* PCH */
3507
Adam Jackson23e81d62012-06-06 15:45:44 -04003508/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08003509#define SDE_AUDIO_POWER_D (1 << 27)
3510#define SDE_AUDIO_POWER_C (1 << 26)
3511#define SDE_AUDIO_POWER_B (1 << 25)
3512#define SDE_AUDIO_POWER_SHIFT (25)
3513#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3514#define SDE_GMBUS (1 << 24)
3515#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3516#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3517#define SDE_AUDIO_HDCP_MASK (3 << 22)
3518#define SDE_AUDIO_TRANSB (1 << 21)
3519#define SDE_AUDIO_TRANSA (1 << 20)
3520#define SDE_AUDIO_TRANS_MASK (3 << 20)
3521#define SDE_POISON (1 << 19)
3522/* 18 reserved */
3523#define SDE_FDI_RXB (1 << 17)
3524#define SDE_FDI_RXA (1 << 16)
3525#define SDE_FDI_MASK (3 << 16)
3526#define SDE_AUXD (1 << 15)
3527#define SDE_AUXC (1 << 14)
3528#define SDE_AUXB (1 << 13)
3529#define SDE_AUX_MASK (7 << 13)
3530/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003531#define SDE_CRT_HOTPLUG (1 << 11)
3532#define SDE_PORTD_HOTPLUG (1 << 10)
3533#define SDE_PORTC_HOTPLUG (1 << 9)
3534#define SDE_PORTB_HOTPLUG (1 << 8)
3535#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00003536#define SDE_HOTPLUG_MASK (0xf << 8)
Jesse Barnes776ad802011-01-04 15:09:39 -08003537#define SDE_TRANSB_CRC_DONE (1 << 5)
3538#define SDE_TRANSB_CRC_ERR (1 << 4)
3539#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3540#define SDE_TRANSA_CRC_DONE (1 << 2)
3541#define SDE_TRANSA_CRC_ERR (1 << 1)
3542#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3543#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04003544
3545/* south display engine interrupt: CPT/PPT */
3546#define SDE_AUDIO_POWER_D_CPT (1 << 31)
3547#define SDE_AUDIO_POWER_C_CPT (1 << 30)
3548#define SDE_AUDIO_POWER_B_CPT (1 << 29)
3549#define SDE_AUDIO_POWER_SHIFT_CPT 29
3550#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3551#define SDE_AUXD_CPT (1 << 27)
3552#define SDE_AUXC_CPT (1 << 26)
3553#define SDE_AUXB_CPT (1 << 25)
3554#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003555#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3556#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3557#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04003558#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003559#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3560 SDE_PORTD_HOTPLUG_CPT | \
3561 SDE_PORTC_HOTPLUG_CPT | \
3562 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04003563#define SDE_GMBUS_CPT (1 << 17)
3564#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3565#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3566#define SDE_FDI_RXC_CPT (1 << 8)
3567#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3568#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3569#define SDE_FDI_RXB_CPT (1 << 4)
3570#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3571#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3572#define SDE_FDI_RXA_CPT (1 << 0)
3573#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3574 SDE_AUDIO_CP_REQ_B_CPT | \
3575 SDE_AUDIO_CP_REQ_A_CPT)
3576#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3577 SDE_AUDIO_CP_CHG_B_CPT | \
3578 SDE_AUDIO_CP_CHG_A_CPT)
3579#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3580 SDE_FDI_RXB_CPT | \
3581 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003582
3583#define SDEISR 0xc4000
3584#define SDEIMR 0xc4004
3585#define SDEIIR 0xc4008
3586#define SDEIER 0xc400c
3587
3588/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003589#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003590#define PORTD_HOTPLUG_ENABLE (1 << 20)
3591#define PORTD_PULSE_DURATION_2ms (0)
3592#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3593#define PORTD_PULSE_DURATION_6ms (2 << 18)
3594#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003595#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00003596#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
3597#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
3598#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3599#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003600#define PORTC_HOTPLUG_ENABLE (1 << 12)
3601#define PORTC_PULSE_DURATION_2ms (0)
3602#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3603#define PORTC_PULSE_DURATION_6ms (2 << 10)
3604#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003605#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00003606#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
3607#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
3608#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3609#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003610#define PORTB_HOTPLUG_ENABLE (1 << 4)
3611#define PORTB_PULSE_DURATION_2ms (0)
3612#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3613#define PORTB_PULSE_DURATION_6ms (2 << 2)
3614#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003615#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00003616#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
3617#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
3618#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3619#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003620
3621#define PCH_GPIOA 0xc5010
3622#define PCH_GPIOB 0xc5014
3623#define PCH_GPIOC 0xc5018
3624#define PCH_GPIOD 0xc501c
3625#define PCH_GPIOE 0xc5020
3626#define PCH_GPIOF 0xc5024
3627
Eric Anholtf0217c42009-12-01 11:56:30 -08003628#define PCH_GMBUS0 0xc5100
3629#define PCH_GMBUS1 0xc5104
3630#define PCH_GMBUS2 0xc5108
3631#define PCH_GMBUS3 0xc510c
3632#define PCH_GMBUS4 0xc5110
3633#define PCH_GMBUS5 0xc5120
3634
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003635#define _PCH_DPLL_A 0xc6014
3636#define _PCH_DPLL_B 0xc6018
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003637#define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003638
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003639#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003640#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003641#define _PCH_FPA1 0xc6044
3642#define _PCH_FPB0 0xc6048
3643#define _PCH_FPB1 0xc604c
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003644#define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3645#define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003646
3647#define PCH_DPLL_TEST 0xc606c
3648
3649#define PCH_DREF_CONTROL 0xC6200
3650#define DREF_CONTROL_MASK 0x7fc3
3651#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3652#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3653#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3654#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3655#define DREF_SSC_SOURCE_DISABLE (0<<11)
3656#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003657#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003658#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3659#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3660#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003661#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003662#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3663#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003664#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003665#define DREF_SSC4_DOWNSPREAD (0<<6)
3666#define DREF_SSC4_CENTERSPREAD (1<<6)
3667#define DREF_SSC1_DISABLE (0<<1)
3668#define DREF_SSC1_ENABLE (1<<1)
3669#define DREF_SSC4_DISABLE (0)
3670#define DREF_SSC4_ENABLE (1)
3671
3672#define PCH_RAWCLK_FREQ 0xc6204
3673#define FDL_TP1_TIMER_SHIFT 12
3674#define FDL_TP1_TIMER_MASK (3<<12)
3675#define FDL_TP2_TIMER_SHIFT 10
3676#define FDL_TP2_TIMER_MASK (3<<10)
3677#define RAWCLK_FREQ_MASK 0x3ff
3678
3679#define PCH_DPLL_TMR_CFG 0xc6208
3680
3681#define PCH_SSC4_PARMS 0xc6210
3682#define PCH_SSC4_AUX_PARMS 0xc6214
3683
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003684#define PCH_DPLL_SEL 0xc7000
3685#define TRANSA_DPLL_ENABLE (1<<3)
3686#define TRANSA_DPLLB_SEL (1<<0)
3687#define TRANSA_DPLLA_SEL 0
3688#define TRANSB_DPLL_ENABLE (1<<7)
3689#define TRANSB_DPLLB_SEL (1<<4)
3690#define TRANSB_DPLLA_SEL (0)
3691#define TRANSC_DPLL_ENABLE (1<<11)
3692#define TRANSC_DPLLB_SEL (1<<8)
3693#define TRANSC_DPLLA_SEL (0)
3694
Zhenyu Wangb9055052009-06-05 15:38:38 +08003695/* transcoder */
3696
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003697#define _TRANS_HTOTAL_A 0xe0000
Zhenyu Wangb9055052009-06-05 15:38:38 +08003698#define TRANS_HTOTAL_SHIFT 16
3699#define TRANS_HACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003700#define _TRANS_HBLANK_A 0xe0004
Zhenyu Wangb9055052009-06-05 15:38:38 +08003701#define TRANS_HBLANK_END_SHIFT 16
3702#define TRANS_HBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003703#define _TRANS_HSYNC_A 0xe0008
Zhenyu Wangb9055052009-06-05 15:38:38 +08003704#define TRANS_HSYNC_END_SHIFT 16
3705#define TRANS_HSYNC_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003706#define _TRANS_VTOTAL_A 0xe000c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003707#define TRANS_VTOTAL_SHIFT 16
3708#define TRANS_VACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003709#define _TRANS_VBLANK_A 0xe0010
Zhenyu Wangb9055052009-06-05 15:38:38 +08003710#define TRANS_VBLANK_END_SHIFT 16
3711#define TRANS_VBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003712#define _TRANS_VSYNC_A 0xe0014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003713#define TRANS_VSYNC_END_SHIFT 16
3714#define TRANS_VSYNC_START_SHIFT 0
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003715#define _TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003716
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003717#define _TRANSA_DATA_M1 0xe0030
3718#define _TRANSA_DATA_N1 0xe0034
3719#define _TRANSA_DATA_M2 0xe0038
3720#define _TRANSA_DATA_N2 0xe003c
3721#define _TRANSA_DP_LINK_M1 0xe0040
3722#define _TRANSA_DP_LINK_N1 0xe0044
3723#define _TRANSA_DP_LINK_M2 0xe0048
3724#define _TRANSA_DP_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003725
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003726/* Per-transcoder DIP controls */
3727
3728#define _VIDEO_DIP_CTL_A 0xe0200
3729#define _VIDEO_DIP_DATA_A 0xe0208
3730#define _VIDEO_DIP_GCP_A 0xe0210
3731
3732#define _VIDEO_DIP_CTL_B 0xe1200
3733#define _VIDEO_DIP_DATA_B 0xe1208
3734#define _VIDEO_DIP_GCP_B 0xe1210
3735
3736#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3737#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3738#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3739
Ville Syrjäläb9064872013-01-24 15:29:31 +02003740#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
3741#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
3742#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003743
Ville Syrjäläb9064872013-01-24 15:29:31 +02003744#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
3745#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
3746#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003747
3748#define VLV_TVIDEO_DIP_CTL(pipe) \
3749 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3750#define VLV_TVIDEO_DIP_DATA(pipe) \
3751 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3752#define VLV_TVIDEO_DIP_GCP(pipe) \
3753 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3754
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03003755/* Haswell DIP controls */
3756#define HSW_VIDEO_DIP_CTL_A 0x60200
3757#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3758#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3759#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3760#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3761#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3762#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3763#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3764#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3765#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3766#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3767#define HSW_VIDEO_DIP_GCP_A 0x60210
3768
3769#define HSW_VIDEO_DIP_CTL_B 0x61200
3770#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3771#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3772#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3773#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3774#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3775#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3776#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3777#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3778#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3779#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3780#define HSW_VIDEO_DIP_GCP_B 0x61210
3781
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03003782#define HSW_TVIDEO_DIP_CTL(trans) \
3783 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3784#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
3785 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3786#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
3787 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3788#define HSW_TVIDEO_DIP_GCP(trans) \
3789 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3790#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
3791 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03003792
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003793#define _TRANS_HTOTAL_B 0xe1000
3794#define _TRANS_HBLANK_B 0xe1004
3795#define _TRANS_HSYNC_B 0xe1008
3796#define _TRANS_VTOTAL_B 0xe100c
3797#define _TRANS_VBLANK_B 0xe1010
3798#define _TRANS_VSYNC_B 0xe1014
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003799#define _TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003800
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003801#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3802#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3803#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3804#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3805#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3806#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003807#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3808 _TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01003809
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003810#define _TRANSB_DATA_M1 0xe1030
3811#define _TRANSB_DATA_N1 0xe1034
3812#define _TRANSB_DATA_M2 0xe1038
3813#define _TRANSB_DATA_N2 0xe103c
3814#define _TRANSB_DP_LINK_M1 0xe1040
3815#define _TRANSB_DP_LINK_N1 0xe1044
3816#define _TRANSB_DP_LINK_M2 0xe1048
3817#define _TRANSB_DP_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003818
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003819#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3820#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3821#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3822#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3823#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3824#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3825#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3826#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3827
3828#define _TRANSACONF 0xf0008
3829#define _TRANSBCONF 0xf1008
3830#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003831#define TRANS_DISABLE (0<<31)
3832#define TRANS_ENABLE (1<<31)
3833#define TRANS_STATE_MASK (1<<30)
3834#define TRANS_STATE_DISABLE (0<<30)
3835#define TRANS_STATE_ENABLE (1<<30)
3836#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3837#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3838#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3839#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003840#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003841#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003842#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02003843#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003844#define TRANS_8BPC (0<<5)
3845#define TRANS_10BPC (1<<5)
3846#define TRANS_6BPC (2<<5)
3847#define TRANS_12BPC (3<<5)
3848
Daniel Vetterce401412012-10-31 22:52:30 +01003849#define _TRANSA_CHICKEN1 0xf0060
3850#define _TRANSB_CHICKEN1 0xf1060
3851#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
3852#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003853#define _TRANSA_CHICKEN2 0xf0064
3854#define _TRANSB_CHICKEN2 0xf1064
3855#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Daniel Vetter23670b322012-11-01 09:15:30 +01003856#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
3857
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003858
Jesse Barnes291427f2011-07-29 12:42:37 -07003859#define SOUTH_CHICKEN1 0xc2000
3860#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3861#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02003862#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3863#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
3864#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07003865#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02003866#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
3867#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
3868#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07003869
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003870#define _FDI_RXA_CHICKEN 0xc200c
3871#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003872#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3873#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003874#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003875
Jesse Barnes382b0932010-10-07 16:01:25 -07003876#define SOUTH_DSPCLK_GATE_D 0xc2020
3877#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02003878#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07003879
Zhenyu Wangb9055052009-06-05 15:38:38 +08003880/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003881#define _FDI_TXA_CTL 0x60100
3882#define _FDI_TXB_CTL 0x61100
3883#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003884#define FDI_TX_DISABLE (0<<31)
3885#define FDI_TX_ENABLE (1<<31)
3886#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3887#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3888#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3889#define FDI_LINK_TRAIN_NONE (3<<28)
3890#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3891#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3892#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3893#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3894#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3895#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3896#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3897#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003898/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3899 SNB has different settings. */
3900/* SNB A-stepping */
3901#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3902#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3903#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3904#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3905/* SNB B-stepping */
3906#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3907#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3908#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3909#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3910#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003911#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3912#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3913#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3914#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3915#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003916/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003917#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07003918
3919/* Ivybridge has different bits for lolz */
3920#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3921#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3922#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3923#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3924
Zhenyu Wangb9055052009-06-05 15:38:38 +08003925/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07003926#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07003927#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003928#define FDI_SCRAMBLING_ENABLE (0<<7)
3929#define FDI_SCRAMBLING_DISABLE (1<<7)
3930
3931/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003932#define _FDI_RXA_CTL 0xf000c
3933#define _FDI_RXB_CTL 0xf100c
3934#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003935#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003936/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07003937#define FDI_FS_ERRC_ENABLE (1<<27)
3938#define FDI_FE_ERRC_ENABLE (1<<26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003939#define FDI_DP_PORT_WIDTH_X8 (7<<19)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02003940#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003941#define FDI_8BPC (0<<16)
3942#define FDI_10BPC (1<<16)
3943#define FDI_6BPC (2<<16)
3944#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00003945#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003946#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3947#define FDI_RX_PLL_ENABLE (1<<13)
3948#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3949#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3950#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3951#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3952#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01003953#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003954/* CPT */
3955#define FDI_AUTO_TRAINING (1<<10)
3956#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3957#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3958#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3959#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3960#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Eugeni Dodonovdc04a612012-04-13 17:08:37 -03003961/* LPT */
3962#define FDI_PORT_WIDTH_2X_LPT (1<<19)
3963#define FDI_PORT_WIDTH_1X_LPT (0<<19)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003964
Paulo Zanoni04945642012-11-01 21:00:59 -02003965#define _FDI_RXA_MISC 0xf0010
3966#define _FDI_RXB_MISC 0xf1010
3967#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
3968#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
3969#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
3970#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
3971#define FDI_RX_TP1_TO_TP2_48 (2<<20)
3972#define FDI_RX_TP1_TO_TP2_64 (3<<20)
3973#define FDI_RX_FDI_DELAY_90 (0x90<<0)
3974#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3975
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003976#define _FDI_RXA_TUSIZE1 0xf0030
3977#define _FDI_RXA_TUSIZE2 0xf0038
3978#define _FDI_RXB_TUSIZE1 0xf1030
3979#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003980#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3981#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003982
3983/* FDI_RX interrupt register format */
3984#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3985#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3986#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3987#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3988#define FDI_RX_FS_CODE_ERR (1<<6)
3989#define FDI_RX_FE_CODE_ERR (1<<5)
3990#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3991#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3992#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3993#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3994#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3995
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003996#define _FDI_RXA_IIR 0xf0014
3997#define _FDI_RXA_IMR 0xf0018
3998#define _FDI_RXB_IIR 0xf1014
3999#define _FDI_RXB_IMR 0xf1018
4000#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4001#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004002
4003#define FDI_PLL_CTL_1 0xfe000
4004#define FDI_PLL_CTL_2 0xfe004
4005
Zhenyu Wangb9055052009-06-05 15:38:38 +08004006#define PCH_LVDS 0xe1180
4007#define LVDS_DETECTED (1 << 1)
4008
Shobhit Kumar98364372012-06-15 11:55:14 -07004009/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004010#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4011#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4012#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
4013#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4014#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004015
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004016#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4017#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4018#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4019#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4020#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004021
Zhenyu Wangb9055052009-06-05 15:38:38 +08004022#define PCH_PP_STATUS 0xc7200
4023#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004024#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004025#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004026#define EDP_FORCE_VDD (1 << 3)
4027#define EDP_BLC_ENABLE (1 << 2)
4028#define PANEL_POWER_RESET (1 << 1)
4029#define PANEL_POWER_OFF (0 << 0)
4030#define PANEL_POWER_ON (1 << 0)
4031#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004032#define PANEL_PORT_SELECT_MASK (3 << 30)
4033#define PANEL_PORT_SELECT_LVDS (0 << 30)
4034#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004035#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004036#define PANEL_PORT_SELECT_DPC (2 << 30)
4037#define PANEL_PORT_SELECT_DPD (3 << 30)
4038#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4039#define PANEL_POWER_UP_DELAY_SHIFT 16
4040#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4041#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4042
Zhenyu Wangb9055052009-06-05 15:38:38 +08004043#define PCH_PP_OFF_DELAYS 0xc720c
Daniel Vetter82ed61f2012-10-20 20:57:41 +02004044#define PANEL_POWER_PORT_SELECT_MASK (0x3 << 30)
4045#define PANEL_POWER_PORT_LVDS (0 << 30)
4046#define PANEL_POWER_PORT_DP_A (1 << 30)
4047#define PANEL_POWER_PORT_DP_C (2 << 30)
4048#define PANEL_POWER_PORT_DP_D (3 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004049#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4050#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4051#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4052#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4053
Zhenyu Wangb9055052009-06-05 15:38:38 +08004054#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004055#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4056#define PP_REFERENCE_DIVIDER_SHIFT 8
4057#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4058#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004059
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004060#define PCH_DP_B 0xe4100
4061#define PCH_DPB_AUX_CH_CTL 0xe4110
4062#define PCH_DPB_AUX_CH_DATA1 0xe4114
4063#define PCH_DPB_AUX_CH_DATA2 0xe4118
4064#define PCH_DPB_AUX_CH_DATA3 0xe411c
4065#define PCH_DPB_AUX_CH_DATA4 0xe4120
4066#define PCH_DPB_AUX_CH_DATA5 0xe4124
4067
4068#define PCH_DP_C 0xe4200
4069#define PCH_DPC_AUX_CH_CTL 0xe4210
4070#define PCH_DPC_AUX_CH_DATA1 0xe4214
4071#define PCH_DPC_AUX_CH_DATA2 0xe4218
4072#define PCH_DPC_AUX_CH_DATA3 0xe421c
4073#define PCH_DPC_AUX_CH_DATA4 0xe4220
4074#define PCH_DPC_AUX_CH_DATA5 0xe4224
4075
4076#define PCH_DP_D 0xe4300
4077#define PCH_DPD_AUX_CH_CTL 0xe4310
4078#define PCH_DPD_AUX_CH_DATA1 0xe4314
4079#define PCH_DPD_AUX_CH_DATA2 0xe4318
4080#define PCH_DPD_AUX_CH_DATA3 0xe431c
4081#define PCH_DPD_AUX_CH_DATA4 0xe4320
4082#define PCH_DPD_AUX_CH_DATA5 0xe4324
4083
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004084/* CPT */
4085#define PORT_TRANS_A_SEL_CPT 0
4086#define PORT_TRANS_B_SEL_CPT (1<<29)
4087#define PORT_TRANS_C_SEL_CPT (2<<29)
4088#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004089#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004090#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4091#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004092
4093#define TRANS_DP_CTL_A 0xe0300
4094#define TRANS_DP_CTL_B 0xe1300
4095#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004096#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004097#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4098#define TRANS_DP_PORT_SEL_B (0<<29)
4099#define TRANS_DP_PORT_SEL_C (1<<29)
4100#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004101#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004102#define TRANS_DP_PORT_SEL_MASK (3<<29)
4103#define TRANS_DP_AUDIO_ONLY (1<<26)
4104#define TRANS_DP_ENH_FRAMING (1<<18)
4105#define TRANS_DP_8BPC (0<<9)
4106#define TRANS_DP_10BPC (1<<9)
4107#define TRANS_DP_6BPC (2<<9)
4108#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004109#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004110#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4111#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4112#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4113#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004114#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004115
4116/* SNB eDP training params */
4117/* SNB A-stepping */
4118#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4119#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4120#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4121#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4122/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004123#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4124#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4125#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4126#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4127#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004128#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4129
Keith Packard1a2eb462011-11-16 16:26:07 -08004130/* IVB */
4131#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4132#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4133#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4134#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4135#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4136#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4137#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4138
4139/* legacy values */
4140#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4141#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4142#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4143#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4144#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4145
4146#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4147
Zou Nan haicae58522010-11-09 17:17:32 +08004148#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004149#define FORCEWAKE_VLV 0x1300b0
4150#define FORCEWAKE_ACK_VLV 0x1300b4
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004151#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004152#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004153#define VLV_GTLC_WAKE_CTRL 0x130090
4154#define VLV_GTLC_PW_STATUS 0x130094
Keith Packard8d715f02011-11-18 20:39:01 -08004155#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004156#define FORCEWAKE_KERNEL 0x1
4157#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004158#define FORCEWAKE_MT_ACK 0x130040
4159#define ECOBUS 0xa180
4160#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004161
Ben Widawskydd202c62012-02-09 10:15:18 +01004162#define GTFIFODBG 0x120000
4163#define GT_FIFO_CPU_ERROR_MASK 7
4164#define GT_FIFO_OVFERR (1<<2)
4165#define GT_FIFO_IAWRERR (1<<1)
4166#define GT_FIFO_IARDERR (1<<0)
4167
Chris Wilson91355832011-03-04 19:22:40 +00004168#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01004169#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00004170
Daniel Vetter80e829f2012-03-31 11:21:57 +02004171#define GEN6_UCGCTL1 0x9400
4172# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02004173# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02004174
Eric Anholt406478d2011-11-07 16:07:04 -08004175#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07004176# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07004177# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08004178# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08004179# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08004180# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08004181
Jesse Barnese3f33d42012-06-14 11:04:50 -07004182#define GEN7_UCGCTL4 0x940c
4183#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4184
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004185#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00004186#define GEN6_TURBO_DISABLE (1<<31)
4187#define GEN6_FREQUENCY(x) ((x)<<25)
4188#define GEN6_OFFSET(x) ((x)<<19)
4189#define GEN6_AGGRESSIVE_TURBO (0<<15)
4190#define GEN6_RC_VIDEO_FREQ 0xA00C
4191#define GEN6_RC_CONTROL 0xA090
4192#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4193#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4194#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4195#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4196#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4197#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4198#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4199#define GEN6_RP_DOWN_TIMEOUT 0xA010
4200#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004201#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08004202#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08004203#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08004204#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08004205#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004206#define GEN6_RP_CONTROL 0xA024
4207#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08004208#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4209#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4210#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4211#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4212#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00004213#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4214#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004215#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4216#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4217#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004218#define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08004219#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00004220#define GEN6_RP_UP_THRESHOLD 0xA02C
4221#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08004222#define GEN6_RP_CUR_UP_EI 0xA050
4223#define GEN6_CURICONT_MASK 0xffffff
4224#define GEN6_RP_CUR_UP 0xA054
4225#define GEN6_CURBSYTAVG_MASK 0xffffff
4226#define GEN6_RP_PREV_UP 0xA058
4227#define GEN6_RP_CUR_DOWN_EI 0xA05C
4228#define GEN6_CURIAVG_MASK 0xffffff
4229#define GEN6_RP_CUR_DOWN 0xA060
4230#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00004231#define GEN6_RP_UP_EI 0xA068
4232#define GEN6_RP_DOWN_EI 0xA06C
4233#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4234#define GEN6_RC_STATE 0xA094
4235#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4236#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4237#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4238#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4239#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4240#define GEN6_RC_SLEEP 0xA0B0
4241#define GEN6_RC1e_THRESHOLD 0xA0B4
4242#define GEN6_RC6_THRESHOLD 0xA0B8
4243#define GEN6_RC6p_THRESHOLD 0xA0BC
4244#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08004245#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00004246
4247#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07004248#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00004249#define GEN6_PMIIR 0x44028
4250#define GEN6_PMIER 0x4402C
4251#define GEN6_PM_MBOX_EVENT (1<<25)
4252#define GEN6_PM_THERMAL_EVENT (1<<24)
4253#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4254#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4255#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4256#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4257#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07004258#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4259 GEN6_PM_RP_DOWN_THRESHOLD | \
4260 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00004261
Ben Widawskycce66a22012-03-27 18:59:38 -07004262#define GEN6_GT_GFX_RC6_LOCKED 0x138104
4263#define GEN6_GT_GFX_RC6 0x138108
4264#define GEN6_GT_GFX_RC6p 0x13810C
4265#define GEN6_GT_GFX_RC6pp 0x138110
4266
Chris Wilson8fd26852010-12-08 18:40:43 +00004267#define GEN6_PCODE_MAILBOX 0x138124
4268#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08004269#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004270#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4271#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07004272#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4273#define GEN6_PCODE_READ_RC6VIDS 0x5
Ben Widawsky7083e052013-02-01 16:41:14 -08004274#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4275#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Chris Wilson8fd26852010-12-08 18:40:43 +00004276#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004277#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson8fd26852010-12-08 18:40:43 +00004278
Ben Widawsky4d855292011-12-12 19:34:16 -08004279#define GEN6_GT_CORE_STATUS 0x138060
4280#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4281#define GEN6_RCn_MASK 7
4282#define GEN6_RC0 0
4283#define GEN6_RC3 2
4284#define GEN6_RC6 3
4285#define GEN6_RC7 4
4286
Ben Widawskye3689192012-05-25 16:56:22 -07004287#define GEN7_MISCCPCTL (0x9424)
4288#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4289
4290/* IVYBRIDGE DPF */
4291#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4292#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4293#define GEN7_PARITY_ERROR_VALID (1<<13)
4294#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4295#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4296#define GEN7_PARITY_ERROR_ROW(reg) \
4297 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4298#define GEN7_PARITY_ERROR_BANK(reg) \
4299 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4300#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4301 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4302#define GEN7_L3CDERRST1_ENABLE (1<<7)
4303
Ben Widawskyb9524a12012-05-25 16:56:24 -07004304#define GEN7_L3LOG_BASE 0xB070
4305#define GEN7_L3LOG_SIZE 0x80
4306
Jesse Barnes12f33822012-10-25 12:15:45 -07004307#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4308#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4309#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4310#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4311
Jesse Barnes8ab43972012-10-25 12:15:42 -07004312#define GEN7_ROW_CHICKEN2 0xe4f4
4313#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4314#define DOP_CLOCK_GATING_DISABLE (1<<0)
4315
Ville Syrjäläf4ba9f82013-01-24 15:29:29 +02004316#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08004317#define INTEL_AUDIO_DEVCL 0x808629FB
4318#define INTEL_AUDIO_DEVBLC 0x80862801
4319#define INTEL_AUDIO_DEVCTG 0x80862802
4320
4321#define G4X_AUD_CNTL_ST 0x620B4
4322#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4323#define G4X_ELDV_DEVCTG (1 << 14)
4324#define G4X_ELD_ADDR (0xf << 5)
4325#define G4X_ELD_ACK (1 << 4)
4326#define G4X_HDMIW_HDMIEDID 0x6210C
4327
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004328#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004329#define IBX_HDMIW_HDMIEDID_B 0xE2150
4330#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4331 IBX_HDMIW_HDMIEDID_A, \
4332 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004333#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004334#define IBX_AUD_CNTL_ST_B 0xE21B4
4335#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4336 IBX_AUD_CNTL_ST_A, \
4337 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004338#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4339#define IBX_ELD_ADDRESS (0x1f << 5)
4340#define IBX_ELD_ACK (1 << 4)
4341#define IBX_AUD_CNTL_ST2 0xE20C0
4342#define IBX_ELD_VALIDB (1 << 0)
4343#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004344
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004345#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08004346#define CPT_HDMIW_HDMIEDID_B 0xE5150
4347#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4348 CPT_HDMIW_HDMIEDID_A, \
4349 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004350#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08004351#define CPT_AUD_CNTL_ST_B 0xE51B4
4352#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4353 CPT_AUD_CNTL_ST_A, \
4354 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004355#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004356
Eric Anholtae662d32012-01-03 09:23:29 -08004357/* These are the 4 32-bit write offset registers for each stream
4358 * output buffer. It determines the offset from the
4359 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4360 */
4361#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4362
Wu Fengguangb6daa022012-01-06 14:41:31 -06004363#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004364#define IBX_AUD_CONFIG_B 0xe2100
4365#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4366 IBX_AUD_CONFIG_A, \
4367 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004368#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08004369#define CPT_AUD_CONFIG_B 0xe5100
4370#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4371 CPT_AUD_CONFIG_A, \
4372 CPT_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06004373#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4374#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4375#define AUD_CONFIG_UPPER_N_SHIFT 20
4376#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4377#define AUD_CONFIG_LOWER_N_SHIFT 4
4378#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4379#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4380#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4381#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4382
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004383/* HSW Audio */
4384#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4385#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4386#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4387 HSW_AUD_CONFIG_A, \
4388 HSW_AUD_CONFIG_B)
4389
4390#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4391#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4392#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4393 HSW_AUD_MISC_CTRL_A, \
4394 HSW_AUD_MISC_CTRL_B)
4395
4396#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
4397#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
4398#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
4399 HSW_AUD_DIP_ELD_CTRL_ST_A, \
4400 HSW_AUD_DIP_ELD_CTRL_ST_B)
4401
4402/* Audio Digital Converter */
4403#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
4404#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
4405#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
4406 HSW_AUD_DIG_CNVT_1, \
4407 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08004408#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08004409
4410#define HSW_AUD_EDID_DATA_A 0x65050
4411#define HSW_AUD_EDID_DATA_B 0x65150
4412#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
4413 HSW_AUD_EDID_DATA_A, \
4414 HSW_AUD_EDID_DATA_B)
4415
4416#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
4417#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
4418#define AUDIO_INACTIVE_C (1<<11)
4419#define AUDIO_INACTIVE_B (1<<7)
4420#define AUDIO_INACTIVE_A (1<<3)
4421#define AUDIO_OUTPUT_ENABLE_A (1<<2)
4422#define AUDIO_OUTPUT_ENABLE_B (1<<6)
4423#define AUDIO_OUTPUT_ENABLE_C (1<<10)
4424#define AUDIO_ELD_VALID_A (1<<0)
4425#define AUDIO_ELD_VALID_B (1<<4)
4426#define AUDIO_ELD_VALID_C (1<<8)
4427#define AUDIO_CP_READY_A (1<<1)
4428#define AUDIO_CP_READY_B (1<<5)
4429#define AUDIO_CP_READY_C (1<<9)
4430
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004431/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02004432#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
4433#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
4434#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
4435#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004436#define HSW_PWR_WELL_ENABLE (1<<31)
4437#define HSW_PWR_WELL_STATE (1<<30)
4438#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004439#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4440#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004441#define HSW_PWR_WELL_FORCE_ON (1<<19)
4442#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004443
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004444/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004445#define TRANS_DDI_FUNC_CTL_A 0x60400
4446#define TRANS_DDI_FUNC_CTL_B 0x61400
4447#define TRANS_DDI_FUNC_CTL_C 0x62400
4448#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
4449#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
4450 TRANS_DDI_FUNC_CTL_B)
4451#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004452/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02004453#define TRANS_DDI_PORT_MASK (7<<28)
4454#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
4455#define TRANS_DDI_PORT_NONE (0<<28)
4456#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
4457#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
4458#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
4459#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
4460#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
4461#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
4462#define TRANS_DDI_BPC_MASK (7<<20)
4463#define TRANS_DDI_BPC_8 (0<<20)
4464#define TRANS_DDI_BPC_10 (1<<20)
4465#define TRANS_DDI_BPC_6 (2<<20)
4466#define TRANS_DDI_BPC_12 (3<<20)
4467#define TRANS_DDI_PVSYNC (1<<17)
4468#define TRANS_DDI_PHSYNC (1<<16)
4469#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
4470#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
4471#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
4472#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
4473#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
4474#define TRANS_DDI_BFI_ENABLE (1<<4)
4475#define TRANS_DDI_PORT_WIDTH_X1 (0<<1)
4476#define TRANS_DDI_PORT_WIDTH_X2 (1<<1)
4477#define TRANS_DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004478
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004479/* DisplayPort Transport Control */
4480#define DP_TP_CTL_A 0x64040
4481#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004482#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
4483#define DP_TP_CTL_ENABLE (1<<31)
4484#define DP_TP_CTL_MODE_SST (0<<27)
4485#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004486#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004487#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004488#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4489#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4490#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004491#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
4492#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004493#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004494#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004495
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004496/* DisplayPort Transport Status */
4497#define DP_TP_STATUS_A 0x64044
4498#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004499#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03004500#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004501#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4502
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004503/* DDI Buffer Control */
4504#define DDI_BUF_CTL_A 0x64000
4505#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004506#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
4507#define DDI_BUF_CTL_ENABLE (1<<31)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004508#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004509#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004510#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004511#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004512#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004513#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004514#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4515#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004516#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4517#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00004518#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004519#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02004520#define DDI_A_4_LANES (1<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004521#define DDI_PORT_WIDTH_X1 (0<<1)
4522#define DDI_PORT_WIDTH_X2 (1<<1)
4523#define DDI_PORT_WIDTH_X4 (3<<1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004524#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4525
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004526/* DDI Buffer Translations */
4527#define DDI_BUF_TRANS_A 0x64E00
4528#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004529#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004530
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004531/* Sideband Interface (SBI) is programmed indirectly, via
4532 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4533 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004534#define SBI_ADDR 0xC6000
4535#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004536#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004537#define SBI_CTL_DEST_ICLK (0x0<<16)
4538#define SBI_CTL_DEST_MPHY (0x1<<16)
4539#define SBI_CTL_OP_IORD (0x2<<8)
4540#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004541#define SBI_CTL_OP_CRRD (0x6<<8)
4542#define SBI_CTL_OP_CRWR (0x7<<8)
4543#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004544#define SBI_RESPONSE_SUCCESS (0x0<<1)
4545#define SBI_BUSY (0x1<<0)
4546#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004547
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004548/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004549#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004550#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4551#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4552#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4553#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004554#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004555#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004556#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004557#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02004558#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004559#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004560#define SBI_SSCAUXDIV6 0x0610
4561#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004562#define SBI_DBUFF0 0x2a00
Paulo Zanonidde86e22012-12-01 12:04:25 -02004563#define SBI_DBUFF0_ENABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004564
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004565/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004566#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03004567#define PIXCLK_GATE_UNGATE (1<<0)
4568#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004569
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004570/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004571#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004572#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004573#define SPLL_PLL_SSC (1<<28)
4574#define SPLL_PLL_NON_SSC (2<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004575#define SPLL_PLL_FREQ_810MHz (0<<26)
4576#define SPLL_PLL_FREQ_1350MHz (1<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004577
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004578/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004579#define WRPLL_CTL1 0x46040
4580#define WRPLL_CTL2 0x46060
4581#define WRPLL_PLL_ENABLE (1<<31)
4582#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01004583#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004584#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03004585/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004586#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4587#define WRPLL_DIVIDER_POST(x) ((x)<<8)
4588#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004589
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004590/* Port clock selection */
4591#define PORT_CLK_SEL_A 0x46100
4592#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004593#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004594#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4595#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4596#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004597#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004598#define PORT_CLK_SEL_WRPLL1 (4<<29)
4599#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004600#define PORT_CLK_SEL_NONE (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004601
Paulo Zanonibb523fc2012-10-23 18:29:56 -02004602/* Transcoder clock selection */
4603#define TRANS_CLK_SEL_A 0x46140
4604#define TRANS_CLK_SEL_B 0x46144
4605#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
4606/* For each transcoder, we need to select the corresponding port clock */
4607#define TRANS_CLK_SEL_DISABLED (0x0<<29)
4608#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004609
Paulo Zanonic9809792012-10-23 18:30:00 -02004610#define _TRANSA_MSA_MISC 0x60410
4611#define _TRANSB_MSA_MISC 0x61410
4612#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
4613 _TRANSB_MSA_MISC)
4614#define TRANS_MSA_SYNC_CLK (1<<0)
4615#define TRANS_MSA_6_BPC (0<<5)
4616#define TRANS_MSA_8_BPC (1<<5)
4617#define TRANS_MSA_10_BPC (2<<5)
4618#define TRANS_MSA_12_BPC (3<<5)
4619#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03004620
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004621/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004622#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004623#define LCPLL_PLL_DISABLE (1<<31)
4624#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004625#define LCPLL_CLK_FREQ_MASK (3<<26)
4626#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004627#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004628#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03004629#define LCPLL_CD_SOURCE_FCLK (1<<21)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004630
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004631/* Pipe WM_LINETIME - watermark line time */
4632#define PIPE_WM_LINETIME_A 0x45270
4633#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004634#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
4635 PIPE_WM_LINETIME_B)
4636#define PIPE_WM_LINETIME_MASK (0x1ff)
4637#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004638#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004639#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004640
4641/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03004642#define SFUSE_STRAP 0xc2014
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004643#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4644#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4645#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4646
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03004647#define WM_DBG 0x45280
4648#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4649#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4650#define WM_DBG_DISALLOW_SPRITE (1<<2)
4651
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004652/* pipe CSC */
4653#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
4654#define _PIPE_A_CSC_COEFF_BY 0x49014
4655#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
4656#define _PIPE_A_CSC_COEFF_BU 0x4901c
4657#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
4658#define _PIPE_A_CSC_COEFF_BV 0x49024
4659#define _PIPE_A_CSC_MODE 0x49028
4660#define _PIPE_A_CSC_PREOFF_HI 0x49030
4661#define _PIPE_A_CSC_PREOFF_ME 0x49034
4662#define _PIPE_A_CSC_PREOFF_LO 0x49038
4663#define _PIPE_A_CSC_POSTOFF_HI 0x49040
4664#define _PIPE_A_CSC_POSTOFF_ME 0x49044
4665#define _PIPE_A_CSC_POSTOFF_LO 0x49048
4666
4667#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
4668#define _PIPE_B_CSC_COEFF_BY 0x49114
4669#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
4670#define _PIPE_B_CSC_COEFF_BU 0x4911c
4671#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
4672#define _PIPE_B_CSC_COEFF_BV 0x49124
4673#define _PIPE_B_CSC_MODE 0x49128
4674#define _PIPE_B_CSC_PREOFF_HI 0x49130
4675#define _PIPE_B_CSC_PREOFF_ME 0x49134
4676#define _PIPE_B_CSC_PREOFF_LO 0x49138
4677#define _PIPE_B_CSC_POSTOFF_HI 0x49140
4678#define _PIPE_B_CSC_POSTOFF_ME 0x49144
4679#define _PIPE_B_CSC_POSTOFF_LO 0x49148
4680
4681#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
4682#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
4683#define CSC_MODE_YUV_TO_RGB (1 << 0)
4684
4685#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
4686#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
4687#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
4688#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
4689#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
4690#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
4691#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
4692#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
4693#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
4694#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
4695#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
4696#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
4697#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
4698
Jesse Barnes585fb112008-07-29 11:54:06 -07004699#endif /* _I915_REG_H_ */