blob: 064b84722166ad9c59dc15e6ab20a2bc80a243ee [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +01003
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004#include <asm/processor-flags.h>
5
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01006/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
Brian Gerst9fda6a02015-07-29 01:41:16 -04009struct vm86;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +010010
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010011#include <asm/math_emu.h>
12#include <asm/segment.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010013#include <asm/types.h>
Ingo Molnardecb4c42015-09-05 09:32:43 +020014#include <uapi/asm/sigcontext.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010015#include <asm/current.h>
Borislav Petkovcd4d09e2016-01-26 22:12:04 +010016#include <asm/cpufeatures.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010017#include <asm/page.h>
Jeremy Fitzhardinge54321d92009-02-11 10:20:05 -080018#include <asm/pgtable_types.h>
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +010019#include <asm/percpu.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010020#include <asm/msr.h>
21#include <asm/desc_defs.h>
Andi Kleenbd616432008-01-30 13:32:38 +010022#include <asm/nops.h>
David Howellsf05e7982012-03-28 18:11:12 +010023#include <asm/special_insns.h>
Ingo Molnar14b96752015-04-22 09:57:24 +020024#include <asm/fpu/types.h>
Josh Poimboeuf76846bf2017-07-11 10:33:45 -050025#include <asm/unwind_hints.h>
Ingo Molnar4d46a892008-02-21 04:24:40 +010026
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010027#include <linux/personality.h>
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010028#include <linux/cache.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010029#include <linux/threads.h>
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +020030#include <linux/math64.h>
Peter Zijlstrafaa46022010-03-25 14:51:50 +010031#include <linux/err.h>
David Howellsf05e7982012-03-28 18:11:12 +010032#include <linux/irqflags.h>
Tom Lendacky21729f82017-07-17 16:10:07 -050033#include <linux/mem_encrypt.h>
David Howellsf05e7982012-03-28 18:11:12 +010034
35/*
36 * We handle most unaligned accesses in hardware. On the other hand
37 * unaligned DMA can be quite expensive on some Nehalem processors.
38 *
39 * Based on this we disable the IP header alignment in network drivers.
40 */
41#define NET_IP_ALIGN 0
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010042
K.Prasadb332828c2009-06-01 23:43:10 +053043#define HBP_NUM 4
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010044/*
45 * Default implementation of macro that returns current
46 * instruction pointer ("program counter").
47 */
48static inline void *current_text_addr(void)
49{
50 void *pc;
Ingo Molnar4d46a892008-02-21 04:24:40 +010051
52 asm volatile("mov $1f, %0; 1:":"=r" (pc));
53
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010054 return pc;
55}
56
Ingo Molnarb8c1b8ea2015-05-24 09:58:12 +020057/*
58 * These alignment constraints are for performance in the vSMP case,
59 * but in the task_struct case we must also meet hardware imposed
60 * alignment requirements of the FPU state:
61 */
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010062#ifdef CONFIG_X86_VSMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010063# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
64# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010065#else
Ingo Molnarb8c1b8ea2015-05-24 09:58:12 +020066# define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
Ingo Molnar4d46a892008-02-21 04:24:40 +010067# define ARCH_MIN_MMSTRUCT_ALIGN 0
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010068#endif
69
Alex Shie0ba94f2012-06-28 09:02:16 +080070enum tlb_infos {
71 ENTRIES,
72 NR_INFO
73};
74
75extern u16 __read_mostly tlb_lli_4k[NR_INFO];
76extern u16 __read_mostly tlb_lli_2m[NR_INFO];
77extern u16 __read_mostly tlb_lli_4m[NR_INFO];
78extern u16 __read_mostly tlb_lld_4k[NR_INFO];
79extern u16 __read_mostly tlb_lld_2m[NR_INFO];
80extern u16 __read_mostly tlb_lld_4m[NR_INFO];
Kirill A. Shutemovdd360392013-12-23 14:16:58 +020081extern u16 __read_mostly tlb_lld_1g[NR_INFO];
Alex Shic4211f42012-06-28 09:02:19 +080082
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010083/*
84 * CPU type and hardware bug flags. Kept separately for each CPU.
Mathias Krause04402112017-02-12 22:12:07 +010085 * Members of this structure are referenced in head_32.S, so think twice
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010086 * before touching them. [mj]
87 */
88
89struct cpuinfo_x86 {
Ingo Molnar4d46a892008-02-21 04:24:40 +010090 __u8 x86; /* CPU family */
91 __u8 x86_vendor; /* CPU vendor */
92 __u8 x86_model;
93 __u8 x86_mask;
Mathias Krause64158132017-02-12 22:12:08 +010094#ifdef CONFIG_X86_64
Ingo Molnar4d46a892008-02-21 04:24:40 +010095 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
H. Peter Anvinb1882e62009-01-23 17:18:52 -080096 int x86_tlbsize;
Jan Beulich13c6c532009-03-12 12:37:34 +000097#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +010098 __u8 x86_virt_bits;
99 __u8 x86_phys_bits;
100 /* CPUID returned core id bits: */
101 __u8 x86_coreid_bits;
Borislav Petkov79a8b9a2017-02-05 11:50:21 +0100102 __u8 cu_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100103 /* Max extended CPUID function supported: */
104 __u32 extended_cpuid_level;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100105 /* Maximum supported CPUID level, -1=no CPUID: */
106 int cpuid_level;
Borislav Petkov65fc9852013-03-20 15:07:23 +0100107 __u32 x86_capability[NCAPINTS + NBUGINTS];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100108 char x86_vendor_id[16];
109 char x86_model_id[64];
110 /* in KB - valid for CPUS which support this call: */
111 int x86_cache_size;
112 int x86_cache_alignment; /* In bytes */
Peter P Waskiewicz Jrcbc82b12015-01-23 18:45:43 +0000113 /* Cache QoS architectural values: */
114 int x86_cache_max_rmid; /* max index */
115 int x86_cache_occ_scale; /* scale to bytes */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100116 int x86_power;
117 unsigned long loops_per_jiffy;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100118 /* cpuid returned max cores value: */
119 u16 x86_max_cores;
120 u16 apicid;
Yinghai Lu01aaea12008-03-06 13:46:39 -0800121 u16 initial_apicid;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100122 u16 x86_clflush_size;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100123 /* number of cores as seen by the OS: */
124 u16 booted_cores;
125 /* Physical processor id: */
126 u16 phys_proc_id;
Thomas Gleixner1f12e322016-02-22 22:19:15 +0000127 /* Logical processor id: */
128 u16 logical_proc_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100129 /* Core id: */
130 u16 cpu_core_id;
131 /* Index into per_cpu list: */
132 u16 cpu_index;
Andi Kleen506ed6b2011-10-12 17:46:33 -0700133 u32 microcode;
Kees Cook3859a272016-10-28 01:22:25 -0700134} __randomize_layout;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100135
He Chen47f10a32016-11-11 17:25:34 +0800136struct cpuid_regs {
137 u32 eax, ebx, ecx, edx;
138};
139
140enum cpuid_regs_idx {
141 CPUID_EAX = 0,
142 CPUID_EBX,
143 CPUID_ECX,
144 CPUID_EDX,
145};
146
Ingo Molnar4d46a892008-02-21 04:24:40 +0100147#define X86_VENDOR_INTEL 0
148#define X86_VENDOR_CYRIX 1
149#define X86_VENDOR_AMD 2
150#define X86_VENDOR_UMC 3
Ingo Molnar4d46a892008-02-21 04:24:40 +0100151#define X86_VENDOR_CENTAUR 5
152#define X86_VENDOR_TRANSMETA 7
153#define X86_VENDOR_NSC 8
154#define X86_VENDOR_NUM 9
155
156#define X86_VENDOR_UNKNOWN 0xff
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100157
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100158/*
159 * capabilities of CPUs
160 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100161extern struct cpuinfo_x86 boot_cpu_data;
162extern struct cpuinfo_x86 new_cpu_data;
163
164extern struct tss_struct doublefault_tss;
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700165extern __u32 cpu_caps_cleared[NCAPINTS];
166extern __u32 cpu_caps_set[NCAPINTS];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100167
168#ifdef CONFIG_SMP
Jan Beulich2c773dd2014-11-04 08:26:42 +0000169DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100170#define cpu_data(cpu) per_cpu(cpu_info, cpu)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100171#else
Tejun Heo7b543a52010-12-18 16:30:05 +0100172#define cpu_info boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100173#define cpu_data(cpu) boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100174#endif
175
Jaswinder Singh1c6c7272008-07-21 22:40:37 +0530176extern const struct seq_operations cpuinfo_op;
177
Ingo Molnar4d46a892008-02-21 04:24:40 +0100178#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
179
180extern void cpu_detect(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100181
Yinghai Luf5803662008-06-21 03:24:19 -0700182extern void early_cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100183extern void identify_boot_cpu(void);
184extern void identify_secondary_cpu(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100185extern void print_cpu_info(struct cpuinfo_x86 *);
Yinghai Lu21c3fcf2012-02-12 09:53:57 -0800186void print_cpu_msr(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100187extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
He Chen47bdf332016-11-11 17:25:35 +0800188extern u32 get_scattered_cpuid_leaf(unsigned int level,
189 unsigned int sub_leaf,
190 enum cpuid_regs_idx reg);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100191extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
Andreas Herrmann04a15412012-10-19 10:59:33 +0200192extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100193
Suresh Siddhabbb65d22008-08-23 17:47:10 +0200194extern void detect_extended_topology(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100195extern void detect_ht(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100196
Fenghua Yud288e1c2012-12-20 23:44:23 -0800197#ifdef CONFIG_X86_32
198extern int have_cpuid_p(void);
199#else
200static inline int have_cpuid_p(void)
201{
202 return 1;
203}
204#endif
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100205static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
Ingo Molnar4d46a892008-02-21 04:24:40 +0100206 unsigned int *ecx, unsigned int *edx)
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100207{
208 /* ecx is often an input as well as an output. */
Suresh Siddha45a94d72009-12-16 16:25:42 -0800209 asm volatile("cpuid"
Joe Perchescca2e6f2008-03-23 01:03:15 -0700210 : "=a" (*eax),
211 "=b" (*ebx),
212 "=c" (*ecx),
213 "=d" (*edx)
Andi Kleen506ed6b2011-10-12 17:46:33 -0700214 : "0" (*eax), "2" (*ecx)
215 : "memory");
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100216}
217
Borislav Petkov5dedade2017-01-09 12:41:43 +0100218#define native_cpuid_reg(reg) \
219static inline unsigned int native_cpuid_##reg(unsigned int op) \
220{ \
221 unsigned int eax = op, ebx, ecx = 0, edx; \
222 \
223 native_cpuid(&eax, &ebx, &ecx, &edx); \
224 \
225 return reg; \
226}
227
228/*
229 * Native CPUID functions returning a single datum.
230 */
231native_cpuid_reg(eax)
232native_cpuid_reg(ebx)
233native_cpuid_reg(ecx)
234native_cpuid_reg(edx)
235
Andy Lutomirski6c690ee2017-06-12 10:26:14 -0700236/*
237 * Friendlier CR3 helpers.
238 */
239static inline unsigned long read_cr3_pa(void)
240{
241 return __read_cr3() & CR3_ADDR_MASK;
242}
243
Tom Lendackyeef9c4a2017-07-17 16:10:08 -0500244static inline unsigned long native_read_cr3_pa(void)
245{
246 return __native_read_cr3() & CR3_ADDR_MASK;
247}
248
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100249static inline void load_cr3(pgd_t *pgdir)
250{
Tom Lendacky21729f82017-07-17 16:10:07 -0500251 write_cr3(__sme_pa(pgdir));
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100252}
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100253
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200254#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100255/* This is the TSS defined by the hardware. */
256struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100257 unsigned short back_link, __blh;
258 unsigned long sp0;
259 unsigned short ss0, __ss0h;
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700260 unsigned long sp1;
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700261
262 /*
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700263 * We don't use ring 1, so ss1 is a convenient scratch space in
264 * the same cacheline as sp0. We use ss1 to cache the value in
265 * MSR_IA32_SYSENTER_CS. When we context switch
266 * MSR_IA32_SYSENTER_CS, we first check if the new value being
267 * written matches ss1, and, if it's not, then we wrmsr the new
268 * value and update ss1.
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700269 *
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700270 * The only reason we context switch MSR_IA32_SYSENTER_CS is
271 * that we set it to zero in vm86 tasks to avoid corrupting the
272 * stack if we were to go through the sysenter path from vm86
273 * mode.
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700274 */
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700275 unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
276
277 unsigned short __ss1h;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100278 unsigned long sp2;
279 unsigned short ss2, __ss2h;
280 unsigned long __cr3;
281 unsigned long ip;
282 unsigned long flags;
283 unsigned long ax;
284 unsigned long cx;
285 unsigned long dx;
286 unsigned long bx;
287 unsigned long sp;
288 unsigned long bp;
289 unsigned long si;
290 unsigned long di;
291 unsigned short es, __esh;
292 unsigned short cs, __csh;
293 unsigned short ss, __ssh;
294 unsigned short ds, __dsh;
295 unsigned short fs, __fsh;
296 unsigned short gs, __gsh;
297 unsigned short ldt, __ldth;
298 unsigned short trace;
299 unsigned short io_bitmap_base;
300
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100301} __attribute__((packed));
302#else
303struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100304 u32 reserved1;
305 u64 sp0;
306 u64 sp1;
307 u64 sp2;
308 u64 reserved2;
309 u64 ist[7];
310 u32 reserved3;
311 u32 reserved4;
312 u16 reserved5;
313 u16 io_bitmap_base;
314
Andy Lutomirskid3273de2017-02-20 08:56:13 -0800315} __attribute__((packed));
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100316#endif
317
318/*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100319 * IO-bitmap sizes:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100320 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100321#define IO_BITMAP_BITS 65536
322#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
323#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
324#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
325#define INVALID_IO_BITMAP_OFFSET 0x8000
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100326
327struct tss_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100328 /*
329 * The hardware state:
330 */
331 struct x86_hw_tss x86_tss;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100332
333 /*
334 * The extra 1 is there because the CPU will access an
335 * additional byte beyond the end of the IO permission
336 * bitmap. The extra byte must be all 1 bits, and must
337 * be within the limit.
338 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100339 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100340
Andy Lutomirski6dcc9412016-03-09 19:00:31 -0800341#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100342 /*
Andy Lutomirski2a41aa42016-03-09 19:00:33 -0800343 * Space for the temporary SYSENTER stack.
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100344 */
Andy Lutomirski2a41aa42016-03-09 19:00:33 -0800345 unsigned long SYSENTER_stack_canary;
Denys Vlasenkod828c712015-03-09 15:52:18 +0100346 unsigned long SYSENTER_stack[64];
Andy Lutomirski6dcc9412016-03-09 19:00:31 -0800347#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100348
Richard Kennedy84e65b02008-07-04 13:56:16 +0100349} ____cacheline_aligned;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100350
Andy Lutomirski24933b82015-03-05 19:19:05 -0800351DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100352
Andy Lutomirski4f53ab12017-02-20 08:56:09 -0800353/*
354 * sizeof(unsigned long) coming from an extra "long" at the end
355 * of the iobitmap.
356 *
357 * -1? seg base+limit should be pointing to the address of the
358 * last valid byte
359 */
360#define __KERNEL_TSS_LIMIT \
361 (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1)
362
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800363#ifdef CONFIG_X86_32
364DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
365#endif
366
Ingo Molnar4d46a892008-02-21 04:24:40 +0100367/*
368 * Save the original ist values for checking stack pointers during debugging
369 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100370struct orig_ist {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100371 unsigned long ist[7];
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100372};
373
Glauber Costafe676202008-03-03 14:12:56 -0300374#ifdef CONFIG_X86_64
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100375DECLARE_PER_CPU(struct orig_ist, orig_ist);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900376
Brian Gerst947e76c2009-01-19 12:21:28 +0900377union irq_stack_union {
378 char irq_stack[IRQ_STACK_SIZE];
379 /*
380 * GCC hardcodes the stack canary as %gs:40. Since the
381 * irq_stack is the object at %gs:0, we reserve the bottom
382 * 48 bytes of the irq stack for the canary.
383 */
384 struct {
385 char gs_base[40];
386 unsigned long stack_canary;
387 };
388};
389
Andi Kleen277d5b42013-08-05 15:02:43 -0700390DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
Brian Gerst2add8e22009-02-08 09:58:39 -0500391DECLARE_INIT_PER_CPU(irq_stack_union);
392
Brian Gerst26f80bd2009-01-19 00:38:58 +0900393DECLARE_PER_CPU(char *, irq_stack_ptr);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530394DECLARE_PER_CPU(unsigned int, irq_count);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530395extern asmlinkage void ignore_sysret(void);
Tejun Heo60a53172009-02-09 22:17:40 +0900396#else /* X86_64 */
397#ifdef CONFIG_CC_STACKPROTECTOR
Jeremy Fitzhardinge1ea0d142009-09-03 12:27:15 -0700398/*
399 * Make sure stack canary segment base is cached-aligned:
400 * "For Intel Atom processors, avoid non zero segment base address
401 * that is not aligned to cache line boundary at all cost."
402 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
403 */
404struct stack_canary {
405 char __pad[20]; /* canary at %gs:20 */
406 unsigned long canary;
407};
Jeremy Fitzhardinge53f82452009-09-03 14:31:44 -0700408DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200409#endif
Steven Rostedt198d2082014-02-06 09:41:31 -0500410/*
411 * per-CPU IRQ handling stacks
412 */
413struct irq_stack {
414 u32 stack[THREAD_SIZE/sizeof(u32)];
415} __aligned(THREAD_SIZE);
416
417DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
418DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
Tejun Heo60a53172009-02-09 22:17:40 +0900419#endif /* X86_64 */
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100420
Fenghua Yubf15a8c2016-05-20 10:47:06 -0700421extern unsigned int fpu_kernel_xstate_size;
Fenghua Yua1141e02016-05-20 10:47:05 -0700422extern unsigned int fpu_user_xstate_size;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100423
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200424struct perf_event;
425
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700426typedef struct {
427 unsigned long seg;
428} mm_segment_t;
429
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100430struct thread_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100431 /* Cached TLS descriptors: */
432 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
433 unsigned long sp0;
434 unsigned long sp;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100435#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100436 unsigned long sysenter_cs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100437#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100438 unsigned short es;
439 unsigned short ds;
440 unsigned short fsindex;
441 unsigned short gsindex;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100442#endif
Andy Lutomirskib9d989c2016-09-13 14:29:21 -0700443
444 u32 status; /* thread synchronous flags */
445
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400446#ifdef CONFIG_X86_64
Andy Lutomirski296f7812016-04-26 12:23:29 -0700447 unsigned long fsbase;
448 unsigned long gsbase;
449#else
450 /*
451 * XXX: this could presumably be unsigned short. Alternatively,
452 * 32-bit kernels could be taught to use fsindex instead.
453 */
454 unsigned long fs;
455 unsigned long gs;
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400456#endif
Ingo Molnarc5bedc62015-04-23 12:49:20 +0200457
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200458 /* Save middle states of ptrace breakpoints */
459 struct perf_event *ptrace_bps[HBP_NUM];
460 /* Debug status used for traps, single steps, etc... */
461 unsigned long debugreg6;
Frederic Weisbecker326264a2010-02-18 18:24:18 +0100462 /* Keep track of the exact dr7 value set by the user */
463 unsigned long ptrace_dr7;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100464 /* Fault info: */
465 unsigned long cr2;
Srikar Dronamraju51e7dc72012-03-12 14:55:55 +0530466 unsigned long trap_nr;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100467 unsigned long error_code;
Brian Gerst9fda6a02015-07-29 01:41:16 -0400468#ifdef CONFIG_VM86
Ingo Molnar4d46a892008-02-21 04:24:40 +0100469 /* Virtual 86 mode info */
Brian Gerst9fda6a02015-07-29 01:41:16 -0400470 struct vm86 *vm86;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100471#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100472 /* IO permissions: */
473 unsigned long *io_bitmap_ptr;
474 unsigned long iopl;
475 /* Max allowed port in the bitmap, in bytes: */
476 unsigned io_bitmap_max;
Dave Hansen0c8c0f02015-07-17 12:28:11 +0200477
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700478 mm_segment_t addr_limit;
479
Ingo Molnar2a53ccb2016-07-15 10:21:11 +0200480 unsigned int sig_on_uaccess_err:1;
Andy Lutomirskidfa9a942016-07-14 13:22:56 -0700481 unsigned int uaccess_err:1; /* uaccess failed */
482
Dave Hansen0c8c0f02015-07-17 12:28:11 +0200483 /* Floating point and extended processor state */
484 struct fpu fpu;
485 /*
486 * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
487 * the end.
488 */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100489};
490
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100491/*
Andy Lutomirskib9d989c2016-09-13 14:29:21 -0700492 * Thread-synchronous status.
493 *
494 * This is different from the flags in that nobody else
495 * ever touches our thread-synchronous status, so we don't
496 * have to worry about atomic accesses.
497 */
498#define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
499
500/*
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100501 * Set IOPL bits in EFLAGS from given mask
502 */
503static inline void native_set_iopl_mask(unsigned mask)
504{
505#ifdef CONFIG_X86_32
506 unsigned int reg;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100507
Joe Perchescca2e6f2008-03-23 01:03:15 -0700508 asm volatile ("pushfl;"
509 "popl %0;"
510 "andl %1, %0;"
511 "orl %2, %0;"
512 "pushl %0;"
513 "popfl"
514 : "=&r" (reg)
515 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100516#endif
517}
518
Ingo Molnar4d46a892008-02-21 04:24:40 +0100519static inline void
Andy Lutomirskida51da12017-11-02 00:59:10 -0700520native_load_sp0(unsigned long sp0)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100521{
Andy Lutomirskida51da12017-11-02 00:59:10 -0700522 this_cpu_write(cpu_tss.x86_tss.sp0, sp0);
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100523}
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100524
Glauber de Oliveira Costae801f862008-01-30 13:32:08 +0100525static inline void native_swapgs(void)
526{
527#ifdef CONFIG_X86_64
528 asm volatile("swapgs" ::: "memory");
529#endif
530}
531
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800532static inline unsigned long current_top_of_stack(void)
Andy Lutomirski8ef46a62015-03-05 19:19:02 -0800533{
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800534#ifdef CONFIG_X86_64
Andy Lutomirski24933b82015-03-05 19:19:05 -0800535 return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800536#else
537 /* sp0 on x86_32 is special in and around vm86 mode. */
538 return this_cpu_read_stable(cpu_current_top_of_stack);
539#endif
Andy Lutomirski8ef46a62015-03-05 19:19:02 -0800540}
541
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100542#ifdef CONFIG_PARAVIRT
543#include <asm/paravirt.h>
544#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100545#define __cpuid native_cpuid
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100546
Andy Lutomirskida51da12017-11-02 00:59:10 -0700547static inline void load_sp0(unsigned long sp0)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100548{
Andy Lutomirskida51da12017-11-02 00:59:10 -0700549 native_load_sp0(sp0);
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100550}
551
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100552#define set_iopl_mask native_set_iopl_mask
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100553#endif /* CONFIG_PARAVIRT */
554
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100555/* Free all resources held by a thread. */
556extern void release_thread(struct task_struct *);
557
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100558unsigned long get_wchan(struct task_struct *p);
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100559
560/*
561 * Generic CPUID function
562 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
563 * resulting in stale register contents being returned.
564 */
565static inline void cpuid(unsigned int op,
566 unsigned int *eax, unsigned int *ebx,
567 unsigned int *ecx, unsigned int *edx)
568{
569 *eax = op;
570 *ecx = 0;
571 __cpuid(eax, ebx, ecx, edx);
572}
573
574/* Some CPUID calls want 'count' to be placed in ecx */
575static inline void cpuid_count(unsigned int op, int count,
576 unsigned int *eax, unsigned int *ebx,
577 unsigned int *ecx, unsigned int *edx)
578{
579 *eax = op;
580 *ecx = count;
581 __cpuid(eax, ebx, ecx, edx);
582}
583
584/*
585 * CPUID functions returning a single datum
586 */
587static inline unsigned int cpuid_eax(unsigned int op)
588{
589 unsigned int eax, ebx, ecx, edx;
590
591 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100592
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100593 return eax;
594}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100595
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100596static inline unsigned int cpuid_ebx(unsigned int op)
597{
598 unsigned int eax, ebx, ecx, edx;
599
600 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100601
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100602 return ebx;
603}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100604
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100605static inline unsigned int cpuid_ecx(unsigned int op)
606{
607 unsigned int eax, ebx, ecx, edx;
608
609 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100610
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100611 return ecx;
612}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100613
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100614static inline unsigned int cpuid_edx(unsigned int op)
615{
616 unsigned int eax, ebx, ecx, edx;
617
618 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100619
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100620 return edx;
621}
622
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100623/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
Denys Vlasenko0b101e62015-09-24 14:02:29 +0200624static __always_inline void rep_nop(void)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100625{
Joe Perchescca2e6f2008-03-23 01:03:15 -0700626 asm volatile("rep; nop" ::: "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100627}
628
Denys Vlasenko0b101e62015-09-24 14:02:29 +0200629static __always_inline void cpu_relax(void)
Ingo Molnar4d46a892008-02-21 04:24:40 +0100630{
631 rep_nop();
632}
633
Andy Lutomirskic198b122016-12-09 10:24:08 -0800634/*
635 * This function forces the icache and prefetched instruction stream to
636 * catch up with reality in two very specific cases:
637 *
638 * a) Text was modified using one virtual address and is about to be executed
639 * from the same physical page at a different virtual address.
640 *
641 * b) Text was modified on a different CPU, may subsequently be
642 * executed on this CPU, and you want to make sure the new version
643 * gets executed. This generally means you're calling this in a IPI.
644 *
645 * If you're calling this for a different reason, you're probably doing
646 * it wrong.
647 */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100648static inline void sync_core(void)
649{
Andy Lutomirskic198b122016-12-09 10:24:08 -0800650 /*
651 * There are quite a few ways to do this. IRET-to-self is nice
652 * because it works on every CPU, at any CPL (so it's compatible
653 * with paravirtualization), and it never exits to a hypervisor.
654 * The only down sides are that it's a bit slow (it seems to be
655 * a bit more than 2x slower than the fastest options) and that
656 * it unmasks NMIs. The "push %cs" is needed because, in
657 * paravirtual environments, __KERNEL_CS may not be a valid CS
658 * value when we do IRET directly.
659 *
660 * In case NMI unmasking or performance ever becomes a problem,
661 * the next best option appears to be MOV-to-CR2 and an
662 * unconditional jump. That sequence also works on all CPUs,
Juergen Grossecda85e2017-08-16 19:31:57 +0200663 * but it will fault at CPL3 (i.e. Xen PV).
Andy Lutomirskic198b122016-12-09 10:24:08 -0800664 *
665 * CPUID is the conventional way, but it's nasty: it doesn't
666 * exist on some 486-like CPUs, and it usually exits to a
667 * hypervisor.
668 *
669 * Like all of Linux's memory ordering operations, this is a
670 * compiler barrier as well.
671 */
Andy Lutomirski1c52d852016-12-09 10:24:05 -0800672#ifdef CONFIG_X86_32
Andy Lutomirskic198b122016-12-09 10:24:08 -0800673 asm volatile (
674 "pushfl\n\t"
675 "pushl %%cs\n\t"
676 "pushl $1f\n\t"
677 "iret\n\t"
678 "1:"
Josh Poimboeuff5caf622017-09-20 16:24:33 -0500679 : ASM_CALL_CONSTRAINT : : "memory");
H. Peter Anvin45c39fb2012-11-28 11:50:30 -0800680#else
Andy Lutomirskic198b122016-12-09 10:24:08 -0800681 unsigned int tmp;
682
683 asm volatile (
Josh Poimboeuf76846bf2017-07-11 10:33:45 -0500684 UNWIND_HINT_SAVE
Andy Lutomirskic198b122016-12-09 10:24:08 -0800685 "mov %%ss, %0\n\t"
686 "pushq %q0\n\t"
687 "pushq %%rsp\n\t"
688 "addq $8, (%%rsp)\n\t"
689 "pushfq\n\t"
690 "mov %%cs, %0\n\t"
691 "pushq %q0\n\t"
692 "pushq $1f\n\t"
693 "iretq\n\t"
Josh Poimboeuf76846bf2017-07-11 10:33:45 -0500694 UNWIND_HINT_RESTORE
Andy Lutomirskic198b122016-12-09 10:24:08 -0800695 "1:"
Josh Poimboeuff5caf622017-09-20 16:24:33 -0500696 : "=&r" (tmp), ASM_CALL_CONSTRAINT : : "cc", "memory");
Ben Hutchings5367b682009-09-10 02:53:50 +0100697#endif
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100698}
699
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100700extern void select_idle_routine(const struct cpuinfo_x86 *c);
Borislav Petkov07c94a32016-12-09 19:29:11 +0100701extern void amd_e400_c1e_apic_setup(void);
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100702
Ingo Molnar4d46a892008-02-21 04:24:40 +0100703extern unsigned long boot_option_idle_override;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100704
Thomas Renningerd1896042010-11-03 17:06:14 +0100705enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
Len Brown69fb3672013-02-10 01:38:39 -0500706 IDLE_POLL};
Thomas Renningerd1896042010-11-03 17:06:14 +0100707
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100708extern void enable_sep_cpu(void);
709extern int sysenter_setup(void);
710
Jan Kiszka29c84392010-05-20 21:04:29 -0500711extern void early_trap_init(void);
H. Peter Anvin8170e6b2013-01-24 12:19:52 -0800712void early_trap_pf_init(void);
Jan Kiszka29c84392010-05-20 21:04:29 -0500713
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100714/* Defined in head.S */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100715extern struct desc_ptr early_gdt_descr;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100716
717extern void cpu_set_gdt(int);
Brian Gerst552be872009-01-30 17:47:53 +0900718extern void switch_to_new_gdt(int);
Thomas Garnier45fc8752017-03-14 10:05:08 -0700719extern void load_direct_gdt(int);
Thomas Garnier69218e42017-03-14 10:05:07 -0700720extern void load_fixmap_gdt(int);
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900721extern void load_percpu_segment(int);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100722extern void cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100723
Markus Metzgerc2724772008-12-11 13:49:59 +0100724static inline unsigned long get_debugctlmsr(void)
725{
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100726 unsigned long debugctlmsr = 0;
Markus Metzgerc2724772008-12-11 13:49:59 +0100727
728#ifndef CONFIG_X86_DEBUGCTLMSR
729 if (boot_cpu_data.x86 < 6)
730 return 0;
731#endif
732 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
733
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100734 return debugctlmsr;
Markus Metzgerc2724772008-12-11 13:49:59 +0100735}
736
Jan Beulich5b0e5082008-03-10 13:11:17 +0000737static inline void update_debugctlmsr(unsigned long debugctlmsr)
738{
739#ifndef CONFIG_X86_DEBUGCTLMSR
740 if (boot_cpu_data.x86 < 6)
741 return;
742#endif
743 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
744}
745
Oleg Nesterov9bd11902012-09-03 15:24:17 +0200746extern void set_task_blockstep(struct task_struct *task, bool on);
747
Ingo Molnar4d46a892008-02-21 04:24:40 +0100748/* Boot loader type from the setup header: */
749extern int bootloader_type;
H. Peter Anvin50312962009-05-07 16:54:11 -0700750extern int bootloader_version;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100751
Ingo Molnar4d46a892008-02-21 04:24:40 +0100752extern char ignore_fpu_irq;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100753
754#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
755#define ARCH_HAS_PREFETCHW
756#define ARCH_HAS_SPINLOCK_PREFETCH
757
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100758#ifdef CONFIG_X86_32
Borislav Petkova930dc42015-01-18 17:48:18 +0100759# define BASE_PREFETCH ""
Ingo Molnar4d46a892008-02-21 04:24:40 +0100760# define ARCH_HAS_PREFETCH
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100761#else
Borislav Petkova930dc42015-01-18 17:48:18 +0100762# define BASE_PREFETCH "prefetcht0 %P1"
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100763#endif
764
Ingo Molnar4d46a892008-02-21 04:24:40 +0100765/*
766 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
767 *
768 * It's not worth to care about 3dnow prefetches for the K6
769 * because they are microcoded there and very slow.
770 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100771static inline void prefetch(const void *x)
772{
Borislav Petkova930dc42015-01-18 17:48:18 +0100773 alternative_input(BASE_PREFETCH, "prefetchnta %P1",
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100774 X86_FEATURE_XMM,
Borislav Petkova930dc42015-01-18 17:48:18 +0100775 "m" (*(const char *)x));
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100776}
777
Ingo Molnar4d46a892008-02-21 04:24:40 +0100778/*
779 * 3dnow prefetch to get an exclusive cache line.
780 * Useful for spinlocks to avoid one state transition in the
781 * cache coherency protocol:
782 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100783static inline void prefetchw(const void *x)
784{
Borislav Petkova930dc42015-01-18 17:48:18 +0100785 alternative_input(BASE_PREFETCH, "prefetchw %P1",
786 X86_FEATURE_3DNOWPREFETCH,
787 "m" (*(const char *)x));
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100788}
789
Ingo Molnar4d46a892008-02-21 04:24:40 +0100790static inline void spin_lock_prefetch(const void *x)
791{
792 prefetchw(x);
793}
794
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -0700795#define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
796 TOP_OF_KERNEL_STACK_PADDING)
797
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100798#ifdef CONFIG_X86_32
799/*
800 * User space process size: 3GB (default).
801 */
Dmitry Safonov8f3e4742017-03-06 17:17:18 +0300802#define IA32_PAGE_OFFSET PAGE_OFFSET
Ingo Molnar4d46a892008-02-21 04:24:40 +0100803#define TASK_SIZE PAGE_OFFSET
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300804#define TASK_SIZE_LOW TASK_SIZE
Ingo Molnard9517342009-02-20 23:32:28 +0100805#define TASK_SIZE_MAX TASK_SIZE
Kirill A. Shutemov44b04912017-07-17 01:59:51 +0300806#define DEFAULT_MAP_WINDOW TASK_SIZE
Ingo Molnar4d46a892008-02-21 04:24:40 +0100807#define STACK_TOP TASK_SIZE
808#define STACK_TOP_MAX STACK_TOP
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100809
Ingo Molnar4d46a892008-02-21 04:24:40 +0100810#define INIT_THREAD { \
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -0700811 .sp0 = TOP_OF_INIT_STACK, \
Ingo Molnar4d46a892008-02-21 04:24:40 +0100812 .sysenter_cs = __KERNEL_CS, \
813 .io_bitmap_ptr = NULL, \
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700814 .addr_limit = KERNEL_DS, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100815}
816
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100817/*
Denys Vlasenko5c394032015-03-13 15:09:03 +0100818 * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100819 * This is necessary to guarantee that the entire "struct pt_regs"
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400820 * is accessible even if the CPU haven't stored the SS/ESP registers
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100821 * on the stack (interrupt gate does not save these registers
822 * when switching to the same priv ring).
823 * Therefore beware: accessing the ss/esp fields of the
824 * "struct pt_regs" is possible, but they may contain the
825 * completely wrong values.
826 */
Denys Vlasenko5c394032015-03-13 15:09:03 +0100827#define task_pt_regs(task) \
828({ \
829 unsigned long __ptr = (unsigned long)task_stack_page(task); \
830 __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
831 ((struct pt_regs *)__ptr) - 1; \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100832})
833
Ingo Molnar4d46a892008-02-21 04:24:40 +0100834#define KSTK_ESP(task) (task_pt_regs(task)->sp)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100835
836#else
837/*
Andy Lutomirski07114f02014-11-04 15:46:21 -0800838 * User space process size. 47bits minus one guard page. The guard
839 * page is necessary on Intel CPUs: if a SYSCALL instruction is at
840 * the highest possible canonical userspace address, then that
841 * syscall will enter the kernel with a non-canonical return
842 * address, and SYSRET will explode dangerously. We avoid this
843 * particular problem by preventing anything from being mapped
844 * at the maximum canonical address.
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100845 */
Kirill A. Shutemovee00f4a2017-07-17 01:59:53 +0300846#define TASK_SIZE_MAX ((1UL << __VIRTUAL_MASK_SHIFT) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100847
Kirill A. Shutemovee00f4a2017-07-17 01:59:53 +0300848#define DEFAULT_MAP_WINDOW ((1UL << 47) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100849
850/* This decides where the kernel will search for a free chunk of vm
851 * space during mmap's.
852 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100853#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
854 0xc0000000 : 0xFFFFe000)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100855
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300856#define TASK_SIZE_LOW (test_thread_flag(TIF_ADDR32) ? \
857 IA32_PAGE_OFFSET : DEFAULT_MAP_WINDOW)
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800858#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100859 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800860#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100861 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100862
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300863#define STACK_TOP TASK_SIZE_LOW
Ingo Molnard9517342009-02-20 23:32:28 +0100864#define STACK_TOP_MAX TASK_SIZE_MAX
David Howells922a70d2008-02-08 04:19:26 -0800865
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700866#define INIT_THREAD { \
867 .sp0 = TOP_OF_INIT_STACK, \
868 .addr_limit = KERNEL_DS, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100869}
870
Ingo Molnar4d46a892008-02-21 04:24:40 +0100871#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
Stefani Seibold89240ba2009-11-03 10:22:40 +0100872extern unsigned long KSTK_ESP(struct task_struct *task);
H. J. Lud046ff82012-02-14 13:49:48 -0800873
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100874#endif /* CONFIG_X86_64 */
875
Ingo Molnar513ad842008-02-21 05:18:40 +0100876extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
877 unsigned long new_sp);
878
Ingo Molnar4d46a892008-02-21 04:24:40 +0100879/*
880 * This decides where the kernel will search for a free chunk of vm
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100881 * space during mmap's.
882 */
Dmitry Safonov8f3e4742017-03-06 17:17:18 +0300883#define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3))
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300884#define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE_LOW)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100885
Ingo Molnar4d46a892008-02-21 04:24:40 +0100886#define KSTK_EIP(task) (task_pt_regs(task)->ip)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100887
Erik Bosman529e25f2008-04-14 00:24:18 +0200888/* Get/set a process' ability to use the timestamp counter instruction */
889#define GET_TSC_CTL(adr) get_tsc_mode((adr))
890#define SET_TSC_CTL(val) set_tsc_mode((val))
891
892extern int get_tsc_mode(unsigned long adr);
893extern int set_tsc_mode(unsigned int val);
894
Kyle Hueye9ea1e72017-03-20 01:16:26 -0700895DECLARE_PER_CPU(u64, msr_misc_features_shadow);
896
Dave Hansenfe3d1972014-11-14 07:18:29 -0800897/* Register/unregister a process' MPX related resource */
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700898#define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
899#define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
Dave Hansenfe3d1972014-11-14 07:18:29 -0800900
901#ifdef CONFIG_X86_INTEL_MPX
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700902extern int mpx_enable_management(void);
903extern int mpx_disable_management(void);
Dave Hansenfe3d1972014-11-14 07:18:29 -0800904#else
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700905static inline int mpx_enable_management(void)
Dave Hansenfe3d1972014-11-14 07:18:29 -0800906{
907 return -EINVAL;
908}
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700909static inline int mpx_disable_management(void)
Dave Hansenfe3d1972014-11-14 07:18:29 -0800910{
911 return -EINVAL;
912}
913#endif /* CONFIG_X86_INTEL_MPX */
914
Borislav Petkovbc8e80d2017-06-13 18:28:30 +0200915#ifdef CONFIG_CPU_SUP_AMD
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800916extern u16 amd_get_nb_id(int cpu);
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200917extern u32 amd_get_nodes_per_socket(void);
Borislav Petkovbc8e80d2017-06-13 18:28:30 +0200918#else
919static inline u16 amd_get_nb_id(int cpu) { return 0; }
920static inline u32 amd_get_nodes_per_socket(void) { return 0; }
921#endif
Andreas Herrmann6a812692009-09-16 11:33:40 +0200922
Jason Wang96e39ac2013-07-25 16:54:32 +0800923static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
924{
925 uint32_t base, eax, signature[3];
926
927 for (base = 0x40000000; base < 0x40010000; base += 0x100) {
928 cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
929
930 if (!memcmp(sig, signature, 12) &&
931 (leaves == 0 || ((eax - base) >= leaves)))
932 return base;
933 }
934
935 return 0;
936}
937
David Howellsf05e7982012-03-28 18:11:12 +0100938extern unsigned long arch_align_stack(unsigned long sp);
939extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
940
941void default_idle(void);
Len Brown6a377dd2013-02-09 23:08:07 -0500942#ifdef CONFIG_XEN
943bool xen_set_default_idle(void);
944#else
945#define xen_set_default_idle 0
946#endif
David Howellsf05e7982012-03-28 18:11:12 +0100947
948void stop_this_cpu(void *dummy);
Borislav Petkov4d067d82013-05-09 12:02:29 +0200949void df_debug(struct pt_regs *regs, long error_code);
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700950#endif /* _ASM_X86_PROCESSOR_H */