blob: 4e1c34f45b52cc118eb20c13263a17fa052650d0 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030070#include "xhci-trace.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070071
72/*
73 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
74 * address of the TRB.
75 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070076dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070077 union xhci_trb *trb)
78{
Sarah Sharp6071d832009-05-14 11:44:14 -070079 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070080
Sarah Sharp6071d832009-05-14 11:44:14 -070081 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070082 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070083 /* offset in TRBs */
84 segment_offset = trb - seg->trbs;
85 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070086 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070087 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070088}
89
90/* Does this link TRB point to the first segment in a ring,
91 * or was the previous TRB the last TRB on the last segment in the ERST?
92 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070093static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070094 struct xhci_segment *seg, union xhci_trb *trb)
95{
96 if (ring == xhci->event_ring)
97 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
98 (seg->next == xhci->event_ring->first_seg);
99 else
Matt Evans28ccd292011-03-29 13:40:46 +1100100 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700101}
102
103/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
104 * segment? I.e. would the updated event TRB pointer step off the end of the
105 * event seg?
106 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700107static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700108 struct xhci_segment *seg, union xhci_trb *trb)
109{
110 if (ring == xhci->event_ring)
111 return trb == &seg->trbs[TRBS_PER_SEGMENT];
112 else
Matt Evansf5960b62011-06-01 10:22:55 +1000113 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700114}
115
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700116static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700117{
118 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000119 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700120}
121
Sarah Sharpae636742009-04-29 19:02:31 -0700122/* Updates trb to point to the next TRB in the ring, and updates seg if the next
123 * TRB is in a new segment. This does not skip over link TRBs, and it does not
124 * effect the ring dequeue or enqueue pointers.
125 */
126static void next_trb(struct xhci_hcd *xhci,
127 struct xhci_ring *ring,
128 struct xhci_segment **seg,
129 union xhci_trb **trb)
130{
131 if (last_trb(xhci, ring, *seg, *trb)) {
132 *seg = (*seg)->next;
133 *trb = ((*seg)->trbs);
134 } else {
John Youna1669b22010-08-09 13:56:11 -0700135 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700136 }
137}
138
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700139/*
140 * See Cycle bit rules. SW is the consumer for the event ring only.
141 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
142 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800143static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700144{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700145 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800146
Sarah Sharp50d0206f2012-07-26 12:03:59 -0700147 /*
148 * If this is not event ring, and the dequeue pointer
149 * is not on a link TRB, there is one more usable TRB
150 */
Andiry Xub008df62012-03-05 17:49:34 +0800151 if (ring->type != TYPE_EVENT &&
152 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
153 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800154
Sarah Sharp50d0206f2012-07-26 12:03:59 -0700155 do {
156 /*
157 * Update the dequeue pointer further if that was a link TRB or
158 * we're at the end of an event ring segment (which doesn't have
159 * link TRBS)
160 */
161 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
162 if (ring->type == TYPE_EVENT &&
163 last_trb_on_last_seg(xhci, ring,
164 ring->deq_seg, ring->dequeue)) {
Dan Williams4e341812013-10-07 11:58:34 -0700165 ring->cycle_state ^= 1;
Sarah Sharp50d0206f2012-07-26 12:03:59 -0700166 }
167 ring->deq_seg = ring->deq_seg->next;
168 ring->dequeue = ring->deq_seg->trbs;
169 } else {
170 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700171 }
Sarah Sharp50d0206f2012-07-26 12:03:59 -0700172 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700173}
174
175/*
176 * See Cycle bit rules. SW is the consumer for the event ring only.
177 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
178 *
179 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
180 * chain bit is set), then set the chain bit in all the following link TRBs.
181 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
182 * have their chain bit cleared (so that each Link TRB is a separate TD).
183 *
184 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700185 * set, but other sections talk about dealing with the chain bit set. This was
186 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
187 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700188 *
189 * @more_trbs_coming: Will you enqueue more TRBs before calling
190 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700191 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700192static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800193 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700194{
195 u32 chain;
196 union xhci_trb *next;
197
Matt Evans28ccd292011-03-29 13:40:46 +1100198 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800199 /* If this is not event ring, there is one less usable TRB */
200 if (ring->type != TYPE_EVENT &&
201 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
202 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700203 next = ++(ring->enqueue);
204
205 ring->enq_updates++;
206 /* Update the dequeue pointer further if that was a link TRB or we're at
207 * the end of an event ring segment (which doesn't have link TRBS)
208 */
209 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800210 if (ring->type != TYPE_EVENT) {
211 /*
212 * If the caller doesn't plan on enqueueing more
213 * TDs before ringing the doorbell, then we
214 * don't want to give the link TRB to the
215 * hardware just yet. We'll give the link TRB
216 * back in prepare_ring() just before we enqueue
217 * the TD at the top of the ring.
218 */
219 if (!chain && !more_trbs_coming)
220 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700221
Andiry Xu3b72fca2012-03-05 17:49:32 +0800222 /* If we're not dealing with 0.95 hardware or
223 * isoc rings on AMD 0.96 host,
224 * carry over the chain bit of the previous TRB
225 * (which may mean the chain bit is cleared).
226 */
227 if (!(ring->type == TYPE_ISOC &&
228 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700229 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800230 next->link.control &=
231 cpu_to_le32(~TRB_CHAIN);
232 next->link.control |=
233 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700234 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800235 /* Give this link TRB to the hardware */
236 wmb();
237 next->link.control ^= cpu_to_le32(TRB_CYCLE);
238
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700239 /* Toggle the cycle bit after the last ring segment. */
240 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
241 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700242 }
243 }
244 ring->enq_seg = ring->enq_seg->next;
245 ring->enqueue = ring->enq_seg->trbs;
246 next = ring->enqueue;
247 }
248}
249
250/*
Andiry Xu085deb12012-03-05 17:49:40 +0800251 * Check to see if there's room to enqueue num_trbs on the ring and make sure
252 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700253 */
Andiry Xub008df62012-03-05 17:49:34 +0800254static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700255 unsigned int num_trbs)
256{
Andiry Xu085deb12012-03-05 17:49:40 +0800257 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800258
Andiry Xu085deb12012-03-05 17:49:40 +0800259 if (ring->num_trbs_free < num_trbs)
260 return 0;
261
262 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
263 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
264 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
265 return 0;
266 }
267
268 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700269}
270
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700271/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700272void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700273{
Elric Fuc181bc52012-06-27 16:30:57 +0800274 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
275 return;
276
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700277 xhci_dbg(xhci, "// Ding dong!\n");
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200278 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700279 /* Flush PCI posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200280 readl(&xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700281}
282
Elric Fub92cc662012-06-27 16:31:12 +0800283static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
284{
285 u64 temp_64;
286 int ret;
287
288 xhci_dbg(xhci, "Abort command ring\n");
289
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800290 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800291 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
Sarah Sharp477632d2014-01-29 14:02:00 -0800292 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
293 &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800294
295 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
296 * time the completion od all xHCI commands, including
297 * the Command Abort operation. If software doesn't see
298 * CRR negated in a timely manner (e.g. longer than 5
299 * seconds), then it should assume that the there are
300 * larger problems with the xHC and assert HCRST.
301 */
Sarah Sharp2611bd182012-10-25 13:27:51 -0700302 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800303 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
304 if (ret < 0) {
305 xhci_err(xhci, "Stopped the command ring failed, "
306 "maybe the host is dead\n");
307 xhci->xhc_state |= XHCI_STATE_DYING;
308 xhci_quiesce(xhci);
309 xhci_halt(xhci);
310 return -ESHUTDOWN;
311 }
312
313 return 0;
314}
315
Andiry Xube88fe42010-10-14 07:22:57 -0700316void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700317 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700318 unsigned int ep_index,
319 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700320{
Matt Evans28ccd292011-03-29 13:40:46 +1100321 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500322 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
323 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700324
Sarah Sharpae636742009-04-29 19:02:31 -0700325 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500326 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700327 * We don't want to restart any stream rings if there's a set dequeue
328 * pointer command pending because the device can choose to start any
329 * stream once the endpoint is on the HW schedule.
Sarah Sharpae636742009-04-29 19:02:31 -0700330 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500331 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
332 (ep_state & EP_HALTED))
333 return;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200334 writel(DB_VALUE(ep_index, stream_id), db_addr);
Matthew Wilcox50d646762010-12-15 14:18:11 -0500335 /* The CPU has better things to do at this point than wait for a
336 * write-posting flush. It'll get there soon enough.
337 */
Sarah Sharpae636742009-04-29 19:02:31 -0700338}
339
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700340/* Ring the doorbell for any rings with pending URBs */
341static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
342 unsigned int slot_id,
343 unsigned int ep_index)
344{
345 unsigned int stream_id;
346 struct xhci_virt_ep *ep;
347
348 ep = &xhci->devs[slot_id]->eps[ep_index];
349
350 /* A ring has pending URBs if its TD list is not empty */
351 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200352 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700353 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700354 return;
355 }
356
357 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
358 stream_id++) {
359 struct xhci_stream_info *stream_info = ep->stream_info;
360 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700361 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
362 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700363 }
364}
365
Sarah Sharp021bff92010-07-29 22:12:20 -0700366static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
367 unsigned int slot_id, unsigned int ep_index,
368 unsigned int stream_id)
369{
370 struct xhci_virt_ep *ep;
371
372 ep = &xhci->devs[slot_id]->eps[ep_index];
373 /* Common case: no streams */
374 if (!(ep->ep_state & EP_HAS_STREAMS))
375 return ep->ring;
376
377 if (stream_id == 0) {
378 xhci_warn(xhci,
379 "WARN: Slot ID %u, ep index %u has streams, "
380 "but URB has no stream ID.\n",
381 slot_id, ep_index);
382 return NULL;
383 }
384
385 if (stream_id < ep->stream_info->num_streams)
386 return ep->stream_info->stream_rings[stream_id];
387
388 xhci_warn(xhci,
389 "WARN: Slot ID %u, ep index %u has "
390 "stream IDs 1 to %u allocated, "
391 "but stream ID %u is requested.\n",
392 slot_id, ep_index,
393 ep->stream_info->num_streams - 1,
394 stream_id);
395 return NULL;
396}
397
398/* Get the right ring for the given URB.
399 * If the endpoint supports streams, boundary check the URB's stream ID.
400 * If the endpoint doesn't support streams, return the singular endpoint ring.
401 */
402static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
403 struct urb *urb)
404{
405 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
406 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
407}
408
Sarah Sharpae636742009-04-29 19:02:31 -0700409/*
410 * Move the xHC's endpoint ring dequeue pointer past cur_td.
411 * Record the new state of the xHC's endpoint ring dequeue segment,
412 * dequeue pointer, and new consumer cycle state in state.
413 * Update our internal representation of the ring's dequeue pointer.
414 *
415 * We do this in three jumps:
416 * - First we update our new ring state to be the same as when the xHC stopped.
417 * - Then we traverse the ring to find the segment that contains
418 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
419 * any link TRBs with the toggle cycle bit set.
420 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
421 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100422 *
423 * Some of the uses of xhci_generic_trb are grotty, but if they're done
424 * with correct __le32 accesses they should work fine. Only users of this are
425 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700426 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700427void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700428 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700429 unsigned int stream_id, struct xhci_td *cur_td,
430 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700431{
432 struct xhci_virt_device *dev = xhci->devs[slot_id];
Hans de Goedec4bedb72013-10-04 00:29:47 +0200433 struct xhci_virt_ep *ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700434 struct xhci_ring *ep_ring;
Mathias Nyman365038d2014-08-19 15:17:58 +0300435 struct xhci_segment *new_seg;
436 union xhci_trb *new_deq;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700437 dma_addr_t addr;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300438 u64 hw_dequeue;
Mathias Nyman365038d2014-08-19 15:17:58 +0300439 bool cycle_found = false;
440 bool td_last_trb_found = false;
Sarah Sharpae636742009-04-29 19:02:31 -0700441
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700442 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
443 ep_index, stream_id);
444 if (!ep_ring) {
445 xhci_warn(xhci, "WARN can't find new dequeue state "
446 "for invalid stream ID %u.\n",
447 stream_id);
448 return;
449 }
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800450
Sarah Sharpae636742009-04-29 19:02:31 -0700451 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300452 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
453 "Finding endpoint context");
Hans de Goedec4bedb72013-10-04 00:29:47 +0200454 /* 4.6.9 the css flag is written to the stream context for streams */
455 if (ep->ep_state & EP_HAS_STREAMS) {
456 struct xhci_stream_ctx *ctx =
457 &ep->stream_info->stream_ctx_array[stream_id];
Julius Werner1f81b6d2014-04-25 19:20:13 +0300458 hw_dequeue = le64_to_cpu(ctx->stream_ring);
Hans de Goedec4bedb72013-10-04 00:29:47 +0200459 } else {
460 struct xhci_ep_ctx *ep_ctx
461 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Julius Werner1f81b6d2014-04-25 19:20:13 +0300462 hw_dequeue = le64_to_cpu(ep_ctx->deq);
Hans de Goedec4bedb72013-10-04 00:29:47 +0200463 }
Sarah Sharpae636742009-04-29 19:02:31 -0700464
Mathias Nyman365038d2014-08-19 15:17:58 +0300465 new_seg = ep_ring->deq_seg;
466 new_deq = ep_ring->dequeue;
467 state->new_cycle_state = hw_dequeue & 0x1;
468
469 /*
470 * We want to find the pointer, segment and cycle state of the new trb
471 * (the one after current TD's last_trb). We know the cycle state at
472 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
473 * found.
474 */
475 do {
476 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
477 == (dma_addr_t)(hw_dequeue & ~0xf)) {
478 cycle_found = true;
479 if (td_last_trb_found)
480 break;
481 }
482 if (new_deq == cur_td->last_trb)
483 td_last_trb_found = true;
484
485 if (cycle_found &&
486 TRB_TYPE_LINK_LE32(new_deq->generic.field[3]) &&
487 new_deq->generic.field[3] & cpu_to_le32(LINK_TOGGLE))
488 state->new_cycle_state ^= 0x1;
489
490 next_trb(xhci, ep_ring, &new_seg, &new_deq);
491
492 /* Search wrapped around, bail out */
493 if (new_deq == ep->ring->dequeue) {
494 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
495 state->new_deq_seg = NULL;
496 state->new_deq_ptr = NULL;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300497 return;
498 }
Julius Werner1f81b6d2014-04-25 19:20:13 +0300499
Mathias Nyman365038d2014-08-19 15:17:58 +0300500 } while (!cycle_found || !td_last_trb_found);
Sarah Sharpae636742009-04-29 19:02:31 -0700501
Mathias Nyman365038d2014-08-19 15:17:58 +0300502 state->new_deq_seg = new_seg;
503 state->new_deq_ptr = new_deq;
Sarah Sharpae636742009-04-29 19:02:31 -0700504
Julius Werner1f81b6d2014-04-25 19:20:13 +0300505 /* Don't update the ring cycle state for the producer (us). */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300506 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
507 "Cycle state = 0x%x", state->new_cycle_state);
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800508
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300509 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
510 "New dequeue segment = %p (virtual)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700511 state->new_deq_seg);
512 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300513 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
514 "New dequeue pointer = 0x%llx (DMA)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700515 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700516}
517
Sarah Sharp522989a2011-07-29 12:44:32 -0700518/* flip_cycle means flip the cycle bit of all but the first and last TRB.
519 * (The last TRB actually points to the ring enqueue pointer, which is not part
520 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
521 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700522static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700523 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700524{
525 struct xhci_segment *cur_seg;
526 union xhci_trb *cur_trb;
527
528 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
529 true;
530 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000531 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700532 /* Unchain any chained Link TRBs, but
533 * leave the pointers intact.
534 */
Matt Evans28ccd292011-03-29 13:40:46 +1100535 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700536 /* Flip the cycle bit (link TRBs can't be the first
537 * or last TRB).
538 */
539 if (flip_cycle)
540 cur_trb->generic.field[3] ^=
541 cpu_to_le32(TRB_CYCLE);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300542 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
543 "Cancel (unchain) link TRB");
544 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
545 "Address = %p (0x%llx dma); "
546 "in seg %p (0x%llx dma)",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700547 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700548 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700549 cur_seg,
550 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700551 } else {
552 cur_trb->generic.field[0] = 0;
553 cur_trb->generic.field[1] = 0;
554 cur_trb->generic.field[2] = 0;
555 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100556 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700557 /* Flip the cycle bit except on the first or last TRB */
558 if (flip_cycle && cur_trb != cur_td->first_trb &&
559 cur_trb != cur_td->last_trb)
560 cur_trb->generic.field[3] ^=
561 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100562 cur_trb->generic.field[3] |= cpu_to_le32(
563 TRB_TYPE(TRB_TR_NOOP));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300564 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
565 "TRB to noop at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800566 (unsigned long long)
567 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700568 }
569 if (cur_trb == cur_td->last_trb)
570 break;
571 }
572}
573
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700574static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700575 struct xhci_virt_ep *ep)
576{
577 ep->ep_state &= ~EP_HALT_PENDING;
578 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
579 * timer is running on another CPU, we don't decrement stop_cmds_pending
580 * (since we didn't successfully stop the watchdog timer).
581 */
582 if (del_timer(&ep->stop_cmd_timer))
583 ep->stop_cmds_pending--;
584}
585
586/* Must be called with xhci->lock held in interrupt context */
587static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300588 struct xhci_td *cur_td, int status)
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700589{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700590 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700591 struct urb *urb;
592 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700593
Andiry Xu8e51adc2010-07-22 15:23:31 -0700594 urb = cur_td->urb;
595 urb_priv = urb->hcpriv;
596 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700597 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700598
Andiry Xu8e51adc2010-07-22 15:23:31 -0700599 /* Only giveback urb when this is the last td in urb */
600 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800601 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
602 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
603 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
604 if (xhci->quirks & XHCI_AMD_PLL_FIX)
605 usb_amd_quirk_pll_enable();
606 }
607 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700608 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700609
610 spin_unlock(&xhci->lock);
611 usb_hcd_giveback_urb(hcd, urb, status);
612 xhci_urb_free_priv(xhci, urb_priv);
613 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700614 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700615}
616
Sarah Sharpae636742009-04-29 19:02:31 -0700617/*
618 * When we get a command completion for a Stop Endpoint Command, we need to
619 * unlink any cancelled TDs from the ring. There are two ways to do that:
620 *
621 * 1. If the HW was in the middle of processing the TD that needs to be
622 * cancelled, then we must move the ring's dequeue pointer past the last TRB
623 * in the TD with a Set Dequeue Pointer Command.
624 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
625 * bit cleared) so that the HW will skip over them.
626 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300627static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -0700628 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700629{
Sarah Sharpae636742009-04-29 19:02:31 -0700630 unsigned int ep_index;
631 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700632 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700633 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700634 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700635 struct xhci_td *last_unlinked_td;
636
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700637 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700638
Xenia Ragiadakoubc752bd2013-09-09 13:29:59 +0300639 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
Mathias Nyman9ea18332014-05-08 19:26:02 +0300640 if (!xhci->devs[slot_id])
Andiry Xube88fe42010-10-14 07:22:57 -0700641 xhci_warn(xhci, "Stop endpoint command "
642 "completion for disabled slot %u\n",
643 slot_id);
644 return;
645 }
646
Sarah Sharpae636742009-04-29 19:02:31 -0700647 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100648 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700649 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700650
Sarah Sharp678539c2009-10-27 10:55:52 -0700651 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700652 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700653 ep->stopped_td = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700654 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700655 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700656 }
Sarah Sharpae636742009-04-29 19:02:31 -0700657
658 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
659 * We have the xHCI lock, so nothing can modify this list until we drop
660 * it. We're also in the event handler, so we can't get re-interrupted
661 * if another Stop Endpoint command completes
662 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700663 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700664 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300665 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
666 "Removing canceled TD starting at 0x%llx (dma).",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800667 (unsigned long long)xhci_trb_virt_to_dma(
668 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700669 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
670 if (!ep_ring) {
671 /* This shouldn't happen unless a driver is mucking
672 * with the stream ID after submission. This will
673 * leave the TD on the hardware ring, and the hardware
674 * will try to execute it, and may access a buffer
675 * that has already been freed. In the best case, the
676 * hardware will execute it, and the event handler will
677 * ignore the completion event for that TD, since it was
678 * removed from the td_list for that endpoint. In
679 * short, don't muck with the stream ID after
680 * submission.
681 */
682 xhci_warn(xhci, "WARN Cancelled URB %p "
683 "has invalid stream ID %u.\n",
684 cur_td->urb,
685 cur_td->urb->stream_id);
686 goto remove_finished_td;
687 }
Sarah Sharpae636742009-04-29 19:02:31 -0700688 /*
689 * If we stopped on the TD we need to cancel, then we have to
690 * move the xHC endpoint ring dequeue pointer past this TD.
691 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700692 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700693 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
694 cur_td->urb->stream_id,
695 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700696 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700697 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700698remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700699 /*
700 * The event handler won't see a completion for this TD anymore,
701 * so remove it from the endpoint ring's TD list. Keep it in
702 * the cancelled TD list for URB completion later.
703 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700704 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700705 }
706 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700707 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700708
709 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
710 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Hans de Goede1e3452e2014-08-20 16:41:52 +0300711 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
712 ep->stopped_td->urb->stream_id, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700713 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700714 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700715 /* Otherwise ring the doorbell(s) to restart queued transfers */
716 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700717 }
Florian Wolter526867c2013-08-14 10:33:16 +0200718
Julius Werner1f81b6d2014-04-25 19:20:13 +0300719 /* Clear stopped_td if endpoint is not halted */
720 if (!(ep->ep_state & EP_HALTED))
Florian Wolter526867c2013-08-14 10:33:16 +0200721 ep->stopped_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700722
723 /*
724 * Drop the lock and complete the URBs in the cancelled TD list.
725 * New TDs to be cancelled might be added to the end of the list before
726 * we can complete all the URBs for the TDs we already unlinked.
727 * So stop when we've completed the URB for the last TD we unlinked.
728 */
729 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700730 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700731 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700732 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700733
734 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700735 /* Doesn't matter what we pass for status, since the core will
736 * just overwrite it (because the URB has been unlinked).
737 */
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300738 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
Sarah Sharpae636742009-04-29 19:02:31 -0700739
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700740 /* Stop processing the cancelled list if the watchdog timer is
741 * running.
742 */
743 if (xhci->xhc_state & XHCI_STATE_DYING)
744 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700745 } while (cur_td != last_unlinked_td);
746
747 /* Return to the event handler with xhci->lock re-acquired */
748}
749
Sarah Sharp50e87252014-02-21 09:27:30 -0800750static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
751{
752 struct xhci_td *cur_td;
753
754 while (!list_empty(&ring->td_list)) {
755 cur_td = list_first_entry(&ring->td_list,
756 struct xhci_td, td_list);
757 list_del_init(&cur_td->td_list);
758 if (!list_empty(&cur_td->cancelled_td_list))
759 list_del_init(&cur_td->cancelled_td_list);
760 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
761 }
762}
763
764static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
765 int slot_id, int ep_index)
766{
767 struct xhci_td *cur_td;
768 struct xhci_virt_ep *ep;
769 struct xhci_ring *ring;
770
771 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharp21d0e512014-02-21 14:29:02 -0800772 if ((ep->ep_state & EP_HAS_STREAMS) ||
773 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
774 int stream_id;
775
776 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
777 stream_id++) {
778 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
779 "Killing URBs for slot ID %u, ep index %u, stream %u",
780 slot_id, ep_index, stream_id + 1);
781 xhci_kill_ring_urbs(xhci,
782 ep->stream_info->stream_rings[stream_id]);
783 }
784 } else {
785 ring = ep->ring;
786 if (!ring)
787 return;
788 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
789 "Killing URBs for slot ID %u, ep index %u",
790 slot_id, ep_index);
791 xhci_kill_ring_urbs(xhci, ring);
792 }
Sarah Sharp50e87252014-02-21 09:27:30 -0800793 while (!list_empty(&ep->cancelled_td_list)) {
794 cur_td = list_first_entry(&ep->cancelled_td_list,
795 struct xhci_td, cancelled_td_list);
796 list_del_init(&cur_td->cancelled_td_list);
797 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
798 }
799}
800
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700801/* Watchdog timer function for when a stop endpoint command fails to complete.
802 * In this case, we assume the host controller is broken or dying or dead. The
803 * host may still be completing some other events, so we have to be careful to
804 * let the event ring handler and the URB dequeueing/enqueueing functions know
805 * through xhci->state.
806 *
807 * The timer may also fire if the host takes a very long time to respond to the
808 * command, and the stop endpoint command completion handler cannot delete the
809 * timer before the timer function is called. Another endpoint cancellation may
810 * sneak in before the timer function can grab the lock, and that may queue
811 * another stop endpoint command and add the timer back. So we cannot use a
812 * simple flag to say whether there is a pending stop endpoint command for a
813 * particular endpoint.
814 *
815 * Instead we use a combination of that flag and a counter for the number of
816 * pending stop endpoint commands. If the timer is the tail end of the last
817 * stop endpoint command, and the endpoint's command is still pending, we assume
818 * the host is dying.
819 */
820void xhci_stop_endpoint_command_watchdog(unsigned long arg)
821{
822 struct xhci_hcd *xhci;
823 struct xhci_virt_ep *ep;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700824 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400825 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700826
827 ep = (struct xhci_virt_ep *) arg;
828 xhci = ep->xhci;
829
Don Zickusf43d6232011-10-20 23:52:14 -0400830 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700831
832 ep->stop_cmds_pending--;
833 if (xhci->xhc_state & XHCI_STATE_DYING) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300834 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
835 "Stop EP timer ran, but another timer marked "
836 "xHCI as DYING, exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400837 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700838 return;
839 }
840 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300841 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
842 "Stop EP timer ran, but no command pending, "
843 "exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400844 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700845 return;
846 }
847
848 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
849 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
850 /* Oops, HC is dead or dying or at least not responding to the stop
851 * endpoint command.
852 */
853 xhci->xhc_state |= XHCI_STATE_DYING;
854 /* Disable interrupts from the host controller and start halting it */
855 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400856 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700857
858 ret = xhci_halt(xhci);
859
Don Zickusf43d6232011-10-20 23:52:14 -0400860 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700861 if (ret < 0) {
862 /* This is bad; the host is not responding to commands and it's
863 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800864 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700865 * disconnect all device drivers under this host. Those
866 * disconnect() methods will wait for all URBs to be unlinked,
867 * so we must complete them.
868 */
869 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
870 xhci_warn(xhci, "Completing active URBs anyway.\n");
871 /* We could turn all TDs on the rings to no-ops. This won't
872 * help if the host has cached part of the ring, and is slow if
873 * we want to preserve the cycle bit. Skip it and hope the host
874 * doesn't touch the memory.
875 */
876 }
877 for (i = 0; i < MAX_HC_SLOTS; i++) {
878 if (!xhci->devs[i])
879 continue;
Sarah Sharp50e87252014-02-21 09:27:30 -0800880 for (j = 0; j < 31; j++)
881 xhci_kill_endpoint_urbs(xhci, i, j);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700882 }
Don Zickusf43d6232011-10-20 23:52:14 -0400883 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300884 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
885 "Calling usb_hc_died()");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800886 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300887 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
888 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700889}
890
Andiry Xub008df62012-03-05 17:49:34 +0800891
892static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
893 struct xhci_virt_device *dev,
894 struct xhci_ring *ep_ring,
895 unsigned int ep_index)
896{
897 union xhci_trb *dequeue_temp;
898 int num_trbs_free_temp;
899 bool revert = false;
900
901 num_trbs_free_temp = ep_ring->num_trbs_free;
902 dequeue_temp = ep_ring->dequeue;
903
Sarah Sharp0d9f78a2012-06-21 16:28:30 -0700904 /* If we get two back-to-back stalls, and the first stalled transfer
905 * ends just before a link TRB, the dequeue pointer will be left on
906 * the link TRB by the code in the while loop. So we have to update
907 * the dequeue pointer one segment further, or we'll jump off
908 * the segment into la-la-land.
909 */
910 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
911 ep_ring->deq_seg = ep_ring->deq_seg->next;
912 ep_ring->dequeue = ep_ring->deq_seg->trbs;
913 }
914
Andiry Xub008df62012-03-05 17:49:34 +0800915 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
916 /* We have more usable TRBs */
917 ep_ring->num_trbs_free++;
918 ep_ring->dequeue++;
919 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
920 ep_ring->dequeue)) {
921 if (ep_ring->dequeue ==
922 dev->eps[ep_index].queued_deq_ptr)
923 break;
924 ep_ring->deq_seg = ep_ring->deq_seg->next;
925 ep_ring->dequeue = ep_ring->deq_seg->trbs;
926 }
927 if (ep_ring->dequeue == dequeue_temp) {
928 revert = true;
929 break;
930 }
931 }
932
933 if (revert) {
934 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
935 ep_ring->num_trbs_free = num_trbs_free_temp;
936 }
937}
938
Sarah Sharpae636742009-04-29 19:02:31 -0700939/*
940 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
941 * we need to clear the set deq pending flag in the endpoint ring state, so that
942 * the TD queueing code can ring the doorbell again. We also need to ring the
943 * endpoint doorbell to restart the ring, but only if there aren't more
944 * cancellations pending.
945 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300946static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +0300947 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -0700948{
Sarah Sharpae636742009-04-29 19:02:31 -0700949 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700950 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -0700951 struct xhci_ring *ep_ring;
952 struct xhci_virt_device *dev;
Hans de Goede9aad95e2013-10-04 00:29:49 +0200953 struct xhci_virt_ep *ep;
John Yound115b042009-07-27 12:05:15 -0700954 struct xhci_ep_ctx *ep_ctx;
955 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -0700956
Matt Evans28ccd292011-03-29 13:40:46 +1100957 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
958 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -0700959 dev = xhci->devs[slot_id];
Hans de Goede9aad95e2013-10-04 00:29:49 +0200960 ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700961
962 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
963 if (!ep_ring) {
Oliver Neukume587b8b2014-01-08 17:13:11 +0100964 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700965 stream_id);
966 /* XXX: Harmless??? */
Hans de Goede0d4976e2014-08-20 16:41:55 +0300967 goto cleanup;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700968 }
969
John Yound115b042009-07-27 12:05:15 -0700970 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
971 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -0700972
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +0300973 if (cmd_comp_code != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -0700974 unsigned int ep_state;
975 unsigned int slot_state;
976
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +0300977 switch (cmd_comp_code) {
Sarah Sharpae636742009-04-29 19:02:31 -0700978 case COMP_TRB_ERR:
Oliver Neukume587b8b2014-01-08 17:13:11 +0100979 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700980 break;
981 case COMP_CTX_STATE:
Oliver Neukume587b8b2014-01-08 17:13:11 +0100982 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +1100983 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -0700984 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +1100985 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700986 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300987 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
988 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -0700989 slot_state, ep_state);
990 break;
991 case COMP_EBADSLT:
Oliver Neukume587b8b2014-01-08 17:13:11 +0100992 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
993 slot_id);
Sarah Sharpae636742009-04-29 19:02:31 -0700994 break;
995 default:
Oliver Neukume587b8b2014-01-08 17:13:11 +0100996 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
997 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -0700998 break;
999 }
1000 /* OK what do we do now? The endpoint state is hosed, and we
1001 * should never get to this point if the synchronization between
1002 * queueing, and endpoint state are correct. This might happen
1003 * if the device gets disconnected after we've finished
1004 * cancelling URBs, which might not be an error...
1005 */
1006 } else {
Hans de Goede9aad95e2013-10-04 00:29:49 +02001007 u64 deq;
1008 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1009 if (ep->ep_state & EP_HAS_STREAMS) {
1010 struct xhci_stream_ctx *ctx =
1011 &ep->stream_info->stream_ctx_array[stream_id];
1012 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1013 } else {
1014 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1015 }
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001016 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Hans de Goede9aad95e2013-10-04 00:29:49 +02001017 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1018 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1019 ep->queued_deq_ptr) == deq) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001020 /* Update the ring's dequeue segment and dequeue pointer
1021 * to reflect the new position.
1022 */
Andiry Xub008df62012-03-05 17:49:34 +08001023 update_ring_for_set_deq_completion(xhci, dev,
1024 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001025 } else {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001026 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
Sarah Sharpbf161e82011-02-23 15:46:42 -08001027 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
Hans de Goede9aad95e2013-10-04 00:29:49 +02001028 ep->queued_deq_seg, ep->queued_deq_ptr);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001029 }
Sarah Sharpae636742009-04-29 19:02:31 -07001030 }
1031
Hans de Goede0d4976e2014-08-20 16:41:55 +03001032cleanup:
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001033 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001034 dev->eps[ep_index].queued_deq_seg = NULL;
1035 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001036 /* Restart any rings with pending URBs */
1037 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001038}
1039
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001040static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001041 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001042{
Sarah Sharpa1587d92009-07-27 12:03:15 -07001043 unsigned int ep_index;
1044
Matt Evans28ccd292011-03-29 13:40:46 +11001045 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001046 /* This command will only fail if the endpoint wasn't halted,
1047 * but we don't care.
1048 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001049 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001050 "Ignoring reset ep completion code of %u", cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001051
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001052 /* HW with the reset endpoint quirk needs to have a configure endpoint
1053 * command complete before the endpoint can be used. Queue that here
1054 * because the HW can't handle two commands being queued in a row.
1055 */
1056 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001057 struct xhci_command *command;
1058 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
Hans de Goedea0ee6192014-07-25 22:01:21 +02001059 if (!command) {
1060 xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
1061 return;
1062 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001063 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1064 "Queueing configure endpoint command");
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001065 xhci_queue_configure_endpoint(xhci, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001066 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1067 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001068 xhci_ring_cmd_db(xhci);
1069 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001070 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001071 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001072 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001073 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001074}
Sarah Sharpae636742009-04-29 19:02:31 -07001075
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001076static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1077 u32 cmd_comp_code)
1078{
1079 if (cmd_comp_code == COMP_SUCCESS)
1080 xhci->slot_id = slot_id;
1081 else
1082 xhci->slot_id = 0;
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001083}
1084
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001085static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1086{
1087 struct xhci_virt_device *virt_dev;
1088
1089 virt_dev = xhci->devs[slot_id];
1090 if (!virt_dev)
1091 return;
1092 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1093 /* Delete default control endpoint resources */
1094 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1095 xhci_free_virt_device(xhci, slot_id);
1096}
1097
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001098static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1099 struct xhci_event_cmd *event, u32 cmd_comp_code)
1100{
1101 struct xhci_virt_device *virt_dev;
1102 struct xhci_input_control_ctx *ctrl_ctx;
1103 unsigned int ep_index;
1104 unsigned int ep_state;
1105 u32 add_flags, drop_flags;
1106
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001107 /*
1108 * Configure endpoint commands can come from the USB core
1109 * configuration or alt setting changes, or because the HW
1110 * needed an extra configure endpoint command after a reset
1111 * endpoint command or streams were being configured.
1112 * If the command was for a halted endpoint, the xHCI driver
1113 * is not waiting on the configure endpoint command.
1114 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03001115 virt_dev = xhci->devs[slot_id];
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001116 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1117 if (!ctrl_ctx) {
1118 xhci_warn(xhci, "Could not get input context, bad type.\n");
1119 return;
1120 }
1121
1122 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1123 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1124 /* Input ctx add_flags are the endpoint index plus one */
1125 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1126
1127 /* A usb_set_interface() call directly after clearing a halted
1128 * condition may race on this quirky hardware. Not worth
1129 * worrying about, since this is prototype hardware. Not sure
1130 * if this will work for streams, but streams support was
1131 * untested on this prototype.
1132 */
1133 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1134 ep_index != (unsigned int) -1 &&
1135 add_flags - SLOT_FLAG == drop_flags) {
1136 ep_state = virt_dev->eps[ep_index].ep_state;
1137 if (!(ep_state & EP_HALTED))
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001138 return;
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001139 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1140 "Completed config ep cmd - "
1141 "last ep index = %d, state = %d",
1142 ep_index, ep_state);
1143 /* Clear internal halted state and restart ring(s) */
1144 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1145 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1146 return;
1147 }
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001148 return;
1149}
1150
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001151static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1152 struct xhci_event_cmd *event)
1153{
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001154 xhci_dbg(xhci, "Completed reset device command.\n");
Mathias Nyman9ea18332014-05-08 19:26:02 +03001155 if (!xhci->devs[slot_id])
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001156 xhci_warn(xhci, "Reset device command completion "
1157 "for disabled slot %u\n", slot_id);
1158}
1159
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001160static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1161 struct xhci_event_cmd *event)
1162{
1163 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1164 xhci->error_bitmask |= 1 << 6;
1165 return;
1166 }
1167 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1168 "NEC firmware version %2x.%02x",
1169 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1170 NEC_FW_MINOR(le32_to_cpu(event->status)));
1171}
1172
Mathias Nyman9ea18332014-05-08 19:26:02 +03001173static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001174{
1175 list_del(&cmd->cmd_list);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001176
1177 if (cmd->completion) {
1178 cmd->status = status;
1179 complete(cmd->completion);
1180 } else {
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001181 kfree(cmd);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001182 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001183}
1184
1185void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1186{
1187 struct xhci_command *cur_cmd, *tmp_cmd;
1188 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
Mathias Nyman9ea18332014-05-08 19:26:02 +03001189 xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001190}
1191
Mathias Nymanc311e392014-05-08 19:26:03 +03001192/*
1193 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
1194 * If there are other commands waiting then restart the ring and kick the timer.
1195 * This must be called with command ring stopped and xhci->lock held.
1196 */
1197static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1198 struct xhci_command *cur_cmd)
1199{
1200 struct xhci_command *i_cmd, *tmp_cmd;
1201 u32 cycle_state;
1202
1203 /* Turn all aborted commands in list to no-ops, then restart */
1204 list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list,
1205 cmd_list) {
1206
1207 if (i_cmd->status != COMP_CMD_ABORT)
1208 continue;
1209
1210 i_cmd->status = COMP_CMD_STOP;
1211
1212 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
1213 i_cmd->command_trb);
1214 /* get cycle state from the original cmd trb */
1215 cycle_state = le32_to_cpu(
1216 i_cmd->command_trb->generic.field[3]) & TRB_CYCLE;
1217 /* modify the command trb to no-op command */
1218 i_cmd->command_trb->generic.field[0] = 0;
1219 i_cmd->command_trb->generic.field[1] = 0;
1220 i_cmd->command_trb->generic.field[2] = 0;
1221 i_cmd->command_trb->generic.field[3] = cpu_to_le32(
1222 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1223
1224 /*
1225 * caller waiting for completion is called when command
1226 * completion event is received for these no-op commands
1227 */
1228 }
1229
1230 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1231
1232 /* ring command ring doorbell to restart the command ring */
1233 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
1234 !(xhci->xhc_state & XHCI_STATE_DYING)) {
1235 xhci->current_cmd = cur_cmd;
1236 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1237 xhci_ring_cmd_db(xhci);
1238 }
1239 return;
1240}
1241
1242
1243void xhci_handle_command_timeout(unsigned long data)
1244{
1245 struct xhci_hcd *xhci;
1246 int ret;
1247 unsigned long flags;
1248 u64 hw_ring_state;
1249 struct xhci_command *cur_cmd = NULL;
1250 xhci = (struct xhci_hcd *) data;
1251
1252 /* mark this command to be cancelled */
1253 spin_lock_irqsave(&xhci->lock, flags);
1254 if (xhci->current_cmd) {
1255 cur_cmd = xhci->current_cmd;
1256 cur_cmd->status = COMP_CMD_ABORT;
1257 }
1258
1259
1260 /* Make sure command ring is running before aborting it */
1261 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1262 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1263 (hw_ring_state & CMD_RING_RUNNING)) {
1264
1265 spin_unlock_irqrestore(&xhci->lock, flags);
1266 xhci_dbg(xhci, "Command timeout\n");
1267 ret = xhci_abort_cmd_ring(xhci);
1268 if (unlikely(ret == -ESHUTDOWN)) {
1269 xhci_err(xhci, "Abort command ring failed\n");
1270 xhci_cleanup_command_queue(xhci);
1271 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1272 xhci_dbg(xhci, "xHCI host controller is dead.\n");
1273 }
1274 return;
1275 }
1276 /* command timeout on stopped ring, ring can't be aborted */
1277 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1278 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1279 spin_unlock_irqrestore(&xhci->lock, flags);
1280 return;
1281}
1282
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001283static void handle_cmd_completion(struct xhci_hcd *xhci,
1284 struct xhci_event_cmd *event)
1285{
Matt Evans28ccd292011-03-29 13:40:46 +11001286 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001287 u64 cmd_dma;
1288 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001289 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001290 union xhci_trb *cmd_trb;
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001291 struct xhci_command *cmd;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001292 u32 cmd_type;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001293
Matt Evans28ccd292011-03-29 13:40:46 +11001294 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001295 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001296 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001297 cmd_trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001298 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1299 if (cmd_dequeue_dma == 0) {
1300 xhci->error_bitmask |= 1 << 4;
1301 return;
1302 }
1303 /* Does the DMA address match our internal dequeue pointer address? */
1304 if (cmd_dma != (u64) cmd_dequeue_dma) {
1305 xhci->error_bitmask |= 1 << 5;
1306 return;
1307 }
Elric Fub63f4052012-06-27 16:55:43 +08001308
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001309 cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);
1310
1311 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1312 xhci_err(xhci,
1313 "Command completion event does not match command\n");
1314 return;
1315 }
Mathias Nymanc311e392014-05-08 19:26:03 +03001316
1317 del_timer(&xhci->cmd_timer);
1318
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001319 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
Xenia Ragiadakou63a23b9a2013-08-06 07:52:48 +03001320
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001321 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
Mathias Nymanc311e392014-05-08 19:26:03 +03001322
1323 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1324 if (cmd_comp_code == COMP_CMD_STOP) {
1325 xhci_handle_stopped_cmd_ring(xhci, cmd);
1326 return;
1327 }
1328 /*
1329 * Host aborted the command ring, check if the current command was
1330 * supposed to be aborted, otherwise continue normally.
1331 * The command ring is stopped now, but the xHC will issue a Command
1332 * Ring Stopped event which will cause us to restart it.
1333 */
1334 if (cmd_comp_code == COMP_CMD_ABORT) {
1335 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1336 if (cmd->status == COMP_CMD_ABORT)
1337 goto event_handled;
Elric Fub63f4052012-06-27 16:55:43 +08001338 }
1339
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001340 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1341 switch (cmd_type) {
1342 case TRB_ENABLE_SLOT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001343 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001344 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001345 case TRB_DISABLE_SLOT:
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001346 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001347 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001348 case TRB_CONFIG_EP:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001349 if (!cmd->completion)
1350 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1351 cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001352 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001353 case TRB_EVAL_CONTEXT:
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001354 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001355 case TRB_ADDR_DEV:
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001356 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001357 case TRB_STOP_RING:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001358 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1359 le32_to_cpu(cmd_trb->generic.field[3])));
1360 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001361 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001362 case TRB_SET_DEQ:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001363 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1364 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001365 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001366 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001367 case TRB_CMD_NOOP:
Mathias Nymanc311e392014-05-08 19:26:03 +03001368 /* Is this an aborted command turned to NO-OP? */
1369 if (cmd->status == COMP_CMD_STOP)
1370 cmd_comp_code = COMP_CMD_STOP;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001371 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001372 case TRB_RESET_EP:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001373 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1374 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001375 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001376 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001377 case TRB_RESET_DEV:
Mathias Nyman6fcfb0d2014-06-24 17:14:40 +03001378 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1379 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1380 */
1381 slot_id = TRB_TO_SLOT_ID(
1382 le32_to_cpu(cmd_trb->generic.field[3]));
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001383 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001384 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001385 case TRB_NEC_GET_FW:
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001386 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001387 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001388 default:
1389 /* Skip over unknown commands on the event ring */
1390 xhci->error_bitmask |= 1 << 6;
1391 break;
1392 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001393
Mathias Nymanc311e392014-05-08 19:26:03 +03001394 /* restart timer if this wasn't the last command */
1395 if (cmd->cmd_list.next != &xhci->cmd_list) {
1396 xhci->current_cmd = list_entry(cmd->cmd_list.next,
1397 struct xhci_command, cmd_list);
1398 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1399 }
1400
1401event_handled:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001402 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001403
Andiry Xu3b72fca2012-03-05 17:49:32 +08001404 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001405}
1406
Sarah Sharp02386342010-05-24 13:25:28 -07001407static void handle_vendor_event(struct xhci_hcd *xhci,
1408 union xhci_trb *event)
1409{
1410 u32 trb_type;
1411
Matt Evans28ccd292011-03-29 13:40:46 +11001412 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001413 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1414 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1415 handle_cmd_completion(xhci, &event->event_cmd);
1416}
1417
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001418/* @port_id: the one-based port ID from the hardware (indexed from array of all
1419 * port registers -- USB 3.0 and USB 2.0).
1420 *
1421 * Returns a zero-based port number, which is suitable for indexing into each of
1422 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001423 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001424 */
1425static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1426 struct xhci_hcd *xhci, u32 port_id)
1427{
1428 unsigned int i;
1429 unsigned int num_similar_speed_ports = 0;
1430
1431 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1432 * and usb2_ports are 0-based indexes. Count the number of similar
1433 * speed ports, up to 1 port before this port.
1434 */
1435 for (i = 0; i < (port_id - 1); i++) {
1436 u8 port_speed = xhci->port_array[i];
1437
1438 /*
1439 * Skip ports that don't have known speeds, or have duplicate
1440 * Extended Capabilities port speed entries.
1441 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001442 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001443 continue;
1444
1445 /*
1446 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1447 * 1.1 ports are under the USB 2.0 hub. If the port speed
1448 * matches the device speed, it's a similar speed port.
1449 */
1450 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1451 num_similar_speed_ports++;
1452 }
1453 return num_similar_speed_ports;
1454}
1455
Sarah Sharp623bef92011-11-11 14:57:33 -08001456static void handle_device_notification(struct xhci_hcd *xhci,
1457 union xhci_trb *event)
1458{
1459 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001460 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001461
Xenia Ragiadakou7e76ad42013-09-09 21:03:10 +03001462 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001463 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001464 xhci_warn(xhci, "Device Notification event for "
1465 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001466 return;
1467 }
1468
1469 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1470 slot_id);
1471 udev = xhci->devs[slot_id]->udev;
1472 if (udev && udev->parent)
1473 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001474}
1475
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001476static void handle_port_status(struct xhci_hcd *xhci,
1477 union xhci_trb *event)
1478{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001479 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001480 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001481 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001482 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001483 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001484 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001485 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001486 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001487 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001488 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001489
1490 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001491 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001492 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1493 xhci->error_bitmask |= 1 << 8;
1494 }
Matt Evans28ccd292011-03-29 13:40:46 +11001495 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001496 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1497
Sarah Sharp518e8482010-12-15 11:56:29 -08001498 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1499 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001500 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001501 inc_deq(xhci, xhci->event_ring);
1502 return;
Andiry Xu56192532010-10-14 07:23:00 -07001503 }
1504
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001505 /* Figure out which usb_hcd this port is attached to:
1506 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1507 */
1508 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001509
1510 /* Find the right roothub. */
1511 hcd = xhci_to_hcd(xhci);
1512 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1513 hcd = xhci->shared_hcd;
1514
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001515 if (major_revision == 0) {
1516 xhci_warn(xhci, "Event for port %u not in "
1517 "Extended Capabilities, ignoring.\n",
1518 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001519 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001520 goto cleanup;
1521 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001522 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001523 xhci_warn(xhci, "Event for port %u duplicated in"
1524 "Extended Capabilities, ignoring.\n",
1525 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001526 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001527 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001528 }
1529
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001530 /*
1531 * Hardware port IDs reported by a Port Status Change Event include USB
1532 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1533 * resume event, but we first need to translate the hardware port ID
1534 * into the index into the ports on the correct split roothub, and the
1535 * correct bus_state structure.
1536 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001537 bus_state = &xhci->bus_state[hcd_index(hcd)];
1538 if (hcd->speed == HCD_USB3)
1539 port_array = xhci->usb3_ports;
1540 else
1541 port_array = xhci->usb2_ports;
1542 /* Find the faked port hub number */
1543 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1544 port_id);
1545
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001546 temp = readl(port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001547 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001548 xhci_dbg(xhci, "resume root hub\n");
1549 usb_hcd_resume_root_hub(hcd);
1550 }
1551
1552 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1553 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1554
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001555 temp1 = readl(&xhci->op_regs->command);
Andiry Xu56192532010-10-14 07:23:00 -07001556 if (!(temp1 & CMD_RUN)) {
1557 xhci_warn(xhci, "xHC is not running.\n");
1558 goto cleanup;
1559 }
1560
1561 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001562 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001563 /* Set a flag to say the port signaled remote wakeup,
1564 * so we can tell the difference between the end of
1565 * device and host initiated resume.
1566 */
1567 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001568 xhci_test_and_clear_bit(xhci, port_array,
1569 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001570 xhci_set_link_state(xhci, port_array, faked_port_index,
1571 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001572 /* Need to wait until the next link state change
1573 * indicates the device is actually in U0.
1574 */
1575 bogus_port_status = true;
1576 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001577 } else {
1578 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001579 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001580 msecs_to_jiffies(20);
Andiry Xuf370b992012-04-14 02:54:30 +08001581 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001582 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001583 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001584 /* Do the rest in GetPortStatus */
1585 }
1586 }
1587
Sarah Sharpd93814c2012-01-24 16:39:02 -08001588 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1589 DEV_SUPERSPEED(temp)) {
1590 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001591 /* We've just brought the device into U0 through either the
1592 * Resume state after a device remote wakeup, or through the
1593 * U3Exit state after a host-initiated resume. If it's a device
1594 * initiated remote wake, don't pass up the link state change,
1595 * so the roothub behavior is consistent with external
1596 * USB 3.0 hub behavior.
1597 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001598 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1599 faked_port_index + 1);
1600 if (slot_id && xhci->devs[slot_id])
1601 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001602 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001603 bus_state->port_remote_wakeup &=
1604 ~(1 << faked_port_index);
1605 xhci_test_and_clear_bit(xhci, port_array,
1606 faked_port_index, PORT_PLC);
1607 usb_wakeup_notification(hcd->self.root_hub,
1608 faked_port_index + 1);
1609 bogus_port_status = true;
1610 goto cleanup;
1611 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001612 }
1613
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001614 /*
1615 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1616 * RExit to a disconnect state). If so, let the the driver know it's
1617 * out of the RExit state.
1618 */
1619 if (!DEV_SUPERSPEED(temp) &&
1620 test_and_clear_bit(faked_port_index,
1621 &bus_state->rexit_ports)) {
1622 complete(&bus_state->rexit_done[faked_port_index]);
1623 bogus_port_status = true;
1624 goto cleanup;
1625 }
1626
Andiry Xu6fd45622011-09-23 14:19:50 -07001627 if (hcd->speed != HCD_USB3)
1628 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1629 PORT_PLC);
1630
Andiry Xu56192532010-10-14 07:23:00 -07001631cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001632 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001633 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001634
Sarah Sharp386139d2011-03-24 08:02:58 -07001635 /* Don't make the USB core poll the roothub if we got a bad port status
1636 * change event. Besides, at that point we can't tell which roothub
1637 * (USB 2.0 or USB 3.0) to kick.
1638 */
1639 if (bogus_port_status)
1640 return;
1641
Sarah Sharpc52804a2012-11-27 12:30:23 -08001642 /*
1643 * xHCI port-status-change events occur when the "or" of all the
1644 * status-change bits in the portsc register changes from 0 to 1.
1645 * New status changes won't cause an event if any other change
1646 * bits are still set. When an event occurs, switch over to
1647 * polling to avoid losing status changes.
1648 */
1649 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1650 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001651 spin_unlock(&xhci->lock);
1652 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001653 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001654 spin_lock(&xhci->lock);
1655}
1656
1657/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001658 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1659 * at end_trb, which may be in another segment. If the suspect DMA address is a
1660 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1661 * returns 0.
1662 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001663struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001664 union xhci_trb *start_trb,
1665 union xhci_trb *end_trb,
1666 dma_addr_t suspect_dma)
1667{
1668 dma_addr_t start_dma;
1669 dma_addr_t end_seg_dma;
1670 dma_addr_t end_trb_dma;
1671 struct xhci_segment *cur_seg;
1672
Sarah Sharp23e3be12009-04-29 19:05:20 -07001673 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001674 cur_seg = start_seg;
1675
1676 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001677 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001678 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001679 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001680 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001681 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001682 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001683 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001684
1685 if (end_trb_dma > 0) {
1686 /* The end TRB is in this segment, so suspect should be here */
1687 if (start_dma <= end_trb_dma) {
1688 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1689 return cur_seg;
1690 } else {
1691 /* Case for one segment with
1692 * a TD wrapped around to the top
1693 */
1694 if ((suspect_dma >= start_dma &&
1695 suspect_dma <= end_seg_dma) ||
1696 (suspect_dma >= cur_seg->dma &&
1697 suspect_dma <= end_trb_dma))
1698 return cur_seg;
1699 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001700 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001701 } else {
1702 /* Might still be somewhere in this segment */
1703 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1704 return cur_seg;
1705 }
1706 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001707 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001708 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001709
Randy Dunlap326b4812010-04-19 08:53:50 -07001710 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001711}
1712
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001713static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1714 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001715 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001716 struct xhci_td *td, union xhci_trb *event_trb)
1717{
1718 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001719 struct xhci_command *command;
1720 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1721 if (!command)
1722 return;
1723
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001724 ep->ep_state |= EP_HALTED;
1725 ep->stopped_td = td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001726 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001727
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001728 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001729 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001730
1731 ep->stopped_td = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001732 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001733
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001734 xhci_ring_cmd_db(xhci);
1735}
1736
1737/* Check if an error has halted the endpoint ring. The class driver will
1738 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1739 * However, a babble and other errors also halt the endpoint ring, and the class
1740 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1741 * Ring Dequeue Pointer command manually.
1742 */
1743static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1744 struct xhci_ep_ctx *ep_ctx,
1745 unsigned int trb_comp_code)
1746{
1747 /* TRB completion codes that may require a manual halt cleanup */
1748 if (trb_comp_code == COMP_TX_ERR ||
1749 trb_comp_code == COMP_BABBLE ||
1750 trb_comp_code == COMP_SPLIT_ERR)
1751 /* The 0.96 spec says a babbling control endpoint
1752 * is not halted. The 0.96 spec says it is. Some HW
1753 * claims to be 0.95 compliant, but it halts the control
1754 * endpoint anyway. Check if a babble halted the
1755 * endpoint.
1756 */
Matt Evansf5960b62011-06-01 10:22:55 +10001757 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1758 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001759 return 1;
1760
1761 return 0;
1762}
1763
Sarah Sharpb45b5062009-12-09 15:59:06 -08001764int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1765{
1766 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1767 /* Vendor defined "informational" completion code,
1768 * treat as not-an-error.
1769 */
1770 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1771 trb_comp_code);
1772 xhci_dbg(xhci, "Treating code as success.\n");
1773 return 1;
1774 }
1775 return 0;
1776}
1777
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001778/*
Andiry Xu4422da62010-07-22 15:22:55 -07001779 * Finish the td processing, remove the td from td list;
1780 * Return 1 if the urb can be given back.
1781 */
1782static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1783 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1784 struct xhci_virt_ep *ep, int *status, bool skip)
1785{
1786 struct xhci_virt_device *xdev;
1787 struct xhci_ring *ep_ring;
1788 unsigned int slot_id;
1789 int ep_index;
1790 struct urb *urb = NULL;
1791 struct xhci_ep_ctx *ep_ctx;
1792 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001793 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001794 u32 trb_comp_code;
1795
Matt Evans28ccd292011-03-29 13:40:46 +11001796 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001797 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001798 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1799 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001800 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001801 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001802
1803 if (skip)
1804 goto td_cleanup;
1805
1806 if (trb_comp_code == COMP_STOP_INVAL ||
1807 trb_comp_code == COMP_STOP) {
1808 /* The Endpoint Stop Command completion will take care of any
1809 * stopped TDs. A stopped TD may be restarted, so don't update
1810 * the ring dequeue pointer or take this TD off any lists yet.
1811 */
1812 ep->stopped_td = td;
Andiry Xu4422da62010-07-22 15:22:55 -07001813 return 0;
1814 } else {
1815 if (trb_comp_code == COMP_STALL) {
1816 /* The transfer is completed from the driver's
1817 * perspective, but we need to issue a set dequeue
1818 * command for this stalled endpoint to move the dequeue
1819 * pointer past the TD. We can't do that here because
1820 * the halt condition must be cleared first. Let the
1821 * USB class driver clear the stall later.
1822 */
1823 ep->stopped_td = td;
Andiry Xu4422da62010-07-22 15:22:55 -07001824 ep->stopped_stream = ep_ring->stream_id;
1825 } else if (xhci_requires_manual_halt_cleanup(xhci,
1826 ep_ctx, trb_comp_code)) {
1827 /* Other types of errors halt the endpoint, but the
1828 * class driver doesn't call usb_reset_endpoint() unless
1829 * the error is -EPIPE. Clear the halted status in the
1830 * xHCI hardware manually.
1831 */
1832 xhci_cleanup_halted_endpoint(xhci,
1833 slot_id, ep_index, ep_ring->stream_id,
1834 td, event_trb);
1835 } else {
1836 /* Update ring dequeue pointer */
1837 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001838 inc_deq(xhci, ep_ring);
1839 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07001840 }
1841
1842td_cleanup:
1843 /* Clean up the endpoint's TD list */
1844 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001845 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001846
1847 /* Do one last check of the actual transfer length.
1848 * If the host controller said we transferred more data than
1849 * the buffer length, urb->actual_length will be a very big
1850 * number (since it's unsigned). Play it safe and say we didn't
1851 * transfer anything.
1852 */
1853 if (urb->actual_length > urb->transfer_buffer_length) {
1854 xhci_warn(xhci, "URB transfer length is wrong, "
1855 "xHC issue? req. len = %u, "
1856 "act. len = %u\n",
1857 urb->transfer_buffer_length,
1858 urb->actual_length);
1859 urb->actual_length = 0;
1860 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1861 *status = -EREMOTEIO;
1862 else
1863 *status = 0;
1864 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07001865 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001866 /* Was this TD slated to be cancelled but completed anyway? */
1867 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001868 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001869
Andiry Xu8e51adc2010-07-22 15:23:31 -07001870 urb_priv->td_cnt++;
1871 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001872 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001873 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001874 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1875 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1876 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1877 == 0) {
1878 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1879 usb_amd_quirk_pll_enable();
1880 }
1881 }
1882 }
Andiry Xu4422da62010-07-22 15:22:55 -07001883 }
1884
1885 return ret;
1886}
1887
1888/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001889 * Process control tds, update urb status and actual_length.
1890 */
1891static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1892 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1893 struct xhci_virt_ep *ep, int *status)
1894{
1895 struct xhci_virt_device *xdev;
1896 struct xhci_ring *ep_ring;
1897 unsigned int slot_id;
1898 int ep_index;
1899 struct xhci_ep_ctx *ep_ctx;
1900 u32 trb_comp_code;
1901
Matt Evans28ccd292011-03-29 13:40:46 +11001902 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001903 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001904 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1905 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001906 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001907 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001908
Andiry Xu8af56be2010-07-22 15:23:03 -07001909 switch (trb_comp_code) {
1910 case COMP_SUCCESS:
1911 if (event_trb == ep_ring->dequeue) {
1912 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1913 "without IOC set??\n");
1914 *status = -ESHUTDOWN;
1915 } else if (event_trb != td->last_trb) {
1916 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1917 "without IOC set??\n");
1918 *status = -ESHUTDOWN;
1919 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07001920 *status = 0;
1921 }
1922 break;
1923 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07001924 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1925 *status = -EREMOTEIO;
1926 else
1927 *status = 0;
1928 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07001929 case COMP_STOP_INVAL:
1930 case COMP_STOP:
1931 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07001932 default:
1933 if (!xhci_requires_manual_halt_cleanup(xhci,
1934 ep_ctx, trb_comp_code))
1935 break;
1936 xhci_dbg(xhci, "TRB error code %u, "
1937 "halted endpoint index = %u\n",
1938 trb_comp_code, ep_index);
1939 /* else fall through */
1940 case COMP_STALL:
1941 /* Did we transfer part of the data (middle) phase? */
1942 if (event_trb != ep_ring->dequeue &&
1943 event_trb != td->last_trb)
1944 td->urb->actual_length =
Vivek Gautam1c11a172013-03-21 12:06:48 +05301945 td->urb->transfer_buffer_length -
1946 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001947 else
1948 td->urb->actual_length = 0;
1949
1950 xhci_cleanup_halted_endpoint(xhci,
1951 slot_id, ep_index, 0, td, event_trb);
1952 return finish_td(xhci, td, event_trb, event, ep, status, true);
1953 }
1954 /*
1955 * Did we transfer any data, despite the errors that might have
1956 * happened? I.e. did we get past the setup stage?
1957 */
1958 if (event_trb != ep_ring->dequeue) {
1959 /* The event was for the status stage */
1960 if (event_trb == td->last_trb) {
1961 if (td->urb->actual_length != 0) {
1962 /* Don't overwrite a previously set error code
1963 */
1964 if ((*status == -EINPROGRESS || *status == 0) &&
1965 (td->urb->transfer_flags
1966 & URB_SHORT_NOT_OK))
1967 /* Did we already see a short data
1968 * stage? */
1969 *status = -EREMOTEIO;
1970 } else {
1971 td->urb->actual_length =
1972 td->urb->transfer_buffer_length;
1973 }
1974 } else {
1975 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07001976 td->urb->actual_length =
1977 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05301978 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07001979 xhci_dbg(xhci, "Waiting for status "
1980 "stage event\n");
1981 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07001982 }
1983 }
1984
1985 return finish_td(xhci, td, event_trb, event, ep, status, false);
1986}
1987
1988/*
Andiry Xu04e51902010-07-22 15:23:39 -07001989 * Process isochronous tds, update urb packet status and actual_length.
1990 */
1991static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1992 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1993 struct xhci_virt_ep *ep, int *status)
1994{
1995 struct xhci_ring *ep_ring;
1996 struct urb_priv *urb_priv;
1997 int idx;
1998 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07001999 union xhci_trb *cur_trb;
2000 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002001 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002002 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002003 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002004
Matt Evans28ccd292011-03-29 13:40:46 +11002005 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2006 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002007 urb_priv = td->urb->hcpriv;
2008 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002009 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002010
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002011 /* handle completion code */
2012 switch (trb_comp_code) {
2013 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302014 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002015 frame->status = 0;
2016 break;
2017 }
2018 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2019 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002020 case COMP_SHORT_TX:
2021 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2022 -EREMOTEIO : 0;
2023 break;
2024 case COMP_BW_OVER:
2025 frame->status = -ECOMM;
2026 skip_td = true;
2027 break;
2028 case COMP_BUFF_OVER:
2029 case COMP_BABBLE:
2030 frame->status = -EOVERFLOW;
2031 skip_td = true;
2032 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002033 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002034 case COMP_STALL:
Hans de Goede9c745992012-04-23 15:06:09 +02002035 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002036 frame->status = -EPROTO;
2037 skip_td = true;
2038 break;
2039 case COMP_STOP:
2040 case COMP_STOP_INVAL:
2041 break;
2042 default:
2043 frame->status = -1;
2044 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002045 }
2046
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002047 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2048 frame->actual_length = frame->length;
2049 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07002050 } else {
2051 for (cur_trb = ep_ring->dequeue,
2052 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2053 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002054 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2055 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002056 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002057 }
Matt Evans28ccd292011-03-29 13:40:46 +11002058 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302059 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002060
2061 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002062 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002063 td->urb->actual_length += len;
2064 }
2065 }
2066
Andiry Xu04e51902010-07-22 15:23:39 -07002067 return finish_td(xhci, td, event_trb, event, ep, status, false);
2068}
2069
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002070static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2071 struct xhci_transfer_event *event,
2072 struct xhci_virt_ep *ep, int *status)
2073{
2074 struct xhci_ring *ep_ring;
2075 struct urb_priv *urb_priv;
2076 struct usb_iso_packet_descriptor *frame;
2077 int idx;
2078
Matt Evansf6975312011-06-01 13:01:01 +10002079 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002080 urb_priv = td->urb->hcpriv;
2081 idx = urb_priv->td_cnt;
2082 frame = &td->urb->iso_frame_desc[idx];
2083
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002084 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002085 frame->status = -EXDEV;
2086
2087 /* calc actual length */
2088 frame->actual_length = 0;
2089
2090 /* Update ring dequeue pointer */
2091 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002092 inc_deq(xhci, ep_ring);
2093 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002094
2095 return finish_td(xhci, td, NULL, event, ep, status, true);
2096}
2097
Andiry Xu04e51902010-07-22 15:23:39 -07002098/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002099 * Process bulk and interrupt tds, update urb status and actual_length.
2100 */
2101static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2102 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2103 struct xhci_virt_ep *ep, int *status)
2104{
2105 struct xhci_ring *ep_ring;
2106 union xhci_trb *cur_trb;
2107 struct xhci_segment *cur_seg;
2108 u32 trb_comp_code;
2109
Matt Evans28ccd292011-03-29 13:40:46 +11002110 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2111 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002112
2113 switch (trb_comp_code) {
2114 case COMP_SUCCESS:
2115 /* Double check that the HW transferred everything. */
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002116 if (event_trb != td->last_trb ||
Vivek Gautam1c11a172013-03-21 12:06:48 +05302117 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002118 xhci_warn(xhci, "WARN Successful completion "
2119 "on short TX\n");
2120 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2121 *status = -EREMOTEIO;
2122 else
2123 *status = 0;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002124 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2125 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002126 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002127 *status = 0;
2128 }
2129 break;
2130 case COMP_SHORT_TX:
2131 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2132 *status = -EREMOTEIO;
2133 else
2134 *status = 0;
2135 break;
2136 default:
2137 /* Others already handled above */
2138 break;
2139 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002140 if (trb_comp_code == COMP_SHORT_TX)
2141 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2142 "%d bytes untransferred\n",
2143 td->urb->ep->desc.bEndpointAddress,
2144 td->urb->transfer_buffer_length,
Vivek Gautam1c11a172013-03-21 12:06:48 +05302145 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002146 /* Fast path - was this the last TRB in the TD for this URB? */
2147 if (event_trb == td->last_trb) {
Vivek Gautam1c11a172013-03-21 12:06:48 +05302148 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002149 td->urb->actual_length =
2150 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302151 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002152 if (td->urb->transfer_buffer_length <
2153 td->urb->actual_length) {
2154 xhci_warn(xhci, "HC gave bad length "
2155 "of %d bytes left\n",
Vivek Gautam1c11a172013-03-21 12:06:48 +05302156 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002157 td->urb->actual_length = 0;
2158 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2159 *status = -EREMOTEIO;
2160 else
2161 *status = 0;
2162 }
2163 /* Don't overwrite a previously set error code */
2164 if (*status == -EINPROGRESS) {
2165 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2166 *status = -EREMOTEIO;
2167 else
2168 *status = 0;
2169 }
2170 } else {
2171 td->urb->actual_length =
2172 td->urb->transfer_buffer_length;
2173 /* Ignore a short packet completion if the
2174 * untransferred length was zero.
2175 */
2176 if (*status == -EREMOTEIO)
2177 *status = 0;
2178 }
2179 } else {
2180 /* Slow path - walk the list, starting from the dequeue
2181 * pointer, to get the actual length transferred.
2182 */
2183 td->urb->actual_length = 0;
2184 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2185 cur_trb != event_trb;
2186 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002187 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2188 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002189 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002190 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002191 }
2192 /* If the ring didn't stop on a Link or No-op TRB, add
2193 * in the actual bytes transferred from the Normal TRB
2194 */
2195 if (trb_comp_code != COMP_STOP_INVAL)
2196 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002197 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302198 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002199 }
2200
2201 return finish_td(xhci, td, event_trb, event, ep, status, false);
2202}
2203
2204/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002205 * If this function returns an error condition, it means it got a Transfer
2206 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2207 * At this point, the host controller is probably hosed and should be reset.
2208 */
2209static int handle_tx_event(struct xhci_hcd *xhci,
2210 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002211 __releases(&xhci->lock)
2212 __acquires(&xhci->lock)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002213{
2214 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002215 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002216 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002217 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002218 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002219 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002220 dma_addr_t event_dma;
2221 struct xhci_segment *event_seg;
2222 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002223 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002224 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002225 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002226 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002227 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002228 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002229 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002230 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002231
Matt Evans28ccd292011-03-29 13:40:46 +11002232 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002233 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002234 if (!xdev) {
2235 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002236 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002237 (unsigned long long) xhci_trb_virt_to_dma(
2238 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002239 xhci->event_ring->dequeue),
2240 lower_32_bits(le64_to_cpu(event->buffer)),
2241 upper_32_bits(le64_to_cpu(event->buffer)),
2242 le32_to_cpu(event->transfer_len),
2243 le32_to_cpu(event->flags));
2244 xhci_dbg(xhci, "Event ring:\n");
2245 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002246 return -ENODEV;
2247 }
2248
2249 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002250 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002251 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002252 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002253 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002254 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002255 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2256 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002257 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2258 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002259 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002260 (unsigned long long) xhci_trb_virt_to_dma(
2261 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002262 xhci->event_ring->dequeue),
2263 lower_32_bits(le64_to_cpu(event->buffer)),
2264 upper_32_bits(le64_to_cpu(event->buffer)),
2265 le32_to_cpu(event->transfer_len),
2266 le32_to_cpu(event->flags));
2267 xhci_dbg(xhci, "Event ring:\n");
2268 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002269 return -ENODEV;
2270 }
2271
Andiry Xuc2d7b492011-09-19 16:05:12 -07002272 /* Count current td numbers if ep->skip is set */
2273 if (ep->skip) {
2274 list_for_each(tmp, &ep_ring->td_list)
2275 td_num++;
2276 }
2277
Matt Evans28ccd292011-03-29 13:40:46 +11002278 event_dma = le64_to_cpu(event->buffer);
2279 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002280 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002281 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002282 /* Skip codes that require special handling depending on
2283 * transfer type
2284 */
2285 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302286 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002287 break;
2288 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2289 trb_comp_code = COMP_SHORT_TX;
2290 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002291 xhci_warn_ratelimited(xhci,
2292 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002293 case COMP_SHORT_TX:
2294 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002295 case COMP_STOP:
2296 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2297 break;
2298 case COMP_STOP_INVAL:
2299 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2300 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002301 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002302 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002303 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002304 status = -EPIPE;
2305 break;
2306 case COMP_TRB_ERR:
2307 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2308 status = -EILSEQ;
2309 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002310 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002311 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002312 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002313 status = -EPROTO;
2314 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002315 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002316 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002317 status = -EOVERFLOW;
2318 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002319 case COMP_DB_ERR:
2320 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2321 status = -ENOSR;
2322 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002323 case COMP_BW_OVER:
2324 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2325 break;
2326 case COMP_BUFF_OVER:
2327 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2328 break;
2329 case COMP_UNDERRUN:
2330 /*
2331 * When the Isoch ring is empty, the xHC will generate
2332 * a Ring Overrun Event for IN Isoch endpoint or Ring
2333 * Underrun Event for OUT Isoch endpoint.
2334 */
2335 xhci_dbg(xhci, "underrun event on endpoint\n");
2336 if (!list_empty(&ep_ring->td_list))
2337 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2338 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002339 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2340 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002341 goto cleanup;
2342 case COMP_OVERRUN:
2343 xhci_dbg(xhci, "overrun event on endpoint\n");
2344 if (!list_empty(&ep_ring->td_list))
2345 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2346 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002347 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2348 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002349 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002350 case COMP_DEV_ERR:
2351 xhci_warn(xhci, "WARN: detect an incompatible device");
2352 status = -EPROTO;
2353 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002354 case COMP_MISSED_INT:
2355 /*
2356 * When encounter missed service error, one or more isoc tds
2357 * may be missed by xHC.
2358 * Set skip flag of the ep_ring; Complete the missed tds as
2359 * short transfer when process the ep_ring next time.
2360 */
2361 ep->skip = true;
2362 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2363 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002364 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002365 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002366 status = 0;
2367 break;
2368 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002369 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2370 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002371 goto cleanup;
2372 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002373
Andiry Xud18240d2010-07-22 15:23:25 -07002374 do {
2375 /* This TRB should be in the TD at the head of this ring's
2376 * TD list.
2377 */
2378 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002379 /*
2380 * A stopped endpoint may generate an extra completion
2381 * event if the device was suspended. Don't print
2382 * warnings.
2383 */
2384 if (!(trb_comp_code == COMP_STOP ||
2385 trb_comp_code == COMP_STOP_INVAL)) {
2386 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2387 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2388 ep_index);
2389 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2390 (le32_to_cpu(event->flags) &
2391 TRB_TYPE_BITMASK)>>10);
2392 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2393 }
Andiry Xud18240d2010-07-22 15:23:25 -07002394 if (ep->skip) {
2395 ep->skip = false;
2396 xhci_dbg(xhci, "td_list is empty while skip "
2397 "flag set. Clear skip flag.\n");
2398 }
2399 ret = 0;
2400 goto cleanup;
2401 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002402
Andiry Xuc2d7b492011-09-19 16:05:12 -07002403 /* We've skipped all the TDs on the ep ring when ep->skip set */
2404 if (ep->skip && td_num == 0) {
2405 ep->skip = false;
2406 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2407 "Clear skip flag.\n");
2408 ret = 0;
2409 goto cleanup;
2410 }
2411
Andiry Xud18240d2010-07-22 15:23:25 -07002412 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002413 if (ep->skip)
2414 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002415
Andiry Xud18240d2010-07-22 15:23:25 -07002416 /* Is this a TRB in the currently executing TD? */
2417 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2418 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002419
2420 /*
2421 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2422 * is not in the current TD pointed by ep_ring->dequeue because
2423 * that the hardware dequeue pointer still at the previous TRB
2424 * of the current TD. The previous TRB maybe a Link TD or the
2425 * last TRB of the previous TD. The command completion handle
2426 * will take care the rest.
2427 */
Hans de Goede9a548862014-08-19 15:17:56 +03002428 if (!event_seg && (trb_comp_code == COMP_STOP ||
2429 trb_comp_code == COMP_STOP_INVAL)) {
Alex Hee1cf4862011-06-03 15:58:25 +08002430 ret = 0;
2431 goto cleanup;
2432 }
2433
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002434 if (!event_seg) {
2435 if (!ep->skip ||
2436 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002437 /* Some host controllers give a spurious
2438 * successful event after a short transfer.
2439 * Ignore it.
2440 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002441 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
Sarah Sharpad808332011-05-25 10:43:56 -07002442 ep_ring->last_td_was_short) {
2443 ep_ring->last_td_was_short = false;
2444 ret = 0;
2445 goto cleanup;
2446 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002447 /* HC is busted, give up! */
2448 xhci_err(xhci,
2449 "ERROR Transfer event TRB DMA ptr not "
2450 "part of current TD\n");
2451 return -ESHUTDOWN;
2452 }
2453
2454 ret = skip_isoc_td(xhci, td, event, ep, &status);
2455 goto cleanup;
2456 }
Sarah Sharpad808332011-05-25 10:43:56 -07002457 if (trb_comp_code == COMP_SHORT_TX)
2458 ep_ring->last_td_was_short = true;
2459 else
2460 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002461
2462 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002463 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2464 ep->skip = false;
2465 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002466
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002467 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2468 sizeof(*event_trb)];
2469 /*
2470 * No-op TRB should not trigger interrupts.
2471 * If event_trb is a no-op TRB, it means the
2472 * corresponding TD has been cancelled. Just ignore
2473 * the TD.
2474 */
Matt Evansf5960b62011-06-01 10:22:55 +10002475 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002476 xhci_dbg(xhci,
2477 "event_trb is a no-op TRB. Skip it\n");
2478 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002479 }
2480
2481 /* Now update the urb's actual_length and give back to
2482 * the core
2483 */
2484 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2485 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2486 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002487 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2488 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2489 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002490 else
2491 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2492 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002493
2494cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002495 /*
2496 * Do not update event ring dequeue pointer if ep->skip is set.
2497 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002498 */
Andiry Xud18240d2010-07-22 15:23:25 -07002499 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002500 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002501 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002502
Andiry Xud18240d2010-07-22 15:23:25 -07002503 if (ret) {
2504 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002505 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002506 /* Leave the TD around for the reset endpoint function
2507 * to use(but only if it's not a control endpoint,
2508 * since we already queued the Set TR dequeue pointer
2509 * command for stalled control endpoints).
2510 */
2511 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2512 (trb_comp_code != COMP_STALL &&
2513 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002514 xhci_urb_free_priv(xhci, urb_priv);
Alan Stern48c33752013-01-17 10:32:16 -05002515 else
2516 kfree(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002517
Sarah Sharp214f76f2010-10-26 11:22:02 -07002518 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002519 if ((urb->actual_length != urb->transfer_buffer_length &&
2520 (urb->transfer_flags &
2521 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002522 (status != 0 &&
2523 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002524 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
Alan Stern1949f9e2012-05-07 13:22:52 -04002525 "expected = %d, status = %d\n",
Sarah Sharpf444ff22011-04-05 15:53:47 -07002526 urb, urb->actual_length,
2527 urb->transfer_buffer_length,
2528 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002529 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002530 /* EHCI, UHCI, and OHCI always unconditionally set the
2531 * urb->status of an isochronous endpoint to 0.
2532 */
2533 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2534 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002535 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002536 spin_lock(&xhci->lock);
2537 }
2538
2539 /*
2540 * If ep->skip is set, it means there are missed tds on the
2541 * endpoint ring need to take care of.
2542 * Process them as short transfer until reach the td pointed by
2543 * the event.
2544 */
2545 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2546
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002547 return 0;
2548}
2549
2550/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002551 * This function handles all OS-owned events on the event ring. It may drop
2552 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002553 * Returns >0 for "possibly more events to process" (caller should call again),
2554 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002555 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002556static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002557{
2558 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002559 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002560 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002561
2562 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2563 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002564 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002565 }
2566
2567 event = xhci->event_ring->dequeue;
2568 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002569 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2570 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002571 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002572 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002573 }
2574
Matt Evans92a3da42011-03-29 13:40:51 +11002575 /*
2576 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2577 * speculative reads of the event's flags/data below.
2578 */
2579 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002580 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002581 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002582 case TRB_TYPE(TRB_COMPLETION):
2583 handle_cmd_completion(xhci, &event->event_cmd);
2584 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002585 case TRB_TYPE(TRB_PORT_STATUS):
2586 handle_port_status(xhci, event);
2587 update_ptrs = 0;
2588 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002589 case TRB_TYPE(TRB_TRANSFER):
2590 ret = handle_tx_event(xhci, &event->trans_event);
2591 if (ret < 0)
2592 xhci->error_bitmask |= 1 << 9;
2593 else
2594 update_ptrs = 0;
2595 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002596 case TRB_TYPE(TRB_DEV_NOTE):
2597 handle_device_notification(xhci, event);
2598 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002599 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002600 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2601 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002602 handle_vendor_event(xhci, event);
2603 else
2604 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002605 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002606 /* Any of the above functions may drop and re-acquire the lock, so check
2607 * to make sure a watchdog timer didn't mark the host as non-responsive.
2608 */
2609 if (xhci->xhc_state & XHCI_STATE_DYING) {
2610 xhci_dbg(xhci, "xHCI host dying, returning from "
2611 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002612 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002613 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002614
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002615 if (update_ptrs)
2616 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002617 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002618
Matt Evans9dee9a22011-03-29 13:41:02 +11002619 /* Are there more items on the event ring? Caller will call us again to
2620 * check.
2621 */
2622 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002623}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002624
2625/*
2626 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2627 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2628 * indicators of an event TRB error, but we check the status *first* to be safe.
2629 */
2630irqreturn_t xhci_irq(struct usb_hcd *hcd)
2631{
2632 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002633 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002634 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002635 union xhci_trb *event_ring_deq;
2636 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002637
2638 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002639 /* Check if the xHC generated the interrupt, or the irq is shared */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002640 status = readl(&xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002641 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002642 goto hw_died;
2643
Sarah Sharpc21599a2010-07-29 22:13:00 -07002644 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002645 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002646 return IRQ_NONE;
2647 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002648 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002649 xhci_warn(xhci, "WARNING: Host System Error\n");
2650 xhci_halt(xhci);
2651hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002652 spin_unlock(&xhci->lock);
2653 return -ESHUTDOWN;
2654 }
2655
Sarah Sharpbda53142010-07-29 22:12:38 -07002656 /*
2657 * Clear the op reg interrupt status first,
2658 * so we can receive interrupts from other MSI-X interrupters.
2659 * Write 1 to clear the interrupt status.
2660 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002661 status |= STS_EINT;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002662 writel(status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002663 /* FIXME when MSI-X is supported and there are multiple vectors */
2664 /* Clear the MSI-X event interrupt status */
2665
Felipe Balbicd704692012-02-29 16:46:23 +02002666 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002667 u32 irq_pending;
2668 /* Acknowledge the PCI interrupt */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002669 irq_pending = readl(&xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002670 irq_pending |= IMAN_IP;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002671 writel(irq_pending, &xhci->ir_set->irq_pending);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002672 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002673
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002674 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002675 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2676 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002677 /* Clear the event handler busy flag (RW1C);
2678 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002679 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002680 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp477632d2014-01-29 14:02:00 -08002681 xhci_write_64(xhci, temp_64 | ERST_EHB,
2682 &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002683 spin_unlock(&xhci->lock);
2684
2685 return IRQ_HANDLED;
2686 }
2687
2688 event_ring_deq = xhci->event_ring->dequeue;
2689 /* FIXME this should be a delayed service routine
2690 * that clears the EHB.
2691 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002692 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002693
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002694 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002695 /* If necessary, update the HW's version of the event ring deq ptr. */
2696 if (event_ring_deq != xhci->event_ring->dequeue) {
2697 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2698 xhci->event_ring->dequeue);
2699 if (deq == 0)
2700 xhci_warn(xhci, "WARN something wrong with SW event "
2701 "ring dequeue ptr.\n");
2702 /* Update HC event ring dequeue pointer */
2703 temp_64 &= ERST_PTR_MASK;
2704 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2705 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002706
2707 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002708 temp_64 |= ERST_EHB;
Sarah Sharp477632d2014-01-29 14:02:00 -08002709 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002710
Sarah Sharp9032cd52010-07-29 22:12:29 -07002711 spin_unlock(&xhci->lock);
2712
2713 return IRQ_HANDLED;
2714}
2715
Alex Shi851ec162013-05-24 10:54:19 +08002716irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002717{
Alan Stern968b8222011-11-03 12:03:38 -04002718 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002719}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002720
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002721/**** Endpoint Ring Operations ****/
2722
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002723/*
2724 * Generic function for queueing a TRB on a ring.
2725 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002726 *
2727 * @more_trbs_coming: Will you enqueue more TRBs before calling
2728 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002729 */
2730static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002731 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002732 u32 field1, u32 field2, u32 field3, u32 field4)
2733{
2734 struct xhci_generic_trb *trb;
2735
2736 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002737 trb->field[0] = cpu_to_le32(field1);
2738 trb->field[1] = cpu_to_le32(field2);
2739 trb->field[2] = cpu_to_le32(field3);
2740 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002741 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002742}
2743
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002744/*
2745 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2746 * FIXME allocate segments if the ring is full.
2747 */
2748static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002749 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002750{
Andiry Xu8dfec612012-03-05 17:49:37 +08002751 unsigned int num_trbs_needed;
2752
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002753 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002754 switch (ep_state) {
2755 case EP_STATE_DISABLED:
2756 /*
2757 * USB core changed config/interfaces without notifying us,
2758 * or hardware is reporting the wrong state.
2759 */
2760 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2761 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002762 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002763 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002764 /* FIXME event handling code for error needs to clear it */
2765 /* XXX not sure if this should be -ENOENT or not */
2766 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002767 case EP_STATE_HALTED:
2768 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002769 case EP_STATE_STOPPED:
2770 case EP_STATE_RUNNING:
2771 break;
2772 default:
2773 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2774 /*
2775 * FIXME issue Configure Endpoint command to try to get the HC
2776 * back into a known state.
2777 */
2778 return -EINVAL;
2779 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002780
2781 while (1) {
Sarah Sharp3d4b81e2014-01-31 11:52:57 -08002782 if (room_on_ring(xhci, ep_ring, num_trbs))
2783 break;
Andiry Xu8dfec612012-03-05 17:49:37 +08002784
2785 if (ep_ring == xhci->cmd_ring) {
2786 xhci_err(xhci, "Do not support expand command ring\n");
2787 return -ENOMEM;
2788 }
2789
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03002790 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2791 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08002792 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2793 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2794 mem_flags)) {
2795 xhci_err(xhci, "Ring expansion failed\n");
2796 return -ENOMEM;
2797 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002798 }
John Youn6c12db92010-05-10 15:33:00 -07002799
2800 if (enqueue_is_link_trb(ep_ring)) {
2801 struct xhci_ring *ring = ep_ring;
2802 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002803
John Youn6c12db92010-05-10 15:33:00 -07002804 next = ring->enqueue;
2805
2806 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002807 /* If we're not dealing with 0.95 hardware or isoc rings
2808 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002809 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002810 if (!xhci_link_trb_quirk(xhci) &&
2811 !(ring->type == TYPE_ISOC &&
2812 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002813 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002814 else
Matt Evans28ccd292011-03-29 13:40:46 +11002815 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002816
2817 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002818 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002819
2820 /* Toggle the cycle bit after the last ring segment. */
2821 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2822 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07002823 }
2824 ring->enq_seg = ring->enq_seg->next;
2825 ring->enqueue = ring->enq_seg->trbs;
2826 next = ring->enqueue;
2827 }
2828 }
2829
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002830 return 0;
2831}
2832
Sarah Sharp23e3be12009-04-29 19:05:20 -07002833static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002834 struct xhci_virt_device *xdev,
2835 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002836 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002837 unsigned int num_trbs,
2838 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002839 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002840 gfp_t mem_flags)
2841{
2842 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002843 struct urb_priv *urb_priv;
2844 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002845 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002846 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002847
2848 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2849 if (!ep_ring) {
2850 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2851 stream_id);
2852 return -EINVAL;
2853 }
2854
2855 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002856 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002857 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002858 if (ret)
2859 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002860
Andiry Xu8e51adc2010-07-22 15:23:31 -07002861 urb_priv = urb->hcpriv;
2862 td = urb_priv->td[td_index];
2863
2864 INIT_LIST_HEAD(&td->td_list);
2865 INIT_LIST_HEAD(&td->cancelled_td_list);
2866
2867 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002868 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002869 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002870 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002871 }
2872
Andiry Xu8e51adc2010-07-22 15:23:31 -07002873 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002874 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002875 list_add_tail(&td->td_list, &ep_ring->td_list);
2876 td->start_seg = ep_ring->enq_seg;
2877 td->first_trb = ep_ring->enqueue;
2878
2879 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002880
2881 return 0;
2882}
2883
Sarah Sharp23e3be12009-04-29 19:05:20 -07002884static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002885{
2886 int num_sgs, num_trbs, running_total, temp, i;
2887 struct scatterlist *sg;
2888
2889 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01002890 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002891 temp = urb->transfer_buffer_length;
2892
Sarah Sharp8a96c052009-04-27 19:59:19 -07002893 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002894 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002895 unsigned int len = sg_dma_len(sg);
2896
2897 /* Scatter gather list entries may cross 64KB boundaries */
2898 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002899 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002900 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002901 if (running_total != 0)
2902 num_trbs++;
2903
2904 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08002905 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002906 num_trbs++;
2907 running_total += TRB_MAX_BUFF_SIZE;
2908 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002909 len = min_t(int, len, temp);
2910 temp -= len;
2911 if (temp == 0)
2912 break;
2913 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002914 return num_trbs;
2915}
2916
Sarah Sharp23e3be12009-04-29 19:05:20 -07002917static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002918{
2919 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08002920 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002921 "TRBs, %d left\n", __func__,
2922 urb->ep->desc.bEndpointAddress, num_trbs);
2923 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08002924 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002925 "queued %#x (%d), asked for %#x (%d)\n",
2926 __func__,
2927 urb->ep->desc.bEndpointAddress,
2928 running_total, running_total,
2929 urb->transfer_buffer_length,
2930 urb->transfer_buffer_length);
2931}
2932
Sarah Sharp23e3be12009-04-29 19:05:20 -07002933static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002934 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002935 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002936{
Sarah Sharp8a96c052009-04-27 19:59:19 -07002937 /*
2938 * Pass all the TRBs to the hardware at once and make sure this write
2939 * isn't reordered.
2940 */
2941 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08002942 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11002943 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08002944 else
Matt Evans28ccd292011-03-29 13:40:46 +11002945 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07002946 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002947}
2948
Sarah Sharp624defa2009-09-02 12:14:28 -07002949/*
2950 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2951 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2952 * (comprised of sg list entries) can take several service intervals to
2953 * transmit.
2954 */
2955int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2956 struct urb *urb, int slot_id, unsigned int ep_index)
2957{
2958 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2959 xhci->devs[slot_id]->out_ctx, ep_index);
2960 int xhci_interval;
2961 int ep_interval;
2962
Matt Evans28ccd292011-03-29 13:40:46 +11002963 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07002964 ep_interval = urb->interval;
2965 /* Convert to microframes */
2966 if (urb->dev->speed == USB_SPEED_LOW ||
2967 urb->dev->speed == USB_SPEED_FULL)
2968 ep_interval *= 8;
2969 /* FIXME change this to a warning and a suggestion to use the new API
2970 * to set the polling interval (once the API is added).
2971 */
2972 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03002973 dev_dbg_ratelimited(&urb->dev->dev,
2974 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
2975 ep_interval, ep_interval == 1 ? "" : "s",
2976 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07002977 urb->interval = xhci_interval;
2978 /* Convert back to frames for LS/FS devices */
2979 if (urb->dev->speed == USB_SPEED_LOW ||
2980 urb->dev->speed == USB_SPEED_FULL)
2981 urb->interval /= 8;
2982 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03002983 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07002984}
2985
Sarah Sharp04dd9502009-11-11 10:28:30 -08002986/*
2987 * The TD size is the number of bytes remaining in the TD (including this TRB),
2988 * right shifted by 10.
2989 * It must fit in bits 21:17, so it can't be bigger than 31.
2990 */
2991static u32 xhci_td_remainder(unsigned int remainder)
2992{
2993 u32 max = (1 << (21 - 17 + 1)) - 1;
2994
2995 if ((remainder >> 10) >= max)
2996 return max << 17;
2997 else
2998 return (remainder >> 10) << 17;
2999}
3000
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003001/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003002 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3003 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003004 *
3005 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003006 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003007 *
3008 * Packets transferred up to and including this TRB = packets_transferred =
3009 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3010 *
3011 * TD size = total_packet_count - packets_transferred
3012 *
3013 * It must fit in bits 21:17, so it can't be bigger than 31.
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003014 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003015 */
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003016static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003017 unsigned int total_packet_count, struct urb *urb,
3018 unsigned int num_trbs_left)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003019{
3020 int packets_transferred;
3021
Sarah Sharp48df4a62011-08-12 10:23:01 -07003022 /* One TRB with a zero-length data packet. */
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003023 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
Sarah Sharp48df4a62011-08-12 10:23:01 -07003024 return 0;
3025
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003026 /* All the TRB queueing functions don't count the current TRB in
3027 * running_total.
3028 */
3029 packets_transferred = (running_total + trb_buff_len) /
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003030 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003031
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003032 if ((total_packet_count - packets_transferred) > 31)
3033 return 31 << 17;
3034 return (total_packet_count - packets_transferred) << 17;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003035}
3036
Sarah Sharp23e3be12009-04-29 19:05:20 -07003037static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07003038 struct urb *urb, int slot_id, unsigned int ep_index)
3039{
3040 struct xhci_ring *ep_ring;
3041 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003042 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003043 struct xhci_td *td;
3044 struct scatterlist *sg;
3045 int num_sgs;
3046 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003047 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003048 bool first_trb;
3049 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003050 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003051
3052 struct xhci_generic_trb *start_trb;
3053 int start_cycle;
3054
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003055 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3056 if (!ep_ring)
3057 return -EINVAL;
3058
Sarah Sharp8a96c052009-04-27 19:59:19 -07003059 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01003060 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003061 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003062 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003063
Sarah Sharp23e3be12009-04-29 19:05:20 -07003064 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003065 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003066 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003067 if (trb_buff_len < 0)
3068 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003069
3070 urb_priv = urb->hcpriv;
3071 td = urb_priv->td[0];
3072
Sarah Sharp8a96c052009-04-27 19:59:19 -07003073 /*
3074 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3075 * until we've finished creating all the other TRBs. The ring's cycle
3076 * state may change as we enqueue the other TRBs, so save it too.
3077 */
3078 start_trb = &ep_ring->enqueue->generic;
3079 start_cycle = ep_ring->cycle_state;
3080
3081 running_total = 0;
3082 /*
3083 * How much data is in the first TRB?
3084 *
3085 * There are three forces at work for TRB buffer pointers and lengths:
3086 * 1. We don't want to walk off the end of this sg-list entry buffer.
3087 * 2. The transfer length that the driver requested may be smaller than
3088 * the amount of memory allocated for this scatter-gather list.
3089 * 3. TRBs buffers can't cross 64KB boundaries.
3090 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003091 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003092 addr = (u64) sg_dma_address(sg);
3093 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08003094 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003095 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3096 if (trb_buff_len > urb->transfer_buffer_length)
3097 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003098
3099 first_trb = true;
3100 /* Queue the first TRB, even if it's zero-length */
3101 do {
3102 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003103 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003104 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003105
3106 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003107 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003108 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003109 if (start_cycle == 0)
3110 field |= 0x1;
3111 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003112 field |= ep_ring->cycle_state;
3113
3114 /* Chain all the TRBs together; clear the chain bit in the last
3115 * TRB to indicate it's the last TRB in the chain.
3116 */
3117 if (num_trbs > 1) {
3118 field |= TRB_CHAIN;
3119 } else {
3120 /* FIXME - add check for ZERO_PACKET flag before this */
3121 td->last_trb = ep_ring->enqueue;
3122 field |= TRB_IOC;
3123 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003124
3125 /* Only set interrupt on short packet for IN endpoints */
3126 if (usb_urb_dir_in(urb))
3127 field |= TRB_ISP;
3128
Sarah Sharp8a96c052009-04-27 19:59:19 -07003129 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003130 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003131 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3132 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3133 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3134 (unsigned int) addr + trb_buff_len);
3135 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003136
3137 /* Set the TRB length, TD size, and interrupter fields. */
3138 if (xhci->hci_version < 0x100) {
3139 remainder = xhci_td_remainder(
3140 urb->transfer_buffer_length -
3141 running_total);
3142 } else {
3143 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003144 trb_buff_len, total_packet_count, urb,
3145 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003146 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003147 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003148 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003149 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003150
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003151 if (num_trbs > 1)
3152 more_trbs_coming = true;
3153 else
3154 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003155 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003156 lower_32_bits(addr),
3157 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003158 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003159 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003160 --num_trbs;
3161 running_total += trb_buff_len;
3162
3163 /* Calculate length for next transfer --
3164 * Are we done queueing all the TRBs for this sg entry?
3165 */
3166 this_sg_len -= trb_buff_len;
3167 if (this_sg_len == 0) {
3168 --num_sgs;
3169 if (num_sgs == 0)
3170 break;
3171 sg = sg_next(sg);
3172 addr = (u64) sg_dma_address(sg);
3173 this_sg_len = sg_dma_len(sg);
3174 } else {
3175 addr += trb_buff_len;
3176 }
3177
3178 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003179 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003180 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3181 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3182 trb_buff_len =
3183 urb->transfer_buffer_length - running_total;
3184 } while (running_total < urb->transfer_buffer_length);
3185
3186 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003187 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003188 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003189 return 0;
3190}
3191
Sarah Sharpb10de142009-04-27 19:58:50 -07003192/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003193int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003194 struct urb *urb, int slot_id, unsigned int ep_index)
3195{
3196 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003197 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003198 struct xhci_td *td;
3199 int num_trbs;
3200 struct xhci_generic_trb *start_trb;
3201 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003202 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003203 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003204 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003205
3206 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003207 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003208 u64 addr;
3209
Alan Sternff9c8952010-04-02 13:27:28 -04003210 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003211 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3212
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003213 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3214 if (!ep_ring)
3215 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003216
3217 num_trbs = 0;
3218 /* How much data is (potentially) left before the 64KB boundary? */
3219 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003220 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003221 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003222
3223 /* If there's some data on this 64KB chunk, or we have to send a
3224 * zero-length transfer, we need at least one TRB
3225 */
3226 if (running_total != 0 || urb->transfer_buffer_length == 0)
3227 num_trbs++;
3228 /* How many more 64KB chunks to transfer, how many more TRBs? */
3229 while (running_total < urb->transfer_buffer_length) {
3230 num_trbs++;
3231 running_total += TRB_MAX_BUFF_SIZE;
3232 }
3233 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3234
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003235 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3236 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003237 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003238 if (ret < 0)
3239 return ret;
3240
Andiry Xu8e51adc2010-07-22 15:23:31 -07003241 urb_priv = urb->hcpriv;
3242 td = urb_priv->td[0];
3243
Sarah Sharpb10de142009-04-27 19:58:50 -07003244 /*
3245 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3246 * until we've finished creating all the other TRBs. The ring's cycle
3247 * state may change as we enqueue the other TRBs, so save it too.
3248 */
3249 start_trb = &ep_ring->enqueue->generic;
3250 start_cycle = ep_ring->cycle_state;
3251
3252 running_total = 0;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003253 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003254 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003255 /* How much data is in the first TRB? */
3256 addr = (u64) urb->transfer_dma;
3257 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003258 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3259 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003260 trb_buff_len = urb->transfer_buffer_length;
3261
3262 first_trb = true;
3263
3264 /* Queue the first TRB, even if it's zero-length */
3265 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003266 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003267 field = 0;
3268
3269 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003270 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003271 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003272 if (start_cycle == 0)
3273 field |= 0x1;
3274 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003275 field |= ep_ring->cycle_state;
3276
3277 /* Chain all the TRBs together; clear the chain bit in the last
3278 * TRB to indicate it's the last TRB in the chain.
3279 */
3280 if (num_trbs > 1) {
3281 field |= TRB_CHAIN;
3282 } else {
3283 /* FIXME - add check for ZERO_PACKET flag before this */
3284 td->last_trb = ep_ring->enqueue;
3285 field |= TRB_IOC;
3286 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003287
3288 /* Only set interrupt on short packet for IN endpoints */
3289 if (usb_urb_dir_in(urb))
3290 field |= TRB_ISP;
3291
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003292 /* Set the TRB length, TD size, and interrupter fields. */
3293 if (xhci->hci_version < 0x100) {
3294 remainder = xhci_td_remainder(
3295 urb->transfer_buffer_length -
3296 running_total);
3297 } else {
3298 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003299 trb_buff_len, total_packet_count, urb,
3300 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003301 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003302 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003303 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003304 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003305
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003306 if (num_trbs > 1)
3307 more_trbs_coming = true;
3308 else
3309 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003310 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003311 lower_32_bits(addr),
3312 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003313 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003314 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003315 --num_trbs;
3316 running_total += trb_buff_len;
3317
3318 /* Calculate length for next transfer */
3319 addr += trb_buff_len;
3320 trb_buff_len = urb->transfer_buffer_length - running_total;
3321 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3322 trb_buff_len = TRB_MAX_BUFF_SIZE;
3323 } while (running_total < urb->transfer_buffer_length);
3324
Sarah Sharp8a96c052009-04-27 19:59:19 -07003325 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003326 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003327 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003328 return 0;
3329}
3330
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003331/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003332int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003333 struct urb *urb, int slot_id, unsigned int ep_index)
3334{
3335 struct xhci_ring *ep_ring;
3336 int num_trbs;
3337 int ret;
3338 struct usb_ctrlrequest *setup;
3339 struct xhci_generic_trb *start_trb;
3340 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003341 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003342 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003343 struct xhci_td *td;
3344
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003345 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3346 if (!ep_ring)
3347 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003348
3349 /*
3350 * Need to copy setup packet into setup TRB, so we can't use the setup
3351 * DMA address.
3352 */
3353 if (!urb->setup_packet)
3354 return -EINVAL;
3355
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003356 /* 1 TRB for setup, 1 for status */
3357 num_trbs = 2;
3358 /*
3359 * Don't need to check if we need additional event data and normal TRBs,
3360 * since data in control transfers will never get bigger than 16MB
3361 * XXX: can we get a buffer that crosses 64KB boundaries?
3362 */
3363 if (urb->transfer_buffer_length > 0)
3364 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003365 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3366 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003367 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003368 if (ret < 0)
3369 return ret;
3370
Andiry Xu8e51adc2010-07-22 15:23:31 -07003371 urb_priv = urb->hcpriv;
3372 td = urb_priv->td[0];
3373
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003374 /*
3375 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3376 * until we've finished creating all the other TRBs. The ring's cycle
3377 * state may change as we enqueue the other TRBs, so save it too.
3378 */
3379 start_trb = &ep_ring->enqueue->generic;
3380 start_cycle = ep_ring->cycle_state;
3381
3382 /* Queue setup TRB - see section 6.4.1.2.1 */
3383 /* FIXME better way to translate setup_packet into two u32 fields? */
3384 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003385 field = 0;
3386 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3387 if (start_cycle == 0)
3388 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003389
3390 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3391 if (xhci->hci_version == 0x100) {
3392 if (urb->transfer_buffer_length > 0) {
3393 if (setup->bRequestType & USB_DIR_IN)
3394 field |= TRB_TX_TYPE(TRB_DATA_IN);
3395 else
3396 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3397 }
3398 }
3399
Andiry Xu3b72fca2012-03-05 17:49:32 +08003400 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003401 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3402 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3403 TRB_LEN(8) | TRB_INTR_TARGET(0),
3404 /* Immediate data in pointer */
3405 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003406
3407 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003408 /* Only set interrupt on short packet for IN endpoints */
3409 if (usb_urb_dir_in(urb))
3410 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3411 else
3412 field = TRB_TYPE(TRB_DATA);
3413
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003414 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003415 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003416 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003417 if (urb->transfer_buffer_length > 0) {
3418 if (setup->bRequestType & USB_DIR_IN)
3419 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003420 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003421 lower_32_bits(urb->transfer_dma),
3422 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003423 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003424 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003425 }
3426
3427 /* Save the DMA address of the last TRB in the TD */
3428 td->last_trb = ep_ring->enqueue;
3429
3430 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3431 /* If the device sent data, the status stage is an OUT transfer */
3432 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3433 field = 0;
3434 else
3435 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003436 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003437 0,
3438 0,
3439 TRB_INTR_TARGET(0),
3440 /* Event on completion */
3441 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3442
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003443 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003444 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003445 return 0;
3446}
3447
Andiry Xu04e51902010-07-22 15:23:39 -07003448static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3449 struct urb *urb, int i)
3450{
3451 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003452 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003453
3454 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3455 td_len = urb->iso_frame_desc[i].length;
3456
Sarah Sharp48df4a62011-08-12 10:23:01 -07003457 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3458 TRB_MAX_BUFF_SIZE);
3459 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003460 num_trbs++;
3461
Andiry Xu04e51902010-07-22 15:23:39 -07003462 return num_trbs;
3463}
3464
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003465/*
3466 * The transfer burst count field of the isochronous TRB defines the number of
3467 * bursts that are required to move all packets in this TD. Only SuperSpeed
3468 * devices can burst up to bMaxBurst number of packets per service interval.
3469 * This field is zero based, meaning a value of zero in the field means one
3470 * burst. Basically, for everything but SuperSpeed devices, this field will be
3471 * zero. Only xHCI 1.0 host controllers support this field.
3472 */
3473static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3474 struct usb_device *udev,
3475 struct urb *urb, unsigned int total_packet_count)
3476{
3477 unsigned int max_burst;
3478
3479 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3480 return 0;
3481
3482 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
Mathias Nyman3213b152014-06-24 17:14:41 +03003483 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003484}
3485
Sarah Sharpb61d3782011-04-19 17:43:33 -07003486/*
3487 * Returns the number of packets in the last "burst" of packets. This field is
3488 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3489 * the last burst packet count is equal to the total number of packets in the
3490 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3491 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3492 * contain 1 to (bMaxBurst + 1) packets.
3493 */
3494static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3495 struct usb_device *udev,
3496 struct urb *urb, unsigned int total_packet_count)
3497{
3498 unsigned int max_burst;
3499 unsigned int residue;
3500
3501 if (xhci->hci_version < 0x100)
3502 return 0;
3503
3504 switch (udev->speed) {
3505 case USB_SPEED_SUPER:
3506 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3507 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3508 residue = total_packet_count % (max_burst + 1);
3509 /* If residue is zero, the last burst contains (max_burst + 1)
3510 * number of packets, but the TLBPC field is zero-based.
3511 */
3512 if (residue == 0)
3513 return max_burst;
3514 return residue - 1;
3515 default:
3516 if (total_packet_count == 0)
3517 return 0;
3518 return total_packet_count - 1;
3519 }
3520}
3521
Andiry Xu04e51902010-07-22 15:23:39 -07003522/* This is for isoc transfer */
3523static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3524 struct urb *urb, int slot_id, unsigned int ep_index)
3525{
3526 struct xhci_ring *ep_ring;
3527 struct urb_priv *urb_priv;
3528 struct xhci_td *td;
3529 int num_tds, trbs_per_td;
3530 struct xhci_generic_trb *start_trb;
3531 bool first_trb;
3532 int start_cycle;
3533 u32 field, length_field;
3534 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3535 u64 start_addr, addr;
3536 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003537 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003538
3539 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3540
3541 num_tds = urb->number_of_packets;
3542 if (num_tds < 1) {
3543 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3544 return -EINVAL;
3545 }
3546
Andiry Xu04e51902010-07-22 15:23:39 -07003547 start_addr = (u64) urb->transfer_dma;
3548 start_trb = &ep_ring->enqueue->generic;
3549 start_cycle = ep_ring->cycle_state;
3550
Sarah Sharp522989a2011-07-29 12:44:32 -07003551 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003552 /* Queue the first TRB, even if it's zero-length */
3553 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003554 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003555 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003556 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003557
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003558 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003559 running_total = 0;
3560 addr = start_addr + urb->iso_frame_desc[i].offset;
3561 td_len = urb->iso_frame_desc[i].length;
3562 td_remain_len = td_len;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003563 total_packet_count = DIV_ROUND_UP(td_len,
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003564 GET_MAX_PACKET(
3565 usb_endpoint_maxp(&urb->ep->desc)));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003566 /* A zero-length transfer still involves at least one packet. */
3567 if (total_packet_count == 0)
3568 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003569 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3570 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003571 residue = xhci_get_last_burst_packet_count(xhci,
3572 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003573
3574 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3575
3576 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003577 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003578 if (ret < 0) {
3579 if (i == 0)
3580 return ret;
3581 goto cleanup;
3582 }
Andiry Xu04e51902010-07-22 15:23:39 -07003583
Andiry Xu04e51902010-07-22 15:23:39 -07003584 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003585 for (j = 0; j < trbs_per_td; j++) {
3586 u32 remainder = 0;
Sarah Sharp760973d2013-01-11 11:19:07 -08003587 field = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003588
3589 if (first_trb) {
Sarah Sharp760973d2013-01-11 11:19:07 -08003590 field = TRB_TBC(burst_count) |
3591 TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003592 /* Queue the isoc TRB */
3593 field |= TRB_TYPE(TRB_ISOC);
3594 /* Assume URB_ISO_ASAP is set */
3595 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003596 if (i == 0) {
3597 if (start_cycle == 0)
3598 field |= 0x1;
3599 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003600 field |= ep_ring->cycle_state;
3601 first_trb = false;
3602 } else {
3603 /* Queue other normal TRBs */
3604 field |= TRB_TYPE(TRB_NORMAL);
3605 field |= ep_ring->cycle_state;
3606 }
3607
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003608 /* Only set interrupt on short packet for IN EPs */
3609 if (usb_urb_dir_in(urb))
3610 field |= TRB_ISP;
3611
Andiry Xu04e51902010-07-22 15:23:39 -07003612 /* Chain all the TRBs together; clear the chain bit in
3613 * the last TRB to indicate it's the last TRB in the
3614 * chain.
3615 */
3616 if (j < trbs_per_td - 1) {
3617 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003618 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003619 } else {
3620 td->last_trb = ep_ring->enqueue;
3621 field |= TRB_IOC;
Sarah Sharp80fab3b2012-09-19 16:27:26 -07003622 if (xhci->hci_version == 0x100 &&
3623 !(xhci->quirks &
3624 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003625 /* Set BEI bit except for the last td */
3626 if (i < num_tds - 1)
3627 field |= TRB_BEI;
3628 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003629 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003630 }
3631
3632 /* Calculate TRB length */
3633 trb_buff_len = TRB_MAX_BUFF_SIZE -
3634 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3635 if (trb_buff_len > td_remain_len)
3636 trb_buff_len = td_remain_len;
3637
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003638 /* Set the TRB length, TD size, & interrupter fields. */
3639 if (xhci->hci_version < 0x100) {
3640 remainder = xhci_td_remainder(
3641 td_len - running_total);
3642 } else {
3643 remainder = xhci_v1_0_td_remainder(
3644 running_total, trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003645 total_packet_count, urb,
3646 (trbs_per_td - j - 1));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003647 }
Andiry Xu04e51902010-07-22 15:23:39 -07003648 length_field = TRB_LEN(trb_buff_len) |
3649 remainder |
3650 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003651
Andiry Xu3b72fca2012-03-05 17:49:32 +08003652 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003653 lower_32_bits(addr),
3654 upper_32_bits(addr),
3655 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003656 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003657 running_total += trb_buff_len;
3658
3659 addr += trb_buff_len;
3660 td_remain_len -= trb_buff_len;
3661 }
3662
3663 /* Check TD length */
3664 if (running_total != td_len) {
3665 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003666 ret = -EINVAL;
3667 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003668 }
3669 }
3670
Andiry Xuc41136b2011-03-22 17:08:14 +08003671 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3672 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3673 usb_amd_quirk_pll_disable();
3674 }
3675 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3676
Andiry Xue1eab2e2011-01-04 16:30:39 -08003677 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3678 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003679 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003680cleanup:
3681 /* Clean up a partially enqueued isoc transfer. */
3682
3683 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003684 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003685
3686 /* Use the first TD as a temporary variable to turn the TDs we've queued
3687 * into No-ops with a software-owned cycle bit. That way the hardware
3688 * won't accidentally start executing bogus TDs when we partially
3689 * overwrite them. td->first_trb and td->start_seg are already set.
3690 */
3691 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3692 /* Every TRB except the first & last will have its cycle bit flipped. */
3693 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3694
3695 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3696 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3697 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3698 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003699 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003700 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3701 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003702}
3703
3704/*
3705 * Check transfer ring to guarantee there is enough room for the urb.
3706 * Update ISO URB start_frame and interval.
3707 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3708 * update the urb->start_frame by now.
3709 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3710 */
3711int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3712 struct urb *urb, int slot_id, unsigned int ep_index)
3713{
3714 struct xhci_virt_device *xdev;
3715 struct xhci_ring *ep_ring;
3716 struct xhci_ep_ctx *ep_ctx;
3717 int start_frame;
3718 int xhci_interval;
3719 int ep_interval;
3720 int num_tds, num_trbs, i;
3721 int ret;
3722
3723 xdev = xhci->devs[slot_id];
3724 ep_ring = xdev->eps[ep_index].ring;
3725 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3726
3727 num_trbs = 0;
3728 num_tds = urb->number_of_packets;
3729 for (i = 0; i < num_tds; i++)
3730 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3731
3732 /* Check the ring to guarantee there is enough room for the whole urb.
3733 * Do not insert any td of the urb to the ring if the check failed.
3734 */
Matt Evans28ccd292011-03-29 13:40:46 +11003735 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003736 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003737 if (ret)
3738 return ret;
3739
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003740 start_frame = readl(&xhci->run_regs->microframe_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003741 start_frame &= 0x3fff;
3742
3743 urb->start_frame = start_frame;
3744 if (urb->dev->speed == USB_SPEED_LOW ||
3745 urb->dev->speed == USB_SPEED_FULL)
3746 urb->start_frame >>= 3;
3747
Matt Evans28ccd292011-03-29 13:40:46 +11003748 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003749 ep_interval = urb->interval;
3750 /* Convert to microframes */
3751 if (urb->dev->speed == USB_SPEED_LOW ||
3752 urb->dev->speed == USB_SPEED_FULL)
3753 ep_interval *= 8;
3754 /* FIXME change this to a warning and a suggestion to use the new API
3755 * to set the polling interval (once the API is added).
3756 */
3757 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003758 dev_dbg_ratelimited(&urb->dev->dev,
3759 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3760 ep_interval, ep_interval == 1 ? "" : "s",
3761 xhci_interval, xhci_interval == 1 ? "" : "s");
Andiry Xu04e51902010-07-22 15:23:39 -07003762 urb->interval = xhci_interval;
3763 /* Convert back to frames for LS/FS devices */
3764 if (urb->dev->speed == USB_SPEED_LOW ||
3765 urb->dev->speed == USB_SPEED_FULL)
3766 urb->interval /= 8;
3767 }
Andiry Xub008df62012-03-05 17:49:34 +08003768 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3769
Dan Carpenter3fc82062012-03-28 10:30:26 +03003770 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003771}
3772
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003773/**** Command Ring Operations ****/
3774
Sarah Sharp913a8a32009-09-04 10:53:13 -07003775/* Generic function for queueing a command TRB on the command ring.
3776 * Check to make sure there's room on the command ring for one command TRB.
3777 * Also check that there's room reserved for commands that must not fail.
3778 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3779 * then only check for the number of reserved spots.
3780 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3781 * because the command event handler may want to resubmit a failed command.
3782 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003783static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3784 u32 field1, u32 field2,
3785 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003786{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003787 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003788 int ret;
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03003789 if (xhci->xhc_state & XHCI_STATE_DYING)
3790 return -ESHUTDOWN;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003791
Sarah Sharp913a8a32009-09-04 10:53:13 -07003792 if (!command_must_succeed)
3793 reserved_trbs++;
3794
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003795 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003796 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003797 if (ret < 0) {
3798 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003799 if (command_must_succeed)
3800 xhci_err(xhci, "ERR: Reserved TRB counting for "
3801 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003802 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003803 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03003804
3805 cmd->command_trb = xhci->cmd_ring->enqueue;
3806 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003807
Mathias Nymanc311e392014-05-08 19:26:03 +03003808 /* if there are no other commands queued we start the timeout timer */
3809 if (xhci->cmd_list.next == &cmd->cmd_list &&
3810 !timer_pending(&xhci->cmd_timer)) {
3811 xhci->current_cmd = cmd;
3812 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
3813 }
3814
Andiry Xu3b72fca2012-03-05 17:49:32 +08003815 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3816 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003817 return 0;
3818}
3819
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003820/* Queue a slot enable or disable request on the command ring */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003821int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3822 u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003823{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003824 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003825 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003826}
3827
3828/* Queue an address device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003829int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3830 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003831{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003832 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07003833 upper_32_bits(in_ctx_ptr), 0,
Dan Williams48fc7db2013-12-05 17:07:27 -08003834 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3835 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003836}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003837
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003838int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07003839 u32 field1, u32 field2, u32 field3, u32 field4)
3840{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003841 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
Sarah Sharp02386342010-05-24 13:25:28 -07003842}
3843
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003844/* Queue a reset device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003845int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3846 u32 slot_id)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003847{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003848 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003849 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3850 false);
3851}
3852
Sarah Sharpf94e01862009-04-27 19:58:38 -07003853/* Queue a configure endpoint command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003854int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
3855 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003856 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003857{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003858 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07003859 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003860 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3861 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003862}
Sarah Sharpae636742009-04-29 19:02:31 -07003863
Sarah Sharpf2217e82009-08-07 14:04:43 -07003864/* Queue an evaluate context command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003865int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
3866 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07003867{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003868 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharpf2217e82009-08-07 14:04:43 -07003869 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003870 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07003871 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003872}
3873
Andiry Xube88fe42010-10-14 07:22:57 -07003874/*
3875 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3876 * activity on an endpoint that is about to be suspended.
3877 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003878int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
3879 int slot_id, unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003880{
3881 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3882 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3883 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003884 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003885
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003886 return queue_command(xhci, cmd, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003887 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003888}
3889
Hans de Goeded3a43e62014-08-20 16:41:53 +03003890/* Set Transfer Ring Dequeue Pointer command */
3891void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
3892 unsigned int slot_id, unsigned int ep_index,
3893 unsigned int stream_id,
3894 struct xhci_dequeue_state *deq_state)
Sarah Sharpae636742009-04-29 19:02:31 -07003895{
3896 dma_addr_t addr;
3897 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3898 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003899 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Hans de Goede95241db2013-10-04 00:29:48 +02003900 u32 trb_sct = 0;
Sarah Sharpae636742009-04-29 19:02:31 -07003901 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003902 struct xhci_virt_ep *ep;
Hans de Goede1e3452e2014-08-20 16:41:52 +03003903 struct xhci_command *cmd;
3904 int ret;
Sarah Sharpae636742009-04-29 19:02:31 -07003905
Hans de Goeded3a43e62014-08-20 16:41:53 +03003906 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
3907 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
3908 deq_state->new_deq_seg,
3909 (unsigned long long)deq_state->new_deq_seg->dma,
3910 deq_state->new_deq_ptr,
3911 (unsigned long long)xhci_trb_virt_to_dma(
3912 deq_state->new_deq_seg, deq_state->new_deq_ptr),
3913 deq_state->new_cycle_state);
3914
3915 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
3916 deq_state->new_deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003917 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003918 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003919 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
Hans de Goeded3a43e62014-08-20 16:41:53 +03003920 deq_state->new_deq_seg, deq_state->new_deq_ptr);
3921 return;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003922 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003923 ep = &xhci->devs[slot_id]->eps[ep_index];
3924 if ((ep->ep_state & SET_DEQ_PENDING)) {
3925 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3926 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
Hans de Goeded3a43e62014-08-20 16:41:53 +03003927 return;
Sarah Sharpbf161e82011-02-23 15:46:42 -08003928 }
Hans de Goede1e3452e2014-08-20 16:41:52 +03003929
3930 /* This function gets called from contexts where it cannot sleep */
3931 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
3932 if (!cmd) {
3933 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
Hans de Goeded3a43e62014-08-20 16:41:53 +03003934 return;
Hans de Goede1e3452e2014-08-20 16:41:52 +03003935 }
3936
Hans de Goeded3a43e62014-08-20 16:41:53 +03003937 ep->queued_deq_seg = deq_state->new_deq_seg;
3938 ep->queued_deq_ptr = deq_state->new_deq_ptr;
Hans de Goede95241db2013-10-04 00:29:48 +02003939 if (stream_id)
3940 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
Hans de Goede1e3452e2014-08-20 16:41:52 +03003941 ret = queue_command(xhci, cmd,
Hans de Goeded3a43e62014-08-20 16:41:53 +03003942 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
3943 upper_32_bits(addr), trb_stream_id,
3944 trb_slot_id | trb_ep_index | type, false);
Hans de Goede1e3452e2014-08-20 16:41:52 +03003945 if (ret < 0) {
3946 xhci_free_command(xhci, cmd);
Hans de Goeded3a43e62014-08-20 16:41:53 +03003947 return;
Hans de Goede1e3452e2014-08-20 16:41:52 +03003948 }
3949
Hans de Goeded3a43e62014-08-20 16:41:53 +03003950 /* Stop the TD queueing code from ringing the doorbell until
3951 * this command completes. The HC won't set the dequeue pointer
3952 * if the ring is running, and ringing the doorbell starts the
3953 * ring running.
3954 */
3955 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpae636742009-04-29 19:02:31 -07003956}
Sarah Sharpa1587d92009-07-27 12:03:15 -07003957
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003958int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
3959 int slot_id, unsigned int ep_index)
Sarah Sharpa1587d92009-07-27 12:03:15 -07003960{
3961 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3962 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3963 u32 type = TRB_TYPE(TRB_RESET_EP);
3964
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003965 return queue_command(xhci, cmd, 0, 0, 0,
3966 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003967}