blob: 7f797ef1ab391f59ea181b6e6eb82c794aad1249 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070035#include <linux/io-mapping.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070044#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Jesse Barnes317c35d2008-08-25 15:11:06 -070046enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
Jesse Barnes80824002009-09-10 15:28:06 -070051enum plane {
52 PLANE_A = 0,
53 PLANE_B,
54};
55
Keith Packard52440212008-11-18 09:30:25 -080056#define I915_NUM_PIPE 2
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* Interface history:
59 *
60 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110061 * 1.2: Add Power Management
62 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110063 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100064 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100065 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
66 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 */
68#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100069#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define DRIVER_PATCHLEVEL 0
71
Eric Anholt673a3942008-07-30 12:06:12 -070072#define WATCH_COHERENCY 0
73#define WATCH_BUF 0
74#define WATCH_EXEC 0
75#define WATCH_LRU 0
76#define WATCH_RELOC 0
77#define WATCH_INACTIVE 0
78#define WATCH_PWRITE 0
79
Dave Airlie71acb5e2008-12-30 20:31:46 +100080#define I915_GEM_PHYS_CURSOR_0 1
81#define I915_GEM_PHYS_CURSOR_1 2
82#define I915_GEM_PHYS_OVERLAY_REGS 3
83#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
84
85struct drm_i915_gem_phys_object {
86 int id;
87 struct page **page_list;
88 drm_dma_handle_t *handle;
89 struct drm_gem_object *cur_obj;
90};
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092typedef struct _drm_i915_ring_buffer {
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 unsigned long Size;
94 u8 *virtual_start;
95 int head;
96 int tail;
97 int space;
98 drm_local_map_t map;
Eric Anholt673a3942008-07-30 12:06:12 -070099 struct drm_gem_object *ring_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100} drm_i915_ring_buffer_t;
101
102struct mem_block {
103 struct mem_block *next;
104 struct mem_block *prev;
105 int start;
106 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000107 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108};
109
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700110struct opregion_header;
111struct opregion_acpi;
112struct opregion_swsci;
113struct opregion_asle;
114
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100115struct intel_opregion {
116 struct opregion_header *header;
117 struct opregion_acpi *acpi;
118 struct opregion_swsci *swsci;
119 struct opregion_asle *asle;
120 int enabled;
121};
122
Dave Airlie7c1c2872008-11-28 14:22:24 +1000123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
130 struct drm_gem_object *obj;
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200131 struct list_head lru_list;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800132};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000133
yakui_zhao9b9d1722009-05-31 17:17:17 +0800134struct sdvo_device_mapping {
135 u8 dvo_port;
136 u8 slave_addr;
137 u8 dvo_wiring;
138 u8 initialized;
Adam Jacksonb1083332010-04-23 16:07:40 -0400139 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800140};
141
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700142struct drm_i915_error_state {
143 u32 eir;
144 u32 pgtbl_er;
145 u32 pipeastat;
146 u32 pipebstat;
147 u32 ipeir;
148 u32 ipehr;
149 u32 instdone;
150 u32 acthd;
151 u32 instpm;
152 u32 instps;
153 u32 instdone1;
154 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000155 u64 bbaddr;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700156 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000157 struct drm_i915_error_object {
158 int page_count;
159 u32 gtt_offset;
160 u32 *pages[0];
161 } *ringbuffer, *batchbuffer[2];
162 struct drm_i915_error_buffer {
163 size_t size;
164 u32 name;
165 u32 seqno;
166 u32 gtt_offset;
167 u32 read_domains;
168 u32 write_domain;
169 u32 fence_reg;
170 s32 pinned:2;
171 u32 tiling:2;
172 u32 dirty:1;
173 u32 purgeable:1;
174 } *active_bo;
175 u32 active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700176};
177
Jesse Barnese70236a2009-09-21 10:42:27 -0700178struct drm_i915_display_funcs {
179 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400180 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700181 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
182 void (*disable_fbc)(struct drm_device *dev);
183 int (*get_display_clock_speed)(struct drm_device *dev);
184 int (*get_fifo_size)(struct drm_device *dev, int plane);
185 void (*update_wm)(struct drm_device *dev, int planea_clock,
186 int planeb_clock, int sr_hdisplay, int pixel_size);
187 /* clock updates for mode set */
188 /* cursor updates */
189 /* render clock increase/decrease */
190 /* display clock increase/decrease */
191 /* pll clock increase/decrease */
192 /* clock gating init */
193};
194
Daniel Vetter02e792f2009-09-15 22:57:34 +0200195struct intel_overlay;
196
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500197struct intel_device_info {
198 u8 is_mobile : 1;
199 u8 is_i8xx : 1;
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400200 u8 is_i85x : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500201 u8 is_i915g : 1;
202 u8 is_i9xx : 1;
203 u8 is_i945gm : 1;
204 u8 is_i965g : 1;
205 u8 is_i965gm : 1;
206 u8 is_g33 : 1;
207 u8 need_gfx_hws : 1;
208 u8 is_g4x : 1;
209 u8 is_pineview : 1;
210 u8 is_ironlake : 1;
Zhenyu Wang59f2d0f2010-03-09 23:37:07 +0800211 u8 is_gen6 : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500212 u8 has_fbc : 1;
213 u8 has_rc6 : 1;
214 u8 has_pipe_cxsr : 1;
215 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500216 u8 cursor_needs_physical : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500217};
218
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800219enum no_fbc_reason {
220 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
221 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
222 FBC_MODE_TOO_LARGE, /* mode too large for compression */
223 FBC_BAD_PLANE, /* fbc not supported on plane */
224 FBC_NOT_TILED, /* buffer not tiled */
225};
226
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800227enum intel_pch {
228 PCH_IBX, /* Ibexpeak PCH */
229 PCH_CPT, /* Cougarpoint PCH */
230};
231
Dave Airlie8be48d92010-03-30 05:34:14 +0000232struct intel_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000233
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700235 struct drm_device *dev;
236
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500237 const struct intel_device_info *info;
238
Dave Airlieac5c4e72008-12-19 15:38:34 +1000239 int has_gem;
240
Eric Anholt3043c602008-10-02 12:24:47 -0700241 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Dave Airlieec2a4c32009-08-04 11:43:41 +1000243 struct pci_dev *bridge_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 drm_i915_ring_buffer_t ring;
245
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000246 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 void *hw_status_page;
Jesse Barnese552eb72010-04-21 11:39:23 -0700248 void *seqno_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700250 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000251 unsigned int status_gfx_addr;
Jesse Barnese552eb72010-04-21 11:39:23 -0700252 unsigned int seqno_gfx_addr;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000253 drm_local_map_t hws_map;
Eric Anholt673a3942008-07-30 12:06:12 -0700254 struct drm_gem_object *hws_obj;
Jesse Barnese552eb72010-04-21 11:39:23 -0700255 struct drm_gem_object *seqno_obj;
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700256 struct drm_gem_object *pwrctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
Jesse Barnesd7658982009-06-05 14:41:29 +0000258 struct resource mch_res;
259
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000260 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 int back_offset;
262 int front_offset;
263 int current_page;
264 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
266 wait_queue_head_t irq_queue;
267 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700268 /** Protects user_irq_refcount and irq_mask_reg */
269 spinlock_t user_irq_lock;
270 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
271 int user_irq_refcount;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100272 u32 trace_irq_seqno;
Eric Anholted4cb412008-07-29 12:10:39 -0700273 /** Cached value of IMR to avoid reads in updating the bitfield */
274 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800275 u32 pipestat[2];
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500276 /** splitted irq regs for graphics and display engine on Ironlake,
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800277 irq_mask_reg is still used for display irq. */
278 u32 gt_irq_mask_reg;
279 u32 gt_irq_enable_reg;
280 u32 de_irq_enable_reg;
Zhenyu Wangc6501562009-11-03 18:57:21 +0000281 u32 pch_irq_mask_reg;
282 u32 pch_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Jesse Barnes5ca58282009-03-31 14:11:15 -0700284 u32 hotplug_supported_mask;
285 struct work_struct hotplug_work;
286
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 int tex_lru_log_granularity;
288 int allow_batchbuffer;
289 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100290 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000291 int vblank_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000292
Ben Gamarif65d9422009-09-14 17:48:44 -0400293 /* For hangcheck timer */
294#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
295 struct timer_list hangcheck_timer;
296 int hangcheck_count;
297 uint32_t last_acthd;
298
Jesse Barnes79e53942008-11-07 14:24:08 -0800299 struct drm_mm vram;
300
Jesse Barnes80824002009-09-10 15:28:06 -0700301 unsigned long cfb_size;
302 unsigned long cfb_pitch;
303 int cfb_fence;
304 int cfb_plane;
305
Jesse Barnes79e53942008-11-07 14:24:08 -0800306 int irq_enabled;
307
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100308 struct intel_opregion opregion;
309
Daniel Vetter02e792f2009-09-15 22:57:34 +0200310 /* overlay */
311 struct intel_overlay *overlay;
312
Jesse Barnes79e53942008-11-07 14:24:08 -0800313 /* LVDS info */
314 int backlight_duty_cycle; /* restore backlight to this value */
315 bool panel_wants_dither;
316 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800317 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
318 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800319
320 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100321 unsigned int int_tv_support:1;
322 unsigned int lvds_dither:1;
323 unsigned int lvds_vbt:1;
324 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500325 unsigned int lvds_use_ssc:1;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800326 unsigned int edp_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500327 int lvds_ssc_freq;
Zhenyu Wang500a8cc2010-01-13 11:19:52 +0800328 int edp_bpp;
Jesse Barnes79e53942008-11-07 14:24:08 -0800329
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700330 struct notifier_block lid_notifier;
331
Shaohua Li29874f42009-11-18 15:15:02 +0800332 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800333 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
334 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
335 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
336
Shaohua Li7662c8b2009-06-26 11:23:55 +0800337 unsigned int fsb_freq, mem_freq;
338
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700339 spinlock_t error_lock;
340 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400341 struct work_struct error_work;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700342 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700343
Jesse Barnese70236a2009-09-21 10:42:27 -0700344 /* Display functions */
345 struct drm_i915_display_funcs display;
346
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800347 /* PCH chipset type */
348 enum intel_pch pch_type;
349
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000350 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800351 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000352 u8 saveLBB;
353 u32 saveDSPACNTR;
354 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000355 u32 saveDSPARB;
Peng Li461cba22008-11-18 12:39:02 +0800356 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000357 u32 savePIPEACONF;
358 u32 savePIPEBCONF;
359 u32 savePIPEASRC;
360 u32 savePIPEBSRC;
361 u32 saveFPA0;
362 u32 saveFPA1;
363 u32 saveDPLL_A;
364 u32 saveDPLL_A_MD;
365 u32 saveHTOTAL_A;
366 u32 saveHBLANK_A;
367 u32 saveHSYNC_A;
368 u32 saveVTOTAL_A;
369 u32 saveVBLANK_A;
370 u32 saveVSYNC_A;
371 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000372 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800373 u32 saveTRANS_HTOTAL_A;
374 u32 saveTRANS_HBLANK_A;
375 u32 saveTRANS_HSYNC_A;
376 u32 saveTRANS_VTOTAL_A;
377 u32 saveTRANS_VBLANK_A;
378 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000379 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000380 u32 saveDSPASTRIDE;
381 u32 saveDSPASIZE;
382 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700383 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000384 u32 saveDSPASURF;
385 u32 saveDSPATILEOFF;
386 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700387 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000388 u32 saveBLC_PWM_CTL;
389 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800390 u32 saveBLC_CPU_PWM_CTL;
391 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000392 u32 saveFPB0;
393 u32 saveFPB1;
394 u32 saveDPLL_B;
395 u32 saveDPLL_B_MD;
396 u32 saveHTOTAL_B;
397 u32 saveHBLANK_B;
398 u32 saveHSYNC_B;
399 u32 saveVTOTAL_B;
400 u32 saveVBLANK_B;
401 u32 saveVSYNC_B;
402 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000403 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800404 u32 saveTRANS_HTOTAL_B;
405 u32 saveTRANS_HBLANK_B;
406 u32 saveTRANS_HSYNC_B;
407 u32 saveTRANS_VTOTAL_B;
408 u32 saveTRANS_VBLANK_B;
409 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000410 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000411 u32 saveDSPBSTRIDE;
412 u32 saveDSPBSIZE;
413 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700414 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000415 u32 saveDSPBSURF;
416 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700417 u32 saveVGA0;
418 u32 saveVGA1;
419 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000420 u32 saveVGACNTRL;
421 u32 saveADPA;
422 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700423 u32 savePP_ON_DELAYS;
424 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000425 u32 saveDVOA;
426 u32 saveDVOB;
427 u32 saveDVOC;
428 u32 savePP_ON;
429 u32 savePP_OFF;
430 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700431 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000432 u32 savePFIT_CONTROL;
433 u32 save_palette_a[256];
434 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700435 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000436 u32 saveFBC_CFB_BASE;
437 u32 saveFBC_LL_BASE;
438 u32 saveFBC_CONTROL;
439 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000440 u32 saveIER;
441 u32 saveIIR;
442 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800443 u32 saveDEIER;
444 u32 saveDEIMR;
445 u32 saveGTIER;
446 u32 saveGTIMR;
447 u32 saveFDI_RXA_IMR;
448 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800449 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800450 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000451 u32 saveSWF0[16];
452 u32 saveSWF1[16];
453 u32 saveSWF2[3];
454 u8 saveMSR;
455 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800456 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000457 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000458 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000459 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000460 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700461 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000462 u32 saveCURACNTR;
463 u32 saveCURAPOS;
464 u32 saveCURABASE;
465 u32 saveCURBCNTR;
466 u32 saveCURBPOS;
467 u32 saveCURBBASE;
468 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700469 u32 saveDP_B;
470 u32 saveDP_C;
471 u32 saveDP_D;
472 u32 savePIPEA_GMCH_DATA_M;
473 u32 savePIPEB_GMCH_DATA_M;
474 u32 savePIPEA_GMCH_DATA_N;
475 u32 savePIPEB_GMCH_DATA_N;
476 u32 savePIPEA_DP_LINK_M;
477 u32 savePIPEB_DP_LINK_M;
478 u32 savePIPEA_DP_LINK_N;
479 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800480 u32 saveFDI_RXA_CTL;
481 u32 saveFDI_TXA_CTL;
482 u32 saveFDI_RXB_CTL;
483 u32 saveFDI_TXB_CTL;
484 u32 savePFA_CTL_1;
485 u32 savePFB_CTL_1;
486 u32 savePFA_WIN_SZ;
487 u32 savePFB_WIN_SZ;
488 u32 savePFA_WIN_POS;
489 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000490 u32 savePCH_DREF_CONTROL;
491 u32 saveDISP_ARB_CTL;
492 u32 savePIPEA_DATA_M1;
493 u32 savePIPEA_DATA_N1;
494 u32 savePIPEA_LINK_M1;
495 u32 savePIPEA_LINK_N1;
496 u32 savePIPEB_DATA_M1;
497 u32 savePIPEB_DATA_N1;
498 u32 savePIPEB_LINK_M1;
499 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000500 u32 saveMCHBAR_RENDER_STANDBY;
Eric Anholt673a3942008-07-30 12:06:12 -0700501
502 struct {
503 struct drm_mm gtt_space;
504
Keith Packard0839ccb2008-10-30 19:38:48 -0700505 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800506 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700507
Eric Anholt673a3942008-07-30 12:06:12 -0700508 /**
Chris Wilson31169712009-09-14 16:50:28 +0100509 * Membership on list of all loaded devices, used to evict
510 * inactive buffers under memory pressure.
511 *
512 * Modifications should only be done whilst holding the
513 * shrink_list_lock spinlock.
514 */
515 struct list_head shrink_list;
516
517 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700518 * List of objects currently involved in rendering from the
519 * ringbuffer.
520 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800521 * Includes buffers having the contents of their GPU caches
522 * flushed, not necessarily primitives. last_rendering_seqno
523 * represents when the rendering involved will be completed.
524 *
Eric Anholt673a3942008-07-30 12:06:12 -0700525 * A reference is held on the buffer while on this list.
526 */
Carl Worth5e118f42009-03-20 11:54:25 -0700527 spinlock_t active_list_lock;
Eric Anholt673a3942008-07-30 12:06:12 -0700528 struct list_head active_list;
529
530 /**
531 * List of objects which are not in the ringbuffer but which
532 * still have a write_domain which needs to be flushed before
533 * unbinding.
534 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800535 * last_rendering_seqno is 0 while an object is in this list.
536 *
Eric Anholt673a3942008-07-30 12:06:12 -0700537 * A reference is held on the buffer while on this list.
538 */
539 struct list_head flushing_list;
540
541 /**
Daniel Vetter99fcb762010-02-07 16:20:18 +0100542 * List of objects currently pending a GPU write flush.
543 *
544 * All elements on this list will belong to either the
545 * active_list or flushing_list, last_rendering_seqno can
546 * be used to differentiate between the two elements.
547 */
548 struct list_head gpu_write_list;
549
550 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700551 * LRU list of objects which are not in the ringbuffer and
552 * are ready to unbind, but are still in the GTT.
553 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800554 * last_rendering_seqno is 0 while an object is in this list.
555 *
Eric Anholt673a3942008-07-30 12:06:12 -0700556 * A reference is not held on the buffer while on this list,
557 * as merely being GTT-bound shouldn't prevent its being
558 * freed, and we'll pull it off the list in the free path.
559 */
560 struct list_head inactive_list;
561
Eric Anholta09ba7f2009-08-29 12:49:51 -0700562 /** LRU list of objects with fence regs on them. */
563 struct list_head fence_list;
564
Eric Anholt673a3942008-07-30 12:06:12 -0700565 /**
566 * List of breadcrumbs associated with GPU requests currently
567 * outstanding.
568 */
569 struct list_head request_list;
570
571 /**
572 * We leave the user IRQ off as much as possible,
573 * but this means that requests will finish and never
574 * be retired once the system goes idle. Set a timer to
575 * fire periodically while the ring is running. When it
576 * fires, go retire requests.
577 */
578 struct delayed_work retire_work;
579
580 uint32_t next_gem_seqno;
581
582 /**
583 * Waiting sequence number, if any
584 */
585 uint32_t waiting_gem_seqno;
586
587 /**
588 * Last seq seen at irq time
589 */
590 uint32_t irq_gem_seqno;
591
592 /**
593 * Flag if the X Server, and thus DRM, is not currently in
594 * control of the device.
595 *
596 * This is set between LeaveVT and EnterVT. It needs to be
597 * replaced with a semaphore. It also needs to be
598 * transitioned away from for kernel modesetting.
599 */
600 int suspended;
601
602 /**
603 * Flag if the hardware appears to be wedged.
604 *
605 * This is set when attempts to idle the device timeout.
606 * It prevents command submission from occuring and makes
607 * every pending request fail
608 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400609 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700610
611 /** Bit 6 swizzling required for X tiling */
612 uint32_t bit_6_swizzle_x;
613 /** Bit 6 swizzling required for Y tiling */
614 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000615
616 /* storage for physical objects */
617 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Eric Anholt673a3942008-07-30 12:06:12 -0700618 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800619 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800620 /* indicate whether the LVDS_BORDER should be enabled or not */
621 unsigned int lvds_border_bits;
Jesse Barnes652c3932009-08-17 13:31:43 -0700622
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500623 struct drm_crtc *plane_to_crtc_mapping[2];
624 struct drm_crtc *pipe_to_crtc_mapping[2];
625 wait_queue_head_t pending_flip_queue;
626
Jesse Barnes652c3932009-08-17 13:31:43 -0700627 /* Reclocking support */
628 bool render_reclock_avail;
629 bool lvds_downclock_avail;
Zhao Yakuibfac4d62010-04-07 17:11:22 +0800630 /* indicate whether the LVDS EDID is OK */
631 bool lvds_edid_good;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000632 /* indicates the reduced downclock for LVDS*/
633 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700634 struct work_struct idle_work;
635 struct timer_list idle_timer;
636 bool busy;
637 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800638 int child_dev_num;
639 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800640 struct drm_connector *int_lvds_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800641
Zhenyu Wangc48044112009-12-17 14:48:43 +0800642 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800643
644 u8 cur_delay;
645 u8 min_delay;
646 u8 max_delay;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800647
648 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000649
Jesse Barnes20bf3772010-04-21 11:39:22 -0700650 struct drm_mm_node *compressed_fb;
651 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700652
Dave Airlie8be48d92010-03-30 05:34:14 +0000653 /* list of fbdev register on this device */
654 struct intel_fbdev *fbdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655} drm_i915_private_t;
656
Eric Anholt673a3942008-07-30 12:06:12 -0700657/** driver private structure attached to each drm_gem_object */
658struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000659 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700660
661 /** Current space allocated to this object in the GTT, if any. */
662 struct drm_mm_node *gtt_space;
663
664 /** This object's place on the active/flushing/inactive lists */
665 struct list_head list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100666 /** This object's place on GPU write list */
667 struct list_head gpu_write_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700668
669 /**
670 * This is set if the object is on the active or flushing lists
671 * (has pending rendering), and is not set if it's on inactive (ready
672 * to be unbound).
673 */
674 int active;
675
676 /**
677 * This is set if the object has been written to since last bound
678 * to the GTT
679 */
680 int dirty;
681
682 /** AGP memory structure for our GTT binding. */
683 DRM_AGP_MEM *agp_mem;
684
Eric Anholt856fa192009-03-19 14:10:50 -0700685 struct page **pages;
686 int pages_refcount;
Eric Anholt673a3942008-07-30 12:06:12 -0700687
688 /**
689 * Current offset of the object in GTT space.
690 *
691 * This is the same as gtt_space->start
692 */
693 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100694
Jesse Barnesde151cf2008-11-12 10:03:55 -0800695 /**
696 * Fake offset for use by mmap(2)
697 */
698 uint64_t mmap_offset;
699
700 /**
701 * Fence register bits (if any) for this object. Will be set
702 * as needed when mapped into the GTT.
703 * Protected by dev->struct_mutex.
704 */
705 int fence_reg;
Eric Anholt673a3942008-07-30 12:06:12 -0700706
Eric Anholt673a3942008-07-30 12:06:12 -0700707 /** How many users have pinned this object in GTT space */
708 int pin_count;
709
710 /** Breadcrumb of last rendering to the buffer. */
711 uint32_t last_rendering_seqno;
712
713 /** Current tiling mode for the object. */
714 uint32_t tiling_mode;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800715 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700716
Eric Anholt280b7132009-03-12 16:56:27 -0700717 /** Record of address bit 17 of each page at last unbind. */
718 long *bit_17;
719
Keith Packardba1eb1d2008-10-14 19:55:10 -0700720 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
721 uint32_t agp_type;
722
Eric Anholt673a3942008-07-30 12:06:12 -0700723 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800724 * If present, while GEM_DOMAIN_CPU is in the read domain this array
725 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700726 */
727 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800728
729 /** User space pin count and filp owning the pin */
730 uint32_t user_pin_count;
731 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000732
733 /** for phy allocated objects */
734 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500735
736 /**
737 * Used for checking the object doesn't appear more than once
738 * in an execbuffer object list.
739 */
740 int in_execbuffer;
Chris Wilson3ef94da2009-09-14 16:50:29 +0100741
742 /**
743 * Advice: are the backing pages purgeable?
744 */
745 int madv;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500746
747 /**
748 * Number of crtcs where this object is currently the fb, but
749 * will be page flipped away on the next vblank. When it
750 * reaches 0, dev_priv->pending_flip_queue will be woken up.
751 */
752 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700753};
754
Daniel Vetter62b8b212010-04-09 19:05:08 +0000755#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100756
Eric Anholt673a3942008-07-30 12:06:12 -0700757/**
758 * Request queue structure.
759 *
760 * The request queue allows us to note sequence numbers that have been emitted
761 * and may be associated with active buffers to be retired.
762 *
763 * By keeping this list, we can avoid having to do questionable
764 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
765 * an emission time with seqnos for tracking how far ahead of the GPU we are.
766 */
767struct drm_i915_gem_request {
768 /** GEM sequence number associated with this request. */
769 uint32_t seqno;
770
771 /** Time at which this request was emitted, in jiffies. */
772 unsigned long emitted_jiffies;
773
Eric Anholtb9624422009-06-03 07:27:35 +0000774 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700775 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000776
777 /** file_priv list entry for this request */
778 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700779};
780
781struct drm_i915_file_private {
782 struct {
Eric Anholtb9624422009-06-03 07:27:35 +0000783 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700784 } mm;
785};
786
Jesse Barnes79e53942008-11-07 14:24:08 -0800787enum intel_chip_family {
788 CHIP_I8XX = 0x01,
789 CHIP_I9XX = 0x02,
790 CHIP_I915 = 0x04,
791 CHIP_I965 = 0x08,
792};
793
Eric Anholtc153f452007-09-03 12:06:45 +1000794extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000795extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800796extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700797extern unsigned int i915_powersave;
Jesse Barnes33814342010-01-14 20:48:02 +0000798extern unsigned int i915_lvds_downclock;
Dave Airlieb3a83632005-09-30 18:37:36 +1000799
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000800extern int i915_suspend(struct drm_device *dev, pm_message_t state);
801extern int i915_resume(struct drm_device *dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400802extern void i915_save_display(struct drm_device *dev);
803extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000804extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
805extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
806
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000808extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100809extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000810extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700811extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000812extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000813extern void i915_driver_preclose(struct drm_device *dev,
814 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700815extern void i915_driver_postclose(struct drm_device *dev,
816 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000817extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100818extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
819 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700820extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700821 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700822 int i, int DR1, int DR4);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400823extern int i965_reset(struct drm_device *dev, u8 flags);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000824
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400826void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson9df30792010-02-18 10:24:56 +0000827void i915_destroy_error_state(struct drm_device *dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000828extern int i915_irq_emit(struct drm_device *dev, void *data,
829 struct drm_file *file_priv);
830extern int i915_irq_wait(struct drm_device *dev, void *data,
831 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700832void i915_user_irq_get(struct drm_device *dev);
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100833void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Eric Anholt673a3942008-07-30 12:06:12 -0700834void i915_user_irq_put(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800835extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
837extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000838extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700839extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000840extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000841extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
842 struct drm_file *file_priv);
843extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
844 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700845extern int i915_enable_vblank(struct drm_device *dev, int crtc);
846extern void i915_disable_vblank(struct drm_device *dev, int crtc);
847extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800848extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000849extern int i915_vblank_swap(struct drm_device *dev, void *data,
850 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100851extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
Keith Packard7c463582008-11-04 02:03:27 -0800853void
854i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
855
856void
857i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
858
Zhao Yakui01c66882009-10-28 05:10:00 +0000859void intel_enable_asle (struct drm_device *dev);
860
Keith Packard7c463582008-11-04 02:03:27 -0800861
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000863extern int i915_mem_alloc(struct drm_device *dev, void *data,
864 struct drm_file *file_priv);
865extern int i915_mem_free(struct drm_device *dev, void *data,
866 struct drm_file *file_priv);
867extern int i915_mem_init_heap(struct drm_device *dev, void *data,
868 struct drm_file *file_priv);
869extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
870 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000872extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000873 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700874/* i915_gem.c */
875int i915_gem_init_ioctl(struct drm_device *dev, void *data,
876 struct drm_file *file_priv);
877int i915_gem_create_ioctl(struct drm_device *dev, void *data,
878 struct drm_file *file_priv);
879int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
880 struct drm_file *file_priv);
881int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
882 struct drm_file *file_priv);
883int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
884 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800885int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
886 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700887int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
888 struct drm_file *file_priv);
889int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
890 struct drm_file *file_priv);
891int i915_gem_execbuffer(struct drm_device *dev, void *data,
892 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -0500893int i915_gem_execbuffer2(struct drm_device *dev, void *data,
894 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700895int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
896 struct drm_file *file_priv);
897int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
898 struct drm_file *file_priv);
899int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
900 struct drm_file *file_priv);
901int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
902 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +0100903int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
904 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700905int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
906 struct drm_file *file_priv);
907int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
908 struct drm_file *file_priv);
909int i915_gem_set_tiling(struct drm_device *dev, void *data,
910 struct drm_file *file_priv);
911int i915_gem_get_tiling(struct drm_device *dev, void *data,
912 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700913int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
914 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700915void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700916int i915_gem_init_object(struct drm_gem_object *obj);
Daniel Vetterac52bc52010-04-09 19:05:06 +0000917struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
918 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -0700919void i915_gem_free_object(struct drm_gem_object *obj);
920int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
921void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800922int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -0700923void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700924void i915_gem_lastclose(struct drm_device *dev);
925uint32_t i915_get_gem_seqno(struct drm_device *dev);
Ben Gamari22be1722009-09-14 17:48:43 -0400926bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
Chris Wilson8c4b8c32009-06-17 22:08:52 +0100927int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +0100928int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700929void i915_gem_retire_requests(struct drm_device *dev);
930void i915_gem_retire_work_handler(struct work_struct *work);
931void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -0800932int i915_gem_object_set_domain(struct drm_gem_object *obj,
933 uint32_t read_domains,
934 uint32_t write_domain);
935int i915_gem_init_ringbuffer(struct drm_device *dev);
936void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
937int i915_gem_do_init(struct drm_device *dev, unsigned long start,
938 unsigned long end);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800939int i915_gem_idle(struct drm_device *dev);
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200940uint32_t i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
941 uint32_t flush_domains);
942int i915_do_wait_request(struct drm_device *dev, uint32_t seqno, int interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800943int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -0800944int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
945 int write);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +0800946int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +1000947int i915_gem_attach_phys_object(struct drm_device *dev,
948 struct drm_gem_object *obj, int id);
949void i915_gem_detach_phys_object(struct drm_device *dev,
950 struct drm_gem_object *obj);
951void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson4bdadb92010-01-27 13:36:32 +0000952int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700953void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt1fd1c622009-06-03 07:26:58 +0000954void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500955void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700956
Chris Wilson31169712009-09-14 16:50:28 +0100957void i915_gem_shrinker_init(void);
958void i915_gem_shrinker_exit(void);
959
Eric Anholt673a3942008-07-30 12:06:12 -0700960/* i915_gem_tiling.c */
961void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -0700962void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
963void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Jesse Barnes76446ca2009-12-17 22:05:42 -0500964bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
965 int tiling_mode);
Owain Ainsworthf590d272010-02-18 15:33:00 +0000966bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
967 int tiling_mode);
Eric Anholt673a3942008-07-30 12:06:12 -0700968
969/* i915_gem_debug.c */
970void i915_gem_dump_object(struct drm_gem_object *obj, int len,
971 const char *where, uint32_t mark);
972#if WATCH_INACTIVE
973void i915_verify_inactive(struct drm_device *dev, char *file, int line);
974#else
975#define i915_verify_inactive(dev, file, line)
976#endif
977void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
978void i915_gem_dump_object(struct drm_gem_object *obj, int len,
979 const char *where, uint32_t mark);
980void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
Ben Gamari20172632009-02-17 20:08:50 -0500982/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -0400983int i915_debugfs_init(struct drm_minor *minor);
984void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -0500985
Jesse Barnes317c35d2008-08-25 15:11:06 -0700986/* i915_suspend.c */
987extern int i915_save_state(struct drm_device *dev);
988extern int i915_restore_state(struct drm_device *dev);
989
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700990/* i915_suspend.c */
991extern int i915_save_state(struct drm_device *dev);
992extern int i915_restore_state(struct drm_device *dev);
993
Len Brown65e082c2008-10-24 17:18:10 -0400994#ifdef CONFIG_ACPI
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100995/* i915_opregion.c */
Matthew Garrett74a365b2009-03-19 21:35:39 +0000996extern int intel_opregion_init(struct drm_device *dev, int resume);
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100997extern void intel_opregion_free(struct drm_device *dev, int suspend);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100998extern void opregion_asle_intr(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +0000999extern void ironlake_opregion_gse_intr(struct drm_device *dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001000extern void opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001001#else
Len Brown03ae61d2009-03-28 01:41:14 -04001002static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
Matthew Garrett3b1c1c12009-04-01 19:52:29 +01001003static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001004static inline void opregion_asle_intr(struct drm_device *dev) { return; }
Zhao Yakui01c66882009-10-28 05:10:00 +00001005static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001006static inline void opregion_enable_asle(struct drm_device *dev) { return; }
1007#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001008
Jesse Barnes79e53942008-11-07 14:24:08 -08001009/* modesetting */
1010extern void intel_modeset_init(struct drm_device *dev);
1011extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001012extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -07001013extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -07001014extern void g4x_disable_fbc(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001015extern void intel_disable_fbc(struct drm_device *dev);
1016extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1017extern bool intel_fbc_enabled(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001018
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001019extern void intel_detect_pch (struct drm_device *dev);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001020extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001021
Eric Anholt546b0972008-09-01 16:45:29 -07001022/**
1023 * Lock test for when it's just for synchronization of ring access.
1024 *
1025 * In that case, we don't need to do it when GEM is initialized as nobody else
1026 * has access to the ring.
1027 */
1028#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
1029 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
1030 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1031} while (0)
1032
Eric Anholt3043c602008-10-02 12:24:47 -07001033#define I915_READ(reg) readl(dev_priv->regs + (reg))
1034#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
1035#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1036#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1037#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1038#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -08001039#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -07001040#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -08001041#define POSTING_READ(reg) (void)I915_READ(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042
1043#define I915_VERBOSE 0
1044
Chris Wilson0ef82af2009-09-05 18:07:06 +01001045#define RING_LOCALS volatile unsigned int *ring_virt__;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046
Chris Wilson0ef82af2009-09-05 18:07:06 +01001047#define BEGIN_LP_RING(n) do { \
1048 int bytes__ = 4*(n); \
1049 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
1050 /* a wrap must occur between instructions so pad beforehand */ \
1051 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
1052 i915_wrap_ring(dev); \
1053 if (unlikely (dev_priv->ring.space < bytes__)) \
1054 i915_wait_ring(dev, bytes__, __func__); \
1055 ring_virt__ = (unsigned int *) \
1056 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
1057 dev_priv->ring.tail += bytes__; \
1058 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
1059 dev_priv->ring.space -= bytes__; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060} while (0)
1061
Chris Wilson0ef82af2009-09-05 18:07:06 +01001062#define OUT_RING(n) do { \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
Chris Wilson0ef82af2009-09-05 18:07:06 +01001064 *ring_virt__++ = (n); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065} while (0)
1066
1067#define ADVANCE_LP_RING() do { \
Chris Wilson0ef82af2009-09-05 18:07:06 +01001068 if (I915_VERBOSE) \
1069 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
1070 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071} while(0)
1072
Jesse Barnes585fb112008-07-29 11:54:06 -07001073/**
1074 * Reads a dword out of the status page, which is written to from the command
1075 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1076 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001077 *
Jesse Barnes585fb112008-07-29 11:54:06 -07001078 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -07001079 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1080 * 0x04: ring 0 head pointer
1081 * 0x05: ring 1 head pointer (915-class)
1082 * 0x06: ring 2 head pointer (915-class)
1083 * 0x10-0x1b: Context status DWords (GM45)
1084 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07001085 *
Keith Packard0cdad7e2008-10-14 17:19:38 -07001086 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001087 */
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001088#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +10001089#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -07001090#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +10001091#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001092
Chris Wilson0ef82af2009-09-05 18:07:06 +01001093extern int i915_wrap_ring(struct drm_device * dev);
Jesse Barnes585fb112008-07-29 11:54:06 -07001094extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001095
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001096#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001097
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001098#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1099#define IS_845G(dev) ((dev)->pci_device == 0x2562)
Adam Jackson5ce8ba72010-04-15 14:03:30 -04001100#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001101#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
Eric Anholtbad720f2009-10-22 16:11:14 -07001102#define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001103#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1104#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1105#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1106#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1107#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1108#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
1109#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1110#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1111#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1112#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1113#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1114#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001115#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1116#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001117#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1118#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
Zhenyu Wang59f2d0f2010-03-09 23:37:07 +08001119#define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001120#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Zhenyu Wang280da222009-06-05 15:38:37 +08001121
Eric Anholtbad720f2009-10-22 16:11:14 -07001122#define IS_GEN3(dev) (IS_I915G(dev) || \
1123 IS_I915GM(dev) || \
1124 IS_I945G(dev) || \
1125 IS_I945GM(dev) || \
1126 IS_G33(dev) || \
1127 IS_PINEVIEW(dev))
1128#define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
1129 (dev)->pci_device == 0x2982 || \
1130 (dev)->pci_device == 0x2992 || \
1131 (dev)->pci_device == 0x29A2 || \
1132 (dev)->pci_device == 0x2A02 || \
1133 (dev)->pci_device == 0x2A12 || \
1134 (dev)->pci_device == 0x2E02 || \
1135 (dev)->pci_device == 0x2E12 || \
1136 (dev)->pci_device == 0x2E22 || \
1137 (dev)->pci_device == 0x2E32 || \
1138 (dev)->pci_device == 0x2A42 || \
1139 (dev)->pci_device == 0x2E42)
1140
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001141#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001142
Jesse Barnes0f973f22009-01-26 17:10:45 -08001143/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1144 * rows, which changed the alignment requirements and fence programming.
1145 */
1146#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1147 IS_I915GM(dev)))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001148#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1149#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1150#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1151#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
Zhenyu Wang103a1962009-11-27 11:44:36 +08001152#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
Zhenyu Wang7da9f6c2010-04-07 16:15:52 +08001153 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
1154 !IS_GEN6(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001155#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001156/* dsparb controlled by hw only */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001157#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +10001158
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001159#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05001160#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1161#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1162#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001163
Eric Anholtbad720f2009-10-22 16:11:14 -07001164#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1165 IS_GEN6(dev))
Jesse Barnese552eb72010-04-21 11:39:23 -07001166#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
Eric Anholtbad720f2009-10-22 16:11:14 -07001167
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001168#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1169#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1170
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001171#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +11001172
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173#endif