blob: bb0a31418521699b52bb5b7da3229ba6e0108680 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Wey-Yi Guyfb4961d2012-01-06 13:16:33 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080029#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070031#include <linux/sched.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070032
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070033#include "iwl-debug.h"
34#include "iwl-csr.h"
35#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080036#include "iwl-io.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070037#include "iwl-agn-hw.h"
Emmanuel Grumbached277c92012-02-09 16:08:15 +020038#include "iwl-op-mode.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070039#include "iwl-trans-pcie-int.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080040
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070041#define IWL_TX_CRC_SIZE 4
42#define IWL_TX_DELIMITER_SIZE 4
43
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030044/**
45 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
46 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070047void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030048 struct iwl_tx_queue *txq,
49 u16 byte_cnt)
50{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070051 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070052 struct iwl_trans_pcie *trans_pcie =
53 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030054 int write_ptr = txq->q.write_ptr;
55 int txq_id = txq->q.id;
56 u8 sec_ctl = 0;
57 u8 sta_id = 0;
58 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
59 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070060 struct iwl_tx_cmd *tx_cmd =
61 (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030062
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070063 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
64
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030065 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
66
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -070067 sta_id = tx_cmd->sta_id;
68 sec_ctl = tx_cmd->sec_ctl;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030069
70 switch (sec_ctl & TX_CMD_SEC_MSK) {
71 case TX_CMD_SEC_CCM:
72 len += CCMP_MIC_LEN;
73 break;
74 case TX_CMD_SEC_TKIP:
75 len += TKIP_ICV_LEN;
76 break;
77 case TX_CMD_SEC_WEP:
78 len += WEP_IV_LEN + WEP_ICV_LEN;
79 break;
80 }
81
82 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
83
84 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
85
86 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
87 scd_bc_tbl[txq_id].
88 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
89}
90
Tomas Winklerfd4abac2008-05-15 13:54:07 +080091/**
92 * iwl_txq_update_write_ptr - Send new write index to hardware
93 */
Emmanuel Grumbachfd656932011-08-25 23:11:19 -070094void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080095{
96 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080097 int txq_id = txq->q.id;
98
99 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800100 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800101
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700102 if (trans->cfg->base_params->shadow_reg_enable) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800103 /* shadow register enabled */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200104 iwl_write32(trans, HBUS_TARG_WRPTR,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800105 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800106 } else {
Don Fry47107e82012-03-15 13:27:06 -0700107 struct iwl_trans_pcie *trans_pcie =
108 IWL_TRANS_GET_PCIE_TRANS(trans);
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800109 /* if we're trying to save power */
Don Fry01d651d2012-03-23 08:34:31 -0700110 if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800111 /* wake up nic if it's powered down ...
112 * uCode will wake up, and interrupt us again, so next
113 * time we'll skip this part. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200114 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800115
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800116 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700117 IWL_DEBUG_INFO(trans,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800118 "Tx queue %d requesting wakeup,"
119 " GP1 = 0x%x\n", txq_id, reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200120 iwl_set_bit(trans, CSR_GP_CNTRL,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800121 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
122 return;
123 }
124
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200125 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800126 txq->q.write_ptr | (txq_id << 8));
127
128 /*
129 * else not in power-save mode,
130 * uCode will never sleep when we're
131 * trying to tx (during RFKILL, we're not trying to tx).
132 */
133 } else
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200134 iwl_write32(trans, HBUS_TARG_WRPTR,
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800135 txq->q.write_ptr | (txq_id << 8));
136 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800137 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800138}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800139
Johannes Berg214d14d2011-05-04 07:50:44 -0700140static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
141{
142 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
143
144 dma_addr_t addr = get_unaligned_le32(&tb->lo);
145 if (sizeof(dma_addr_t) > sizeof(u32))
146 addr |=
147 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
148
149 return addr;
150}
151
152static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
153{
154 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
155
156 return le16_to_cpu(tb->hi_n_len) >> 4;
157}
158
159static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
160 dma_addr_t addr, u16 len)
161{
162 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
163 u16 hi_n_len = len << 4;
164
165 put_unaligned_le32(addr, &tb->lo);
166 if (sizeof(dma_addr_t) > sizeof(u32))
167 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
168
169 tb->hi_n_len = cpu_to_le16(hi_n_len);
170
171 tfd->num_tbs = idx + 1;
172}
173
174static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
175{
176 return tfd->num_tbs & 0x1f;
177}
178
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700179static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700180 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
Johannes Berg214d14d2011-05-04 07:50:44 -0700181{
Johannes Berg214d14d2011-05-04 07:50:44 -0700182 int i;
183 int num_tbs;
184
Johannes Berg214d14d2011-05-04 07:50:44 -0700185 /* Sanity check on number of chunks */
186 num_tbs = iwl_tfd_get_num_tbs(tfd);
187
188 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700189 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700190 /* @todo issue fatal error, it is quite serious situation */
191 return;
192 }
193
194 /* Unmap tx_cmd */
195 if (num_tbs)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200196 dma_unmap_single(trans->dev,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700197 dma_unmap_addr(meta, mapping),
198 dma_unmap_len(meta, len),
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700199 DMA_BIDIRECTIONAL);
Johannes Berg214d14d2011-05-04 07:50:44 -0700200
201 /* Unmap chunks, if any. */
202 for (i = 1; i < num_tbs; i++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200203 dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i),
Johannes Berge8154072011-06-27 07:54:49 -0700204 iwl_tfd_tb_get_len(tfd, i), dma_dir);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700205}
206
207/**
208 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700209 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700210 * @txq - tx queue
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700211 * @index - the index of the TFD to be freed
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700212 *@dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700213 *
214 * Does NOT advance any TFD circular buffer read/write indexes
215 * Does NOT free the TFD itself (which is within circular buffer)
216 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700217void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700218 int index, enum dma_data_direction dma_dir)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700219{
220 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700221
Johannes Berg015c15e2012-03-05 11:24:24 -0800222 lockdep_assert_held(&txq->lock);
223
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700224 iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
Johannes Berg214d14d2011-05-04 07:50:44 -0700225
226 /* free SKB */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700227 if (txq->skbs) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700228 struct sk_buff *skb;
229
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700230 skb = txq->skbs[index];
Johannes Berg214d14d2011-05-04 07:50:44 -0700231
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700232 /* Can be called from irqs-disabled context
233 * If skb is not NULL, it means that the whole queue is being
234 * freed and that the queue is not empty - free the skb
235 */
Johannes Berg214d14d2011-05-04 07:50:44 -0700236 if (skb) {
Emmanuel Grumbached277c92012-02-09 16:08:15 +0200237 iwl_op_mode_free_skb(trans->op_mode, skb);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700238 txq->skbs[index] = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700239 }
240 }
241}
242
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700243int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Johannes Berg214d14d2011-05-04 07:50:44 -0700244 struct iwl_tx_queue *txq,
245 dma_addr_t addr, u16 len,
Johannes Berg4c42db02011-05-04 07:50:48 -0700246 u8 reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700247{
248 struct iwl_queue *q;
249 struct iwl_tfd *tfd, *tfd_tmp;
250 u32 num_tbs;
251
252 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700253 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700254 tfd = &tfd_tmp[q->write_ptr];
255
256 if (reset)
257 memset(tfd, 0, sizeof(*tfd));
258
259 num_tbs = iwl_tfd_get_num_tbs(tfd);
260
261 /* Each TFD can point to a maximum 20 Tx buffers */
262 if (num_tbs >= IWL_NUM_OF_TBS) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700263 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700264 IWL_NUM_OF_TBS);
265 return -EINVAL;
266 }
267
268 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
269 return -EINVAL;
270
271 if (unlikely(addr & ~IWL_TX_DMA_MASK))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700272 IWL_ERR(trans, "Unaligned address = %llx\n",
Johannes Berg214d14d2011-05-04 07:50:44 -0700273 (unsigned long long)addr);
274
275 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
276
277 return 0;
278}
279
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800280/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
281 * DMA services
282 *
283 * Theory of operation
284 *
285 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
286 * of buffer descriptors, each of which points to one or more data buffers for
287 * the device to read from or fill. Driver and device exchange status of each
288 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
289 * entries in each circular buffer, to protect against confusing empty and full
290 * queue states.
291 *
292 * The device reads or writes the data in the queues via the device's several
293 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
294 *
295 * For Tx queue, there are low mark and high mark limits. If, after queuing
296 * the packet for Tx, free space become < low mark, Tx queue stopped. When
297 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
298 * Tx queue resumed.
299 *
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800300 ***************************************************/
301
302int iwl_queue_space(const struct iwl_queue *q)
303{
304 int s = q->read_ptr - q->write_ptr;
305
306 if (q->read_ptr > q->write_ptr)
307 s -= q->n_bd;
308
309 if (s <= 0)
310 s += q->n_window;
311 /* keep some reserve to not confuse empty and full situations */
312 s -= 2;
313 if (s < 0)
314 s = 0;
315 return s;
316}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800317
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800318/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800319 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
320 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700321int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800322{
323 q->n_bd = count;
324 q->n_window = slots_num;
325 q->id = id;
326
327 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
328 * and iwl_queue_dec_wrap are broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700329 if (WARN_ON(!is_power_of_2(count)))
330 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800331
332 /* slots_num must be power-of-two size, otherwise
333 * get_cmd_index is broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700334 if (WARN_ON(!is_power_of_2(slots_num)))
335 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800336
337 q->low_mark = q->n_window / 4;
338 if (q->low_mark < 4)
339 q->low_mark = 4;
340
341 q->high_mark = q->n_window / 8;
342 if (q->high_mark < 2)
343 q->high_mark = 2;
344
345 q->write_ptr = q->read_ptr = 0;
346
347 return 0;
348}
349
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700350static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300351 struct iwl_tx_queue *txq)
352{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700353 struct iwl_trans_pcie *trans_pcie =
354 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700355 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300356 int txq_id = txq->q.id;
357 int read_ptr = txq->q.read_ptr;
358 u8 sta_id = 0;
359 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700360 struct iwl_tx_cmd *tx_cmd =
361 (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300362
363 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
364
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800365 if (txq_id != trans_pcie->cmd_queue)
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700366 sta_id = tx_cmd->sta_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300367
368 bc_ent = cpu_to_le16(1 | (sta_id << 12));
369 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
370
371 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
372 scd_bc_tbl[txq_id].
373 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
374}
375
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700376static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300377 u16 txq_id)
378{
379 u32 tbl_dw_addr;
380 u32 tbl_dw;
381 u16 scd_q2ratid;
382
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700383 struct iwl_trans_pcie *trans_pcie =
384 IWL_TRANS_GET_PCIE_TRANS(trans);
385
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300386 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
387
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700388 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300389 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
390
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200391 tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300392
393 if (txq_id & 0x1)
394 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
395 else
396 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
397
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200398 iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300399
400 return 0;
401}
402
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700403static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300404{
405 /* Simply stop the queue, but don't change any configuration;
406 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200407 iwl_write_prph(trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300408 SCD_QUEUE_STATUS_BITS(txq_id),
409 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
410 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
411}
412
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700413void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300414 int txq_id, u32 index)
415{
Johannes Berg0ca24da2012-03-15 13:26:46 -0700416 IWL_DEBUG_TX_QUEUES(trans, "Q %d WrPtr: %d\n", txq_id, index & 0xff);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200417 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300418 (index & 0xff) | (txq_id << 8));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200419 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), index);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300420}
421
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700422void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700423 struct iwl_tx_queue *txq,
424 int tx_fifo_id, bool active)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300425{
426 int txq_id = txq->q.id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300427
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200428 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300429 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
430 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
431 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
432 SCD_QUEUE_STTS_REG_MSK);
433
Emmanuel Grumbach1dcedc82012-01-19 08:27:03 +0200434 if (active)
Johannes Berg9eae88f2012-03-15 13:26:52 -0700435 IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d on FIFO %d\n",
436 txq_id, tx_fifo_id);
Emmanuel Grumbach1dcedc82012-01-19 08:27:03 +0200437 else
Johannes Berg9eae88f2012-03-15 13:26:52 -0700438 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300439}
440
Johannes Berg9eae88f2012-03-15 13:26:52 -0700441void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans, int txq_id, int fifo,
442 int sta_id, int tid, int frame_limit, u16 ssn)
Johannes Berg70a18c52012-03-05 11:24:44 -0800443{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700444 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300445 unsigned long flags;
Johannes Berg9eae88f2012-03-15 13:26:52 -0700446 u16 ra_tid = BUILD_RAxTID(sta_id, tid);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300447
Johannes Berg9eae88f2012-03-15 13:26:52 -0700448 if (test_and_set_bit(txq_id, trans_pcie->queue_used))
449 WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300450
Johannes Berg7b114882012-02-05 13:55:11 -0800451 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300452
453 /* Stop this Tx queue before configuring it */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700454 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300455
456 /* Map receiver-address / traffic-ID to this queue */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700457 iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300458
459 /* Set this queue as a chain-building queue */
Johannes Berg9eae88f2012-03-15 13:26:52 -0700460 iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, BIT(txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300461
462 /* enable aggregations for the queue */
Johannes Berg9eae88f2012-03-15 13:26:52 -0700463 iwl_set_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300464
465 /* Place first TFD at index corresponding to start sequence number.
466 * Assumes that ssn_idx is valid (!= 0xFFF) */
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200467 trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
468 trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
469 iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300470
471 /* Set up Tx window size and frame limit for this queue */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200472 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Johannes Berg9eae88f2012-03-15 13:26:52 -0700473 SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
474 ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
475 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
476 ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
477 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300478
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200479 iwl_set_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300480
481 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700482 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
Johannes Berg9eae88f2012-03-15 13:26:52 -0700483 fifo, true);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700484
Johannes Berg7b114882012-02-05 13:55:11 -0800485 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300486}
487
Johannes Berg9eae88f2012-03-15 13:26:52 -0700488void iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700489{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700490 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach288712a2011-08-25 23:11:25 -0700491
Johannes Berg9eae88f2012-03-15 13:26:52 -0700492 if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
493 WARN_ONCE(1, "queue %d not used", txq_id);
494 return;
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200495 }
496
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700497 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300498
Johannes Berg9eae88f2012-03-15 13:26:52 -0700499 iwl_clear_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300500
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700501 trans_pcie->txq[txq_id].q.read_ptr = 0;
502 trans_pcie->txq[txq_id].q.write_ptr = 0;
Emmanuel Grumbachba562f72011-08-25 23:11:22 -0700503 iwl_trans_set_wr_ptrs(trans, txq_id, 0);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300504
Johannes Berg9eae88f2012-03-15 13:26:52 -0700505 iwl_clear_bits_prph(trans, SCD_INTERRUPT_MASK, BIT(txq_id));
506
507 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
508 0, false);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300509}
510
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800511/*************** HOST COMMAND QUEUE FUNCTIONS *****/
512
513/**
514 * iwl_enqueue_hcmd - enqueue a uCode command
515 * @priv: device private data point
516 * @cmd: a point to the ucode command structure
517 *
518 * The function returns < 0 values to indicate the operation is
519 * failed. On success, it turns the index (> 0) of command in the
520 * command queue.
521 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700522static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800523{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700524 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800525 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800526 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700527 struct iwl_device_cmd *out_cmd;
528 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800529 dma_addr_t phys_addr;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800530 u32 idx;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700531 u16 copy_size, cmd_size;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700532 bool had_nocopy = false;
533 int i;
534 u8 *cmd_dest;
535#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
536 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
537 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
538 int trace_idx;
539#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800540
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700541 copy_size = sizeof(out_cmd->hdr);
542 cmd_size = sizeof(out_cmd->hdr);
543
544 /* need one for the header if the first is NOCOPY */
545 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
546
547 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
548 if (!cmd->len[i])
549 continue;
550 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
551 had_nocopy = true;
552 } else {
553 /* NOCOPY must not be followed by normal! */
554 if (WARN_ON(had_nocopy))
555 return -EINVAL;
556 copy_size += cmd->len[i];
557 }
558 cmd_size += cmd->len[i];
559 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800560
Johannes Berg3e41ace2011-04-18 09:12:37 -0700561 /*
562 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700563 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
564 * allocated into separate TFDs, then we will need to
565 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -0700566 */
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700567 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
Johannes Berg3e41ace2011-04-18 09:12:37 -0700568 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800569
Johannes Berg015c15e2012-03-05 11:24:24 -0800570 spin_lock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200571
Johannes Bergc2acea82009-07-24 11:13:05 -0700572 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Johannes Berg015c15e2012-03-05 11:24:24 -0800573 spin_unlock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200574
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700575 IWL_ERR(trans, "No space in command queue\n");
Johannes Berg0e781842012-03-06 13:30:49 -0800576 iwl_op_mode_cmd_queue_full(trans->op_mode);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800577 return -ENOSPC;
578 }
579
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700580 idx = get_cmd_index(q, q->write_ptr);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800581 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -0700582 out_meta = &txq->meta[idx];
583
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700584 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700585 if (cmd->flags & CMD_WANT_SKB)
586 out_meta->source = cmd;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800587
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700588 /* set up the header */
589
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800590 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800591 out_cmd->hdr.flags = 0;
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700592 out_cmd->hdr.sequence =
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800593 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700594 INDEX_TO_SEQ(q->write_ptr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800595
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700596 /* and copy the data that needs to be copied */
597
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700598 cmd_dest = out_cmd->payload;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700599 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
600 if (!cmd->len[i])
601 continue;
602 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
603 break;
604 memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
605 cmd_dest += cmd->len[i];
Esti Kummerded2ae72008-08-04 16:00:45 +0800606 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700607
Johannes Bergd9fb6462012-03-26 08:23:39 -0700608 IWL_DEBUG_HC(trans,
609 "Sending command %s (#%x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
610 trans_pcie_get_cmd_string(trans_pcie, out_cmd->hdr.cmd),
611 out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
612 q->write_ptr, idx, trans_pcie->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700613
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200614 phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, copy_size,
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700615 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200616 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
Johannes Berg2c46f722011-04-28 07:27:10 -0700617 idx = -ENOMEM;
618 goto out;
619 }
620
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900621 dma_unmap_addr_set(out_meta, mapping, phys_addr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700622 dma_unmap_len_set(out_meta, len, copy_size);
623
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700624 iwlagn_txq_attach_buf_to_tfd(trans, txq,
625 phys_addr, copy_size, 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700626#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
627 trace_bufs[0] = &out_cmd->hdr;
628 trace_lens[0] = copy_size;
629 trace_idx = 1;
630#endif
631
632 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
633 if (!cmd->len[i])
634 continue;
635 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
636 continue;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200637 phys_addr = dma_map_single(trans->dev,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700638 (void *)cmd->data[i],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400639 cmd->len[i], DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200640 if (dma_mapping_error(trans->dev, phys_addr)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700641 iwlagn_unmap_tfd(trans, out_meta,
Johannes Berge8154072011-06-27 07:54:49 -0700642 &txq->tfds[q->write_ptr],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400643 DMA_BIDIRECTIONAL);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700644 idx = -ENOMEM;
645 goto out;
646 }
647
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700648 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700649 cmd->len[i], 0);
650#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
651 trace_bufs[trace_idx] = cmd->data[i];
652 trace_lens[trace_idx] = cmd->len[i];
653 trace_idx++;
654#endif
655 }
Reinette Chatredf833b12009-04-21 10:55:48 -0700656
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -0700657 out_meta->flags = cmd->flags;
Johannes Berg2c46f722011-04-28 07:27:10 -0700658
659 txq->need_update = 1;
660
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700661 /* check that tracing gets all possible blocks */
662 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
663#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
Johannes Berg6c1011e2012-03-06 13:30:48 -0800664 trace_iwlwifi_dev_hcmd(trans->dev, cmd->flags,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700665 trace_bufs[0], trace_lens[0],
666 trace_bufs[1], trace_lens[1],
667 trace_bufs[2], trace_lens[2]);
668#endif
Reinette Chatredf833b12009-04-21 10:55:48 -0700669
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700670 /* start timer if queue currently empty */
671 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
672 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
673
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800674 /* Increment and update queue's write index */
675 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700676 iwl_txq_update_write_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800677
Johannes Berg2c46f722011-04-28 07:27:10 -0700678 out:
Johannes Berg015c15e2012-03-05 11:24:24 -0800679 spin_unlock_bh(&txq->lock);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800680 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800681}
682
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700683static inline void iwl_queue_progress(struct iwl_trans_pcie *trans_pcie,
684 struct iwl_tx_queue *txq)
685{
686 if (!trans_pcie->wd_timeout)
687 return;
688
689 /*
690 * if empty delete timer, otherwise move timer forward
691 * since we're making progress on this queue
692 */
693 if (txq->q.read_ptr == txq->q.write_ptr)
694 del_timer(&txq->stuck_timer);
695 else
696 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
697}
698
Tomas Winkler17b88922008-05-29 16:35:12 +0800699/**
700 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
701 *
702 * When FW advances 'R' index, all entries between old and new 'R' index
703 * need to be reclaimed. As result, some free space forms. If there is
704 * enough free space (> low mark), wake the stack that feeds us.
705 */
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700706static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
707 int idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800708{
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700709 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700710 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Tomas Winkler17b88922008-05-29 16:35:12 +0800711 struct iwl_queue *q = &txq->q;
712 int nfreed = 0;
713
Johannes Berg015c15e2012-03-05 11:24:24 -0800714 lockdep_assert_held(&txq->lock);
715
Tomas Winkler499b1882008-10-14 12:32:48 -0700716 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700717 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
Daniel Halperin2e5d04d2011-05-27 08:40:28 -0700718 "index %d is out of range [0-%d] %d %d.\n", __func__,
719 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800720 return;
721 }
722
Tomas Winkler499b1882008-10-14 12:32:48 -0700723 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
724 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
725
726 if (nfreed++ > 0) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700727 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +0800728 q->write_ptr, q->read_ptr);
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200729 iwl_op_mode_nic_error(trans->op_mode);
Tomas Winkler17b88922008-05-29 16:35:12 +0800730 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800731
Tomas Winkler17b88922008-05-29 16:35:12 +0800732 }
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700733
734 iwl_queue_progress(trans_pcie, txq);
Tomas Winkler17b88922008-05-29 16:35:12 +0800735}
736
737/**
738 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
739 * @rxb: Rx buffer to reclaim
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700740 * @handler_status: return value of the handler of the command
741 * (put in setup_rx_handlers)
Tomas Winkler17b88922008-05-29 16:35:12 +0800742 *
743 * If an Rx buffer has an async callback associated with it the callback
744 * will be executed. The attached skb (if present) will only be freed
745 * if the callback returns 1
746 */
Johannes Berg48a2d662012-03-05 11:24:39 -0800747void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_cmd_buffer *rxb,
Emmanuel Grumbach247c61d2011-09-20 15:37:23 -0700748 int handler_status)
Tomas Winkler17b88922008-05-29 16:35:12 +0800749{
Zhu Yi2f301222009-10-09 17:19:45 +0800750 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800751 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
752 int txq_id = SEQ_TO_QUEUE(sequence);
753 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800754 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -0700755 struct iwl_device_cmd *cmd;
756 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700757 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800758 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winkler17b88922008-05-29 16:35:12 +0800759
760 /* If a Tx command is being handled and it isn't in the actual
761 * command queue then there a command routing bug has been introduced
762 * in the queue management code. */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800763 if (WARN(txq_id != trans_pcie->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +0200764 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800765 txq_id, trans_pcie->cmd_queue, sequence,
766 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
767 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700768 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200769 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -0800770 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800771
Johannes Berg015c15e2012-03-05 11:24:24 -0800772 spin_lock(&txq->lock);
773
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700774 cmd_index = get_cmd_index(&txq->q, index);
Zhu Yidd487442010-03-22 02:28:41 -0700775 cmd = txq->cmd[cmd_index];
776 meta = &txq->meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +0800777
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700778 iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
779 DMA_BIDIRECTIONAL);
Reinette Chatrec33de622009-10-30 14:36:10 -0700780
Tomas Winkler17b88922008-05-29 16:35:12 +0800781 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700782 if (meta->flags & CMD_WANT_SKB) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800783 struct page *p = rxb_steal_page(rxb);
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200784
Johannes Berg65b94a42012-03-05 11:24:38 -0800785 meta->source->resp_pkt = pkt;
786 meta->source->_rx_page_addr = (unsigned long)page_address(p);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700787 meta->source->_rx_page_order = trans_pcie->rx_page_order;
Johannes Berg65b94a42012-03-05 11:24:38 -0800788 meta->source->handler_status = handler_status;
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200789 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800790
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700791 iwl_hcmd_queue_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800792
Johannes Bergc2acea82009-07-24 11:13:05 -0700793 if (!(meta->flags & CMD_ASYNC)) {
Don Fry74fda972012-03-20 16:36:54 -0700794 if (!test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) {
Wey-Yi Guy05c89b92011-10-10 07:26:48 -0700795 IWL_WARN(trans,
796 "HCMD_ACTIVE already clear for command %s\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700797 trans_pcie_get_cmd_string(trans_pcie,
798 cmd->hdr.cmd));
Wey-Yi Guy05c89b92011-10-10 07:26:48 -0700799 }
Don Fry74fda972012-03-20 16:36:54 -0700800 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700801 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700802 trans_pcie_get_cmd_string(trans_pcie,
803 cmd->hdr.cmd));
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -0800804 wake_up(&trans->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +0800805 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200806
Zhu Yidd487442010-03-22 02:28:41 -0700807 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200808
Johannes Berg015c15e2012-03-05 11:24:24 -0800809 spin_unlock(&txq->lock);
Tomas Winkler17b88922008-05-29 16:35:12 +0800810}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700811
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700812#define HOST_COMPLETE_TIMEOUT (2 * HZ)
813
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700814static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700815{
Johannes Bergd9fb6462012-03-26 08:23:39 -0700816 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700817 int ret;
818
819 /* An asynchronous command can not expect an SKB to be set. */
820 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
821 return -EINVAL;
822
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700823
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700824 ret = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700825 if (ret < 0) {
Johannes Berg721c32f2012-03-06 13:30:40 -0800826 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -0800827 "Error sending %s: enqueue_hcmd failed: %d\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700828 trans_pcie_get_cmd_string(trans_pcie, cmd->id), ret);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700829 return ret;
830 }
831 return 0;
832}
833
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700834static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700835{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700836 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700837 int cmd_idx;
838 int ret;
839
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700840 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700841 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700842
Johannes Berg2cc39c92012-03-06 13:30:41 -0800843 if (WARN_ON(test_and_set_bit(STATUS_HCMD_ACTIVE,
Don Fry74fda972012-03-20 16:36:54 -0700844 &trans_pcie->status))) {
Johannes Berg2cc39c92012-03-06 13:30:41 -0800845 IWL_ERR(trans, "Command %s: a command is already active!\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700846 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
Johannes Berg2cc39c92012-03-06 13:30:41 -0800847 return -EIO;
848 }
849
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700850 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700851 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700852
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700853 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700854 if (cmd_idx < 0) {
855 ret = cmd_idx;
Don Fry74fda972012-03-20 16:36:54 -0700856 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Johannes Berg721c32f2012-03-06 13:30:40 -0800857 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -0800858 "Error sending %s: enqueue_hcmd failed: %d\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700859 trans_pcie_get_cmd_string(trans_pcie, cmd->id), ret);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700860 return ret;
861 }
862
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -0800863 ret = wait_event_timeout(trans->wait_command_queue,
Don Fry74fda972012-03-20 16:36:54 -0700864 !test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700865 HOST_COMPLETE_TIMEOUT);
866 if (!ret) {
Don Fry74fda972012-03-20 16:36:54 -0700867 if (test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) {
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700868 struct iwl_tx_queue *txq =
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800869 &trans_pcie->txq[trans_pcie->cmd_queue];
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700870 struct iwl_queue *q = &txq->q;
871
Johannes Berg721c32f2012-03-06 13:30:40 -0800872 IWL_ERR(trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700873 "Error sending %s: time out after %dms.\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700874 trans_pcie_get_cmd_string(trans_pcie, cmd->id),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700875 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
876
Johannes Berg721c32f2012-03-06 13:30:40 -0800877 IWL_ERR(trans,
Wey-Yi Guyd10630a2011-10-10 07:26:46 -0700878 "Current CMD queue read_ptr %d write_ptr %d\n",
879 q->read_ptr, q->write_ptr);
880
Don Fry74fda972012-03-20 16:36:54 -0700881 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Johannes Bergd9fb6462012-03-26 08:23:39 -0700882 IWL_DEBUG_INFO(trans,
883 "Clearing HCMD_ACTIVE for command %s\n",
884 trans_pcie_get_cmd_string(trans_pcie,
885 cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700886 ret = -ETIMEDOUT;
887 goto cancel;
888 }
889 }
890
Johannes Berg65b94a42012-03-05 11:24:38 -0800891 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700892 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Johannes Bergd9fb6462012-03-26 08:23:39 -0700893 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700894 ret = -EIO;
895 goto cancel;
896 }
897
898 return 0;
899
900cancel:
901 if (cmd->flags & CMD_WANT_SKB) {
902 /*
903 * Cancel the CMD_WANT_SKB flag for the cmd in the
904 * TX cmd queue. Otherwise in case the cmd comes
905 * in later, it will possibly set an invalid
906 * address (cmd->meta.source).
907 */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800908 trans_pcie->txq[trans_pcie->cmd_queue].meta[cmd_idx].flags &=
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700909 ~CMD_WANT_SKB;
910 }
Emmanuel Grumbach9cac4942011-11-10 06:55:20 -0800911
Johannes Berg65b94a42012-03-05 11:24:38 -0800912 if (cmd->resp_pkt) {
913 iwl_free_resp(cmd);
914 cmd->resp_pkt = NULL;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700915 }
916
917 return ret;
918}
919
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700920int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700921{
922 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700923 return iwl_send_cmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700924
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700925 return iwl_send_cmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700926}
927
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700928/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700929int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
930 struct sk_buff_head *skbs)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700931{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700932 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
933 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700934 struct iwl_queue *q = &txq->q;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700935 int last_to_free;
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700936 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700937
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700938 /* This function is not meant to release cmd queue*/
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800939 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700940 return 0;
941
Johannes Berg015c15e2012-03-05 11:24:24 -0800942 lockdep_assert_held(&txq->lock);
943
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700944 /*Since we free until index _not_ inclusive, the one before index is
945 * the last we will free. This one must be used */
946 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
947
948 if ((index >= q->n_bd) ||
949 (iwl_queue_used(q, last_to_free) == 0)) {
950 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
951 "last_to_free %d is out of range [0-%d] %d %d.\n",
952 __func__, txq_id, last_to_free, q->n_bd,
953 q->write_ptr, q->read_ptr);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700954 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700955 }
956
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700957 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700958 return 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700959
960 for (;
961 q->read_ptr != index;
962 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
963
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700964 if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700965 continue;
966
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700967 __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700968
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700969 txq->skbs[txq->q.read_ptr] = NULL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700970
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700971 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700972
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700973 iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700974 freed++;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700975 }
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700976
977 iwl_queue_progress(trans_pcie, txq);
978
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700979 return freed;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700980}