blob: 0bc710de253c3d68378e50bb7ee3739d51330c49 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03007 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -05008 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08009 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030010 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070011 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -080012 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070013 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020014 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070015 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010016 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010017 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020018 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070019 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000020 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000021 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080022 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000023 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000024 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000025 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010026 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050027 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010028 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050029 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010030 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010031 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000032 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070033 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000034 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000035 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010036 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080037 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070038 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010039 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010040 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000041 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070042 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010043 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010044 select GENERIC_IRQ_PROBE
45 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010046 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010047 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070048 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000050 select GENERIC_STRNCPY_FROM_USER
51 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010052 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010053 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010054 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010055 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010056 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010057 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070058 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010059 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080060 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030061 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000062 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080063 select HAVE_ARCH_MMAP_RND_BITS
64 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000065 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010066 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070067 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
68 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020069 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010070 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010071 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010072 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010073 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070074 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070075 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070076 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010077 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000078 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010079 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000080 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010081 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090082 select HAVE_FUNCTION_TRACER
83 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020084 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010086 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000087 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010088 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070089 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000090 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010091 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010092 select HAVE_PERF_REGS
93 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040094 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070095 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010096 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040097 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -040098 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +010099 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100100 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200101 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100102 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select NO_BOOTMEM
104 select OF
105 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100106 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200107 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000108 select POWER_RESET
109 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100110 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700111 select SYSCTL_EXCEPTION_TRACE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100112 help
113 ARM 64-bit (AArch64) Linux support.
114
115config 64BIT
116 def_bool y
117
118config ARCH_PHYS_ADDR_T_64BIT
119 def_bool y
120
121config MMU
122 def_bool y
123
Mark Rutland40982fd2016-08-25 17:23:23 +0100124config DEBUG_RODATA
125 def_bool y
126
Mark Rutland030c4d22016-05-31 15:57:59 +0100127config ARM64_PAGE_SHIFT
128 int
129 default 16 if ARM64_64K_PAGES
130 default 14 if ARM64_16K_PAGES
131 default 12
132
133config ARM64_CONT_SHIFT
134 int
135 default 5 if ARM64_64K_PAGES
136 default 7 if ARM64_16K_PAGES
137 default 4
138
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800139config ARCH_MMAP_RND_BITS_MIN
140 default 14 if ARM64_64K_PAGES
141 default 16 if ARM64_16K_PAGES
142 default 18
143
144# max bits determined by the following formula:
145# VA_BITS - PAGE_SHIFT - 3
146config ARCH_MMAP_RND_BITS_MAX
147 default 19 if ARM64_VA_BITS=36
148 default 24 if ARM64_VA_BITS=39
149 default 27 if ARM64_VA_BITS=42
150 default 30 if ARM64_VA_BITS=47
151 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
152 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
153 default 33 if ARM64_VA_BITS=48
154 default 14 if ARM64_64K_PAGES
155 default 16 if ARM64_16K_PAGES
156 default 18
157
158config ARCH_MMAP_RND_COMPAT_BITS_MIN
159 default 7 if ARM64_64K_PAGES
160 default 9 if ARM64_16K_PAGES
161 default 11
162
163config ARCH_MMAP_RND_COMPAT_BITS_MAX
164 default 16
165
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700166config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100167 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100168
Jeff Vander Stoep415fa832015-08-18 11:15:53 -0700169config ILLEGAL_POINTER_VALUE
170 hex
171 default 0xdead000000000000
172
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100173config STACKTRACE_SUPPORT
174 def_bool y
175
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100176config ILLEGAL_POINTER_VALUE
177 hex
178 default 0xdead000000000000
179
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100180config LOCKDEP_SUPPORT
181 def_bool y
182
183config TRACE_IRQFLAGS_SUPPORT
184 def_bool y
185
Will Deaconc209f792014-03-14 17:47:05 +0000186config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100187 def_bool y
188
Dave P Martin9fb74102015-07-24 16:37:48 +0100189config GENERIC_BUG
190 def_bool y
191 depends on BUG
192
193config GENERIC_BUG_RELATIVE_POINTERS
194 def_bool y
195 depends on GENERIC_BUG
196
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100197config GENERIC_HWEIGHT
198 def_bool y
199
200config GENERIC_CSUM
201 def_bool y
202
203config GENERIC_CALIBRATE_DELAY
204 def_bool y
205
Catalin Marinas19e76402014-02-27 12:09:22 +0000206config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100207 def_bool y
208
Steve Capper29e56942014-10-09 15:29:25 -0700209config HAVE_GENERIC_RCU_GUP
210 def_bool y
211
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100212config ARCH_DMA_ADDR_T_64BIT
213 def_bool y
214
215config NEED_DMA_MAP_STATE
216 def_bool y
217
218config NEED_SG_DMA_LENGTH
219 def_bool y
220
Will Deacon4b3dc962015-05-29 18:28:44 +0100221config SMP
222 def_bool y
223
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100224config SWIOTLB
225 def_bool y
226
227config IOMMU_HELPER
228 def_bool SWIOTLB
229
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100230config KERNEL_MODE_NEON
231 def_bool y
232
Rob Herring92cc15f2014-04-18 17:19:59 -0500233config FIX_EARLYCON_MEM
234 def_bool y
235
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700236config PGTABLE_LEVELS
237 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100238 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700239 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
240 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
241 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100242 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
243 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700244
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100245source "init/Kconfig"
246
247source "kernel/Kconfig.freezer"
248
Olof Johansson6a377492015-07-20 12:09:16 -0700249source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100250
251menu "Bus support"
252
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100253config PCI
254 bool "PCI support"
255 help
256 This feature enables support for PCI bus system. If you say Y
257 here, the kernel will include drivers and infrastructure code
258 to support PCI bus devices.
259
260config PCI_DOMAINS
261 def_bool PCI
262
263config PCI_DOMAINS_GENERIC
264 def_bool PCI
265
266config PCI_SYSCALL
267 def_bool PCI
268
269source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100270
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100271endmenu
272
273menu "Kernel Features"
274
Andre Przywarac0a01b82014-11-14 15:54:12 +0000275menu "ARM errata workarounds via the alternatives framework"
276
277config ARM64_ERRATUM_826319
278 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
279 default y
280 help
281 This option adds an alternative code sequence to work around ARM
282 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
283 AXI master interface and an L2 cache.
284
285 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
286 and is unable to accept a certain write via this interface, it will
287 not progress on read data presented on the read data channel and the
288 system can deadlock.
289
290 The workaround promotes data cache clean instructions to
291 data cache clean-and-invalidate.
292 Please note that this does not necessarily enable the workaround,
293 as it depends on the alternative framework, which will only patch
294 the kernel if an affected CPU is detected.
295
296 If unsure, say Y.
297
298config ARM64_ERRATUM_827319
299 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
300 default y
301 help
302 This option adds an alternative code sequence to work around ARM
303 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
304 master interface and an L2 cache.
305
306 Under certain conditions this erratum can cause a clean line eviction
307 to occur at the same time as another transaction to the same address
308 on the AMBA 5 CHI interface, which can cause data corruption if the
309 interconnect reorders the two transactions.
310
311 The workaround promotes data cache clean instructions to
312 data cache clean-and-invalidate.
313 Please note that this does not necessarily enable the workaround,
314 as it depends on the alternative framework, which will only patch
315 the kernel if an affected CPU is detected.
316
317 If unsure, say Y.
318
319config ARM64_ERRATUM_824069
320 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
321 default y
322 help
323 This option adds an alternative code sequence to work around ARM
324 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
325 to a coherent interconnect.
326
327 If a Cortex-A53 processor is executing a store or prefetch for
328 write instruction at the same time as a processor in another
329 cluster is executing a cache maintenance operation to the same
330 address, then this erratum might cause a clean cache line to be
331 incorrectly marked as dirty.
332
333 The workaround promotes data cache clean instructions to
334 data cache clean-and-invalidate.
335 Please note that this option does not necessarily enable the
336 workaround, as it depends on the alternative framework, which will
337 only patch the kernel if an affected CPU is detected.
338
339 If unsure, say Y.
340
341config ARM64_ERRATUM_819472
342 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
343 default y
344 help
345 This option adds an alternative code sequence to work around ARM
346 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
347 present when it is connected to a coherent interconnect.
348
349 If the processor is executing a load and store exclusive sequence at
350 the same time as a processor in another cluster is executing a cache
351 maintenance operation to the same address, then this erratum might
352 cause data corruption.
353
354 The workaround promotes data cache clean instructions to
355 data cache clean-and-invalidate.
356 Please note that this does not necessarily enable the workaround,
357 as it depends on the alternative framework, which will only patch
358 the kernel if an affected CPU is detected.
359
360 If unsure, say Y.
361
362config ARM64_ERRATUM_832075
363 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
364 default y
365 help
366 This option adds an alternative code sequence to work around ARM
367 erratum 832075 on Cortex-A57 parts up to r1p2.
368
369 Affected Cortex-A57 parts might deadlock when exclusive load/store
370 instructions to Write-Back memory are mixed with Device loads.
371
372 The workaround is to promote device loads to use Load-Acquire
373 semantics.
374 Please note that this does not necessarily enable the workaround,
375 as it depends on the alternative framework, which will only patch
376 the kernel if an affected CPU is detected.
377
378 If unsure, say Y.
379
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000380config ARM64_ERRATUM_834220
381 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
382 depends on KVM
383 default y
384 help
385 This option adds an alternative code sequence to work around ARM
386 erratum 834220 on Cortex-A57 parts up to r1p2.
387
388 Affected Cortex-A57 parts might report a Stage 2 translation
389 fault as the result of a Stage 1 fault for load crossing a
390 page boundary when there is a permission or device memory
391 alignment fault at Stage 1 and a translation fault at Stage 2.
392
393 The workaround is to verify that the Stage 1 translation
394 doesn't generate a fault before handling the Stage 2 fault.
395 Please note that this does not necessarily enable the workaround,
396 as it depends on the alternative framework, which will only patch
397 the kernel if an affected CPU is detected.
398
399 If unsure, say Y.
400
Will Deacon905e8c52015-03-23 19:07:02 +0000401config ARM64_ERRATUM_845719
402 bool "Cortex-A53: 845719: a load might read incorrect data"
403 depends on COMPAT
404 default y
405 help
406 This option adds an alternative code sequence to work around ARM
407 erratum 845719 on Cortex-A53 parts up to r0p4.
408
409 When running a compat (AArch32) userspace on an affected Cortex-A53
410 part, a load at EL0 from a virtual address that matches the bottom 32
411 bits of the virtual address used by a recent load at (AArch64) EL1
412 might return incorrect data.
413
414 The workaround is to write the contextidr_el1 register on exception
415 return to a 32-bit task.
416 Please note that this does not necessarily enable the workaround,
417 as it depends on the alternative framework, which will only patch
418 the kernel if an affected CPU is detected.
419
420 If unsure, say Y.
421
Will Deacondf057cc2015-03-17 12:15:02 +0000422config ARM64_ERRATUM_843419
423 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000424 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100425 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000426 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100427 This option links the kernel with '--fix-cortex-a53-843419' and
428 builds modules using the large memory model in order to avoid the use
429 of the ADRP instruction, which can cause a subsequent memory access
430 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000431
432 If unsure, say Y.
433
Robert Richter94100972015-09-21 22:58:38 +0200434config CAVIUM_ERRATUM_22375
435 bool "Cavium erratum 22375, 24313"
436 default y
437 help
438 Enable workaround for erratum 22375, 24313.
439
440 This implements two gicv3-its errata workarounds for ThunderX. Both
441 with small impact affecting only ITS table allocation.
442
443 erratum 22375: only alloc 8MB table size
444 erratum 24313: ignore memory access type
445
446 The fixes are in ITS initialization and basically ignore memory access
447 type and table size provided by the TYPER and BASER registers.
448
449 If unsure, say Y.
450
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200451config CAVIUM_ERRATUM_23144
452 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
453 depends on NUMA
454 default y
455 help
456 ITS SYNC command hang for cross node io and collections/cpu mapping.
457
458 If unsure, say Y.
459
Robert Richter6d4e11c2015-09-21 22:58:35 +0200460config CAVIUM_ERRATUM_23154
461 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
462 default y
463 help
464 The gicv3 of ThunderX requires a modified version for
465 reading the IAR status to ensure data synchronization
466 (access to icc_iar1_el1 is not sync'ed before and after).
467
468 If unsure, say Y.
469
Andrew Pinski104a0c02016-02-24 17:44:57 -0800470config CAVIUM_ERRATUM_27456
471 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
472 default y
473 help
474 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
475 instructions may cause the icache to become corrupted if it
476 contains data for a non-current ASID. The fix is to
477 invalidate the icache when changing the mm context.
478
479 If unsure, say Y.
480
Andre Przywarac0a01b82014-11-14 15:54:12 +0000481endmenu
482
483
Jungseok Leee41ceed2014-05-12 10:40:38 +0100484choice
485 prompt "Page size"
486 default ARM64_4K_PAGES
487 help
488 Page size (translation granule) configuration.
489
490config ARM64_4K_PAGES
491 bool "4KB"
492 help
493 This feature enables 4KB pages support.
494
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100495config ARM64_16K_PAGES
496 bool "16KB"
497 help
498 The system will use 16KB pages support. AArch32 emulation
499 requires applications compiled with 16K (or a multiple of 16K)
500 aligned segments.
501
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100502config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100503 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100504 help
505 This feature enables 64KB pages support (4KB by default)
506 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100507 look-up. AArch32 emulation requires applications compiled
508 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100509
Jungseok Leee41ceed2014-05-12 10:40:38 +0100510endchoice
511
512choice
513 prompt "Virtual address space size"
514 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100515 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100516 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
517 help
518 Allows choosing one of multiple possible virtual address
519 space sizes. The level of translation table is determined by
520 a combination of page size and virtual address space size.
521
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100522config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100523 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100524 depends on ARM64_16K_PAGES
525
Jungseok Leee41ceed2014-05-12 10:40:38 +0100526config ARM64_VA_BITS_39
527 bool "39-bit"
528 depends on ARM64_4K_PAGES
529
530config ARM64_VA_BITS_42
531 bool "42-bit"
532 depends on ARM64_64K_PAGES
533
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100534config ARM64_VA_BITS_47
535 bool "47-bit"
536 depends on ARM64_16K_PAGES
537
Jungseok Leec79b9542014-05-12 18:40:51 +0900538config ARM64_VA_BITS_48
539 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900540
Jungseok Leee41ceed2014-05-12 10:40:38 +0100541endchoice
542
543config ARM64_VA_BITS
544 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100545 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100546 default 39 if ARM64_VA_BITS_39
547 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100548 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900549 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100550
Will Deacona8720132013-10-11 14:52:19 +0100551config CPU_BIG_ENDIAN
552 bool "Build big-endian kernel"
553 help
554 Say Y if you plan on running a kernel in big-endian mode.
555
Mark Brownf6e763b2014-03-04 07:51:17 +0000556config SCHED_MC
557 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000558 help
559 Multi-core scheduler support improves the CPU scheduler's decision
560 making when dealing with multi-core CPU chips at a cost of slightly
561 increased overhead in some places. If unsure say N here.
562
563config SCHED_SMT
564 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000565 help
566 Improves the CPU scheduler's decision making when dealing with
567 MultiThreading at a cost of slightly increased overhead in some
568 places. If unsure say N here.
569
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100570config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000571 int "Maximum number of CPUs (2-4096)"
572 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100573 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100574 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100575
Mark Rutland9327e2c2013-10-24 20:30:18 +0100576config HOTPLUG_CPU
577 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800578 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100579 help
580 Say Y here to experiment with turning CPUs off and on. CPUs
581 can be controlled through /sys/devices/system/cpu.
582
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700583# Common NUMA Features
584config NUMA
585 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800586 select ACPI_NUMA if ACPI
587 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700588 help
589 Enable NUMA (Non Uniform Memory Access) support.
590
591 The kernel will try to allocate memory used by a CPU on the
592 local memory of the CPU and add some more
593 NUMA awareness to the kernel.
594
595config NODES_SHIFT
596 int "Maximum NUMA Nodes (as a power of 2)"
597 range 1 10
598 default "2"
599 depends on NEED_MULTIPLE_NODES
600 help
601 Specify the maximum number of NUMA Nodes available on the target
602 system. Increases memory reserved to accommodate various tables.
603
604config USE_PERCPU_NUMA_NODE_ID
605 def_bool y
606 depends on NUMA
607
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800608config HAVE_SETUP_PER_CPU_AREA
609 def_bool y
610 depends on NUMA
611
612config NEED_PER_CPU_EMBED_FIRST_CHUNK
613 def_bool y
614 depends on NUMA
615
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100616source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800617source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100618
Laura Abbott83863f22016-02-05 16:24:47 -0800619config ARCH_SUPPORTS_DEBUG_PAGEALLOC
620 def_bool y
621
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100622config ARCH_HAS_HOLES_MEMORYMODEL
623 def_bool y if SPARSEMEM
624
625config ARCH_SPARSEMEM_ENABLE
626 def_bool y
627 select SPARSEMEM_VMEMMAP_ENABLE
628
629config ARCH_SPARSEMEM_DEFAULT
630 def_bool ARCH_SPARSEMEM_ENABLE
631
632config ARCH_SELECT_MEMORY_MODEL
633 def_bool ARCH_SPARSEMEM_ENABLE
634
635config HAVE_ARCH_PFN_VALID
636 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
637
638config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100639 def_bool y
640 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100641
Steve Capper084bd292013-04-10 13:48:00 +0100642config SYS_SUPPORTS_HUGETLBFS
643 def_bool y
644
Steve Capper084bd292013-04-10 13:48:00 +0100645config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100646 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100647
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100648config ARCH_HAS_CACHE_LINE_SIZE
649 def_bool y
650
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100651source "mm/Kconfig"
652
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000653config SECCOMP
654 bool "Enable seccomp to safely compute untrusted bytecode"
655 ---help---
656 This kernel feature is useful for number crunching applications
657 that may need to compute untrusted bytecode during their
658 execution. By using pipes or other transports made available to
659 the process as file descriptors supporting the read/write
660 syscalls, it's possible to isolate those applications in
661 their own address space using seccomp. Once seccomp is
662 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
663 and the task is only allowed to execute a few safe syscalls
664 defined by each seccomp mode.
665
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000666config PARAVIRT
667 bool "Enable paravirtualization code"
668 help
669 This changes the kernel so it can modify itself when it is run
670 under a hypervisor, potentially improving performance significantly
671 over full virtualization.
672
673config PARAVIRT_TIME_ACCOUNTING
674 bool "Paravirtual steal time accounting"
675 select PARAVIRT
676 default n
677 help
678 Select this option to enable fine granularity task steal time
679 accounting. Time spent executing other tasks in parallel with
680 the current vCPU is discounted from the vCPU power. To account for
681 that, there can be a small performance impact.
682
683 If in doubt, say N here.
684
Geoff Levandd28f6df2016-06-23 17:54:48 +0000685config KEXEC
686 depends on PM_SLEEP_SMP
687 select KEXEC_CORE
688 bool "kexec system call"
689 ---help---
690 kexec is a system call that implements the ability to shutdown your
691 current kernel, and to start another kernel. It is like a reboot
692 but it is independent of the system firmware. And like a reboot
693 you can start any kernel with it, not just Linux.
694
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000695config XEN_DOM0
696 def_bool y
697 depends on XEN
698
699config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700700 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000701 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000702 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000703 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000704 help
705 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
706
Steve Capperd03bb142013-04-25 15:19:21 +0100707config FORCE_MAX_ZONEORDER
708 int
709 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100710 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100711 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100712 help
713 The kernel memory allocator divides physically contiguous memory
714 blocks into "zones", where each zone is a power of two number of
715 pages. This option selects the largest power of two that the kernel
716 keeps in the memory allocator. If you need to allocate very large
717 blocks of physically contiguous memory, then you may need to
718 increase this value.
719
720 This config option is actually maximum order plus one. For example,
721 a value of 11 means that the largest free memory block is 2^10 pages.
722
723 We make sure that we can allocate upto a HugePage size for each configuration.
724 Hence we have :
725 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
726
727 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
728 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100729
Will Deacon1b907f42014-11-20 16:51:10 +0000730menuconfig ARMV8_DEPRECATED
731 bool "Emulate deprecated/obsolete ARMv8 instructions"
732 depends on COMPAT
733 help
734 Legacy software support may require certain instructions
735 that have been deprecated or obsoleted in the architecture.
736
737 Enable this config to enable selective emulation of these
738 features.
739
740 If unsure, say Y
741
742if ARMV8_DEPRECATED
743
744config SWP_EMULATION
745 bool "Emulate SWP/SWPB instructions"
746 help
747 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
748 they are always undefined. Say Y here to enable software
749 emulation of these instructions for userspace using LDXR/STXR.
750
751 In some older versions of glibc [<=2.8] SWP is used during futex
752 trylock() operations with the assumption that the code will not
753 be preempted. This invalid assumption may be more likely to fail
754 with SWP emulation enabled, leading to deadlock of the user
755 application.
756
757 NOTE: when accessing uncached shared regions, LDXR/STXR rely
758 on an external transaction monitoring block called a global
759 monitor to maintain update atomicity. If your system does not
760 implement a global monitor, this option can cause programs that
761 perform SWP operations to uncached memory to deadlock.
762
763 If unsure, say Y
764
765config CP15_BARRIER_EMULATION
766 bool "Emulate CP15 Barrier instructions"
767 help
768 The CP15 barrier instructions - CP15ISB, CP15DSB, and
769 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
770 strongly recommended to use the ISB, DSB, and DMB
771 instructions instead.
772
773 Say Y here to enable software emulation of these
774 instructions for AArch32 userspace code. When this option is
775 enabled, CP15 barrier usage is traced which can help
776 identify software that needs updating.
777
778 If unsure, say Y
779
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000780config SETEND_EMULATION
781 bool "Emulate SETEND instruction"
782 help
783 The SETEND instruction alters the data-endianness of the
784 AArch32 EL0, and is deprecated in ARMv8.
785
786 Say Y here to enable software emulation of the instruction
787 for AArch32 userspace code.
788
789 Note: All the cpus on the system must have mixed endian support at EL0
790 for this feature to be enabled. If a new CPU - which doesn't support mixed
791 endian - is hotplugged in after this feature has been enabled, there could
792 be unexpected results in the applications.
793
794 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000795endif
796
Catalin Marinas048871b2016-07-01 18:25:31 +0100797config ARM64_SW_TTBR0_PAN
798 bool "Emulate Priviledged Access Never using TTBR0_EL1 switching"
799 help
800 Enabling this option prevents the kernel from accessing
801 user-space memory directly by pointing TTBR0_EL1 to a reserved
802 zeroed area and reserved ASID. The user access routines
803 restore the valid TTBR0_EL1 temporarily.
804
Will Deacon0e4a0702015-07-27 15:54:13 +0100805menu "ARMv8.1 architectural features"
806
807config ARM64_HW_AFDBM
808 bool "Support for hardware updates of the Access and Dirty page flags"
809 default y
810 help
811 The ARMv8.1 architecture extensions introduce support for
812 hardware updates of the access and dirty information in page
813 table entries. When enabled in TCR_EL1 (HA and HD bits) on
814 capable processors, accesses to pages with PTE_AF cleared will
815 set this bit instead of raising an access flag fault.
816 Similarly, writes to read-only pages with the DBM bit set will
817 clear the read-only bit (AP[2]) instead of raising a
818 permission fault.
819
820 Kernels built with this configuration option enabled continue
821 to work on pre-ARMv8.1 hardware and the performance impact is
822 minimal. If unsure, say Y.
823
824config ARM64_PAN
825 bool "Enable support for Privileged Access Never (PAN)"
826 default y
827 help
828 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
829 prevents the kernel or hypervisor from accessing user-space (EL0)
830 memory directly.
831
832 Choosing this option will cause any unprotected (not using
833 copy_to_user et al) memory access to fail with a permission fault.
834
835 The feature is detected at runtime, and will remain as a 'nop'
836 instruction if the cpu does not implement the feature.
837
838config ARM64_LSE_ATOMICS
839 bool "Atomic instructions"
840 help
841 As part of the Large System Extensions, ARMv8.1 introduces new
842 atomic instructions that are designed specifically to scale in
843 very large systems.
844
845 Say Y here to make use of these instructions for the in-kernel
846 atomic routines. This incurs a small overhead on CPUs that do
847 not support these instructions and requires the kernel to be
848 built with binutils >= 2.25.
849
Marc Zyngier1f364c82014-02-19 09:33:14 +0000850config ARM64_VHE
851 bool "Enable support for Virtualization Host Extensions (VHE)"
852 default y
853 help
854 Virtualization Host Extensions (VHE) allow the kernel to run
855 directly at EL2 (instead of EL1) on processors that support
856 it. This leads to better performance for KVM, as they reduce
857 the cost of the world switch.
858
859 Selecting this option allows the VHE feature to be detected
860 at runtime, and does not affect processors that do not
861 implement this feature.
862
Will Deacon0e4a0702015-07-27 15:54:13 +0100863endmenu
864
Will Deaconf9933182016-02-26 16:30:14 +0000865menu "ARMv8.2 architectural features"
866
James Morse57f49592016-02-05 14:58:48 +0000867config ARM64_UAO
868 bool "Enable support for User Access Override (UAO)"
869 default y
870 help
871 User Access Override (UAO; part of the ARMv8.2 Extensions)
872 causes the 'unprivileged' variant of the load/store instructions to
873 be overriden to be privileged.
874
875 This option changes get_user() and friends to use the 'unprivileged'
876 variant of the load/store instructions. This ensures that user-space
877 really did have access to the supplied memory. When addr_limit is
878 set to kernel memory the UAO bit will be set, allowing privileged
879 access to kernel memory.
880
881 Choosing this option will cause copy_to_user() et al to use user-space
882 memory permissions.
883
884 The feature is detected at runtime, the kernel will use the
885 regular load/store instructions if the cpu does not implement the
886 feature.
887
Will Deaconf9933182016-02-26 16:30:14 +0000888endmenu
889
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100890config ARM64_MODULE_CMODEL_LARGE
891 bool
892
893config ARM64_MODULE_PLTS
894 bool
895 select ARM64_MODULE_CMODEL_LARGE
896 select HAVE_MOD_ARCH_SPECIFIC
897
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100898config RELOCATABLE
899 bool
900 help
901 This builds the kernel as a Position Independent Executable (PIE),
902 which retains all relocation metadata required to relocate the
903 kernel binary at runtime to a different virtual address than the
904 address it was linked at.
905 Since AArch64 uses the RELA relocation format, this requires a
906 relocation pass at runtime even if the kernel is loaded at the
907 same address it was linked at.
908
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100909config RANDOMIZE_BASE
910 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700911 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100912 select RELOCATABLE
913 help
914 Randomizes the virtual address at which the kernel image is
915 loaded, as a security feature that deters exploit attempts
916 relying on knowledge of the location of kernel internals.
917
918 It is the bootloader's job to provide entropy, by passing a
919 random u64 value in /chosen/kaslr-seed at kernel entry.
920
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100921 When booting via the UEFI stub, it will invoke the firmware's
922 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
923 to the kernel proper. In addition, it will randomise the physical
924 location of the kernel Image as well.
925
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100926 If unsure, say N.
927
928config RANDOMIZE_MODULE_REGION_FULL
929 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvel8fe88a42016-10-17 16:18:39 +0100930 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100931 default y
932 help
933 Randomizes the location of the module region without considering the
934 location of the core kernel. This way, it is impossible for modules
935 to leak information about the location of core kernel data structures
936 but it does imply that function calls between modules and the core
937 kernel will need to be resolved via veneers in the module PLT.
938
939 When this option is not set, the module region will be randomized over
940 a limited range that contains the [_stext, _etext] interval of the
941 core kernel, so branch relocations are always in range.
942
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100943endmenu
944
945menu "Boot options"
946
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000947config ARM64_ACPI_PARKING_PROTOCOL
948 bool "Enable support for the ARM64 ACPI parking protocol"
949 depends on ACPI
950 help
951 Enable support for the ARM64 ACPI parking protocol. If disabled
952 the kernel will not allow booting through the ARM64 ACPI parking
953 protocol even if the corresponding data is present in the ACPI
954 MADT table.
955
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100956config CMDLINE
957 string "Default kernel command string"
958 default ""
959 help
960 Provide a set of default command-line options at build time by
961 entering them here. As a minimum, you should specify the the
962 root device (e.g. root=/dev/nfs).
963
Colin Cross323d2872014-04-02 18:02:15 -0700964choice
965 prompt "Kernel command line type" if CMDLINE != ""
966 default CMDLINE_FROM_BOOTLOADER
967
968config CMDLINE_FROM_BOOTLOADER
969 bool "Use bootloader kernel arguments if available"
970 help
971 Uses the command-line options passed by the boot loader. If
972 the boot loader doesn't provide any, the default kernel command
973 string provided in CMDLINE will be used.
974
975config CMDLINE_EXTEND
976 bool "Extend bootloader kernel arguments"
977 help
978 The command-line arguments provided by the boot loader will be
979 appended to the default kernel command string.
980
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100981config CMDLINE_FORCE
982 bool "Always use the default kernel command string"
983 help
984 Always use the default kernel command string, even if the boot
985 loader passes other arguments to the kernel.
986 This is useful if you cannot or don't want to change the
987 command-line options your boot loader passes to the kernel.
Colin Cross323d2872014-04-02 18:02:15 -0700988endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100989
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200990config EFI_STUB
991 bool
992
Mark Salterf84d0272014-04-15 21:59:30 -0400993config EFI
994 bool "UEFI runtime support"
995 depends on OF && !CPU_BIG_ENDIAN
996 select LIBFDT
997 select UCS2_STRING
998 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200999 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001000 select EFI_STUB
1001 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001002 default y
1003 help
1004 This option provides support for runtime services provided
1005 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001006 clock, and platform reset). A UEFI stub is also provided to
1007 allow the kernel to be booted as an EFI application. This
1008 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001009
Yi Lid1ae8c02014-10-04 23:46:43 +08001010config DMI
1011 bool "Enable support for SMBIOS (DMI) tables"
1012 depends on EFI
1013 default y
1014 help
1015 This enables SMBIOS/DMI feature for systems.
1016
1017 This option is only useful on systems that have UEFI firmware.
1018 However, even with this option, the resultant kernel should
1019 continue to boot on existing non-UEFI platforms.
1020
Alex Rayfaaa5eb2014-03-17 13:44:01 -07001021config BUILD_ARM64_APPENDED_DTB_IMAGE
1022 bool "Build a concatenated Image.gz/dtb by default"
1023 depends on OF
1024 help
1025 Enabling this option will cause a concatenated Image.gz and list of
1026 DTBs to be built by default (instead of a standalone Image.gz.)
1027 The image will built in arch/arm64/boot/Image.gz-dtb
1028
1029config BUILD_ARM64_APPENDED_DTB_IMAGE_NAMES
1030 string "Default dtb names"
1031 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1032 help
1033 Space separated list of names of dtbs to append when
1034 building a concatenated Image.gz-dtb.
1035
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001036endmenu
1037
1038menu "Userspace binary formats"
1039
1040source "fs/Kconfig.binfmt"
1041
1042config COMPAT
1043 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001044 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001045 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001046 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001047 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001048 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001049 help
1050 This option enables support for a 32-bit EL0 running under a 64-bit
1051 kernel at EL1. AArch32-specific components such as system calls,
1052 the user helper functions, VFP support and the ptrace interface are
1053 handled appropriately by the kernel.
1054
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001055 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1056 that you will only be able to execute AArch32 binaries that were compiled
1057 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001058
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001059 If you want to execute 32-bit userspace applications, say Y.
1060
1061config SYSVIPC_COMPAT
1062 def_bool y
1063 depends on COMPAT && SYSVIPC
1064
1065endmenu
1066
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001067menu "Power management options"
1068
1069source "kernel/power/Kconfig"
1070
James Morse82869ac2016-04-27 17:47:12 +01001071config ARCH_HIBERNATION_POSSIBLE
1072 def_bool y
1073 depends on CPU_PM
1074
1075config ARCH_HIBERNATION_HEADER
1076 def_bool y
1077 depends on HIBERNATION
1078
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001079config ARCH_SUSPEND_POSSIBLE
1080 def_bool y
1081
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001082endmenu
1083
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001084menu "CPU Power Management"
1085
1086source "drivers/cpuidle/Kconfig"
1087
Rob Herring52e7e812014-02-24 11:27:57 +09001088source "drivers/cpufreq/Kconfig"
1089
1090endmenu
1091
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001092source "net/Kconfig"
1093
1094source "drivers/Kconfig"
1095
Mark Salterf84d0272014-04-15 21:59:30 -04001096source "drivers/firmware/Kconfig"
1097
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001098source "drivers/acpi/Kconfig"
1099
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001100source "fs/Kconfig"
1101
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001102source "arch/arm64/kvm/Kconfig"
1103
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001104source "arch/arm64/Kconfig.debug"
1105
1106source "security/Kconfig"
1107
1108source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001109if CRYPTO
1110source "arch/arm64/crypto/Kconfig"
1111endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001112
1113source "lib/Kconfig"