blob: 6f1eb5824d2d1e68a2d41608d95a48cef9cf694b [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02002 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01003 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01004 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01005
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01006 Based on the original rt2800pci.c and rt2800usb.c.
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01007 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
8 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
9 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
10 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
11 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
12 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010013 <http://rt2x00.serialmonkey.com>
14
15 This program is free software; you can redistribute it and/or modify
16 it under the terms of the GNU General Public License as published by
17 the Free Software Foundation; either version 2 of the License, or
18 (at your option) any later version.
19
20 This program is distributed in the hope that it will be useful,
21 but WITHOUT ANY WARRANTY; without even the implied warranty of
22 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 GNU General Public License for more details.
24
25 You should have received a copy of the GNU General Public License
26 along with this program; if not, write to the
27 Free Software Foundation, Inc.,
28 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
29 */
30
31/*
32 Module: rt2800lib
33 Abstract: rt2800 generic device routines.
34 */
35
Ivo van Doornf31c9a82010-07-11 12:30:37 +020036#include <linux/crc-ccitt.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010037#include <linux/kernel.h>
38#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010040
41#include "rt2x00.h"
42#include "rt2800lib.h"
43#include "rt2800.h"
44
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010045/*
46 * Register access.
47 * All access to the CSR registers will go through the methods
48 * rt2800_register_read and rt2800_register_write.
49 * BBP and RF register require indirect register access,
50 * and use the CSR registers BBPCSR and RFCSR to achieve this.
51 * These indirect registers work with busy bits,
52 * and we will try maximal REGISTER_BUSY_COUNT times to access
53 * the register while taking a REGISTER_BUSY_DELAY us delay
54 * between each attampt. When the busy bit is still set at that time,
55 * the access attempt is considered to have failed,
56 * and we will print an error.
57 * The _lock versions must be used if you already hold the csr_mutex
58 */
59#define WAIT_FOR_BBP(__dev, __reg) \
60 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
61#define WAIT_FOR_RFCSR(__dev, __reg) \
62 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
63#define WAIT_FOR_RF(__dev, __reg) \
64 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
65#define WAIT_FOR_MCU(__dev, __reg) \
66 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
67 H2M_MAILBOX_CSR_OWNER, (__reg))
68
Helmut Schaabaff8002010-04-28 09:58:59 +020069static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
70{
71 /* check for rt2872 on SoC */
72 if (!rt2x00_is_soc(rt2x00dev) ||
73 !rt2x00_rt(rt2x00dev, RT2872))
74 return false;
75
76 /* we know for sure that these rf chipsets are used on rt305x boards */
77 if (rt2x00_rf(rt2x00dev, RF3020) ||
78 rt2x00_rf(rt2x00dev, RF3021) ||
79 rt2x00_rf(rt2x00dev, RF3022))
80 return true;
81
82 NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
83 return false;
84}
85
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010086static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
87 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010088{
89 u32 reg;
90
91 mutex_lock(&rt2x00dev->csr_mutex);
92
93 /*
94 * Wait until the BBP becomes available, afterwards we
95 * can safely write the new data into the register.
96 */
97 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
98 reg = 0;
99 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
102 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200103 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100104
105 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
106 }
107
108 mutex_unlock(&rt2x00dev->csr_mutex);
109}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100110
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100111static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
112 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100113{
114 u32 reg;
115
116 mutex_lock(&rt2x00dev->csr_mutex);
117
118 /*
119 * Wait until the BBP becomes available, afterwards we
120 * can safely write the read request into the register.
121 * After the data has been written, we wait until hardware
122 * returns the correct value, if at any time the register
123 * doesn't become available in time, reg will be 0xffffffff
124 * which means we return 0xff to the caller.
125 */
126 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
127 reg = 0;
128 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
130 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200131 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100132
133 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
134
135 WAIT_FOR_BBP(rt2x00dev, &reg);
136 }
137
138 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
139
140 mutex_unlock(&rt2x00dev->csr_mutex);
141}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100142
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100143static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
144 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100145{
146 u32 reg;
147
148 mutex_lock(&rt2x00dev->csr_mutex);
149
150 /*
151 * Wait until the RFCSR becomes available, afterwards we
152 * can safely write the new data into the register.
153 */
154 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
155 reg = 0;
156 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
157 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
159 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
160
161 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
162 }
163
164 mutex_unlock(&rt2x00dev->csr_mutex);
165}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100166
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100167static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
168 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100169{
170 u32 reg;
171
172 mutex_lock(&rt2x00dev->csr_mutex);
173
174 /*
175 * Wait until the RFCSR becomes available, afterwards we
176 * can safely write the read request into the register.
177 * After the data has been written, we wait until hardware
178 * returns the correct value, if at any time the register
179 * doesn't become available in time, reg will be 0xffffffff
180 * which means we return 0xff to the caller.
181 */
182 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
183 reg = 0;
184 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
185 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
186 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
187
188 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
189
190 WAIT_FOR_RFCSR(rt2x00dev, &reg);
191 }
192
193 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
194
195 mutex_unlock(&rt2x00dev->csr_mutex);
196}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100197
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100198static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
199 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100200{
201 u32 reg;
202
203 mutex_lock(&rt2x00dev->csr_mutex);
204
205 /*
206 * Wait until the RF becomes available, afterwards we
207 * can safely write the new data into the register.
208 */
209 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
210 reg = 0;
211 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
214 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
215
216 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
217 rt2x00_rf_write(rt2x00dev, word, value);
218 }
219
220 mutex_unlock(&rt2x00dev->csr_mutex);
221}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100222
223void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
224 const u8 command, const u8 token,
225 const u8 arg0, const u8 arg1)
226{
227 u32 reg;
228
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100229 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100230 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100231 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100232 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100233 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100234
235 mutex_lock(&rt2x00dev->csr_mutex);
236
237 /*
238 * Wait until the MCU becomes available, afterwards we
239 * can safely write the new data into the register.
240 */
241 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
242 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
243 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
244 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
245 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
246 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
247
248 reg = 0;
249 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
250 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
251 }
252
253 mutex_unlock(&rt2x00dev->csr_mutex);
254}
255EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100256
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100257int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
258{
259 unsigned int i;
260 u32 reg;
261
262 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
263 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
264 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
265 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
266 return 0;
267
268 msleep(1);
269 }
270
271 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
272 return -EACCES;
273}
274EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
275
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200276static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
277{
278 u16 fw_crc;
279 u16 crc;
280
281 /*
282 * The last 2 bytes in the firmware array are the crc checksum itself,
283 * this means that we should never pass those 2 bytes to the crc
284 * algorithm.
285 */
286 fw_crc = (data[len - 2] << 8 | data[len - 1]);
287
288 /*
289 * Use the crc ccitt algorithm.
290 * This will return the same value as the legacy driver which
291 * used bit ordering reversion on the both the firmware bytes
292 * before input input as well as on the final output.
293 * Obviously using crc ccitt directly is much more efficient.
294 */
295 crc = crc_ccitt(~0, data, len - 2);
296
297 /*
298 * There is a small difference between the crc-itu-t + bitrev and
299 * the crc-ccitt crc calculation. In the latter method the 2 bytes
300 * will be swapped, use swab16 to convert the crc to the correct
301 * value.
302 */
303 crc = swab16(crc);
304
305 return fw_crc == crc;
306}
307
308int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
309 const u8 *data, const size_t len)
310{
311 size_t offset = 0;
312 size_t fw_len;
313 bool multiple;
314
315 /*
316 * PCI(e) & SOC devices require firmware with a length
317 * of 8kb. USB devices require firmware files with a length
318 * of 4kb. Certain USB chipsets however require different firmware,
319 * which Ralink only provides attached to the original firmware
320 * file. Thus for USB devices, firmware files have a length
321 * which is a multiple of 4kb.
322 */
323 if (rt2x00_is_usb(rt2x00dev)) {
324 fw_len = 4096;
325 multiple = true;
326 } else {
327 fw_len = 8192;
328 multiple = true;
329 }
330
331 /*
332 * Validate the firmware length
333 */
334 if (len != fw_len && (!multiple || (len % fw_len) != 0))
335 return FW_BAD_LENGTH;
336
337 /*
338 * Check if the chipset requires one of the upper parts
339 * of the firmware.
340 */
341 if (rt2x00_is_usb(rt2x00dev) &&
342 !rt2x00_rt(rt2x00dev, RT2860) &&
343 !rt2x00_rt(rt2x00dev, RT2872) &&
344 !rt2x00_rt(rt2x00dev, RT3070) &&
345 ((len / fw_len) == 1))
346 return FW_BAD_VERSION;
347
348 /*
349 * 8kb firmware files must be checked as if it were
350 * 2 separate firmware files.
351 */
352 while (offset < len) {
353 if (!rt2800_check_firmware_crc(data + offset, fw_len))
354 return FW_BAD_CRC;
355
356 offset += fw_len;
357 }
358
359 return FW_OK;
360}
361EXPORT_SYMBOL_GPL(rt2800_check_firmware);
362
363int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
364 const u8 *data, const size_t len)
365{
366 unsigned int i;
367 u32 reg;
368
369 /*
370 * Wait for stable hardware.
371 */
372 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
373 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
374 if (reg && reg != ~0)
375 break;
376 msleep(1);
377 }
378
379 if (i == REGISTER_BUSY_COUNT) {
380 ERROR(rt2x00dev, "Unstable hardware.\n");
381 return -EBUSY;
382 }
383
384 if (rt2x00_is_pci(rt2x00dev))
385 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
386
387 /*
388 * Disable DMA, will be reenabled later when enabling
389 * the radio.
390 */
391 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
392 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
393 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
394 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
395 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
396 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
397 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
398
399 /*
400 * Write firmware to the device.
401 */
402 rt2800_drv_write_firmware(rt2x00dev, data, len);
403
404 /*
405 * Wait for device to stabilize.
406 */
407 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
408 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
409 if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
410 break;
411 msleep(1);
412 }
413
414 if (i == REGISTER_BUSY_COUNT) {
415 ERROR(rt2x00dev, "PBF system register not ready.\n");
416 return -EBUSY;
417 }
418
419 /*
420 * Initialize firmware.
421 */
422 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
423 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
424 msleep(1);
425
426 return 0;
427}
428EXPORT_SYMBOL_GPL(rt2800_load_firmware);
429
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200430void rt2800_write_tx_data(struct queue_entry *entry,
431 struct txentry_desc *txdesc)
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200432{
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200433 __le32 *txwi = rt2800_drv_get_txwi(entry);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200434 u32 word;
435
436 /*
437 * Initialize TX Info descriptor
438 */
439 rt2x00_desc_read(txwi, 0, &word);
440 rt2x00_set_field32(&word, TXWI_W0_FRAG,
441 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn84804cd2010-08-06 20:46:19 +0200442 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
443 test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200444 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
445 rt2x00_set_field32(&word, TXWI_W0_TS,
446 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
447 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
448 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
449 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
450 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
451 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
452 rt2x00_set_field32(&word, TXWI_W0_BW,
453 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
454 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
455 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
456 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
457 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
458 rt2x00_desc_write(txwi, 0, word);
459
460 rt2x00_desc_read(txwi, 1, &word);
461 rt2x00_set_field32(&word, TXWI_W1_ACK,
462 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
463 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
464 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
465 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
466 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
467 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
468 txdesc->key_idx : 0xff);
469 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
470 txdesc->length);
471 rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->queue + 1);
472 rt2x00_desc_write(txwi, 1, word);
473
474 /*
475 * Always write 0 to IV/EIV fields, hardware will insert the IV
476 * from the IVEIV register when TXD_W3_WIV is set to 0.
477 * When TXD_W3_WIV is set to 1 it will use the IV data
478 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
479 * crypto entry in the registers should be used to encrypt the frame.
480 */
481 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
482 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
483}
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200484EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200485
Ivo van Doorn74861922010-07-11 12:23:50 +0200486static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxwi_w2)
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200487{
Ivo van Doorn74861922010-07-11 12:23:50 +0200488 int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
489 int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
490 int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
491 u16 eeprom;
492 u8 offset0;
493 u8 offset1;
494 u8 offset2;
495
496 if (rt2x00dev->rx_status.band == IEEE80211_BAND_2GHZ) {
497 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
498 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
499 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
500 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
501 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
502 } else {
503 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
504 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
505 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
506 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
507 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
508 }
509
510 /*
511 * Convert the value from the descriptor into the RSSI value
512 * If the value in the descriptor is 0, it is considered invalid
513 * and the default (extremely low) rssi value is assumed
514 */
515 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
516 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
517 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
518
519 /*
520 * mac80211 only accepts a single RSSI value. Calculating the
521 * average doesn't deliver a fair answer either since -60:-60 would
522 * be considered equally good as -50:-70 while the second is the one
523 * which gives less energy...
524 */
525 rssi0 = max(rssi0, rssi1);
526 return max(rssi0, rssi2);
527}
528
529void rt2800_process_rxwi(struct queue_entry *entry,
530 struct rxdone_entry_desc *rxdesc)
531{
532 __le32 *rxwi = (__le32 *) entry->skb->data;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200533 u32 word;
534
535 rt2x00_desc_read(rxwi, 0, &word);
536
537 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
538 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
539
540 rt2x00_desc_read(rxwi, 1, &word);
541
542 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
543 rxdesc->flags |= RX_FLAG_SHORT_GI;
544
545 if (rt2x00_get_field32(word, RXWI_W1_BW))
546 rxdesc->flags |= RX_FLAG_40MHZ;
547
548 /*
549 * Detect RX rate, always use MCS as signal type.
550 */
551 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
552 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
553 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
554
555 /*
556 * Mask of 0x8 bit to remove the short preamble flag.
557 */
558 if (rxdesc->rate_mode == RATE_MODE_CCK)
559 rxdesc->signal &= ~0x8;
560
561 rt2x00_desc_read(rxwi, 2, &word);
562
Ivo van Doorn74861922010-07-11 12:23:50 +0200563 /*
564 * Convert descriptor AGC value to RSSI value.
565 */
566 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200567
568 /*
569 * Remove RXWI descriptor from start of buffer.
570 */
Ivo van Doorn74861922010-07-11 12:23:50 +0200571 skb_pull(entry->skb, RXWI_DESC_SIZE);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200572}
573EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
574
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200575void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
576{
577 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
578 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
579 unsigned int beacon_base;
580 u32 reg;
581
582 /*
583 * Disable beaconing while we are reloading the beacon data,
584 * otherwise we might be sending out invalid data.
585 */
586 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
587 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
588 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
589
590 /*
591 * Add space for the TXWI in front of the skb.
592 */
593 skb_push(entry->skb, TXWI_DESC_SIZE);
594 memset(entry->skb, 0, TXWI_DESC_SIZE);
595
596 /*
597 * Register descriptor details in skb frame descriptor.
598 */
599 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
600 skbdesc->desc = entry->skb->data;
601 skbdesc->desc_len = TXWI_DESC_SIZE;
602
603 /*
604 * Add the TXWI for the beacon to the skb.
605 */
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200606 rt2800_write_tx_data(entry, txdesc);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200607
608 /*
609 * Dump beacon to userspace through debugfs.
610 */
611 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
612
613 /*
614 * Write entire beacon with TXWI to register.
615 */
616 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
617 rt2800_register_multiwrite(rt2x00dev, beacon_base,
618 entry->skb->data, entry->skb->len);
619
620 /*
621 * Enable beaconing again.
622 */
623 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
624 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
625 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
626 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
627
628 /*
629 * Clean up beacon skb.
630 */
631 dev_kfree_skb_any(entry->skb);
632 entry->skb = NULL;
633}
Ivo van Doorn50e888e2010-07-11 12:26:12 +0200634EXPORT_SYMBOL_GPL(rt2800_write_beacon);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200635
Helmut Schaafdb87252010-06-29 21:48:06 +0200636static void inline rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
637 unsigned int beacon_base)
638{
639 int i;
640
641 /*
642 * For the Beacon base registers we only need to clear
643 * the whole TXWI which (when set to 0) will invalidate
644 * the entire beacon.
645 */
646 for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
647 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
648}
649
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100650#ifdef CONFIG_RT2X00_LIB_DEBUGFS
651const struct rt2x00debug rt2800_rt2x00debug = {
652 .owner = THIS_MODULE,
653 .csr = {
654 .read = rt2800_register_read,
655 .write = rt2800_register_write,
656 .flags = RT2X00DEBUGFS_OFFSET,
657 .word_base = CSR_REG_BASE,
658 .word_size = sizeof(u32),
659 .word_count = CSR_REG_SIZE / sizeof(u32),
660 },
661 .eeprom = {
662 .read = rt2x00_eeprom_read,
663 .write = rt2x00_eeprom_write,
664 .word_base = EEPROM_BASE,
665 .word_size = sizeof(u16),
666 .word_count = EEPROM_SIZE / sizeof(u16),
667 },
668 .bbp = {
669 .read = rt2800_bbp_read,
670 .write = rt2800_bbp_write,
671 .word_base = BBP_BASE,
672 .word_size = sizeof(u8),
673 .word_count = BBP_SIZE / sizeof(u8),
674 },
675 .rf = {
676 .read = rt2x00_rf_read,
677 .write = rt2800_rf_write,
678 .word_base = RF_BASE,
679 .word_size = sizeof(u32),
680 .word_count = RF_SIZE / sizeof(u32),
681 },
682};
683EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
684#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
685
686int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
687{
688 u32 reg;
689
690 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
691 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
692}
693EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
694
695#ifdef CONFIG_RT2X00_LIB_LEDS
696static void rt2800_brightness_set(struct led_classdev *led_cdev,
697 enum led_brightness brightness)
698{
699 struct rt2x00_led *led =
700 container_of(led_cdev, struct rt2x00_led, led_dev);
701 unsigned int enabled = brightness != LED_OFF;
702 unsigned int bg_mode =
703 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
704 unsigned int polarity =
705 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
706 EEPROM_FREQ_LED_POLARITY);
707 unsigned int ledmode =
708 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
709 EEPROM_FREQ_LED_MODE);
710
711 if (led->type == LED_TYPE_RADIO) {
712 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
713 enabled ? 0x20 : 0);
714 } else if (led->type == LED_TYPE_ASSOC) {
715 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
716 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
717 } else if (led->type == LED_TYPE_QUALITY) {
718 /*
719 * The brightness is divided into 6 levels (0 - 5),
720 * The specs tell us the following levels:
721 * 0, 1 ,3, 7, 15, 31
722 * to determine the level in a simple way we can simply
723 * work with bitshifting:
724 * (1 << level) - 1
725 */
726 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
727 (1 << brightness / (LED_FULL / 6)) - 1,
728 polarity);
729 }
730}
731
732static int rt2800_blink_set(struct led_classdev *led_cdev,
733 unsigned long *delay_on, unsigned long *delay_off)
734{
735 struct rt2x00_led *led =
736 container_of(led_cdev, struct rt2x00_led, led_dev);
737 u32 reg;
738
739 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
740 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
741 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100742 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
743
744 return 0;
745}
746
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +0100747static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100748 struct rt2x00_led *led, enum led_type type)
749{
750 led->rt2x00dev = rt2x00dev;
751 led->type = type;
752 led->led_dev.brightness_set = rt2800_brightness_set;
753 led->led_dev.blink_set = rt2800_blink_set;
754 led->flags = LED_INITIALIZED;
755}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100756#endif /* CONFIG_RT2X00_LIB_LEDS */
757
758/*
759 * Configuration handlers.
760 */
761static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
762 struct rt2x00lib_crypto *crypto,
763 struct ieee80211_key_conf *key)
764{
765 struct mac_wcid_entry wcid_entry;
766 struct mac_iveiv_entry iveiv_entry;
767 u32 offset;
768 u32 reg;
769
770 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
771
Ivo van Doorne4a0ab32010-06-14 22:14:19 +0200772 if (crypto->cmd == SET_KEY) {
773 rt2800_register_read(rt2x00dev, offset, &reg);
774 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
775 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
776 /*
777 * Both the cipher as the BSS Idx numbers are split in a main
778 * value of 3 bits, and a extended field for adding one additional
779 * bit to the value.
780 */
781 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
782 (crypto->cipher & 0x7));
783 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
784 (crypto->cipher & 0x8) >> 3);
785 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
786 (crypto->bssidx & 0x7));
787 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
788 (crypto->bssidx & 0x8) >> 3);
789 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
790 rt2800_register_write(rt2x00dev, offset, reg);
791 } else {
792 rt2800_register_write(rt2x00dev, offset, 0);
793 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100794
795 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
796
797 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
798 if ((crypto->cipher == CIPHER_TKIP) ||
799 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
800 (crypto->cipher == CIPHER_AES))
801 iveiv_entry.iv[3] |= 0x20;
802 iveiv_entry.iv[3] |= key->keyidx << 6;
803 rt2800_register_multiwrite(rt2x00dev, offset,
804 &iveiv_entry, sizeof(iveiv_entry));
805
806 offset = MAC_WCID_ENTRY(key->hw_key_idx);
807
808 memset(&wcid_entry, 0, sizeof(wcid_entry));
809 if (crypto->cmd == SET_KEY)
810 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
811 rt2800_register_multiwrite(rt2x00dev, offset,
812 &wcid_entry, sizeof(wcid_entry));
813}
814
815int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
816 struct rt2x00lib_crypto *crypto,
817 struct ieee80211_key_conf *key)
818{
819 struct hw_key_entry key_entry;
820 struct rt2x00_field32 field;
821 u32 offset;
822 u32 reg;
823
824 if (crypto->cmd == SET_KEY) {
825 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
826
827 memcpy(key_entry.key, crypto->key,
828 sizeof(key_entry.key));
829 memcpy(key_entry.tx_mic, crypto->tx_mic,
830 sizeof(key_entry.tx_mic));
831 memcpy(key_entry.rx_mic, crypto->rx_mic,
832 sizeof(key_entry.rx_mic));
833
834 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
835 rt2800_register_multiwrite(rt2x00dev, offset,
836 &key_entry, sizeof(key_entry));
837 }
838
839 /*
840 * The cipher types are stored over multiple registers
841 * starting with SHARED_KEY_MODE_BASE each word will have
842 * 32 bits and contains the cipher types for 2 bssidx each.
843 * Using the correct defines correctly will cause overhead,
844 * so just calculate the correct offset.
845 */
846 field.bit_offset = 4 * (key->hw_key_idx % 8);
847 field.bit_mask = 0x7 << field.bit_offset;
848
849 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
850
851 rt2800_register_read(rt2x00dev, offset, &reg);
852 rt2x00_set_field32(&reg, field,
853 (crypto->cmd == SET_KEY) * crypto->cipher);
854 rt2800_register_write(rt2x00dev, offset, reg);
855
856 /*
857 * Update WCID information
858 */
859 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
860
861 return 0;
862}
863EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
864
865int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
866 struct rt2x00lib_crypto *crypto,
867 struct ieee80211_key_conf *key)
868{
869 struct hw_key_entry key_entry;
870 u32 offset;
871
872 if (crypto->cmd == SET_KEY) {
873 /*
874 * 1 pairwise key is possible per AID, this means that the AID
875 * equals our hw_key_idx. Make sure the WCID starts _after_ the
876 * last possible shared key entry.
877 */
878 if (crypto->aid > (256 - 32))
879 return -ENOSPC;
880
881 key->hw_key_idx = 32 + crypto->aid;
882
883 memcpy(key_entry.key, crypto->key,
884 sizeof(key_entry.key));
885 memcpy(key_entry.tx_mic, crypto->tx_mic,
886 sizeof(key_entry.tx_mic));
887 memcpy(key_entry.rx_mic, crypto->rx_mic,
888 sizeof(key_entry.rx_mic));
889
890 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
891 rt2800_register_multiwrite(rt2x00dev, offset,
892 &key_entry, sizeof(key_entry));
893 }
894
895 /*
896 * Update WCID information
897 */
898 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
899
900 return 0;
901}
902EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
903
904void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
905 const unsigned int filter_flags)
906{
907 u32 reg;
908
909 /*
910 * Start configuration steps.
911 * Note that the version error will always be dropped
912 * and broadcast frames will always be accepted since
913 * there is no filter for it at this time.
914 */
915 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
916 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
917 !(filter_flags & FIF_FCSFAIL));
918 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
919 !(filter_flags & FIF_PLCPFAIL));
920 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
921 !(filter_flags & FIF_PROMISC_IN_BSS));
922 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
923 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
924 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
925 !(filter_flags & FIF_ALLMULTI));
926 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
927 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
928 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
929 !(filter_flags & FIF_CONTROL));
930 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
931 !(filter_flags & FIF_CONTROL));
932 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
933 !(filter_flags & FIF_CONTROL));
934 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
935 !(filter_flags & FIF_CONTROL));
936 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
937 !(filter_flags & FIF_CONTROL));
938 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
939 !(filter_flags & FIF_PSPOLL));
940 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
941 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
942 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
943 !(filter_flags & FIF_CONTROL));
944 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
945}
946EXPORT_SYMBOL_GPL(rt2800_config_filter);
947
948void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
949 struct rt2x00intf_conf *conf, const unsigned int flags)
950{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100951 u32 reg;
952
953 if (flags & CONFIG_UPDATE_TYPE) {
954 /*
955 * Clear current synchronisation setup.
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100956 */
Helmut Schaafdb87252010-06-29 21:48:06 +0200957 rt2800_clear_beacon(rt2x00dev,
958 HW_BEACON_OFFSET(intf->beacon->entry_idx));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100959 /*
960 * Enable synchronisation.
961 */
962 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
963 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
964 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Josef Bacik6a62e5ef2009-11-15 21:33:18 -0500965 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
Helmut Schaaab8966d2010-07-11 12:30:13 +0200966 (conf->sync == TSF_SYNC_ADHOC ||
967 conf->sync == TSF_SYNC_AP_NONE));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100968 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200969
970 /*
971 * Enable pre tbtt interrupt for beaconing modes
972 */
973 rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
974 rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER,
Helmut Schaaab8966d2010-07-11 12:30:13 +0200975 (conf->sync == TSF_SYNC_AP_NONE));
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200976 rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
977
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100978 }
979
980 if (flags & CONFIG_UPDATE_MAC) {
981 reg = le32_to_cpu(conf->mac[1]);
982 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
983 conf->mac[1] = cpu_to_le32(reg);
984
985 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
986 conf->mac, sizeof(conf->mac));
987 }
988
989 if (flags & CONFIG_UPDATE_BSSID) {
990 reg = le32_to_cpu(conf->bssid[1]);
Ivo van Doornd440cb92010-06-29 21:45:31 +0200991 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
992 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100993 conf->bssid[1] = cpu_to_le32(reg);
994
995 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
996 conf->bssid, sizeof(conf->bssid));
997 }
998}
999EXPORT_SYMBOL_GPL(rt2800_config_intf);
1000
1001void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
1002{
1003 u32 reg;
1004
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001005 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1006 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
1007 !!erp->short_preamble);
1008 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
1009 !!erp->short_preamble);
1010 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1011
1012 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1013 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
1014 erp->cts_protection ? 2 : 0);
1015 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1016
1017 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
1018 erp->basic_rates);
1019 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1020
1021 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1022 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001023 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
1024
1025 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001026 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001027 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1028
1029 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1030 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
1031 erp->beacon_int * 16);
1032 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1033}
1034EXPORT_SYMBOL_GPL(rt2800_config_erp);
1035
1036void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
1037{
1038 u8 r1;
1039 u8 r3;
1040
1041 rt2800_bbp_read(rt2x00dev, 1, &r1);
1042 rt2800_bbp_read(rt2x00dev, 3, &r3);
1043
1044 /*
1045 * Configure the TX antenna.
1046 */
1047 switch ((int)ant->tx) {
1048 case 1:
1049 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001050 break;
1051 case 2:
1052 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
1053 break;
1054 case 3:
Ivo van Doorne22557f2010-06-29 21:49:05 +02001055 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001056 break;
1057 }
1058
1059 /*
1060 * Configure the RX antenna.
1061 */
1062 switch ((int)ant->rx) {
1063 case 1:
1064 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
1065 break;
1066 case 2:
1067 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
1068 break;
1069 case 3:
1070 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
1071 break;
1072 }
1073
1074 rt2800_bbp_write(rt2x00dev, 3, r3);
1075 rt2800_bbp_write(rt2x00dev, 1, r1);
1076}
1077EXPORT_SYMBOL_GPL(rt2800_config_ant);
1078
1079static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
1080 struct rt2x00lib_conf *libconf)
1081{
1082 u16 eeprom;
1083 short lna_gain;
1084
1085 if (libconf->rf.channel <= 14) {
1086 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1087 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
1088 } else if (libconf->rf.channel <= 64) {
1089 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
1090 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
1091 } else if (libconf->rf.channel <= 128) {
1092 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
1093 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
1094 } else {
1095 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
1096 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
1097 }
1098
1099 rt2x00dev->lna_gain = lna_gain;
1100}
1101
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001102static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
1103 struct ieee80211_conf *conf,
1104 struct rf_channel *rf,
1105 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001106{
1107 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
1108
1109 if (rt2x00dev->default_ant.tx == 1)
1110 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
1111
1112 if (rt2x00dev->default_ant.rx == 1) {
1113 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
1114 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1115 } else if (rt2x00dev->default_ant.rx == 2)
1116 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
1117
1118 if (rf->channel > 14) {
1119 /*
1120 * When TX power is below 0, we should increase it by 7 to
1121 * make it a positive value (Minumum value is -7).
1122 * However this means that values between 0 and 7 have
1123 * double meaning, and we should set a 7DBm boost flag.
1124 */
1125 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
1126 (info->tx_power1 >= 0));
1127
1128 if (info->tx_power1 < 0)
1129 info->tx_power1 += 7;
1130
1131 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
1132 TXPOWER_A_TO_DEV(info->tx_power1));
1133
1134 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
1135 (info->tx_power2 >= 0));
1136
1137 if (info->tx_power2 < 0)
1138 info->tx_power2 += 7;
1139
1140 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
1141 TXPOWER_A_TO_DEV(info->tx_power2));
1142 } else {
1143 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
1144 TXPOWER_G_TO_DEV(info->tx_power1));
1145 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
1146 TXPOWER_G_TO_DEV(info->tx_power2));
1147 }
1148
1149 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
1150
1151 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1152 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1153 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1154 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1155
1156 udelay(200);
1157
1158 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1159 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1160 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1161 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1162
1163 udelay(200);
1164
1165 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1166 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1167 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1168 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1169}
1170
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001171static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
1172 struct ieee80211_conf *conf,
1173 struct rf_channel *rf,
1174 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001175{
1176 u8 rfcsr;
1177
1178 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Gertjan van Wingerde41a26172009-11-09 22:59:04 +01001179 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001180
1181 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001182 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001183 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1184
1185 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
1186 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
1187 TXPOWER_G_TO_DEV(info->tx_power1));
1188 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1189
Helmut Schaa5a673962010-04-23 15:54:43 +02001190 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
1191 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
1192 TXPOWER_G_TO_DEV(info->tx_power2));
1193 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1194
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001195 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1196 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1197 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1198
1199 rt2800_rfcsr_write(rt2x00dev, 24,
1200 rt2x00dev->calibration[conf_is_ht40(conf)]);
1201
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001202 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001203 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001204 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001205}
1206
1207static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
1208 struct ieee80211_conf *conf,
1209 struct rf_channel *rf,
1210 struct channel_info *info)
1211{
1212 u32 reg;
1213 unsigned int tx_pin;
1214 u8 bbp;
1215
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001216 if (rt2x00_rf(rt2x00dev, RF2020) ||
1217 rt2x00_rf(rt2x00dev, RF3020) ||
1218 rt2x00_rf(rt2x00dev, RF3021) ||
1219 rt2x00_rf(rt2x00dev, RF3022))
1220 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerdefa6f6322009-11-09 22:59:58 +01001221 else
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001222 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001223
1224 /*
1225 * Change BBP settings
1226 */
1227 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
1228 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
1229 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
1230 rt2800_bbp_write(rt2x00dev, 86, 0);
1231
1232 if (rf->channel <= 14) {
1233 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
1234 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1235 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1236 } else {
1237 rt2800_bbp_write(rt2x00dev, 82, 0x84);
1238 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1239 }
1240 } else {
1241 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
1242
1243 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
1244 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1245 else
1246 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1247 }
1248
1249 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001250 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001251 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
1252 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
1253 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
1254
1255 tx_pin = 0;
1256
1257 /* Turn on unused PA or LNA when not using 1T or 1R */
1258 if (rt2x00dev->default_ant.tx != 1) {
1259 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
1260 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
1261 }
1262
1263 /* Turn on unused PA or LNA when not using 1T or 1R */
1264 if (rt2x00dev->default_ant.rx != 1) {
1265 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
1266 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
1267 }
1268
1269 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
1270 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
1271 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
1272 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
1273 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
1274 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
1275
1276 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
1277
1278 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1279 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
1280 rt2800_bbp_write(rt2x00dev, 4, bbp);
1281
1282 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001283 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001284 rt2800_bbp_write(rt2x00dev, 3, bbp);
1285
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001286 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001287 if (conf_is_ht40(conf)) {
1288 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
1289 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1290 rt2800_bbp_write(rt2x00dev, 73, 0x16);
1291 } else {
1292 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1293 rt2800_bbp_write(rt2x00dev, 70, 0x08);
1294 rt2800_bbp_write(rt2x00dev, 73, 0x11);
1295 }
1296 }
1297
1298 msleep(1);
1299}
1300
1301static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
Helmut Schaa5e846002010-07-11 12:23:09 +02001302 const int max_txpower)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001303{
Helmut Schaa5e846002010-07-11 12:23:09 +02001304 u8 txpower;
1305 u8 max_value = (u8)max_txpower;
1306 u16 eeprom;
1307 int i;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001308 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001309 u8 r1;
Helmut Schaa5e846002010-07-11 12:23:09 +02001310 u32 offset;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001311
Helmut Schaa5e846002010-07-11 12:23:09 +02001312 /*
1313 * set to normal tx power mode: +/- 0dBm
1314 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001315 rt2800_bbp_read(rt2x00dev, 1, &r1);
Helmut Schaaa3f84ca2010-06-14 22:11:32 +02001316 rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001317 rt2800_bbp_write(rt2x00dev, 1, r1);
1318
Helmut Schaa5e846002010-07-11 12:23:09 +02001319 /*
1320 * The eeprom contains the tx power values for each rate. These
1321 * values map to 100% tx power. Each 16bit word contains four tx
1322 * power values and the order is the same as used in the TX_PWR_CFG
1323 * registers.
1324 */
1325 offset = TX_PWR_CFG_0;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001326
Helmut Schaa5e846002010-07-11 12:23:09 +02001327 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
1328 /* just to be safe */
1329 if (offset > TX_PWR_CFG_4)
1330 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001331
Helmut Schaa5e846002010-07-11 12:23:09 +02001332 rt2800_register_read(rt2x00dev, offset, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001333
Helmut Schaa5e846002010-07-11 12:23:09 +02001334 /* read the next four txpower values */
1335 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
1336 &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001337
Helmut Schaa5e846002010-07-11 12:23:09 +02001338 /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
1339 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
1340 * TX_PWR_CFG_4: unknown */
1341 txpower = rt2x00_get_field16(eeprom,
1342 EEPROM_TXPOWER_BYRATE_RATE0);
1343 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
1344 min(txpower, max_value));
1345
1346 /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
1347 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
1348 * TX_PWR_CFG_4: unknown */
1349 txpower = rt2x00_get_field16(eeprom,
1350 EEPROM_TXPOWER_BYRATE_RATE1);
1351 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
1352 min(txpower, max_value));
1353
1354 /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
1355 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
1356 * TX_PWR_CFG_4: unknown */
1357 txpower = rt2x00_get_field16(eeprom,
1358 EEPROM_TXPOWER_BYRATE_RATE2);
1359 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
1360 min(txpower, max_value));
1361
1362 /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
1363 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
1364 * TX_PWR_CFG_4: unknown */
1365 txpower = rt2x00_get_field16(eeprom,
1366 EEPROM_TXPOWER_BYRATE_RATE3);
1367 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
1368 min(txpower, max_value));
1369
1370 /* read the next four txpower values */
1371 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
1372 &eeprom);
1373
1374 /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
1375 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
1376 * TX_PWR_CFG_4: unknown */
1377 txpower = rt2x00_get_field16(eeprom,
1378 EEPROM_TXPOWER_BYRATE_RATE0);
1379 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
1380 min(txpower, max_value));
1381
1382 /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
1383 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
1384 * TX_PWR_CFG_4: unknown */
1385 txpower = rt2x00_get_field16(eeprom,
1386 EEPROM_TXPOWER_BYRATE_RATE1);
1387 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
1388 min(txpower, max_value));
1389
1390 /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
1391 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
1392 * TX_PWR_CFG_4: unknown */
1393 txpower = rt2x00_get_field16(eeprom,
1394 EEPROM_TXPOWER_BYRATE_RATE2);
1395 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
1396 min(txpower, max_value));
1397
1398 /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
1399 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
1400 * TX_PWR_CFG_4: unknown */
1401 txpower = rt2x00_get_field16(eeprom,
1402 EEPROM_TXPOWER_BYRATE_RATE3);
1403 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
1404 min(txpower, max_value));
1405
1406 rt2800_register_write(rt2x00dev, offset, reg);
1407
1408 /* next TX_PWR_CFG register */
1409 offset += 4;
1410 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001411}
1412
1413static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
1414 struct rt2x00lib_conf *libconf)
1415{
1416 u32 reg;
1417
1418 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1419 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
1420 libconf->conf->short_frame_max_tx_count);
1421 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
1422 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001423 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1424}
1425
1426static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
1427 struct rt2x00lib_conf *libconf)
1428{
1429 enum dev_state state =
1430 (libconf->conf->flags & IEEE80211_CONF_PS) ?
1431 STATE_SLEEP : STATE_AWAKE;
1432 u32 reg;
1433
1434 if (state == STATE_SLEEP) {
1435 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
1436
1437 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1438 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1439 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1440 libconf->conf->listen_interval - 1);
1441 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
1442 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
1443
1444 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1445 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001446 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1447 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1448 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1449 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
1450 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02001451
1452 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001453 }
1454}
1455
1456void rt2800_config(struct rt2x00_dev *rt2x00dev,
1457 struct rt2x00lib_conf *libconf,
1458 const unsigned int flags)
1459{
1460 /* Always recalculate LNA gain before changing configuration */
1461 rt2800_config_lna_gain(rt2x00dev, libconf);
1462
1463 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1464 rt2800_config_channel(rt2x00dev, libconf->conf,
1465 &libconf->rf, &libconf->channel);
1466 if (flags & IEEE80211_CONF_CHANGE_POWER)
1467 rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
1468 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1469 rt2800_config_retry_limit(rt2x00dev, libconf);
1470 if (flags & IEEE80211_CONF_CHANGE_PS)
1471 rt2800_config_ps(rt2x00dev, libconf);
1472}
1473EXPORT_SYMBOL_GPL(rt2800_config);
1474
1475/*
1476 * Link tuning
1477 */
1478void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1479{
1480 u32 reg;
1481
1482 /*
1483 * Update FCS error count from register.
1484 */
1485 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1486 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1487}
1488EXPORT_SYMBOL_GPL(rt2800_link_stats);
1489
1490static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1491{
1492 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001493 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001494 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001495 rt2x00_rt(rt2x00dev, RT3090) ||
1496 rt2x00_rt(rt2x00dev, RT3390))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001497 return 0x1c + (2 * rt2x00dev->lna_gain);
1498 else
1499 return 0x2e + rt2x00dev->lna_gain;
1500 }
1501
1502 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1503 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1504 else
1505 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1506}
1507
1508static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
1509 struct link_qual *qual, u8 vgc_level)
1510{
1511 if (qual->vgc_level != vgc_level) {
1512 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
1513 qual->vgc_level = vgc_level;
1514 qual->vgc_level_reg = vgc_level;
1515 }
1516}
1517
1518void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1519{
1520 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
1521}
1522EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
1523
1524void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
1525 const u32 count)
1526{
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001527 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001528 return;
1529
1530 /*
1531 * When RSSI is better then -80 increase VGC level with 0x10
1532 */
1533 rt2800_set_vgc(rt2x00dev, qual,
1534 rt2800_get_default_vgc(rt2x00dev) +
1535 ((qual->rssi > -80) * 0x10));
1536}
1537EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001538
1539/*
1540 * Initialization functions.
1541 */
1542int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
1543{
1544 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001545 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001546 unsigned int i;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02001547 int ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001548
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001549 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1550 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1551 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1552 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1553 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1554 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
1555 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1556
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02001557 ret = rt2800_drv_init_registers(rt2x00dev);
1558 if (ret)
1559 return ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001560
1561 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
1562 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1563 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1564 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1565 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
1566 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
1567
1568 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
1569 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1570 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1571 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1572 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
1573 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
1574
1575 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1576 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1577
1578 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
1579
1580 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Helmut Schaa8544df32010-07-11 12:29:49 +02001581 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001582 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1583 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1584 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1585 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1586 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
1587 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1588
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001589 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
1590
1591 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1592 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
1593 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
1594 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
1595
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001596 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001597 rt2x00_rt(rt2x00dev, RT3090) ||
1598 rt2x00_rt(rt2x00dev, RT3390)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001599 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1600 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001601 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001602 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
1603 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001604 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1605 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
1606 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1607 0x0000002c);
1608 else
1609 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1610 0x0000000f);
1611 } else {
1612 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1613 }
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001614 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001615 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001616
1617 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
1618 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1619 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
1620 } else {
1621 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1622 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1623 }
Helmut Schaac295a812010-06-03 10:52:13 +02001624 } else if (rt2800_is_305x_soc(rt2x00dev)) {
1625 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1626 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1627 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001628 } else {
1629 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1630 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1631 }
1632
1633 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
1634 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1635 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1636 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1637 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1638 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1639 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1640 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1641 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
1642 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
1643
1644 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
1645 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001646 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001647 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
1648 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
1649
1650 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
1651 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001652 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001653 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001654 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001655 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1656 else
1657 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1658 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1659 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
1660 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
1661
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001662 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1663 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
1664 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
1665 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
1666 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
1667 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
1668 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
1669 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
1670 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1671
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001672 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
1673
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001674 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1675 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
1676 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
1677 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
1678 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
1679 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
1680 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
1681 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1682
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001683 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1684 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001685 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001686 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1687 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001688 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001689 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1690 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
1691 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1692
1693 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001694 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001695 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1696 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1697 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1698 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1699 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001700 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001701 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001702 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1703 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001704 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
1705
1706 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001707 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001708 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1709 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1710 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1711 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1712 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001713 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001714 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001715 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1716 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001717 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1718
1719 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1720 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1721 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1722 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1723 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1724 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1725 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1726 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1727 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1728 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001729 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001730 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1731
1732 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1733 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001734 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
1735 !rt2x00_is_usb(rt2x00dev));
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001736 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1737 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1738 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1739 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1740 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1741 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1742 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001743 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001744 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1745
1746 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1747 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1748 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1749 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1750 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1751 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1752 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1753 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1754 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1755 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001756 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001757 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1758
1759 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1760 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1761 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1762 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1763 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1764 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1765 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1766 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1767 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1768 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001769 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001770 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1771
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001772 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001773 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
1774
1775 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1776 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1777 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1778 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1779 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1780 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
1781 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
1782 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
1783 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
1784 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
1785 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1786 }
1787
1788 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1789 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
1790
1791 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
1792 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1793 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1794 IEEE80211_MAX_RTS_THRESHOLD);
1795 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
1796 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
1797
1798 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001799
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02001800 /*
1801 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
1802 * time should be set to 16. However, the original Ralink driver uses
1803 * 16 for both and indeed using a value of 10 for CCK SIFS results in
1804 * connection problems with 11g + CTS protection. Hence, use the same
1805 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
1806 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001807 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02001808 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
1809 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001810 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
1811 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
1812 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
1813 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1814
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001815 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
1816
1817 /*
1818 * ASIC will keep garbage value after boot, clear encryption keys.
1819 */
1820 for (i = 0; i < 4; i++)
1821 rt2800_register_write(rt2x00dev,
1822 SHARED_KEY_MODE_ENTRY(i), 0);
1823
1824 for (i = 0; i < 256; i++) {
1825 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
1826 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
1827 wcid, sizeof(wcid));
1828
1829 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1830 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
1831 }
1832
1833 /*
1834 * Clear all beacons
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001835 */
Helmut Schaafdb87252010-06-29 21:48:06 +02001836 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
1837 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
1838 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
1839 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
1840 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
1841 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
1842 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
1843 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001844
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001845 if (rt2x00_is_usb(rt2x00dev)) {
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +02001846 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
1847 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
1848 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001849 }
1850
1851 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
1852 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1853 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1854 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1855 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1856 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1857 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1858 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1859 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
1860 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
1861
1862 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
1863 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1864 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1865 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1866 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1867 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1868 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1869 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1870 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
1871 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
1872
1873 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
1874 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1875 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
1876 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
1877 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1878 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1879 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1880 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1881 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
1882 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
1883
1884 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
1885 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1886 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1887 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1888 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
1889 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
1890
1891 /*
1892 * We must clear the error counters.
1893 * These registers are cleared on read,
1894 * so we may pass a useless variable to store the value.
1895 */
1896 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1897 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1898 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1899 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1900 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1901 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
1902
Helmut Schaa9f926fb2010-07-11 12:28:23 +02001903 /*
1904 * Setup leadtime for pre tbtt interrupt to 6ms
1905 */
1906 rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
1907 rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
1908 rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
1909
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001910 return 0;
1911}
1912EXPORT_SYMBOL_GPL(rt2800_init_registers);
1913
1914static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1915{
1916 unsigned int i;
1917 u32 reg;
1918
1919 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1920 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
1921 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1922 return 0;
1923
1924 udelay(REGISTER_BUSY_DELAY);
1925 }
1926
1927 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1928 return -EACCES;
1929}
1930
1931static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1932{
1933 unsigned int i;
1934 u8 value;
1935
1936 /*
1937 * BBP was enabled after firmware was loaded,
1938 * but we need to reactivate it now.
1939 */
1940 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1941 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
1942 msleep(1);
1943
1944 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1945 rt2800_bbp_read(rt2x00dev, 0, &value);
1946 if ((value != 0xff) && (value != 0x00))
1947 return 0;
1948 udelay(REGISTER_BUSY_DELAY);
1949 }
1950
1951 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1952 return -EACCES;
1953}
1954
1955int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
1956{
1957 unsigned int i;
1958 u16 eeprom;
1959 u8 reg_id;
1960 u8 value;
1961
1962 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
1963 rt2800_wait_bbp_ready(rt2x00dev)))
1964 return -EACCES;
1965
Helmut Schaabaff8002010-04-28 09:58:59 +02001966 if (rt2800_is_305x_soc(rt2x00dev))
1967 rt2800_bbp_write(rt2x00dev, 31, 0x08);
1968
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001969 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1970 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001971
1972 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
1973 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1974 rt2800_bbp_write(rt2x00dev, 73, 0x12);
1975 } else {
1976 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1977 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1978 }
1979
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001980 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001981
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001982 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001983 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001984 rt2x00_rt(rt2x00dev, RT3090) ||
1985 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001986 rt2800_bbp_write(rt2x00dev, 79, 0x13);
1987 rt2800_bbp_write(rt2x00dev, 80, 0x05);
1988 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Helmut Schaabaff8002010-04-28 09:58:59 +02001989 } else if (rt2800_is_305x_soc(rt2x00dev)) {
1990 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
1991 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001992 } else {
1993 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1994 }
1995
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001996 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1997 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001998
Gertjan van Wingerde5ed8f452010-06-03 10:51:57 +02001999 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002000 rt2800_bbp_write(rt2x00dev, 84, 0x19);
2001 else
2002 rt2800_bbp_write(rt2x00dev, 84, 0x99);
2003
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002004 rt2800_bbp_write(rt2x00dev, 86, 0x00);
2005 rt2800_bbp_write(rt2x00dev, 91, 0x04);
2006 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002007
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002008 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002009 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002010 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02002011 rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
2012 rt2800_is_305x_soc(rt2x00dev))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002013 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
2014 else
2015 rt2800_bbp_write(rt2x00dev, 103, 0x00);
2016
Helmut Schaabaff8002010-04-28 09:58:59 +02002017 if (rt2800_is_305x_soc(rt2x00dev))
2018 rt2800_bbp_write(rt2x00dev, 105, 0x01);
2019 else
2020 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02002021 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002022
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002023 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002024 rt2x00_rt(rt2x00dev, RT3090) ||
2025 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002026 rt2800_bbp_read(rt2x00dev, 138, &value);
2027
2028 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2029 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
2030 value |= 0x20;
2031 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
2032 value &= ~0x02;
2033
2034 rt2800_bbp_write(rt2x00dev, 138, value);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002035 }
2036
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002037
2038 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
2039 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
2040
2041 if (eeprom != 0xffff && eeprom != 0x0000) {
2042 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
2043 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
2044 rt2800_bbp_write(rt2x00dev, reg_id, value);
2045 }
2046 }
2047
2048 return 0;
2049}
2050EXPORT_SYMBOL_GPL(rt2800_init_bbp);
2051
2052static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
2053 bool bw40, u8 rfcsr24, u8 filter_target)
2054{
2055 unsigned int i;
2056 u8 bbp;
2057 u8 rfcsr;
2058 u8 passband;
2059 u8 stopband;
2060 u8 overtuned = 0;
2061
2062 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2063
2064 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2065 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
2066 rt2800_bbp_write(rt2x00dev, 4, bbp);
2067
2068 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
2069 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
2070 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
2071
2072 /*
2073 * Set power & frequency of passband test tone
2074 */
2075 rt2800_bbp_write(rt2x00dev, 24, 0);
2076
2077 for (i = 0; i < 100; i++) {
2078 rt2800_bbp_write(rt2x00dev, 25, 0x90);
2079 msleep(1);
2080
2081 rt2800_bbp_read(rt2x00dev, 55, &passband);
2082 if (passband)
2083 break;
2084 }
2085
2086 /*
2087 * Set power & frequency of stopband test tone
2088 */
2089 rt2800_bbp_write(rt2x00dev, 24, 0x06);
2090
2091 for (i = 0; i < 100; i++) {
2092 rt2800_bbp_write(rt2x00dev, 25, 0x90);
2093 msleep(1);
2094
2095 rt2800_bbp_read(rt2x00dev, 55, &stopband);
2096
2097 if ((passband - stopband) <= filter_target) {
2098 rfcsr24++;
2099 overtuned += ((passband - stopband) == filter_target);
2100 } else
2101 break;
2102
2103 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2104 }
2105
2106 rfcsr24 -= !!overtuned;
2107
2108 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
2109 return rfcsr24;
2110}
2111
2112int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
2113{
2114 u8 rfcsr;
2115 u8 bbp;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002116 u32 reg;
2117 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002118
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002119 if (!rt2x00_rt(rt2x00dev, RT3070) &&
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002120 !rt2x00_rt(rt2x00dev, RT3071) &&
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002121 !rt2x00_rt(rt2x00dev, RT3090) &&
Helmut Schaa23812382010-04-26 13:48:45 +02002122 !rt2x00_rt(rt2x00dev, RT3390) &&
Helmut Schaabaff8002010-04-28 09:58:59 +02002123 !rt2800_is_305x_soc(rt2x00dev))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002124 return 0;
2125
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002126 /*
2127 * Init RF calibration.
2128 */
2129 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
2130 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
2131 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2132 msleep(1);
2133 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
2134 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2135
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002136 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002137 rt2x00_rt(rt2x00dev, RT3071) ||
2138 rt2x00_rt(rt2x00dev, RT3090)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002139 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
2140 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
2141 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
2142 rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
2143 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002144 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002145 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
2146 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
2147 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
2148 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
2149 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
2150 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
2151 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
2152 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
2153 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
2154 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
2155 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
2156 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002157 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002158 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
2159 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
2160 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
2161 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
2162 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002163 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002164 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
2165 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
2166 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
2167 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
2168 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
2169 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002170 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002171 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
2172 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002173 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002174 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
2175 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
2176 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
2177 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
2178 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
2179 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
2180 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002181 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002182 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002183 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002184 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2185 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2186 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2187 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
2188 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
2189 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
2190 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Helmut Schaabaff8002010-04-28 09:58:59 +02002191 } else if (rt2800_is_305x_soc(rt2x00dev)) {
Helmut Schaa23812382010-04-26 13:48:45 +02002192 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
2193 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
2194 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
2195 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
2196 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
2197 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
2198 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
2199 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
2200 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
2201 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
2202 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
2203 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
2204 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
2205 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
2206 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
2207 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
2208 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
2209 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
2210 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
2211 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
2212 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
2213 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
2214 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
2215 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
2216 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
2217 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2218 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
2219 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
2220 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
2221 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
Helmut Schaabaff8002010-04-28 09:58:59 +02002222 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
2223 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
2224 return 0;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002225 }
2226
2227 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
2228 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2229 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
2230 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
2231 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002232 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
2233 rt2x00_rt(rt2x00dev, RT3090)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002234 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2235 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
2236 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2237
2238 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
2239
2240 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2241 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002242 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
2243 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002244 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2245 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
2246 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
2247 else
2248 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
2249 }
2250 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002251 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
2252 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
2253 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
2254 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002255 }
2256
2257 /*
2258 * Set RX Filter calibration for 20MHz and 40MHz
2259 */
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002260 if (rt2x00_rt(rt2x00dev, RT3070)) {
2261 rt2x00dev->calibration[0] =
2262 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
2263 rt2x00dev->calibration[1] =
2264 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002265 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002266 rt2x00_rt(rt2x00dev, RT3090) ||
2267 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002268 rt2x00dev->calibration[0] =
2269 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
2270 rt2x00dev->calibration[1] =
2271 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002272 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002273
2274 /*
2275 * Set back to initial state
2276 */
2277 rt2800_bbp_write(rt2x00dev, 24, 0);
2278
2279 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
2280 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
2281 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
2282
2283 /*
2284 * set BBP back to BW20
2285 */
2286 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2287 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
2288 rt2800_bbp_write(rt2x00dev, 4, bbp);
2289
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002290 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002291 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002292 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2293 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002294 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
2295
2296 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
2297 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
2298 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
2299
2300 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
2301 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002302 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002303 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2304 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerde8440c292010-06-03 10:52:02 +02002305 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002306 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
2307 }
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002308 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
2309 if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
2310 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
2311 rt2x00_get_field16(eeprom,
2312 EEPROM_TXMIXER_GAIN_BG_VAL));
2313 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
2314
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002315 if (rt2x00_rt(rt2x00dev, RT3090)) {
2316 rt2800_bbp_read(rt2x00dev, 138, &bbp);
2317
2318 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2319 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
2320 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
2321 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
2322 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
2323
2324 rt2800_bbp_write(rt2x00dev, 138, bbp);
2325 }
2326
2327 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002328 rt2x00_rt(rt2x00dev, RT3090) ||
2329 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002330 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2331 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2332 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2333 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2334 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2335 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2336 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2337
2338 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
2339 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
2340 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
2341
2342 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
2343 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
2344 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
2345
2346 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
2347 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
2348 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
2349 }
2350
2351 if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002352 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002353 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
2354 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002355 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
2356 else
2357 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
2358 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
2359 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
2360 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
2361 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
2362 }
2363
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002364 return 0;
2365}
2366EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002367
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002368int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
2369{
2370 u32 reg;
2371
2372 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
2373
2374 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
2375}
2376EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
2377
2378static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
2379{
2380 u32 reg;
2381
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002382 mutex_lock(&rt2x00dev->csr_mutex);
2383
2384 rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002385 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
2386 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
2387 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002388 rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002389
2390 /* Wait until the EEPROM has been loaded */
2391 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
2392
2393 /* Apparently the data is read from end to start */
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002394 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
2395 (u32 *)&rt2x00dev->eeprom[i]);
2396 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
2397 (u32 *)&rt2x00dev->eeprom[i + 2]);
2398 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
2399 (u32 *)&rt2x00dev->eeprom[i + 4]);
2400 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
2401 (u32 *)&rt2x00dev->eeprom[i + 6]);
2402
2403 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002404}
2405
2406void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
2407{
2408 unsigned int i;
2409
2410 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
2411 rt2800_efuse_read(rt2x00dev, i);
2412}
2413EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
2414
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002415int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2416{
2417 u16 word;
2418 u8 *mac;
2419 u8 default_lna_gain;
2420
2421 /*
2422 * Start validation of the data that has been read.
2423 */
2424 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2425 if (!is_valid_ether_addr(mac)) {
2426 random_ether_addr(mac);
2427 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2428 }
2429
2430 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2431 if (word == 0xffff) {
2432 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2433 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2434 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2435 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2436 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002437 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02002438 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002439 /*
2440 * There is a max of 2 RX streams for RT28x0 series
2441 */
2442 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2443 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2444 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2445 }
2446
2447 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2448 if (word == 0xffff) {
2449 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2450 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2451 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2452 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2453 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2454 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2455 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2456 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2457 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2458 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002459 rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
2460 rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002461 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2462 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2463 }
2464
2465 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2466 if ((word & 0x00ff) == 0x00ff) {
2467 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002468 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2469 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2470 }
2471 if ((word & 0xff00) == 0xff00) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002472 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2473 LED_MODE_TXRX_ACTIVITY);
2474 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2475 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2476 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2477 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2478 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002479 EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002480 }
2481
2482 /*
2483 * During the LNA validation we are going to use
2484 * lna0 as correct value. Note that EEPROM_LNA
2485 * is never validated.
2486 */
2487 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2488 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2489
2490 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2491 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2492 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2493 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2494 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2495 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2496
2497 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2498 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2499 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2500 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2501 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2502 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2503 default_lna_gain);
2504 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2505
2506 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2507 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2508 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2509 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2510 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2511 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2512
2513 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2514 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2515 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2516 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2517 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2518 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2519 default_lna_gain);
2520 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2521
2522 return 0;
2523}
2524EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
2525
2526int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
2527{
2528 u32 reg;
2529 u16 value;
2530 u16 eeprom;
2531
2532 /*
2533 * Read EEPROM word for configuration.
2534 */
2535 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2536
2537 /*
2538 * Identify RF chipset.
2539 */
2540 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
2541 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
2542
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002543 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
2544 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01002545
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002546 if (!rt2x00_rt(rt2x00dev, RT2860) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002547 !rt2x00_rt(rt2x00dev, RT2872) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002548 !rt2x00_rt(rt2x00dev, RT2883) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002549 !rt2x00_rt(rt2x00dev, RT3070) &&
2550 !rt2x00_rt(rt2x00dev, RT3071) &&
2551 !rt2x00_rt(rt2x00dev, RT3090) &&
2552 !rt2x00_rt(rt2x00dev, RT3390) &&
2553 !rt2x00_rt(rt2x00dev, RT3572)) {
2554 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
2555 return -ENODEV;
2556 }
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002557
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002558 if (!rt2x00_rf(rt2x00dev, RF2820) &&
2559 !rt2x00_rf(rt2x00dev, RF2850) &&
2560 !rt2x00_rf(rt2x00dev, RF2720) &&
2561 !rt2x00_rf(rt2x00dev, RF2750) &&
2562 !rt2x00_rf(rt2x00dev, RF3020) &&
2563 !rt2x00_rf(rt2x00dev, RF2020) &&
2564 !rt2x00_rf(rt2x00dev, RF3021) &&
Gertjan van Wingerde6c0fe262009-12-30 11:36:31 +01002565 !rt2x00_rf(rt2x00dev, RF3022) &&
2566 !rt2x00_rf(rt2x00dev, RF3052)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002567 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2568 return -ENODEV;
2569 }
2570
2571 /*
2572 * Identify default antenna configuration.
2573 */
2574 rt2x00dev->default_ant.tx =
2575 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2576 rt2x00dev->default_ant.rx =
2577 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2578
2579 /*
2580 * Read frequency offset and RF programming sequence.
2581 */
2582 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2583 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2584
2585 /*
2586 * Read external LNA informations.
2587 */
2588 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2589
2590 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2591 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2592 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2593 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2594
2595 /*
2596 * Detect if this device has an hardware controlled radio.
2597 */
2598 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2599 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
2600
2601 /*
2602 * Store led settings, for correct led behaviour.
2603 */
2604#ifdef CONFIG_RT2X00_LIB_LEDS
2605 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2606 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2607 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2608
2609 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
2610#endif /* CONFIG_RT2X00_LIB_LEDS */
2611
2612 return 0;
2613}
2614EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
2615
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002616/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02002617 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002618 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2619 */
2620static const struct rf_channel rf_vals[] = {
2621 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2622 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2623 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2624 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2625 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2626 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2627 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2628 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2629 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2630 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2631 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2632 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2633 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2634 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2635
2636 /* 802.11 UNI / HyperLan 2 */
2637 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2638 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2639 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2640 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2641 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2642 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2643 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2644 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2645 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2646 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2647 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2648 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2649
2650 /* 802.11 HyperLan 2 */
2651 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2652 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2653 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2654 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2655 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2656 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2657 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2658 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2659 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2660 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2661 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2662 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2663 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2664 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2665 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2666 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2667
2668 /* 802.11 UNII */
2669 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2670 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2671 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2672 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2673 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2674 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2675 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2676 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
2677 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
2678 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
2679 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
2680
2681 /* 802.11 Japan */
2682 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2683 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2684 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2685 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2686 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2687 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2688 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2689};
2690
2691/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02002692 * RF value list for rt3xxx
2693 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002694 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02002695static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002696 {1, 241, 2, 2 },
2697 {2, 241, 2, 7 },
2698 {3, 242, 2, 2 },
2699 {4, 242, 2, 7 },
2700 {5, 243, 2, 2 },
2701 {6, 243, 2, 7 },
2702 {7, 244, 2, 2 },
2703 {8, 244, 2, 7 },
2704 {9, 245, 2, 2 },
2705 {10, 245, 2, 7 },
2706 {11, 246, 2, 2 },
2707 {12, 246, 2, 7 },
2708 {13, 247, 2, 2 },
2709 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02002710
2711 /* 802.11 UNI / HyperLan 2 */
2712 {36, 0x56, 0, 4},
2713 {38, 0x56, 0, 6},
2714 {40, 0x56, 0, 8},
2715 {44, 0x57, 0, 0},
2716 {46, 0x57, 0, 2},
2717 {48, 0x57, 0, 4},
2718 {52, 0x57, 0, 8},
2719 {54, 0x57, 0, 10},
2720 {56, 0x58, 0, 0},
2721 {60, 0x58, 0, 4},
2722 {62, 0x58, 0, 6},
2723 {64, 0x58, 0, 8},
2724
2725 /* 802.11 HyperLan 2 */
2726 {100, 0x5b, 0, 8},
2727 {102, 0x5b, 0, 10},
2728 {104, 0x5c, 0, 0},
2729 {108, 0x5c, 0, 4},
2730 {110, 0x5c, 0, 6},
2731 {112, 0x5c, 0, 8},
2732 {116, 0x5d, 0, 0},
2733 {118, 0x5d, 0, 2},
2734 {120, 0x5d, 0, 4},
2735 {124, 0x5d, 0, 8},
2736 {126, 0x5d, 0, 10},
2737 {128, 0x5e, 0, 0},
2738 {132, 0x5e, 0, 4},
2739 {134, 0x5e, 0, 6},
2740 {136, 0x5e, 0, 8},
2741 {140, 0x5f, 0, 0},
2742
2743 /* 802.11 UNII */
2744 {149, 0x5f, 0, 9},
2745 {151, 0x5f, 0, 11},
2746 {153, 0x60, 0, 1},
2747 {157, 0x60, 0, 5},
2748 {159, 0x60, 0, 7},
2749 {161, 0x60, 0, 9},
2750 {165, 0x61, 0, 1},
2751 {167, 0x61, 0, 3},
2752 {169, 0x61, 0, 5},
2753 {171, 0x61, 0, 7},
2754 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002755};
2756
2757int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2758{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002759 struct hw_mode_spec *spec = &rt2x00dev->spec;
2760 struct channel_info *info;
2761 char *tx_power1;
2762 char *tx_power2;
2763 unsigned int i;
2764 u16 eeprom;
2765
2766 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002767 * Disable powersaving as default on PCI devices.
2768 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01002769 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002770 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
2771
2772 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002773 * Initialize all hw fields.
2774 */
2775 rt2x00dev->hw->flags =
2776 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2777 IEEE80211_HW_SIGNAL_DBM |
2778 IEEE80211_HW_SUPPORTS_PS |
Helmut Schaa1df90802010-06-29 21:38:12 +02002779 IEEE80211_HW_PS_NULLFUNC_STACK |
2780 IEEE80211_HW_AMPDU_AGGREGATION;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002781
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002782 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2783 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2784 rt2x00_eeprom_addr(rt2x00dev,
2785 EEPROM_MAC_ADDR_0));
2786
Helmut Schaa3f2bee22010-06-14 22:12:01 +02002787 /*
2788 * As rt2800 has a global fallback table we cannot specify
2789 * more then one tx rate per frame but since the hw will
2790 * try several rates (based on the fallback table) we should
2791 * still initialize max_rates to the maximum number of rates
2792 * we are going to try. Otherwise mac80211 will truncate our
2793 * reported tx rates and the rc algortihm will end up with
2794 * incorrect data.
2795 */
2796 rt2x00dev->hw->max_rates = 7;
2797 rt2x00dev->hw->max_rate_tries = 1;
2798
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002799 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2800
2801 /*
2802 * Initialize hw_mode information.
2803 */
2804 spec->supported_bands = SUPPORT_BAND_2GHZ;
2805 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2806
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002807 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02002808 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002809 spec->num_channels = 14;
2810 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02002811 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
2812 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002813 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2814 spec->num_channels = ARRAY_SIZE(rf_vals);
2815 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002816 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
2817 rt2x00_rf(rt2x00dev, RF2020) ||
2818 rt2x00_rf(rt2x00dev, RF3021) ||
2819 rt2x00_rf(rt2x00dev, RF3022)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02002820 spec->num_channels = 14;
2821 spec->channels = rf_vals_3x;
2822 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
2823 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2824 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
2825 spec->channels = rf_vals_3x;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002826 }
2827
2828 /*
2829 * Initialize HT information.
2830 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002831 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01002832 spec->ht.ht_supported = true;
2833 else
2834 spec->ht.ht_supported = false;
2835
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002836 spec->ht.cap =
Gertjan van Wingerde06443e42010-06-03 10:52:08 +02002837 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002838 IEEE80211_HT_CAP_GRN_FLD |
2839 IEEE80211_HT_CAP_SGI_20 |
Ivo van Doornaa674632010-06-29 21:48:37 +02002840 IEEE80211_HT_CAP_SGI_40;
Helmut Schaa22cabaa2010-06-03 10:52:10 +02002841
2842 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
2843 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
2844
Ivo van Doornaa674632010-06-29 21:48:37 +02002845 spec->ht.cap |=
2846 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
2847 IEEE80211_HT_CAP_RX_STBC_SHIFT;
2848
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002849 spec->ht.ampdu_factor = 3;
2850 spec->ht.ampdu_density = 4;
2851 spec->ht.mcs.tx_params =
2852 IEEE80211_HT_MCS_TX_DEFINED |
2853 IEEE80211_HT_MCS_TX_RX_DIFF |
2854 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2855 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2856
2857 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2858 case 3:
2859 spec->ht.mcs.rx_mask[2] = 0xff;
2860 case 2:
2861 spec->ht.mcs.rx_mask[1] = 0xff;
2862 case 1:
2863 spec->ht.mcs.rx_mask[0] = 0xff;
2864 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2865 break;
2866 }
2867
2868 /*
2869 * Create channel information array
2870 */
2871 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2872 if (!info)
2873 return -ENOMEM;
2874
2875 spec->channels_info = info;
2876
2877 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2878 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2879
2880 for (i = 0; i < 14; i++) {
2881 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2882 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2883 }
2884
2885 if (spec->num_channels > 14) {
2886 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2887 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2888
2889 for (i = 14; i < spec->num_channels; i++) {
2890 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2891 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2892 }
2893 }
2894
2895 return 0;
2896}
2897EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
2898
2899/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002900 * IEEE80211 stack callback functions.
2901 */
Helmut Schaae7836192010-07-11 12:28:54 +02002902void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
2903 u16 *iv16)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002904{
2905 struct rt2x00_dev *rt2x00dev = hw->priv;
2906 struct mac_iveiv_entry iveiv_entry;
2907 u32 offset;
2908
2909 offset = MAC_IVEIV_ENTRY(hw_key_idx);
2910 rt2800_register_multiread(rt2x00dev, offset,
2911 &iveiv_entry, sizeof(iveiv_entry));
2912
Julia Lawall855da5e2009-12-13 17:07:45 +01002913 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
2914 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002915}
Helmut Schaae7836192010-07-11 12:28:54 +02002916EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002917
Helmut Schaae7836192010-07-11 12:28:54 +02002918int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002919{
2920 struct rt2x00_dev *rt2x00dev = hw->priv;
2921 u32 reg;
2922 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
2923
2924 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
2925 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
2926 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
2927
2928 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
2929 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
2930 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
2931
2932 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
2933 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
2934 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
2935
2936 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
2937 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
2938 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
2939
2940 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
2941 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
2942 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
2943
2944 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
2945 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
2946 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
2947
2948 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
2949 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
2950 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
2951
2952 return 0;
2953}
Helmut Schaae7836192010-07-11 12:28:54 +02002954EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002955
Helmut Schaae7836192010-07-11 12:28:54 +02002956int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
2957 const struct ieee80211_tx_queue_params *params)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002958{
2959 struct rt2x00_dev *rt2x00dev = hw->priv;
2960 struct data_queue *queue;
2961 struct rt2x00_field32 field;
2962 int retval;
2963 u32 reg;
2964 u32 offset;
2965
2966 /*
2967 * First pass the configuration through rt2x00lib, that will
2968 * update the queue settings and validate the input. After that
2969 * we are free to update the registers based on the value
2970 * in the queue parameter.
2971 */
2972 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
2973 if (retval)
2974 return retval;
2975
2976 /*
2977 * We only need to perform additional register initialization
2978 * for WMM queues/
2979 */
2980 if (queue_idx >= 4)
2981 return 0;
2982
2983 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2984
2985 /* Update WMM TXOP register */
2986 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
2987 field.bit_offset = (queue_idx & 1) * 16;
2988 field.bit_mask = 0xffff << field.bit_offset;
2989
2990 rt2800_register_read(rt2x00dev, offset, &reg);
2991 rt2x00_set_field32(&reg, field, queue->txop);
2992 rt2800_register_write(rt2x00dev, offset, reg);
2993
2994 /* Update WMM registers */
2995 field.bit_offset = queue_idx * 4;
2996 field.bit_mask = 0xf << field.bit_offset;
2997
2998 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
2999 rt2x00_set_field32(&reg, field, queue->aifs);
3000 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
3001
3002 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
3003 rt2x00_set_field32(&reg, field, queue->cw_min);
3004 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
3005
3006 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
3007 rt2x00_set_field32(&reg, field, queue->cw_max);
3008 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
3009
3010 /* Update EDCA registers */
3011 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
3012
3013 rt2800_register_read(rt2x00dev, offset, &reg);
3014 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
3015 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
3016 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
3017 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
3018 rt2800_register_write(rt2x00dev, offset, reg);
3019
3020 return 0;
3021}
Helmut Schaae7836192010-07-11 12:28:54 +02003022EXPORT_SYMBOL_GPL(rt2800_conf_tx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003023
Helmut Schaae7836192010-07-11 12:28:54 +02003024u64 rt2800_get_tsf(struct ieee80211_hw *hw)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003025{
3026 struct rt2x00_dev *rt2x00dev = hw->priv;
3027 u64 tsf;
3028 u32 reg;
3029
3030 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
3031 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
3032 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
3033 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
3034
3035 return tsf;
3036}
Helmut Schaae7836192010-07-11 12:28:54 +02003037EXPORT_SYMBOL_GPL(rt2800_get_tsf);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01003038
Helmut Schaae7836192010-07-11 12:28:54 +02003039int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
3040 enum ieee80211_ampdu_mlme_action action,
3041 struct ieee80211_sta *sta, u16 tid, u16 *ssn)
Helmut Schaa1df90802010-06-29 21:38:12 +02003042{
Helmut Schaa1df90802010-06-29 21:38:12 +02003043 int ret = 0;
3044
3045 switch (action) {
3046 case IEEE80211_AMPDU_RX_START:
3047 case IEEE80211_AMPDU_RX_STOP:
3048 /* we don't support RX aggregation yet */
3049 ret = -ENOTSUPP;
3050 break;
3051 case IEEE80211_AMPDU_TX_START:
3052 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
3053 break;
3054 case IEEE80211_AMPDU_TX_STOP:
3055 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
3056 break;
3057 case IEEE80211_AMPDU_TX_OPERATIONAL:
3058 break;
3059 default:
Ivo van Doorn4e9e58c2010-06-29 21:49:50 +02003060 WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
Helmut Schaa1df90802010-06-29 21:38:12 +02003061 }
3062
3063 return ret;
3064}
Helmut Schaae7836192010-07-11 12:28:54 +02003065EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02003066
3067MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
3068MODULE_VERSION(DRV_VERSION);
3069MODULE_DESCRIPTION("Ralink RT2800 library");
3070MODULE_LICENSE("GPL");