blob: c080fd6c806e1910ccbd69c29a69819ed090df28 [file] [log] [blame]
Benoit Cousson55d2cb02010-05-12 17:54:36 +02001/*
2 * Hardware modules present on the OMAP44xx chips
3 *
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06004 * Copyright (C) 2009-2012 Texas Instruments, Inc.
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005 * Copyright (C) 2009-2010 Nokia Corporation
6 *
7 * Paul Walmsley
8 * Benoit Cousson
9 *
10 * This file is automatically generated from the OMAP hardware databases.
11 * We respectfully ask that any modifications to this file be coordinated
12 * with the public linux-omap@vger.kernel.org mailing list and the
13 * authors above to ensure that the autogeneration scripts are kept
14 * up-to-date with the file contents.
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/io.h>
22
23#include <plat/omap_hwmod.h>
24#include <plat/cpu.h>
Avinash.H.M6d3c55f2011-07-10 05:27:16 -060025#include <plat/i2c.h>
Benoit Cousson9780a9c2010-12-07 16:26:57 -080026#include <plat/gpio.h>
Benoit Cousson531ce0d2010-12-20 18:27:19 -080027#include <plat/dma.h>
Benoit Cousson905a74d2011-02-18 14:01:06 +010028#include <plat/mcspi.h>
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +053029#include <plat/mcbsp.h>
Kishore Kadiyala6ab89462011-03-01 13:12:56 -080030#include <plat/mmc.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053031#include <plat/dmtimer.h>
Tomi Valkeinen13662dc2011-11-08 03:16:13 -070032#include <plat/common.h>
Benoit Cousson55d2cb02010-05-12 17:54:36 +020033
34#include "omap_hwmod_common_data.h"
35
Shweta Gulaticea6b942012-02-29 23:33:37 +010036#include "smartreflex.h"
Paul Walmsleyd198b512010-12-21 15:30:54 -070037#include "cm1_44xx.h"
38#include "cm2_44xx.h"
39#include "prm44xx.h"
Benoit Cousson55d2cb02010-05-12 17:54:36 +020040#include "prm-regbits-44xx.h"
Paul Walmsleyff2516f2010-12-21 15:39:15 -070041#include "wd_timer.h"
Benoit Cousson55d2cb02010-05-12 17:54:36 +020042
43/* Base offset for all OMAP4 interrupts external to MPUSS */
44#define OMAP44XX_IRQ_GIC_START 32
45
46/* Base offset for all OMAP4 dma requests */
Paul Walmsley844a3b62012-04-19 04:04:33 -060047#define OMAP44XX_DMA_REQ_START 1
Benoit Cousson55d2cb02010-05-12 17:54:36 +020048
49/*
Paul Walmsley844a3b62012-04-19 04:04:33 -060050 * IP blocks
Benoit Cousson55d2cb02010-05-12 17:54:36 +020051 */
52
53/*
Paul Walmsley42b9e382012-04-19 13:33:54 -060054 * 'c2c_target_fw' class
55 * instance(s): c2c_target_fw
56 */
57static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
58 .name = "c2c_target_fw",
59};
60
61/* c2c_target_fw */
62static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
63 .name = "c2c_target_fw",
64 .class = &omap44xx_c2c_target_fw_hwmod_class,
65 .clkdm_name = "d2d_clkdm",
66 .prcm = {
67 .omap4 = {
68 .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
69 .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
70 },
71 },
72};
73
74/*
Benoit Cousson55d2cb02010-05-12 17:54:36 +020075 * 'dmm' class
76 * instance(s): dmm
77 */
78static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +000079 .name = "dmm",
Benoit Cousson55d2cb02010-05-12 17:54:36 +020080};
81
Benoit Cousson7e69ed92011-07-09 19:14:28 -060082/* dmm */
83static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
84 { .irq = 113 + OMAP44XX_IRQ_GIC_START },
85 { .irq = -1 }
86};
87
Benoit Cousson55d2cb02010-05-12 17:54:36 +020088static struct omap_hwmod omap44xx_dmm_hwmod = {
89 .name = "dmm",
90 .class = &omap44xx_dmm_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -060091 .clkdm_name = "l3_emif_clkdm",
Paul Walmsley844a3b62012-04-19 04:04:33 -060092 .mpu_irqs = omap44xx_dmm_irqs,
Benoit Coussond0f06312011-07-10 05:56:30 -060093 .prcm = {
94 .omap4 = {
95 .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -060096 .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -060097 },
98 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +020099};
100
101/*
102 * 'emif_fw' class
103 * instance(s): emif_fw
104 */
105static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000106 .name = "emif_fw",
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200107};
108
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600109/* emif_fw */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200110static struct omap_hwmod omap44xx_emif_fw_hwmod = {
111 .name = "emif_fw",
112 .class = &omap44xx_emif_fw_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600113 .clkdm_name = "l3_emif_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600114 .prcm = {
115 .omap4 = {
116 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600117 .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600118 },
119 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200120};
121
122/*
123 * 'l3' class
124 * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
125 */
126static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000127 .name = "l3",
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200128};
129
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600130/* l3_instr */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200131static struct omap_hwmod omap44xx_l3_instr_hwmod = {
132 .name = "l3_instr",
133 .class = &omap44xx_l3_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600134 .clkdm_name = "l3_instr_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600135 .prcm = {
136 .omap4 = {
137 .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600138 .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -0600139 .modulemode = MODULEMODE_HWCTRL,
Benoit Coussond0f06312011-07-10 05:56:30 -0600140 },
141 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200142};
143
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600144/* l3_main_1 */
Benoit Cousson9b4021b2011-07-09 19:14:27 -0600145static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
146 { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
147 { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
148 { .irq = -1 }
149};
150
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200151static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
152 .name = "l3_main_1",
153 .class = &omap44xx_l3_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600154 .clkdm_name = "l3_1_clkdm",
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600155 .mpu_irqs = omap44xx_l3_main_1_irqs,
Benoit Coussond0f06312011-07-10 05:56:30 -0600156 .prcm = {
157 .omap4 = {
158 .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600159 .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600160 },
161 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200162};
163
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600164/* l3_main_2 */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200165static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
166 .name = "l3_main_2",
167 .class = &omap44xx_l3_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600168 .clkdm_name = "l3_2_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600169 .prcm = {
170 .omap4 = {
171 .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600172 .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600173 },
174 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200175};
176
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600177/* l3_main_3 */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200178static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
179 .name = "l3_main_3",
180 .class = &omap44xx_l3_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600181 .clkdm_name = "l3_instr_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600182 .prcm = {
183 .omap4 = {
184 .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600185 .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -0600186 .modulemode = MODULEMODE_HWCTRL,
Benoit Coussond0f06312011-07-10 05:56:30 -0600187 },
188 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200189};
190
191/*
192 * 'l4' class
193 * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
194 */
195static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000196 .name = "l4",
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200197};
198
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600199/* l4_abe */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200200static struct omap_hwmod omap44xx_l4_abe_hwmod = {
201 .name = "l4_abe",
202 .class = &omap44xx_l4_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600203 .clkdm_name = "abe_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600204 .prcm = {
205 .omap4 = {
206 .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
207 },
208 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200209};
210
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600211/* l4_cfg */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200212static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
213 .name = "l4_cfg",
214 .class = &omap44xx_l4_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600215 .clkdm_name = "l4_cfg_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600216 .prcm = {
217 .omap4 = {
218 .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600219 .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600220 },
221 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200222};
223
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600224/* l4_per */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200225static struct omap_hwmod omap44xx_l4_per_hwmod = {
226 .name = "l4_per",
227 .class = &omap44xx_l4_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600228 .clkdm_name = "l4_per_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600229 .prcm = {
230 .omap4 = {
231 .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600232 .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600233 },
234 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200235};
236
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600237/* l4_wkup */
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200238static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
239 .name = "l4_wkup",
240 .class = &omap44xx_l4_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600241 .clkdm_name = "l4_wkup_clkdm",
Benoit Coussond0f06312011-07-10 05:56:30 -0600242 .prcm = {
243 .omap4 = {
244 .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600245 .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
Benoit Coussond0f06312011-07-10 05:56:30 -0600246 },
247 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +0200248};
249
250/*
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700251 * 'mpu_bus' class
252 * instance(s): mpu_private
253 */
254static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000255 .name = "mpu_bus",
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700256};
257
Benoit Cousson7e69ed92011-07-09 19:14:28 -0600258/* mpu_private */
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700259static struct omap_hwmod omap44xx_mpu_private_hwmod = {
260 .name = "mpu_private",
261 .class = &omap44xx_mpu_bus_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600262 .clkdm_name = "mpuss_clkdm",
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700263};
264
265/*
266 * Modules omap_hwmod structures
267 *
268 * The following IPs are excluded for the moment because:
269 * - They do not need an explicit SW control using omap_hwmod API.
270 * - They still need to be validated with the driver
271 * properly adapted to omap_hwmod / omap_device
272 *
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700273 * cm_core
274 * cm_core_aon
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700275 * ctrl_module_core
276 * ctrl_module_pad_core
277 * ctrl_module_pad_wkup
278 * ctrl_module_wkup
279 * debugss
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700280 * efuse_ctrl_cust
281 * efuse_ctrl_std
Benoit Cousson00fe6102011-07-09 19:14:28 -0600282 * mpu_c0
283 * mpu_c1
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700284 * ocmc_ram
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700285 * ocp_wp_noc
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700286 * prcm_mpu
287 * prm
288 * scrm
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700289 * usb_phy_cm
Benoit Cousson3b54baa2010-12-21 21:08:33 -0700290 * usim
291 */
292
293/*
Benoit Cousson407a6882011-02-15 22:39:48 +0100294 * 'aess' class
295 * audio engine sub system
296 */
297
298static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
299 .rev_offs = 0x0000,
300 .sysc_offs = 0x0010,
301 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
302 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
Benoit Coussonc614ebf2011-07-01 22:54:01 +0200303 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
304 MSTANDBY_SMART_WKUP),
Benoit Cousson407a6882011-02-15 22:39:48 +0100305 .sysc_fields = &omap_hwmod_sysc_type2,
306};
307
308static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
309 .name = "aess",
310 .sysc = &omap44xx_aess_sysc,
311};
312
313/* aess */
314static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
315 { .irq = 99 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600316 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +0100317};
318
319static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
320 { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
321 { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
322 { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
323 { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
324 { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
325 { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
326 { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
327 { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600328 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +0100329};
330
Benoit Cousson407a6882011-02-15 22:39:48 +0100331static struct omap_hwmod omap44xx_aess_hwmod = {
332 .name = "aess",
333 .class = &omap44xx_aess_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600334 .clkdm_name = "abe_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +0100335 .mpu_irqs = omap44xx_aess_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +0100336 .sdma_reqs = omap44xx_aess_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +0100337 .main_clk = "aess_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -0600338 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +0100339 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600340 .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600341 .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -0600342 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +0100343 },
344 },
Benoit Cousson407a6882011-02-15 22:39:48 +0100345};
346
347/*
Paul Walmsley42b9e382012-04-19 13:33:54 -0600348 * 'c2c' class
349 * chip 2 chip interface used to plug the ape soc (omap) with an external modem
350 * soc
351 */
352
353static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
354 .name = "c2c",
355};
356
357/* c2c */
358static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
359 { .irq = 88 + OMAP44XX_IRQ_GIC_START },
360 { .irq = -1 }
361};
362
363static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
364 { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
365 { .dma_req = -1 }
366};
367
368static struct omap_hwmod omap44xx_c2c_hwmod = {
369 .name = "c2c",
370 .class = &omap44xx_c2c_hwmod_class,
371 .clkdm_name = "d2d_clkdm",
372 .mpu_irqs = omap44xx_c2c_irqs,
373 .sdma_reqs = omap44xx_c2c_sdma_reqs,
374 .prcm = {
375 .omap4 = {
376 .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
377 .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
378 },
379 },
380};
381
382/*
Benoit Cousson407a6882011-02-15 22:39:48 +0100383 * 'counter' class
384 * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
385 */
386
387static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
388 .rev_offs = 0x0000,
389 .sysc_offs = 0x0004,
390 .sysc_flags = SYSC_HAS_SIDLEMODE,
391 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
392 SIDLE_SMART_WKUP),
393 .sysc_fields = &omap_hwmod_sysc_type1,
394};
395
396static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
397 .name = "counter",
398 .sysc = &omap44xx_counter_sysc,
399};
400
401/* counter_32k */
Benoit Cousson407a6882011-02-15 22:39:48 +0100402static struct omap_hwmod omap44xx_counter_32k_hwmod = {
403 .name = "counter_32k",
404 .class = &omap44xx_counter_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600405 .clkdm_name = "l4_wkup_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +0100406 .flags = HWMOD_SWSUP_SIDLE,
407 .main_clk = "sys_32k_ck",
Benoit Cousson00fe6102011-07-09 19:14:28 -0600408 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +0100409 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600410 .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600411 .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
Benoit Cousson407a6882011-02-15 22:39:48 +0100412 },
413 },
Benoit Cousson407a6882011-02-15 22:39:48 +0100414};
415
416/*
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000417 * 'dma' class
418 * dma controller for data exchange between memory to memory (i.e. internal or
419 * external memory) and gp peripherals to memory or memory to gp peripherals
420 */
421
422static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
423 .rev_offs = 0x0000,
424 .sysc_offs = 0x002c,
425 .syss_offs = 0x0028,
426 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
427 SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
428 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
429 SYSS_HAS_RESET_STATUS),
430 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
431 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
432 .sysc_fields = &omap_hwmod_sysc_type1,
433};
434
435static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
436 .name = "dma",
437 .sysc = &omap44xx_dma_sysc,
438};
439
440/* dma dev_attr */
441static struct omap_dma_dev_attr dma_dev_attr = {
442 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
443 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
444 .lch_count = 32,
445};
446
447/* dma_system */
448static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
449 { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
450 { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
451 { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
452 { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600453 { .irq = -1 }
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000454};
455
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000456static struct omap_hwmod omap44xx_dma_system_hwmod = {
457 .name = "dma_system",
458 .class = &omap44xx_dma_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600459 .clkdm_name = "l3_dma_clkdm",
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000460 .mpu_irqs = omap44xx_dma_system_irqs,
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000461 .main_clk = "l3_div_ck",
462 .prcm = {
463 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600464 .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600465 .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000466 },
467 },
468 .dev_attr = &dma_dev_attr,
Benoit Coussond7cf5f32010-12-23 22:30:31 +0000469};
470
471/*
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000472 * 'dmic' class
473 * digital microphone controller
474 */
475
476static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
477 .rev_offs = 0x0000,
478 .sysc_offs = 0x0010,
479 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
480 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
481 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
482 SIDLE_SMART_WKUP),
483 .sysc_fields = &omap_hwmod_sysc_type2,
484};
485
486static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
487 .name = "dmic",
488 .sysc = &omap44xx_dmic_sysc,
489};
490
491/* dmic */
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000492static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
493 { .irq = 114 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600494 { .irq = -1 }
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000495};
496
497static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
498 { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600499 { .dma_req = -1 }
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000500};
501
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000502static struct omap_hwmod omap44xx_dmic_hwmod = {
503 .name = "dmic",
504 .class = &omap44xx_dmic_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600505 .clkdm_name = "abe_clkdm",
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000506 .mpu_irqs = omap44xx_dmic_irqs,
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000507 .sdma_reqs = omap44xx_dmic_sdma_reqs,
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000508 .main_clk = "dmic_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -0600509 .prcm = {
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000510 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600511 .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600512 .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -0600513 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000514 },
515 },
Benoit Cousson8ca476d2011-01-25 22:01:00 +0000516};
517
518/*
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700519 * 'dsp' class
520 * dsp sub-system
521 */
522
523static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +0000524 .name = "dsp",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700525};
526
527/* dsp */
528static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
529 { .irq = 28 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600530 { .irq = -1 }
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700531};
532
533static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700534 { .name = "dsp", .rst_shift = 0 },
Paul Walmsleyf2f57362012-04-18 19:10:02 -0600535 { .name = "mmu_cache", .rst_shift = 1 },
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700536};
537
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700538static struct omap_hwmod omap44xx_dsp_hwmod = {
539 .name = "dsp",
540 .class = &omap44xx_dsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600541 .clkdm_name = "tesla_clkdm",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700542 .mpu_irqs = omap44xx_dsp_irqs,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700543 .rst_lines = omap44xx_dsp_resets,
544 .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
545 .main_clk = "dsp_fck",
546 .prcm = {
547 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600548 .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
Benoit Coussoneaac3292011-07-10 05:56:31 -0600549 .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600550 .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -0600551 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700552 },
553 },
Benoit Cousson8f25bdc2010-12-21 21:08:34 -0700554};
555
556/*
Benoit Coussond63bd742011-01-27 11:17:03 +0000557 * 'dss' class
558 * display sub-system
559 */
560
561static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
562 .rev_offs = 0x0000,
563 .syss_offs = 0x0014,
564 .sysc_flags = SYSS_HAS_RESET_STATUS,
565};
566
567static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
568 .name = "dss",
569 .sysc = &omap44xx_dss_sysc,
Tomi Valkeinen13662dc2011-11-08 03:16:13 -0700570 .reset = omap_dss_reset,
Benoit Coussond63bd742011-01-27 11:17:03 +0000571};
572
573/* dss */
Benoit Coussond63bd742011-01-27 11:17:03 +0000574static struct omap_hwmod_opt_clk dss_opt_clks[] = {
575 { .role = "sys_clk", .clk = "dss_sys_clk" },
576 { .role = "tv_clk", .clk = "dss_tv_clk" },
Tomi Valkeinen4d0698d2011-11-08 03:16:12 -0700577 { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
Benoit Coussond63bd742011-01-27 11:17:03 +0000578};
579
580static struct omap_hwmod omap44xx_dss_hwmod = {
581 .name = "dss_core",
Tomi Valkeinen37ad0852011-11-08 03:16:11 -0700582 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000583 .class = &omap44xx_dss_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600584 .clkdm_name = "l3_dss_clkdm",
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600585 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000586 .prcm = {
587 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600588 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600589 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000590 },
591 },
592 .opt_clks = dss_opt_clks,
593 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000594};
595
596/*
597 * 'dispc' class
598 * display controller
599 */
600
601static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
602 .rev_offs = 0x0000,
603 .sysc_offs = 0x0010,
604 .syss_offs = 0x0014,
605 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
606 SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
607 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
608 SYSS_HAS_RESET_STATUS),
609 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
610 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
611 .sysc_fields = &omap_hwmod_sysc_type1,
612};
613
614static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
615 .name = "dispc",
616 .sysc = &omap44xx_dispc_sysc,
617};
618
619/* dss_dispc */
Benoit Coussond63bd742011-01-27 11:17:03 +0000620static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
621 { .irq = 25 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600622 { .irq = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000623};
624
625static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
626 { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600627 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000628};
629
Archit Tanejab923d402011-10-06 18:04:08 -0600630static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
631 .manager_count = 3,
632 .has_framedonetv_irq = 1
633};
634
Benoit Coussond63bd742011-01-27 11:17:03 +0000635static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
636 .name = "dss_dispc",
637 .class = &omap44xx_dispc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600638 .clkdm_name = "l3_dss_clkdm",
Benoit Coussond63bd742011-01-27 11:17:03 +0000639 .mpu_irqs = omap44xx_dss_dispc_irqs,
Benoit Coussond63bd742011-01-27 11:17:03 +0000640 .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600641 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000642 .prcm = {
643 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600644 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600645 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000646 },
647 },
Archit Tanejab923d402011-10-06 18:04:08 -0600648 .dev_attr = &omap44xx_dss_dispc_dev_attr
Benoit Coussond63bd742011-01-27 11:17:03 +0000649};
650
651/*
652 * 'dsi' class
653 * display serial interface controller
654 */
655
656static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
657 .rev_offs = 0x0000,
658 .sysc_offs = 0x0010,
659 .syss_offs = 0x0014,
660 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
661 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
662 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
663 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
664 .sysc_fields = &omap_hwmod_sysc_type1,
665};
666
667static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
668 .name = "dsi",
669 .sysc = &omap44xx_dsi_sysc,
670};
671
672/* dss_dsi1 */
Benoit Coussond63bd742011-01-27 11:17:03 +0000673static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
674 { .irq = 53 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600675 { .irq = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000676};
677
678static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
679 { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600680 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000681};
682
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600683static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
684 { .role = "sys_clk", .clk = "dss_sys_clk" },
685};
686
Benoit Coussond63bd742011-01-27 11:17:03 +0000687static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
688 .name = "dss_dsi1",
689 .class = &omap44xx_dsi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600690 .clkdm_name = "l3_dss_clkdm",
Benoit Coussond63bd742011-01-27 11:17:03 +0000691 .mpu_irqs = omap44xx_dss_dsi1_irqs,
Benoit Coussond63bd742011-01-27 11:17:03 +0000692 .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600693 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000694 .prcm = {
695 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600696 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600697 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000698 },
699 },
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600700 .opt_clks = dss_dsi1_opt_clks,
701 .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000702};
703
704/* dss_dsi2 */
Benoit Coussond63bd742011-01-27 11:17:03 +0000705static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
706 { .irq = 84 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600707 { .irq = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000708};
709
710static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
711 { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600712 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000713};
714
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600715static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
716 { .role = "sys_clk", .clk = "dss_sys_clk" },
717};
718
Benoit Coussond63bd742011-01-27 11:17:03 +0000719static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
720 .name = "dss_dsi2",
721 .class = &omap44xx_dsi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600722 .clkdm_name = "l3_dss_clkdm",
Benoit Coussond63bd742011-01-27 11:17:03 +0000723 .mpu_irqs = omap44xx_dss_dsi2_irqs,
Benoit Coussond63bd742011-01-27 11:17:03 +0000724 .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600725 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000726 .prcm = {
727 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600728 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600729 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000730 },
731 },
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600732 .opt_clks = dss_dsi2_opt_clks,
733 .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000734};
735
736/*
737 * 'hdmi' class
738 * hdmi controller
739 */
740
741static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
742 .rev_offs = 0x0000,
743 .sysc_offs = 0x0010,
744 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
745 SYSC_HAS_SOFTRESET),
746 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
747 SIDLE_SMART_WKUP),
748 .sysc_fields = &omap_hwmod_sysc_type2,
749};
750
751static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
752 .name = "hdmi",
753 .sysc = &omap44xx_hdmi_sysc,
754};
755
756/* dss_hdmi */
Benoit Coussond63bd742011-01-27 11:17:03 +0000757static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
758 { .irq = 101 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -0600759 { .irq = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000760};
761
762static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
763 { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600764 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000765};
766
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600767static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
768 { .role = "sys_clk", .clk = "dss_sys_clk" },
769};
770
Benoit Coussond63bd742011-01-27 11:17:03 +0000771static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
772 .name = "dss_hdmi",
773 .class = &omap44xx_hdmi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600774 .clkdm_name = "l3_dss_clkdm",
Benoit Coussond63bd742011-01-27 11:17:03 +0000775 .mpu_irqs = omap44xx_dss_hdmi_irqs,
Benoit Coussond63bd742011-01-27 11:17:03 +0000776 .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
Tomi Valkeinen4d0698d2011-11-08 03:16:12 -0700777 .main_clk = "dss_48mhz_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000778 .prcm = {
779 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600780 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600781 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000782 },
783 },
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600784 .opt_clks = dss_hdmi_opt_clks,
785 .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000786};
787
788/*
789 * 'rfbi' class
790 * remote frame buffer interface
791 */
792
793static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
794 .rev_offs = 0x0000,
795 .sysc_offs = 0x0010,
796 .syss_offs = 0x0014,
797 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
798 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
799 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
800 .sysc_fields = &omap_hwmod_sysc_type1,
801};
802
803static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
804 .name = "rfbi",
805 .sysc = &omap44xx_rfbi_sysc,
806};
807
808/* dss_rfbi */
Benoit Coussond63bd742011-01-27 11:17:03 +0000809static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
810 { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -0600811 { .dma_req = -1 }
Benoit Coussond63bd742011-01-27 11:17:03 +0000812};
813
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600814static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
815 { .role = "ick", .clk = "dss_fck" },
816};
817
Benoit Coussond63bd742011-01-27 11:17:03 +0000818static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
819 .name = "dss_rfbi",
820 .class = &omap44xx_rfbi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600821 .clkdm_name = "l3_dss_clkdm",
Benoit Coussond63bd742011-01-27 11:17:03 +0000822 .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
Tomi Valkeinenda7cdfa2011-07-09 20:39:45 -0600823 .main_clk = "dss_dss_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000824 .prcm = {
825 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600826 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600827 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000828 },
829 },
Tomi Valkeinen3a23aaf2011-07-09 20:39:44 -0600830 .opt_clks = dss_rfbi_opt_clks,
831 .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
Benoit Coussond63bd742011-01-27 11:17:03 +0000832};
833
834/*
835 * 'venc' class
836 * video encoder
837 */
838
839static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
840 .name = "venc",
841};
842
843/* dss_venc */
Benoit Coussond63bd742011-01-27 11:17:03 +0000844static struct omap_hwmod omap44xx_dss_venc_hwmod = {
845 .name = "dss_venc",
846 .class = &omap44xx_venc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -0600847 .clkdm_name = "l3_dss_clkdm",
Tomi Valkeinen4d0698d2011-11-08 03:16:12 -0700848 .main_clk = "dss_tv_clk",
Benoit Coussond63bd742011-01-27 11:17:03 +0000849 .prcm = {
850 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -0600851 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -0600852 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
Benoit Coussond63bd742011-01-27 11:17:03 +0000853 },
854 },
Benoit Coussond63bd742011-01-27 11:17:03 +0000855};
856
857/*
Paul Walmsley42b9e382012-04-19 13:33:54 -0600858 * 'elm' class
859 * bch error location module
860 */
861
862static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
863 .rev_offs = 0x0000,
864 .sysc_offs = 0x0010,
865 .syss_offs = 0x0014,
866 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
867 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
868 SYSS_HAS_RESET_STATUS),
869 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
870 .sysc_fields = &omap_hwmod_sysc_type1,
871};
872
873static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
874 .name = "elm",
875 .sysc = &omap44xx_elm_sysc,
876};
877
878/* elm */
879static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
880 { .irq = 4 + OMAP44XX_IRQ_GIC_START },
881 { .irq = -1 }
882};
883
884static struct omap_hwmod omap44xx_elm_hwmod = {
885 .name = "elm",
886 .class = &omap44xx_elm_hwmod_class,
887 .clkdm_name = "l4_per_clkdm",
888 .mpu_irqs = omap44xx_elm_irqs,
889 .prcm = {
890 .omap4 = {
891 .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
892 .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
893 },
894 },
895};
896
897/*
Paul Walmsleybf30f952012-04-19 13:33:52 -0600898 * 'emif' class
899 * external memory interface no1
900 */
901
902static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
903 .rev_offs = 0x0000,
904};
905
906static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
907 .name = "emif",
908 .sysc = &omap44xx_emif_sysc,
909};
910
911/* emif1 */
912static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
913 { .irq = 110 + OMAP44XX_IRQ_GIC_START },
914 { .irq = -1 }
915};
916
917static struct omap_hwmod omap44xx_emif1_hwmod = {
918 .name = "emif1",
919 .class = &omap44xx_emif_hwmod_class,
920 .clkdm_name = "l3_emif_clkdm",
921 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
922 .mpu_irqs = omap44xx_emif1_irqs,
923 .main_clk = "ddrphy_ck",
924 .prcm = {
925 .omap4 = {
926 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
927 .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
928 .modulemode = MODULEMODE_HWCTRL,
929 },
930 },
931};
932
933/* emif2 */
934static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
935 { .irq = 111 + OMAP44XX_IRQ_GIC_START },
936 { .irq = -1 }
937};
938
939static struct omap_hwmod omap44xx_emif2_hwmod = {
940 .name = "emif2",
941 .class = &omap44xx_emif_hwmod_class,
942 .clkdm_name = "l3_emif_clkdm",
943 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
944 .mpu_irqs = omap44xx_emif2_irqs,
945 .main_clk = "ddrphy_ck",
946 .prcm = {
947 .omap4 = {
948 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
949 .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
950 .modulemode = MODULEMODE_HWCTRL,
951 },
952 },
953};
954
955/*
Ming Leib050f682012-04-19 13:33:50 -0600956 * 'fdif' class
957 * face detection hw accelerator module
958 */
959
960static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
961 .rev_offs = 0x0000,
962 .sysc_offs = 0x0010,
963 /*
964 * FDIF needs 100 OCP clk cycles delay after a softreset before
965 * accessing sysconfig again.
966 * The lowest frequency at the moment for L3 bus is 100 MHz, so
967 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
968 *
969 * TODO: Indicate errata when available.
970 */
971 .srst_udelay = 2,
972 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
973 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
974 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
975 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
976 .sysc_fields = &omap_hwmod_sysc_type2,
977};
978
979static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
980 .name = "fdif",
981 .sysc = &omap44xx_fdif_sysc,
982};
983
984/* fdif */
985static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
986 { .irq = 69 + OMAP44XX_IRQ_GIC_START },
987 { .irq = -1 }
988};
989
990static struct omap_hwmod omap44xx_fdif_hwmod = {
991 .name = "fdif",
992 .class = &omap44xx_fdif_hwmod_class,
993 .clkdm_name = "iss_clkdm",
994 .mpu_irqs = omap44xx_fdif_irqs,
995 .main_clk = "fdif_fck",
996 .prcm = {
997 .omap4 = {
998 .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
999 .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
1000 .modulemode = MODULEMODE_SWCTRL,
1001 },
1002 },
1003};
1004
1005/*
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001006 * 'gpio' class
1007 * general purpose io module
1008 */
1009
1010static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
1011 .rev_offs = 0x0000,
1012 .sysc_offs = 0x0010,
1013 .syss_offs = 0x0114,
Benoit Cousson0cfe8752010-12-21 21:08:33 -07001014 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
1015 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1016 SYSS_HAS_RESET_STATUS),
Benoit Cousson7cffa6b2010-12-21 21:31:28 -07001017 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1018 SIDLE_SMART_WKUP),
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001019 .sysc_fields = &omap_hwmod_sysc_type1,
1020};
1021
1022static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001023 .name = "gpio",
1024 .sysc = &omap44xx_gpio_sysc,
1025 .rev = 2,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001026};
1027
1028/* gpio dev_attr */
1029static struct omap_gpio_dev_attr gpio_dev_attr = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001030 .bank_width = 32,
1031 .dbck_flag = true,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001032};
1033
1034/* gpio1 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001035static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
1036 { .irq = 29 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001037 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001038};
1039
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001040static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001041 { .role = "dbclk", .clk = "gpio1_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001042};
1043
1044static struct omap_hwmod omap44xx_gpio1_hwmod = {
1045 .name = "gpio1",
1046 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001047 .clkdm_name = "l4_wkup_clkdm",
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001048 .mpu_irqs = omap44xx_gpio1_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001049 .main_clk = "gpio1_ick",
1050 .prcm = {
1051 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001052 .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001053 .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001054 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001055 },
1056 },
1057 .opt_clks = gpio1_opt_clks,
1058 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
1059 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001060};
1061
1062/* gpio2 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001063static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
1064 { .irq = 30 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001065 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001066};
1067
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001068static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001069 { .role = "dbclk", .clk = "gpio2_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001070};
1071
1072static struct omap_hwmod omap44xx_gpio2_hwmod = {
1073 .name = "gpio2",
1074 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001075 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001076 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001077 .mpu_irqs = omap44xx_gpio2_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001078 .main_clk = "gpio2_ick",
1079 .prcm = {
1080 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001081 .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001082 .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001083 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001084 },
1085 },
1086 .opt_clks = gpio2_opt_clks,
1087 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
1088 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001089};
1090
1091/* gpio3 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001092static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
1093 { .irq = 31 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001094 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001095};
1096
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001097static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001098 { .role = "dbclk", .clk = "gpio3_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001099};
1100
1101static struct omap_hwmod omap44xx_gpio3_hwmod = {
1102 .name = "gpio3",
1103 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001104 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001105 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001106 .mpu_irqs = omap44xx_gpio3_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001107 .main_clk = "gpio3_ick",
1108 .prcm = {
1109 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001110 .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001111 .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001112 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001113 },
1114 },
1115 .opt_clks = gpio3_opt_clks,
1116 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
1117 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001118};
1119
1120/* gpio4 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001121static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
1122 { .irq = 32 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001123 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001124};
1125
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001126static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001127 { .role = "dbclk", .clk = "gpio4_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001128};
1129
1130static struct omap_hwmod omap44xx_gpio4_hwmod = {
1131 .name = "gpio4",
1132 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001133 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001134 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001135 .mpu_irqs = omap44xx_gpio4_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001136 .main_clk = "gpio4_ick",
1137 .prcm = {
1138 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001139 .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001140 .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001141 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001142 },
1143 },
1144 .opt_clks = gpio4_opt_clks,
1145 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
1146 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001147};
1148
1149/* gpio5 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001150static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
1151 { .irq = 33 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001152 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001153};
1154
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001155static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001156 { .role = "dbclk", .clk = "gpio5_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001157};
1158
1159static struct omap_hwmod omap44xx_gpio5_hwmod = {
1160 .name = "gpio5",
1161 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001162 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001163 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001164 .mpu_irqs = omap44xx_gpio5_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001165 .main_clk = "gpio5_ick",
1166 .prcm = {
1167 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001168 .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001169 .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001170 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001171 },
1172 },
1173 .opt_clks = gpio5_opt_clks,
1174 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
1175 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001176};
1177
1178/* gpio6 */
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001179static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
1180 { .irq = 34 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001181 { .irq = -1 }
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001182};
1183
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001184static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
Benoit Coussonb399bca2010-12-21 21:08:34 -07001185 { .role = "dbclk", .clk = "gpio6_dbclk" },
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001186};
1187
1188static struct omap_hwmod omap44xx_gpio6_hwmod = {
1189 .name = "gpio6",
1190 .class = &omap44xx_gpio_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001191 .clkdm_name = "l4_per_clkdm",
Benoit Coussonb399bca2010-12-21 21:08:34 -07001192 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001193 .mpu_irqs = omap44xx_gpio6_irqs,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001194 .main_clk = "gpio6_ick",
1195 .prcm = {
1196 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001197 .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001198 .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001199 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001200 },
1201 },
1202 .opt_clks = gpio6_opt_clks,
1203 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
1204 .dev_attr = &gpio_dev_attr,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001205};
1206
1207/*
Benoît Coussoneb42b5d2012-04-19 13:33:51 -06001208 * 'gpmc' class
1209 * general purpose memory controller
1210 */
1211
1212static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
1213 .rev_offs = 0x0000,
1214 .sysc_offs = 0x0010,
1215 .syss_offs = 0x0014,
1216 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
1217 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1218 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1219 .sysc_fields = &omap_hwmod_sysc_type1,
1220};
1221
1222static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
1223 .name = "gpmc",
1224 .sysc = &omap44xx_gpmc_sysc,
1225};
1226
1227/* gpmc */
1228static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
1229 { .irq = 20 + OMAP44XX_IRQ_GIC_START },
1230 { .irq = -1 }
1231};
1232
1233static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
1234 { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
1235 { .dma_req = -1 }
1236};
1237
1238static struct omap_hwmod omap44xx_gpmc_hwmod = {
1239 .name = "gpmc",
1240 .class = &omap44xx_gpmc_hwmod_class,
1241 .clkdm_name = "l3_2_clkdm",
1242 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
1243 .mpu_irqs = omap44xx_gpmc_irqs,
1244 .sdma_reqs = omap44xx_gpmc_sdma_reqs,
1245 .prcm = {
1246 .omap4 = {
1247 .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
1248 .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
1249 .modulemode = MODULEMODE_HWCTRL,
1250 },
1251 },
1252};
1253
1254/*
Paul Walmsley9def3902012-04-19 13:33:53 -06001255 * 'gpu' class
1256 * 2d/3d graphics accelerator
1257 */
1258
1259static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
1260 .rev_offs = 0x1fc00,
1261 .sysc_offs = 0x1fc10,
1262 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
1263 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1264 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
1265 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
1266 .sysc_fields = &omap_hwmod_sysc_type2,
1267};
1268
1269static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
1270 .name = "gpu",
1271 .sysc = &omap44xx_gpu_sysc,
1272};
1273
1274/* gpu */
1275static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
1276 { .irq = 21 + OMAP44XX_IRQ_GIC_START },
1277 { .irq = -1 }
1278};
1279
1280static struct omap_hwmod omap44xx_gpu_hwmod = {
1281 .name = "gpu",
1282 .class = &omap44xx_gpu_hwmod_class,
1283 .clkdm_name = "l3_gfx_clkdm",
1284 .mpu_irqs = omap44xx_gpu_irqs,
1285 .main_clk = "gpu_fck",
1286 .prcm = {
1287 .omap4 = {
1288 .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
1289 .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
1290 .modulemode = MODULEMODE_SWCTRL,
1291 },
1292 },
1293};
1294
1295/*
Paul Walmsleya091c082012-04-19 13:33:50 -06001296 * 'hdq1w' class
1297 * hdq / 1-wire serial interface controller
1298 */
1299
1300static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
1301 .rev_offs = 0x0000,
1302 .sysc_offs = 0x0014,
1303 .syss_offs = 0x0018,
1304 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
1305 SYSS_HAS_RESET_STATUS),
1306 .sysc_fields = &omap_hwmod_sysc_type1,
1307};
1308
1309static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
1310 .name = "hdq1w",
1311 .sysc = &omap44xx_hdq1w_sysc,
1312};
1313
1314/* hdq1w */
1315static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
1316 { .irq = 58 + OMAP44XX_IRQ_GIC_START },
1317 { .irq = -1 }
1318};
1319
1320static struct omap_hwmod omap44xx_hdq1w_hwmod = {
1321 .name = "hdq1w",
1322 .class = &omap44xx_hdq1w_hwmod_class,
1323 .clkdm_name = "l4_per_clkdm",
1324 .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
1325 .mpu_irqs = omap44xx_hdq1w_irqs,
1326 .main_clk = "hdq1w_fck",
1327 .prcm = {
1328 .omap4 = {
1329 .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
1330 .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
1331 .modulemode = MODULEMODE_SWCTRL,
1332 },
1333 },
1334};
1335
1336/*
Benoit Cousson407a6882011-02-15 22:39:48 +01001337 * 'hsi' class
1338 * mipi high-speed synchronous serial interface (multichannel and full-duplex
1339 * serial if)
1340 */
1341
1342static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
1343 .rev_offs = 0x0000,
1344 .sysc_offs = 0x0010,
1345 .syss_offs = 0x0014,
1346 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
1347 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
1348 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1349 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1350 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
Benoit Coussonc614ebf2011-07-01 22:54:01 +02001351 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
Benoit Cousson407a6882011-02-15 22:39:48 +01001352 .sysc_fields = &omap_hwmod_sysc_type1,
1353};
1354
1355static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
1356 .name = "hsi",
1357 .sysc = &omap44xx_hsi_sysc,
1358};
1359
1360/* hsi */
1361static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
1362 { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
1363 { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
1364 { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001365 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01001366};
1367
Benoit Cousson407a6882011-02-15 22:39:48 +01001368static struct omap_hwmod omap44xx_hsi_hwmod = {
1369 .name = "hsi",
1370 .class = &omap44xx_hsi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001371 .clkdm_name = "l3_init_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01001372 .mpu_irqs = omap44xx_hsi_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01001373 .main_clk = "hsi_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001374 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01001375 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001376 .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001377 .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001378 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01001379 },
1380 },
Benoit Cousson407a6882011-02-15 22:39:48 +01001381};
1382
1383/*
Benoit Coussonf7764712010-09-21 19:37:14 +05301384 * 'i2c' class
1385 * multimaster high-speed i2c controller
1386 */
1387
1388static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
1389 .sysc_offs = 0x0010,
1390 .syss_offs = 0x0090,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07001391 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1392 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
Benoit Cousson0cfe8752010-12-21 21:08:33 -07001393 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
Benoit Cousson7cffa6b2010-12-21 21:31:28 -07001394 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1395 SIDLE_SMART_WKUP),
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301396 .clockact = CLOCKACT_TEST_ICLK,
Benoit Coussonf7764712010-09-21 19:37:14 +05301397 .sysc_fields = &omap_hwmod_sysc_type1,
1398};
1399
1400static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001401 .name = "i2c",
1402 .sysc = &omap44xx_i2c_sysc,
Andy Greendb791a72011-07-10 05:27:15 -06001403 .rev = OMAP_I2C_IP_VERSION_2,
Avinash.H.M6d3c55f2011-07-10 05:27:16 -06001404 .reset = &omap_i2c_reset,
Benoit Coussonf7764712010-09-21 19:37:14 +05301405};
1406
Andy Green4d4441a2011-07-10 05:27:16 -06001407static struct omap_i2c_dev_attr i2c_dev_attr = {
1408 .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
1409};
1410
Benoit Coussonf7764712010-09-21 19:37:14 +05301411/* i2c1 */
Benoit Coussonf7764712010-09-21 19:37:14 +05301412static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
1413 { .irq = 56 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001414 { .irq = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301415};
1416
1417static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
1418 { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
1419 { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001420 { .dma_req = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301421};
1422
Benoit Coussonf7764712010-09-21 19:37:14 +05301423static struct omap_hwmod omap44xx_i2c1_hwmod = {
1424 .name = "i2c1",
1425 .class = &omap44xx_i2c_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001426 .clkdm_name = "l4_per_clkdm",
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301427 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
Benoit Coussonf7764712010-09-21 19:37:14 +05301428 .mpu_irqs = omap44xx_i2c1_irqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301429 .sdma_reqs = omap44xx_i2c1_sdma_reqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301430 .main_clk = "i2c1_fck",
1431 .prcm = {
1432 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001433 .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001434 .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001435 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussonf7764712010-09-21 19:37:14 +05301436 },
1437 },
Andy Green4d4441a2011-07-10 05:27:16 -06001438 .dev_attr = &i2c_dev_attr,
Benoit Coussonf7764712010-09-21 19:37:14 +05301439};
1440
1441/* i2c2 */
Benoit Coussonf7764712010-09-21 19:37:14 +05301442static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
1443 { .irq = 57 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001444 { .irq = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301445};
1446
1447static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
1448 { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
1449 { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001450 { .dma_req = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301451};
1452
Benoit Coussonf7764712010-09-21 19:37:14 +05301453static struct omap_hwmod omap44xx_i2c2_hwmod = {
1454 .name = "i2c2",
1455 .class = &omap44xx_i2c_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001456 .clkdm_name = "l4_per_clkdm",
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301457 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
Benoit Coussonf7764712010-09-21 19:37:14 +05301458 .mpu_irqs = omap44xx_i2c2_irqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301459 .sdma_reqs = omap44xx_i2c2_sdma_reqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301460 .main_clk = "i2c2_fck",
1461 .prcm = {
1462 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001463 .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001464 .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001465 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussonf7764712010-09-21 19:37:14 +05301466 },
1467 },
Andy Green4d4441a2011-07-10 05:27:16 -06001468 .dev_attr = &i2c_dev_attr,
Benoit Coussonf7764712010-09-21 19:37:14 +05301469};
1470
1471/* i2c3 */
Benoit Coussonf7764712010-09-21 19:37:14 +05301472static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
1473 { .irq = 61 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001474 { .irq = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301475};
1476
1477static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
1478 { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
1479 { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001480 { .dma_req = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301481};
1482
Benoit Coussonf7764712010-09-21 19:37:14 +05301483static struct omap_hwmod omap44xx_i2c3_hwmod = {
1484 .name = "i2c3",
1485 .class = &omap44xx_i2c_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001486 .clkdm_name = "l4_per_clkdm",
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301487 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
Benoit Coussonf7764712010-09-21 19:37:14 +05301488 .mpu_irqs = omap44xx_i2c3_irqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301489 .sdma_reqs = omap44xx_i2c3_sdma_reqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301490 .main_clk = "i2c3_fck",
1491 .prcm = {
1492 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001493 .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001494 .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001495 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussonf7764712010-09-21 19:37:14 +05301496 },
1497 },
Andy Green4d4441a2011-07-10 05:27:16 -06001498 .dev_attr = &i2c_dev_attr,
Benoit Coussonf7764712010-09-21 19:37:14 +05301499};
1500
1501/* i2c4 */
Benoit Coussonf7764712010-09-21 19:37:14 +05301502static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
1503 { .irq = 62 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001504 { .irq = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301505};
1506
1507static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
1508 { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
1509 { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001510 { .dma_req = -1 }
Benoit Coussonf7764712010-09-21 19:37:14 +05301511};
1512
Benoit Coussonf7764712010-09-21 19:37:14 +05301513static struct omap_hwmod omap44xx_i2c4_hwmod = {
1514 .name = "i2c4",
1515 .class = &omap44xx_i2c_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001516 .clkdm_name = "l4_per_clkdm",
Shubhrajyoti D3e47dc62011-12-13 16:25:54 +05301517 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
Benoit Coussonf7764712010-09-21 19:37:14 +05301518 .mpu_irqs = omap44xx_i2c4_irqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301519 .sdma_reqs = omap44xx_i2c4_sdma_reqs,
Benoit Coussonf7764712010-09-21 19:37:14 +05301520 .main_clk = "i2c4_fck",
1521 .prcm = {
1522 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001523 .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001524 .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001525 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussonf7764712010-09-21 19:37:14 +05301526 },
1527 },
Andy Green4d4441a2011-07-10 05:27:16 -06001528 .dev_attr = &i2c_dev_attr,
Benoit Coussonf7764712010-09-21 19:37:14 +05301529};
1530
1531/*
Benoit Cousson407a6882011-02-15 22:39:48 +01001532 * 'ipu' class
1533 * imaging processor unit
1534 */
1535
1536static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
1537 .name = "ipu",
1538};
1539
1540/* ipu */
1541static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
1542 { .irq = 100 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001543 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01001544};
1545
Benoit Cousson407a6882011-02-15 22:39:48 +01001546static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
Paul Walmsleyf2f57362012-04-18 19:10:02 -06001547 { .name = "cpu0", .rst_shift = 0 },
1548 { .name = "cpu1", .rst_shift = 1 },
Benoit Cousson407a6882011-02-15 22:39:48 +01001549 { .name = "mmu_cache", .rst_shift = 2 },
1550};
1551
Benoit Cousson407a6882011-02-15 22:39:48 +01001552static struct omap_hwmod omap44xx_ipu_hwmod = {
1553 .name = "ipu",
1554 .class = &omap44xx_ipu_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001555 .clkdm_name = "ducati_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01001556 .mpu_irqs = omap44xx_ipu_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01001557 .rst_lines = omap44xx_ipu_resets,
1558 .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
1559 .main_clk = "ipu_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001560 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01001561 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001562 .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
Benoit Coussoneaac3292011-07-10 05:56:31 -06001563 .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001564 .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001565 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01001566 },
1567 },
Benoit Cousson407a6882011-02-15 22:39:48 +01001568};
1569
1570/*
1571 * 'iss' class
1572 * external images sensor pixel data processor
1573 */
1574
1575static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
1576 .rev_offs = 0x0000,
1577 .sysc_offs = 0x0010,
Fernando Guzman Lugod99de7f2012-04-13 05:08:03 -06001578 /*
1579 * ISS needs 100 OCP clk cycles delay after a softreset before
1580 * accessing sysconfig again.
1581 * The lowest frequency at the moment for L3 bus is 100 MHz, so
1582 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
1583 *
1584 * TODO: Indicate errata when available.
1585 */
1586 .srst_udelay = 2,
Benoit Cousson407a6882011-02-15 22:39:48 +01001587 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
1588 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1589 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1590 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
Benoit Coussonc614ebf2011-07-01 22:54:01 +02001591 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
Benoit Cousson407a6882011-02-15 22:39:48 +01001592 .sysc_fields = &omap_hwmod_sysc_type2,
1593};
1594
1595static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
1596 .name = "iss",
1597 .sysc = &omap44xx_iss_sysc,
1598};
1599
1600/* iss */
1601static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
1602 { .irq = 24 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001603 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01001604};
1605
1606static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
1607 { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
1608 { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
1609 { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
1610 { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001611 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01001612};
1613
Benoit Cousson407a6882011-02-15 22:39:48 +01001614static struct omap_hwmod_opt_clk iss_opt_clks[] = {
1615 { .role = "ctrlclk", .clk = "iss_ctrlclk" },
1616};
1617
1618static struct omap_hwmod omap44xx_iss_hwmod = {
1619 .name = "iss",
1620 .class = &omap44xx_iss_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001621 .clkdm_name = "iss_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01001622 .mpu_irqs = omap44xx_iss_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01001623 .sdma_reqs = omap44xx_iss_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01001624 .main_clk = "iss_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001625 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01001626 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001627 .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001628 .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001629 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01001630 },
1631 },
1632 .opt_clks = iss_opt_clks,
1633 .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
Benoit Cousson407a6882011-02-15 22:39:48 +01001634};
1635
1636/*
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001637 * 'iva' class
1638 * multi-standard video encoder/decoder hardware accelerator
1639 */
1640
1641static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00001642 .name = "iva",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001643};
1644
1645/* iva */
1646static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
1647 { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
1648 { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
1649 { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001650 { .irq = -1 }
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001651};
1652
1653static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001654 { .name = "seq0", .rst_shift = 0 },
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001655 { .name = "seq1", .rst_shift = 1 },
Paul Walmsleyf2f57362012-04-18 19:10:02 -06001656 { .name = "logic", .rst_shift = 2 },
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001657};
1658
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001659static struct omap_hwmod omap44xx_iva_hwmod = {
1660 .name = "iva",
1661 .class = &omap44xx_iva_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001662 .clkdm_name = "ivahd_clkdm",
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001663 .mpu_irqs = omap44xx_iva_irqs,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001664 .rst_lines = omap44xx_iva_resets,
1665 .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
1666 .main_clk = "iva_fck",
1667 .prcm = {
1668 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001669 .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
Benoit Coussoneaac3292011-07-10 05:56:31 -06001670 .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001671 .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001672 .modulemode = MODULEMODE_HWCTRL,
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001673 },
1674 },
Benoit Cousson8f25bdc2010-12-21 21:08:34 -07001675};
1676
1677/*
Benoit Cousson407a6882011-02-15 22:39:48 +01001678 * 'kbd' class
1679 * keyboard controller
1680 */
1681
1682static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
1683 .rev_offs = 0x0000,
1684 .sysc_offs = 0x0010,
1685 .syss_offs = 0x0014,
1686 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1687 SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
1688 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1689 SYSS_HAS_RESET_STATUS),
1690 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1691 .sysc_fields = &omap_hwmod_sysc_type1,
1692};
1693
1694static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
1695 .name = "kbd",
1696 .sysc = &omap44xx_kbd_sysc,
1697};
1698
1699/* kbd */
Benoit Cousson407a6882011-02-15 22:39:48 +01001700static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
1701 { .irq = 120 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001702 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01001703};
1704
Benoit Cousson407a6882011-02-15 22:39:48 +01001705static struct omap_hwmod omap44xx_kbd_hwmod = {
1706 .name = "kbd",
1707 .class = &omap44xx_kbd_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001708 .clkdm_name = "l4_wkup_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01001709 .mpu_irqs = omap44xx_kbd_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01001710 .main_clk = "kbd_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06001711 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01001712 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001713 .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001714 .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001715 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01001716 },
1717 },
Benoit Cousson407a6882011-02-15 22:39:48 +01001718};
1719
1720/*
Benoit Coussonec5df922011-02-02 19:27:21 +00001721 * 'mailbox' class
1722 * mailbox module allowing communication between the on-chip processors using a
1723 * queued mailbox-interrupt mechanism.
1724 */
1725
1726static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
1727 .rev_offs = 0x0000,
1728 .sysc_offs = 0x0010,
1729 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
1730 SYSC_HAS_SOFTRESET),
1731 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1732 .sysc_fields = &omap_hwmod_sysc_type2,
1733};
1734
1735static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
1736 .name = "mailbox",
1737 .sysc = &omap44xx_mailbox_sysc,
1738};
1739
1740/* mailbox */
Benoit Coussonec5df922011-02-02 19:27:21 +00001741static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
1742 { .irq = 26 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001743 { .irq = -1 }
Benoit Coussonec5df922011-02-02 19:27:21 +00001744};
1745
Benoit Coussonec5df922011-02-02 19:27:21 +00001746static struct omap_hwmod omap44xx_mailbox_hwmod = {
1747 .name = "mailbox",
1748 .class = &omap44xx_mailbox_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001749 .clkdm_name = "l4_cfg_clkdm",
Benoit Coussonec5df922011-02-02 19:27:21 +00001750 .mpu_irqs = omap44xx_mailbox_irqs,
Benoit Cousson00fe6102011-07-09 19:14:28 -06001751 .prcm = {
Benoit Coussonec5df922011-02-02 19:27:21 +00001752 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001753 .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001754 .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
Benoit Coussonec5df922011-02-02 19:27:21 +00001755 },
1756 },
Benoit Coussonec5df922011-02-02 19:27:21 +00001757};
1758
1759/*
Benoît Cousson896d4e92012-04-19 13:33:54 -06001760 * 'mcasp' class
1761 * multi-channel audio serial port controller
1762 */
1763
1764/* The IP is not compliant to type1 / type2 scheme */
1765static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
1766 .sidle_shift = 0,
1767};
1768
1769static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
1770 .sysc_offs = 0x0004,
1771 .sysc_flags = SYSC_HAS_SIDLEMODE,
1772 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1773 SIDLE_SMART_WKUP),
1774 .sysc_fields = &omap_hwmod_sysc_type_mcasp,
1775};
1776
1777static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
1778 .name = "mcasp",
1779 .sysc = &omap44xx_mcasp_sysc,
1780};
1781
1782/* mcasp */
1783static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
1784 { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
1785 { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
1786 { .irq = -1 }
1787};
1788
1789static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
1790 { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
1791 { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
1792 { .dma_req = -1 }
1793};
1794
1795static struct omap_hwmod omap44xx_mcasp_hwmod = {
1796 .name = "mcasp",
1797 .class = &omap44xx_mcasp_hwmod_class,
1798 .clkdm_name = "abe_clkdm",
1799 .mpu_irqs = omap44xx_mcasp_irqs,
1800 .sdma_reqs = omap44xx_mcasp_sdma_reqs,
1801 .main_clk = "mcasp_fck",
1802 .prcm = {
1803 .omap4 = {
1804 .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
1805 .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
1806 .modulemode = MODULEMODE_SWCTRL,
1807 },
1808 },
1809};
1810
1811/*
Benoit Cousson4ddff492011-01-31 14:50:30 +00001812 * 'mcbsp' class
1813 * multi channel buffered serial port controller
1814 */
1815
1816static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
1817 .sysc_offs = 0x008c,
1818 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
1819 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1820 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1821 .sysc_fields = &omap_hwmod_sysc_type1,
1822};
1823
1824static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
1825 .name = "mcbsp",
1826 .sysc = &omap44xx_mcbsp_sysc,
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +05301827 .rev = MCBSP_CONFIG_TYPE4,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001828};
1829
1830/* mcbsp1 */
Benoit Cousson4ddff492011-01-31 14:50:30 +00001831static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
1832 { .irq = 17 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001833 { .irq = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001834};
1835
1836static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
1837 { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
1838 { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001839 { .dma_req = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001840};
1841
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001842static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
1843 { .role = "pad_fck", .clk = "pad_clks_ck" },
1844 { .role = "prcm_clk", .clk = "mcbsp1_sync_mux_ck" },
1845};
1846
Benoit Cousson4ddff492011-01-31 14:50:30 +00001847static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
1848 .name = "mcbsp1",
1849 .class = &omap44xx_mcbsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001850 .clkdm_name = "abe_clkdm",
Benoit Cousson4ddff492011-01-31 14:50:30 +00001851 .mpu_irqs = omap44xx_mcbsp1_irqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001852 .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001853 .main_clk = "mcbsp1_fck",
1854 .prcm = {
1855 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001856 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001857 .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001858 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001859 },
1860 },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001861 .opt_clks = mcbsp1_opt_clks,
1862 .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
Benoit Cousson4ddff492011-01-31 14:50:30 +00001863};
1864
1865/* mcbsp2 */
Benoit Cousson4ddff492011-01-31 14:50:30 +00001866static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
1867 { .irq = 22 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001868 { .irq = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001869};
1870
1871static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
1872 { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
1873 { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001874 { .dma_req = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001875};
1876
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001877static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
1878 { .role = "pad_fck", .clk = "pad_clks_ck" },
1879 { .role = "prcm_clk", .clk = "mcbsp2_sync_mux_ck" },
1880};
1881
Benoit Cousson4ddff492011-01-31 14:50:30 +00001882static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
1883 .name = "mcbsp2",
1884 .class = &omap44xx_mcbsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001885 .clkdm_name = "abe_clkdm",
Benoit Cousson4ddff492011-01-31 14:50:30 +00001886 .mpu_irqs = omap44xx_mcbsp2_irqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001887 .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001888 .main_clk = "mcbsp2_fck",
1889 .prcm = {
1890 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001891 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001892 .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001893 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001894 },
1895 },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001896 .opt_clks = mcbsp2_opt_clks,
1897 .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
Benoit Cousson4ddff492011-01-31 14:50:30 +00001898};
1899
1900/* mcbsp3 */
Benoit Cousson4ddff492011-01-31 14:50:30 +00001901static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
1902 { .irq = 23 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001903 { .irq = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001904};
1905
1906static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
1907 { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
1908 { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001909 { .dma_req = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001910};
1911
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001912static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
1913 { .role = "pad_fck", .clk = "pad_clks_ck" },
1914 { .role = "prcm_clk", .clk = "mcbsp3_sync_mux_ck" },
1915};
1916
Benoit Cousson4ddff492011-01-31 14:50:30 +00001917static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
1918 .name = "mcbsp3",
1919 .class = &omap44xx_mcbsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001920 .clkdm_name = "abe_clkdm",
Benoit Cousson4ddff492011-01-31 14:50:30 +00001921 .mpu_irqs = omap44xx_mcbsp3_irqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001922 .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001923 .main_clk = "mcbsp3_fck",
1924 .prcm = {
1925 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001926 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001927 .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001928 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001929 },
1930 },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001931 .opt_clks = mcbsp3_opt_clks,
1932 .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
Benoit Cousson4ddff492011-01-31 14:50:30 +00001933};
1934
1935/* mcbsp4 */
Benoit Cousson4ddff492011-01-31 14:50:30 +00001936static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
1937 { .irq = 16 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001938 { .irq = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001939};
1940
1941static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
1942 { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
1943 { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06001944 { .dma_req = -1 }
Benoit Cousson4ddff492011-01-31 14:50:30 +00001945};
1946
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001947static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
1948 { .role = "pad_fck", .clk = "pad_clks_ck" },
1949 { .role = "prcm_clk", .clk = "mcbsp4_sync_mux_ck" },
1950};
1951
Benoit Cousson4ddff492011-01-31 14:50:30 +00001952static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
1953 .name = "mcbsp4",
1954 .class = &omap44xx_mcbsp_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06001955 .clkdm_name = "l4_per_clkdm",
Benoit Cousson4ddff492011-01-31 14:50:30 +00001956 .mpu_irqs = omap44xx_mcbsp4_irqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001957 .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001958 .main_clk = "mcbsp4_fck",
1959 .prcm = {
1960 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06001961 .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06001962 .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06001963 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson4ddff492011-01-31 14:50:30 +00001964 },
1965 },
Paul Walmsley503d0ea2012-04-04 09:11:48 -06001966 .opt_clks = mcbsp4_opt_clks,
1967 .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
Benoit Cousson4ddff492011-01-31 14:50:30 +00001968};
1969
1970/*
Benoit Cousson407a6882011-02-15 22:39:48 +01001971 * 'mcpdm' class
1972 * multi channel pdm controller (proprietary interface with phoenix power
1973 * ic)
1974 */
1975
1976static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
1977 .rev_offs = 0x0000,
1978 .sysc_offs = 0x0010,
1979 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
1980 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1981 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1982 SIDLE_SMART_WKUP),
1983 .sysc_fields = &omap_hwmod_sysc_type2,
1984};
1985
1986static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
1987 .name = "mcpdm",
1988 .sysc = &omap44xx_mcpdm_sysc,
1989};
1990
1991/* mcpdm */
Benoit Cousson407a6882011-02-15 22:39:48 +01001992static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
1993 { .irq = 112 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06001994 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01001995};
1996
1997static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
1998 { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
1999 { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002000 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002001};
2002
Benoit Cousson407a6882011-02-15 22:39:48 +01002003static struct omap_hwmod omap44xx_mcpdm_hwmod = {
2004 .name = "mcpdm",
2005 .class = &omap44xx_mcpdm_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002006 .clkdm_name = "abe_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002007 .mpu_irqs = omap44xx_mcpdm_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002008 .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002009 .main_clk = "mcpdm_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002010 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002011 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002012 .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002013 .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002014 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002015 },
2016 },
Benoit Cousson407a6882011-02-15 22:39:48 +01002017};
2018
2019/*
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302020 * 'mcspi' class
2021 * multichannel serial port interface (mcspi) / master/slave synchronous serial
2022 * bus
2023 */
2024
2025static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
2026 .rev_offs = 0x0000,
2027 .sysc_offs = 0x0010,
2028 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2029 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2030 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2031 SIDLE_SMART_WKUP),
2032 .sysc_fields = &omap_hwmod_sysc_type2,
2033};
2034
2035static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
2036 .name = "mcspi",
2037 .sysc = &omap44xx_mcspi_sysc,
Benoit Cousson905a74d2011-02-18 14:01:06 +01002038 .rev = OMAP4_MCSPI_REV,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302039};
2040
2041/* mcspi1 */
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302042static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
2043 { .irq = 65 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002044 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302045};
2046
2047static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
2048 { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
2049 { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
2050 { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
2051 { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
2052 { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
2053 { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
2054 { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
2055 { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002056 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302057};
2058
Benoit Cousson905a74d2011-02-18 14:01:06 +01002059/* mcspi1 dev_attr */
2060static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
2061 .num_chipselect = 4,
2062};
2063
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302064static struct omap_hwmod omap44xx_mcspi1_hwmod = {
2065 .name = "mcspi1",
2066 .class = &omap44xx_mcspi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002067 .clkdm_name = "l4_per_clkdm",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302068 .mpu_irqs = omap44xx_mcspi1_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302069 .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302070 .main_clk = "mcspi1_fck",
2071 .prcm = {
2072 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002073 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002074 .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002075 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302076 },
2077 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01002078 .dev_attr = &mcspi1_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302079};
2080
2081/* mcspi2 */
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302082static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
2083 { .irq = 66 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002084 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302085};
2086
2087static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
2088 { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
2089 { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
2090 { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
2091 { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002092 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302093};
2094
Benoit Cousson905a74d2011-02-18 14:01:06 +01002095/* mcspi2 dev_attr */
2096static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
2097 .num_chipselect = 2,
2098};
2099
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302100static struct omap_hwmod omap44xx_mcspi2_hwmod = {
2101 .name = "mcspi2",
2102 .class = &omap44xx_mcspi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002103 .clkdm_name = "l4_per_clkdm",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302104 .mpu_irqs = omap44xx_mcspi2_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302105 .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302106 .main_clk = "mcspi2_fck",
2107 .prcm = {
2108 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002109 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002110 .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002111 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302112 },
2113 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01002114 .dev_attr = &mcspi2_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302115};
2116
2117/* mcspi3 */
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302118static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
2119 { .irq = 91 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002120 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302121};
2122
2123static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
2124 { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
2125 { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
2126 { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
2127 { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002128 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302129};
2130
Benoit Cousson905a74d2011-02-18 14:01:06 +01002131/* mcspi3 dev_attr */
2132static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
2133 .num_chipselect = 2,
2134};
2135
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302136static struct omap_hwmod omap44xx_mcspi3_hwmod = {
2137 .name = "mcspi3",
2138 .class = &omap44xx_mcspi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002139 .clkdm_name = "l4_per_clkdm",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302140 .mpu_irqs = omap44xx_mcspi3_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302141 .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302142 .main_clk = "mcspi3_fck",
2143 .prcm = {
2144 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002145 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002146 .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002147 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302148 },
2149 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01002150 .dev_attr = &mcspi3_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302151};
2152
2153/* mcspi4 */
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302154static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
2155 { .irq = 48 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002156 { .irq = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302157};
2158
2159static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
2160 { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
2161 { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002162 { .dma_req = -1 }
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302163};
2164
Benoit Cousson905a74d2011-02-18 14:01:06 +01002165/* mcspi4 dev_attr */
2166static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
2167 .num_chipselect = 1,
2168};
2169
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302170static struct omap_hwmod omap44xx_mcspi4_hwmod = {
2171 .name = "mcspi4",
2172 .class = &omap44xx_mcspi_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002173 .clkdm_name = "l4_per_clkdm",
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302174 .mpu_irqs = omap44xx_mcspi4_irqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302175 .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302176 .main_clk = "mcspi4_fck",
2177 .prcm = {
2178 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002179 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002180 .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002181 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302182 },
2183 },
Benoit Cousson905a74d2011-02-18 14:01:06 +01002184 .dev_attr = &mcspi4_dev_attr,
Benoit Cousson9bcbd7f2011-02-02 17:52:13 +05302185};
2186
2187/*
Benoit Cousson407a6882011-02-15 22:39:48 +01002188 * 'mmc' class
2189 * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
2190 */
2191
2192static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
2193 .rev_offs = 0x0000,
2194 .sysc_offs = 0x0010,
2195 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
2196 SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
2197 SYSC_HAS_SOFTRESET),
2198 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2199 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
Benoit Coussonc614ebf2011-07-01 22:54:01 +02002200 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
Benoit Cousson407a6882011-02-15 22:39:48 +01002201 .sysc_fields = &omap_hwmod_sysc_type2,
2202};
2203
2204static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
2205 .name = "mmc",
2206 .sysc = &omap44xx_mmc_sysc,
2207};
2208
2209/* mmc1 */
2210static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
2211 { .irq = 83 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002212 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002213};
2214
2215static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
2216 { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
2217 { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002218 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002219};
2220
Kishore Kadiyala6ab89462011-03-01 13:12:56 -08002221/* mmc1 dev_attr */
2222static struct omap_mmc_dev_attr mmc1_dev_attr = {
2223 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
2224};
2225
Benoit Cousson407a6882011-02-15 22:39:48 +01002226static struct omap_hwmod omap44xx_mmc1_hwmod = {
2227 .name = "mmc1",
2228 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002229 .clkdm_name = "l3_init_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002230 .mpu_irqs = omap44xx_mmc1_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002231 .sdma_reqs = omap44xx_mmc1_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002232 .main_clk = "mmc1_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002233 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002234 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002235 .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002236 .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002237 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002238 },
2239 },
Kishore Kadiyala6ab89462011-03-01 13:12:56 -08002240 .dev_attr = &mmc1_dev_attr,
Benoit Cousson407a6882011-02-15 22:39:48 +01002241};
2242
2243/* mmc2 */
2244static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
2245 { .irq = 86 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002246 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002247};
2248
2249static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
2250 { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
2251 { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002252 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002253};
2254
Benoit Cousson407a6882011-02-15 22:39:48 +01002255static struct omap_hwmod omap44xx_mmc2_hwmod = {
2256 .name = "mmc2",
2257 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002258 .clkdm_name = "l3_init_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002259 .mpu_irqs = omap44xx_mmc2_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002260 .sdma_reqs = omap44xx_mmc2_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002261 .main_clk = "mmc2_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002262 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002263 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002264 .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002265 .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002266 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002267 },
2268 },
Benoit Cousson407a6882011-02-15 22:39:48 +01002269};
2270
2271/* mmc3 */
Benoit Cousson407a6882011-02-15 22:39:48 +01002272static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
2273 { .irq = 94 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002274 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002275};
2276
2277static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
2278 { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
2279 { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002280 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002281};
2282
Benoit Cousson407a6882011-02-15 22:39:48 +01002283static struct omap_hwmod omap44xx_mmc3_hwmod = {
2284 .name = "mmc3",
2285 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002286 .clkdm_name = "l4_per_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002287 .mpu_irqs = omap44xx_mmc3_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002288 .sdma_reqs = omap44xx_mmc3_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002289 .main_clk = "mmc3_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002290 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002291 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002292 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002293 .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002294 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002295 },
2296 },
Benoit Cousson407a6882011-02-15 22:39:48 +01002297};
2298
2299/* mmc4 */
Benoit Cousson407a6882011-02-15 22:39:48 +01002300static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
2301 { .irq = 96 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002302 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002303};
2304
2305static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
2306 { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
2307 { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002308 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002309};
2310
Benoit Cousson407a6882011-02-15 22:39:48 +01002311static struct omap_hwmod omap44xx_mmc4_hwmod = {
2312 .name = "mmc4",
2313 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002314 .clkdm_name = "l4_per_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002315 .mpu_irqs = omap44xx_mmc4_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002316 .sdma_reqs = omap44xx_mmc4_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002317 .main_clk = "mmc4_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002318 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002319 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002320 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002321 .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002322 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002323 },
2324 },
Benoit Cousson407a6882011-02-15 22:39:48 +01002325};
2326
2327/* mmc5 */
Benoit Cousson407a6882011-02-15 22:39:48 +01002328static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
2329 { .irq = 59 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002330 { .irq = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002331};
2332
2333static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
2334 { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
2335 { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06002336 { .dma_req = -1 }
Benoit Cousson407a6882011-02-15 22:39:48 +01002337};
2338
Benoit Cousson407a6882011-02-15 22:39:48 +01002339static struct omap_hwmod omap44xx_mmc5_hwmod = {
2340 .name = "mmc5",
2341 .class = &omap44xx_mmc_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002342 .clkdm_name = "l4_per_clkdm",
Benoit Cousson407a6882011-02-15 22:39:48 +01002343 .mpu_irqs = omap44xx_mmc5_irqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002344 .sdma_reqs = omap44xx_mmc5_sdma_reqs,
Benoit Cousson407a6882011-02-15 22:39:48 +01002345 .main_clk = "mmc5_fck",
Benoit Cousson00fe6102011-07-09 19:14:28 -06002346 .prcm = {
Benoit Cousson407a6882011-02-15 22:39:48 +01002347 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002348 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002349 .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002350 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson407a6882011-02-15 22:39:48 +01002351 },
2352 },
Benoit Cousson407a6882011-02-15 22:39:48 +01002353};
2354
2355/*
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002356 * 'mpu' class
2357 * mpu sub-system
2358 */
2359
2360static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00002361 .name = "mpu",
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002362};
2363
2364/* mpu */
2365static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
2366 { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
2367 { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
2368 { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002369 { .irq = -1 }
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002370};
2371
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002372static struct omap_hwmod omap44xx_mpu_hwmod = {
2373 .name = "mpu",
2374 .class = &omap44xx_mpu_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002375 .clkdm_name = "mpuss_clkdm",
Benoit Cousson7ecc53732011-07-09 19:14:28 -06002376 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002377 .mpu_irqs = omap44xx_mpu_irqs,
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002378 .main_clk = "dpll_mpu_m2_ck",
2379 .prcm = {
2380 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002381 .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002382 .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002383 },
2384 },
Benoit Cousson55d2cb02010-05-12 17:54:36 +02002385};
2386
Benoit Cousson92b18d12010-09-23 20:02:41 +05302387/*
Benoît Cousson0c668872012-04-19 13:33:55 -06002388 * 'ocp2scp' class
2389 * bridge to transform ocp interface protocol to scp (serial control port)
2390 * protocol
2391 */
2392
2393static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
2394 .name = "ocp2scp",
2395};
2396
2397/* ocp2scp_usb_phy */
2398static struct omap_hwmod_opt_clk ocp2scp_usb_phy_opt_clks[] = {
2399 { .role = "phy_48m", .clk = "ocp2scp_usb_phy_phy_48m" },
2400};
2401
2402static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
2403 .name = "ocp2scp_usb_phy",
2404 .class = &omap44xx_ocp2scp_hwmod_class,
2405 .clkdm_name = "l3_init_clkdm",
2406 .prcm = {
2407 .omap4 = {
2408 .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
2409 .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
2410 .modulemode = MODULEMODE_HWCTRL,
2411 },
2412 },
2413 .opt_clks = ocp2scp_usb_phy_opt_clks,
2414 .opt_clks_cnt = ARRAY_SIZE(ocp2scp_usb_phy_opt_clks),
2415};
2416
2417/*
Paul Walmsley42b9e382012-04-19 13:33:54 -06002418 * 'sl2if' class
2419 * shared level 2 memory interface
2420 */
2421
2422static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
2423 .name = "sl2if",
2424};
2425
2426/* sl2if */
2427static struct omap_hwmod omap44xx_sl2if_hwmod = {
2428 .name = "sl2if",
2429 .class = &omap44xx_sl2if_hwmod_class,
2430 .clkdm_name = "ivahd_clkdm",
2431 .prcm = {
2432 .omap4 = {
2433 .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
2434 .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
2435 .modulemode = MODULEMODE_HWCTRL,
2436 },
2437 },
2438};
2439
2440/*
Benoît Cousson1e3b5e592012-04-19 13:33:53 -06002441 * 'slimbus' class
2442 * bidirectional, multi-drop, multi-channel two-line serial interface between
2443 * the device and external components
2444 */
2445
2446static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
2447 .rev_offs = 0x0000,
2448 .sysc_offs = 0x0010,
2449 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
2450 SYSC_HAS_SOFTRESET),
2451 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2452 SIDLE_SMART_WKUP),
2453 .sysc_fields = &omap_hwmod_sysc_type2,
2454};
2455
2456static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
2457 .name = "slimbus",
2458 .sysc = &omap44xx_slimbus_sysc,
2459};
2460
2461/* slimbus1 */
2462static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
2463 { .irq = 97 + OMAP44XX_IRQ_GIC_START },
2464 { .irq = -1 }
2465};
2466
2467static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
2468 { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
2469 { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
2470 { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
2471 { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
2472 { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
2473 { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
2474 { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
2475 { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
2476 { .dma_req = -1 }
2477};
2478
2479static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
2480 { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
2481 { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
2482 { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
2483 { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
2484};
2485
2486static struct omap_hwmod omap44xx_slimbus1_hwmod = {
2487 .name = "slimbus1",
2488 .class = &omap44xx_slimbus_hwmod_class,
2489 .clkdm_name = "abe_clkdm",
2490 .mpu_irqs = omap44xx_slimbus1_irqs,
2491 .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
2492 .prcm = {
2493 .omap4 = {
2494 .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
2495 .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
2496 .modulemode = MODULEMODE_SWCTRL,
2497 },
2498 },
2499 .opt_clks = slimbus1_opt_clks,
2500 .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
2501};
2502
2503/* slimbus2 */
2504static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
2505 { .irq = 98 + OMAP44XX_IRQ_GIC_START },
2506 { .irq = -1 }
2507};
2508
2509static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
2510 { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
2511 { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
2512 { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
2513 { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
2514 { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
2515 { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
2516 { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
2517 { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
2518 { .dma_req = -1 }
2519};
2520
2521static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
2522 { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
2523 { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
2524 { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
2525};
2526
2527static struct omap_hwmod omap44xx_slimbus2_hwmod = {
2528 .name = "slimbus2",
2529 .class = &omap44xx_slimbus_hwmod_class,
2530 .clkdm_name = "l4_per_clkdm",
2531 .mpu_irqs = omap44xx_slimbus2_irqs,
2532 .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
2533 .prcm = {
2534 .omap4 = {
2535 .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
2536 .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
2537 .modulemode = MODULEMODE_SWCTRL,
2538 },
2539 },
2540 .opt_clks = slimbus2_opt_clks,
2541 .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
2542};
2543
2544/*
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002545 * 'smartreflex' class
2546 * smartreflex module (monitor silicon performance and outputs a measure of
2547 * performance error)
2548 */
2549
2550/* The IP is not compliant to type1 / type2 scheme */
2551static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
2552 .sidle_shift = 24,
2553 .enwkup_shift = 26,
2554};
2555
2556static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
2557 .sysc_offs = 0x0038,
2558 .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
2559 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2560 SIDLE_SMART_WKUP),
2561 .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
2562};
2563
2564static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00002565 .name = "smartreflex",
2566 .sysc = &omap44xx_smartreflex_sysc,
2567 .rev = 2,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002568};
2569
2570/* smartreflex_core */
Shweta Gulaticea6b942012-02-29 23:33:37 +01002571static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
2572 .sensor_voltdm_name = "core",
2573};
2574
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002575static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
2576 { .irq = 19 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002577 { .irq = -1 }
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002578};
2579
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002580static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
2581 .name = "smartreflex_core",
2582 .class = &omap44xx_smartreflex_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002583 .clkdm_name = "l4_ao_clkdm",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002584 .mpu_irqs = omap44xx_smartreflex_core_irqs,
Paul Walmsley212738a2011-07-09 19:14:06 -06002585
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002586 .main_clk = "smartreflex_core_fck",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002587 .prcm = {
2588 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002589 .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002590 .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002591 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002592 },
2593 },
Shweta Gulaticea6b942012-02-29 23:33:37 +01002594 .dev_attr = &smartreflex_core_dev_attr,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002595};
2596
2597/* smartreflex_iva */
Shweta Gulaticea6b942012-02-29 23:33:37 +01002598static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
2599 .sensor_voltdm_name = "iva",
2600};
2601
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002602static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
2603 { .irq = 102 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002604 { .irq = -1 }
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002605};
2606
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002607static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
2608 .name = "smartreflex_iva",
2609 .class = &omap44xx_smartreflex_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002610 .clkdm_name = "l4_ao_clkdm",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002611 .mpu_irqs = omap44xx_smartreflex_iva_irqs,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002612 .main_clk = "smartreflex_iva_fck",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002613 .prcm = {
2614 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002615 .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002616 .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002617 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002618 },
2619 },
Shweta Gulaticea6b942012-02-29 23:33:37 +01002620 .dev_attr = &smartreflex_iva_dev_attr,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002621};
2622
2623/* smartreflex_mpu */
Shweta Gulaticea6b942012-02-29 23:33:37 +01002624static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
2625 .sensor_voltdm_name = "mpu",
2626};
2627
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002628static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
2629 { .irq = 18 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002630 { .irq = -1 }
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002631};
2632
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002633static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
2634 .name = "smartreflex_mpu",
2635 .class = &omap44xx_smartreflex_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002636 .clkdm_name = "l4_ao_clkdm",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002637 .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002638 .main_clk = "smartreflex_mpu_fck",
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002639 .prcm = {
2640 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002641 .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002642 .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002643 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002644 },
2645 },
Shweta Gulaticea6b942012-02-29 23:33:37 +01002646 .dev_attr = &smartreflex_mpu_dev_attr,
Benoit Cousson1f6a7172010-12-23 22:30:30 +00002647};
2648
2649/*
Benoit Coussond11c2172011-02-02 12:04:36 +00002650 * 'spinlock' class
2651 * spinlock provides hardware assistance for synchronizing the processes
2652 * running on multiple processors
2653 */
2654
2655static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
2656 .rev_offs = 0x0000,
2657 .sysc_offs = 0x0010,
2658 .syss_offs = 0x0014,
2659 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
2660 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
2661 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
2662 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2663 SIDLE_SMART_WKUP),
2664 .sysc_fields = &omap_hwmod_sysc_type1,
2665};
2666
2667static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
2668 .name = "spinlock",
2669 .sysc = &omap44xx_spinlock_sysc,
2670};
2671
2672/* spinlock */
Benoit Coussond11c2172011-02-02 12:04:36 +00002673static struct omap_hwmod omap44xx_spinlock_hwmod = {
2674 .name = "spinlock",
2675 .class = &omap44xx_spinlock_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002676 .clkdm_name = "l4_cfg_clkdm",
Benoit Coussond11c2172011-02-02 12:04:36 +00002677 .prcm = {
2678 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002679 .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002680 .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
Benoit Coussond11c2172011-02-02 12:04:36 +00002681 },
2682 },
Benoit Coussond11c2172011-02-02 12:04:36 +00002683};
2684
2685/*
Benoit Cousson35d1a662011-02-11 11:17:14 +00002686 * 'timer' class
2687 * general purpose timer module with accurate 1ms tick
2688 * This class contains several variants: ['timer_1ms', 'timer']
2689 */
2690
2691static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
2692 .rev_offs = 0x0000,
2693 .sysc_offs = 0x0010,
2694 .syss_offs = 0x0014,
2695 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
2696 SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
2697 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2698 SYSS_HAS_RESET_STATUS),
2699 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2700 .sysc_fields = &omap_hwmod_sysc_type1,
2701};
2702
2703static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
2704 .name = "timer",
2705 .sysc = &omap44xx_timer_1ms_sysc,
2706};
2707
2708static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
2709 .rev_offs = 0x0000,
2710 .sysc_offs = 0x0010,
2711 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2712 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2713 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2714 SIDLE_SMART_WKUP),
2715 .sysc_fields = &omap_hwmod_sysc_type2,
2716};
2717
2718static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
2719 .name = "timer",
2720 .sysc = &omap44xx_timer_sysc,
2721};
2722
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302723/* always-on timers dev attribute */
2724static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
2725 .timer_capability = OMAP_TIMER_ALWON,
2726};
2727
2728/* pwm timers dev attribute */
2729static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
2730 .timer_capability = OMAP_TIMER_HAS_PWM,
2731};
2732
Benoit Cousson35d1a662011-02-11 11:17:14 +00002733/* timer1 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002734static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
2735 { .irq = 37 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002736 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002737};
2738
Benoit Cousson35d1a662011-02-11 11:17:14 +00002739static struct omap_hwmod omap44xx_timer1_hwmod = {
2740 .name = "timer1",
2741 .class = &omap44xx_timer_1ms_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002742 .clkdm_name = "l4_wkup_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002743 .mpu_irqs = omap44xx_timer1_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002744 .main_clk = "timer1_fck",
2745 .prcm = {
2746 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002747 .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002748 .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002749 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002750 },
2751 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302752 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002753};
2754
2755/* timer2 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002756static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
2757 { .irq = 38 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002758 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002759};
2760
Benoit Cousson35d1a662011-02-11 11:17:14 +00002761static struct omap_hwmod omap44xx_timer2_hwmod = {
2762 .name = "timer2",
2763 .class = &omap44xx_timer_1ms_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002764 .clkdm_name = "l4_per_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002765 .mpu_irqs = omap44xx_timer2_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002766 .main_clk = "timer2_fck",
2767 .prcm = {
2768 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002769 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002770 .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002771 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002772 },
2773 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302774 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002775};
2776
2777/* timer3 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002778static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
2779 { .irq = 39 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002780 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002781};
2782
Benoit Cousson35d1a662011-02-11 11:17:14 +00002783static struct omap_hwmod omap44xx_timer3_hwmod = {
2784 .name = "timer3",
2785 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002786 .clkdm_name = "l4_per_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002787 .mpu_irqs = omap44xx_timer3_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002788 .main_clk = "timer3_fck",
2789 .prcm = {
2790 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002791 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002792 .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002793 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002794 },
2795 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302796 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002797};
2798
2799/* timer4 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002800static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
2801 { .irq = 40 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002802 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002803};
2804
Benoit Cousson35d1a662011-02-11 11:17:14 +00002805static struct omap_hwmod omap44xx_timer4_hwmod = {
2806 .name = "timer4",
2807 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002808 .clkdm_name = "l4_per_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002809 .mpu_irqs = omap44xx_timer4_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002810 .main_clk = "timer4_fck",
2811 .prcm = {
2812 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002813 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002814 .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002815 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002816 },
2817 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302818 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002819};
2820
2821/* timer5 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002822static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
2823 { .irq = 41 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002824 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002825};
2826
Benoit Cousson35d1a662011-02-11 11:17:14 +00002827static struct omap_hwmod omap44xx_timer5_hwmod = {
2828 .name = "timer5",
2829 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002830 .clkdm_name = "abe_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002831 .mpu_irqs = omap44xx_timer5_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002832 .main_clk = "timer5_fck",
2833 .prcm = {
2834 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002835 .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002836 .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002837 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002838 },
2839 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302840 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002841};
2842
2843/* timer6 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002844static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
2845 { .irq = 42 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002846 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002847};
2848
Benoit Cousson35d1a662011-02-11 11:17:14 +00002849static struct omap_hwmod omap44xx_timer6_hwmod = {
2850 .name = "timer6",
2851 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002852 .clkdm_name = "abe_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002853 .mpu_irqs = omap44xx_timer6_irqs,
Paul Walmsley212738a2011-07-09 19:14:06 -06002854
Benoit Cousson35d1a662011-02-11 11:17:14 +00002855 .main_clk = "timer6_fck",
2856 .prcm = {
2857 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002858 .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002859 .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002860 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002861 },
2862 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302863 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002864};
2865
2866/* timer7 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002867static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
2868 { .irq = 43 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002869 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002870};
2871
Benoit Cousson35d1a662011-02-11 11:17:14 +00002872static struct omap_hwmod omap44xx_timer7_hwmod = {
2873 .name = "timer7",
2874 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002875 .clkdm_name = "abe_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002876 .mpu_irqs = omap44xx_timer7_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002877 .main_clk = "timer7_fck",
2878 .prcm = {
2879 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002880 .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002881 .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002882 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002883 },
2884 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302885 .dev_attr = &capability_alwon_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002886};
2887
2888/* timer8 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002889static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
2890 { .irq = 44 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002891 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002892};
2893
Benoit Cousson35d1a662011-02-11 11:17:14 +00002894static struct omap_hwmod omap44xx_timer8_hwmod = {
2895 .name = "timer8",
2896 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002897 .clkdm_name = "abe_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002898 .mpu_irqs = omap44xx_timer8_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002899 .main_clk = "timer8_fck",
2900 .prcm = {
2901 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002902 .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002903 .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002904 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002905 },
2906 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302907 .dev_attr = &capability_pwm_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002908};
2909
2910/* timer9 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002911static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
2912 { .irq = 45 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002913 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002914};
2915
Benoit Cousson35d1a662011-02-11 11:17:14 +00002916static struct omap_hwmod omap44xx_timer9_hwmod = {
2917 .name = "timer9",
2918 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002919 .clkdm_name = "l4_per_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002920 .mpu_irqs = omap44xx_timer9_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002921 .main_clk = "timer9_fck",
2922 .prcm = {
2923 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002924 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002925 .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002926 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002927 },
2928 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302929 .dev_attr = &capability_pwm_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002930};
2931
2932/* timer10 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002933static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
2934 { .irq = 46 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002935 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002936};
2937
Benoit Cousson35d1a662011-02-11 11:17:14 +00002938static struct omap_hwmod omap44xx_timer10_hwmod = {
2939 .name = "timer10",
2940 .class = &omap44xx_timer_1ms_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002941 .clkdm_name = "l4_per_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002942 .mpu_irqs = omap44xx_timer10_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002943 .main_clk = "timer10_fck",
2944 .prcm = {
2945 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002946 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002947 .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002948 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002949 },
2950 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302951 .dev_attr = &capability_pwm_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002952};
2953
2954/* timer11 */
Benoit Cousson35d1a662011-02-11 11:17:14 +00002955static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
2956 { .irq = 47 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06002957 { .irq = -1 }
Benoit Cousson35d1a662011-02-11 11:17:14 +00002958};
2959
Benoit Cousson35d1a662011-02-11 11:17:14 +00002960static struct omap_hwmod omap44xx_timer11_hwmod = {
2961 .name = "timer11",
2962 .class = &omap44xx_timer_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06002963 .clkdm_name = "l4_per_clkdm",
Benoit Cousson35d1a662011-02-11 11:17:14 +00002964 .mpu_irqs = omap44xx_timer11_irqs,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002965 .main_clk = "timer11_fck",
2966 .prcm = {
2967 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06002968 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06002969 .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06002970 .modulemode = MODULEMODE_SWCTRL,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002971 },
2972 },
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +05302973 .dev_attr = &capability_pwm_dev_attr,
Benoit Cousson35d1a662011-02-11 11:17:14 +00002974};
2975
2976/*
Benoit Coussondb12ba52010-09-27 20:19:19 +05302977 * 'uart' class
2978 * universal asynchronous receiver/transmitter (uart)
2979 */
2980
2981static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
2982 .rev_offs = 0x0050,
2983 .sysc_offs = 0x0054,
2984 .syss_offs = 0x0058,
Benoit Cousson3b54baa2010-12-21 21:08:33 -07002985 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
Benoit Cousson0cfe8752010-12-21 21:08:33 -07002986 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2987 SYSS_HAS_RESET_STATUS),
Benoit Cousson7cffa6b2010-12-21 21:31:28 -07002988 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2989 SIDLE_SMART_WKUP),
Benoit Coussondb12ba52010-09-27 20:19:19 +05302990 .sysc_fields = &omap_hwmod_sysc_type1,
2991};
2992
2993static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
Benoit Coussonfe134712010-12-23 22:30:32 +00002994 .name = "uart",
2995 .sysc = &omap44xx_uart_sysc,
Benoit Coussondb12ba52010-09-27 20:19:19 +05302996};
2997
2998/* uart1 */
Benoit Coussondb12ba52010-09-27 20:19:19 +05302999static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
3000 { .irq = 72 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003001 { .irq = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05303002};
3003
3004static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
3005 { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
3006 { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003007 { .dma_req = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05303008};
3009
Benoit Coussondb12ba52010-09-27 20:19:19 +05303010static struct omap_hwmod omap44xx_uart1_hwmod = {
3011 .name = "uart1",
3012 .class = &omap44xx_uart_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06003013 .clkdm_name = "l4_per_clkdm",
Benoit Coussondb12ba52010-09-27 20:19:19 +05303014 .mpu_irqs = omap44xx_uart1_irqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303015 .sdma_reqs = omap44xx_uart1_sdma_reqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303016 .main_clk = "uart1_fck",
3017 .prcm = {
3018 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06003019 .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06003020 .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06003021 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303022 },
3023 },
Benoit Coussondb12ba52010-09-27 20:19:19 +05303024};
3025
3026/* uart2 */
Benoit Coussondb12ba52010-09-27 20:19:19 +05303027static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
3028 { .irq = 73 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003029 { .irq = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05303030};
3031
3032static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
3033 { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
3034 { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003035 { .dma_req = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05303036};
3037
Benoit Coussondb12ba52010-09-27 20:19:19 +05303038static struct omap_hwmod omap44xx_uart2_hwmod = {
3039 .name = "uart2",
3040 .class = &omap44xx_uart_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06003041 .clkdm_name = "l4_per_clkdm",
Benoit Coussondb12ba52010-09-27 20:19:19 +05303042 .mpu_irqs = omap44xx_uart2_irqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303043 .sdma_reqs = omap44xx_uart2_sdma_reqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303044 .main_clk = "uart2_fck",
3045 .prcm = {
3046 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06003047 .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06003048 .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06003049 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303050 },
3051 },
Benoit Coussondb12ba52010-09-27 20:19:19 +05303052};
3053
3054/* uart3 */
Benoit Coussondb12ba52010-09-27 20:19:19 +05303055static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
3056 { .irq = 74 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003057 { .irq = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05303058};
3059
3060static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
3061 { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
3062 { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003063 { .dma_req = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05303064};
3065
Benoit Coussondb12ba52010-09-27 20:19:19 +05303066static struct omap_hwmod omap44xx_uart3_hwmod = {
3067 .name = "uart3",
3068 .class = &omap44xx_uart_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06003069 .clkdm_name = "l4_per_clkdm",
Benoit Cousson7ecc53732011-07-09 19:14:28 -06003070 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303071 .mpu_irqs = omap44xx_uart3_irqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303072 .sdma_reqs = omap44xx_uart3_sdma_reqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303073 .main_clk = "uart3_fck",
3074 .prcm = {
3075 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06003076 .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06003077 .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06003078 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303079 },
3080 },
Benoit Coussondb12ba52010-09-27 20:19:19 +05303081};
3082
3083/* uart4 */
Benoit Coussondb12ba52010-09-27 20:19:19 +05303084static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
3085 { .irq = 70 + OMAP44XX_IRQ_GIC_START },
Paul Walmsley212738a2011-07-09 19:14:06 -06003086 { .irq = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05303087};
3088
3089static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
3090 { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
3091 { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
Paul Walmsleybc614952011-07-09 19:14:07 -06003092 { .dma_req = -1 }
Benoit Coussondb12ba52010-09-27 20:19:19 +05303093};
3094
Benoit Coussondb12ba52010-09-27 20:19:19 +05303095static struct omap_hwmod omap44xx_uart4_hwmod = {
3096 .name = "uart4",
3097 .class = &omap44xx_uart_hwmod_class,
Benoit Coussona5322c62011-07-10 05:56:29 -06003098 .clkdm_name = "l4_per_clkdm",
Benoit Coussondb12ba52010-09-27 20:19:19 +05303099 .mpu_irqs = omap44xx_uart4_irqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303100 .sdma_reqs = omap44xx_uart4_sdma_reqs,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303101 .main_clk = "uart4_fck",
3102 .prcm = {
3103 .omap4 = {
Benoit Coussond0f06312011-07-10 05:56:30 -06003104 .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
Benoit Cousson27bb00b2011-07-10 05:56:32 -06003105 .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
Benoit Cousson03fdefe52011-07-10 05:56:32 -06003106 .modulemode = MODULEMODE_SWCTRL,
Benoit Coussondb12ba52010-09-27 20:19:19 +05303107 },
3108 },
Benoit Coussondb12ba52010-09-27 20:19:19 +05303109};
3110
Benoit Cousson9780a9c2010-12-07 16:26:57 -08003111/*
Benoît Cousson0c668872012-04-19 13:33:55 -06003112 * 'usb_host_fs' class
3113 * full-speed usb host controller
3114 */
3115
3116/* The IP is not compliant to type1 / type2 scheme */
3117static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
3118 .midle_shift = 4,
3119 .sidle_shift = 2,
3120 .srst_shift = 1,
3121};
3122
3123static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
3124 .rev_offs = 0x0000,
3125 .sysc_offs = 0x0210,
3126 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3127 SYSC_HAS_SOFTRESET),
3128 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3129 SIDLE_SMART_WKUP),
3130 .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
3131};
3132
3133static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
3134 .name = "usb_host_fs",
3135 .sysc = &omap44xx_usb_host_fs_sysc,
3136};
3137
3138/* usb_host_fs */
3139static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
3140 { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
3141 { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
3142 { .irq = -1 }
3143};
3144
3145static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
3146 .name = "usb_host_fs",
3147 .class = &omap44xx_usb_host_fs_hwmod_class,
3148 .clkdm_name = "l3_init_clkdm",
3149 .mpu_irqs = omap44xx_usb_host_fs_irqs,
3150 .main_clk = "usb_host_fs_fck",
3151 .prcm = {
3152 .omap4 = {
3153 .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
3154 .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
3155 .modulemode = MODULEMODE_SWCTRL,
3156 },
3157 },
3158};
3159
3160/*
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003161 * 'usb_host_hs' class
3162 * high-speed multi-port usb host controller
3163 */
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003164
3165static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
3166 .rev_offs = 0x0000,
3167 .sysc_offs = 0x0010,
3168 .syss_offs = 0x0014,
3169 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3170 SYSC_HAS_SOFTRESET),
3171 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3172 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
3173 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
3174 .sysc_fields = &omap_hwmod_sysc_type2,
3175};
3176
3177static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
Paul Walmsley844a3b62012-04-19 04:04:33 -06003178 .name = "usb_host_hs",
3179 .sysc = &omap44xx_usb_host_hs_sysc,
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003180};
3181
Paul Walmsley844a3b62012-04-19 04:04:33 -06003182/* usb_host_hs */
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003183static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
3184 { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
3185 { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
3186 { .irq = -1 }
3187};
3188
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003189static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
3190 .name = "usb_host_hs",
3191 .class = &omap44xx_usb_host_hs_hwmod_class,
3192 .clkdm_name = "l3_init_clkdm",
3193 .main_clk = "usb_host_hs_fck",
3194 .prcm = {
3195 .omap4 = {
3196 .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
3197 .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
3198 .modulemode = MODULEMODE_SWCTRL,
3199 },
3200 },
3201 .mpu_irqs = omap44xx_usb_host_hs_irqs,
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003202
3203 /*
3204 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
3205 * id: i660
3206 *
3207 * Description:
3208 * In the following configuration :
3209 * - USBHOST module is set to smart-idle mode
3210 * - PRCM asserts idle_req to the USBHOST module ( This typically
3211 * happens when the system is going to a low power mode : all ports
3212 * have been suspended, the master part of the USBHOST module has
3213 * entered the standby state, and SW has cut the functional clocks)
3214 * - an USBHOST interrupt occurs before the module is able to answer
3215 * idle_ack, typically a remote wakeup IRQ.
3216 * Then the USB HOST module will enter a deadlock situation where it
3217 * is no more accessible nor functional.
3218 *
3219 * Workaround:
3220 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
3221 */
3222
3223 /*
3224 * Errata: USB host EHCI may stall when entering smart-standby mode
3225 * Id: i571
3226 *
3227 * Description:
3228 * When the USBHOST module is set to smart-standby mode, and when it is
3229 * ready to enter the standby state (i.e. all ports are suspended and
3230 * all attached devices are in suspend mode), then it can wrongly assert
3231 * the Mstandby signal too early while there are still some residual OCP
3232 * transactions ongoing. If this condition occurs, the internal state
3233 * machine may go to an undefined state and the USB link may be stuck
3234 * upon the next resume.
3235 *
3236 * Workaround:
3237 * Don't use smart standby; use only force standby,
3238 * hence HWMOD_SWSUP_MSTANDBY
3239 */
3240
3241 /*
3242 * During system boot; If the hwmod framework resets the module
3243 * the module will have smart idle settings; which can lead to deadlock
3244 * (above Errata Id:i660); so, dont reset the module during boot;
3245 * Use HWMOD_INIT_NO_RESET.
3246 */
3247
3248 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
3249 HWMOD_INIT_NO_RESET,
3250};
3251
3252/*
Paul Walmsley844a3b62012-04-19 04:04:33 -06003253 * 'usb_otg_hs' class
3254 * high-speed on-the-go universal serial bus (usb_otg_hs) controller
3255 */
3256
3257static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
3258 .rev_offs = 0x0400,
3259 .sysc_offs = 0x0404,
3260 .syss_offs = 0x0408,
3261 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
3262 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3263 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
3264 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3265 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
3266 MSTANDBY_SMART),
3267 .sysc_fields = &omap_hwmod_sysc_type1,
3268};
3269
3270static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
3271 .name = "usb_otg_hs",
3272 .sysc = &omap44xx_usb_otg_hs_sysc,
3273};
3274
3275/* usb_otg_hs */
3276static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
3277 { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
3278 { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
3279 { .irq = -1 }
3280};
3281
3282static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
3283 { .role = "xclk", .clk = "usb_otg_hs_xclk" },
3284};
3285
3286static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
3287 .name = "usb_otg_hs",
3288 .class = &omap44xx_usb_otg_hs_hwmod_class,
3289 .clkdm_name = "l3_init_clkdm",
3290 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
3291 .mpu_irqs = omap44xx_usb_otg_hs_irqs,
3292 .main_clk = "usb_otg_hs_ick",
3293 .prcm = {
3294 .omap4 = {
3295 .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
3296 .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
3297 .modulemode = MODULEMODE_HWCTRL,
3298 },
3299 },
3300 .opt_clks = usb_otg_hs_opt_clks,
3301 .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
3302};
3303
3304/*
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003305 * 'usb_tll_hs' class
3306 * usb_tll_hs module is the adapter on the usb_host_hs ports
3307 */
Paul Walmsley844a3b62012-04-19 04:04:33 -06003308
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003309static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
3310 .rev_offs = 0x0000,
3311 .sysc_offs = 0x0010,
3312 .syss_offs = 0x0014,
3313 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
3314 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
3315 SYSC_HAS_AUTOIDLE),
3316 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
3317 .sysc_fields = &omap_hwmod_sysc_type1,
3318};
3319
3320static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
Paul Walmsley844a3b62012-04-19 04:04:33 -06003321 .name = "usb_tll_hs",
3322 .sysc = &omap44xx_usb_tll_hs_sysc,
Benoit Coussonaf88fa92011-12-15 23:15:18 -07003323};
3324
3325static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
3326 { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
3327 { .irq = -1 }
3328};
3329
Paul Walmsley844a3b62012-04-19 04:04:33 -06003330static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
3331 .name = "usb_tll_hs",
3332 .class = &omap44xx_usb_tll_hs_hwmod_class,
3333 .clkdm_name = "l3_init_clkdm",
3334 .mpu_irqs = omap44xx_usb_tll_hs_irqs,
3335 .main_clk = "usb_tll_hs_ick",
3336 .prcm = {
3337 .omap4 = {
3338 .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
3339 .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
3340 .modulemode = MODULEMODE_HWCTRL,
3341 },
3342 },
3343};
3344
3345/*
3346 * 'wd_timer' class
3347 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
3348 * overflow condition
3349 */
3350
3351static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
3352 .rev_offs = 0x0000,
3353 .sysc_offs = 0x0010,
3354 .syss_offs = 0x0014,
3355 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
3356 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
3357 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3358 SIDLE_SMART_WKUP),
3359 .sysc_fields = &omap_hwmod_sysc_type1,
3360};
3361
3362static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
3363 .name = "wd_timer",
3364 .sysc = &omap44xx_wd_timer_sysc,
3365 .pre_shutdown = &omap2_wd_timer_disable,
3366};
3367
3368/* wd_timer2 */
3369static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
3370 { .irq = 80 + OMAP44XX_IRQ_GIC_START },
3371 { .irq = -1 }
3372};
3373
3374static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
3375 .name = "wd_timer2",
3376 .class = &omap44xx_wd_timer_hwmod_class,
3377 .clkdm_name = "l4_wkup_clkdm",
3378 .mpu_irqs = omap44xx_wd_timer2_irqs,
3379 .main_clk = "wd_timer2_fck",
3380 .prcm = {
3381 .omap4 = {
3382 .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
3383 .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
3384 .modulemode = MODULEMODE_SWCTRL,
3385 },
3386 },
3387};
3388
3389/* wd_timer3 */
3390static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
3391 { .irq = 36 + OMAP44XX_IRQ_GIC_START },
3392 { .irq = -1 }
3393};
3394
3395static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
3396 .name = "wd_timer3",
3397 .class = &omap44xx_wd_timer_hwmod_class,
3398 .clkdm_name = "abe_clkdm",
3399 .mpu_irqs = omap44xx_wd_timer3_irqs,
3400 .main_clk = "wd_timer3_fck",
3401 .prcm = {
3402 .omap4 = {
3403 .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
3404 .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
3405 .modulemode = MODULEMODE_SWCTRL,
3406 },
3407 },
3408};
3409
3410
3411/*
3412 * interfaces
3413 */
3414
Paul Walmsley42b9e382012-04-19 13:33:54 -06003415static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
3416 {
3417 .pa_start = 0x4a204000,
3418 .pa_end = 0x4a2040ff,
3419 .flags = ADDR_TYPE_RT
3420 },
3421 { }
3422};
3423
3424/* c2c -> c2c_target_fw */
3425static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
3426 .master = &omap44xx_c2c_hwmod,
3427 .slave = &omap44xx_c2c_target_fw_hwmod,
3428 .clk = "div_core_ck",
3429 .addr = omap44xx_c2c_target_fw_addrs,
3430 .user = OCP_USER_MPU,
3431};
3432
3433/* l4_cfg -> c2c_target_fw */
3434static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
3435 .master = &omap44xx_l4_cfg_hwmod,
3436 .slave = &omap44xx_c2c_target_fw_hwmod,
3437 .clk = "l4_div_ck",
3438 .user = OCP_USER_MPU | OCP_USER_SDMA,
3439};
3440
Paul Walmsley844a3b62012-04-19 04:04:33 -06003441/* l3_main_1 -> dmm */
3442static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
3443 .master = &omap44xx_l3_main_1_hwmod,
3444 .slave = &omap44xx_dmm_hwmod,
3445 .clk = "l3_div_ck",
3446 .user = OCP_USER_SDMA,
3447};
3448
3449static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
3450 {
3451 .pa_start = 0x4e000000,
3452 .pa_end = 0x4e0007ff,
3453 .flags = ADDR_TYPE_RT
3454 },
3455 { }
3456};
3457
3458/* mpu -> dmm */
3459static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
3460 .master = &omap44xx_mpu_hwmod,
3461 .slave = &omap44xx_dmm_hwmod,
3462 .clk = "l3_div_ck",
3463 .addr = omap44xx_dmm_addrs,
3464 .user = OCP_USER_MPU,
3465};
3466
Paul Walmsley42b9e382012-04-19 13:33:54 -06003467/* c2c -> emif_fw */
3468static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
3469 .master = &omap44xx_c2c_hwmod,
3470 .slave = &omap44xx_emif_fw_hwmod,
3471 .clk = "div_core_ck",
3472 .user = OCP_USER_MPU | OCP_USER_SDMA,
3473};
3474
Paul Walmsley844a3b62012-04-19 04:04:33 -06003475/* dmm -> emif_fw */
3476static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
3477 .master = &omap44xx_dmm_hwmod,
3478 .slave = &omap44xx_emif_fw_hwmod,
3479 .clk = "l3_div_ck",
3480 .user = OCP_USER_MPU | OCP_USER_SDMA,
3481};
3482
3483static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
3484 {
3485 .pa_start = 0x4a20c000,
3486 .pa_end = 0x4a20c0ff,
3487 .flags = ADDR_TYPE_RT
3488 },
3489 { }
3490};
3491
3492/* l4_cfg -> emif_fw */
3493static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
3494 .master = &omap44xx_l4_cfg_hwmod,
3495 .slave = &omap44xx_emif_fw_hwmod,
3496 .clk = "l4_div_ck",
3497 .addr = omap44xx_emif_fw_addrs,
3498 .user = OCP_USER_MPU,
3499};
3500
3501/* iva -> l3_instr */
3502static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
3503 .master = &omap44xx_iva_hwmod,
3504 .slave = &omap44xx_l3_instr_hwmod,
3505 .clk = "l3_div_ck",
3506 .user = OCP_USER_MPU | OCP_USER_SDMA,
3507};
3508
3509/* l3_main_3 -> l3_instr */
3510static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
3511 .master = &omap44xx_l3_main_3_hwmod,
3512 .slave = &omap44xx_l3_instr_hwmod,
3513 .clk = "l3_div_ck",
3514 .user = OCP_USER_MPU | OCP_USER_SDMA,
3515};
3516
3517/* dsp -> l3_main_1 */
3518static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
3519 .master = &omap44xx_dsp_hwmod,
3520 .slave = &omap44xx_l3_main_1_hwmod,
3521 .clk = "l3_div_ck",
3522 .user = OCP_USER_MPU | OCP_USER_SDMA,
3523};
3524
3525/* dss -> l3_main_1 */
3526static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
3527 .master = &omap44xx_dss_hwmod,
3528 .slave = &omap44xx_l3_main_1_hwmod,
3529 .clk = "l3_div_ck",
3530 .user = OCP_USER_MPU | OCP_USER_SDMA,
3531};
3532
3533/* l3_main_2 -> l3_main_1 */
3534static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
3535 .master = &omap44xx_l3_main_2_hwmod,
3536 .slave = &omap44xx_l3_main_1_hwmod,
3537 .clk = "l3_div_ck",
3538 .user = OCP_USER_MPU | OCP_USER_SDMA,
3539};
3540
3541/* l4_cfg -> l3_main_1 */
3542static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
3543 .master = &omap44xx_l4_cfg_hwmod,
3544 .slave = &omap44xx_l3_main_1_hwmod,
3545 .clk = "l4_div_ck",
3546 .user = OCP_USER_MPU | OCP_USER_SDMA,
3547};
3548
3549/* mmc1 -> l3_main_1 */
3550static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
3551 .master = &omap44xx_mmc1_hwmod,
3552 .slave = &omap44xx_l3_main_1_hwmod,
3553 .clk = "l3_div_ck",
3554 .user = OCP_USER_MPU | OCP_USER_SDMA,
3555};
3556
3557/* mmc2 -> l3_main_1 */
3558static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
3559 .master = &omap44xx_mmc2_hwmod,
3560 .slave = &omap44xx_l3_main_1_hwmod,
3561 .clk = "l3_div_ck",
3562 .user = OCP_USER_MPU | OCP_USER_SDMA,
3563};
3564
3565static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
3566 {
3567 .pa_start = 0x44000000,
3568 .pa_end = 0x44000fff,
3569 .flags = ADDR_TYPE_RT
3570 },
3571 { }
3572};
3573
3574/* mpu -> l3_main_1 */
3575static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
3576 .master = &omap44xx_mpu_hwmod,
3577 .slave = &omap44xx_l3_main_1_hwmod,
3578 .clk = "l3_div_ck",
3579 .addr = omap44xx_l3_main_1_addrs,
3580 .user = OCP_USER_MPU,
3581};
3582
Paul Walmsley42b9e382012-04-19 13:33:54 -06003583/* c2c_target_fw -> l3_main_2 */
3584static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
3585 .master = &omap44xx_c2c_target_fw_hwmod,
3586 .slave = &omap44xx_l3_main_2_hwmod,
3587 .clk = "l3_div_ck",
3588 .user = OCP_USER_MPU | OCP_USER_SDMA,
3589};
3590
Paul Walmsley844a3b62012-04-19 04:04:33 -06003591/* dma_system -> l3_main_2 */
3592static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
3593 .master = &omap44xx_dma_system_hwmod,
3594 .slave = &omap44xx_l3_main_2_hwmod,
3595 .clk = "l3_div_ck",
3596 .user = OCP_USER_MPU | OCP_USER_SDMA,
3597};
3598
Ming Leib050f682012-04-19 13:33:50 -06003599/* fdif -> l3_main_2 */
3600static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
3601 .master = &omap44xx_fdif_hwmod,
3602 .slave = &omap44xx_l3_main_2_hwmod,
3603 .clk = "l3_div_ck",
3604 .user = OCP_USER_MPU | OCP_USER_SDMA,
3605};
3606
Paul Walmsley9def3902012-04-19 13:33:53 -06003607/* gpu -> l3_main_2 */
3608static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
3609 .master = &omap44xx_gpu_hwmod,
3610 .slave = &omap44xx_l3_main_2_hwmod,
3611 .clk = "l3_div_ck",
3612 .user = OCP_USER_MPU | OCP_USER_SDMA,
3613};
3614
Paul Walmsley844a3b62012-04-19 04:04:33 -06003615/* hsi -> l3_main_2 */
3616static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
3617 .master = &omap44xx_hsi_hwmod,
3618 .slave = &omap44xx_l3_main_2_hwmod,
3619 .clk = "l3_div_ck",
3620 .user = OCP_USER_MPU | OCP_USER_SDMA,
3621};
3622
3623/* ipu -> l3_main_2 */
3624static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
3625 .master = &omap44xx_ipu_hwmod,
3626 .slave = &omap44xx_l3_main_2_hwmod,
3627 .clk = "l3_div_ck",
3628 .user = OCP_USER_MPU | OCP_USER_SDMA,
3629};
3630
3631/* iss -> l3_main_2 */
3632static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
3633 .master = &omap44xx_iss_hwmod,
3634 .slave = &omap44xx_l3_main_2_hwmod,
3635 .clk = "l3_div_ck",
3636 .user = OCP_USER_MPU | OCP_USER_SDMA,
3637};
3638
3639/* iva -> l3_main_2 */
3640static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
3641 .master = &omap44xx_iva_hwmod,
3642 .slave = &omap44xx_l3_main_2_hwmod,
3643 .clk = "l3_div_ck",
3644 .user = OCP_USER_MPU | OCP_USER_SDMA,
3645};
3646
3647static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
3648 {
3649 .pa_start = 0x44800000,
3650 .pa_end = 0x44801fff,
3651 .flags = ADDR_TYPE_RT
3652 },
3653 { }
3654};
3655
3656/* l3_main_1 -> l3_main_2 */
3657static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
3658 .master = &omap44xx_l3_main_1_hwmod,
3659 .slave = &omap44xx_l3_main_2_hwmod,
3660 .clk = "l3_div_ck",
3661 .addr = omap44xx_l3_main_2_addrs,
3662 .user = OCP_USER_MPU,
3663};
3664
3665/* l4_cfg -> l3_main_2 */
3666static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
3667 .master = &omap44xx_l4_cfg_hwmod,
3668 .slave = &omap44xx_l3_main_2_hwmod,
3669 .clk = "l4_div_ck",
3670 .user = OCP_USER_MPU | OCP_USER_SDMA,
3671};
3672
Benoît Cousson0c668872012-04-19 13:33:55 -06003673/* usb_host_fs -> l3_main_2 */
3674static struct omap_hwmod_ocp_if omap44xx_usb_host_fs__l3_main_2 = {
3675 .master = &omap44xx_usb_host_fs_hwmod,
3676 .slave = &omap44xx_l3_main_2_hwmod,
3677 .clk = "l3_div_ck",
3678 .user = OCP_USER_MPU | OCP_USER_SDMA,
3679};
3680
Paul Walmsley844a3b62012-04-19 04:04:33 -06003681/* usb_host_hs -> l3_main_2 */
3682static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
3683 .master = &omap44xx_usb_host_hs_hwmod,
3684 .slave = &omap44xx_l3_main_2_hwmod,
3685 .clk = "l3_div_ck",
3686 .user = OCP_USER_MPU | OCP_USER_SDMA,
3687};
3688
3689/* usb_otg_hs -> l3_main_2 */
3690static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
3691 .master = &omap44xx_usb_otg_hs_hwmod,
3692 .slave = &omap44xx_l3_main_2_hwmod,
3693 .clk = "l3_div_ck",
3694 .user = OCP_USER_MPU | OCP_USER_SDMA,
3695};
3696
3697static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
3698 {
3699 .pa_start = 0x45000000,
3700 .pa_end = 0x45000fff,
3701 .flags = ADDR_TYPE_RT
3702 },
3703 { }
3704};
3705
3706/* l3_main_1 -> l3_main_3 */
3707static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
3708 .master = &omap44xx_l3_main_1_hwmod,
3709 .slave = &omap44xx_l3_main_3_hwmod,
3710 .clk = "l3_div_ck",
3711 .addr = omap44xx_l3_main_3_addrs,
3712 .user = OCP_USER_MPU,
3713};
3714
3715/* l3_main_2 -> l3_main_3 */
3716static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
3717 .master = &omap44xx_l3_main_2_hwmod,
3718 .slave = &omap44xx_l3_main_3_hwmod,
3719 .clk = "l3_div_ck",
3720 .user = OCP_USER_MPU | OCP_USER_SDMA,
3721};
3722
3723/* l4_cfg -> l3_main_3 */
3724static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
3725 .master = &omap44xx_l4_cfg_hwmod,
3726 .slave = &omap44xx_l3_main_3_hwmod,
3727 .clk = "l4_div_ck",
3728 .user = OCP_USER_MPU | OCP_USER_SDMA,
3729};
3730
3731/* aess -> l4_abe */
3732static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
3733 .master = &omap44xx_aess_hwmod,
3734 .slave = &omap44xx_l4_abe_hwmod,
3735 .clk = "ocp_abe_iclk",
3736 .user = OCP_USER_MPU | OCP_USER_SDMA,
3737};
3738
3739/* dsp -> l4_abe */
3740static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
3741 .master = &omap44xx_dsp_hwmod,
3742 .slave = &omap44xx_l4_abe_hwmod,
3743 .clk = "ocp_abe_iclk",
3744 .user = OCP_USER_MPU | OCP_USER_SDMA,
3745};
3746
3747/* l3_main_1 -> l4_abe */
3748static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
3749 .master = &omap44xx_l3_main_1_hwmod,
3750 .slave = &omap44xx_l4_abe_hwmod,
3751 .clk = "l3_div_ck",
3752 .user = OCP_USER_MPU | OCP_USER_SDMA,
3753};
3754
3755/* mpu -> l4_abe */
3756static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
3757 .master = &omap44xx_mpu_hwmod,
3758 .slave = &omap44xx_l4_abe_hwmod,
3759 .clk = "ocp_abe_iclk",
3760 .user = OCP_USER_MPU | OCP_USER_SDMA,
3761};
3762
3763/* l3_main_1 -> l4_cfg */
3764static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
3765 .master = &omap44xx_l3_main_1_hwmod,
3766 .slave = &omap44xx_l4_cfg_hwmod,
3767 .clk = "l3_div_ck",
3768 .user = OCP_USER_MPU | OCP_USER_SDMA,
3769};
3770
3771/* l3_main_2 -> l4_per */
3772static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
3773 .master = &omap44xx_l3_main_2_hwmod,
3774 .slave = &omap44xx_l4_per_hwmod,
3775 .clk = "l3_div_ck",
3776 .user = OCP_USER_MPU | OCP_USER_SDMA,
3777};
3778
3779/* l4_cfg -> l4_wkup */
3780static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
3781 .master = &omap44xx_l4_cfg_hwmod,
3782 .slave = &omap44xx_l4_wkup_hwmod,
3783 .clk = "l4_div_ck",
3784 .user = OCP_USER_MPU | OCP_USER_SDMA,
3785};
3786
3787/* mpu -> mpu_private */
3788static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
3789 .master = &omap44xx_mpu_hwmod,
3790 .slave = &omap44xx_mpu_private_hwmod,
3791 .clk = "l3_div_ck",
3792 .user = OCP_USER_MPU | OCP_USER_SDMA,
3793};
3794
3795static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
3796 {
3797 .pa_start = 0x401f1000,
3798 .pa_end = 0x401f13ff,
3799 .flags = ADDR_TYPE_RT
3800 },
3801 { }
3802};
3803
3804/* l4_abe -> aess */
3805static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
3806 .master = &omap44xx_l4_abe_hwmod,
3807 .slave = &omap44xx_aess_hwmod,
3808 .clk = "ocp_abe_iclk",
3809 .addr = omap44xx_aess_addrs,
3810 .user = OCP_USER_MPU,
3811};
3812
3813static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
3814 {
3815 .pa_start = 0x490f1000,
3816 .pa_end = 0x490f13ff,
3817 .flags = ADDR_TYPE_RT
3818 },
3819 { }
3820};
3821
3822/* l4_abe -> aess (dma) */
3823static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
3824 .master = &omap44xx_l4_abe_hwmod,
3825 .slave = &omap44xx_aess_hwmod,
3826 .clk = "ocp_abe_iclk",
3827 .addr = omap44xx_aess_dma_addrs,
3828 .user = OCP_USER_SDMA,
3829};
3830
Paul Walmsley42b9e382012-04-19 13:33:54 -06003831/* l3_main_2 -> c2c */
3832static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
3833 .master = &omap44xx_l3_main_2_hwmod,
3834 .slave = &omap44xx_c2c_hwmod,
3835 .clk = "l3_div_ck",
3836 .user = OCP_USER_MPU | OCP_USER_SDMA,
3837};
3838
Paul Walmsley844a3b62012-04-19 04:04:33 -06003839static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
3840 {
3841 .pa_start = 0x4a304000,
3842 .pa_end = 0x4a30401f,
3843 .flags = ADDR_TYPE_RT
3844 },
3845 { }
3846};
3847
3848/* l4_wkup -> counter_32k */
3849static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
3850 .master = &omap44xx_l4_wkup_hwmod,
3851 .slave = &omap44xx_counter_32k_hwmod,
3852 .clk = "l4_wkup_clk_mux_ck",
3853 .addr = omap44xx_counter_32k_addrs,
3854 .user = OCP_USER_MPU | OCP_USER_SDMA,
3855};
3856
3857static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
3858 {
3859 .pa_start = 0x4a056000,
3860 .pa_end = 0x4a056fff,
3861 .flags = ADDR_TYPE_RT
3862 },
3863 { }
3864};
3865
3866/* l4_cfg -> dma_system */
3867static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
3868 .master = &omap44xx_l4_cfg_hwmod,
3869 .slave = &omap44xx_dma_system_hwmod,
3870 .clk = "l4_div_ck",
3871 .addr = omap44xx_dma_system_addrs,
3872 .user = OCP_USER_MPU | OCP_USER_SDMA,
3873};
3874
3875static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
3876 {
3877 .name = "mpu",
3878 .pa_start = 0x4012e000,
3879 .pa_end = 0x4012e07f,
3880 .flags = ADDR_TYPE_RT
3881 },
3882 { }
3883};
3884
3885/* l4_abe -> dmic */
3886static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
3887 .master = &omap44xx_l4_abe_hwmod,
3888 .slave = &omap44xx_dmic_hwmod,
3889 .clk = "ocp_abe_iclk",
3890 .addr = omap44xx_dmic_addrs,
3891 .user = OCP_USER_MPU,
3892};
3893
3894static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
3895 {
3896 .name = "dma",
3897 .pa_start = 0x4902e000,
3898 .pa_end = 0x4902e07f,
3899 .flags = ADDR_TYPE_RT
3900 },
3901 { }
3902};
3903
3904/* l4_abe -> dmic (dma) */
3905static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
3906 .master = &omap44xx_l4_abe_hwmod,
3907 .slave = &omap44xx_dmic_hwmod,
3908 .clk = "ocp_abe_iclk",
3909 .addr = omap44xx_dmic_dma_addrs,
3910 .user = OCP_USER_SDMA,
3911};
3912
3913/* dsp -> iva */
3914static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
3915 .master = &omap44xx_dsp_hwmod,
3916 .slave = &omap44xx_iva_hwmod,
3917 .clk = "dpll_iva_m5x2_ck",
3918 .user = OCP_USER_DSP,
3919};
3920
Paul Walmsley42b9e382012-04-19 13:33:54 -06003921/* dsp -> sl2if */
3922static struct omap_hwmod_ocp_if omap44xx_dsp__sl2if = {
3923 .master = &omap44xx_dsp_hwmod,
3924 .slave = &omap44xx_sl2if_hwmod,
3925 .clk = "dpll_iva_m5x2_ck",
3926 .user = OCP_USER_DSP,
3927};
3928
Paul Walmsley844a3b62012-04-19 04:04:33 -06003929/* l4_cfg -> dsp */
3930static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
3931 .master = &omap44xx_l4_cfg_hwmod,
3932 .slave = &omap44xx_dsp_hwmod,
3933 .clk = "l4_div_ck",
3934 .user = OCP_USER_MPU | OCP_USER_SDMA,
3935};
3936
3937static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
3938 {
3939 .pa_start = 0x58000000,
3940 .pa_end = 0x5800007f,
3941 .flags = ADDR_TYPE_RT
3942 },
3943 { }
3944};
3945
3946/* l3_main_2 -> dss */
3947static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
3948 .master = &omap44xx_l3_main_2_hwmod,
3949 .slave = &omap44xx_dss_hwmod,
3950 .clk = "dss_fck",
3951 .addr = omap44xx_dss_dma_addrs,
3952 .user = OCP_USER_SDMA,
3953};
3954
3955static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
3956 {
3957 .pa_start = 0x48040000,
3958 .pa_end = 0x4804007f,
3959 .flags = ADDR_TYPE_RT
3960 },
3961 { }
3962};
3963
3964/* l4_per -> dss */
3965static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
3966 .master = &omap44xx_l4_per_hwmod,
3967 .slave = &omap44xx_dss_hwmod,
3968 .clk = "l4_div_ck",
3969 .addr = omap44xx_dss_addrs,
3970 .user = OCP_USER_MPU,
3971};
3972
3973static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
3974 {
3975 .pa_start = 0x58001000,
3976 .pa_end = 0x58001fff,
3977 .flags = ADDR_TYPE_RT
3978 },
3979 { }
3980};
3981
3982/* l3_main_2 -> dss_dispc */
3983static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
3984 .master = &omap44xx_l3_main_2_hwmod,
3985 .slave = &omap44xx_dss_dispc_hwmod,
3986 .clk = "dss_fck",
3987 .addr = omap44xx_dss_dispc_dma_addrs,
3988 .user = OCP_USER_SDMA,
3989};
3990
3991static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
3992 {
3993 .pa_start = 0x48041000,
3994 .pa_end = 0x48041fff,
3995 .flags = ADDR_TYPE_RT
3996 },
3997 { }
3998};
3999
4000/* l4_per -> dss_dispc */
4001static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
4002 .master = &omap44xx_l4_per_hwmod,
4003 .slave = &omap44xx_dss_dispc_hwmod,
4004 .clk = "l4_div_ck",
4005 .addr = omap44xx_dss_dispc_addrs,
4006 .user = OCP_USER_MPU,
4007};
4008
4009static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
4010 {
4011 .pa_start = 0x58004000,
4012 .pa_end = 0x580041ff,
4013 .flags = ADDR_TYPE_RT
4014 },
4015 { }
4016};
4017
4018/* l3_main_2 -> dss_dsi1 */
4019static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
4020 .master = &omap44xx_l3_main_2_hwmod,
4021 .slave = &omap44xx_dss_dsi1_hwmod,
4022 .clk = "dss_fck",
4023 .addr = omap44xx_dss_dsi1_dma_addrs,
4024 .user = OCP_USER_SDMA,
4025};
4026
4027static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
4028 {
4029 .pa_start = 0x48044000,
4030 .pa_end = 0x480441ff,
4031 .flags = ADDR_TYPE_RT
4032 },
4033 { }
4034};
4035
4036/* l4_per -> dss_dsi1 */
4037static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
4038 .master = &omap44xx_l4_per_hwmod,
4039 .slave = &omap44xx_dss_dsi1_hwmod,
4040 .clk = "l4_div_ck",
4041 .addr = omap44xx_dss_dsi1_addrs,
4042 .user = OCP_USER_MPU,
4043};
4044
4045static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
4046 {
4047 .pa_start = 0x58005000,
4048 .pa_end = 0x580051ff,
4049 .flags = ADDR_TYPE_RT
4050 },
4051 { }
4052};
4053
4054/* l3_main_2 -> dss_dsi2 */
4055static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
4056 .master = &omap44xx_l3_main_2_hwmod,
4057 .slave = &omap44xx_dss_dsi2_hwmod,
4058 .clk = "dss_fck",
4059 .addr = omap44xx_dss_dsi2_dma_addrs,
4060 .user = OCP_USER_SDMA,
4061};
4062
4063static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
4064 {
4065 .pa_start = 0x48045000,
4066 .pa_end = 0x480451ff,
4067 .flags = ADDR_TYPE_RT
4068 },
4069 { }
4070};
4071
4072/* l4_per -> dss_dsi2 */
4073static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
4074 .master = &omap44xx_l4_per_hwmod,
4075 .slave = &omap44xx_dss_dsi2_hwmod,
4076 .clk = "l4_div_ck",
4077 .addr = omap44xx_dss_dsi2_addrs,
4078 .user = OCP_USER_MPU,
4079};
4080
4081static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
4082 {
4083 .pa_start = 0x58006000,
4084 .pa_end = 0x58006fff,
4085 .flags = ADDR_TYPE_RT
4086 },
4087 { }
4088};
4089
4090/* l3_main_2 -> dss_hdmi */
4091static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
4092 .master = &omap44xx_l3_main_2_hwmod,
4093 .slave = &omap44xx_dss_hdmi_hwmod,
4094 .clk = "dss_fck",
4095 .addr = omap44xx_dss_hdmi_dma_addrs,
4096 .user = OCP_USER_SDMA,
4097};
4098
4099static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
4100 {
4101 .pa_start = 0x48046000,
4102 .pa_end = 0x48046fff,
4103 .flags = ADDR_TYPE_RT
4104 },
4105 { }
4106};
4107
4108/* l4_per -> dss_hdmi */
4109static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
4110 .master = &omap44xx_l4_per_hwmod,
4111 .slave = &omap44xx_dss_hdmi_hwmod,
4112 .clk = "l4_div_ck",
4113 .addr = omap44xx_dss_hdmi_addrs,
4114 .user = OCP_USER_MPU,
4115};
4116
4117static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
4118 {
4119 .pa_start = 0x58002000,
4120 .pa_end = 0x580020ff,
4121 .flags = ADDR_TYPE_RT
4122 },
4123 { }
4124};
4125
4126/* l3_main_2 -> dss_rfbi */
4127static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
4128 .master = &omap44xx_l3_main_2_hwmod,
4129 .slave = &omap44xx_dss_rfbi_hwmod,
4130 .clk = "dss_fck",
4131 .addr = omap44xx_dss_rfbi_dma_addrs,
4132 .user = OCP_USER_SDMA,
4133};
4134
4135static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
4136 {
4137 .pa_start = 0x48042000,
4138 .pa_end = 0x480420ff,
4139 .flags = ADDR_TYPE_RT
4140 },
4141 { }
4142};
4143
4144/* l4_per -> dss_rfbi */
4145static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
4146 .master = &omap44xx_l4_per_hwmod,
4147 .slave = &omap44xx_dss_rfbi_hwmod,
4148 .clk = "l4_div_ck",
4149 .addr = omap44xx_dss_rfbi_addrs,
4150 .user = OCP_USER_MPU,
4151};
4152
4153static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
4154 {
4155 .pa_start = 0x58003000,
4156 .pa_end = 0x580030ff,
4157 .flags = ADDR_TYPE_RT
4158 },
4159 { }
4160};
4161
4162/* l3_main_2 -> dss_venc */
4163static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
4164 .master = &omap44xx_l3_main_2_hwmod,
4165 .slave = &omap44xx_dss_venc_hwmod,
4166 .clk = "dss_fck",
4167 .addr = omap44xx_dss_venc_dma_addrs,
4168 .user = OCP_USER_SDMA,
4169};
4170
4171static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
4172 {
4173 .pa_start = 0x48043000,
4174 .pa_end = 0x480430ff,
4175 .flags = ADDR_TYPE_RT
4176 },
4177 { }
4178};
4179
4180/* l4_per -> dss_venc */
4181static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
4182 .master = &omap44xx_l4_per_hwmod,
4183 .slave = &omap44xx_dss_venc_hwmod,
4184 .clk = "l4_div_ck",
4185 .addr = omap44xx_dss_venc_addrs,
4186 .user = OCP_USER_MPU,
4187};
4188
Paul Walmsley42b9e382012-04-19 13:33:54 -06004189static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
4190 {
4191 .pa_start = 0x48078000,
4192 .pa_end = 0x48078fff,
4193 .flags = ADDR_TYPE_RT
4194 },
4195 { }
4196};
4197
4198/* l4_per -> elm */
4199static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
4200 .master = &omap44xx_l4_per_hwmod,
4201 .slave = &omap44xx_elm_hwmod,
4202 .clk = "l4_div_ck",
4203 .addr = omap44xx_elm_addrs,
4204 .user = OCP_USER_MPU | OCP_USER_SDMA,
4205};
4206
Paul Walmsleybf30f952012-04-19 13:33:52 -06004207static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
4208 {
4209 .pa_start = 0x4c000000,
4210 .pa_end = 0x4c0000ff,
4211 .flags = ADDR_TYPE_RT
4212 },
4213 { }
4214};
4215
4216/* emif_fw -> emif1 */
4217static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
4218 .master = &omap44xx_emif_fw_hwmod,
4219 .slave = &omap44xx_emif1_hwmod,
4220 .clk = "l3_div_ck",
4221 .addr = omap44xx_emif1_addrs,
4222 .user = OCP_USER_MPU | OCP_USER_SDMA,
4223};
4224
4225static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
4226 {
4227 .pa_start = 0x4d000000,
4228 .pa_end = 0x4d0000ff,
4229 .flags = ADDR_TYPE_RT
4230 },
4231 { }
4232};
4233
4234/* emif_fw -> emif2 */
4235static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
4236 .master = &omap44xx_emif_fw_hwmod,
4237 .slave = &omap44xx_emif2_hwmod,
4238 .clk = "l3_div_ck",
4239 .addr = omap44xx_emif2_addrs,
4240 .user = OCP_USER_MPU | OCP_USER_SDMA,
4241};
4242
Ming Leib050f682012-04-19 13:33:50 -06004243static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
4244 {
4245 .pa_start = 0x4a10a000,
4246 .pa_end = 0x4a10a1ff,
4247 .flags = ADDR_TYPE_RT
4248 },
4249 { }
4250};
4251
4252/* l4_cfg -> fdif */
4253static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
4254 .master = &omap44xx_l4_cfg_hwmod,
4255 .slave = &omap44xx_fdif_hwmod,
4256 .clk = "l4_div_ck",
4257 .addr = omap44xx_fdif_addrs,
4258 .user = OCP_USER_MPU | OCP_USER_SDMA,
4259};
4260
Paul Walmsley844a3b62012-04-19 04:04:33 -06004261static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
4262 {
4263 .pa_start = 0x4a310000,
4264 .pa_end = 0x4a3101ff,
4265 .flags = ADDR_TYPE_RT
4266 },
4267 { }
4268};
4269
4270/* l4_wkup -> gpio1 */
4271static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
4272 .master = &omap44xx_l4_wkup_hwmod,
4273 .slave = &omap44xx_gpio1_hwmod,
4274 .clk = "l4_wkup_clk_mux_ck",
4275 .addr = omap44xx_gpio1_addrs,
4276 .user = OCP_USER_MPU | OCP_USER_SDMA,
4277};
4278
4279static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
4280 {
4281 .pa_start = 0x48055000,
4282 .pa_end = 0x480551ff,
4283 .flags = ADDR_TYPE_RT
4284 },
4285 { }
4286};
4287
4288/* l4_per -> gpio2 */
4289static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
4290 .master = &omap44xx_l4_per_hwmod,
4291 .slave = &omap44xx_gpio2_hwmod,
4292 .clk = "l4_div_ck",
4293 .addr = omap44xx_gpio2_addrs,
4294 .user = OCP_USER_MPU | OCP_USER_SDMA,
4295};
4296
4297static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
4298 {
4299 .pa_start = 0x48057000,
4300 .pa_end = 0x480571ff,
4301 .flags = ADDR_TYPE_RT
4302 },
4303 { }
4304};
4305
4306/* l4_per -> gpio3 */
4307static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
4308 .master = &omap44xx_l4_per_hwmod,
4309 .slave = &omap44xx_gpio3_hwmod,
4310 .clk = "l4_div_ck",
4311 .addr = omap44xx_gpio3_addrs,
4312 .user = OCP_USER_MPU | OCP_USER_SDMA,
4313};
4314
4315static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
4316 {
4317 .pa_start = 0x48059000,
4318 .pa_end = 0x480591ff,
4319 .flags = ADDR_TYPE_RT
4320 },
4321 { }
4322};
4323
4324/* l4_per -> gpio4 */
4325static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
4326 .master = &omap44xx_l4_per_hwmod,
4327 .slave = &omap44xx_gpio4_hwmod,
4328 .clk = "l4_div_ck",
4329 .addr = omap44xx_gpio4_addrs,
4330 .user = OCP_USER_MPU | OCP_USER_SDMA,
4331};
4332
4333static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
4334 {
4335 .pa_start = 0x4805b000,
4336 .pa_end = 0x4805b1ff,
4337 .flags = ADDR_TYPE_RT
4338 },
4339 { }
4340};
4341
4342/* l4_per -> gpio5 */
4343static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
4344 .master = &omap44xx_l4_per_hwmod,
4345 .slave = &omap44xx_gpio5_hwmod,
4346 .clk = "l4_div_ck",
4347 .addr = omap44xx_gpio5_addrs,
4348 .user = OCP_USER_MPU | OCP_USER_SDMA,
4349};
4350
4351static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
4352 {
4353 .pa_start = 0x4805d000,
4354 .pa_end = 0x4805d1ff,
4355 .flags = ADDR_TYPE_RT
4356 },
4357 { }
4358};
4359
4360/* l4_per -> gpio6 */
4361static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
4362 .master = &omap44xx_l4_per_hwmod,
4363 .slave = &omap44xx_gpio6_hwmod,
4364 .clk = "l4_div_ck",
4365 .addr = omap44xx_gpio6_addrs,
4366 .user = OCP_USER_MPU | OCP_USER_SDMA,
4367};
4368
Benoît Coussoneb42b5d2012-04-19 13:33:51 -06004369static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
4370 {
4371 .pa_start = 0x50000000,
4372 .pa_end = 0x500003ff,
4373 .flags = ADDR_TYPE_RT
4374 },
4375 { }
4376};
4377
4378/* l3_main_2 -> gpmc */
4379static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
4380 .master = &omap44xx_l3_main_2_hwmod,
4381 .slave = &omap44xx_gpmc_hwmod,
4382 .clk = "l3_div_ck",
4383 .addr = omap44xx_gpmc_addrs,
4384 .user = OCP_USER_MPU | OCP_USER_SDMA,
4385};
4386
Paul Walmsley9def3902012-04-19 13:33:53 -06004387static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
4388 {
4389 .pa_start = 0x56000000,
4390 .pa_end = 0x5600ffff,
4391 .flags = ADDR_TYPE_RT
4392 },
4393 { }
4394};
4395
4396/* l3_main_2 -> gpu */
4397static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
4398 .master = &omap44xx_l3_main_2_hwmod,
4399 .slave = &omap44xx_gpu_hwmod,
4400 .clk = "l3_div_ck",
4401 .addr = omap44xx_gpu_addrs,
4402 .user = OCP_USER_MPU | OCP_USER_SDMA,
4403};
4404
Paul Walmsleya091c082012-04-19 13:33:50 -06004405static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
4406 {
4407 .pa_start = 0x480b2000,
4408 .pa_end = 0x480b201f,
4409 .flags = ADDR_TYPE_RT
4410 },
4411 { }
4412};
4413
4414/* l4_per -> hdq1w */
4415static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
4416 .master = &omap44xx_l4_per_hwmod,
4417 .slave = &omap44xx_hdq1w_hwmod,
4418 .clk = "l4_div_ck",
4419 .addr = omap44xx_hdq1w_addrs,
4420 .user = OCP_USER_MPU | OCP_USER_SDMA,
4421};
4422
Paul Walmsley844a3b62012-04-19 04:04:33 -06004423static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
4424 {
4425 .pa_start = 0x4a058000,
4426 .pa_end = 0x4a05bfff,
4427 .flags = ADDR_TYPE_RT
4428 },
4429 { }
4430};
4431
4432/* l4_cfg -> hsi */
4433static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
4434 .master = &omap44xx_l4_cfg_hwmod,
4435 .slave = &omap44xx_hsi_hwmod,
4436 .clk = "l4_div_ck",
4437 .addr = omap44xx_hsi_addrs,
4438 .user = OCP_USER_MPU | OCP_USER_SDMA,
4439};
4440
4441static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
4442 {
4443 .pa_start = 0x48070000,
4444 .pa_end = 0x480700ff,
4445 .flags = ADDR_TYPE_RT
4446 },
4447 { }
4448};
4449
4450/* l4_per -> i2c1 */
4451static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
4452 .master = &omap44xx_l4_per_hwmod,
4453 .slave = &omap44xx_i2c1_hwmod,
4454 .clk = "l4_div_ck",
4455 .addr = omap44xx_i2c1_addrs,
4456 .user = OCP_USER_MPU | OCP_USER_SDMA,
4457};
4458
4459static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
4460 {
4461 .pa_start = 0x48072000,
4462 .pa_end = 0x480720ff,
4463 .flags = ADDR_TYPE_RT
4464 },
4465 { }
4466};
4467
4468/* l4_per -> i2c2 */
4469static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
4470 .master = &omap44xx_l4_per_hwmod,
4471 .slave = &omap44xx_i2c2_hwmod,
4472 .clk = "l4_div_ck",
4473 .addr = omap44xx_i2c2_addrs,
4474 .user = OCP_USER_MPU | OCP_USER_SDMA,
4475};
4476
4477static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
4478 {
4479 .pa_start = 0x48060000,
4480 .pa_end = 0x480600ff,
4481 .flags = ADDR_TYPE_RT
4482 },
4483 { }
4484};
4485
4486/* l4_per -> i2c3 */
4487static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
4488 .master = &omap44xx_l4_per_hwmod,
4489 .slave = &omap44xx_i2c3_hwmod,
4490 .clk = "l4_div_ck",
4491 .addr = omap44xx_i2c3_addrs,
4492 .user = OCP_USER_MPU | OCP_USER_SDMA,
4493};
4494
4495static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
4496 {
4497 .pa_start = 0x48350000,
4498 .pa_end = 0x483500ff,
4499 .flags = ADDR_TYPE_RT
4500 },
4501 { }
4502};
4503
4504/* l4_per -> i2c4 */
4505static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
4506 .master = &omap44xx_l4_per_hwmod,
4507 .slave = &omap44xx_i2c4_hwmod,
4508 .clk = "l4_div_ck",
4509 .addr = omap44xx_i2c4_addrs,
4510 .user = OCP_USER_MPU | OCP_USER_SDMA,
4511};
4512
4513/* l3_main_2 -> ipu */
4514static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
4515 .master = &omap44xx_l3_main_2_hwmod,
4516 .slave = &omap44xx_ipu_hwmod,
4517 .clk = "l3_div_ck",
4518 .user = OCP_USER_MPU | OCP_USER_SDMA,
4519};
4520
4521static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
4522 {
4523 .pa_start = 0x52000000,
4524 .pa_end = 0x520000ff,
4525 .flags = ADDR_TYPE_RT
4526 },
4527 { }
4528};
4529
4530/* l3_main_2 -> iss */
4531static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
4532 .master = &omap44xx_l3_main_2_hwmod,
4533 .slave = &omap44xx_iss_hwmod,
4534 .clk = "l3_div_ck",
4535 .addr = omap44xx_iss_addrs,
4536 .user = OCP_USER_MPU | OCP_USER_SDMA,
4537};
4538
Paul Walmsley42b9e382012-04-19 13:33:54 -06004539/* iva -> sl2if */
4540static struct omap_hwmod_ocp_if omap44xx_iva__sl2if = {
4541 .master = &omap44xx_iva_hwmod,
4542 .slave = &omap44xx_sl2if_hwmod,
4543 .clk = "dpll_iva_m5x2_ck",
4544 .user = OCP_USER_IVA,
4545};
4546
Paul Walmsley844a3b62012-04-19 04:04:33 -06004547static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
4548 {
4549 .pa_start = 0x5a000000,
4550 .pa_end = 0x5a07ffff,
4551 .flags = ADDR_TYPE_RT
4552 },
4553 { }
4554};
4555
4556/* l3_main_2 -> iva */
4557static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
4558 .master = &omap44xx_l3_main_2_hwmod,
4559 .slave = &omap44xx_iva_hwmod,
4560 .clk = "l3_div_ck",
4561 .addr = omap44xx_iva_addrs,
4562 .user = OCP_USER_MPU,
4563};
4564
4565static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
4566 {
4567 .pa_start = 0x4a31c000,
4568 .pa_end = 0x4a31c07f,
4569 .flags = ADDR_TYPE_RT
4570 },
4571 { }
4572};
4573
4574/* l4_wkup -> kbd */
4575static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
4576 .master = &omap44xx_l4_wkup_hwmod,
4577 .slave = &omap44xx_kbd_hwmod,
4578 .clk = "l4_wkup_clk_mux_ck",
4579 .addr = omap44xx_kbd_addrs,
4580 .user = OCP_USER_MPU | OCP_USER_SDMA,
4581};
4582
4583static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
4584 {
4585 .pa_start = 0x4a0f4000,
4586 .pa_end = 0x4a0f41ff,
4587 .flags = ADDR_TYPE_RT
4588 },
4589 { }
4590};
4591
4592/* l4_cfg -> mailbox */
4593static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
4594 .master = &omap44xx_l4_cfg_hwmod,
4595 .slave = &omap44xx_mailbox_hwmod,
4596 .clk = "l4_div_ck",
4597 .addr = omap44xx_mailbox_addrs,
4598 .user = OCP_USER_MPU | OCP_USER_SDMA,
4599};
4600
Benoît Cousson896d4e92012-04-19 13:33:54 -06004601static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
4602 {
4603 .pa_start = 0x40128000,
4604 .pa_end = 0x401283ff,
4605 .flags = ADDR_TYPE_RT
4606 },
4607 { }
4608};
4609
4610/* l4_abe -> mcasp */
4611static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
4612 .master = &omap44xx_l4_abe_hwmod,
4613 .slave = &omap44xx_mcasp_hwmod,
4614 .clk = "ocp_abe_iclk",
4615 .addr = omap44xx_mcasp_addrs,
4616 .user = OCP_USER_MPU,
4617};
4618
4619static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
4620 {
4621 .pa_start = 0x49028000,
4622 .pa_end = 0x490283ff,
4623 .flags = ADDR_TYPE_RT
4624 },
4625 { }
4626};
4627
4628/* l4_abe -> mcasp (dma) */
4629static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
4630 .master = &omap44xx_l4_abe_hwmod,
4631 .slave = &omap44xx_mcasp_hwmod,
4632 .clk = "ocp_abe_iclk",
4633 .addr = omap44xx_mcasp_dma_addrs,
4634 .user = OCP_USER_SDMA,
4635};
4636
Paul Walmsley844a3b62012-04-19 04:04:33 -06004637static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
4638 {
4639 .name = "mpu",
4640 .pa_start = 0x40122000,
4641 .pa_end = 0x401220ff,
4642 .flags = ADDR_TYPE_RT
4643 },
4644 { }
4645};
4646
4647/* l4_abe -> mcbsp1 */
4648static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
4649 .master = &omap44xx_l4_abe_hwmod,
4650 .slave = &omap44xx_mcbsp1_hwmod,
4651 .clk = "ocp_abe_iclk",
4652 .addr = omap44xx_mcbsp1_addrs,
4653 .user = OCP_USER_MPU,
4654};
4655
4656static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
4657 {
4658 .name = "dma",
4659 .pa_start = 0x49022000,
4660 .pa_end = 0x490220ff,
4661 .flags = ADDR_TYPE_RT
4662 },
4663 { }
4664};
4665
4666/* l4_abe -> mcbsp1 (dma) */
4667static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
4668 .master = &omap44xx_l4_abe_hwmod,
4669 .slave = &omap44xx_mcbsp1_hwmod,
4670 .clk = "ocp_abe_iclk",
4671 .addr = omap44xx_mcbsp1_dma_addrs,
4672 .user = OCP_USER_SDMA,
4673};
4674
4675static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
4676 {
4677 .name = "mpu",
4678 .pa_start = 0x40124000,
4679 .pa_end = 0x401240ff,
4680 .flags = ADDR_TYPE_RT
4681 },
4682 { }
4683};
4684
4685/* l4_abe -> mcbsp2 */
4686static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
4687 .master = &omap44xx_l4_abe_hwmod,
4688 .slave = &omap44xx_mcbsp2_hwmod,
4689 .clk = "ocp_abe_iclk",
4690 .addr = omap44xx_mcbsp2_addrs,
4691 .user = OCP_USER_MPU,
4692};
4693
4694static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
4695 {
4696 .name = "dma",
4697 .pa_start = 0x49024000,
4698 .pa_end = 0x490240ff,
4699 .flags = ADDR_TYPE_RT
4700 },
4701 { }
4702};
4703
4704/* l4_abe -> mcbsp2 (dma) */
4705static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
4706 .master = &omap44xx_l4_abe_hwmod,
4707 .slave = &omap44xx_mcbsp2_hwmod,
4708 .clk = "ocp_abe_iclk",
4709 .addr = omap44xx_mcbsp2_dma_addrs,
4710 .user = OCP_USER_SDMA,
4711};
4712
4713static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
4714 {
4715 .name = "mpu",
4716 .pa_start = 0x40126000,
4717 .pa_end = 0x401260ff,
4718 .flags = ADDR_TYPE_RT
4719 },
4720 { }
4721};
4722
4723/* l4_abe -> mcbsp3 */
4724static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
4725 .master = &omap44xx_l4_abe_hwmod,
4726 .slave = &omap44xx_mcbsp3_hwmod,
4727 .clk = "ocp_abe_iclk",
4728 .addr = omap44xx_mcbsp3_addrs,
4729 .user = OCP_USER_MPU,
4730};
4731
4732static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
4733 {
4734 .name = "dma",
4735 .pa_start = 0x49026000,
4736 .pa_end = 0x490260ff,
4737 .flags = ADDR_TYPE_RT
4738 },
4739 { }
4740};
4741
4742/* l4_abe -> mcbsp3 (dma) */
4743static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
4744 .master = &omap44xx_l4_abe_hwmod,
4745 .slave = &omap44xx_mcbsp3_hwmod,
4746 .clk = "ocp_abe_iclk",
4747 .addr = omap44xx_mcbsp3_dma_addrs,
4748 .user = OCP_USER_SDMA,
4749};
4750
4751static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
4752 {
4753 .pa_start = 0x48096000,
4754 .pa_end = 0x480960ff,
4755 .flags = ADDR_TYPE_RT
4756 },
4757 { }
4758};
4759
4760/* l4_per -> mcbsp4 */
4761static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
4762 .master = &omap44xx_l4_per_hwmod,
4763 .slave = &omap44xx_mcbsp4_hwmod,
4764 .clk = "l4_div_ck",
4765 .addr = omap44xx_mcbsp4_addrs,
4766 .user = OCP_USER_MPU | OCP_USER_SDMA,
4767};
4768
4769static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
4770 {
4771 .pa_start = 0x40132000,
4772 .pa_end = 0x4013207f,
4773 .flags = ADDR_TYPE_RT
4774 },
4775 { }
4776};
4777
4778/* l4_abe -> mcpdm */
4779static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
4780 .master = &omap44xx_l4_abe_hwmod,
4781 .slave = &omap44xx_mcpdm_hwmod,
4782 .clk = "ocp_abe_iclk",
4783 .addr = omap44xx_mcpdm_addrs,
4784 .user = OCP_USER_MPU,
4785};
4786
4787static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
4788 {
4789 .pa_start = 0x49032000,
4790 .pa_end = 0x4903207f,
4791 .flags = ADDR_TYPE_RT
4792 },
4793 { }
4794};
4795
4796/* l4_abe -> mcpdm (dma) */
4797static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
4798 .master = &omap44xx_l4_abe_hwmod,
4799 .slave = &omap44xx_mcpdm_hwmod,
4800 .clk = "ocp_abe_iclk",
4801 .addr = omap44xx_mcpdm_dma_addrs,
4802 .user = OCP_USER_SDMA,
4803};
4804
4805static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
4806 {
4807 .pa_start = 0x48098000,
4808 .pa_end = 0x480981ff,
4809 .flags = ADDR_TYPE_RT
4810 },
4811 { }
4812};
4813
4814/* l4_per -> mcspi1 */
4815static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
4816 .master = &omap44xx_l4_per_hwmod,
4817 .slave = &omap44xx_mcspi1_hwmod,
4818 .clk = "l4_div_ck",
4819 .addr = omap44xx_mcspi1_addrs,
4820 .user = OCP_USER_MPU | OCP_USER_SDMA,
4821};
4822
4823static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
4824 {
4825 .pa_start = 0x4809a000,
4826 .pa_end = 0x4809a1ff,
4827 .flags = ADDR_TYPE_RT
4828 },
4829 { }
4830};
4831
4832/* l4_per -> mcspi2 */
4833static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
4834 .master = &omap44xx_l4_per_hwmod,
4835 .slave = &omap44xx_mcspi2_hwmod,
4836 .clk = "l4_div_ck",
4837 .addr = omap44xx_mcspi2_addrs,
4838 .user = OCP_USER_MPU | OCP_USER_SDMA,
4839};
4840
4841static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
4842 {
4843 .pa_start = 0x480b8000,
4844 .pa_end = 0x480b81ff,
4845 .flags = ADDR_TYPE_RT
4846 },
4847 { }
4848};
4849
4850/* l4_per -> mcspi3 */
4851static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
4852 .master = &omap44xx_l4_per_hwmod,
4853 .slave = &omap44xx_mcspi3_hwmod,
4854 .clk = "l4_div_ck",
4855 .addr = omap44xx_mcspi3_addrs,
4856 .user = OCP_USER_MPU | OCP_USER_SDMA,
4857};
4858
4859static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
4860 {
4861 .pa_start = 0x480ba000,
4862 .pa_end = 0x480ba1ff,
4863 .flags = ADDR_TYPE_RT
4864 },
4865 { }
4866};
4867
4868/* l4_per -> mcspi4 */
4869static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
4870 .master = &omap44xx_l4_per_hwmod,
4871 .slave = &omap44xx_mcspi4_hwmod,
4872 .clk = "l4_div_ck",
4873 .addr = omap44xx_mcspi4_addrs,
4874 .user = OCP_USER_MPU | OCP_USER_SDMA,
4875};
4876
4877static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
4878 {
4879 .pa_start = 0x4809c000,
4880 .pa_end = 0x4809c3ff,
4881 .flags = ADDR_TYPE_RT
4882 },
4883 { }
4884};
4885
4886/* l4_per -> mmc1 */
4887static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
4888 .master = &omap44xx_l4_per_hwmod,
4889 .slave = &omap44xx_mmc1_hwmod,
4890 .clk = "l4_div_ck",
4891 .addr = omap44xx_mmc1_addrs,
4892 .user = OCP_USER_MPU | OCP_USER_SDMA,
4893};
4894
4895static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
4896 {
4897 .pa_start = 0x480b4000,
4898 .pa_end = 0x480b43ff,
4899 .flags = ADDR_TYPE_RT
4900 },
4901 { }
4902};
4903
4904/* l4_per -> mmc2 */
4905static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
4906 .master = &omap44xx_l4_per_hwmod,
4907 .slave = &omap44xx_mmc2_hwmod,
4908 .clk = "l4_div_ck",
4909 .addr = omap44xx_mmc2_addrs,
4910 .user = OCP_USER_MPU | OCP_USER_SDMA,
4911};
4912
4913static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
4914 {
4915 .pa_start = 0x480ad000,
4916 .pa_end = 0x480ad3ff,
4917 .flags = ADDR_TYPE_RT
4918 },
4919 { }
4920};
4921
4922/* l4_per -> mmc3 */
4923static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
4924 .master = &omap44xx_l4_per_hwmod,
4925 .slave = &omap44xx_mmc3_hwmod,
4926 .clk = "l4_div_ck",
4927 .addr = omap44xx_mmc3_addrs,
4928 .user = OCP_USER_MPU | OCP_USER_SDMA,
4929};
4930
4931static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
4932 {
4933 .pa_start = 0x480d1000,
4934 .pa_end = 0x480d13ff,
4935 .flags = ADDR_TYPE_RT
4936 },
4937 { }
4938};
4939
4940/* l4_per -> mmc4 */
4941static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
4942 .master = &omap44xx_l4_per_hwmod,
4943 .slave = &omap44xx_mmc4_hwmod,
4944 .clk = "l4_div_ck",
4945 .addr = omap44xx_mmc4_addrs,
4946 .user = OCP_USER_MPU | OCP_USER_SDMA,
4947};
4948
4949static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
4950 {
4951 .pa_start = 0x480d5000,
4952 .pa_end = 0x480d53ff,
4953 .flags = ADDR_TYPE_RT
4954 },
4955 { }
4956};
4957
4958/* l4_per -> mmc5 */
4959static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
4960 .master = &omap44xx_l4_per_hwmod,
4961 .slave = &omap44xx_mmc5_hwmod,
4962 .clk = "l4_div_ck",
4963 .addr = omap44xx_mmc5_addrs,
4964 .user = OCP_USER_MPU | OCP_USER_SDMA,
4965};
4966
Benoît Cousson0c668872012-04-19 13:33:55 -06004967/* l4_cfg -> ocp2scp_usb_phy */
4968static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
4969 .master = &omap44xx_l4_cfg_hwmod,
4970 .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
4971 .clk = "l4_div_ck",
4972 .user = OCP_USER_MPU | OCP_USER_SDMA,
4973};
4974
Paul Walmsley42b9e382012-04-19 13:33:54 -06004975/* l3_main_2 -> sl2if */
4976static struct omap_hwmod_ocp_if omap44xx_l3_main_2__sl2if = {
4977 .master = &omap44xx_l3_main_2_hwmod,
4978 .slave = &omap44xx_sl2if_hwmod,
4979 .clk = "l3_div_ck",
4980 .user = OCP_USER_MPU | OCP_USER_SDMA,
4981};
4982
Benoît Cousson1e3b5e592012-04-19 13:33:53 -06004983static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
4984 {
4985 .pa_start = 0x4012c000,
4986 .pa_end = 0x4012c3ff,
4987 .flags = ADDR_TYPE_RT
4988 },
4989 { }
4990};
4991
4992/* l4_abe -> slimbus1 */
4993static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
4994 .master = &omap44xx_l4_abe_hwmod,
4995 .slave = &omap44xx_slimbus1_hwmod,
4996 .clk = "ocp_abe_iclk",
4997 .addr = omap44xx_slimbus1_addrs,
4998 .user = OCP_USER_MPU,
4999};
5000
5001static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
5002 {
5003 .pa_start = 0x4902c000,
5004 .pa_end = 0x4902c3ff,
5005 .flags = ADDR_TYPE_RT
5006 },
5007 { }
5008};
5009
5010/* l4_abe -> slimbus1 (dma) */
5011static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
5012 .master = &omap44xx_l4_abe_hwmod,
5013 .slave = &omap44xx_slimbus1_hwmod,
5014 .clk = "ocp_abe_iclk",
5015 .addr = omap44xx_slimbus1_dma_addrs,
5016 .user = OCP_USER_SDMA,
5017};
5018
5019static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
5020 {
5021 .pa_start = 0x48076000,
5022 .pa_end = 0x480763ff,
5023 .flags = ADDR_TYPE_RT
5024 },
5025 { }
5026};
5027
5028/* l4_per -> slimbus2 */
5029static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
5030 .master = &omap44xx_l4_per_hwmod,
5031 .slave = &omap44xx_slimbus2_hwmod,
5032 .clk = "l4_div_ck",
5033 .addr = omap44xx_slimbus2_addrs,
5034 .user = OCP_USER_MPU | OCP_USER_SDMA,
5035};
5036
Paul Walmsley844a3b62012-04-19 04:04:33 -06005037static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
5038 {
5039 .pa_start = 0x4a0dd000,
5040 .pa_end = 0x4a0dd03f,
5041 .flags = ADDR_TYPE_RT
5042 },
5043 { }
5044};
5045
5046/* l4_cfg -> smartreflex_core */
5047static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
5048 .master = &omap44xx_l4_cfg_hwmod,
5049 .slave = &omap44xx_smartreflex_core_hwmod,
5050 .clk = "l4_div_ck",
5051 .addr = omap44xx_smartreflex_core_addrs,
5052 .user = OCP_USER_MPU | OCP_USER_SDMA,
5053};
5054
5055static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
5056 {
5057 .pa_start = 0x4a0db000,
5058 .pa_end = 0x4a0db03f,
5059 .flags = ADDR_TYPE_RT
5060 },
5061 { }
5062};
5063
5064/* l4_cfg -> smartreflex_iva */
5065static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
5066 .master = &omap44xx_l4_cfg_hwmod,
5067 .slave = &omap44xx_smartreflex_iva_hwmod,
5068 .clk = "l4_div_ck",
5069 .addr = omap44xx_smartreflex_iva_addrs,
5070 .user = OCP_USER_MPU | OCP_USER_SDMA,
5071};
5072
5073static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
5074 {
5075 .pa_start = 0x4a0d9000,
5076 .pa_end = 0x4a0d903f,
5077 .flags = ADDR_TYPE_RT
5078 },
5079 { }
5080};
5081
5082/* l4_cfg -> smartreflex_mpu */
5083static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
5084 .master = &omap44xx_l4_cfg_hwmod,
5085 .slave = &omap44xx_smartreflex_mpu_hwmod,
5086 .clk = "l4_div_ck",
5087 .addr = omap44xx_smartreflex_mpu_addrs,
5088 .user = OCP_USER_MPU | OCP_USER_SDMA,
5089};
5090
5091static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
5092 {
5093 .pa_start = 0x4a0f6000,
5094 .pa_end = 0x4a0f6fff,
5095 .flags = ADDR_TYPE_RT
5096 },
5097 { }
5098};
5099
5100/* l4_cfg -> spinlock */
5101static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
5102 .master = &omap44xx_l4_cfg_hwmod,
5103 .slave = &omap44xx_spinlock_hwmod,
5104 .clk = "l4_div_ck",
5105 .addr = omap44xx_spinlock_addrs,
5106 .user = OCP_USER_MPU | OCP_USER_SDMA,
5107};
5108
5109static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
5110 {
5111 .pa_start = 0x4a318000,
5112 .pa_end = 0x4a31807f,
5113 .flags = ADDR_TYPE_RT
5114 },
5115 { }
5116};
5117
5118/* l4_wkup -> timer1 */
5119static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
5120 .master = &omap44xx_l4_wkup_hwmod,
5121 .slave = &omap44xx_timer1_hwmod,
5122 .clk = "l4_wkup_clk_mux_ck",
5123 .addr = omap44xx_timer1_addrs,
5124 .user = OCP_USER_MPU | OCP_USER_SDMA,
5125};
5126
5127static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
5128 {
5129 .pa_start = 0x48032000,
5130 .pa_end = 0x4803207f,
5131 .flags = ADDR_TYPE_RT
5132 },
5133 { }
5134};
5135
5136/* l4_per -> timer2 */
5137static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
5138 .master = &omap44xx_l4_per_hwmod,
5139 .slave = &omap44xx_timer2_hwmod,
5140 .clk = "l4_div_ck",
5141 .addr = omap44xx_timer2_addrs,
5142 .user = OCP_USER_MPU | OCP_USER_SDMA,
5143};
5144
5145static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
5146 {
5147 .pa_start = 0x48034000,
5148 .pa_end = 0x4803407f,
5149 .flags = ADDR_TYPE_RT
5150 },
5151 { }
5152};
5153
5154/* l4_per -> timer3 */
5155static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
5156 .master = &omap44xx_l4_per_hwmod,
5157 .slave = &omap44xx_timer3_hwmod,
5158 .clk = "l4_div_ck",
5159 .addr = omap44xx_timer3_addrs,
5160 .user = OCP_USER_MPU | OCP_USER_SDMA,
5161};
5162
5163static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
5164 {
5165 .pa_start = 0x48036000,
5166 .pa_end = 0x4803607f,
5167 .flags = ADDR_TYPE_RT
5168 },
5169 { }
5170};
5171
5172/* l4_per -> timer4 */
5173static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
5174 .master = &omap44xx_l4_per_hwmod,
5175 .slave = &omap44xx_timer4_hwmod,
5176 .clk = "l4_div_ck",
5177 .addr = omap44xx_timer4_addrs,
5178 .user = OCP_USER_MPU | OCP_USER_SDMA,
5179};
5180
5181static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
5182 {
5183 .pa_start = 0x40138000,
5184 .pa_end = 0x4013807f,
5185 .flags = ADDR_TYPE_RT
5186 },
5187 { }
5188};
5189
5190/* l4_abe -> timer5 */
5191static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
5192 .master = &omap44xx_l4_abe_hwmod,
5193 .slave = &omap44xx_timer5_hwmod,
5194 .clk = "ocp_abe_iclk",
5195 .addr = omap44xx_timer5_addrs,
5196 .user = OCP_USER_MPU,
5197};
5198
5199static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
5200 {
5201 .pa_start = 0x49038000,
5202 .pa_end = 0x4903807f,
5203 .flags = ADDR_TYPE_RT
5204 },
5205 { }
5206};
5207
5208/* l4_abe -> timer5 (dma) */
5209static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
5210 .master = &omap44xx_l4_abe_hwmod,
5211 .slave = &omap44xx_timer5_hwmod,
5212 .clk = "ocp_abe_iclk",
5213 .addr = omap44xx_timer5_dma_addrs,
5214 .user = OCP_USER_SDMA,
5215};
5216
5217static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
5218 {
5219 .pa_start = 0x4013a000,
5220 .pa_end = 0x4013a07f,
5221 .flags = ADDR_TYPE_RT
5222 },
5223 { }
5224};
5225
5226/* l4_abe -> timer6 */
5227static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
5228 .master = &omap44xx_l4_abe_hwmod,
5229 .slave = &omap44xx_timer6_hwmod,
5230 .clk = "ocp_abe_iclk",
5231 .addr = omap44xx_timer6_addrs,
5232 .user = OCP_USER_MPU,
5233};
5234
5235static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
5236 {
5237 .pa_start = 0x4903a000,
5238 .pa_end = 0x4903a07f,
5239 .flags = ADDR_TYPE_RT
5240 },
5241 { }
5242};
5243
5244/* l4_abe -> timer6 (dma) */
5245static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
5246 .master = &omap44xx_l4_abe_hwmod,
5247 .slave = &omap44xx_timer6_hwmod,
5248 .clk = "ocp_abe_iclk",
5249 .addr = omap44xx_timer6_dma_addrs,
5250 .user = OCP_USER_SDMA,
5251};
5252
5253static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
5254 {
5255 .pa_start = 0x4013c000,
5256 .pa_end = 0x4013c07f,
5257 .flags = ADDR_TYPE_RT
5258 },
5259 { }
5260};
5261
5262/* l4_abe -> timer7 */
5263static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
5264 .master = &omap44xx_l4_abe_hwmod,
5265 .slave = &omap44xx_timer7_hwmod,
5266 .clk = "ocp_abe_iclk",
5267 .addr = omap44xx_timer7_addrs,
5268 .user = OCP_USER_MPU,
5269};
5270
5271static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
5272 {
5273 .pa_start = 0x4903c000,
5274 .pa_end = 0x4903c07f,
5275 .flags = ADDR_TYPE_RT
5276 },
5277 { }
5278};
5279
5280/* l4_abe -> timer7 (dma) */
5281static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
5282 .master = &omap44xx_l4_abe_hwmod,
5283 .slave = &omap44xx_timer7_hwmod,
5284 .clk = "ocp_abe_iclk",
5285 .addr = omap44xx_timer7_dma_addrs,
5286 .user = OCP_USER_SDMA,
5287};
5288
5289static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
5290 {
5291 .pa_start = 0x4013e000,
5292 .pa_end = 0x4013e07f,
5293 .flags = ADDR_TYPE_RT
5294 },
5295 { }
5296};
5297
5298/* l4_abe -> timer8 */
5299static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
5300 .master = &omap44xx_l4_abe_hwmod,
5301 .slave = &omap44xx_timer8_hwmod,
5302 .clk = "ocp_abe_iclk",
5303 .addr = omap44xx_timer8_addrs,
5304 .user = OCP_USER_MPU,
5305};
5306
5307static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
5308 {
5309 .pa_start = 0x4903e000,
5310 .pa_end = 0x4903e07f,
5311 .flags = ADDR_TYPE_RT
5312 },
5313 { }
5314};
5315
5316/* l4_abe -> timer8 (dma) */
5317static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
5318 .master = &omap44xx_l4_abe_hwmod,
5319 .slave = &omap44xx_timer8_hwmod,
5320 .clk = "ocp_abe_iclk",
5321 .addr = omap44xx_timer8_dma_addrs,
5322 .user = OCP_USER_SDMA,
5323};
5324
5325static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
5326 {
5327 .pa_start = 0x4803e000,
5328 .pa_end = 0x4803e07f,
5329 .flags = ADDR_TYPE_RT
5330 },
5331 { }
5332};
5333
5334/* l4_per -> timer9 */
5335static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
5336 .master = &omap44xx_l4_per_hwmod,
5337 .slave = &omap44xx_timer9_hwmod,
5338 .clk = "l4_div_ck",
5339 .addr = omap44xx_timer9_addrs,
5340 .user = OCP_USER_MPU | OCP_USER_SDMA,
5341};
5342
5343static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
5344 {
5345 .pa_start = 0x48086000,
5346 .pa_end = 0x4808607f,
5347 .flags = ADDR_TYPE_RT
5348 },
5349 { }
5350};
5351
5352/* l4_per -> timer10 */
5353static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
5354 .master = &omap44xx_l4_per_hwmod,
5355 .slave = &omap44xx_timer10_hwmod,
5356 .clk = "l4_div_ck",
5357 .addr = omap44xx_timer10_addrs,
5358 .user = OCP_USER_MPU | OCP_USER_SDMA,
5359};
5360
5361static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
5362 {
5363 .pa_start = 0x48088000,
5364 .pa_end = 0x4808807f,
5365 .flags = ADDR_TYPE_RT
5366 },
5367 { }
5368};
5369
5370/* l4_per -> timer11 */
5371static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
5372 .master = &omap44xx_l4_per_hwmod,
5373 .slave = &omap44xx_timer11_hwmod,
5374 .clk = "l4_div_ck",
5375 .addr = omap44xx_timer11_addrs,
5376 .user = OCP_USER_MPU | OCP_USER_SDMA,
5377};
5378
5379static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
5380 {
5381 .pa_start = 0x4806a000,
5382 .pa_end = 0x4806a0ff,
5383 .flags = ADDR_TYPE_RT
5384 },
5385 { }
5386};
5387
5388/* l4_per -> uart1 */
5389static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
5390 .master = &omap44xx_l4_per_hwmod,
5391 .slave = &omap44xx_uart1_hwmod,
5392 .clk = "l4_div_ck",
5393 .addr = omap44xx_uart1_addrs,
5394 .user = OCP_USER_MPU | OCP_USER_SDMA,
5395};
5396
5397static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
5398 {
5399 .pa_start = 0x4806c000,
5400 .pa_end = 0x4806c0ff,
5401 .flags = ADDR_TYPE_RT
5402 },
5403 { }
5404};
5405
5406/* l4_per -> uart2 */
5407static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
5408 .master = &omap44xx_l4_per_hwmod,
5409 .slave = &omap44xx_uart2_hwmod,
5410 .clk = "l4_div_ck",
5411 .addr = omap44xx_uart2_addrs,
5412 .user = OCP_USER_MPU | OCP_USER_SDMA,
5413};
5414
5415static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
5416 {
5417 .pa_start = 0x48020000,
5418 .pa_end = 0x480200ff,
5419 .flags = ADDR_TYPE_RT
5420 },
5421 { }
5422};
5423
5424/* l4_per -> uart3 */
5425static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
5426 .master = &omap44xx_l4_per_hwmod,
5427 .slave = &omap44xx_uart3_hwmod,
5428 .clk = "l4_div_ck",
5429 .addr = omap44xx_uart3_addrs,
5430 .user = OCP_USER_MPU | OCP_USER_SDMA,
5431};
5432
5433static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
5434 {
5435 .pa_start = 0x4806e000,
5436 .pa_end = 0x4806e0ff,
5437 .flags = ADDR_TYPE_RT
5438 },
5439 { }
5440};
5441
5442/* l4_per -> uart4 */
5443static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
5444 .master = &omap44xx_l4_per_hwmod,
5445 .slave = &omap44xx_uart4_hwmod,
5446 .clk = "l4_div_ck",
5447 .addr = omap44xx_uart4_addrs,
5448 .user = OCP_USER_MPU | OCP_USER_SDMA,
5449};
5450
Benoît Cousson0c668872012-04-19 13:33:55 -06005451static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
5452 {
5453 .pa_start = 0x4a0a9000,
5454 .pa_end = 0x4a0a93ff,
5455 .flags = ADDR_TYPE_RT
5456 },
5457 { }
5458};
5459
5460/* l4_cfg -> usb_host_fs */
5461static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_fs = {
5462 .master = &omap44xx_l4_cfg_hwmod,
5463 .slave = &omap44xx_usb_host_fs_hwmod,
5464 .clk = "l4_div_ck",
5465 .addr = omap44xx_usb_host_fs_addrs,
5466 .user = OCP_USER_MPU | OCP_USER_SDMA,
5467};
5468
Paul Walmsley844a3b62012-04-19 04:04:33 -06005469static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
5470 {
5471 .name = "uhh",
5472 .pa_start = 0x4a064000,
5473 .pa_end = 0x4a0647ff,
5474 .flags = ADDR_TYPE_RT
5475 },
5476 {
5477 .name = "ohci",
5478 .pa_start = 0x4a064800,
5479 .pa_end = 0x4a064bff,
5480 },
5481 {
5482 .name = "ehci",
5483 .pa_start = 0x4a064c00,
5484 .pa_end = 0x4a064fff,
5485 },
5486 {}
5487};
5488
5489/* l4_cfg -> usb_host_hs */
5490static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
5491 .master = &omap44xx_l4_cfg_hwmod,
5492 .slave = &omap44xx_usb_host_hs_hwmod,
5493 .clk = "l4_div_ck",
5494 .addr = omap44xx_usb_host_hs_addrs,
5495 .user = OCP_USER_MPU | OCP_USER_SDMA,
5496};
5497
5498static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
5499 {
5500 .pa_start = 0x4a0ab000,
5501 .pa_end = 0x4a0ab003,
5502 .flags = ADDR_TYPE_RT
5503 },
5504 { }
5505};
5506
5507/* l4_cfg -> usb_otg_hs */
5508static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
5509 .master = &omap44xx_l4_cfg_hwmod,
5510 .slave = &omap44xx_usb_otg_hs_hwmod,
5511 .clk = "l4_div_ck",
5512 .addr = omap44xx_usb_otg_hs_addrs,
5513 .user = OCP_USER_MPU | OCP_USER_SDMA,
5514};
5515
Benoit Coussonaf88fa92011-12-15 23:15:18 -07005516static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
5517 {
5518 .name = "tll",
5519 .pa_start = 0x4a062000,
5520 .pa_end = 0x4a063fff,
5521 .flags = ADDR_TYPE_RT
5522 },
5523 {}
5524};
5525
Paul Walmsley844a3b62012-04-19 04:04:33 -06005526/* l4_cfg -> usb_tll_hs */
Benoit Coussonaf88fa92011-12-15 23:15:18 -07005527static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
5528 .master = &omap44xx_l4_cfg_hwmod,
5529 .slave = &omap44xx_usb_tll_hs_hwmod,
5530 .clk = "l4_div_ck",
5531 .addr = omap44xx_usb_tll_hs_addrs,
5532 .user = OCP_USER_MPU | OCP_USER_SDMA,
5533};
5534
Paul Walmsley844a3b62012-04-19 04:04:33 -06005535static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
5536 {
5537 .pa_start = 0x4a314000,
5538 .pa_end = 0x4a31407f,
5539 .flags = ADDR_TYPE_RT
Benoit Coussonaf88fa92011-12-15 23:15:18 -07005540 },
Paul Walmsley844a3b62012-04-19 04:04:33 -06005541 { }
5542};
5543
5544/* l4_wkup -> wd_timer2 */
5545static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
5546 .master = &omap44xx_l4_wkup_hwmod,
5547 .slave = &omap44xx_wd_timer2_hwmod,
5548 .clk = "l4_wkup_clk_mux_ck",
5549 .addr = omap44xx_wd_timer2_addrs,
5550 .user = OCP_USER_MPU | OCP_USER_SDMA,
5551};
5552
5553static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
5554 {
5555 .pa_start = 0x40130000,
5556 .pa_end = 0x4013007f,
5557 .flags = ADDR_TYPE_RT
5558 },
5559 { }
5560};
5561
5562/* l4_abe -> wd_timer3 */
5563static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
5564 .master = &omap44xx_l4_abe_hwmod,
5565 .slave = &omap44xx_wd_timer3_hwmod,
5566 .clk = "ocp_abe_iclk",
5567 .addr = omap44xx_wd_timer3_addrs,
5568 .user = OCP_USER_MPU,
5569};
5570
5571static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
5572 {
5573 .pa_start = 0x49030000,
5574 .pa_end = 0x4903007f,
5575 .flags = ADDR_TYPE_RT
5576 },
5577 { }
5578};
5579
5580/* l4_abe -> wd_timer3 (dma) */
5581static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
5582 .master = &omap44xx_l4_abe_hwmod,
5583 .slave = &omap44xx_wd_timer3_hwmod,
5584 .clk = "ocp_abe_iclk",
5585 .addr = omap44xx_wd_timer3_dma_addrs,
5586 .user = OCP_USER_SDMA,
Benoit Coussonaf88fa92011-12-15 23:15:18 -07005587};
5588
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005589static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
Paul Walmsley42b9e382012-04-19 13:33:54 -06005590 &omap44xx_c2c__c2c_target_fw,
5591 &omap44xx_l4_cfg__c2c_target_fw,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005592 &omap44xx_l3_main_1__dmm,
5593 &omap44xx_mpu__dmm,
Paul Walmsley42b9e382012-04-19 13:33:54 -06005594 &omap44xx_c2c__emif_fw,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005595 &omap44xx_dmm__emif_fw,
5596 &omap44xx_l4_cfg__emif_fw,
5597 &omap44xx_iva__l3_instr,
5598 &omap44xx_l3_main_3__l3_instr,
5599 &omap44xx_dsp__l3_main_1,
5600 &omap44xx_dss__l3_main_1,
5601 &omap44xx_l3_main_2__l3_main_1,
5602 &omap44xx_l4_cfg__l3_main_1,
5603 &omap44xx_mmc1__l3_main_1,
5604 &omap44xx_mmc2__l3_main_1,
5605 &omap44xx_mpu__l3_main_1,
Paul Walmsley42b9e382012-04-19 13:33:54 -06005606 &omap44xx_c2c_target_fw__l3_main_2,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005607 &omap44xx_dma_system__l3_main_2,
Ming Leib050f682012-04-19 13:33:50 -06005608 &omap44xx_fdif__l3_main_2,
Paul Walmsley9def3902012-04-19 13:33:53 -06005609 &omap44xx_gpu__l3_main_2,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005610 &omap44xx_hsi__l3_main_2,
5611 &omap44xx_ipu__l3_main_2,
5612 &omap44xx_iss__l3_main_2,
5613 &omap44xx_iva__l3_main_2,
5614 &omap44xx_l3_main_1__l3_main_2,
5615 &omap44xx_l4_cfg__l3_main_2,
Benoît Cousson0c668872012-04-19 13:33:55 -06005616 &omap44xx_usb_host_fs__l3_main_2,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005617 &omap44xx_usb_host_hs__l3_main_2,
5618 &omap44xx_usb_otg_hs__l3_main_2,
5619 &omap44xx_l3_main_1__l3_main_3,
5620 &omap44xx_l3_main_2__l3_main_3,
5621 &omap44xx_l4_cfg__l3_main_3,
5622 &omap44xx_aess__l4_abe,
5623 &omap44xx_dsp__l4_abe,
5624 &omap44xx_l3_main_1__l4_abe,
5625 &omap44xx_mpu__l4_abe,
5626 &omap44xx_l3_main_1__l4_cfg,
5627 &omap44xx_l3_main_2__l4_per,
5628 &omap44xx_l4_cfg__l4_wkup,
5629 &omap44xx_mpu__mpu_private,
5630 &omap44xx_l4_abe__aess,
5631 &omap44xx_l4_abe__aess_dma,
Paul Walmsley42b9e382012-04-19 13:33:54 -06005632 &omap44xx_l3_main_2__c2c,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005633 &omap44xx_l4_wkup__counter_32k,
5634 &omap44xx_l4_cfg__dma_system,
5635 &omap44xx_l4_abe__dmic,
5636 &omap44xx_l4_abe__dmic_dma,
5637 &omap44xx_dsp__iva,
Paul Walmsley42b9e382012-04-19 13:33:54 -06005638 &omap44xx_dsp__sl2if,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005639 &omap44xx_l4_cfg__dsp,
5640 &omap44xx_l3_main_2__dss,
5641 &omap44xx_l4_per__dss,
5642 &omap44xx_l3_main_2__dss_dispc,
5643 &omap44xx_l4_per__dss_dispc,
5644 &omap44xx_l3_main_2__dss_dsi1,
5645 &omap44xx_l4_per__dss_dsi1,
5646 &omap44xx_l3_main_2__dss_dsi2,
5647 &omap44xx_l4_per__dss_dsi2,
5648 &omap44xx_l3_main_2__dss_hdmi,
5649 &omap44xx_l4_per__dss_hdmi,
5650 &omap44xx_l3_main_2__dss_rfbi,
5651 &omap44xx_l4_per__dss_rfbi,
5652 &omap44xx_l3_main_2__dss_venc,
5653 &omap44xx_l4_per__dss_venc,
Paul Walmsley42b9e382012-04-19 13:33:54 -06005654 &omap44xx_l4_per__elm,
Paul Walmsleybf30f952012-04-19 13:33:52 -06005655 &omap44xx_emif_fw__emif1,
5656 &omap44xx_emif_fw__emif2,
Ming Leib050f682012-04-19 13:33:50 -06005657 &omap44xx_l4_cfg__fdif,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005658 &omap44xx_l4_wkup__gpio1,
5659 &omap44xx_l4_per__gpio2,
5660 &omap44xx_l4_per__gpio3,
5661 &omap44xx_l4_per__gpio4,
5662 &omap44xx_l4_per__gpio5,
5663 &omap44xx_l4_per__gpio6,
Benoît Coussoneb42b5d2012-04-19 13:33:51 -06005664 &omap44xx_l3_main_2__gpmc,
Paul Walmsley9def3902012-04-19 13:33:53 -06005665 &omap44xx_l3_main_2__gpu,
Paul Walmsleya091c082012-04-19 13:33:50 -06005666 &omap44xx_l4_per__hdq1w,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005667 &omap44xx_l4_cfg__hsi,
5668 &omap44xx_l4_per__i2c1,
5669 &omap44xx_l4_per__i2c2,
5670 &omap44xx_l4_per__i2c3,
5671 &omap44xx_l4_per__i2c4,
5672 &omap44xx_l3_main_2__ipu,
5673 &omap44xx_l3_main_2__iss,
Paul Walmsley42b9e382012-04-19 13:33:54 -06005674 &omap44xx_iva__sl2if,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005675 &omap44xx_l3_main_2__iva,
5676 &omap44xx_l4_wkup__kbd,
5677 &omap44xx_l4_cfg__mailbox,
Benoît Cousson896d4e92012-04-19 13:33:54 -06005678 &omap44xx_l4_abe__mcasp,
5679 &omap44xx_l4_abe__mcasp_dma,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005680 &omap44xx_l4_abe__mcbsp1,
5681 &omap44xx_l4_abe__mcbsp1_dma,
5682 &omap44xx_l4_abe__mcbsp2,
5683 &omap44xx_l4_abe__mcbsp2_dma,
5684 &omap44xx_l4_abe__mcbsp3,
5685 &omap44xx_l4_abe__mcbsp3_dma,
5686 &omap44xx_l4_per__mcbsp4,
5687 &omap44xx_l4_abe__mcpdm,
5688 &omap44xx_l4_abe__mcpdm_dma,
5689 &omap44xx_l4_per__mcspi1,
5690 &omap44xx_l4_per__mcspi2,
5691 &omap44xx_l4_per__mcspi3,
5692 &omap44xx_l4_per__mcspi4,
5693 &omap44xx_l4_per__mmc1,
5694 &omap44xx_l4_per__mmc2,
5695 &omap44xx_l4_per__mmc3,
5696 &omap44xx_l4_per__mmc4,
5697 &omap44xx_l4_per__mmc5,
Benoît Cousson0c668872012-04-19 13:33:55 -06005698 &omap44xx_l4_cfg__ocp2scp_usb_phy,
Paul Walmsley42b9e382012-04-19 13:33:54 -06005699 &omap44xx_l3_main_2__sl2if,
Benoît Cousson1e3b5e592012-04-19 13:33:53 -06005700 &omap44xx_l4_abe__slimbus1,
5701 &omap44xx_l4_abe__slimbus1_dma,
5702 &omap44xx_l4_per__slimbus2,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005703 &omap44xx_l4_cfg__smartreflex_core,
5704 &omap44xx_l4_cfg__smartreflex_iva,
5705 &omap44xx_l4_cfg__smartreflex_mpu,
5706 &omap44xx_l4_cfg__spinlock,
5707 &omap44xx_l4_wkup__timer1,
5708 &omap44xx_l4_per__timer2,
5709 &omap44xx_l4_per__timer3,
5710 &omap44xx_l4_per__timer4,
5711 &omap44xx_l4_abe__timer5,
5712 &omap44xx_l4_abe__timer5_dma,
5713 &omap44xx_l4_abe__timer6,
5714 &omap44xx_l4_abe__timer6_dma,
5715 &omap44xx_l4_abe__timer7,
5716 &omap44xx_l4_abe__timer7_dma,
5717 &omap44xx_l4_abe__timer8,
5718 &omap44xx_l4_abe__timer8_dma,
5719 &omap44xx_l4_per__timer9,
5720 &omap44xx_l4_per__timer10,
5721 &omap44xx_l4_per__timer11,
5722 &omap44xx_l4_per__uart1,
5723 &omap44xx_l4_per__uart2,
5724 &omap44xx_l4_per__uart3,
5725 &omap44xx_l4_per__uart4,
Benoît Cousson0c668872012-04-19 13:33:55 -06005726 &omap44xx_l4_cfg__usb_host_fs,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005727 &omap44xx_l4_cfg__usb_host_hs,
5728 &omap44xx_l4_cfg__usb_otg_hs,
5729 &omap44xx_l4_cfg__usb_tll_hs,
5730 &omap44xx_l4_wkup__wd_timer2,
5731 &omap44xx_l4_abe__wd_timer3,
5732 &omap44xx_l4_abe__wd_timer3_dma,
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005733 NULL,
5734};
5735
5736int __init omap44xx_hwmod_init(void)
5737{
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005738 return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
Benoit Cousson55d2cb02010-05-12 17:54:36 +02005739}
5740