blob: 1272c41d474903c638e60902e66144e6a3692e79 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/id.c
3 *
4 * OMAP2 CPU identification code
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Nishant Kamate49c4d22011-02-17 09:55:03 -08009 * Copyright (C) 2009-11 Texas Instruments
Santosh Shilimkar44169072009-05-28 14:16:04 -070010 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren1dbae812005-11-10 14:26:51 +000017#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Ruslan Bilovol6770b212013-02-14 13:55:24 +020021#include <linux/slab.h>
22
23#ifdef CONFIG_SOC_BUS
24#include <linux/sys_soc.h>
25#endif
Tony Lindgren1dbae812005-11-10 14:26:51 +000026
Russell King0ba8b9b2008-08-10 18:08:10 +010027#include <asm/cputype.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000028
Tony Lindgren4e653312011-11-10 22:45:17 +010029#include "common.h"
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080030
Tony Lindgren4952af42012-09-19 10:33:40 -070031#include "id.h"
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +030032
Tony Lindgrendbc04162012-08-31 10:59:07 -070033#include "soc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060034#include "control.h"
35
Ivan Khoronzhuk42a1cc92012-11-14 12:10:37 -080036#define OMAP4_SILICON_TYPE_STANDARD 0x01
37#define OMAP4_SILICON_TYPE_PERFORMANCE 0x02
38
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +020039#define OMAP_SOC_MAX_NAME_LENGTH 16
40
Lauri Leukkunen84a34342008-12-10 17:36:31 -080041static unsigned int omap_revision;
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +020042static char soc_name[OMAP_SOC_MAX_NAME_LENGTH];
43static char soc_rev[OMAP_SOC_MAX_NAME_LENGTH];
Aneesh Vcc0170b2011-07-02 08:00:22 +053044u32 omap_features;
Lauri Leukkunen84a34342008-12-10 17:36:31 -080045
46unsigned int omap_rev(void)
47{
48 return omap_revision;
49}
50EXPORT_SYMBOL(omap_rev);
Paul Walmsley097c5842008-07-03 12:24:45 +030051
Kevin Hilman8e25ad92009-06-23 13:30:23 +030052int omap_type(void)
53{
54 u32 val = 0;
55
Felipe Balbiedeae652009-11-22 10:11:24 -080056 if (cpu_is_omap24xx()) {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030057 val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
Vaibhav Hiremath971b8a92012-07-05 08:05:15 -070058 } else if (soc_is_am33xx()) {
Afzal Mohammedfb3cfb12012-03-05 16:11:01 -080059 val = omap_ctrl_readl(AM33XX_CONTROL_STATUS);
Felipe Balbiedeae652009-11-22 10:11:24 -080060 } else if (cpu_is_omap34xx()) {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030061 val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
Santosh Shilimkar737daa02010-02-18 08:59:10 +000062 } else if (cpu_is_omap44xx()) {
Santosh Shilimkardcf5ef32010-09-27 14:02:58 -060063 val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
R Sricharanb13e80a2012-04-19 17:42:19 +053064 } else if (soc_is_omap54xx()) {
65 val = omap_ctrl_readl(OMAP5XXX_CONTROL_STATUS);
66 val &= OMAP5_DEVICETYPE_MASK;
67 val >>= 6;
68 goto out;
Felipe Balbiedeae652009-11-22 10:11:24 -080069 } else {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030070 pr_err("Cannot detect omap type!\n");
71 goto out;
72 }
73
74 val &= OMAP2_DEVICETYPE_MASK;
75 val >>= 8;
76
77out:
78 return val;
79}
80EXPORT_SYMBOL(omap_type);
81
82
Tony Lindgrena8823142008-12-10 17:36:30 -080083/*----------------------------------------------------------------------------*/
Paul Walmsley097c5842008-07-03 12:24:45 +030084
Tony Lindgrena8823142008-12-10 17:36:30 -080085#define OMAP_TAP_IDCODE 0x0204
86#define OMAP_TAP_DIE_ID_0 0x0218
87#define OMAP_TAP_DIE_ID_1 0x021C
88#define OMAP_TAP_DIE_ID_2 0x0220
89#define OMAP_TAP_DIE_ID_3 0x0224
Paul Walmsley097c5842008-07-03 12:24:45 +030090
Andy Greenb235e002011-03-12 22:50:54 +000091#define OMAP_TAP_DIE_ID_44XX_0 0x0200
92#define OMAP_TAP_DIE_ID_44XX_1 0x0208
93#define OMAP_TAP_DIE_ID_44XX_2 0x020c
94#define OMAP_TAP_DIE_ID_44XX_3 0x0210
95
Tony Lindgrena8823142008-12-10 17:36:30 -080096#define read_tap_reg(reg) __raw_readl(tap_base + (reg))
Tony Lindgren0e564842008-10-06 15:49:16 +030097
Tony Lindgrena8823142008-12-10 17:36:30 -080098struct omap_id {
99 u16 hawkeye; /* Silicon type (Hawkeye id) */
100 u8 dev; /* Device type from production_id reg */
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800101 u32 type; /* Combined type id copied to omap_revision */
Tony Lindgrena8823142008-12-10 17:36:30 -0800102};
Tony Lindgren0e564842008-10-06 15:49:16 +0300103
Tony Lindgrena8823142008-12-10 17:36:30 -0800104/* Register values to detect the OMAP version */
105static struct omap_id omap_ids[] __initdata = {
106 { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
107 { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
108 { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
109 { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
110 { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
111 { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
112};
Paul Walmsley097c5842008-07-03 12:24:45 +0300113
Tony Lindgrena8823142008-12-10 17:36:30 -0800114static void __iomem *tap_base;
115static u16 tap_prod_id;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000116
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +0300117void omap_get_die_id(struct omap_die_id *odi)
118{
R Sricharanb13e80a2012-04-19 17:42:19 +0530119 if (cpu_is_omap44xx() || soc_is_omap54xx()) {
Andy Greenb235e002011-03-12 22:50:54 +0000120 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_0);
121 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_1);
122 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_2);
123 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_3);
124
125 return;
126 }
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +0300127 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
128 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
129 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
130 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
131}
132
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530133void __init omap2xxx_check_revision(void)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000134{
135 int i, j;
Tony Lindgrena8823142008-12-10 17:36:30 -0800136 u32 idcode, prod_id;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000137 u16 hawkeye;
Tony Lindgrena8823142008-12-10 17:36:30 -0800138 u8 dev_type, rev;
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300139 struct omap_die_id odi;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000140
141 idcode = read_tap_reg(OMAP_TAP_IDCODE);
Tony Lindgren0e564842008-10-06 15:49:16 +0300142 prod_id = read_tap_reg(tap_prod_id);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000143 hawkeye = (idcode >> 12) & 0xffff;
144 rev = (idcode >> 28) & 0x0f;
145 dev_type = (prod_id >> 16) & 0x0f;
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300146 omap_get_die_id(&odi);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000147
Paul Walmsley097c5842008-07-03 12:24:45 +0300148 pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
149 idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300150 pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
Paul Walmsley097c5842008-07-03 12:24:45 +0300151 pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300152 odi.id_1, (odi.id_1 >> 28) & 0xf);
153 pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
154 pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
Paul Walmsley097c5842008-07-03 12:24:45 +0300155 pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
156 prod_id, dev_type);
157
Tony Lindgren1dbae812005-11-10 14:26:51 +0000158 /* Check hawkeye ids */
159 for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
160 if (hawkeye == omap_ids[i].hawkeye)
161 break;
162 }
163
164 if (i == ARRAY_SIZE(omap_ids)) {
165 printk(KERN_ERR "Unknown OMAP CPU id\n");
166 return;
167 }
168
169 for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
170 if (dev_type == omap_ids[j].dev)
171 break;
172 }
173
174 if (j == ARRAY_SIZE(omap_ids)) {
Paul Walmsley7852ec02012-07-26 00:54:26 -0600175 pr_err("Unknown OMAP device type. Handling it as OMAP%04x\n",
176 omap_ids[i].type >> 16);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000177 j = i;
178 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000179
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200180 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
181 sprintf(soc_rev, "ES%x", (omap_rev() >> 12) & 0xf);
182
183 pr_info("%s", soc_name);
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800184 if ((omap_rev() >> 8) & 0x0f)
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200185 pr_info("%s", soc_rev);
Paul Walmsley097c5842008-07-03 12:24:45 +0300186 pr_info("\n");
Tony Lindgren1dbae812005-11-10 14:26:51 +0000187}
188
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530189#define OMAP3_SHOW_FEATURE(feat) \
190 if (omap3_has_ ##feat()) \
191 printk(#feat" ");
192
193static void __init omap3_cpuinfo(void)
194{
195 const char *cpu_name;
196
197 /*
198 * OMAP3430 and OMAP3530 are assumed to be same.
199 *
200 * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
201 * on available features. Upon detection, update the CPU id
202 * and CPU class bits.
203 */
204 if (cpu_is_omap3630()) {
205 cpu_name = "OMAP3630";
Kevin Hilman68a88b92012-04-30 16:37:10 -0700206 } else if (soc_is_am35xx()) {
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530207 cpu_name = (omap3_has_sgx()) ? "AM3517" : "AM3505";
208 } else if (cpu_is_ti816x()) {
209 cpu_name = "TI816X";
Vaibhav Hiremath971b8a92012-07-05 08:05:15 -0700210 } else if (soc_is_am335x()) {
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530211 cpu_name = "AM335X";
212 } else if (cpu_is_ti814x()) {
213 cpu_name = "TI814X";
214 } else if (omap3_has_iva() && omap3_has_sgx()) {
215 /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
216 cpu_name = "OMAP3430/3530";
217 } else if (omap3_has_iva()) {
218 cpu_name = "OMAP3525";
219 } else if (omap3_has_sgx()) {
220 cpu_name = "OMAP3515";
221 } else {
222 cpu_name = "OMAP3503";
223 }
224
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200225 sprintf(soc_name, "%s", cpu_name);
226
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530227 /* Print verbose information */
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200228 pr_info("%s %s (", soc_name, soc_rev);
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530229
230 OMAP3_SHOW_FEATURE(l2cache);
231 OMAP3_SHOW_FEATURE(iva);
232 OMAP3_SHOW_FEATURE(sgx);
233 OMAP3_SHOW_FEATURE(neon);
234 OMAP3_SHOW_FEATURE(isp);
235 OMAP3_SHOW_FEATURE(192mhz_clk);
236
237 printk(")\n");
238}
239
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800240#define OMAP3_CHECK_FEATURE(status,feat) \
241 if (((status & OMAP3_ ##feat## _MASK) \
242 >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
Aneesh Vcc0170b2011-07-02 08:00:22 +0530243 omap_features |= OMAP3_HAS_ ##feat; \
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800244 }
245
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530246void __init omap3xxx_check_features(void)
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800247{
248 u32 status;
249
Aneesh Vcc0170b2011-07-02 08:00:22 +0530250 omap_features = 0;
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800251
252 status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
253
254 OMAP3_CHECK_FEATURE(status, L2CACHE);
255 OMAP3_CHECK_FEATURE(status, IVA);
256 OMAP3_CHECK_FEATURE(status, SGX);
257 OMAP3_CHECK_FEATURE(status, NEON);
258 OMAP3_CHECK_FEATURE(status, ISP);
Vishwanath BS7356f0b2010-02-22 22:09:10 -0700259 if (cpu_is_omap3630())
Aneesh Vcc0170b2011-07-02 08:00:22 +0530260 omap_features |= OMAP3_HAS_192MHZ_CLK;
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600261 if (cpu_is_omap3430() || cpu_is_omap3630())
Aneesh Vcc0170b2011-07-02 08:00:22 +0530262 omap_features |= OMAP3_HAS_IO_WAKEUP;
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600263 if (cpu_is_omap3630() || omap_rev() == OMAP3430_REV_ES3_1 ||
264 omap_rev() == OMAP3430_REV_ES3_1_2)
265 omap_features |= OMAP3_HAS_IO_CHAIN_CTRL;
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800266
Aneesh Vcc0170b2011-07-02 08:00:22 +0530267 omap_features |= OMAP3_HAS_SDRC;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800268
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800269 /*
Mark A. Greer1ce02992012-04-30 16:57:09 -0700270 * am35x fixups:
271 * - The am35x Chip ID register has bits 12, 7:5, and 3:2 marked as
272 * reserved and therefore return 0 when read. Unfortunately,
273 * OMAP3_CHECK_FEATURE() will interpret some of those zeroes to
274 * mean that a feature is present even though it isn't so clear
275 * the incorrectly set feature bits.
276 */
277 if (soc_is_am35xx())
278 omap_features &= ~(OMAP3_HAS_IVA | OMAP3_HAS_ISP);
279
280 /*
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800281 * TODO: Get additional info (where applicable)
282 * e.g. Size of L2 cache.
283 */
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530284
285 omap3_cpuinfo();
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800286}
287
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530288void __init omap4xxx_check_features(void)
Aneesh Vcc0170b2011-07-02 08:00:22 +0530289{
290 u32 si_type;
291
Ivan Khoronzhuk42a1cc92012-11-14 12:10:37 -0800292 si_type =
293 (read_tap_reg(OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1) >> 16) & 0x03;
Aneesh Vcc0170b2011-07-02 08:00:22 +0530294
Ivan Khoronzhuk42a1cc92012-11-14 12:10:37 -0800295 if (si_type == OMAP4_SILICON_TYPE_PERFORMANCE)
296 omap_features = OMAP4_HAS_PERF_SILICON;
Aneesh Vcc0170b2011-07-02 08:00:22 +0530297}
298
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530299void __init ti81xx_check_features(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800300{
Aneesh Vcc0170b2011-07-02 08:00:22 +0530301 omap_features = OMAP3_HAS_NEON;
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530302 omap3_cpuinfo();
Hemant Pedanekar01001712011-02-16 08:31:39 -0800303}
304
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530305void __init omap3xxx_check_revision(void)
Tony Lindgrena8823142008-12-10 17:36:30 -0800306{
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200307 const char *cpu_rev;
Tony Lindgrena8823142008-12-10 17:36:30 -0800308 u32 cpuid, idcode;
309 u16 hawkeye;
310 u8 rev;
Tony Lindgrena8823142008-12-10 17:36:30 -0800311
312 /*
313 * We cannot access revision registers on ES1.0.
314 * If the processor type is Cortex-A8 and the revision is 0x0
315 * it means its Cortex r0p0 which is 3430 ES1.0.
316 */
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100317 cpuid = read_cpuid_id();
Tony Lindgrena8823142008-12-10 17:36:30 -0800318 if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800319 omap_revision = OMAP3430_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530320 cpu_rev = "1.0";
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800321 return;
Tony Lindgrena8823142008-12-10 17:36:30 -0800322 }
323
324 /*
325 * Detection for 34xx ES2.0 and above can be done with just
326 * hawkeye and rev. See TRM 1.5.2 Device Identification.
327 * Note that rev does not map directly to our defined processor
328 * revision numbers as ES1.0 uses value 0.
329 */
330 idcode = read_tap_reg(OMAP_TAP_IDCODE);
331 hawkeye = (idcode >> 12) & 0xffff;
332 rev = (idcode >> 28) & 0xff;
333
Nishanth Menon2456a102009-11-22 10:10:56 -0800334 switch (hawkeye) {
335 case 0xb7ae:
336 /* Handle 34xx/35xx devices */
Tony Lindgrena8823142008-12-10 17:36:30 -0800337 switch (rev) {
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800338 case 0: /* Take care of early samples */
339 case 1:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800340 omap_revision = OMAP3430_REV_ES2_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530341 cpu_rev = "2.0";
Tony Lindgrena8823142008-12-10 17:36:30 -0800342 break;
343 case 2:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800344 omap_revision = OMAP3430_REV_ES2_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530345 cpu_rev = "2.1";
Tony Lindgrena8823142008-12-10 17:36:30 -0800346 break;
347 case 3:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800348 omap_revision = OMAP3430_REV_ES3_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530349 cpu_rev = "3.0";
Tony Lindgrena8823142008-12-10 17:36:30 -0800350 break;
Tony Lindgren187e6882009-01-29 08:57:16 -0800351 case 4:
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800352 omap_revision = OMAP3430_REV_ES3_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530353 cpu_rev = "3.1";
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800354 break;
355 case 7:
Felipe Balbiedeae652009-11-22 10:11:24 -0800356 /* FALLTHROUGH */
Tony Lindgrena8823142008-12-10 17:36:30 -0800357 default:
358 /* Use the latest known revision as default */
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800359 omap_revision = OMAP3430_REV_ES3_1_2;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530360 cpu_rev = "3.1.2";
Tony Lindgrena8823142008-12-10 17:36:30 -0800361 }
Nishanth Menon2456a102009-11-22 10:10:56 -0800362 break;
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800363 case 0xb868:
Paul Walmsley1f1b0352011-09-13 19:52:13 -0600364 /*
365 * Handle OMAP/AM 3505/3517 devices
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800366 *
Paul Walmsley1f1b0352011-09-13 19:52:13 -0600367 * Set the device to be OMAP3517 here. Actual device
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800368 * is identified later based on the features.
369 */
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600370 switch (rev) {
371 case 0:
Kevin Hilman68a88b92012-04-30 16:37:10 -0700372 omap_revision = AM35XX_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530373 cpu_rev = "1.0";
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600374 break;
375 case 1:
376 /* FALLTHROUGH */
377 default:
Kevin Hilman68a88b92012-04-30 16:37:10 -0700378 omap_revision = AM35XX_REV_ES1_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530379 cpu_rev = "1.1";
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600380 }
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800381 break;
Felipe Balbiedeae652009-11-22 10:11:24 -0800382 case 0xb891:
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000383 /* Handle 36xx devices */
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000384
385 switch(rev) {
386 case 0: /* Take care of early samples */
387 omap_revision = OMAP3630_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530388 cpu_rev = "1.0";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000389 break;
390 case 1:
391 omap_revision = OMAP3630_REV_ES1_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530392 cpu_rev = "1.1";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000393 break;
394 case 2:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600395 /* FALLTHROUGH */
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000396 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600397 omap_revision = OMAP3630_REV_ES1_2;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530398 cpu_rev = "1.2";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000399 }
Nishanth Menon77c08702010-08-16 09:21:19 +0300400 break;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800401 case 0xb81e:
Hemant Pedanekar01001712011-02-16 08:31:39 -0800402 switch (rev) {
403 case 0:
404 omap_revision = TI8168_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530405 cpu_rev = "1.0";
Hemant Pedanekar01001712011-02-16 08:31:39 -0800406 break;
407 case 1:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600408 /* FALLTHROUGH */
Hemant Pedanekar01001712011-02-16 08:31:39 -0800409 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600410 omap_revision = TI8168_REV_ES1_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530411 cpu_rev = "1.1";
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600412 break;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800413 }
414 break;
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800415 case 0xb944:
AnilKumar Ch5af044f2013-02-01 15:58:22 +0530416 switch (rev) {
417 case 0:
418 omap_revision = AM335X_REV_ES1_0;
419 cpu_rev = "1.0";
420 break;
421 case 1:
AnilKumar Ch5af044f2013-02-01 15:58:22 +0530422 omap_revision = AM335X_REV_ES2_0;
423 cpu_rev = "2.0";
424 break;
Vaibhav Hiremathd240ef32013-05-08 16:48:02 -0700425 case 2:
426 /* FALLTHROUGH */
427 default:
428 omap_revision = AM335X_REV_ES2_1;
429 cpu_rev = "2.1";
430 break;
AnilKumar Ch5af044f2013-02-01 15:58:22 +0530431 }
Vaibhav Hiremathc2d13552012-01-23 13:26:47 +0530432 break;
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800433 case 0xb8f2:
434 switch (rev) {
435 case 0:
436 /* FALLTHROUGH */
437 case 1:
438 omap_revision = TI8148_REV_ES1_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530439 cpu_rev = "1.0";
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800440 break;
441 case 2:
442 omap_revision = TI8148_REV_ES2_0;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530443 cpu_rev = "2.0";
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800444 break;
445 case 3:
446 /* FALLTHROUGH */
447 default:
448 omap_revision = TI8148_REV_ES2_1;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530449 cpu_rev = "2.1";
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800450 break;
451 }
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800452 break;
Nishanth Menon2456a102009-11-22 10:10:56 -0800453 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600454 /* Unknown default to latest silicon rev as default */
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600455 omap_revision = OMAP3630_REV_ES1_2;
Vaibhav Hiremath50a01e62011-12-19 15:50:14 +0530456 cpu_rev = "1.2";
Paul Walmsley51ec8112011-09-13 19:52:15 -0600457 pr_warn("Warning: unknown chip type; assuming OMAP3630ES1.2\n");
Tony Lindgrena8823142008-12-10 17:36:30 -0800458 }
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200459 sprintf(soc_rev, "ES%s", cpu_rev);
Tony Lindgrena8823142008-12-10 17:36:30 -0800460}
461
Vaibhav Hiremath4de34f32011-12-19 15:50:15 +0530462void __init omap4xxx_check_revision(void)
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800463{
464 u32 idcode;
465 u16 hawkeye;
466 u8 rev;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800467
468 /*
469 * The IC rev detection is done with hawkeye and rev.
470 * Note that rev does not map directly to defined processor
471 * revision numbers as ES1.0 uses value 0.
472 */
473 idcode = read_tap_reg(OMAP_TAP_IDCODE);
474 hawkeye = (idcode >> 12) & 0xffff;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800475 rev = (idcode >> 28) & 0xf;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800476
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530477 /*
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530478 * Few initial 4430 ES2.0 samples IDCODE is same as ES1.0
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530479 * Use ARM register to detect the correct ES version
480 */
Leonid Iziumtsevec023e42011-12-13 10:46:44 -0800481 if (!rev && (hawkeye != 0xb94e) && (hawkeye != 0xb975)) {
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100482 idcode = read_cpuid_id();
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530483 rev = (idcode & 0xf) - 1;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800484 }
485
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530486 switch (hawkeye) {
487 case 0xb852:
488 switch (rev) {
489 case 0:
490 omap_revision = OMAP4430_REV_ES1_0;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530491 break;
492 case 1:
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530493 default:
494 omap_revision = OMAP4430_REV_ES2_0;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800495 }
496 break;
497 case 0xb95c:
498 switch (rev) {
499 case 3:
500 omap_revision = OMAP4430_REV_ES2_1;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800501 break;
502 case 4:
Nishant Kamate49c4d22011-02-17 09:55:03 -0800503 omap_revision = OMAP4430_REV_ES2_2;
David Anders55035c12011-12-13 10:46:44 -0800504 break;
505 case 6:
506 default:
507 omap_revision = OMAP4430_REV_ES2_3;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800508 }
509 break;
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530510 case 0xb94e:
511 switch (rev) {
512 case 0:
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530513 omap_revision = OMAP4460_REV_ES1_0;
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530514 break;
Chris Lalancette33ee0db2012-05-09 09:45:02 -0700515 case 2:
516 default:
517 omap_revision = OMAP4460_REV_ES1_1;
518 break;
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530519 }
520 break;
Leonid Iziumtsevec023e42011-12-13 10:46:44 -0800521 case 0xb975:
522 switch (rev) {
523 case 0:
524 default:
525 omap_revision = OMAP4470_REV_ES1_0;
526 break;
527 }
528 break;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530529 default:
Nishant Kamate49c4d22011-02-17 09:55:03 -0800530 /* Unknown default to latest silicon rev as default */
David Anders55035c12011-12-13 10:46:44 -0800531 omap_revision = OMAP4430_REV_ES2_3;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530532 }
533
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200534 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
535 sprintf(soc_rev, "ES%d.%d", (omap_rev() >> 12) & 0xf,
536 (omap_rev() >> 8) & 0xf);
537 pr_info("%s %s\n", soc_name, soc_rev);
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800538}
539
R Sricharanb13e80a2012-04-19 17:42:19 +0530540void __init omap5xxx_check_revision(void)
541{
542 u32 idcode;
543 u16 hawkeye;
544 u8 rev;
545
546 idcode = read_tap_reg(OMAP_TAP_IDCODE);
547 hawkeye = (idcode >> 12) & 0xffff;
548 rev = (idcode >> 28) & 0xff;
549 switch (hawkeye) {
550 case 0xb942:
551 switch (rev) {
552 case 0:
R Sricharanb13e80a2012-04-19 17:42:19 +0530553 omap_revision = OMAP5430_REV_ES1_0;
Santosh Shilimkar5a898a72013-01-07 19:29:46 +0530554 break;
555 case 1:
556 default:
557 omap_revision = OMAP5430_REV_ES2_0;
R Sricharanb13e80a2012-04-19 17:42:19 +0530558 }
559 break;
560
561 case 0xb998:
562 switch (rev) {
563 case 0:
R Sricharanb13e80a2012-04-19 17:42:19 +0530564 omap_revision = OMAP5432_REV_ES1_0;
Santosh Shilimkar5a898a72013-01-07 19:29:46 +0530565 break;
566 case 1:
567 default:
568 omap_revision = OMAP5432_REV_ES2_0;
R Sricharanb13e80a2012-04-19 17:42:19 +0530569 }
570 break;
571
572 default:
573 /* Unknown default to latest silicon rev as default*/
Santosh Shilimkar5a898a72013-01-07 19:29:46 +0530574 omap_revision = OMAP5430_REV_ES2_0;
R Sricharanb13e80a2012-04-19 17:42:19 +0530575 }
576
Ruslan Bilovolf9d41ee2013-02-14 13:55:23 +0200577 sprintf(soc_name, "OMAP%04x", omap_rev() >> 16);
578 sprintf(soc_rev, "ES%d.0", (omap_rev() >> 12) & 0xf);
579
580 pr_info("%s %s\n", soc_name, soc_rev);
R Sricharanb13e80a2012-04-19 17:42:19 +0530581}
582
Tony Lindgrena8823142008-12-10 17:36:30 -0800583/*
584 * Set up things for map_io and processor detection later on. Gets called
585 * pretty much first thing from board init. For multi-omap, this gets
586 * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
587 * detect the exact revision later on in omap2_detect_revision() once map_io
588 * is done.
589 */
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600590void __init omap2_set_globals_tap(u32 class, void __iomem *tap)
Tony Lindgren0e564842008-10-06 15:49:16 +0300591{
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600592 omap_revision = class;
593 tap_base = tap;
Tony Lindgren0e564842008-10-06 15:49:16 +0300594
Paul Walmsleyb6a42262012-10-29 20:50:21 -0600595 /* XXX What is this intended to do? */
Tony Lindgrena8823142008-12-10 17:36:30 -0800596 if (cpu_is_omap34xx())
Tony Lindgren0e564842008-10-06 15:49:16 +0300597 tap_prod_id = 0x0210;
598 else
599 tap_prod_id = 0x0208;
600}
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200601
602#ifdef CONFIG_SOC_BUS
603
604static const char const *omap_types[] = {
605 [OMAP2_DEVICE_TYPE_TEST] = "TST",
606 [OMAP2_DEVICE_TYPE_EMU] = "EMU",
607 [OMAP2_DEVICE_TYPE_SEC] = "HS",
608 [OMAP2_DEVICE_TYPE_GP] = "GP",
609 [OMAP2_DEVICE_TYPE_BAD] = "BAD",
610};
611
612static const char * __init omap_get_family(void)
613{
614 if (cpu_is_omap24xx())
615 return kasprintf(GFP_KERNEL, "OMAP2");
616 else if (cpu_is_omap34xx())
617 return kasprintf(GFP_KERNEL, "OMAP3");
618 else if (cpu_is_omap44xx())
619 return kasprintf(GFP_KERNEL, "OMAP4");
620 else if (soc_is_omap54xx())
621 return kasprintf(GFP_KERNEL, "OMAP5");
622 else
623 return kasprintf(GFP_KERNEL, "Unknown");
624}
625
626static ssize_t omap_get_type(struct device *dev,
627 struct device_attribute *attr,
628 char *buf)
629{
630 return sprintf(buf, "%s\n", omap_types[omap_type()]);
631}
632
633static struct device_attribute omap_soc_attr =
634 __ATTR(type, S_IRUGO, omap_get_type, NULL);
635
636void __init omap_soc_device_init(void)
637{
638 struct device *parent;
639 struct soc_device *soc_dev;
640 struct soc_device_attribute *soc_dev_attr;
641
642 soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
643 if (!soc_dev_attr)
644 return;
645
646 soc_dev_attr->machine = soc_name;
647 soc_dev_attr->family = omap_get_family();
648 soc_dev_attr->revision = soc_rev;
649
650 soc_dev = soc_device_register(soc_dev_attr);
Tony Lindgrenb1dd11d2013-05-09 08:27:25 -0700651 if (IS_ERR(soc_dev)) {
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200652 kfree(soc_dev_attr);
653 return;
654 }
655
656 parent = soc_device_to_device(soc_dev);
Tony Lindgrenb1dd11d2013-05-09 08:27:25 -0700657 device_create_file(parent, &omap_soc_attr);
Ruslan Bilovol6770b212013-02-14 13:55:24 +0200658}
659#endif /* CONFIG_SOC_BUS */