blob: 035f50c03281c803f82d721c0a3c3a2c10a4a348 [file] [log] [blame]
Jingoo Han340cba62013-06-21 16:24:54 +09001/*
Jingoo Han4b1ced82013-07-31 17:14:10 +09002 * Synopsys Designware PCIe host controller driver
Jingoo Han340cba62013-06-21 16:24:54 +09003 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Author: Jingoo Han <jg1.han@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Jingoo Hanf342d942013-09-06 15:54:59 +090014#include <linux/irq.h>
15#include <linux/irqdomain.h>
Jingoo Han340cba62013-06-21 16:24:54 +090016#include <linux/kernel.h>
Jingoo Hanf342d942013-09-06 15:54:59 +090017#include <linux/msi.h>
Jingoo Han340cba62013-06-21 16:24:54 +090018#include <linux/of_address.h>
Lucas Stach804f57b2014-03-05 14:25:51 +010019#include <linux/of_pci.h>
Jingoo Han340cba62013-06-21 16:24:54 +090020#include <linux/pci.h>
21#include <linux/pci_regs.h>
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +053022#include <linux/platform_device.h>
Jingoo Han340cba62013-06-21 16:24:54 +090023#include <linux/types.h>
Joao Pinto886bc5c2016-03-10 14:44:35 -060024#include <linux/delay.h>
Jingoo Han340cba62013-06-21 16:24:54 +090025
Jingoo Han4b1ced82013-07-31 17:14:10 +090026#include "pcie-designware.h"
Jingoo Han340cba62013-06-21 16:24:54 +090027
Joao Pintoc388de12016-08-10 11:02:38 +010028/* Parameters for the waiting for link up routine */
29#define LINK_WAIT_MAX_RETRIES 10
30#define LINK_WAIT_USLEEP_MIN 90000
31#define LINK_WAIT_USLEEP_MAX 100000
32
Joao Pintod8bbeb32016-08-17 13:26:07 -050033/* Parameters for the waiting for iATU enabled routine */
34#define LINK_WAIT_MAX_IATU_RETRIES 5
35#define LINK_WAIT_IATU_MIN 9000
36#define LINK_WAIT_IATU_MAX 10000
37
38/* Synopsys-specific PCIe configuration registers */
Jingoo Han340cba62013-06-21 16:24:54 +090039#define PCIE_PORT_LINK_CONTROL 0x710
40#define PORT_LINK_MODE_MASK (0x3f << 16)
Jingoo Han4b1ced82013-07-31 17:14:10 +090041#define PORT_LINK_MODE_1_LANES (0x1 << 16)
42#define PORT_LINK_MODE_2_LANES (0x3 << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090043#define PORT_LINK_MODE_4_LANES (0x7 << 16)
Zhou Wang5b0f0732015-05-13 14:44:34 +080044#define PORT_LINK_MODE_8_LANES (0xf << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090045
46#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
47#define PORT_LOGIC_SPEED_CHANGE (0x1 << 17)
Zhou Wanged8b4722015-08-26 11:17:34 +080048#define PORT_LOGIC_LINK_WIDTH_MASK (0x1f << 8)
Jingoo Han4b1ced82013-07-31 17:14:10 +090049#define PORT_LOGIC_LINK_WIDTH_1_LANES (0x1 << 8)
50#define PORT_LOGIC_LINK_WIDTH_2_LANES (0x2 << 8)
51#define PORT_LOGIC_LINK_WIDTH_4_LANES (0x4 << 8)
Zhou Wang5b0f0732015-05-13 14:44:34 +080052#define PORT_LOGIC_LINK_WIDTH_8_LANES (0x8 << 8)
Jingoo Han340cba62013-06-21 16:24:54 +090053
54#define PCIE_MSI_ADDR_LO 0x820
55#define PCIE_MSI_ADDR_HI 0x824
56#define PCIE_MSI_INTR0_ENABLE 0x828
57#define PCIE_MSI_INTR0_MASK 0x82C
58#define PCIE_MSI_INTR0_STATUS 0x830
59
60#define PCIE_ATU_VIEWPORT 0x900
61#define PCIE_ATU_REGION_INBOUND (0x1 << 31)
62#define PCIE_ATU_REGION_OUTBOUND (0x0 << 31)
Pratyush Anandfe48cb82016-07-04 21:44:42 +053063#define PCIE_ATU_REGION_INDEX2 (0x2 << 0)
Jingoo Han340cba62013-06-21 16:24:54 +090064#define PCIE_ATU_REGION_INDEX1 (0x1 << 0)
65#define PCIE_ATU_REGION_INDEX0 (0x0 << 0)
66#define PCIE_ATU_CR1 0x904
67#define PCIE_ATU_TYPE_MEM (0x0 << 0)
68#define PCIE_ATU_TYPE_IO (0x2 << 0)
69#define PCIE_ATU_TYPE_CFG0 (0x4 << 0)
70#define PCIE_ATU_TYPE_CFG1 (0x5 << 0)
71#define PCIE_ATU_CR2 0x908
72#define PCIE_ATU_ENABLE (0x1 << 31)
73#define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30)
74#define PCIE_ATU_LOWER_BASE 0x90C
75#define PCIE_ATU_UPPER_BASE 0x910
76#define PCIE_ATU_LIMIT 0x914
77#define PCIE_ATU_LOWER_TARGET 0x918
78#define PCIE_ATU_BUS(x) (((x) & 0xff) << 24)
79#define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19)
80#define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16)
81#define PCIE_ATU_UPPER_TARGET 0x91C
82
Joao Pintoa0601a42016-08-10 11:02:39 +010083/*
84 * iATU Unroll-specific register definitions
85 * From 4.80 core version the address translation will be made by unroll
86 */
87#define PCIE_ATU_UNR_REGION_CTRL1 0x00
88#define PCIE_ATU_UNR_REGION_CTRL2 0x04
89#define PCIE_ATU_UNR_LOWER_BASE 0x08
90#define PCIE_ATU_UNR_UPPER_BASE 0x0C
91#define PCIE_ATU_UNR_LIMIT 0x10
92#define PCIE_ATU_UNR_LOWER_TARGET 0x14
93#define PCIE_ATU_UNR_UPPER_TARGET 0x18
94
95/* Register address builder */
96#define PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(region) ((0x3 << 20) | (region << 9))
97
Joao Pintodac29e62016-03-10 14:44:44 -060098/* PCIe Port Logic registers */
99#define PLR_OFFSET 0x700
100#define PCIE_PHY_DEBUG_R1 (PLR_OFFSET + 0x2c)
Jisheng Zhang01c07672016-08-17 15:57:37 -0500101#define PCIE_PHY_DEBUG_R1_LINK_UP (0x1 << 4)
102#define PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING (0x1 << 29)
Joao Pintodac29e62016-03-10 14:44:44 -0600103
Zhou Wangcbce7902015-10-29 19:57:21 -0500104static struct pci_ops dw_pcie_ops;
Jingoo Han340cba62013-06-21 16:24:54 +0900105
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500106int dw_pcie_cfg_read(void __iomem *addr, int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900107{
Gabriele Paolonib6b18f52015-10-08 14:27:53 -0500108 if ((uintptr_t)addr & (size - 1)) {
109 *val = 0;
110 return PCIBIOS_BAD_REGISTER_NUMBER;
111 }
112
Gabriele Paolonic003ca92015-10-08 14:27:43 -0500113 if (size == 4)
114 *val = readl(addr);
Jingoo Han340cba62013-06-21 16:24:54 +0900115 else if (size == 2)
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500116 *val = readw(addr);
Gabriele Paolonic003ca92015-10-08 14:27:43 -0500117 else if (size == 1)
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500118 *val = readb(addr);
Gabriele Paolonic003ca92015-10-08 14:27:43 -0500119 else {
120 *val = 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900121 return PCIBIOS_BAD_REGISTER_NUMBER;
Gabriele Paolonic003ca92015-10-08 14:27:43 -0500122 }
Jingoo Han340cba62013-06-21 16:24:54 +0900123
124 return PCIBIOS_SUCCESSFUL;
125}
126
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500127int dw_pcie_cfg_write(void __iomem *addr, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900128{
Gabriele Paolonib6b18f52015-10-08 14:27:53 -0500129 if ((uintptr_t)addr & (size - 1))
130 return PCIBIOS_BAD_REGISTER_NUMBER;
131
Jingoo Han340cba62013-06-21 16:24:54 +0900132 if (size == 4)
133 writel(val, addr);
134 else if (size == 2)
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500135 writew(val, addr);
Jingoo Han340cba62013-06-21 16:24:54 +0900136 else if (size == 1)
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500137 writeb(val, addr);
Jingoo Han340cba62013-06-21 16:24:54 +0900138 else
139 return PCIBIOS_BAD_REGISTER_NUMBER;
140
141 return PCIBIOS_SUCCESSFUL;
142}
143
Bjorn Helgaas8ad75012016-10-06 13:25:47 -0500144u32 dw_pcie_readl_rc(struct pcie_port *pp, u32 reg)
Jingoo Han340cba62013-06-21 16:24:54 +0900145{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900146 if (pp->ops->readl_rc)
Bjorn Helgaas7e00dfd2016-10-06 13:25:46 -0500147 return pp->ops->readl_rc(pp, reg);
Bjorn Helgaas446fc232016-08-17 14:17:58 -0500148
149 return readl(pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900150}
151
Bjorn Helgaas8ad75012016-10-06 13:25:47 -0500152void dw_pcie_writel_rc(struct pcie_port *pp, u32 reg, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900153{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900154 if (pp->ops->writel_rc)
Bjorn Helgaasad880212016-10-06 13:25:46 -0500155 pp->ops->writel_rc(pp, reg, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900156 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900157 writel(val, pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900158}
159
Bjorn Helgaas3d469932016-10-11 08:33:33 -0500160static u32 dw_pcie_readl_unroll(struct pcie_port *pp, u32 index, u32 reg)
Joao Pintoa0601a42016-08-10 11:02:39 +0100161{
162 u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
163
Kishon Vijay Abraham Ia26e0102016-10-11 08:26:21 -0500164 return dw_pcie_readl_rc(pp, offset + reg);
Joao Pintoa0601a42016-08-10 11:02:39 +0100165}
166
Bjorn Helgaasf5acb5c2016-10-11 08:33:00 -0500167static void dw_pcie_writel_unroll(struct pcie_port *pp, u32 index, u32 reg,
168 u32 val)
Joao Pintoa0601a42016-08-10 11:02:39 +0100169{
170 u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
171
Bjorn Helgaasad880212016-10-06 13:25:46 -0500172 dw_pcie_writel_rc(pp, offset + reg, val);
Joao Pintoa0601a42016-08-10 11:02:39 +0100173}
174
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600175static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
176 u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900177{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900178 if (pp->ops->rd_own_conf)
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600179 return pp->ops->rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900180
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600181 return dw_pcie_cfg_read(pp->dbi_base + where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900182}
183
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600184static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
185 u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900186{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900187 if (pp->ops->wr_own_conf)
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600188 return pp->ops->wr_own_conf(pp, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900189
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600190 return dw_pcie_cfg_write(pp->dbi_base + where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900191}
192
Jisheng Zhang63503c82015-04-30 16:22:28 +0800193static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index,
194 int type, u64 cpu_addr, u64 pci_addr, u32 size)
195{
Joao Pintod8bbeb32016-08-17 13:26:07 -0500196 u32 retries, val;
Stanimir Varbanov17209df2015-12-18 14:38:55 +0200197
Joao Pintoa0601a42016-08-10 11:02:39 +0100198 if (pp->iatu_unroll_enabled) {
Bjorn Helgaasf5acb5c2016-10-11 08:33:00 -0500199 dw_pcie_writel_unroll(pp, index, PCIE_ATU_UNR_LOWER_BASE,
200 lower_32_bits(cpu_addr));
201 dw_pcie_writel_unroll(pp, index, PCIE_ATU_UNR_UPPER_BASE,
202 upper_32_bits(cpu_addr));
203 dw_pcie_writel_unroll(pp, index, PCIE_ATU_UNR_LIMIT,
204 lower_32_bits(cpu_addr + size - 1));
205 dw_pcie_writel_unroll(pp, index, PCIE_ATU_UNR_LOWER_TARGET,
206 lower_32_bits(pci_addr));
207 dw_pcie_writel_unroll(pp, index, PCIE_ATU_UNR_UPPER_TARGET,
208 upper_32_bits(pci_addr));
209 dw_pcie_writel_unroll(pp, index, PCIE_ATU_UNR_REGION_CTRL1,
210 type);
211 dw_pcie_writel_unroll(pp, index, PCIE_ATU_UNR_REGION_CTRL2,
212 PCIE_ATU_ENABLE);
Joao Pintoa0601a42016-08-10 11:02:39 +0100213 } else {
Bjorn Helgaasad880212016-10-06 13:25:46 -0500214 dw_pcie_writel_rc(pp, PCIE_ATU_VIEWPORT,
215 PCIE_ATU_REGION_OUTBOUND | index);
216 dw_pcie_writel_rc(pp, PCIE_ATU_LOWER_BASE,
217 lower_32_bits(cpu_addr));
218 dw_pcie_writel_rc(pp, PCIE_ATU_UPPER_BASE,
219 upper_32_bits(cpu_addr));
220 dw_pcie_writel_rc(pp, PCIE_ATU_LIMIT,
221 lower_32_bits(cpu_addr + size - 1));
222 dw_pcie_writel_rc(pp, PCIE_ATU_LOWER_TARGET,
223 lower_32_bits(pci_addr));
224 dw_pcie_writel_rc(pp, PCIE_ATU_UPPER_TARGET,
225 upper_32_bits(pci_addr));
226 dw_pcie_writel_rc(pp, PCIE_ATU_CR1, type);
227 dw_pcie_writel_rc(pp, PCIE_ATU_CR2, PCIE_ATU_ENABLE);
Joao Pintoa0601a42016-08-10 11:02:39 +0100228 }
Stanimir Varbanov17209df2015-12-18 14:38:55 +0200229
230 /*
231 * Make sure ATU enable takes effect before any subsequent config
232 * and I/O accesses.
233 */
Joao Pintod8bbeb32016-08-17 13:26:07 -0500234 for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
Joao Pintoa0601a42016-08-10 11:02:39 +0100235 if (pp->iatu_unroll_enabled)
236 val = dw_pcie_readl_unroll(pp, index,
237 PCIE_ATU_UNR_REGION_CTRL2);
238 else
239 val = dw_pcie_readl_rc(pp, PCIE_ATU_CR2);
240
Joao Pintod8bbeb32016-08-17 13:26:07 -0500241 if (val == PCIE_ATU_ENABLE)
242 return;
243
244 usleep_range(LINK_WAIT_IATU_MIN, LINK_WAIT_IATU_MAX);
245 }
246 dev_err(pp->dev, "iATU is not being enabled\n");
Jisheng Zhang63503c82015-04-30 16:22:28 +0800247}
248
Jingoo Hanf342d942013-09-06 15:54:59 +0900249static struct irq_chip dw_msi_irq_chip = {
250 .name = "PCI-MSI",
Thomas Gleixner280510f2014-11-23 12:23:20 +0100251 .irq_enable = pci_msi_unmask_irq,
252 .irq_disable = pci_msi_mask_irq,
253 .irq_mask = pci_msi_mask_irq,
254 .irq_unmask = pci_msi_unmask_irq,
Jingoo Hanf342d942013-09-06 15:54:59 +0900255};
256
257/* MSI int handler */
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100258irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
Jingoo Hanf342d942013-09-06 15:54:59 +0900259{
260 unsigned long val;
Pratyush Anand904d0e72013-10-09 21:32:12 +0900261 int i, pos, irq;
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100262 irqreturn_t ret = IRQ_NONE;
Jingoo Hanf342d942013-09-06 15:54:59 +0900263
264 for (i = 0; i < MAX_MSI_CTRLS; i++) {
265 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
266 (u32 *)&val);
267 if (val) {
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100268 ret = IRQ_HANDLED;
Jingoo Hanf342d942013-09-06 15:54:59 +0900269 pos = 0;
270 while ((pos = find_next_bit(&val, 32, pos)) != 32) {
Pratyush Anand904d0e72013-10-09 21:32:12 +0900271 irq = irq_find_mapping(pp->irq_domain,
272 i * 32 + pos);
Harro Haanca165892013-12-12 19:29:03 +0100273 dw_pcie_wr_own_conf(pp,
274 PCIE_MSI_INTR0_STATUS + i * 12,
275 4, 1 << pos);
Pratyush Anand904d0e72013-10-09 21:32:12 +0900276 generic_handle_irq(irq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900277 pos++;
278 }
279 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900280 }
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100281
282 return ret;
Jingoo Hanf342d942013-09-06 15:54:59 +0900283}
284
285void dw_pcie_msi_init(struct pcie_port *pp)
286{
Lucas Stachc8947fb2015-09-18 13:58:35 -0500287 u64 msi_target;
288
Jingoo Hanf342d942013-09-06 15:54:59 +0900289 pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
Lucas Stachc8947fb2015-09-18 13:58:35 -0500290 msi_target = virt_to_phys((void *)pp->msi_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900291
292 /* program the msi_data */
293 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
Lucas Stachc8947fb2015-09-18 13:58:35 -0500294 (u32)(msi_target & 0xffffffff));
295 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4,
296 (u32)(msi_target >> 32 & 0xffffffff));
Jingoo Hanf342d942013-09-06 15:54:59 +0900297}
298
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400299static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
300{
301 unsigned int res, bit, val;
302
303 res = (irq / 32) * 12;
304 bit = irq % 32;
305 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
306 val &= ~(1 << bit);
307 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
308}
309
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100310static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
Jingoo Han58275f2f2013-12-27 09:30:25 +0900311 unsigned int nvec, unsigned int pos)
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100312{
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400313 unsigned int i;
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100314
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700315 for (i = 0; i < nvec; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100316 irq_set_msi_desc_off(irq_base, i, NULL);
Jingoo Han58275f2f2013-12-27 09:30:25 +0900317 /* Disable corresponding interrupt on MSI controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400318 if (pp->ops->msi_clear_irq)
319 pp->ops->msi_clear_irq(pp, pos + i);
320 else
321 dw_pcie_msi_clear_irq(pp, pos + i);
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100322 }
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200323
324 bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100325}
326
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400327static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
328{
329 unsigned int res, bit, val;
330
331 res = (irq / 32) * 12;
332 bit = irq % 32;
333 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
334 val |= 1 << bit;
335 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
336}
337
Jingoo Hanf342d942013-09-06 15:54:59 +0900338static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
339{
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200340 int irq, pos0, i;
Zhou Wangcbce7902015-10-29 19:57:21 -0500341 struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(desc);
Jingoo Hanf342d942013-09-06 15:54:59 +0900342
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200343 pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
344 order_base_2(no_irqs));
345 if (pos0 < 0)
346 goto no_valid_irq;
Jingoo Hanf342d942013-09-06 15:54:59 +0900347
Pratyush Anand904d0e72013-10-09 21:32:12 +0900348 irq = irq_find_mapping(pp->irq_domain, pos0);
349 if (!irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900350 goto no_valid_irq;
351
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100352 /*
353 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
354 * descs so there is no need to allocate descs here. We can therefore
355 * assume that if irq_find_mapping above returns non-zero, then the
356 * descs are also successfully allocated.
357 */
358
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700359 for (i = 0; i < no_irqs; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100360 if (irq_set_msi_desc_off(irq, i, desc) != 0) {
361 clear_irq_range(pp, irq, i, pos0);
362 goto no_valid_irq;
363 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900364 /*Enable corresponding interrupt in MSI interrupt controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400365 if (pp->ops->msi_set_irq)
366 pp->ops->msi_set_irq(pp, pos0 + i);
367 else
368 dw_pcie_msi_set_irq(pp, pos0 + i);
Jingoo Hanf342d942013-09-06 15:54:59 +0900369 }
370
371 *pos = pos0;
Lucas Stach79707372015-09-18 13:58:35 -0500372 desc->nvec_used = no_irqs;
373 desc->msi_attrib.multiple = order_base_2(no_irqs);
374
Jingoo Hanf342d942013-09-06 15:54:59 +0900375 return irq;
376
377no_valid_irq:
378 *pos = pos0;
379 return -ENOSPC;
380}
381
Lucas Stachea643e12015-09-18 13:58:35 -0500382static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos)
Jingoo Hanf342d942013-09-06 15:54:59 +0900383{
Jingoo Hanf342d942013-09-06 15:54:59 +0900384 struct msi_msg msg;
Lucas Stachc8947fb2015-09-18 13:58:35 -0500385 u64 msi_target;
Jingoo Hanf342d942013-09-06 15:54:59 +0900386
Minghuan Lian450e3442014-09-23 22:28:58 +0800387 if (pp->ops->get_msi_addr)
Lucas Stachc8947fb2015-09-18 13:58:35 -0500388 msi_target = pp->ops->get_msi_addr(pp);
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400389 else
Lucas Stachc8947fb2015-09-18 13:58:35 -0500390 msi_target = virt_to_phys((void *)pp->msi_data);
391
392 msg.address_lo = (u32)(msi_target & 0xffffffff);
393 msg.address_hi = (u32)(msi_target >> 32 & 0xffffffff);
Minghuan Lian24832b42014-09-23 22:28:59 +0800394
395 if (pp->ops->get_msi_data)
396 msg.data = pp->ops->get_msi_data(pp, pos);
397 else
398 msg.data = pos;
399
Jiang Liu83a18912014-11-09 23:10:34 +0800400 pci_write_msi_msg(irq, &msg);
Lucas Stachea643e12015-09-18 13:58:35 -0500401}
402
403static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
404 struct msi_desc *desc)
405{
406 int irq, pos;
Zhou Wangcbce7902015-10-29 19:57:21 -0500407 struct pcie_port *pp = pdev->bus->sysdata;
Lucas Stachea643e12015-09-18 13:58:35 -0500408
409 if (desc->msi_attrib.is_msix)
410 return -EINVAL;
411
412 irq = assign_irq(1, desc, &pos);
413 if (irq < 0)
414 return irq;
415
416 dw_msi_setup_msg(pp, irq, pos);
Jingoo Hanf342d942013-09-06 15:54:59 +0900417
418 return 0;
419}
420
Lucas Stach79707372015-09-18 13:58:35 -0500421static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev,
422 int nvec, int type)
423{
424#ifdef CONFIG_PCI_MSI
425 int irq, pos;
426 struct msi_desc *desc;
Zhou Wangcbce7902015-10-29 19:57:21 -0500427 struct pcie_port *pp = pdev->bus->sysdata;
Lucas Stach79707372015-09-18 13:58:35 -0500428
429 /* MSI-X interrupts are not supported */
430 if (type == PCI_CAP_ID_MSIX)
431 return -EINVAL;
432
433 WARN_ON(!list_is_singular(&pdev->dev.msi_list));
434 desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);
435
436 irq = assign_irq(nvec, desc, &pos);
437 if (irq < 0)
438 return irq;
439
440 dw_msi_setup_msg(pp, irq, pos);
441
442 return 0;
443#else
444 return -EINVAL;
445#endif
446}
447
Yijing Wangc2791b82014-11-11 17:45:45 -0700448static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900449{
Lucas Stach91f8ae82014-09-30 18:36:26 +0200450 struct irq_data *data = irq_get_irq_data(irq);
Jiang Liuc391f262015-06-01 16:05:41 +0800451 struct msi_desc *msi = irq_data_get_msi_desc(data);
Zhou Wangcbce7902015-10-29 19:57:21 -0500452 struct pcie_port *pp = (struct pcie_port *) msi_desc_to_pci_sysdata(msi);
Lucas Stach91f8ae82014-09-30 18:36:26 +0200453
454 clear_irq_range(pp, irq, 1, data->hwirq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900455}
456
Yijing Wangc2791b82014-11-11 17:45:45 -0700457static struct msi_controller dw_pcie_msi_chip = {
Jingoo Hanf342d942013-09-06 15:54:59 +0900458 .setup_irq = dw_msi_setup_irq,
Lucas Stach79707372015-09-18 13:58:35 -0500459 .setup_irqs = dw_msi_setup_irqs,
Jingoo Hanf342d942013-09-06 15:54:59 +0900460 .teardown_irq = dw_msi_teardown_irq,
461};
462
Joao Pinto886bc5c2016-03-10 14:44:35 -0600463int dw_pcie_wait_for_link(struct pcie_port *pp)
464{
465 int retries;
466
467 /* check if the link is up or not */
468 for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
469 if (dw_pcie_link_up(pp)) {
470 dev_info(pp->dev, "link up\n");
471 return 0;
472 }
473 usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
474 }
475
476 dev_err(pp->dev, "phy link never came up\n");
477
478 return -ETIMEDOUT;
479}
480
Jingoo Han4b1ced82013-07-31 17:14:10 +0900481int dw_pcie_link_up(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900482{
Joao Pintodac29e62016-03-10 14:44:44 -0600483 u32 val;
484
Jingoo Han4b1ced82013-07-31 17:14:10 +0900485 if (pp->ops->link_up)
486 return pp->ops->link_up(pp);
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600487
Joao Pintodac29e62016-03-10 14:44:44 -0600488 val = readl(pp->dbi_base + PCIE_PHY_DEBUG_R1);
Jisheng Zhang01c07672016-08-17 15:57:37 -0500489 return ((val & PCIE_PHY_DEBUG_R1_LINK_UP) &&
490 (!(val & PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING)));
Jingoo Han340cba62013-06-21 16:24:54 +0900491}
492
Jingoo Hanf342d942013-09-06 15:54:59 +0900493static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
494 irq_hw_number_t hwirq)
495{
496 irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
497 irq_set_chip_data(irq, domain->host_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900498
499 return 0;
500}
501
502static const struct irq_domain_ops msi_domain_ops = {
503 .map = dw_pcie_msi_map,
504};
505
Joao Pintoa0601a42016-08-10 11:02:39 +0100506static u8 dw_pcie_iatu_unroll_enabled(struct pcie_port *pp)
507{
508 u32 val;
509
510 val = dw_pcie_readl_rc(pp, PCIE_ATU_VIEWPORT);
511 if (val == 0xffffffff)
512 return 1;
513
514 return 0;
515}
516
Matwey V. Kornilova43f32d2015-02-19 20:41:48 +0300517int dw_pcie_host_init(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900518{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900519 struct device_node *np = pp->dev->of_node;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530520 struct platform_device *pdev = to_platform_device(pp->dev);
Zhou Wangcbce7902015-10-29 19:57:21 -0500521 struct pci_bus *bus, *child;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530522 struct resource *cfg_res;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500523 int i, ret;
Zhou Wang0021d222015-10-29 19:57:06 -0500524 LIST_HEAD(res);
Lorenzo Pieralisibcd7b712016-08-15 17:50:42 +0100525 struct resource_entry *win, *tmp;
Jingoo Hanf342d942013-09-06 15:54:59 +0900526
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530527 cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
528 if (cfg_res) {
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600529 pp->cfg0_size = resource_size(cfg_res)/2;
530 pp->cfg1_size = resource_size(cfg_res)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530531 pp->cfg0_base = cfg_res->start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600532 pp->cfg1_base = cfg_res->start + pp->cfg0_size;
Murali Karicheri0f414212015-07-21 17:54:11 -0400533 } else if (!pp->va_cfg0_base) {
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530534 dev_err(pp->dev, "missing *config* reg space\n");
535 }
536
Zhou Wang0021d222015-10-29 19:57:06 -0500537 ret = of_pci_get_host_bridge_resources(np, 0, 0xff, &res, &pp->io_base);
538 if (ret)
539 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900540
Bjorn Helgaas12722db2016-05-28 18:18:54 -0500541 ret = devm_request_pci_bus_resources(&pdev->dev, &res);
542 if (ret)
543 goto error;
544
Jingoo Han340cba62013-06-21 16:24:54 +0900545 /* Get the I/O and memory ranges from DT */
Lorenzo Pieralisibcd7b712016-08-15 17:50:42 +0100546 resource_list_for_each_entry_safe(win, tmp, &res) {
Zhou Wang0021d222015-10-29 19:57:06 -0500547 switch (resource_type(win->res)) {
548 case IORESOURCE_IO:
Lorenzo Pieralisibcd7b712016-08-15 17:50:42 +0100549 ret = pci_remap_iospace(win->res, pp->io_base);
550 if (ret) {
Zhou Wangcbce7902015-10-29 19:57:21 -0500551 dev_warn(pp->dev, "error %d: failed to map resource %pR\n",
Lorenzo Pieralisibcd7b712016-08-15 17:50:42 +0100552 ret, win->res);
553 resource_list_destroy_entry(win);
554 } else {
555 pp->io = win->res;
556 pp->io->name = "I/O";
557 pp->io_size = resource_size(pp->io);
558 pp->io_bus_addr = pp->io->start - win->offset;
559 }
Zhou Wang0021d222015-10-29 19:57:06 -0500560 break;
561 case IORESOURCE_MEM:
562 pp->mem = win->res;
563 pp->mem->name = "MEM";
564 pp->mem_size = resource_size(pp->mem);
565 pp->mem_bus_addr = pp->mem->start - win->offset;
566 break;
567 case 0:
568 pp->cfg = win->res;
569 pp->cfg0_size = resource_size(pp->cfg)/2;
570 pp->cfg1_size = resource_size(pp->cfg)/2;
571 pp->cfg0_base = pp->cfg->start;
572 pp->cfg1_base = pp->cfg->start + pp->cfg0_size;
573 break;
574 case IORESOURCE_BUS:
575 pp->busn = win->res;
576 break;
Jingoo Han340cba62013-06-21 16:24:54 +0900577 }
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200578 }
579
Jingoo Han4b1ced82013-07-31 17:14:10 +0900580 if (!pp->dbi_base) {
Zhou Wang0021d222015-10-29 19:57:06 -0500581 pp->dbi_base = devm_ioremap(pp->dev, pp->cfg->start,
582 resource_size(pp->cfg));
Jingoo Han4b1ced82013-07-31 17:14:10 +0900583 if (!pp->dbi_base) {
584 dev_err(pp->dev, "error with ioremap\n");
Bjorn Helgaas27d9cb72016-05-31 11:14:08 -0500585 ret = -ENOMEM;
586 goto error;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900587 }
Jingoo Han340cba62013-06-21 16:24:54 +0900588 }
Jingoo Han340cba62013-06-21 16:24:54 +0900589
Zhou Wang0021d222015-10-29 19:57:06 -0500590 pp->mem_base = pp->mem->start;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900591
Jingoo Han4b1ced82013-07-31 17:14:10 +0900592 if (!pp->va_cfg0_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400593 pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600594 pp->cfg0_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400595 if (!pp->va_cfg0_base) {
596 dev_err(pp->dev, "error with ioremap in function\n");
Bjorn Helgaas27d9cb72016-05-31 11:14:08 -0500597 ret = -ENOMEM;
598 goto error;
Murali Karicherib14a3d12014-07-23 14:54:51 -0400599 }
Jingoo Han340cba62013-06-21 16:24:54 +0900600 }
Murali Karicherib14a3d12014-07-23 14:54:51 -0400601
Jingoo Han4b1ced82013-07-31 17:14:10 +0900602 if (!pp->va_cfg1_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400603 pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600604 pp->cfg1_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400605 if (!pp->va_cfg1_base) {
606 dev_err(pp->dev, "error with ioremap\n");
Bjorn Helgaas27d9cb72016-05-31 11:14:08 -0500607 ret = -ENOMEM;
608 goto error;
Murali Karicherib14a3d12014-07-23 14:54:51 -0400609 }
Jingoo Han4b1ced82013-07-31 17:14:10 +0900610 }
Jingoo Han340cba62013-06-21 16:24:54 +0900611
Gabriele Paoloni907fce02015-09-29 00:03:10 +0800612 ret = of_property_read_u32(np, "num-lanes", &pp->lanes);
613 if (ret)
614 pp->lanes = 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900615
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530616 ret = of_property_read_u32(np, "num-viewport", &pp->num_viewport);
617 if (ret)
618 pp->num_viewport = 2;
619
Jingoo Hanf342d942013-09-06 15:54:59 +0900620 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400621 if (!pp->ops->msi_host_init) {
622 pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
623 MAX_MSI_IRQS, &msi_domain_ops,
624 &dw_pcie_msi_chip);
625 if (!pp->irq_domain) {
626 dev_err(pp->dev, "irq domain init failed\n");
Bjorn Helgaas27d9cb72016-05-31 11:14:08 -0500627 ret = -ENXIO;
628 goto error;
Murali Karicherib14a3d12014-07-23 14:54:51 -0400629 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900630
Murali Karicherib14a3d12014-07-23 14:54:51 -0400631 for (i = 0; i < MAX_MSI_IRQS; i++)
632 irq_create_mapping(pp->irq_domain, i);
633 } else {
634 ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
635 if (ret < 0)
Bjorn Helgaas27d9cb72016-05-31 11:14:08 -0500636 goto error;
Murali Karicherib14a3d12014-07-23 14:54:51 -0400637 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900638 }
639
Joao Pintoa0601a42016-08-10 11:02:39 +0100640 pp->iatu_unroll_enabled = dw_pcie_iatu_unroll_enabled(pp);
641
Jingoo Han4b1ced82013-07-31 17:14:10 +0900642 if (pp->ops->host_init)
643 pp->ops->host_init(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900644
Zhou Wangcbce7902015-10-29 19:57:21 -0500645 pp->root_bus_nr = pp->busn->start;
646 if (IS_ENABLED(CONFIG_PCI_MSI)) {
647 bus = pci_scan_root_bus_msi(pp->dev, pp->root_bus_nr,
648 &dw_pcie_ops, pp, &res,
649 &dw_pcie_msi_chip);
650 dw_pcie_msi_chip.dev = pp->dev;
651 } else
652 bus = pci_scan_root_bus(pp->dev, pp->root_bus_nr, &dw_pcie_ops,
653 pp, &res);
Bjorn Helgaas27d9cb72016-05-31 11:14:08 -0500654 if (!bus) {
655 ret = -ENOMEM;
656 goto error;
657 }
Zhou Wangcbce7902015-10-29 19:57:21 -0500658
659 if (pp->ops->scan_bus)
660 pp->ops->scan_bus(pp);
661
662#ifdef CONFIG_ARM
663 /* support old dtbs that incorrectly describe IRQs */
664 pci_fixup_irqs(pci_common_swizzle, of_irq_parse_and_map_pci);
Yijing Wang0815f952014-11-11 15:38:07 -0700665#endif
666
Lorenzo Pieralisied00c832016-01-29 11:29:32 +0000667 pci_bus_size_bridges(bus);
668 pci_bus_assign_resources(bus);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900669
Lorenzo Pieralisied00c832016-01-29 11:29:32 +0000670 list_for_each_entry(child, &bus->children, node)
671 pcie_bus_configure_settings(child);
Jingoo Han340cba62013-06-21 16:24:54 +0900672
Zhou Wangcbce7902015-10-29 19:57:21 -0500673 pci_bus_add_devices(bus);
Jingoo Han340cba62013-06-21 16:24:54 +0900674 return 0;
Bjorn Helgaas27d9cb72016-05-31 11:14:08 -0500675
676error:
677 pci_free_resource_list(&res);
678 return ret;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900679}
Jingoo Han340cba62013-06-21 16:24:54 +0900680
Jingoo Han4b1ced82013-07-31 17:14:10 +0900681static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
682 u32 devfn, int where, int size, u32 *val)
683{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800684 int ret, type;
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500685 u32 busdev, cfg_size;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800686 u64 cpu_addr;
687 void __iomem *va_cfg_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900688
Bjorn Helgaas67de2dc2016-01-05 15:56:30 -0600689 if (pp->ops->rd_other_conf)
690 return pp->ops->rd_other_conf(pp, bus, devfn, where, size, val);
691
Jingoo Han4b1ced82013-07-31 17:14:10 +0900692 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
693 PCIE_ATU_FUNC(PCI_FUNC(devfn));
Jingoo Han4b1ced82013-07-31 17:14:10 +0900694
695 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800696 type = PCIE_ATU_TYPE_CFG0;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500697 cpu_addr = pp->cfg0_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800698 cfg_size = pp->cfg0_size;
699 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900700 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800701 type = PCIE_ATU_TYPE_CFG1;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500702 cpu_addr = pp->cfg1_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800703 cfg_size = pp->cfg1_size;
704 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900705 }
706
Dong Bo68a0bfe2016-07-04 21:44:43 +0530707 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800708 type, cpu_addr,
709 busdev, cfg_size);
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500710 ret = dw_pcie_cfg_read(va_cfg_base + where, size, val);
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530711 if (pp->num_viewport <= 2)
Dong Bo68a0bfe2016-07-04 21:44:43 +0530712 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530713 PCIE_ATU_TYPE_IO, pp->io_base,
714 pp->io_bus_addr, pp->io_size);
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800715
Jingoo Han340cba62013-06-21 16:24:54 +0900716 return ret;
717}
718
Jingoo Han4b1ced82013-07-31 17:14:10 +0900719static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
720 u32 devfn, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900721{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800722 int ret, type;
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500723 u32 busdev, cfg_size;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800724 u64 cpu_addr;
725 void __iomem *va_cfg_base;
Jingoo Han340cba62013-06-21 16:24:54 +0900726
Bjorn Helgaas67de2dc2016-01-05 15:56:30 -0600727 if (pp->ops->wr_other_conf)
728 return pp->ops->wr_other_conf(pp, bus, devfn, where, size, val);
729
Jingoo Han4b1ced82013-07-31 17:14:10 +0900730 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
731 PCIE_ATU_FUNC(PCI_FUNC(devfn));
Jingoo Han340cba62013-06-21 16:24:54 +0900732
Jingoo Han4b1ced82013-07-31 17:14:10 +0900733 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800734 type = PCIE_ATU_TYPE_CFG0;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500735 cpu_addr = pp->cfg0_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800736 cfg_size = pp->cfg0_size;
737 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900738 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800739 type = PCIE_ATU_TYPE_CFG1;
Zhou Wang9cdce1c2015-10-29 19:56:58 -0500740 cpu_addr = pp->cfg1_base;
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800741 cfg_size = pp->cfg1_size;
742 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900743 }
744
Dong Bo68a0bfe2016-07-04 21:44:43 +0530745 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800746 type, cpu_addr,
747 busdev, cfg_size);
Gabriele Paoloni4c458522015-10-08 14:27:48 -0500748 ret = dw_pcie_cfg_write(va_cfg_base + where, size, val);
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530749 if (pp->num_viewport <= 2)
Dong Bo68a0bfe2016-07-04 21:44:43 +0530750 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530751 PCIE_ATU_TYPE_IO, pp->io_base,
752 pp->io_bus_addr, pp->io_size);
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800753
Jingoo Han4b1ced82013-07-31 17:14:10 +0900754 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900755}
756
Bjorn Helgaas10340232016-10-06 13:25:46 -0500757static int dw_pcie_valid_device(struct pcie_port *pp, struct pci_bus *bus,
758 int dev)
Jingoo Han340cba62013-06-21 16:24:54 +0900759{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900760 /* If there is no link, then there is no device */
761 if (bus->number != pp->root_bus_nr) {
762 if (!dw_pcie_link_up(pp))
763 return 0;
764 }
Jingoo Han340cba62013-06-21 16:24:54 +0900765
Jingoo Han4b1ced82013-07-31 17:14:10 +0900766 /* access only one slot on each root port */
767 if (bus->number == pp->root_bus_nr && dev > 0)
768 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900769
Jingoo Han340cba62013-06-21 16:24:54 +0900770 return 1;
771}
772
Jingoo Han4b1ced82013-07-31 17:14:10 +0900773static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
774 int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900775{
Zhou Wangcbce7902015-10-29 19:57:21 -0500776 struct pcie_port *pp = bus->sysdata;
Jingoo Han340cba62013-06-21 16:24:54 +0900777
Bjorn Helgaas10340232016-10-06 13:25:46 -0500778 if (!dw_pcie_valid_device(pp, bus, PCI_SLOT(devfn))) {
Jingoo Han4b1ced82013-07-31 17:14:10 +0900779 *val = 0xffffffff;
780 return PCIBIOS_DEVICE_NOT_FOUND;
781 }
782
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600783 if (bus->number == pp->root_bus_nr)
784 return dw_pcie_rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900785
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600786 return dw_pcie_rd_other_conf(pp, bus, devfn, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900787}
Jingoo Han4b1ced82013-07-31 17:14:10 +0900788
789static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
790 int where, int size, u32 val)
791{
Zhou Wangcbce7902015-10-29 19:57:21 -0500792 struct pcie_port *pp = bus->sysdata;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900793
Bjorn Helgaas10340232016-10-06 13:25:46 -0500794 if (!dw_pcie_valid_device(pp, bus, PCI_SLOT(devfn)))
Jingoo Han4b1ced82013-07-31 17:14:10 +0900795 return PCIBIOS_DEVICE_NOT_FOUND;
796
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600797 if (bus->number == pp->root_bus_nr)
798 return dw_pcie_wr_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900799
Bjorn Helgaas116a4892016-01-05 15:48:11 -0600800 return dw_pcie_wr_other_conf(pp, bus, devfn, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900801}
802
803static struct pci_ops dw_pcie_ops = {
804 .read = dw_pcie_rd_conf,
805 .write = dw_pcie_wr_conf,
806};
807
Jingoo Han4b1ced82013-07-31 17:14:10 +0900808void dw_pcie_setup_rc(struct pcie_port *pp)
809{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900810 u32 val;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900811
Mohit Kumar66c5c342014-04-14 14:22:54 -0600812 /* set the number of lanes */
Bjorn Helgaas446fc232016-08-17 14:17:58 -0500813 val = dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900814 val &= ~PORT_LINK_MODE_MASK;
815 switch (pp->lanes) {
816 case 1:
817 val |= PORT_LINK_MODE_1_LANES;
818 break;
819 case 2:
820 val |= PORT_LINK_MODE_2_LANES;
821 break;
822 case 4:
823 val |= PORT_LINK_MODE_4_LANES;
824 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800825 case 8:
826 val |= PORT_LINK_MODE_8_LANES;
827 break;
Gabriele Paoloni907fce02015-09-29 00:03:10 +0800828 default:
829 dev_err(pp->dev, "num-lanes %u: invalid value\n", pp->lanes);
830 return;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900831 }
Bjorn Helgaasad880212016-10-06 13:25:46 -0500832 dw_pcie_writel_rc(pp, PCIE_PORT_LINK_CONTROL, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900833
834 /* set link width speed control register */
Bjorn Helgaas446fc232016-08-17 14:17:58 -0500835 val = dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900836 val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
837 switch (pp->lanes) {
838 case 1:
839 val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
840 break;
841 case 2:
842 val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
843 break;
844 case 4:
845 val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
846 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800847 case 8:
848 val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
849 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900850 }
Bjorn Helgaasad880212016-10-06 13:25:46 -0500851 dw_pcie_writel_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900852
853 /* setup RC BARs */
Bjorn Helgaasad880212016-10-06 13:25:46 -0500854 dw_pcie_writel_rc(pp, PCI_BASE_ADDRESS_0, 0x00000004);
855 dw_pcie_writel_rc(pp, PCI_BASE_ADDRESS_1, 0x00000000);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900856
857 /* setup interrupt pins */
Bjorn Helgaas446fc232016-08-17 14:17:58 -0500858 val = dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900859 val &= 0xffff00ff;
860 val |= 0x00000100;
Bjorn Helgaasad880212016-10-06 13:25:46 -0500861 dw_pcie_writel_rc(pp, PCI_INTERRUPT_LINE, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900862
863 /* setup bus numbers */
Bjorn Helgaas446fc232016-08-17 14:17:58 -0500864 val = dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900865 val &= 0xff000000;
866 val |= 0x00010100;
Bjorn Helgaasad880212016-10-06 13:25:46 -0500867 dw_pcie_writel_rc(pp, PCI_PRIMARY_BUS, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900868
Jingoo Han4b1ced82013-07-31 17:14:10 +0900869 /* setup command register */
Bjorn Helgaas446fc232016-08-17 14:17:58 -0500870 val = dw_pcie_readl_rc(pp, PCI_COMMAND);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900871 val &= 0xffff0000;
872 val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
873 PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
Bjorn Helgaasad880212016-10-06 13:25:46 -0500874 dw_pcie_writel_rc(pp, PCI_COMMAND, val);
Jisheng Zhang7e57fd12016-03-16 19:40:33 +0800875
876 /*
877 * If the platform provides ->rd_other_conf, it means the platform
878 * uses its own address translation component rather than ATU, so
879 * we should not program the ATU here.
880 */
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530881 if (!pp->ops->rd_other_conf) {
Dong Bo68a0bfe2016-07-04 21:44:43 +0530882 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
Jisheng Zhang7e57fd12016-03-16 19:40:33 +0800883 PCIE_ATU_TYPE_MEM, pp->mem_base,
884 pp->mem_bus_addr, pp->mem_size);
Pratyush Anandfe48cb82016-07-04 21:44:42 +0530885 if (pp->num_viewport > 2)
886 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX2,
887 PCIE_ATU_TYPE_IO, pp->io_base,
888 pp->io_bus_addr, pp->io_size);
889 }
Jisheng Zhang7e57fd12016-03-16 19:40:33 +0800890
891 dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);
892
893 /* program correct class for RC */
894 dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);
895
896 dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
897 val |= PORT_LOGIC_SPEED_CHANGE;
898 dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900899}