blob: aaf39f3eaa51c7993b5d8c9ea63381e0f5a58caa [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Processor capabilities determination functions.
3 *
4 * Copyright (C) xxxx the Anonymous
Ralf Baechle010b8532006-01-29 18:42:08 +00005 * Copyright (C) 1994 - 2006 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00006 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Steven J. Hill113c62d2012-07-06 23:56:00 +02007 * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/ptrace.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/stddef.h>
Paul Gortmaker73bc2562011-07-23 16:30:40 -040019#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechle57599062007-02-18 19:07:31 +000021#include <asm/bugs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/cpu.h>
23#include <asm/fpu.h>
24#include <asm/mipsregs.h>
David Daney654f57b2008-09-23 00:07:16 -070025#include <asm/watch.h>
Paul Gortmaker06372a62011-07-23 16:26:41 -040026#include <asm/elf.h>
Chris Dearmana074f0e2009-07-10 01:51:27 -070027#include <asm/spram.h>
David Daney949e51b2010-10-14 11:32:33 -070028#include <asm/uaccess.h>
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/*
31 * Not all of the MIPS CPUs have the "wait" instruction available. Moreover,
32 * the implementation of the "wait" feature differs between CPU families. This
33 * points to the function that implements CPU specific wait.
34 * The wait instruction stops the pipeline and reduces the power consumption of
35 * the CPU very much.
36 */
Ralf Baechle982f6ff2009-09-17 02:25:07 +020037void (*cpu_wait)(void);
Wu Zhangjinf8ede0f2009-11-17 01:32:59 +080038EXPORT_SYMBOL(cpu_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40static void r3081_wait(void)
41{
42 unsigned long cfg = read_c0_conf();
43 write_c0_conf(cfg | R30XX_CONF_HALT);
44}
45
46static void r39xx_wait(void)
47{
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090048 local_irq_disable();
49 if (!need_resched())
50 write_c0_conf(read_c0_conf() | TX39_CONF_HALT);
51 local_irq_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -070052}
53
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090054extern void r4k_wait(void);
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090055
56/*
57 * This variant is preferable as it allows testing need_resched and going to
58 * sleep depending on the outcome atomically. Unfortunately the "It is
59 * implementation-dependent whether the pipeline restarts when a non-enabled
60 * interrupt is requested" restriction in the MIPS32/MIPS64 architecture makes
61 * using this version a gamble.
62 */
Kevin D. Kissell8531a352008-09-09 21:48:52 +020063void r4k_wait_irqoff(void)
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090064{
65 local_irq_disable();
66 if (!need_resched())
Kevin D. Kissell8531a352008-09-09 21:48:52 +020067 __asm__(" .set push \n"
68 " .set mips3 \n"
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090069 " wait \n"
Kevin D. Kissell8531a352008-09-09 21:48:52 +020070 " .set pop \n");
Atsushi Nemoto60a6c372006-06-08 01:09:01 +090071 local_irq_enable();
Kevin D. Kissell8531a352008-09-09 21:48:52 +020072 __asm__(" .globl __pastwait \n"
73 "__pastwait: \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070074}
75
Ralf Baechle5a812992007-07-17 18:49:48 +010076/*
77 * The RM7000 variant has to handle erratum 38. The workaround is to not
78 * have any pending stores when the WAIT instruction is executed.
79 */
80static void rm7k_wait_irqoff(void)
81{
82 local_irq_disable();
83 if (!need_resched())
84 __asm__(
85 " .set push \n"
86 " .set mips3 \n"
87 " .set noat \n"
88 " mfc0 $1, $12 \n"
89 " sync \n"
90 " mtc0 $1, $12 # stalls until W stage \n"
91 " wait \n"
92 " mtc0 $1, $12 # stalls until W stage \n"
93 " .set pop \n");
94 local_irq_enable();
95}
96
Manuel Lauss2882b0c2009-08-22 18:09:27 +020097/*
98 * The Au1xxx wait is available only if using 32khz counter or
99 * external timer source, but specifically not CP0 Counter.
100 * alchemy/common/time.c may override cpu_wait!
101 */
Pete Popov494900a2005-04-07 00:42:10 +0000102static void au1k_wait(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103{
Atsushi Nemoto60a6c372006-06-08 01:09:01 +0900104 __asm__(" .set mips3 \n"
105 " cache 0x14, 0(%0) \n"
106 " cache 0x14, 32(%0) \n"
107 " sync \n"
108 " nop \n"
109 " wait \n"
110 " nop \n"
111 " nop \n"
112 " nop \n"
113 " nop \n"
114 " .set mips0 \n"
Ralf Baechle10f650d2005-05-25 13:32:49 +0000115 : : "r" (au1k_wait));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116}
117
Ralf Baechle982f6ff2009-09-17 02:25:07 +0200118static int __initdata nowait;
Ralf Baechle55d04df2005-07-13 19:22:45 +0000119
Atsushi Nemotof49a7472007-02-18 01:02:14 +0900120static int __init wait_disable(char *s)
Ralf Baechle55d04df2005-07-13 19:22:45 +0000121{
122 nowait = 1;
123
124 return 1;
125}
126
127__setup("nowait", wait_disable);
128
Kevin Cernekee0103d232010-05-02 14:43:52 -0700129static int __cpuinitdata mips_fpu_disabled;
130
131static int __init fpu_disable(char *s)
132{
133 cpu_data[0].options &= ~MIPS_CPU_FPU;
134 mips_fpu_disabled = 1;
135
136 return 1;
137}
138
139__setup("nofpu", fpu_disable);
140
141int __cpuinitdata mips_dsp_disabled;
142
143static int __init dsp_disable(char *s)
144{
145 cpu_data[0].ases &= ~MIPS_ASE_DSP;
146 mips_dsp_disabled = 1;
147
148 return 1;
149}
150
151__setup("nodsp", dsp_disable);
152
Atsushi Nemotoc65a5482007-11-12 02:05:18 +0900153void __init check_wait(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
155 struct cpuinfo_mips *c = &current_cpu_data;
156
Ralf Baechle55d04df2005-07-13 19:22:45 +0000157 if (nowait) {
Ralf Baechlec2379232006-11-30 01:14:44 +0000158 printk("Wait instruction disabled.\n");
Ralf Baechle55d04df2005-07-13 19:22:45 +0000159 return;
160 }
161
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 switch (c->cputype) {
163 case CPU_R3081:
164 case CPU_R3081E:
165 cpu_wait = r3081_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 break;
167 case CPU_TX3927:
168 cpu_wait = r39xx_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 break;
170 case CPU_R4200:
171/* case CPU_R4300: */
172 case CPU_R4600:
173 case CPU_R4640:
174 case CPU_R4650:
175 case CPU_R4700:
176 case CPU_R5000:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900177 case CPU_R5500:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 case CPU_NEVADA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 case CPU_4KC:
180 case CPU_4KEC:
181 case CPU_4KSC:
182 case CPU_5KC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 case CPU_25KF:
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100184 case CPU_PR4450:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700185 case CPU_BMIPS3300:
186 case CPU_BMIPS4350:
187 case CPU_BMIPS4380:
188 case CPU_BMIPS5000:
David Daney0dd47812008-12-11 15:33:26 -0800189 case CPU_CAVIUM_OCTEON:
David Daney6f329462010-02-10 15:12:48 -0800190 case CPU_CAVIUM_OCTEON_PLUS:
David Daney0e56b382010-10-07 16:03:45 -0700191 case CPU_CAVIUM_OCTEON2:
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000192 case CPU_JZRISC:
Jayachandran C11d48aa2011-08-23 13:35:30 +0530193 case CPU_XLR:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +0000194 case CPU_XLP:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 cpu_wait = r4k_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 break;
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100197
Ralf Baechle5a812992007-07-17 18:49:48 +0100198 case CPU_RM7000:
199 cpu_wait = rm7k_wait_irqoff;
200 break;
201
Steven J. Hill113c62d2012-07-06 23:56:00 +0200202 case CPU_M14KC:
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100203 case CPU_24K:
204 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +0100205 case CPU_1004K:
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100206 cpu_wait = r4k_wait;
207 if (read_c0_config7() & MIPS_CONF7_WII)
208 cpu_wait = r4k_wait_irqoff;
209 break;
210
211 case CPU_74K:
212 cpu_wait = r4k_wait;
213 if ((c->processor_id & 0xff) >= PRID_REV_ENCODE_332(2, 1, 0))
214 cpu_wait = r4k_wait_irqoff;
215 break;
216
Atsushi Nemoto60a6c372006-06-08 01:09:01 +0900217 case CPU_TX49XX:
218 cpu_wait = r4k_wait_irqoff;
Atsushi Nemoto60a6c372006-06-08 01:09:01 +0900219 break;
Manuel Lauss270717a2009-03-25 17:49:28 +0100220 case CPU_ALCHEMY:
Manuel Lauss0c694de2008-12-21 09:26:23 +0100221 cpu_wait = au1k_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 break;
Ralf Baechlec8eae712007-06-12 13:04:09 +0100223 case CPU_20KC:
224 /*
225 * WAIT on Rev1.0 has E1, E2, E3 and E16.
226 * WAIT on Rev2.0 and Rev3.0 has E16.
227 * Rev3.1 WAIT is nop, why bother
228 */
229 if ((c->processor_id & 0xff) <= 0x64)
230 break;
231
Ralf Baechle50da4692007-09-14 19:08:43 +0100232 /*
233 * Another rev is incremeting c0_count at a reduced clock
234 * rate while in WAIT mode. So we basically have the choice
235 * between using the cp0 timer as clocksource or avoiding
236 * the WAIT instruction. Until more details are known,
237 * disable the use of WAIT for 20Kc entirely.
238 cpu_wait = r4k_wait;
239 */
Ralf Baechlec8eae712007-06-12 13:04:09 +0100240 break;
Ralf Baechle441ee342006-06-02 11:48:11 +0100241 case CPU_RM9000:
Ralf Baechlec2379232006-11-30 01:14:44 +0000242 if ((c->processor_id & 0x00ff) >= 0x40)
Ralf Baechle441ee342006-06-02 11:48:11 +0100243 cpu_wait = r4k_wait;
Ralf Baechle441ee342006-06-02 11:48:11 +0100244 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 default:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 break;
247 }
248}
249
Marc St-Jean9267a302007-06-14 15:55:31 -0600250static inline void check_errata(void)
251{
252 struct cpuinfo_mips *c = &current_cpu_data;
253
254 switch (c->cputype) {
255 case CPU_34K:
256 /*
257 * Erratum "RPS May Cause Incorrect Instruction Execution"
258 * This code only handles VPE0, any SMP/SMTC/RTOS code
259 * making use of VPE1 will be responsable for that VPE.
260 */
261 if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
262 write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
263 break;
264 default:
265 break;
266 }
267}
268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269void __init check_bugs32(void)
270{
Marc St-Jean9267a302007-06-14 15:55:31 -0600271 check_errata();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272}
273
274/*
275 * Probe whether cpu has config register by trying to play with
276 * alternate cache bit and see whether it matters.
277 * It's used by cpu_probe to distinguish between R3000A and R3081.
278 */
279static inline int cpu_has_confreg(void)
280{
281#ifdef CONFIG_CPU_R3000
282 extern unsigned long r3k_cache_size(unsigned long);
283 unsigned long size1, size2;
284 unsigned long cfg = read_c0_conf();
285
286 size1 = r3k_cache_size(ST0_ISC);
287 write_c0_conf(cfg ^ R30XX_CONF_AC);
288 size2 = r3k_cache_size(ST0_ISC);
289 write_c0_conf(cfg);
290 return size1 != size2;
291#else
292 return 0;
293#endif
294}
295
Robert Millanc094c992011-04-18 11:37:55 -0700296static inline void set_elf_platform(int cpu, const char *plat)
297{
298 if (cpu == 0)
299 __elf_platform = plat;
300}
301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302/*
303 * Get the FPU Implementation/Revision.
304 */
305static inline unsigned long cpu_get_fpu_id(void)
306{
307 unsigned long tmp, fpu_id;
308
309 tmp = read_c0_status();
310 __enable_fpu();
311 fpu_id = read_32bit_cp1_register(CP1_REVISION);
312 write_c0_status(tmp);
313 return fpu_id;
314}
315
316/*
317 * Check the CPU has an FPU the official way.
318 */
319static inline int __cpu_has_fpu(void)
320{
321 return ((cpu_get_fpu_id() & 0xff00) != FPIR_IMP_NONE);
322}
323
Guenter Roeck91dfc422010-02-02 08:52:20 -0800324static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
325{
326#ifdef __NEED_VMBITS_PROBE
David Daney5b7efa82010-02-08 12:27:00 -0800327 write_c0_entryhi(0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800328 back_to_back_c0_hazard();
David Daney5b7efa82010-02-08 12:27:00 -0800329 c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
Guenter Roeck91dfc422010-02-02 08:52:20 -0800330#endif
331}
332
Ralf Baechle02cf2112005-10-01 13:06:32 +0100333#define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 | MIPS_CPU_COUNTER)
335
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000336static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337{
338 switch (c->processor_id & 0xff00) {
339 case PRID_IMP_R2000:
340 c->cputype = CPU_R2000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000341 __cpu_name[cpu] = "R2000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 c->isa_level = MIPS_CPU_ISA_I;
Ralf Baechle02cf2112005-10-01 13:06:32 +0100343 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500344 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 if (__cpu_has_fpu())
346 c->options |= MIPS_CPU_FPU;
347 c->tlbsize = 64;
348 break;
349 case PRID_IMP_R3000:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000350 if ((c->processor_id & 0xff) == PRID_REV_R3000A) {
351 if (cpu_has_confreg()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 c->cputype = CPU_R3081E;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000353 __cpu_name[cpu] = "R3081";
354 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 c->cputype = CPU_R3000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000356 __cpu_name[cpu] = "R3000A";
357 }
358 break;
359 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 c->cputype = CPU_R3000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000361 __cpu_name[cpu] = "R3000";
362 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 c->isa_level = MIPS_CPU_ISA_I;
Ralf Baechle02cf2112005-10-01 13:06:32 +0100364 c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
Steven J. Hill03751e72012-05-10 23:21:18 -0500365 MIPS_CPU_NOFPUEX;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 if (__cpu_has_fpu())
367 c->options |= MIPS_CPU_FPU;
368 c->tlbsize = 64;
369 break;
370 case PRID_IMP_R4000:
371 if (read_c0_config() & CONF_SC) {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000372 if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 c->cputype = CPU_R4400PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000374 __cpu_name[cpu] = "R4400PC";
375 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 c->cputype = CPU_R4000PC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000377 __cpu_name[cpu] = "R4000PC";
378 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 } else {
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000380 if ((c->processor_id & 0xff) >= PRID_REV_R4400) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 c->cputype = CPU_R4400SC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000382 __cpu_name[cpu] = "R4400SC";
383 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 c->cputype = CPU_R4000SC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000385 __cpu_name[cpu] = "R4000SC";
386 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 }
388
389 c->isa_level = MIPS_CPU_ISA_III;
390 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500391 MIPS_CPU_WATCH | MIPS_CPU_VCE |
392 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 c->tlbsize = 48;
394 break;
395 case PRID_IMP_VR41XX:
396 switch (c->processor_id & 0xf0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 case PRID_REV_VR4111:
398 c->cputype = CPU_VR4111;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000399 __cpu_name[cpu] = "NEC VR4111";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 case PRID_REV_VR4121:
402 c->cputype = CPU_VR4121;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000403 __cpu_name[cpu] = "NEC VR4121";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 break;
405 case PRID_REV_VR4122:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000406 if ((c->processor_id & 0xf) < 0x3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 c->cputype = CPU_VR4122;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000408 __cpu_name[cpu] = "NEC VR4122";
409 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 c->cputype = CPU_VR4181A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000411 __cpu_name[cpu] = "NEC VR4181A";
412 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 break;
414 case PRID_REV_VR4130:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000415 if ((c->processor_id & 0xf) < 0x4) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 c->cputype = CPU_VR4131;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000417 __cpu_name[cpu] = "NEC VR4131";
418 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 c->cputype = CPU_VR4133;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000420 __cpu_name[cpu] = "NEC VR4133";
421 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 break;
423 default:
424 printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
425 c->cputype = CPU_VR41XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000426 __cpu_name[cpu] = "NEC Vr41xx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 break;
428 }
429 c->isa_level = MIPS_CPU_ISA_III;
430 c->options = R4K_OPTS;
431 c->tlbsize = 32;
432 break;
433 case PRID_IMP_R4300:
434 c->cputype = CPU_R4300;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000435 __cpu_name[cpu] = "R4300";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 c->isa_level = MIPS_CPU_ISA_III;
437 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500438 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 c->tlbsize = 32;
440 break;
441 case PRID_IMP_R4600:
442 c->cputype = CPU_R4600;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000443 __cpu_name[cpu] = "R4600";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 c->isa_level = MIPS_CPU_ISA_III;
Thiemo Seufer075e7502005-07-27 21:48:12 +0000445 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
446 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 c->tlbsize = 48;
448 break;
449 #if 0
Steven J. Hill03751e72012-05-10 23:21:18 -0500450 case PRID_IMP_R4650:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 /*
452 * This processor doesn't have an MMU, so it's not
453 * "real easy" to run Linux on it. It is left purely
454 * for documentation. Commented out because it shares
455 * it's c0_prid id number with the TX3900.
456 */
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000457 c->cputype = CPU_R4650;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000458 __cpu_name[cpu] = "R4650";
Steven J. Hill03751e72012-05-10 23:21:18 -0500459 c->isa_level = MIPS_CPU_ISA_III;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
Steven J. Hill03751e72012-05-10 23:21:18 -0500461 c->tlbsize = 48;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 break;
463 #endif
464 case PRID_IMP_TX39:
465 c->isa_level = MIPS_CPU_ISA_I;
Ralf Baechle02cf2112005-10-01 13:06:32 +0100466 c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
468 if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
469 c->cputype = CPU_TX3927;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000470 __cpu_name[cpu] = "TX3927";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 c->tlbsize = 64;
472 } else {
473 switch (c->processor_id & 0xff) {
474 case PRID_REV_TX3912:
475 c->cputype = CPU_TX3912;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000476 __cpu_name[cpu] = "TX3912";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 c->tlbsize = 32;
478 break;
479 case PRID_REV_TX3922:
480 c->cputype = CPU_TX3922;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000481 __cpu_name[cpu] = "TX3922";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 c->tlbsize = 64;
483 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 }
485 }
486 break;
487 case PRID_IMP_R4700:
488 c->cputype = CPU_R4700;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000489 __cpu_name[cpu] = "R4700";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 c->isa_level = MIPS_CPU_ISA_III;
491 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500492 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 c->tlbsize = 48;
494 break;
495 case PRID_IMP_TX49:
496 c->cputype = CPU_TX49XX;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000497 __cpu_name[cpu] = "R49XX";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 c->isa_level = MIPS_CPU_ISA_III;
499 c->options = R4K_OPTS | MIPS_CPU_LLSC;
500 if (!(c->processor_id & 0x08))
501 c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
502 c->tlbsize = 48;
503 break;
504 case PRID_IMP_R5000:
505 c->cputype = CPU_R5000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000506 __cpu_name[cpu] = "R5000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 c->isa_level = MIPS_CPU_ISA_IV;
508 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500509 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 c->tlbsize = 48;
511 break;
512 case PRID_IMP_R5432:
513 c->cputype = CPU_R5432;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000514 __cpu_name[cpu] = "R5432";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 c->isa_level = MIPS_CPU_ISA_IV;
516 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500517 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 c->tlbsize = 48;
519 break;
520 case PRID_IMP_R5500:
521 c->cputype = CPU_R5500;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000522 __cpu_name[cpu] = "R5500";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 c->isa_level = MIPS_CPU_ISA_IV;
524 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500525 MIPS_CPU_WATCH | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 c->tlbsize = 48;
527 break;
528 case PRID_IMP_NEVADA:
529 c->cputype = CPU_NEVADA;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000530 __cpu_name[cpu] = "Nevada";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 c->isa_level = MIPS_CPU_ISA_IV;
532 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500533 MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 c->tlbsize = 48;
535 break;
536 case PRID_IMP_R6000:
537 c->cputype = CPU_R6000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000538 __cpu_name[cpu] = "R6000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 c->isa_level = MIPS_CPU_ISA_II;
540 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500541 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 c->tlbsize = 32;
543 break;
544 case PRID_IMP_R6000A:
545 c->cputype = CPU_R6000A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000546 __cpu_name[cpu] = "R6000A";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 c->isa_level = MIPS_CPU_ISA_II;
548 c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
Steven J. Hill03751e72012-05-10 23:21:18 -0500549 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 c->tlbsize = 32;
551 break;
552 case PRID_IMP_RM7000:
553 c->cputype = CPU_RM7000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000554 __cpu_name[cpu] = "RM7000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 c->isa_level = MIPS_CPU_ISA_IV;
556 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500557 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 /*
559 * Undocumented RM7000: Bit 29 in the info register of
560 * the RM7000 v2.0 indicates if the TLB has 48 or 64
561 * entries.
562 *
563 * 29 1 => 64 entry JTLB
564 * 0 => 48 entry JTLB
565 */
566 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
567 break;
568 case PRID_IMP_RM9000:
569 c->cputype = CPU_RM9000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000570 __cpu_name[cpu] = "RM9000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 c->isa_level = MIPS_CPU_ISA_IV;
572 c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
Steven J. Hill03751e72012-05-10 23:21:18 -0500573 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 /*
575 * Bit 29 in the info register of the RM9000
576 * indicates if the TLB has 48 or 64 entries.
577 *
578 * 29 1 => 64 entry JTLB
579 * 0 => 48 entry JTLB
580 */
581 c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
582 break;
583 case PRID_IMP_R8000:
584 c->cputype = CPU_R8000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000585 __cpu_name[cpu] = "RM8000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 c->isa_level = MIPS_CPU_ISA_IV;
587 c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500588 MIPS_CPU_FPU | MIPS_CPU_32FPR |
589 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
591 break;
592 case PRID_IMP_R10000:
593 c->cputype = CPU_R10000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000594 __cpu_name[cpu] = "R10000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 c->isa_level = MIPS_CPU_ISA_IV;
Ralf Baechle8b366122005-11-22 17:53:59 +0000596 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500597 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500599 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 c->tlbsize = 64;
601 break;
602 case PRID_IMP_R12000:
603 c->cputype = CPU_R12000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000604 __cpu_name[cpu] = "R12000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 c->isa_level = MIPS_CPU_ISA_IV;
Ralf Baechle8b366122005-11-22 17:53:59 +0000606 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500607 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500609 MIPS_CPU_LLSC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 c->tlbsize = 64;
611 break;
Kumba44d921b2006-05-16 22:23:59 -0400612 case PRID_IMP_R14000:
613 c->cputype = CPU_R14000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000614 __cpu_name[cpu] = "R14000";
Kumba44d921b2006-05-16 22:23:59 -0400615 c->isa_level = MIPS_CPU_ISA_IV;
616 c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
Steven J. Hill03751e72012-05-10 23:21:18 -0500617 MIPS_CPU_FPU | MIPS_CPU_32FPR |
Kumba44d921b2006-05-16 22:23:59 -0400618 MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
Steven J. Hill03751e72012-05-10 23:21:18 -0500619 MIPS_CPU_LLSC;
Kumba44d921b2006-05-16 22:23:59 -0400620 c->tlbsize = 64;
621 break;
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800622 case PRID_IMP_LOONGSON2:
623 c->cputype = CPU_LOONGSON2;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000624 __cpu_name[cpu] = "ICT Loongson-2";
Robert Millan5aac1e82011-04-16 11:29:29 -0700625
626 switch (c->processor_id & PRID_REV_MASK) {
627 case PRID_REV_LOONGSON2E:
628 set_elf_platform(cpu, "loongson2e");
629 break;
630 case PRID_REV_LOONGSON2F:
631 set_elf_platform(cpu, "loongson2f");
632 break;
633 }
634
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800635 c->isa_level = MIPS_CPU_ISA_III;
636 c->options = R4K_OPTS |
637 MIPS_CPU_FPU | MIPS_CPU_LLSC |
638 MIPS_CPU_32FPR;
639 c->tlbsize = 64;
640 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 }
642}
643
Ralf Baechle234fcd12008-03-08 09:56:28 +0000644static char unknown_isa[] __cpuinitdata = KERN_ERR \
Ralf Baechleb4672d32005-12-08 14:04:24 +0000645 "Unsupported ISA type, c0.config0: %d.";
646
Ralf Baechle41943182005-05-05 16:45:59 +0000647static inline unsigned int decode_config0(struct cpuinfo_mips *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648{
Ralf Baechle41943182005-05-05 16:45:59 +0000649 unsigned int config0;
650 int isa;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
Ralf Baechle41943182005-05-05 16:45:59 +0000652 config0 = read_c0_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
Ralf Baechle41943182005-05-05 16:45:59 +0000654 if (((config0 & MIPS_CONF_MT) >> 7) == 1)
Ralf Baechle02cf2112005-10-01 13:06:32 +0100655 c->options |= MIPS_CPU_TLB;
Ralf Baechle41943182005-05-05 16:45:59 +0000656 isa = (config0 & MIPS_CONF_AT) >> 13;
657 switch (isa) {
658 case 0:
Thiemo Seufer3a01c492006-07-03 13:30:01 +0100659 switch ((config0 & MIPS_CONF_AR) >> 10) {
Ralf Baechleb4672d32005-12-08 14:04:24 +0000660 case 0:
661 c->isa_level = MIPS_CPU_ISA_M32R1;
662 break;
663 case 1:
664 c->isa_level = MIPS_CPU_ISA_M32R2;
665 break;
666 default:
667 goto unknown;
668 }
Ralf Baechle41943182005-05-05 16:45:59 +0000669 break;
670 case 2:
Thiemo Seufer3a01c492006-07-03 13:30:01 +0100671 switch ((config0 & MIPS_CONF_AR) >> 10) {
Ralf Baechleb4672d32005-12-08 14:04:24 +0000672 case 0:
673 c->isa_level = MIPS_CPU_ISA_M64R1;
674 break;
675 case 1:
676 c->isa_level = MIPS_CPU_ISA_M64R2;
677 break;
678 default:
679 goto unknown;
680 }
Ralf Baechle41943182005-05-05 16:45:59 +0000681 break;
682 default:
Ralf Baechleb4672d32005-12-08 14:04:24 +0000683 goto unknown;
Ralf Baechle41943182005-05-05 16:45:59 +0000684 }
685
686 return config0 & MIPS_CONF_M;
Ralf Baechleb4672d32005-12-08 14:04:24 +0000687
688unknown:
689 panic(unknown_isa, config0);
Ralf Baechle41943182005-05-05 16:45:59 +0000690}
691
692static inline unsigned int decode_config1(struct cpuinfo_mips *c)
693{
694 unsigned int config1;
695
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 config1 = read_c0_config1();
Ralf Baechle41943182005-05-05 16:45:59 +0000697
698 if (config1 & MIPS_CONF1_MD)
699 c->ases |= MIPS_ASE_MDMX;
700 if (config1 & MIPS_CONF1_WR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 c->options |= MIPS_CPU_WATCH;
Ralf Baechle41943182005-05-05 16:45:59 +0000702 if (config1 & MIPS_CONF1_CA)
703 c->ases |= MIPS_ASE_MIPS16;
704 if (config1 & MIPS_CONF1_EP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 c->options |= MIPS_CPU_EJTAG;
Ralf Baechle41943182005-05-05 16:45:59 +0000706 if (config1 & MIPS_CONF1_FP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 c->options |= MIPS_CPU_FPU;
708 c->options |= MIPS_CPU_32FPR;
709 }
Ralf Baechle41943182005-05-05 16:45:59 +0000710 if (cpu_has_tlb)
711 c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
712
713 return config1 & MIPS_CONF_M;
714}
715
716static inline unsigned int decode_config2(struct cpuinfo_mips *c)
717{
718 unsigned int config2;
719
720 config2 = read_c0_config2();
721
722 if (config2 & MIPS_CONF2_SL)
723 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
724
725 return config2 & MIPS_CONF_M;
726}
727
728static inline unsigned int decode_config3(struct cpuinfo_mips *c)
729{
730 unsigned int config3;
731
732 config3 = read_c0_config3();
733
734 if (config3 & MIPS_CONF3_SM)
735 c->ases |= MIPS_ASE_SMARTMIPS;
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000736 if (config3 & MIPS_CONF3_DSP)
737 c->ases |= MIPS_ASE_DSP;
Ralf Baechle8f406112005-07-14 07:34:18 +0000738 if (config3 & MIPS_CONF3_VINT)
739 c->options |= MIPS_CPU_VINT;
740 if (config3 & MIPS_CONF3_VEIC)
741 c->options |= MIPS_CPU_VEIC;
742 if (config3 & MIPS_CONF3_MT)
Steven J. Hill03751e72012-05-10 23:21:18 -0500743 c->ases |= MIPS_ASE_MIPSMT;
Ralf Baechlea3692022007-07-10 17:33:02 +0100744 if (config3 & MIPS_CONF3_ULRI)
745 c->options |= MIPS_CPU_ULRI;
Ralf Baechle41943182005-05-05 16:45:59 +0000746
747 return config3 & MIPS_CONF_M;
748}
749
David Daney1b362e32010-01-22 14:41:15 -0800750static inline unsigned int decode_config4(struct cpuinfo_mips *c)
751{
752 unsigned int config4;
753
754 config4 = read_c0_config4();
755
756 if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT
757 && cpu_has_tlb)
758 c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
759
David Daneye77c32f2010-12-21 14:19:09 -0800760 c->kscratch_mask = (config4 >> 16) & 0xff;
761
David Daney1b362e32010-01-22 14:41:15 -0800762 return config4 & MIPS_CONF_M;
763}
764
Ralf Baechle234fcd12008-03-08 09:56:28 +0000765static void __cpuinit decode_configs(struct cpuinfo_mips *c)
Ralf Baechle41943182005-05-05 16:45:59 +0000766{
Ralf Baechle558ce122008-10-29 12:33:34 +0000767 int ok;
768
Ralf Baechle41943182005-05-05 16:45:59 +0000769 /* MIPS32 or MIPS64 compliant CPU. */
Ralf Baechle02cf2112005-10-01 13:06:32 +0100770 c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
Steven J. Hill03751e72012-05-10 23:21:18 -0500771 MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
Ralf Baechle41943182005-05-05 16:45:59 +0000772
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 c->scache.flags = MIPS_CACHE_NOT_PRESENT;
774
Ralf Baechle558ce122008-10-29 12:33:34 +0000775 ok = decode_config0(c); /* Read Config registers. */
776 BUG_ON(!ok); /* Arch spec violation! */
777 if (ok)
778 ok = decode_config1(c);
779 if (ok)
780 ok = decode_config2(c);
781 if (ok)
782 ok = decode_config3(c);
David Daney1b362e32010-01-22 14:41:15 -0800783 if (ok)
784 ok = decode_config4(c);
Ralf Baechle558ce122008-10-29 12:33:34 +0000785
786 mips_probe_watch_registers(c);
David Daney0c2f4552010-07-26 14:29:37 -0700787
788 if (cpu_has_mips_r2)
789 c->core = read_c0_ebase() & 0x3ff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790}
791
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000792static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793{
Ralf Baechle41943182005-05-05 16:45:59 +0000794 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 switch (c->processor_id & 0xff00) {
796 case PRID_IMP_4KC:
797 c->cputype = CPU_4KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000798 __cpu_name[cpu] = "MIPS 4Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 break;
800 case PRID_IMP_4KEC:
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000801 case PRID_IMP_4KECR2:
802 c->cputype = CPU_4KEC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000803 __cpu_name[cpu] = "MIPS 4KEc";
Ralf Baechle2b07bd02005-04-08 20:36:05 +0000804 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 case PRID_IMP_4KSC:
Ralf Baechle8afcb5d2005-10-04 15:01:26 +0100806 case PRID_IMP_4KSD:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 c->cputype = CPU_4KSC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000808 __cpu_name[cpu] = "MIPS 4KSc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 break;
810 case PRID_IMP_5KC:
811 c->cputype = CPU_5KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000812 __cpu_name[cpu] = "MIPS 5Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 break;
814 case PRID_IMP_20KC:
815 c->cputype = CPU_20KC;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000816 __cpu_name[cpu] = "MIPS 20Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 break;
818 case PRID_IMP_24K:
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000819 case PRID_IMP_24KE:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 c->cputype = CPU_24K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000821 __cpu_name[cpu] = "MIPS 24Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 break;
823 case PRID_IMP_25KF:
824 c->cputype = CPU_25KF;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000825 __cpu_name[cpu] = "MIPS 25Kc";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 break;
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000827 case PRID_IMP_34K:
828 c->cputype = CPU_34K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000829 __cpu_name[cpu] = "MIPS 34Kc";
Ralf Baechlebbc7f222005-07-12 16:12:05 +0000830 break;
Chris Dearmanc6209532006-05-02 14:08:46 +0100831 case PRID_IMP_74K:
832 c->cputype = CPU_74K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000833 __cpu_name[cpu] = "MIPS 74Kc";
Chris Dearmanc6209532006-05-02 14:08:46 +0100834 break;
Steven J. Hill113c62d2012-07-06 23:56:00 +0200835 case PRID_IMP_M14KC:
836 c->cputype = CPU_M14KC;
837 __cpu_name[cpu] = "MIPS M14Kc";
838 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100839 case PRID_IMP_1004K:
840 c->cputype = CPU_1004K;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000841 __cpu_name[cpu] = "MIPS 1004Kc";
Ralf Baechle39b8d522008-04-28 17:14:26 +0100842 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 }
Chris Dearman0b6d4972007-09-13 12:32:02 +0100844
845 spram_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846}
847
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000848static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849{
Ralf Baechle41943182005-05-05 16:45:59 +0000850 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 switch (c->processor_id & 0xff00) {
852 case PRID_IMP_AU1_REV1:
853 case PRID_IMP_AU1_REV2:
Manuel Lauss270717a2009-03-25 17:49:28 +0100854 c->cputype = CPU_ALCHEMY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 switch ((c->processor_id >> 24) & 0xff) {
856 case 0:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000857 __cpu_name[cpu] = "Au1000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 break;
859 case 1:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000860 __cpu_name[cpu] = "Au1500";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 break;
862 case 2:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000863 __cpu_name[cpu] = "Au1100";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 break;
865 case 3:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000866 __cpu_name[cpu] = "Au1550";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 break;
Pete Popove3ad1c22005-03-01 06:33:16 +0000868 case 4:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000869 __cpu_name[cpu] = "Au1200";
Manuel Lauss270717a2009-03-25 17:49:28 +0100870 if ((c->processor_id & 0xff) == 2)
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000871 __cpu_name[cpu] = "Au1250";
Manuel Lauss237cfee2007-12-06 09:07:55 +0100872 break;
873 case 5:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000874 __cpu_name[cpu] = "Au1210";
Pete Popove3ad1c22005-03-01 06:33:16 +0000875 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 default:
Manuel Lauss270717a2009-03-25 17:49:28 +0100877 __cpu_name[cpu] = "Au1xxx";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 break;
879 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 break;
881 }
882}
883
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000884static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885{
Ralf Baechle41943182005-05-05 16:45:59 +0000886 decode_configs(c);
Ralf Baechle02cf2112005-10-01 13:06:32 +0100887
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 switch (c->processor_id & 0xff00) {
889 case PRID_IMP_SB1:
890 c->cputype = CPU_SB1;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000891 __cpu_name[cpu] = "SiByte SB1";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 /* FPU in pass1 is known to have issues. */
Ralf Baechleaa323742006-05-29 00:02:12 +0100893 if ((c->processor_id & 0xff) < 0x02)
Ralf Baechle010b8532006-01-29 18:42:08 +0000894 c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 break;
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700896 case PRID_IMP_SB1A:
897 c->cputype = CPU_SB1A;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000898 __cpu_name[cpu] = "SiByte SB1A";
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700899 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 }
901}
902
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000903static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904{
Ralf Baechle41943182005-05-05 16:45:59 +0000905 decode_configs(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 switch (c->processor_id & 0xff00) {
907 case PRID_IMP_SR71000:
908 c->cputype = CPU_SR71000;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000909 __cpu_name[cpu] = "Sandcraft SR71000";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 c->scache.ways = 8;
911 c->tlbsize = 64;
912 break;
913 }
914}
915
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000916static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
Pete Popovbdf21b12005-07-14 17:47:57 +0000917{
918 decode_configs(c);
919 switch (c->processor_id & 0xff00) {
920 case PRID_IMP_PR4450:
921 c->cputype = CPU_PR4450;
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000922 __cpu_name[cpu] = "Philips PR4450";
Ralf Baechlee7958bb2005-12-08 13:00:20 +0000923 c->isa_level = MIPS_CPU_ISA_M32R1;
Pete Popovbdf21b12005-07-14 17:47:57 +0000924 break;
Pete Popovbdf21b12005-07-14 17:47:57 +0000925 }
926}
927
Ralf Baechlecea7e2d2008-10-30 13:38:45 +0000928static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200929{
930 decode_configs(c);
931 switch (c->processor_id & 0xff00) {
Kevin Cernekee190fca32010-11-23 10:26:45 -0800932 case PRID_IMP_BMIPS32_REV4:
933 case PRID_IMP_BMIPS32_REV8:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700934 c->cputype = CPU_BMIPS32;
935 __cpu_name[cpu] = "Broadcom BMIPS32";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700936 set_elf_platform(cpu, "bmips32");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200937 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700938 case PRID_IMP_BMIPS3300:
939 case PRID_IMP_BMIPS3300_ALT:
940 case PRID_IMP_BMIPS3300_BUG:
941 c->cputype = CPU_BMIPS3300;
942 __cpu_name[cpu] = "Broadcom BMIPS3300";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700943 set_elf_platform(cpu, "bmips3300");
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200944 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700945 case PRID_IMP_BMIPS43XX: {
946 int rev = c->processor_id & 0xff;
947
948 if (rev >= PRID_REV_BMIPS4380_LO &&
949 rev <= PRID_REV_BMIPS4380_HI) {
950 c->cputype = CPU_BMIPS4380;
951 __cpu_name[cpu] = "Broadcom BMIPS4380";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700952 set_elf_platform(cpu, "bmips4380");
Kevin Cernekee602977b2010-10-16 14:22:30 -0700953 } else {
954 c->cputype = CPU_BMIPS4350;
955 __cpu_name[cpu] = "Broadcom BMIPS4350";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700956 set_elf_platform(cpu, "bmips4350");
Maxime Bizon0de663e2009-08-18 13:23:37 +0100957 }
958 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200959 }
Kevin Cernekee602977b2010-10-16 14:22:30 -0700960 case PRID_IMP_BMIPS5000:
961 c->cputype = CPU_BMIPS5000;
962 __cpu_name[cpu] = "Broadcom BMIPS5000";
Kevin Cernekee06785df2011-04-16 11:29:28 -0700963 set_elf_platform(cpu, "bmips5000");
Kevin Cernekee602977b2010-10-16 14:22:30 -0700964 c->options |= MIPS_CPU_ULRI;
965 break;
Kevin Cernekee602977b2010-10-16 14:22:30 -0700966 }
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200967}
968
David Daney0dd47812008-12-11 15:33:26 -0800969static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
970{
971 decode_configs(c);
972 switch (c->processor_id & 0xff00) {
973 case PRID_IMP_CAVIUM_CN38XX:
974 case PRID_IMP_CAVIUM_CN31XX:
975 case PRID_IMP_CAVIUM_CN30XX:
David Daney6f329462010-02-10 15:12:48 -0800976 c->cputype = CPU_CAVIUM_OCTEON;
977 __cpu_name[cpu] = "Cavium Octeon";
978 goto platform;
David Daney0dd47812008-12-11 15:33:26 -0800979 case PRID_IMP_CAVIUM_CN58XX:
980 case PRID_IMP_CAVIUM_CN56XX:
981 case PRID_IMP_CAVIUM_CN50XX:
982 case PRID_IMP_CAVIUM_CN52XX:
David Daney6f329462010-02-10 15:12:48 -0800983 c->cputype = CPU_CAVIUM_OCTEON_PLUS;
984 __cpu_name[cpu] = "Cavium Octeon+";
985platform:
Robert Millanc094c992011-04-18 11:37:55 -0700986 set_elf_platform(cpu, "octeon");
David Daney0dd47812008-12-11 15:33:26 -0800987 break;
David Daneya1431b62011-09-24 02:29:54 +0200988 case PRID_IMP_CAVIUM_CN61XX:
David Daney0e56b382010-10-07 16:03:45 -0700989 case PRID_IMP_CAVIUM_CN63XX:
David Daneya1431b62011-09-24 02:29:54 +0200990 case PRID_IMP_CAVIUM_CN66XX:
991 case PRID_IMP_CAVIUM_CN68XX:
David Daney0e56b382010-10-07 16:03:45 -0700992 c->cputype = CPU_CAVIUM_OCTEON2;
993 __cpu_name[cpu] = "Cavium Octeon II";
Robert Millanc094c992011-04-18 11:37:55 -0700994 set_elf_platform(cpu, "octeon2");
David Daney0e56b382010-10-07 16:03:45 -0700995 break;
David Daney0dd47812008-12-11 15:33:26 -0800996 default:
997 printk(KERN_INFO "Unknown Octeon chip!\n");
998 c->cputype = CPU_UNKNOWN;
999 break;
1000 }
1001}
1002
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001003static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
1004{
1005 decode_configs(c);
1006 /* JZRISC does not implement the CP0 counter. */
1007 c->options &= ~MIPS_CPU_COUNTER;
1008 switch (c->processor_id & 0xff00) {
1009 case PRID_IMP_JZRISC:
1010 c->cputype = CPU_JZRISC;
1011 __cpu_name[cpu] = "Ingenic JZRISC";
1012 break;
1013 default:
1014 panic("Unknown Ingenic Processor ID!");
1015 break;
1016 }
1017}
1018
Jayachandran Ca7117c62011-05-11 12:04:58 +05301019static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
1020{
1021 decode_configs(c);
1022
Manuel Lauss809f36c2011-11-01 20:03:30 +01001023 if ((c->processor_id & 0xff00) == PRID_IMP_NETLOGIC_AU13XX) {
1024 c->cputype = CPU_ALCHEMY;
1025 __cpu_name[cpu] = "Au1300";
1026 /* following stuff is not for Alchemy */
1027 return;
1028 }
1029
Jayachandran Ca7117c62011-05-11 12:04:58 +05301030 c->options = (MIPS_CPU_TLB |
1031 MIPS_CPU_4KEX |
1032 MIPS_CPU_COUNTER |
1033 MIPS_CPU_DIVEC |
1034 MIPS_CPU_WATCH |
1035 MIPS_CPU_EJTAG |
1036 MIPS_CPU_LLSC);
1037
1038 switch (c->processor_id & 0xff00) {
Jayachandran C2aa54b22011-11-16 00:21:29 +00001039 case PRID_IMP_NETLOGIC_XLP8XX:
1040 case PRID_IMP_NETLOGIC_XLP3XX:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001041 c->cputype = CPU_XLP;
1042 __cpu_name[cpu] = "Netlogic XLP";
1043 break;
1044
Jayachandran Ca7117c62011-05-11 12:04:58 +05301045 case PRID_IMP_NETLOGIC_XLR732:
1046 case PRID_IMP_NETLOGIC_XLR716:
1047 case PRID_IMP_NETLOGIC_XLR532:
1048 case PRID_IMP_NETLOGIC_XLR308:
1049 case PRID_IMP_NETLOGIC_XLR532C:
1050 case PRID_IMP_NETLOGIC_XLR516C:
1051 case PRID_IMP_NETLOGIC_XLR508C:
1052 case PRID_IMP_NETLOGIC_XLR308C:
1053 c->cputype = CPU_XLR;
1054 __cpu_name[cpu] = "Netlogic XLR";
1055 break;
1056
1057 case PRID_IMP_NETLOGIC_XLS608:
1058 case PRID_IMP_NETLOGIC_XLS408:
1059 case PRID_IMP_NETLOGIC_XLS404:
1060 case PRID_IMP_NETLOGIC_XLS208:
1061 case PRID_IMP_NETLOGIC_XLS204:
1062 case PRID_IMP_NETLOGIC_XLS108:
1063 case PRID_IMP_NETLOGIC_XLS104:
1064 case PRID_IMP_NETLOGIC_XLS616B:
1065 case PRID_IMP_NETLOGIC_XLS608B:
1066 case PRID_IMP_NETLOGIC_XLS416B:
1067 case PRID_IMP_NETLOGIC_XLS412B:
1068 case PRID_IMP_NETLOGIC_XLS408B:
1069 case PRID_IMP_NETLOGIC_XLS404B:
1070 c->cputype = CPU_XLR;
1071 __cpu_name[cpu] = "Netlogic XLS";
1072 break;
1073
1074 default:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001075 pr_info("Unknown Netlogic chip id [%02x]!\n",
Jayachandran Ca7117c62011-05-11 12:04:58 +05301076 c->processor_id);
1077 c->cputype = CPU_XLR;
1078 break;
1079 }
1080
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001081 if (c->cputype == CPU_XLP) {
1082 c->isa_level = MIPS_CPU_ISA_M64R2;
1083 c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
1084 /* This will be updated again after all threads are woken up */
1085 c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
1086 } else {
1087 c->isa_level = MIPS_CPU_ISA_M64R1;
1088 c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
1089 }
Jayachandran Ca7117c62011-05-11 12:04:58 +05301090}
1091
David Daney949e51b2010-10-14 11:32:33 -07001092#ifdef CONFIG_64BIT
1093/* For use by uaccess.h */
1094u64 __ua_limit;
1095EXPORT_SYMBOL(__ua_limit);
1096#endif
1097
Ralf Baechle9966db252007-10-11 23:46:17 +01001098const char *__cpu_name[NR_CPUS];
David Daney874fd3b2010-01-28 16:52:12 -08001099const char *__elf_platform;
Ralf Baechle9966db252007-10-11 23:46:17 +01001100
Ralf Baechle234fcd12008-03-08 09:56:28 +00001101__cpuinit void cpu_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102{
1103 struct cpuinfo_mips *c = &current_cpu_data;
Ralf Baechle9966db252007-10-11 23:46:17 +01001104 unsigned int cpu = smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
1106 c->processor_id = PRID_IMP_UNKNOWN;
1107 c->fpu_id = FPIR_IMP_NONE;
1108 c->cputype = CPU_UNKNOWN;
1109
1110 c->processor_id = read_c0_prid();
1111 switch (c->processor_id & 0xff0000) {
1112 case PRID_COMP_LEGACY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001113 cpu_probe_legacy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 break;
1115 case PRID_COMP_MIPS:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001116 cpu_probe_mips(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 break;
1118 case PRID_COMP_ALCHEMY:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001119 cpu_probe_alchemy(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 break;
1121 case PRID_COMP_SIBYTE:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001122 cpu_probe_sibyte(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 break;
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001124 case PRID_COMP_BROADCOM:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001125 cpu_probe_broadcom(c, cpu);
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +02001126 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 case PRID_COMP_SANDCRAFT:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001128 cpu_probe_sandcraft(c, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 break;
Daniel Lairda92b0582008-03-06 09:07:18 +00001130 case PRID_COMP_NXP:
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001131 cpu_probe_nxp(c, cpu);
Ralf Baechlea3dddd52006-03-11 08:18:41 +00001132 break;
David Daney0dd47812008-12-11 15:33:26 -08001133 case PRID_COMP_CAVIUM:
1134 cpu_probe_cavium(c, cpu);
1135 break;
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +00001136 case PRID_COMP_INGENIC:
1137 cpu_probe_ingenic(c, cpu);
1138 break;
Jayachandran Ca7117c62011-05-11 12:04:58 +05301139 case PRID_COMP_NETLOGIC:
1140 cpu_probe_netlogic(c, cpu);
1141 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 }
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001143
Ralf Baechlecea7e2d2008-10-30 13:38:45 +00001144 BUG_ON(!__cpu_name[cpu]);
1145 BUG_ON(c->cputype == CPU_UNKNOWN);
1146
Franck Bui-Huudec8b1c2007-10-08 16:11:51 +02001147 /*
1148 * Platform code can force the cpu type to optimize code
1149 * generation. In that case be sure the cpu type is correctly
1150 * manually setup otherwise it could trigger some nasty bugs.
1151 */
1152 BUG_ON(current_cpu_type() != c->cputype);
1153
Kevin Cernekee0103d232010-05-02 14:43:52 -07001154 if (mips_fpu_disabled)
1155 c->options &= ~MIPS_CPU_FPU;
1156
1157 if (mips_dsp_disabled)
1158 c->ases &= ~MIPS_ASE_DSP;
1159
Ralf Baechle41943182005-05-05 16:45:59 +00001160 if (c->options & MIPS_CPU_FPU) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 c->fpu_id = cpu_get_fpu_id();
Ralf Baechle41943182005-05-05 16:45:59 +00001162
Ralf Baechlee7958bb2005-12-08 13:00:20 +00001163 if (c->isa_level == MIPS_CPU_ISA_M32R1 ||
Ralf Baechleb4672d32005-12-08 14:04:24 +00001164 c->isa_level == MIPS_CPU_ISA_M32R2 ||
1165 c->isa_level == MIPS_CPU_ISA_M64R1 ||
1166 c->isa_level == MIPS_CPU_ISA_M64R2) {
Ralf Baechle41943182005-05-05 16:45:59 +00001167 if (c->fpu_id & MIPS_FPIR_3D)
1168 c->ases |= MIPS_ASE_MIPS3D;
1169 }
1170 }
Ralf Baechle9966db252007-10-11 23:46:17 +01001171
Ralf Baechlef6771db2007-11-08 18:02:29 +00001172 if (cpu_has_mips_r2)
1173 c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
1174 else
1175 c->srsets = 1;
Guenter Roeck91dfc422010-02-02 08:52:20 -08001176
1177 cpu_probe_vmbits(c);
David Daney949e51b2010-10-14 11:32:33 -07001178
1179#ifdef CONFIG_64BIT
1180 if (cpu == 0)
1181 __ua_limit = ~((1ull << cpu_vmbits) - 1);
1182#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183}
1184
Ralf Baechle234fcd12008-03-08 09:56:28 +00001185__cpuinit void cpu_report(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186{
1187 struct cpuinfo_mips *c = &current_cpu_data;
1188
Ralf Baechle9966db252007-10-11 23:46:17 +01001189 printk(KERN_INFO "CPU revision is: %08x (%s)\n",
1190 c->processor_id, cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 if (c->options & MIPS_CPU_FPU)
Ralf Baechle9966db252007-10-11 23:46:17 +01001192 printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193}