blob: cb505f66d3aab7f2cd7757bfd4a67100dc161686 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040028#include <drm/drmP.h>
29#include <drm/amdgpu_drm.h>
30#include "amdgpu.h"
31#include "amdgpu_trace.h"
32
Alex Deucherd38ceaf2015-04-20 16:55:21 -040033int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
34 u32 ip_instance, u32 ring,
35 struct amdgpu_ring **out_ring)
36{
37 /* Right now all IPs have only one instance - multiple rings. */
38 if (ip_instance != 0) {
39 DRM_ERROR("invalid ip instance: %d\n", ip_instance);
40 return -EINVAL;
41 }
42
43 switch (ip_type) {
44 default:
45 DRM_ERROR("unknown ip type: %d\n", ip_type);
46 return -EINVAL;
47 case AMDGPU_HW_IP_GFX:
48 if (ring < adev->gfx.num_gfx_rings) {
49 *out_ring = &adev->gfx.gfx_ring[ring];
50 } else {
51 DRM_ERROR("only %d gfx rings are supported now\n",
52 adev->gfx.num_gfx_rings);
53 return -EINVAL;
54 }
55 break;
56 case AMDGPU_HW_IP_COMPUTE:
57 if (ring < adev->gfx.num_compute_rings) {
58 *out_ring = &adev->gfx.compute_ring[ring];
59 } else {
60 DRM_ERROR("only %d compute rings are supported now\n",
61 adev->gfx.num_compute_rings);
62 return -EINVAL;
63 }
64 break;
65 case AMDGPU_HW_IP_DMA:
Alex Deucherc113ea12015-10-08 16:30:37 -040066 if (ring < adev->sdma.num_instances) {
67 *out_ring = &adev->sdma.instance[ring].ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -040069 DRM_ERROR("only %d SDMA rings are supported\n",
70 adev->sdma.num_instances);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040071 return -EINVAL;
72 }
73 break;
74 case AMDGPU_HW_IP_UVD:
75 *out_ring = &adev->uvd.ring;
76 break;
77 case AMDGPU_HW_IP_VCE:
78 if (ring < 2){
79 *out_ring = &adev->vce.ring[ring];
80 } else {
81 DRM_ERROR("only two VCE rings are supported\n");
82 return -EINVAL;
83 }
84 break;
85 }
Ding Pixel8895ef42017-01-18 17:26:38 +080086
87 if (!(*out_ring && (*out_ring)->adev)) {
88 DRM_ERROR("Ring %d is not initialized on IP %d\n",
89 ring, ip_type);
90 return -EINVAL;
91 }
92
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093 return 0;
94}
95
Christian König91acbeb2015-12-14 16:42:31 +010096static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020097 struct drm_amdgpu_cs_chunk_fence *data,
98 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010099{
100 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +0200101 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +0100102
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100103 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +0100104 if (gobj == NULL)
105 return -EINVAL;
106
Christian König758ac172016-05-06 22:14:00 +0200107 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +0100108 p->uf_entry.priority = 0;
109 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
110 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +0100111 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +0200112
113 size = amdgpu_bo_size(p->uf_entry.robj);
114 if (size != PAGE_SIZE || (data->offset + 8) > size)
115 return -EINVAL;
116
Christian König758ac172016-05-06 22:14:00 +0200117 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +0100118
119 drm_gem_object_unreference_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +0200120
121 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
122 amdgpu_bo_unref(&p->uf_entry.robj);
123 return -EINVAL;
124 }
125
Christian König91acbeb2015-12-14 16:42:31 +0100126 return 0;
127}
128
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
130{
Christian König4c0b2422016-02-01 11:20:37 +0100131 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +0800132 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400133 union drm_amdgpu_cs *cs = data;
134 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +0300135 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +0100136 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +0200137 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +0300138 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +0300139 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140
Dan Carpenter1d263472015-09-23 13:59:28 +0300141 if (cs->in.num_chunks == 0)
142 return 0;
143
144 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
145 if (!chunk_array)
146 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147
Christian König3cb485f2015-05-11 15:34:59 +0200148 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
149 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300150 ret = -EINVAL;
151 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +0200152 }
Dan Carpenter1d263472015-09-23 13:59:28 +0300153
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154 /* get chunks */
Arnd Bergmann028423b2015-10-07 09:41:27 +0200155 chunk_array_user = (uint64_t __user *)(unsigned long)(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400156 if (copy_from_user(chunk_array, chunk_array_user,
157 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300158 ret = -EFAULT;
Christian König2a7d9bd2015-12-18 20:33:52 +0100159 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400160 }
161
162 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800163 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300165 if (!p->chunks) {
166 ret = -ENOMEM;
Christian König2a7d9bd2015-12-18 20:33:52 +0100167 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168 }
169
170 for (i = 0; i < p->nchunks; i++) {
171 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
172 struct drm_amdgpu_cs_chunk user_chunk;
173 uint32_t __user *cdata;
174
Arnd Bergmann028423b2015-10-07 09:41:27 +0200175 chunk_ptr = (void __user *)(unsigned long)chunk_array[i];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400176 if (copy_from_user(&user_chunk, chunk_ptr,
177 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300178 ret = -EFAULT;
179 i--;
180 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400181 }
182 p->chunks[i].chunk_id = user_chunk.chunk_id;
183 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184
185 size = p->chunks[i].length_dw;
Arnd Bergmann028423b2015-10-07 09:41:27 +0200186 cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400187
188 p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
189 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300190 ret = -ENOMEM;
191 i--;
192 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193 }
194 size *= sizeof(uint32_t);
195 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300196 ret = -EFAULT;
197 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400198 }
199
Christian König9a5e8fb2015-06-23 17:07:03 +0200200 switch (p->chunks[i].chunk_id) {
201 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100202 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200203 break;
204
205 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400206 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100207 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300208 ret = -EINVAL;
209 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400210 }
Christian König91acbeb2015-12-14 16:42:31 +0100211
Christian König758ac172016-05-06 22:14:00 +0200212 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
213 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100214 if (ret)
215 goto free_partial_kdata;
216
Christian König9a5e8fb2015-06-23 17:07:03 +0200217 break;
218
Christian König2b48d322015-06-19 17:31:29 +0200219 case AMDGPU_CHUNK_ID_DEPENDENCIES:
220 break;
221
Christian König9a5e8fb2015-06-23 17:07:03 +0200222 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300223 ret = -EINVAL;
224 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400225 }
226 }
227
Monk Liuc5637832016-04-19 20:11:32 +0800228 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100229 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100230 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400231
Christian Königb5f5acb2016-06-29 13:26:41 +0200232 if (p->uf_entry.robj)
233 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400234 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300235 return 0;
236
237free_all_kdata:
238 i = p->nchunks - 1;
239free_partial_kdata:
240 for (; i >= 0; i--)
241 drm_free_large(p->chunks[i].kdata);
242 kfree(p->chunks);
Dave Airlie063c7532017-03-10 12:13:04 +1000243 p->chunks = NULL;
244 p->nchunks = 0;
Christian König2a7d9bd2015-12-18 20:33:52 +0100245put_ctx:
Dan Carpenter1d263472015-09-23 13:59:28 +0300246 amdgpu_ctx_put(p->ctx);
247free_chunk:
248 kfree(chunk_array);
249
250 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400251}
252
Marek Olšák95844d22016-08-17 23:49:27 +0200253/* Convert microseconds to bytes. */
254static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
255{
256 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
257 return 0;
258
259 /* Since accum_us is incremented by a million per second, just
260 * multiply it by the number of MB/s to get the number of bytes.
261 */
262 return us << adev->mm_stats.log2_max_MBps;
263}
264
265static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
266{
267 if (!adev->mm_stats.log2_max_MBps)
268 return 0;
269
270 return bytes >> adev->mm_stats.log2_max_MBps;
271}
272
273/* Returns how many bytes TTM can move right now. If no bytes can be moved,
274 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
275 * which means it can go over the threshold once. If that happens, the driver
276 * will be in debt and no other buffer migrations can be done until that debt
277 * is repaid.
278 *
279 * This approach allows moving a buffer of any size (it's important to allow
280 * that).
281 *
282 * The currency is simply time in microseconds and it increases as the clock
283 * ticks. The accumulated microseconds (us) are converted to bytes and
284 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400285 */
286static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
287{
Marek Olšák95844d22016-08-17 23:49:27 +0200288 s64 time_us, increment_us;
289 u64 max_bytes;
290 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400291
Marek Olšák95844d22016-08-17 23:49:27 +0200292 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
293 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400294 *
Marek Olšák95844d22016-08-17 23:49:27 +0200295 * It means that in order to get full max MBps, at least 5 IBs per
296 * second must be submitted and not more than 200ms apart from each
297 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400298 */
Marek Olšák95844d22016-08-17 23:49:27 +0200299 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400300
Marek Olšák95844d22016-08-17 23:49:27 +0200301 if (!adev->mm_stats.log2_max_MBps)
302 return 0;
303
304 total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
305 used_vram = atomic64_read(&adev->vram_usage);
306 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
307
308 spin_lock(&adev->mm_stats.lock);
309
310 /* Increase the amount of accumulated us. */
311 time_us = ktime_to_us(ktime_get());
312 increment_us = time_us - adev->mm_stats.last_update_us;
313 adev->mm_stats.last_update_us = time_us;
314 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
315 us_upper_bound);
316
317 /* This prevents the short period of low performance when the VRAM
318 * usage is low and the driver is in debt or doesn't have enough
319 * accumulated us to fill VRAM quickly.
320 *
321 * The situation can occur in these cases:
322 * - a lot of VRAM is freed by userspace
323 * - the presence of a big buffer causes a lot of evictions
324 * (solution: split buffers into smaller ones)
325 *
326 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
327 * accum_us to a positive number.
328 */
329 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
330 s64 min_us;
331
332 /* Be more aggresive on dGPUs. Try to fill a portion of free
333 * VRAM now.
334 */
335 if (!(adev->flags & AMD_IS_APU))
336 min_us = bytes_to_us(adev, free_vram / 4);
337 else
338 min_us = 0; /* Reset accum_us on APUs. */
339
340 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
341 }
342
343 /* This returns 0 if the driver is in debt to disallow (optional)
344 * buffer moves.
345 */
346 max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
347
348 spin_unlock(&adev->mm_stats.lock);
349 return max_bytes;
350}
351
352/* Report how many bytes have really been moved for the last command
353 * submission. This can result in a debt that can stop buffer migrations
354 * temporarily.
355 */
356static void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev,
357 u64 num_bytes)
358{
359 spin_lock(&adev->mm_stats.lock);
360 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
361 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400362}
363
Chunming Zhou14fd8332016-08-04 13:05:46 +0800364static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
365 struct amdgpu_bo *bo)
366{
367 u64 initial_bytes_moved;
368 uint32_t domain;
369 int r;
370
371 if (bo->pin_count)
372 return 0;
373
Marek Olšák95844d22016-08-17 23:49:27 +0200374 /* Don't move this buffer if we have depleted our allowance
375 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800376 */
Marek Olšák95844d22016-08-17 23:49:27 +0200377 if (p->bytes_moved < p->bytes_moved_threshold)
Chunming Zhou14fd8332016-08-04 13:05:46 +0800378 domain = bo->prefered_domains;
379 else
380 domain = bo->allowed_domains;
381
382retry:
383 amdgpu_ttm_placement_from_domain(bo, domain);
384 initial_bytes_moved = atomic64_read(&bo->adev->num_bytes_moved);
385 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
386 p->bytes_moved += atomic64_read(&bo->adev->num_bytes_moved) -
387 initial_bytes_moved;
388
Christian König1abdc3d2016-08-31 17:28:11 +0200389 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
390 domain = bo->allowed_domains;
391 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800392 }
393
394 return r;
395}
396
Christian König662bfa62016-09-01 12:13:18 +0200397/* Last resort, try to evict something from the current working set */
398static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
399 struct amdgpu_bo_list_entry *lobj)
400{
401 uint32_t domain = lobj->robj->allowed_domains;
402 int r;
403
404 if (!p->evictable)
405 return false;
406
407 for (;&p->evictable->tv.head != &p->validated;
408 p->evictable = list_prev_entry(p->evictable, tv.head)) {
409
410 struct amdgpu_bo_list_entry *candidate = p->evictable;
411 struct amdgpu_bo *bo = candidate->robj;
412 u64 initial_bytes_moved;
413 uint32_t other;
414
415 /* If we reached our current BO we can forget it */
416 if (candidate == lobj)
417 break;
418
Christian Könige11616d2017-11-24 11:39:30 +0100419 /* We can't move pinned BOs here */
420 if (bo->pin_count)
421 continue;
422
Christian König662bfa62016-09-01 12:13:18 +0200423 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
424
425 /* Check if this BO is in one of the domains we need space for */
426 if (!(other & domain))
427 continue;
428
429 /* Check if we can move this BO somewhere else */
430 other = bo->allowed_domains & ~domain;
431 if (!other)
432 continue;
433
434 /* Good we can try to move this BO somewhere else */
435 amdgpu_ttm_placement_from_domain(bo, other);
436 initial_bytes_moved = atomic64_read(&bo->adev->num_bytes_moved);
437 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
438 p->bytes_moved += atomic64_read(&bo->adev->num_bytes_moved) -
439 initial_bytes_moved;
440
441 if (unlikely(r))
442 break;
443
444 p->evictable = list_prev_entry(p->evictable, tv.head);
445 list_move(&candidate->tv.head, &p->validated);
446
447 return true;
448 }
449
450 return false;
451}
452
Baoyou Xie761c2e82016-09-03 13:57:14 +0800453static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200454 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400455{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400456 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400457 int r;
458
Christian Königa5b75052015-09-03 16:40:39 +0200459 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100460 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100461 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100462 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400463
Christian Königcc325d12016-02-08 11:08:35 +0100464 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
465 if (usermm && usermm != current->mm)
466 return -EPERM;
467
Christian König2f568db2016-02-23 12:36:59 +0100468 /* Check if we have user pages and nobody bound the BO already */
469 if (lobj->user_pages && bo->tbo.ttm->state != tt_bound) {
470 size_t size = sizeof(struct page *);
471
472 size *= bo->tbo.ttm->num_pages;
473 memcpy(bo->tbo.ttm->pages, lobj->user_pages, size);
474 binding_userptr = true;
475 }
476
Christian König662bfa62016-09-01 12:13:18 +0200477 if (p->evictable == lobj)
478 p->evictable = NULL;
479
480 do {
481 r = amdgpu_cs_bo_validate(p, bo);
482 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, lobj));
Chunming Zhou14fd8332016-08-04 13:05:46 +0800483 if (r)
Christian König36409d122015-12-21 20:31:35 +0100484 return r;
Christian König662bfa62016-09-01 12:13:18 +0200485
Chunming Zhou14fd8332016-08-04 13:05:46 +0800486 if (bo->shadow) {
487 r = amdgpu_cs_bo_validate(p, bo);
488 if (r)
489 return r;
Christian König36409d122015-12-21 20:31:35 +0100490 }
Christian König2f568db2016-02-23 12:36:59 +0100491
492 if (binding_userptr) {
493 drm_free_large(lobj->user_pages);
494 lobj->user_pages = NULL;
495 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400496 }
497 return 0;
498}
499
Christian König2a7d9bd2015-12-18 20:33:52 +0100500static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
501 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400502{
503 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100504 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200505 struct list_head duplicates;
monk.liu840d5142015-04-27 15:19:20 +0800506 bool need_mmap_lock = false;
Christian König2f568db2016-02-23 12:36:59 +0100507 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100508 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400509
Christian König2a7d9bd2015-12-18 20:33:52 +0100510 INIT_LIST_HEAD(&p->validated);
511
512 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800513 if (p->bo_list) {
Christian König211dff52016-02-22 15:40:59 +0100514 need_mmap_lock = p->bo_list->first_userptr !=
515 p->bo_list->num_entries;
Christian König636ce252015-12-18 21:26:47 +0100516 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
monk.liu840d5142015-04-27 15:19:20 +0800517 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400518
Christian König3c0eea62015-12-11 14:39:05 +0100519 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100520 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400521
Christian König758ac172016-05-06 22:14:00 +0200522 if (p->uf_entry.robj)
Christian König91acbeb2015-12-14 16:42:31 +0100523 list_add(&p->uf_entry.tv.head, &p->validated);
524
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400525 if (need_mmap_lock)
526 down_read(&current->mm->mmap_sem);
527
Christian König2f568db2016-02-23 12:36:59 +0100528 while (1) {
529 struct list_head need_pages;
530 unsigned i;
531
532 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
533 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200534 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800535 if (r != -ERESTARTSYS)
536 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100537 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200538 }
Christian König2f568db2016-02-23 12:36:59 +0100539
540 /* Without a BO list we don't have userptr BOs */
541 if (!p->bo_list)
542 break;
543
544 INIT_LIST_HEAD(&need_pages);
545 for (i = p->bo_list->first_userptr;
546 i < p->bo_list->num_entries; ++i) {
547
548 e = &p->bo_list->array[i];
549
550 if (amdgpu_ttm_tt_userptr_invalidated(e->robj->tbo.ttm,
551 &e->user_invalidated) && e->user_pages) {
552
553 /* We acquired a page array, but somebody
554 * invalidated it. Free it an try again
555 */
556 release_pages(e->user_pages,
557 e->robj->tbo.ttm->num_pages,
558 false);
559 drm_free_large(e->user_pages);
560 e->user_pages = NULL;
561 }
562
563 if (e->robj->tbo.ttm->state != tt_bound &&
564 !e->user_pages) {
565 list_del(&e->tv.head);
566 list_add(&e->tv.head, &need_pages);
567
568 amdgpu_bo_unreserve(e->robj);
569 }
570 }
571
572 if (list_empty(&need_pages))
573 break;
574
575 /* Unreserve everything again. */
576 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
577
Marek Olšákf1037952016-07-30 00:48:39 +0200578 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100579 if (!--tries) {
580 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200581 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100582 goto error_free_pages;
583 }
584
585 /* Fill the page arrays for all useptrs. */
586 list_for_each_entry(e, &need_pages, tv.head) {
587 struct ttm_tt *ttm = e->robj->tbo.ttm;
588
589 e->user_pages = drm_calloc_large(ttm->num_pages,
590 sizeof(struct page*));
591 if (!e->user_pages) {
592 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200593 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100594 goto error_free_pages;
595 }
596
597 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
598 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200599 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100600 drm_free_large(e->user_pages);
601 e->user_pages = NULL;
602 goto error_free_pages;
603 }
604 }
605
606 /* And try again. */
607 list_splice(&need_pages, &p->validated);
608 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400609
Christian König5a712a82016-06-21 16:28:15 +0200610 amdgpu_vm_get_pt_bos(p->adev, &fpriv->vm, &duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100611
Christian Königf69f90a12015-12-21 19:47:42 +0100612 p->bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(p->adev);
613 p->bytes_moved = 0;
Christian König662bfa62016-09-01 12:13:18 +0200614 p->evictable = list_last_entry(&p->validated,
615 struct amdgpu_bo_list_entry,
616 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100617
618 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200619 if (r) {
620 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200621 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200622 }
Christian Königa5b75052015-09-03 16:40:39 +0200623
Christian Königf69f90a12015-12-21 19:47:42 +0100624 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200625 if (r) {
626 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100627 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200628 }
Christian Königa8480302016-01-05 16:03:39 +0100629
Marek Olšák95844d22016-08-17 23:49:27 +0200630 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved);
631
Christian König5a712a82016-06-21 16:28:15 +0200632 fpriv->vm.last_eviction_counter =
633 atomic64_read(&p->adev->num_evictions);
634
Christian Königa8480302016-01-05 16:03:39 +0100635 if (p->bo_list) {
Christian Königd88bf582016-05-06 17:50:03 +0200636 struct amdgpu_bo *gds = p->bo_list->gds_obj;
637 struct amdgpu_bo *gws = p->bo_list->gws_obj;
638 struct amdgpu_bo *oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100639 struct amdgpu_vm *vm = &fpriv->vm;
640 unsigned i;
641
642 for (i = 0; i < p->bo_list->num_entries; i++) {
643 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
644
645 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
646 }
Christian Königd88bf582016-05-06 17:50:03 +0200647
648 if (gds) {
649 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
650 p->job->gds_size = amdgpu_bo_size(gds);
651 }
652 if (gws) {
653 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
654 p->job->gws_size = amdgpu_bo_size(gws);
655 }
656 if (oa) {
657 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
658 p->job->oa_size = amdgpu_bo_size(oa);
659 }
Christian Königa8480302016-01-05 16:03:39 +0100660 }
Christian Königa5b75052015-09-03 16:40:39 +0200661
Christian Königc855e252016-09-05 17:00:57 +0200662 if (!r && p->uf_entry.robj) {
663 struct amdgpu_bo *uf = p->uf_entry.robj;
664
Christian Königbb990bb2016-09-09 16:32:33 +0200665 r = amdgpu_ttm_bind(&uf->tbo, &uf->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200666 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
667 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200668
Christian Königa5b75052015-09-03 16:40:39 +0200669error_validate:
Christian Königeceb8a12016-01-11 15:35:21 +0100670 if (r) {
671 amdgpu_vm_move_pt_bos_in_lru(p->adev, &fpriv->vm);
Christian Königa5b75052015-09-03 16:40:39 +0200672 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
Christian Königeceb8a12016-01-11 15:35:21 +0100673 }
Christian Königa5b75052015-09-03 16:40:39 +0200674
Christian König2f568db2016-02-23 12:36:59 +0100675error_free_pages:
676
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400677 if (need_mmap_lock)
678 up_read(&current->mm->mmap_sem);
679
Christian König2f568db2016-02-23 12:36:59 +0100680 if (p->bo_list) {
681 for (i = p->bo_list->first_userptr;
682 i < p->bo_list->num_entries; ++i) {
683 e = &p->bo_list->array[i];
684
685 if (!e->user_pages)
686 continue;
687
688 release_pages(e->user_pages,
689 e->robj->tbo.ttm->num_pages,
690 false);
691 drm_free_large(e->user_pages);
692 }
693 }
694
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400695 return r;
696}
697
698static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
699{
700 struct amdgpu_bo_list_entry *e;
701 int r;
702
703 list_for_each_entry(e, &p->validated, tv.head) {
704 struct reservation_object *resv = e->robj->tbo.resv;
Christian Könige86f9ce2016-02-08 12:13:05 +0100705 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400706
707 if (r)
708 return r;
709 }
710 return 0;
711}
712
Christian König984810f2015-11-14 21:05:35 +0100713/**
714 * cs_parser_fini() - clean parser states
715 * @parser: parser structure holding parsing context.
716 * @error: error number
717 *
718 * If error is set than unvalidate buffer, otherwise just free memory
719 * used by parsing context.
720 **/
721static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800722{
Christian Königeceb8a12016-01-11 15:35:21 +0100723 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König984810f2015-11-14 21:05:35 +0100724 unsigned i;
725
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400726 if (!error) {
Nicolai Hähnle28b8d662016-01-27 11:04:19 -0500727 amdgpu_vm_move_pt_bos_in_lru(parser->adev, &fpriv->vm);
728
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400729 ttm_eu_fence_buffer_objects(&parser->ticket,
Christian König984810f2015-11-14 21:05:35 +0100730 &parser->validated,
731 parser->fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400732 } else if (backoff) {
733 ttm_eu_backoff_reservation(&parser->ticket,
734 &parser->validated);
735 }
Christian König984810f2015-11-14 21:05:35 +0100736 fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100737
Christian König3cb485f2015-05-11 15:34:59 +0200738 if (parser->ctx)
739 amdgpu_ctx_put(parser->ctx);
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800740 if (parser->bo_list)
741 amdgpu_bo_list_put(parser->bo_list);
742
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400743 for (i = 0; i < parser->nchunks; i++)
744 drm_free_large(parser->chunks[i].kdata);
745 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100746 if (parser->job)
747 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100748 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400749}
750
751static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,
752 struct amdgpu_vm *vm)
753{
754 struct amdgpu_device *adev = p->adev;
755 struct amdgpu_bo_va *bo_va;
756 struct amdgpu_bo *bo;
757 int i, r;
758
759 r = amdgpu_vm_update_page_directory(adev, vm);
760 if (r)
761 return r;
762
Christian Könige86f9ce2016-02-08 12:13:05 +0100763 r = amdgpu_sync_fence(adev, &p->job->sync, vm->page_directory_fence);
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200764 if (r)
765 return r;
766
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400767 r = amdgpu_vm_clear_freed(adev, vm);
768 if (r)
769 return r;
770
771 if (p->bo_list) {
772 for (i = 0; i < p->bo_list->num_entries; i++) {
Christian König91e1a522015-07-06 22:06:40 +0200773 struct fence *f;
774
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400775 /* ignore duplicates */
776 bo = p->bo_list->array[i].robj;
777 if (!bo)
778 continue;
779
780 bo_va = p->bo_list->array[i].bo_va;
781 if (bo_va == NULL)
782 continue;
783
Christian König99e124f2016-08-16 14:43:17 +0200784 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400785 if (r)
786 return r;
787
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800788 f = bo_va->last_pt_update;
Christian Könige86f9ce2016-02-08 12:13:05 +0100789 r = amdgpu_sync_fence(adev, &p->job->sync, f);
Christian König91e1a522015-07-06 22:06:40 +0200790 if (r)
791 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400792 }
Christian Königb495bd32015-09-10 14:00:35 +0200793
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400794 }
795
Christian Könige86f9ce2016-02-08 12:13:05 +0100796 r = amdgpu_vm_clear_invalids(adev, vm, &p->job->sync);
Christian Königb495bd32015-09-10 14:00:35 +0200797
798 if (amdgpu_vm_debug && p->bo_list) {
799 /* Invalidate all BOs to test for userspace bugs */
800 for (i = 0; i < p->bo_list->num_entries; i++) {
801 /* ignore duplicates */
802 bo = p->bo_list->array[i].robj;
803 if (!bo)
804 continue;
805
806 amdgpu_vm_bo_invalidate(adev, bo);
807 }
808 }
809
810 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400811}
812
813static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100814 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400815{
Christian Königb07c60c2016-01-31 12:29:04 +0100816 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400817 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100818 struct amdgpu_ring *ring = p->job->ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400819 int i, r;
820
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400821 /* Only for UVD/VCE VM emulation */
Christian Königb07c60c2016-01-31 12:29:04 +0100822 if (ring->funcs->parse_cs) {
Christian König9a795882016-06-22 14:25:55 +0200823 p->job->vm = NULL;
Christian Königb07c60c2016-01-31 12:29:04 +0100824 for (i = 0; i < p->job->num_ibs; i++) {
825 r = amdgpu_ring_parse_cs(ring, p, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400826 if (r)
827 return r;
828 }
Christian König9a795882016-06-22 14:25:55 +0200829 } else {
830 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
831
832 r = amdgpu_bo_vm_update_pte(p, vm);
833 if (r)
834 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400835 }
836
Christian König9a795882016-06-22 14:25:55 +0200837 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400838}
839
840static int amdgpu_cs_handle_lockup(struct amdgpu_device *adev, int r)
841{
842 if (r == -EDEADLK) {
843 r = amdgpu_gpu_reset(adev);
844 if (!r)
845 r = -EAGAIN;
846 }
847 return r;
848}
849
850static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
851 struct amdgpu_cs_parser *parser)
852{
853 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
854 struct amdgpu_vm *vm = &fpriv->vm;
855 int i, j;
856 int r;
857
Christian König50838c82016-02-03 13:44:52 +0100858 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400859 struct amdgpu_cs_chunk *chunk;
860 struct amdgpu_ib *ib;
861 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400862 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400863
864 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100865 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400866 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
867
868 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
869 continue;
870
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400871 r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
872 chunk_ib->ip_instance, chunk_ib->ring,
873 &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200874 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400875 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400876
Monk Liu753ad492016-08-26 13:28:28 +0800877 if (ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
878 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
879 if (!parser->ctx->preamble_presented) {
880 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
881 parser->ctx->preamble_presented = true;
882 }
883 }
884
Christian Königb07c60c2016-01-31 12:29:04 +0100885 if (parser->job->ring && parser->job->ring != ring)
886 return -EINVAL;
887
888 parser->job->ring = ring;
889
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400890 if (ring->funcs->parse_cs) {
Christian König4802ce12015-06-10 17:20:11 +0200891 struct amdgpu_bo_va_mapping *m;
Marek Olšák3ccec532015-06-02 17:44:49 +0200892 struct amdgpu_bo *aobj = NULL;
Christian König4802ce12015-06-10 17:20:11 +0200893 uint64_t offset;
894 uint8_t *kptr;
Marek Olšák3ccec532015-06-02 17:44:49 +0200895
Christian König4802ce12015-06-10 17:20:11 +0200896 m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
897 &aobj);
Marek Olšák3ccec532015-06-02 17:44:49 +0200898 if (!aobj) {
899 DRM_ERROR("IB va_start is invalid\n");
900 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400901 }
902
Christian König4802ce12015-06-10 17:20:11 +0200903 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
904 (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
905 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
906 return -EINVAL;
907 }
908
Marek Olšák3ccec532015-06-02 17:44:49 +0200909 /* the IB should be reserved at this point */
Christian König4802ce12015-06-10 17:20:11 +0200910 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400911 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400912 return r;
913 }
914
Christian König4802ce12015-06-10 17:20:11 +0200915 offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE;
916 kptr += chunk_ib->va_start - offset;
917
Christian Königb07c60c2016-01-31 12:29:04 +0100918 r = amdgpu_ib_get(adev, NULL, chunk_ib->ib_bytes, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400919 if (r) {
920 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400921 return r;
922 }
923
924 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
925 amdgpu_bo_kunmap(aobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400926 } else {
Christian Königb07c60c2016-01-31 12:29:04 +0100927 r = amdgpu_ib_get(adev, vm, 0, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400928 if (r) {
929 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400930 return r;
931 }
932
933 ib->gpu_addr = chunk_ib->va_start;
934 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400935
Marek Olšák3ccec532015-06-02 17:44:49 +0200936 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800937 ib->flags = chunk_ib->flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400938 j++;
939 }
940
Christian König758ac172016-05-06 22:14:00 +0200941 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +0200942 if (parser->job->uf_addr && (
Christian König758ac172016-05-06 22:14:00 +0200943 parser->job->ring->type == AMDGPU_RING_TYPE_UVD ||
944 parser->job->ring->type == AMDGPU_RING_TYPE_VCE))
945 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400946
947 return 0;
948}
949
Christian König2b48d322015-06-19 17:31:29 +0200950static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
951 struct amdgpu_cs_parser *p)
952{
Christian König76a1ea62015-07-06 19:42:10 +0200953 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2b48d322015-06-19 17:31:29 +0200954 int i, j, r;
955
Christian König2b48d322015-06-19 17:31:29 +0200956 for (i = 0; i < p->nchunks; ++i) {
957 struct drm_amdgpu_cs_chunk_dep *deps;
958 struct amdgpu_cs_chunk *chunk;
959 unsigned num_deps;
960
961 chunk = &p->chunks[i];
962
963 if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
964 continue;
965
966 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
967 num_deps = chunk->length_dw * 4 /
968 sizeof(struct drm_amdgpu_cs_chunk_dep);
969
970 for (j = 0; j < num_deps; ++j) {
Christian König2b48d322015-06-19 17:31:29 +0200971 struct amdgpu_ring *ring;
Christian König76a1ea62015-07-06 19:42:10 +0200972 struct amdgpu_ctx *ctx;
Christian König21c16bf2015-07-07 17:24:49 +0200973 struct fence *fence;
Christian König2b48d322015-06-19 17:31:29 +0200974
975 r = amdgpu_cs_get_ring(adev, deps[j].ip_type,
976 deps[j].ip_instance,
977 deps[j].ring, &ring);
978 if (r)
979 return r;
980
Christian König76a1ea62015-07-06 19:42:10 +0200981 ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
982 if (ctx == NULL)
983 return -EINVAL;
984
Christian König21c16bf2015-07-07 17:24:49 +0200985 fence = amdgpu_ctx_get_fence(ctx, ring,
986 deps[j].handle);
987 if (IS_ERR(fence)) {
988 r = PTR_ERR(fence);
Christian König76a1ea62015-07-06 19:42:10 +0200989 amdgpu_ctx_put(ctx);
Christian König2b48d322015-06-19 17:31:29 +0200990 return r;
Christian König21c16bf2015-07-07 17:24:49 +0200991
992 } else if (fence) {
Christian Könige86f9ce2016-02-08 12:13:05 +0100993 r = amdgpu_sync_fence(adev, &p->job->sync,
994 fence);
Christian König21c16bf2015-07-07 17:24:49 +0200995 fence_put(fence);
996 amdgpu_ctx_put(ctx);
997 if (r)
998 return r;
Christian König76a1ea62015-07-06 19:42:10 +0200999 }
Christian König2b48d322015-06-19 17:31:29 +02001000 }
1001 }
1002
1003 return 0;
1004}
1005
Christian Königcd75dc62016-01-31 11:30:55 +01001006static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1007 union drm_amdgpu_cs *cs)
1008{
Christian Königb07c60c2016-01-31 12:29:04 +01001009 struct amdgpu_ring *ring = p->job->ring;
Christian König92f25092016-05-06 15:57:42 +02001010 struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +01001011 struct amdgpu_job *job;
Monk Liue6869412016-03-07 12:49:55 +08001012 int r;
Christian Königcd75dc62016-01-31 11:30:55 +01001013
Christian König50838c82016-02-03 13:44:52 +01001014 job = p->job;
1015 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +01001016
Christian König595a9cd2016-06-30 10:52:03 +02001017 r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +08001018 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +01001019 amdgpu_job_free(job);
Monk Liue6869412016-03-07 12:49:55 +08001020 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001021 }
1022
Monk Liue6869412016-03-07 12:49:55 +08001023 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001024 job->fence_ctx = entity->fence_context;
Christian König595a9cd2016-06-30 10:52:03 +02001025 p->fence = fence_get(&job->base.s_fence->finished);
1026 cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring, p->fence);
Christian König758ac172016-05-06 22:14:00 +02001027 job->uf_sequence = cs->out.handle;
Christian Königa5fb4ec2016-06-29 15:10:31 +02001028 amdgpu_job_free_resources(job);
Christian Königcd75dc62016-01-31 11:30:55 +01001029
1030 trace_amdgpu_cs_ioctl(job);
1031 amd_sched_entity_push_job(&job->base);
1032
1033 return 0;
1034}
1035
Chunming Zhou049fc522015-07-21 14:36:51 +08001036int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1037{
1038 struct amdgpu_device *adev = dev->dev_private;
1039 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001040 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001041 bool reserved_buffers = false;
1042 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001043
Christian König0c418f12015-09-01 15:13:53 +02001044 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001045 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +08001046
Christian König7e52a812015-11-04 15:44:39 +01001047 parser.adev = adev;
1048 parser.filp = filp;
1049
1050 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001051 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001052 DRM_ERROR("Failed to initialize parser !\n");
Christian König7e52a812015-11-04 15:44:39 +01001053 amdgpu_cs_parser_fini(&parser, r, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001054 r = amdgpu_cs_handle_lockup(adev, r);
1055 return r;
1056 }
Christian König2a7d9bd2015-12-18 20:33:52 +01001057 r = amdgpu_cs_parser_bos(&parser, data);
Christian König26a69802015-08-18 21:09:33 +02001058 if (r == -ENOMEM)
1059 DRM_ERROR("Not enough memory for command submission!\n");
1060 else if (r && r != -ERESTARTSYS)
1061 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1062 else if (!r) {
1063 reserved_buffers = true;
Christian König7e52a812015-11-04 15:44:39 +01001064 r = amdgpu_cs_ib_fill(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +02001065 }
1066
1067 if (!r) {
Christian König7e52a812015-11-04 15:44:39 +01001068 r = amdgpu_cs_dependencies(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +02001069 if (r)
1070 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1071 }
1072
1073 if (r)
1074 goto out;
1075
Christian König50838c82016-02-03 13:44:52 +01001076 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001077 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001078
Christian König7e52a812015-11-04 15:44:39 +01001079 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001080 if (r)
1081 goto out;
1082
Christian König4acabfe2016-01-31 11:32:04 +01001083 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001084
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001085out:
Christian König7e52a812015-11-04 15:44:39 +01001086 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001087 r = amdgpu_cs_handle_lockup(adev, r);
1088 return r;
1089}
1090
1091/**
1092 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1093 *
1094 * @dev: drm device
1095 * @data: data from userspace
1096 * @filp: file private
1097 *
1098 * Wait for the command submission identified by handle to finish.
1099 */
1100int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1101 struct drm_file *filp)
1102{
1103 union drm_amdgpu_wait_cs *wait = data;
1104 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001105 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001106 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001107 struct amdgpu_ctx *ctx;
Christian König21c16bf2015-07-07 17:24:49 +02001108 struct fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001109 long r;
1110
Christian König21c16bf2015-07-07 17:24:49 +02001111 r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,
1112 wait->in.ring, &ring);
1113 if (r)
1114 return r;
1115
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001116 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1117 if (ctx == NULL)
1118 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001119
1120 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1121 if (IS_ERR(fence))
1122 r = PTR_ERR(fence);
1123 else if (fence) {
1124 r = fence_wait_timeout(fence, true, timeout);
1125 fence_put(fence);
1126 } else
Christian König21c16bf2015-07-07 17:24:49 +02001127 r = 1;
1128
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001129 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001130 if (r < 0)
1131 return r;
1132
1133 memset(wait, 0, sizeof(*wait));
1134 wait->out.status = (r == 0);
1135
1136 return 0;
1137}
1138
1139/**
1140 * amdgpu_cs_find_bo_va - find bo_va for VM address
1141 *
1142 * @parser: command submission parser context
1143 * @addr: VM address
1144 * @bo: resulting BO of the mapping found
1145 *
1146 * Search the buffer objects in the command submission context for a certain
1147 * virtual memory address. Returns allocation structure when found, NULL
1148 * otherwise.
1149 */
1150struct amdgpu_bo_va_mapping *
1151amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1152 uint64_t addr, struct amdgpu_bo **bo)
1153{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001154 struct amdgpu_bo_va_mapping *mapping;
Christian König15486fd22015-12-22 16:06:12 +01001155 unsigned i;
1156
1157 if (!parser->bo_list)
1158 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001159
1160 addr /= AMDGPU_GPU_PAGE_SIZE;
1161
Christian König15486fd22015-12-22 16:06:12 +01001162 for (i = 0; i < parser->bo_list->num_entries; i++) {
1163 struct amdgpu_bo_list_entry *lobj;
1164
1165 lobj = &parser->bo_list->array[i];
1166 if (!lobj->bo_va)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001167 continue;
1168
Christian König15486fd22015-12-22 16:06:12 +01001169 list_for_each_entry(mapping, &lobj->bo_va->valids, list) {
Christian König7fc11952015-07-30 11:53:42 +02001170 if (mapping->it.start > addr ||
1171 addr > mapping->it.last)
1172 continue;
1173
Christian König15486fd22015-12-22 16:06:12 +01001174 *bo = lobj->bo_va->bo;
Christian König7fc11952015-07-30 11:53:42 +02001175 return mapping;
1176 }
1177
Christian König15486fd22015-12-22 16:06:12 +01001178 list_for_each_entry(mapping, &lobj->bo_va->invalids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001179 if (mapping->it.start > addr ||
1180 addr > mapping->it.last)
1181 continue;
1182
Christian König15486fd22015-12-22 16:06:12 +01001183 *bo = lobj->bo_va->bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001184 return mapping;
1185 }
1186 }
1187
1188 return NULL;
1189}
Christian Königc855e252016-09-05 17:00:57 +02001190
1191/**
1192 * amdgpu_cs_sysvm_access_required - make BOs accessible by the system VM
1193 *
1194 * @parser: command submission parser context
1195 *
1196 * Helper for UVD/VCE VM emulation, make sure BOs are accessible by the system VM.
1197 */
1198int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser)
1199{
1200 unsigned i;
1201 int r;
1202
1203 if (!parser->bo_list)
1204 return 0;
1205
1206 for (i = 0; i < parser->bo_list->num_entries; i++) {
1207 struct amdgpu_bo *bo = parser->bo_list->array[i].robj;
1208
Christian Königbb990bb2016-09-09 16:32:33 +02001209 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +02001210 if (unlikely(r))
1211 return r;
1212 }
1213
1214 return 0;
1215}