blob: baed53f6952baf3030bf92a14c40092a6b6e85de [file] [log] [blame]
Paul Walmsleyb045d082008-03-18 11:24:28 +02001/*
2 * OMAP3 clock framework
3 *
4 * Copyright (C) 2007-2008 Texas Instruments, Inc.
5 * Copyright (C) 2007-2008 Nokia Corporation
6 *
7 * Written by Paul Walmsley
Paul Walmsley542313c2008-07-03 12:24:45 +03008 * With many device clock fixes by Kevin Hilman and Jouni Högander
9 * DPLL bypass clock support added by Roman Tereshonkov
10 *
11 */
12
13/*
14 * Virtual clocks are introduced as convenient tools.
15 * They are sources for other clocks and not supposed
16 * to be requested from drivers directly.
Paul Walmsleyb045d082008-03-18 11:24:28 +020017 */
18
19#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
20#define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
21
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/control.h>
Paul Walmsleyb045d082008-03-18 11:24:28 +020023
24#include "clock.h"
25#include "cm.h"
26#include "cm-regbits-34xx.h"
27#include "prm.h"
28#include "prm-regbits-34xx.h"
29
30static void omap3_dpll_recalc(struct clk *clk);
31static void omap3_clkoutx2_recalc(struct clk *clk);
Paul Walmsley542313c2008-07-03 12:24:45 +030032static void omap3_dpll_allow_idle(struct clk *clk);
33static void omap3_dpll_deny_idle(struct clk *clk);
34static u32 omap3_dpll_autoidle_read(struct clk *clk);
Paul Walmsley16c90f02009-01-27 19:12:47 -070035static int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
36static int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate);
Paul Walmsleyb045d082008-03-18 11:24:28 +020037
Paul Walmsley88b8ba92008-07-03 12:24:46 +030038/* Maximum DPLL multiplier, divider values for OMAP3 */
39#define OMAP3_MAX_DPLL_MULT 2048
40#define OMAP3_MAX_DPLL_DIV 128
41
Paul Walmsleyb045d082008-03-18 11:24:28 +020042/*
43 * DPLL1 supplies clock to the MPU.
44 * DPLL2 supplies clock to the IVA2.
45 * DPLL3 supplies CORE domain clocks.
46 * DPLL4 supplies peripheral clocks.
47 * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
48 */
49
Paul Walmsley542313c2008-07-03 12:24:45 +030050/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
51#define DPLL_LOW_POWER_STOP 0x1
52#define DPLL_LOW_POWER_BYPASS 0x5
53#define DPLL_LOCKED 0x7
54
Paul Walmsleyb045d082008-03-18 11:24:28 +020055/* PRM CLOCKS */
56
57/* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
58static struct clk omap_32k_fck = {
59 .name = "omap_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000060 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020061 .rate = 32768,
Russell King44dc9d02009-01-19 15:51:11 +000062 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020063};
64
65static struct clk secure_32k_fck = {
66 .name = "secure_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +000067 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020068 .rate = 32768,
Russell King44dc9d02009-01-19 15:51:11 +000069 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020070};
71
72/* Virtual source clocks for osc_sys_ck */
73static struct clk virt_12m_ck = {
74 .name = "virt_12m_ck",
Russell King897dcde2008-11-04 16:35:03 +000075 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020076 .rate = 12000000,
Russell King44dc9d02009-01-19 15:51:11 +000077 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020078};
79
80static struct clk virt_13m_ck = {
81 .name = "virt_13m_ck",
Russell King897dcde2008-11-04 16:35:03 +000082 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020083 .rate = 13000000,
Russell King44dc9d02009-01-19 15:51:11 +000084 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020085};
86
87static struct clk virt_16_8m_ck = {
88 .name = "virt_16_8m_ck",
Russell King897dcde2008-11-04 16:35:03 +000089 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020090 .rate = 16800000,
Russell King44dc9d02009-01-19 15:51:11 +000091 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020092};
93
94static struct clk virt_19_2m_ck = {
95 .name = "virt_19_2m_ck",
Russell King897dcde2008-11-04 16:35:03 +000096 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +020097 .rate = 19200000,
Russell King44dc9d02009-01-19 15:51:11 +000098 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +020099};
100
101static struct clk virt_26m_ck = {
102 .name = "virt_26m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000103 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200104 .rate = 26000000,
Russell King44dc9d02009-01-19 15:51:11 +0000105 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200106};
107
108static struct clk virt_38_4m_ck = {
109 .name = "virt_38_4m_ck",
Russell King897dcde2008-11-04 16:35:03 +0000110 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200111 .rate = 38400000,
Russell King44dc9d02009-01-19 15:51:11 +0000112 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200113};
114
115static const struct clksel_rate osc_sys_12m_rates[] = {
116 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
117 { .div = 0 }
118};
119
120static const struct clksel_rate osc_sys_13m_rates[] = {
121 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
122 { .div = 0 }
123};
124
125static const struct clksel_rate osc_sys_16_8m_rates[] = {
126 { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
127 { .div = 0 }
128};
129
130static const struct clksel_rate osc_sys_19_2m_rates[] = {
131 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
132 { .div = 0 }
133};
134
135static const struct clksel_rate osc_sys_26m_rates[] = {
136 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
137 { .div = 0 }
138};
139
140static const struct clksel_rate osc_sys_38_4m_rates[] = {
141 { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
142 { .div = 0 }
143};
144
145static const struct clksel osc_sys_clksel[] = {
146 { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
147 { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
148 { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
149 { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
150 { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
151 { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
152 { .parent = NULL },
153};
154
155/* Oscillator clock */
156/* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
157static struct clk osc_sys_ck = {
158 .name = "osc_sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000159 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200160 .init = &omap2_init_clksel_parent,
161 .clksel_reg = OMAP3430_PRM_CLKSEL,
162 .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
163 .clksel = osc_sys_clksel,
164 /* REVISIT: deal with autoextclkmode? */
Russell King44dc9d02009-01-19 15:51:11 +0000165 .flags = RATE_FIXED | RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200166 .recalc = &omap2_clksel_recalc,
167};
168
169static const struct clksel_rate div2_rates[] = {
170 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
171 { .div = 2, .val = 2, .flags = RATE_IN_343X },
172 { .div = 0 }
173};
174
175static const struct clksel sys_clksel[] = {
176 { .parent = &osc_sys_ck, .rates = div2_rates },
177 { .parent = NULL }
178};
179
180/* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
181/* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
182static struct clk sys_ck = {
183 .name = "sys_ck",
Russell King897dcde2008-11-04 16:35:03 +0000184 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200185 .parent = &osc_sys_ck,
186 .init = &omap2_init_clksel_parent,
187 .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
188 .clksel_mask = OMAP_SYSCLKDIV_MASK,
189 .clksel = sys_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000190 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200191 .recalc = &omap2_clksel_recalc,
192};
193
194static struct clk sys_altclk = {
195 .name = "sys_altclk",
Russell King897dcde2008-11-04 16:35:03 +0000196 .ops = &clkops_null,
Russell King44dc9d02009-01-19 15:51:11 +0000197 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200198};
199
200/* Optional external clock input for some McBSPs */
201static struct clk mcbsp_clks = {
202 .name = "mcbsp_clks",
Russell King897dcde2008-11-04 16:35:03 +0000203 .ops = &clkops_null,
Russell King44dc9d02009-01-19 15:51:11 +0000204 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200205};
206
207/* PRM EXTERNAL CLOCK OUTPUT */
208
209static struct clk sys_clkout1 = {
210 .name = "sys_clkout1",
Russell Kingc1168dc2008-11-04 21:24:00 +0000211 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200212 .parent = &osc_sys_ck,
213 .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
214 .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200215 .recalc = &followparent_recalc,
216};
217
218/* DPLLS */
219
220/* CM CLOCKS */
221
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200222static const struct clksel_rate dpll_bypass_rates[] = {
223 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
224 { .div = 0 }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200225};
226
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200227static const struct clksel_rate dpll_locked_rates[] = {
228 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
229 { .div = 0 }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200230};
231
232static const struct clksel_rate div16_dpll_rates[] = {
233 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
234 { .div = 2, .val = 2, .flags = RATE_IN_343X },
235 { .div = 3, .val = 3, .flags = RATE_IN_343X },
236 { .div = 4, .val = 4, .flags = RATE_IN_343X },
237 { .div = 5, .val = 5, .flags = RATE_IN_343X },
238 { .div = 6, .val = 6, .flags = RATE_IN_343X },
239 { .div = 7, .val = 7, .flags = RATE_IN_343X },
240 { .div = 8, .val = 8, .flags = RATE_IN_343X },
241 { .div = 9, .val = 9, .flags = RATE_IN_343X },
242 { .div = 10, .val = 10, .flags = RATE_IN_343X },
243 { .div = 11, .val = 11, .flags = RATE_IN_343X },
244 { .div = 12, .val = 12, .flags = RATE_IN_343X },
245 { .div = 13, .val = 13, .flags = RATE_IN_343X },
246 { .div = 14, .val = 14, .flags = RATE_IN_343X },
247 { .div = 15, .val = 15, .flags = RATE_IN_343X },
248 { .div = 16, .val = 16, .flags = RATE_IN_343X },
249 { .div = 0 }
250};
251
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200252/* DPLL1 */
253/* MPU clock source */
254/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300255static struct dpll_data dpll1_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200256 .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
257 .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
258 .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700259 .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200260 .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
261 .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300262 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200263 .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
264 .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
265 .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300266 .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
267 .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
268 .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
269 .idlest_bit = OMAP3430_ST_MPU_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300270 .max_multiplier = OMAP3_MAX_DPLL_MULT,
271 .max_divider = OMAP3_MAX_DPLL_DIV,
272 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200273};
274
275static struct clk dpll1_ck = {
276 .name = "dpll1_ck",
Russell King897dcde2008-11-04 16:35:03 +0000277 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200278 .parent = &sys_ck,
279 .dpll_data = &dpll1_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000280 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300281 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700282 .set_rate = &omap3_noncore_dpll_set_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200283 .recalc = &omap3_dpll_recalc,
284};
285
286/*
287 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
288 * DPLL isn't bypassed.
289 */
290static struct clk dpll1_x2_ck = {
291 .name = "dpll1_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000292 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200293 .parent = &dpll1_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000294 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200295 .recalc = &omap3_clkoutx2_recalc,
296};
297
298/* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
299static const struct clksel div16_dpll1_x2m2_clksel[] = {
300 { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
301 { .parent = NULL }
302};
303
304/*
305 * Does not exist in the TRM - needed to separate the M2 divider from
306 * bypass selection in mpu_ck
307 */
308static struct clk dpll1_x2m2_ck = {
309 .name = "dpll1_x2m2_ck",
Russell King57137182008-11-04 16:48:35 +0000310 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200311 .parent = &dpll1_x2_ck,
312 .init = &omap2_init_clksel_parent,
313 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
314 .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
315 .clksel = div16_dpll1_x2m2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000316 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200317 .recalc = &omap2_clksel_recalc,
318};
319
320/* DPLL2 */
321/* IVA2 clock source */
322/* Type: DPLL */
323
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300324static struct dpll_data dpll2_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200325 .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
326 .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
327 .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700328 .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200329 .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
330 .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300331 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
332 (1 << DPLL_LOW_POWER_BYPASS),
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200333 .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
334 .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
335 .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300336 .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
337 .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
338 .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300339 .idlest_bit = OMAP3430_ST_IVA2_CLK_SHIFT,
340 .max_multiplier = OMAP3_MAX_DPLL_MULT,
341 .max_divider = OMAP3_MAX_DPLL_DIV,
342 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200343};
344
345static struct clk dpll2_ck = {
346 .name = "dpll2_ck",
Russell King548d8492008-11-04 14:02:46 +0000347 .ops = &clkops_noncore_dpll_ops,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200348 .parent = &sys_ck,
349 .dpll_data = &dpll2_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000350 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300351 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700352 .set_rate = &omap3_noncore_dpll_set_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200353 .recalc = &omap3_dpll_recalc,
354};
355
356static const struct clksel div16_dpll2_m2x2_clksel[] = {
357 { .parent = &dpll2_ck, .rates = div16_dpll_rates },
358 { .parent = NULL }
359};
360
361/*
362 * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
363 * or CLKOUTX2. CLKOUT seems most plausible.
364 */
365static struct clk dpll2_m2_ck = {
366 .name = "dpll2_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000367 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200368 .parent = &dpll2_ck,
369 .init = &omap2_init_clksel_parent,
370 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
371 OMAP3430_CM_CLKSEL2_PLL),
372 .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
373 .clksel = div16_dpll2_m2x2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000374 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200375 .recalc = &omap2_clksel_recalc,
376};
377
Paul Walmsley542313c2008-07-03 12:24:45 +0300378/*
379 * DPLL3
380 * Source clock for all interfaces and for some device fclks
381 * REVISIT: Also supports fast relock bypass - not included below
382 */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300383static struct dpll_data dpll3_dd = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200384 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
385 .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
386 .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700387 .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200388 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
389 .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
390 .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
391 .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
392 .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300393 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
394 .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300395 .max_multiplier = OMAP3_MAX_DPLL_MULT,
396 .max_divider = OMAP3_MAX_DPLL_DIV,
397 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200398};
399
400static struct clk dpll3_ck = {
401 .name = "dpll3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000402 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200403 .parent = &sys_ck,
404 .dpll_data = &dpll3_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000405 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300406 .round_rate = &omap2_dpll_round_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200407 .recalc = &omap3_dpll_recalc,
408};
409
410/*
411 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
412 * DPLL isn't bypassed
413 */
414static struct clk dpll3_x2_ck = {
415 .name = "dpll3_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000416 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200417 .parent = &dpll3_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000418 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200419 .recalc = &omap3_clkoutx2_recalc,
420};
421
Paul Walmsleyb045d082008-03-18 11:24:28 +0200422static const struct clksel_rate div31_dpll3_rates[] = {
423 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
424 { .div = 2, .val = 2, .flags = RATE_IN_343X },
425 { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
426 { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
427 { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
428 { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
429 { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
430 { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
431 { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
432 { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
433 { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
434 { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
435 { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
436 { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
437 { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
438 { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
439 { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
440 { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
441 { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
442 { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
443 { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
444 { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
445 { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
446 { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
447 { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
448 { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
449 { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
450 { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
451 { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
452 { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
453 { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
454 { .div = 0 },
455};
456
457static const struct clksel div31_dpll3m2_clksel[] = {
458 { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
459 { .parent = NULL }
460};
461
462/*
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200463 * DPLL3 output M2
464 * REVISIT: This DPLL output divider must be changed in SRAM, so until
465 * that code is ready, this should remain a 'read-only' clksel clock.
Paul Walmsleyb045d082008-03-18 11:24:28 +0200466 */
467static struct clk dpll3_m2_ck = {
468 .name = "dpll3_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000469 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200470 .parent = &dpll3_ck,
471 .init = &omap2_init_clksel_parent,
472 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
473 .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
474 .clksel = div31_dpll3m2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000475 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200476 .recalc = &omap2_clksel_recalc,
477};
478
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200479static const struct clksel core_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300480 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200481 { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
482 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200483};
484
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200485static struct clk core_ck = {
486 .name = "core_ck",
Russell King57137182008-11-04 16:48:35 +0000487 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200488 .init = &omap2_init_clksel_parent,
489 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300490 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200491 .clksel = core_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000492 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200493 .recalc = &omap2_clksel_recalc,
494};
495
496static const struct clksel dpll3_m2x2_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300497 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200498 { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
499 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200500};
501
502static struct clk dpll3_m2x2_ck = {
503 .name = "dpll3_m2x2_ck",
Russell King57137182008-11-04 16:48:35 +0000504 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200505 .init = &omap2_init_clksel_parent,
506 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300507 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200508 .clksel = dpll3_m2x2_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000509 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200510 .recalc = &omap2_clksel_recalc,
511};
512
513/* The PWRDN bit is apparently only available on 3430ES2 and above */
514static const struct clksel div16_dpll3_clksel[] = {
515 { .parent = &dpll3_ck, .rates = div16_dpll_rates },
516 { .parent = NULL }
517};
518
519/* This virtual clock is the source for dpll3_m3x2_ck */
520static struct clk dpll3_m3_ck = {
521 .name = "dpll3_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000522 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200523 .parent = &dpll3_ck,
524 .init = &omap2_init_clksel_parent,
525 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
526 .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
527 .clksel = div16_dpll3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000528 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200529 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200530};
531
532/* The PWRDN bit is apparently only available on 3430ES2 and above */
533static struct clk dpll3_m3x2_ck = {
534 .name = "dpll3_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000535 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200536 .parent = &dpll3_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200537 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
538 .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000539 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200540 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200541};
542
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200543static const struct clksel emu_core_alwon_ck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300544 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200545 { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200546 { .parent = NULL }
547};
548
549static struct clk emu_core_alwon_ck = {
550 .name = "emu_core_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000551 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200552 .parent = &dpll3_m3x2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200553 .init = &omap2_init_clksel_parent,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200554 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300555 .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200556 .clksel = emu_core_alwon_ck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000557 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200558 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200559};
560
561/* DPLL4 */
562/* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
563/* Type: DPLL */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300564static struct dpll_data dpll4_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200565 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
566 .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
567 .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700568 .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200569 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
570 .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300571 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200572 .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
573 .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
574 .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300575 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
576 .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
577 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
578 .idlest_bit = OMAP3430_ST_PERIPH_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300579 .max_multiplier = OMAP3_MAX_DPLL_MULT,
580 .max_divider = OMAP3_MAX_DPLL_DIV,
581 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200582};
583
584static struct clk dpll4_ck = {
585 .name = "dpll4_ck",
Russell King548d8492008-11-04 14:02:46 +0000586 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200587 .parent = &sys_ck,
588 .dpll_data = &dpll4_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000589 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300590 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700591 .set_rate = &omap3_dpll4_set_rate,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200592 .recalc = &omap3_dpll_recalc,
593};
594
595/*
596 * This virtual clock provides the CLKOUTX2 output from the DPLL if the
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200597 * DPLL isn't bypassed --
598 * XXX does this serve any downstream clocks?
Paul Walmsleyb045d082008-03-18 11:24:28 +0200599 */
600static struct clk dpll4_x2_ck = {
601 .name = "dpll4_x2_ck",
Russell King57137182008-11-04 16:48:35 +0000602 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200603 .parent = &dpll4_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000604 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200605 .recalc = &omap3_clkoutx2_recalc,
606};
607
608static const struct clksel div16_dpll4_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200609 { .parent = &dpll4_ck, .rates = div16_dpll_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200610 { .parent = NULL }
611};
612
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200613/* This virtual clock is the source for dpll4_m2x2_ck */
614static struct clk dpll4_m2_ck = {
615 .name = "dpll4_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000616 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200617 .parent = &dpll4_ck,
618 .init = &omap2_init_clksel_parent,
619 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
620 .clksel_mask = OMAP3430_DIV_96M_MASK,
621 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000622 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200623 .recalc = &omap2_clksel_recalc,
624};
625
Paul Walmsleyb045d082008-03-18 11:24:28 +0200626/* The PWRDN bit is apparently only available on 3430ES2 and above */
627static struct clk dpll4_m2x2_ck = {
628 .name = "dpll4_m2x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000629 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200630 .parent = &dpll4_m2_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200631 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
632 .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000633 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200634 .recalc = &omap3_clkoutx2_recalc,
635};
636
637static const struct clksel omap_96m_alwon_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300638 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200639 { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
640 { .parent = NULL }
Paul Walmsleyb045d082008-03-18 11:24:28 +0200641};
642
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700643/*
644 * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
645 * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
646 * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
647 * CM_96K_(F)CLK.
648 */
Paul Walmsleyb045d082008-03-18 11:24:28 +0200649static struct clk omap_96m_alwon_fck = {
650 .name = "omap_96m_alwon_fck",
Russell King57137182008-11-04 16:48:35 +0000651 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200652 .parent = &dpll4_m2x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200653 .init = &omap2_init_clksel_parent,
654 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300655 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200656 .clksel = omap_96m_alwon_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000657 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200658 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200659};
660
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700661static struct clk cm_96m_fck = {
662 .name = "cm_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000663 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200664 .parent = &omap_96m_alwon_fck,
Russell King44dc9d02009-01-19 15:51:11 +0000665 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200666 .recalc = &followparent_recalc,
667};
668
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700669static const struct clksel_rate omap_96m_dpll_rates[] = {
670 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
671 { .div = 0 }
672};
673
674static const struct clksel_rate omap_96m_sys_rates[] = {
675 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
676 { .div = 0 }
677};
678
679static const struct clksel omap_96m_fck_clksel[] = {
680 { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
681 { .parent = &sys_ck, .rates = omap_96m_sys_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200682 { .parent = NULL }
683};
684
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700685static struct clk omap_96m_fck = {
686 .name = "omap_96m_fck",
Russell King57137182008-11-04 16:48:35 +0000687 .ops = &clkops_null,
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700688 .parent = &sys_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200689 .init = &omap2_init_clksel_parent,
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700690 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
691 .clksel_mask = OMAP3430_SOURCE_96M_MASK,
692 .clksel = omap_96m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000693 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200694 .recalc = &omap2_clksel_recalc,
695};
696
697/* This virtual clock is the source for dpll4_m3x2_ck */
698static struct clk dpll4_m3_ck = {
699 .name = "dpll4_m3_ck",
Russell King57137182008-11-04 16:48:35 +0000700 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200701 .parent = &dpll4_ck,
702 .init = &omap2_init_clksel_parent,
703 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
704 .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
705 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000706 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200707 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200708};
709
710/* The PWRDN bit is apparently only available on 3430ES2 and above */
711static struct clk dpll4_m3x2_ck = {
712 .name = "dpll4_m3x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000713 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200714 .parent = &dpll4_m3_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200715 .init = &omap2_init_clksel_parent,
716 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
717 .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000718 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200719 .recalc = &omap3_clkoutx2_recalc,
720};
721
722static const struct clksel virt_omap_54m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300723 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200724 { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
725 { .parent = NULL }
726};
727
728static struct clk virt_omap_54m_fck = {
729 .name = "virt_omap_54m_fck",
Russell King57137182008-11-04 16:48:35 +0000730 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200731 .parent = &dpll4_m3x2_ck,
732 .init = &omap2_init_clksel_parent,
733 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +0300734 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200735 .clksel = virt_omap_54m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000736 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200737 .recalc = &omap2_clksel_recalc,
738};
739
740static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
741 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
742 { .div = 0 }
743};
744
745static const struct clksel_rate omap_54m_alt_rates[] = {
746 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
747 { .div = 0 }
748};
749
750static const struct clksel omap_54m_clksel[] = {
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200751 { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200752 { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
753 { .parent = NULL }
754};
755
756static struct clk omap_54m_fck = {
757 .name = "omap_54m_fck",
Russell King57137182008-11-04 16:48:35 +0000758 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200759 .init = &omap2_init_clksel_parent,
760 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700761 .clksel_mask = OMAP3430_SOURCE_54M_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200762 .clksel = omap_54m_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000763 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200764 .recalc = &omap2_clksel_recalc,
765};
766
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700767static const struct clksel_rate omap_48m_cm96m_rates[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200768 { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
769 { .div = 0 }
770};
771
772static const struct clksel_rate omap_48m_alt_rates[] = {
773 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
774 { .div = 0 }
775};
776
777static const struct clksel omap_48m_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700778 { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200779 { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
780 { .parent = NULL }
781};
782
783static struct clk omap_48m_fck = {
784 .name = "omap_48m_fck",
Russell King57137182008-11-04 16:48:35 +0000785 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200786 .init = &omap2_init_clksel_parent,
787 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700788 .clksel_mask = OMAP3430_SOURCE_48M_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200789 .clksel = omap_48m_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000790 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200791 .recalc = &omap2_clksel_recalc,
792};
793
794static struct clk omap_12m_fck = {
795 .name = "omap_12m_fck",
Russell King57137182008-11-04 16:48:35 +0000796 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200797 .parent = &omap_48m_fck,
798 .fixed_div = 4,
Russell King44dc9d02009-01-19 15:51:11 +0000799 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200800 .recalc = &omap2_fixed_divisor_recalc,
801};
802
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200803/* This virstual clock is the source for dpll4_m4x2_ck */
804static struct clk dpll4_m4_ck = {
805 .name = "dpll4_m4_ck",
Russell King57137182008-11-04 16:48:35 +0000806 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200807 .parent = &dpll4_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200808 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200809 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
810 .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
811 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000812 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200813 .recalc = &omap2_clksel_recalc,
Paul Walmsleyae8578c2009-01-27 19:13:12 -0700814 .set_rate = &omap2_clksel_set_rate,
815 .round_rate = &omap2_clksel_round_rate,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200816};
817
818/* The PWRDN bit is apparently only available on 3430ES2 and above */
819static struct clk dpll4_m4x2_ck = {
820 .name = "dpll4_m4x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000821 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200822 .parent = &dpll4_m4_ck,
823 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
824 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000825 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200826 .recalc = &omap3_clkoutx2_recalc,
827};
828
829/* This virtual clock is the source for dpll4_m5x2_ck */
830static struct clk dpll4_m5_ck = {
831 .name = "dpll4_m5_ck",
Russell King57137182008-11-04 16:48:35 +0000832 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200833 .parent = &dpll4_ck,
834 .init = &omap2_init_clksel_parent,
835 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
836 .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
837 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000838 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200839 .recalc = &omap2_clksel_recalc,
840};
841
842/* The PWRDN bit is apparently only available on 3430ES2 and above */
843static struct clk dpll4_m5x2_ck = {
844 .name = "dpll4_m5x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000845 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200846 .parent = &dpll4_m5_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200847 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
848 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000849 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200850 .recalc = &omap3_clkoutx2_recalc,
851};
852
853/* This virtual clock is the source for dpll4_m6x2_ck */
854static struct clk dpll4_m6_ck = {
855 .name = "dpll4_m6_ck",
Russell King57137182008-11-04 16:48:35 +0000856 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200857 .parent = &dpll4_ck,
858 .init = &omap2_init_clksel_parent,
859 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
860 .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
861 .clksel = div16_dpll4_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000862 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200863 .recalc = &omap2_clksel_recalc,
864};
865
866/* The PWRDN bit is apparently only available on 3430ES2 and above */
867static struct clk dpll4_m6x2_ck = {
868 .name = "dpll4_m6x2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +0000869 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200870 .parent = &dpll4_m6_ck,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200871 .init = &omap2_init_clksel_parent,
872 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
873 .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +0000874 .flags = RATE_PROPAGATES | INVERT_ENABLE,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200875 .recalc = &omap3_clkoutx2_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200876};
877
878static struct clk emu_per_alwon_ck = {
879 .name = "emu_per_alwon_ck",
Russell King57137182008-11-04 16:48:35 +0000880 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200881 .parent = &dpll4_m6x2_ck,
Russell King44dc9d02009-01-19 15:51:11 +0000882 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200883 .recalc = &followparent_recalc,
884};
885
886/* DPLL5 */
887/* Supplies 120MHz clock, USIM source clock */
888/* Type: DPLL */
889/* 3430ES2 only */
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300890static struct dpll_data dpll5_dd = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200891 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
892 .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
893 .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700894 .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200895 .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
896 .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
Paul Walmsley542313c2008-07-03 12:24:45 +0300897 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
Paul Walmsleyb045d082008-03-18 11:24:28 +0200898 .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
899 .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
900 .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
Paul Walmsley542313c2008-07-03 12:24:45 +0300901 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
902 .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
903 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
904 .idlest_bit = OMAP3430ES2_ST_PERIPH2_CLK_SHIFT,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300905 .max_multiplier = OMAP3_MAX_DPLL_MULT,
906 .max_divider = OMAP3_MAX_DPLL_DIV,
907 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsleyb045d082008-03-18 11:24:28 +0200908};
909
910static struct clk dpll5_ck = {
911 .name = "dpll5_ck",
Russell King548d8492008-11-04 14:02:46 +0000912 .ops = &clkops_noncore_dpll_ops,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200913 .parent = &sys_ck,
914 .dpll_data = &dpll5_dd,
Russell King44dc9d02009-01-19 15:51:11 +0000915 .flags = RATE_PROPAGATES,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300916 .round_rate = &omap2_dpll_round_rate,
Paul Walmsley16c90f02009-01-27 19:12:47 -0700917 .set_rate = &omap3_noncore_dpll_set_rate,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200918 .recalc = &omap3_dpll_recalc,
919};
920
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200921static const struct clksel div16_dpll5_clksel[] = {
Paul Walmsleyb045d082008-03-18 11:24:28 +0200922 { .parent = &dpll5_ck, .rates = div16_dpll_rates },
923 { .parent = NULL }
924};
925
926static struct clk dpll5_m2_ck = {
927 .name = "dpll5_m2_ck",
Russell King57137182008-11-04 16:48:35 +0000928 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200929 .parent = &dpll5_ck,
930 .init = &omap2_init_clksel_parent,
931 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
932 .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200933 .clksel = div16_dpll5_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000934 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200935 .recalc = &omap2_clksel_recalc,
936};
937
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200938static const struct clksel omap_120m_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +0300939 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +0200940 { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
941 { .parent = NULL }
942};
943
Paul Walmsleyb045d082008-03-18 11:24:28 +0200944static struct clk omap_120m_fck = {
945 .name = "omap_120m_fck",
Russell King57137182008-11-04 16:48:35 +0000946 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200947 .parent = &dpll5_m2_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +0300948 .init = &omap2_init_clksel_parent,
949 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
950 .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
951 .clksel = omap_120m_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000952 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +0300953 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200954};
955
956/* CM EXTERNAL CLOCK OUTPUTS */
957
958static const struct clksel_rate clkout2_src_core_rates[] = {
959 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
960 { .div = 0 }
961};
962
963static const struct clksel_rate clkout2_src_sys_rates[] = {
964 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
965 { .div = 0 }
966};
967
968static const struct clksel_rate clkout2_src_96m_rates[] = {
969 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
970 { .div = 0 }
971};
972
973static const struct clksel_rate clkout2_src_54m_rates[] = {
974 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
975 { .div = 0 }
976};
977
978static const struct clksel clkout2_src_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -0700979 { .parent = &core_ck, .rates = clkout2_src_core_rates },
980 { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
981 { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
982 { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +0200983 { .parent = NULL }
984};
985
986static struct clk clkout2_src_ck = {
987 .name = "clkout2_src_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000988 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +0200989 .init = &omap2_init_clksel_parent,
990 .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
991 .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
992 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
993 .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
994 .clksel = clkout2_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +0000995 .flags = RATE_PROPAGATES,
Paul Walmsley15b52bc2008-05-07 19:19:07 -0600996 .clkdm_name = "core_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +0200997 .recalc = &omap2_clksel_recalc,
998};
999
1000static const struct clksel_rate sys_clkout2_rates[] = {
1001 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1002 { .div = 2, .val = 1, .flags = RATE_IN_343X },
1003 { .div = 4, .val = 2, .flags = RATE_IN_343X },
1004 { .div = 8, .val = 3, .flags = RATE_IN_343X },
1005 { .div = 16, .val = 4, .flags = RATE_IN_343X },
1006 { .div = 0 },
1007};
1008
1009static const struct clksel sys_clkout2_clksel[] = {
1010 { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
1011 { .parent = NULL },
1012};
1013
1014static struct clk sys_clkout2 = {
1015 .name = "sys_clkout2",
Russell King57137182008-11-04 16:48:35 +00001016 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001017 .init = &omap2_init_clksel_parent,
1018 .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
1019 .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
1020 .clksel = sys_clkout2_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001021 .recalc = &omap2_clksel_recalc,
1022};
1023
1024/* CM OUTPUT CLOCKS */
1025
1026static struct clk corex2_fck = {
1027 .name = "corex2_fck",
Russell King57137182008-11-04 16:48:35 +00001028 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001029 .parent = &dpll3_m2x2_ck,
Russell King44dc9d02009-01-19 15:51:11 +00001030 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001031 .recalc = &followparent_recalc,
1032};
1033
1034/* DPLL power domain clock controls */
1035
1036static const struct clksel div2_core_clksel[] = {
1037 { .parent = &core_ck, .rates = div2_rates },
1038 { .parent = NULL }
1039};
1040
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001041/*
1042 * REVISIT: Are these in DPLL power domain or CM power domain? docs
1043 * may be inconsistent here?
1044 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001045static struct clk dpll1_fck = {
1046 .name = "dpll1_fck",
Russell King57137182008-11-04 16:48:35 +00001047 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001048 .parent = &core_ck,
1049 .init = &omap2_init_clksel_parent,
1050 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
1051 .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
1052 .clksel = div2_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001053 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001054 .recalc = &omap2_clksel_recalc,
1055};
1056
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001057/*
1058 * MPU clksel:
1059 * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
1060 * derives from the high-frequency bypass clock originating from DPLL3,
1061 * called 'dpll1_fck'
1062 */
1063static const struct clksel mpu_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03001064 { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001065 { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
1066 { .parent = NULL }
1067};
1068
1069static struct clk mpu_ck = {
1070 .name = "mpu_ck",
Russell King57137182008-11-04 16:48:35 +00001071 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001072 .parent = &dpll1_x2m2_ck,
1073 .init = &omap2_init_clksel_parent,
1074 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1075 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1076 .clksel = mpu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001077 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001078 .clkdm_name = "mpu_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001079 .recalc = &omap2_clksel_recalc,
1080};
1081
1082/* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
1083static const struct clksel_rate arm_fck_rates[] = {
1084 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1085 { .div = 2, .val = 1, .flags = RATE_IN_343X },
1086 { .div = 0 },
1087};
1088
1089static const struct clksel arm_fck_clksel[] = {
1090 { .parent = &mpu_ck, .rates = arm_fck_rates },
1091 { .parent = NULL }
1092};
1093
1094static struct clk arm_fck = {
1095 .name = "arm_fck",
Russell King57137182008-11-04 16:48:35 +00001096 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001097 .parent = &mpu_ck,
1098 .init = &omap2_init_clksel_parent,
1099 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
1100 .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
1101 .clksel = arm_fck_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001102 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001103 .recalc = &omap2_clksel_recalc,
1104};
1105
Paul Walmsley333943b2008-08-19 11:08:45 +03001106/* XXX What about neon_clkdm ? */
1107
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001108/*
1109 * REVISIT: This clock is never specifically defined in the 3430 TRM,
1110 * although it is referenced - so this is a guess
1111 */
1112static struct clk emu_mpu_alwon_ck = {
1113 .name = "emu_mpu_alwon_ck",
Russell King57137182008-11-04 16:48:35 +00001114 .ops = &clkops_null,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001115 .parent = &mpu_ck,
Russell King44dc9d02009-01-19 15:51:11 +00001116 .flags = RATE_PROPAGATES,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001117 .recalc = &followparent_recalc,
1118};
1119
Paul Walmsleyb045d082008-03-18 11:24:28 +02001120static struct clk dpll2_fck = {
1121 .name = "dpll2_fck",
Russell King57137182008-11-04 16:48:35 +00001122 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001123 .parent = &core_ck,
1124 .init = &omap2_init_clksel_parent,
1125 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
1126 .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
1127 .clksel = div2_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001128 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001129 .recalc = &omap2_clksel_recalc,
1130};
1131
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001132/*
1133 * IVA2 clksel:
1134 * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
1135 * derives from the high-frequency bypass clock originating from DPLL3,
1136 * called 'dpll2_fck'
1137 */
1138
1139static const struct clksel iva2_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03001140 { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001141 { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
1142 { .parent = NULL }
1143};
1144
1145static struct clk iva2_ck = {
1146 .name = "iva2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001147 .ops = &clkops_omap2_dflt_wait,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001148 .parent = &dpll2_m2_ck,
1149 .init = &omap2_init_clksel_parent,
Hiroshi DOYU31c203d2008-04-01 10:11:22 +03001150 .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
1151 .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001152 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
1153 OMAP3430_CM_IDLEST_PLL),
1154 .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
1155 .clksel = iva2_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001156 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001157 .clkdm_name = "iva2_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001158 .recalc = &omap2_clksel_recalc,
1159};
1160
Paul Walmsleyb045d082008-03-18 11:24:28 +02001161/* Common interface clocks */
1162
1163static struct clk l3_ick = {
1164 .name = "l3_ick",
Russell King57137182008-11-04 16:48:35 +00001165 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001166 .parent = &core_ck,
1167 .init = &omap2_init_clksel_parent,
1168 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1169 .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
1170 .clksel = div2_core_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001171 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001172 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001173 .recalc = &omap2_clksel_recalc,
1174};
1175
1176static const struct clksel div2_l3_clksel[] = {
1177 { .parent = &l3_ick, .rates = div2_rates },
1178 { .parent = NULL }
1179};
1180
1181static struct clk l4_ick = {
1182 .name = "l4_ick",
Russell King57137182008-11-04 16:48:35 +00001183 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001184 .parent = &l3_ick,
1185 .init = &omap2_init_clksel_parent,
1186 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1187 .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
1188 .clksel = div2_l3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001189 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001190 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001191 .recalc = &omap2_clksel_recalc,
1192
1193};
1194
1195static const struct clksel div2_l4_clksel[] = {
1196 { .parent = &l4_ick, .rates = div2_rates },
1197 { .parent = NULL }
1198};
1199
1200static struct clk rm_ick = {
1201 .name = "rm_ick",
Russell King57137182008-11-04 16:48:35 +00001202 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001203 .parent = &l4_ick,
1204 .init = &omap2_init_clksel_parent,
1205 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
1206 .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
1207 .clksel = div2_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001208 .recalc = &omap2_clksel_recalc,
1209};
1210
1211/* GFX power domain */
1212
Roman Tereshonkov3760d312008-03-13 21:35:09 +02001213/* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001214
1215static const struct clksel gfx_l3_clksel[] = {
1216 { .parent = &l3_ick, .rates = gfx_l3_rates },
1217 { .parent = NULL }
1218};
1219
Högander Jouni59559022008-08-19 11:08:45 +03001220/* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
1221static struct clk gfx_l3_ck = {
1222 .name = "gfx_l3_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001223 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001224 .parent = &l3_ick,
1225 .init = &omap2_init_clksel_parent,
1226 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
1227 .enable_bit = OMAP_EN_GFX_SHIFT,
Högander Jouni59559022008-08-19 11:08:45 +03001228 .recalc = &followparent_recalc,
1229};
1230
1231static struct clk gfx_l3_fck = {
1232 .name = "gfx_l3_fck",
Russell King57137182008-11-04 16:48:35 +00001233 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001234 .parent = &gfx_l3_ck,
1235 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001236 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1237 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
1238 .clksel = gfx_l3_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001239 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001240 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001241 .recalc = &omap2_clksel_recalc,
1242};
1243
1244static struct clk gfx_l3_ick = {
1245 .name = "gfx_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001246 .ops = &clkops_null,
Högander Jouni59559022008-08-19 11:08:45 +03001247 .parent = &gfx_l3_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001248 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001249 .recalc = &followparent_recalc,
1250};
1251
1252static struct clk gfx_cg1_ck = {
1253 .name = "gfx_cg1_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001254 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001255 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001256 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001257 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1258 .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001259 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001260 .recalc = &followparent_recalc,
1261};
1262
1263static struct clk gfx_cg2_ck = {
1264 .name = "gfx_cg2_ck",
Russell Kingb36ee722008-11-04 17:59:52 +00001265 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001266 .parent = &gfx_l3_fck, /* REVISIT: correct? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001267 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001268 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1269 .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001270 .clkdm_name = "gfx_3430es1_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001271 .recalc = &followparent_recalc,
1272};
1273
1274/* SGX power domain - 3430ES2 only */
1275
1276static const struct clksel_rate sgx_core_rates[] = {
1277 { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1278 { .div = 4, .val = 1, .flags = RATE_IN_343X },
1279 { .div = 6, .val = 2, .flags = RATE_IN_343X },
1280 { .div = 0 },
1281};
1282
1283static const struct clksel_rate sgx_96m_rates[] = {
1284 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
1285 { .div = 0 },
1286};
1287
1288static const struct clksel sgx_clksel[] = {
1289 { .parent = &core_ck, .rates = sgx_core_rates },
1290 { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
1291 { .parent = NULL },
1292};
1293
1294static struct clk sgx_fck = {
1295 .name = "sgx_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001296 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001297 .init = &omap2_init_clksel_parent,
1298 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
Daniel Stone712d7c82009-01-27 19:13:05 -07001299 .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001300 .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
1301 .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
1302 .clksel = sgx_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001303 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001304 .recalc = &omap2_clksel_recalc,
1305};
1306
1307static struct clk sgx_ick = {
1308 .name = "sgx_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001309 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001310 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001311 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001312 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
Daniel Stone712d7c82009-01-27 19:13:05 -07001313 .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001314 .clkdm_name = "sgx_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001315 .recalc = &followparent_recalc,
1316};
1317
1318/* CORE power domain */
1319
1320static struct clk d2d_26m_fck = {
1321 .name = "d2d_26m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001322 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001323 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03001324 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001325 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1326 .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001327 .clkdm_name = "d2d_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001328 .recalc = &followparent_recalc,
1329};
1330
1331static const struct clksel omap343x_gpt_clksel[] = {
1332 { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
1333 { .parent = &sys_ck, .rates = gpt_sys_rates },
1334 { .parent = NULL}
1335};
1336
1337static struct clk gpt10_fck = {
1338 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001339 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001340 .parent = &sys_ck,
1341 .init = &omap2_init_clksel_parent,
1342 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1343 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
1344 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1345 .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
1346 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001347 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001348 .recalc = &omap2_clksel_recalc,
1349};
1350
1351static struct clk gpt11_fck = {
1352 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001353 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001354 .parent = &sys_ck,
1355 .init = &omap2_init_clksel_parent,
1356 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1357 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
1358 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1359 .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
1360 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001361 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001362 .recalc = &omap2_clksel_recalc,
1363};
1364
1365static struct clk cpefuse_fck = {
1366 .name = "cpefuse_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001367 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001368 .parent = &sys_ck,
1369 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1370 .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001371 .recalc = &followparent_recalc,
1372};
1373
1374static struct clk ts_fck = {
1375 .name = "ts_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001376 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001377 .parent = &omap_32k_fck,
1378 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1379 .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001380 .recalc = &followparent_recalc,
1381};
1382
1383static struct clk usbtll_fck = {
1384 .name = "usbtll_fck",
Russell Kingc1168dc2008-11-04 21:24:00 +00001385 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001386 .parent = &omap_120m_fck,
1387 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
1388 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001389 .recalc = &followparent_recalc,
1390};
1391
1392/* CORE 96M FCLK-derived clocks */
1393
1394static struct clk core_96m_fck = {
1395 .name = "core_96m_fck",
Russell King57137182008-11-04 16:48:35 +00001396 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001397 .parent = &omap_96m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001398 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001399 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001400 .recalc = &followparent_recalc,
1401};
1402
1403static struct clk mmchs3_fck = {
1404 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001405 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001406 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001407 .parent = &core_96m_fck,
1408 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1409 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001410 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001411 .recalc = &followparent_recalc,
1412};
1413
1414static struct clk mmchs2_fck = {
1415 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001416 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001417 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001418 .parent = &core_96m_fck,
1419 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1420 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001421 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001422 .recalc = &followparent_recalc,
1423};
1424
1425static struct clk mspro_fck = {
1426 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001427 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001428 .parent = &core_96m_fck,
1429 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1430 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001431 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001432 .recalc = &followparent_recalc,
1433};
1434
1435static struct clk mmchs1_fck = {
1436 .name = "mmchs_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001437 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001438 .parent = &core_96m_fck,
1439 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1440 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001441 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001442 .recalc = &followparent_recalc,
1443};
1444
1445static struct clk i2c3_fck = {
1446 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001447 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001448 .id = 3,
1449 .parent = &core_96m_fck,
1450 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1451 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001452 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001453 .recalc = &followparent_recalc,
1454};
1455
1456static struct clk i2c2_fck = {
1457 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001458 .ops = &clkops_omap2_dflt_wait,
Paul Walmsley333943b2008-08-19 11:08:45 +03001459 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001460 .parent = &core_96m_fck,
1461 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1462 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001463 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001464 .recalc = &followparent_recalc,
1465};
1466
1467static struct clk i2c1_fck = {
1468 .name = "i2c_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001469 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001470 .id = 1,
1471 .parent = &core_96m_fck,
1472 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1473 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001474 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001475 .recalc = &followparent_recalc,
1476};
1477
1478/*
1479 * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
1480 * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
1481 */
1482static const struct clksel_rate common_mcbsp_96m_rates[] = {
1483 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
1484 { .div = 0 }
1485};
1486
1487static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1488 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1489 { .div = 0 }
1490};
1491
1492static const struct clksel mcbsp_15_clksel[] = {
1493 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
1494 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1495 { .parent = NULL }
1496};
1497
1498static struct clk mcbsp5_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001499 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001500 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001501 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001502 .init = &omap2_init_clksel_parent,
1503 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1504 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
1505 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
1506 .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
1507 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001508 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001509 .recalc = &omap2_clksel_recalc,
1510};
1511
1512static struct clk mcbsp1_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001513 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001514 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001515 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001516 .init = &omap2_init_clksel_parent,
1517 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1518 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
1519 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1520 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1521 .clksel = mcbsp_15_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03001522 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001523 .recalc = &omap2_clksel_recalc,
1524};
1525
1526/* CORE_48M_FCK-derived clocks */
1527
1528static struct clk core_48m_fck = {
1529 .name = "core_48m_fck",
Russell King57137182008-11-04 16:48:35 +00001530 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001531 .parent = &omap_48m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001532 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001533 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001534 .recalc = &followparent_recalc,
1535};
1536
1537static struct clk mcspi4_fck = {
1538 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001539 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001540 .id = 4,
1541 .parent = &core_48m_fck,
1542 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1543 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001544 .recalc = &followparent_recalc,
1545};
1546
1547static struct clk mcspi3_fck = {
1548 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001549 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001550 .id = 3,
1551 .parent = &core_48m_fck,
1552 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1553 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001554 .recalc = &followparent_recalc,
1555};
1556
1557static struct clk mcspi2_fck = {
1558 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001559 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001560 .id = 2,
1561 .parent = &core_48m_fck,
1562 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1563 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001564 .recalc = &followparent_recalc,
1565};
1566
1567static struct clk mcspi1_fck = {
1568 .name = "mcspi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001569 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001570 .id = 1,
1571 .parent = &core_48m_fck,
1572 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1573 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001574 .recalc = &followparent_recalc,
1575};
1576
1577static struct clk uart2_fck = {
1578 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001579 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001580 .parent = &core_48m_fck,
1581 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1582 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001583 .recalc = &followparent_recalc,
1584};
1585
1586static struct clk uart1_fck = {
1587 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001588 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001589 .parent = &core_48m_fck,
1590 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1591 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001592 .recalc = &followparent_recalc,
1593};
1594
1595static struct clk fshostusb_fck = {
1596 .name = "fshostusb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001597 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001598 .parent = &core_48m_fck,
1599 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1600 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001601 .recalc = &followparent_recalc,
1602};
1603
1604/* CORE_12M_FCK based clocks */
1605
1606static struct clk core_12m_fck = {
1607 .name = "core_12m_fck",
Russell King57137182008-11-04 16:48:35 +00001608 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001609 .parent = &omap_12m_fck,
Russell King44dc9d02009-01-19 15:51:11 +00001610 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001611 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001612 .recalc = &followparent_recalc,
1613};
1614
1615static struct clk hdq_fck = {
1616 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001617 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001618 .parent = &core_12m_fck,
1619 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1620 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001621 .recalc = &followparent_recalc,
1622};
1623
1624/* DPLL3-derived clock */
1625
1626static const struct clksel_rate ssi_ssr_corex2_rates[] = {
1627 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
1628 { .div = 2, .val = 2, .flags = RATE_IN_343X },
1629 { .div = 3, .val = 3, .flags = RATE_IN_343X },
1630 { .div = 4, .val = 4, .flags = RATE_IN_343X },
1631 { .div = 6, .val = 6, .flags = RATE_IN_343X },
1632 { .div = 8, .val = 8, .flags = RATE_IN_343X },
1633 { .div = 0 }
1634};
1635
1636static const struct clksel ssi_ssr_clksel[] = {
1637 { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
1638 { .parent = NULL }
1639};
1640
1641static struct clk ssi_ssr_fck = {
1642 .name = "ssi_ssr_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001643 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001644 .init = &omap2_init_clksel_parent,
1645 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1646 .enable_bit = OMAP3430_EN_SSI_SHIFT,
1647 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1648 .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
1649 .clksel = ssi_ssr_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00001650 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001651 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001652 .recalc = &omap2_clksel_recalc,
1653};
1654
1655static struct clk ssi_sst_fck = {
1656 .name = "ssi_sst_fck",
Russell King57137182008-11-04 16:48:35 +00001657 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001658 .parent = &ssi_ssr_fck,
1659 .fixed_div = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001660 .recalc = &omap2_fixed_divisor_recalc,
1661};
1662
1663
1664
1665/* CORE_L3_ICK based clocks */
1666
Paul Walmsley333943b2008-08-19 11:08:45 +03001667/*
1668 * XXX must add clk_enable/clk_disable for these if standard code won't
1669 * handle it
1670 */
Paul Walmsleyb045d082008-03-18 11:24:28 +02001671static struct clk core_l3_ick = {
1672 .name = "core_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001673 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001674 .parent = &l3_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001675 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00001676 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001677 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001678 .recalc = &followparent_recalc,
1679};
1680
1681static struct clk hsotgusb_ick = {
1682 .name = "hsotgusb_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001683 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001684 .parent = &core_l3_ick,
1685 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1686 .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001687 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001688 .recalc = &followparent_recalc,
1689};
1690
1691static struct clk sdrc_ick = {
1692 .name = "sdrc_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001693 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001694 .parent = &core_l3_ick,
1695 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1696 .enable_bit = OMAP3430_EN_SDRC_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00001697 .flags = ENABLE_ON_INIT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001698 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001699 .recalc = &followparent_recalc,
1700};
1701
1702static struct clk gpmc_fck = {
1703 .name = "gpmc_fck",
Russell King57137182008-11-04 16:48:35 +00001704 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001705 .parent = &core_l3_ick,
Russell King44dc9d02009-01-19 15:51:11 +00001706 .flags = ENABLE_ON_INIT, /* huh? */
Paul Walmsley333943b2008-08-19 11:08:45 +03001707 .clkdm_name = "core_l3_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001708 .recalc = &followparent_recalc,
1709};
1710
1711/* SECURITY_L3_ICK based clocks */
1712
1713static struct clk security_l3_ick = {
1714 .name = "security_l3_ick",
Russell King57137182008-11-04 16:48:35 +00001715 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001716 .parent = &l3_ick,
Russell King44dc9d02009-01-19 15:51:11 +00001717 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001718 .recalc = &followparent_recalc,
1719};
1720
1721static struct clk pka_ick = {
1722 .name = "pka_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001723 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001724 .parent = &security_l3_ick,
1725 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1726 .enable_bit = OMAP3430_EN_PKA_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001727 .recalc = &followparent_recalc,
1728};
1729
1730/* CORE_L4_ICK based clocks */
1731
1732static struct clk core_l4_ick = {
1733 .name = "core_l4_ick",
Russell King57137182008-11-04 16:48:35 +00001734 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001735 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03001736 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00001737 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03001738 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001739 .recalc = &followparent_recalc,
1740};
1741
1742static struct clk usbtll_ick = {
1743 .name = "usbtll_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001744 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001745 .parent = &core_l4_ick,
1746 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1747 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001748 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001749 .recalc = &followparent_recalc,
1750};
1751
1752static struct clk mmchs3_ick = {
1753 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001754 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001755 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001756 .parent = &core_l4_ick,
1757 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1758 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001759 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001760 .recalc = &followparent_recalc,
1761};
1762
1763/* Intersystem Communication Registers - chassis mode only */
1764static struct clk icr_ick = {
1765 .name = "icr_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001766 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001767 .parent = &core_l4_ick,
1768 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1769 .enable_bit = OMAP3430_EN_ICR_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001770 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001771 .recalc = &followparent_recalc,
1772};
1773
1774static struct clk aes2_ick = {
1775 .name = "aes2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001776 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001777 .parent = &core_l4_ick,
1778 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1779 .enable_bit = OMAP3430_EN_AES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001780 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001781 .recalc = &followparent_recalc,
1782};
1783
1784static struct clk sha12_ick = {
1785 .name = "sha12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001786 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001787 .parent = &core_l4_ick,
1788 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1789 .enable_bit = OMAP3430_EN_SHA12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001790 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001791 .recalc = &followparent_recalc,
1792};
1793
1794static struct clk des2_ick = {
1795 .name = "des2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001796 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001797 .parent = &core_l4_ick,
1798 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1799 .enable_bit = OMAP3430_EN_DES2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001800 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001801 .recalc = &followparent_recalc,
1802};
1803
1804static struct clk mmchs2_ick = {
1805 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001806 .ops = &clkops_omap2_dflt_wait,
Tony Lindgrend8874662008-12-10 17:37:16 -08001807 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001808 .parent = &core_l4_ick,
1809 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1810 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001811 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001812 .recalc = &followparent_recalc,
1813};
1814
1815static struct clk mmchs1_ick = {
1816 .name = "mmchs_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001817 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001818 .parent = &core_l4_ick,
1819 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1820 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001821 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001822 .recalc = &followparent_recalc,
1823};
1824
1825static struct clk mspro_ick = {
1826 .name = "mspro_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001827 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001828 .parent = &core_l4_ick,
1829 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1830 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001831 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001832 .recalc = &followparent_recalc,
1833};
1834
1835static struct clk hdq_ick = {
1836 .name = "hdq_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001837 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001838 .parent = &core_l4_ick,
1839 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1840 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001841 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001842 .recalc = &followparent_recalc,
1843};
1844
1845static struct clk mcspi4_ick = {
1846 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001847 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001848 .id = 4,
1849 .parent = &core_l4_ick,
1850 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1851 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001852 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001853 .recalc = &followparent_recalc,
1854};
1855
1856static struct clk mcspi3_ick = {
1857 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001858 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001859 .id = 3,
1860 .parent = &core_l4_ick,
1861 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1862 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001863 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001864 .recalc = &followparent_recalc,
1865};
1866
1867static struct clk mcspi2_ick = {
1868 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001869 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001870 .id = 2,
1871 .parent = &core_l4_ick,
1872 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1873 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001874 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001875 .recalc = &followparent_recalc,
1876};
1877
1878static struct clk mcspi1_ick = {
1879 .name = "mcspi_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001880 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001881 .id = 1,
1882 .parent = &core_l4_ick,
1883 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1884 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001885 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001886 .recalc = &followparent_recalc,
1887};
1888
1889static struct clk i2c3_ick = {
1890 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001891 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001892 .id = 3,
1893 .parent = &core_l4_ick,
1894 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1895 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001896 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001897 .recalc = &followparent_recalc,
1898};
1899
1900static struct clk i2c2_ick = {
1901 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001902 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001903 .id = 2,
1904 .parent = &core_l4_ick,
1905 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1906 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001907 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001908 .recalc = &followparent_recalc,
1909};
1910
1911static struct clk i2c1_ick = {
1912 .name = "i2c_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001913 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001914 .id = 1,
1915 .parent = &core_l4_ick,
1916 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1917 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001918 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001919 .recalc = &followparent_recalc,
1920};
1921
1922static struct clk uart2_ick = {
1923 .name = "uart2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001924 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001925 .parent = &core_l4_ick,
1926 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1927 .enable_bit = OMAP3430_EN_UART2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001928 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001929 .recalc = &followparent_recalc,
1930};
1931
1932static struct clk uart1_ick = {
1933 .name = "uart1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001934 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001935 .parent = &core_l4_ick,
1936 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1937 .enable_bit = OMAP3430_EN_UART1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001938 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001939 .recalc = &followparent_recalc,
1940};
1941
1942static struct clk gpt11_ick = {
1943 .name = "gpt11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001944 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001945 .parent = &core_l4_ick,
1946 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1947 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001948 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001949 .recalc = &followparent_recalc,
1950};
1951
1952static struct clk gpt10_ick = {
1953 .name = "gpt10_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001954 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001955 .parent = &core_l4_ick,
1956 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1957 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001958 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001959 .recalc = &followparent_recalc,
1960};
1961
1962static struct clk mcbsp5_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001963 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001964 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001965 .id = 5,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001966 .parent = &core_l4_ick,
1967 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1968 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001969 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001970 .recalc = &followparent_recalc,
1971};
1972
1973static struct clk mcbsp1_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001974 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001975 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001976 .id = 1,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001977 .parent = &core_l4_ick,
1978 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1979 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001980 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001981 .recalc = &followparent_recalc,
1982};
1983
1984static struct clk fac_ick = {
1985 .name = "fac_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001986 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001987 .parent = &core_l4_ick,
1988 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1989 .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03001990 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02001991 .recalc = &followparent_recalc,
1992};
1993
1994static struct clk mailboxes_ick = {
1995 .name = "mailboxes_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00001996 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02001997 .parent = &core_l4_ick,
1998 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1999 .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002000 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002001 .recalc = &followparent_recalc,
2002};
2003
2004static struct clk omapctrl_ick = {
2005 .name = "omapctrl_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002006 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002007 .parent = &core_l4_ick,
2008 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2009 .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00002010 .flags = ENABLE_ON_INIT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002011 .recalc = &followparent_recalc,
2012};
2013
2014/* SSI_L4_ICK based clocks */
2015
2016static struct clk ssi_l4_ick = {
2017 .name = "ssi_l4_ick",
Russell King57137182008-11-04 16:48:35 +00002018 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002019 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002020 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002021 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002022 .recalc = &followparent_recalc,
2023};
2024
2025static struct clk ssi_ick = {
2026 .name = "ssi_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002027 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002028 .parent = &ssi_l4_ick,
2029 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2030 .enable_bit = OMAP3430_EN_SSI_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002031 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002032 .recalc = &followparent_recalc,
2033};
2034
2035/* REVISIT: Technically the TRM claims that this is CORE_CLK based,
2036 * but l4_ick makes more sense to me */
2037
2038static const struct clksel usb_l4_clksel[] = {
2039 { .parent = &l4_ick, .rates = div2_rates },
2040 { .parent = NULL },
2041};
2042
2043static struct clk usb_l4_ick = {
2044 .name = "usb_l4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002045 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002046 .parent = &l4_ick,
2047 .init = &omap2_init_clksel_parent,
2048 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2049 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
2050 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2051 .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
2052 .clksel = usb_l4_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002053 .recalc = &omap2_clksel_recalc,
2054};
2055
2056/* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
2057
2058/* SECURITY_L4_ICK2 based clocks */
2059
2060static struct clk security_l4_ick2 = {
2061 .name = "security_l4_ick2",
Russell King57137182008-11-04 16:48:35 +00002062 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002063 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002064 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002065 .recalc = &followparent_recalc,
2066};
2067
2068static struct clk aes1_ick = {
2069 .name = "aes1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002070 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002071 .parent = &security_l4_ick2,
2072 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2073 .enable_bit = OMAP3430_EN_AES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002074 .recalc = &followparent_recalc,
2075};
2076
2077static struct clk rng_ick = {
2078 .name = "rng_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002079 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002080 .parent = &security_l4_ick2,
2081 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2082 .enable_bit = OMAP3430_EN_RNG_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002083 .recalc = &followparent_recalc,
2084};
2085
2086static struct clk sha11_ick = {
2087 .name = "sha11_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002088 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002089 .parent = &security_l4_ick2,
2090 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2091 .enable_bit = OMAP3430_EN_SHA11_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002092 .recalc = &followparent_recalc,
2093};
2094
2095static struct clk des1_ick = {
2096 .name = "des1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002097 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002098 .parent = &security_l4_ick2,
2099 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2100 .enable_bit = OMAP3430_EN_DES1_SHIFT,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002101 .recalc = &followparent_recalc,
2102};
2103
2104/* DSS */
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002105static const struct clksel dss1_alwon_fck_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03002106 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002107 { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
2108 { .parent = NULL }
2109};
Paul Walmsleyb045d082008-03-18 11:24:28 +02002110
2111static struct clk dss1_alwon_fck = {
2112 .name = "dss1_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002113 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002114 .parent = &dpll4_m4x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002115 .init = &omap2_init_clksel_parent,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002116 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2117 .enable_bit = OMAP3430_EN_DSS1_SHIFT,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002118 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +03002119 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002120 .clksel = dss1_alwon_fck_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002121 .clkdm_name = "dss_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002122 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002123};
2124
2125static struct clk dss_tv_fck = {
2126 .name = "dss_tv_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002127 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002128 .parent = &omap_54m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002129 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002130 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2131 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002132 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002133 .recalc = &followparent_recalc,
2134};
2135
2136static struct clk dss_96m_fck = {
2137 .name = "dss_96m_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002138 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002139 .parent = &omap_96m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002140 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002141 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2142 .enable_bit = OMAP3430_EN_TV_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002143 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002144 .recalc = &followparent_recalc,
2145};
2146
2147static struct clk dss2_alwon_fck = {
2148 .name = "dss2_alwon_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00002149 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002150 .parent = &sys_ck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002151 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002152 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
2153 .enable_bit = OMAP3430_EN_DSS2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002154 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002155 .recalc = &followparent_recalc,
2156};
2157
2158static struct clk dss_ick = {
2159 /* Handles both L3 and L4 clocks */
2160 .name = "dss_ick",
Russell Kingbc51da42008-11-04 18:59:32 +00002161 .ops = &clkops_omap2_dflt,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002162 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002163 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002164 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
2165 .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002166 .clkdm_name = "dss_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002167 .recalc = &followparent_recalc,
2168};
2169
2170/* CAM */
2171
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002172static const struct clksel cam_mclk_clksel[] = {
Paul Walmsley333943b2008-08-19 11:08:45 +03002173 { .parent = &sys_ck, .rates = dpll_bypass_rates },
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002174 { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
2175 { .parent = NULL }
2176};
2177
Paul Walmsleyb045d082008-03-18 11:24:28 +02002178static struct clk cam_mclk = {
2179 .name = "cam_mclk",
Russell Kingb36ee722008-11-04 17:59:52 +00002180 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002181 .parent = &dpll4_m5x2_ck,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002182 .init = &omap2_init_clksel_parent,
2183 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
Paul Walmsley542313c2008-07-03 12:24:45 +03002184 .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002185 .clksel = cam_mclk_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002186 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2187 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002188 .clkdm_name = "cam_clkdm",
Roman Tereshonkov3760d312008-03-13 21:35:09 +02002189 .recalc = &omap2_clksel_recalc,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002190};
2191
Högander Jouni59559022008-08-19 11:08:45 +03002192static struct clk cam_ick = {
2193 /* Handles both L3 and L4 clocks */
2194 .name = "cam_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002195 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002196 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002197 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002198 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
2199 .enable_bit = OMAP3430_EN_CAM_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002200 .clkdm_name = "cam_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002201 .recalc = &followparent_recalc,
2202};
2203
Sergio Aguirre6c8fe0b2009-01-27 19:13:09 -07002204static struct clk csi2_96m_fck = {
2205 .name = "csi2_96m_fck",
2206 .ops = &clkops_omap2_dflt_wait,
2207 .parent = &core_96m_fck,
2208 .init = &omap2_init_clk_clkdm,
2209 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
2210 .enable_bit = OMAP3430_EN_CSI2_SHIFT,
2211 .clkdm_name = "cam_clkdm",
2212 .recalc = &followparent_recalc,
2213};
2214
Paul Walmsleyb045d082008-03-18 11:24:28 +02002215/* USBHOST - 3430ES2 only */
2216
2217static struct clk usbhost_120m_fck = {
2218 .name = "usbhost_120m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002219 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002220 .parent = &omap_120m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002221 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002222 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2223 .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002224 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002225 .recalc = &followparent_recalc,
2226};
2227
2228static struct clk usbhost_48m_fck = {
2229 .name = "usbhost_48m_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002230 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002231 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002232 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002233 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2234 .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002235 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002236 .recalc = &followparent_recalc,
2237};
2238
Högander Jouni59559022008-08-19 11:08:45 +03002239static struct clk usbhost_ick = {
2240 /* Handles both L3 and L4 clocks */
2241 .name = "usbhost_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002242 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002243 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03002244 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002245 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
2246 .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002247 .clkdm_name = "usbhost_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002248 .recalc = &followparent_recalc,
2249};
2250
Paul Walmsleyb045d082008-03-18 11:24:28 +02002251/* WKUP */
2252
2253static const struct clksel_rate usim_96m_rates[] = {
2254 { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2255 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2256 { .div = 8, .val = 5, .flags = RATE_IN_343X },
2257 { .div = 10, .val = 6, .flags = RATE_IN_343X },
2258 { .div = 0 },
2259};
2260
2261static const struct clksel_rate usim_120m_rates[] = {
2262 { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
2263 { .div = 8, .val = 8, .flags = RATE_IN_343X },
2264 { .div = 16, .val = 9, .flags = RATE_IN_343X },
2265 { .div = 20, .val = 10, .flags = RATE_IN_343X },
2266 { .div = 0 },
2267};
2268
2269static const struct clksel usim_clksel[] = {
2270 { .parent = &omap_96m_fck, .rates = usim_96m_rates },
2271 { .parent = &omap_120m_fck, .rates = usim_120m_rates },
2272 { .parent = &sys_ck, .rates = div2_rates },
2273 { .parent = NULL },
2274};
2275
2276/* 3430ES2 only */
2277static struct clk usim_fck = {
2278 .name = "usim_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002279 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002280 .init = &omap2_init_clksel_parent,
2281 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2282 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
2283 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2284 .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
2285 .clksel = usim_clksel,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002286 .recalc = &omap2_clksel_recalc,
2287};
2288
Paul Walmsley333943b2008-08-19 11:08:45 +03002289/* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002290static struct clk gpt1_fck = {
2291 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002292 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002293 .init = &omap2_init_clksel_parent,
2294 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2295 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
2296 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2297 .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
2298 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002299 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002300 .recalc = &omap2_clksel_recalc,
2301};
2302
2303static struct clk wkup_32k_fck = {
2304 .name = "wkup_32k_fck",
Russell King897dcde2008-11-04 16:35:03 +00002305 .ops = &clkops_null,
Paul Walmsley333943b2008-08-19 11:08:45 +03002306 .init = &omap2_init_clk_clkdm,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002307 .parent = &omap_32k_fck,
Russell King44dc9d02009-01-19 15:51:11 +00002308 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002309 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002310 .recalc = &followparent_recalc,
2311};
2312
Jouni Hogander89db9482008-12-10 17:35:24 -08002313static struct clk gpio1_dbck = {
2314 .name = "gpio1_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002315 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002316 .parent = &wkup_32k_fck,
2317 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2318 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002319 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002320 .recalc = &followparent_recalc,
2321};
2322
2323static struct clk wdt2_fck = {
2324 .name = "wdt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002325 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002326 .parent = &wkup_32k_fck,
2327 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2328 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002329 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002330 .recalc = &followparent_recalc,
2331};
2332
2333static struct clk wkup_l4_ick = {
2334 .name = "wkup_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00002335 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002336 .parent = &sys_ck,
Russell King44dc9d02009-01-19 15:51:11 +00002337 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002338 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002339 .recalc = &followparent_recalc,
2340};
2341
2342/* 3430ES2 only */
2343/* Never specifically named in the TRM, so we have to infer a likely name */
2344static struct clk usim_ick = {
2345 .name = "usim_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002346 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002347 .parent = &wkup_l4_ick,
2348 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2349 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002350 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002351 .recalc = &followparent_recalc,
2352};
2353
2354static struct clk wdt2_ick = {
2355 .name = "wdt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002356 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002357 .parent = &wkup_l4_ick,
2358 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2359 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002360 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002361 .recalc = &followparent_recalc,
2362};
2363
2364static struct clk wdt1_ick = {
2365 .name = "wdt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002366 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002367 .parent = &wkup_l4_ick,
2368 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2369 .enable_bit = OMAP3430_EN_WDT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002370 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002371 .recalc = &followparent_recalc,
2372};
2373
2374static struct clk gpio1_ick = {
2375 .name = "gpio1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002376 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002377 .parent = &wkup_l4_ick,
2378 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2379 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002380 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002381 .recalc = &followparent_recalc,
2382};
2383
2384static struct clk omap_32ksync_ick = {
2385 .name = "omap_32ksync_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002386 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002387 .parent = &wkup_l4_ick,
2388 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2389 .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002390 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002391 .recalc = &followparent_recalc,
2392};
2393
Paul Walmsley333943b2008-08-19 11:08:45 +03002394/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02002395static struct clk gpt12_ick = {
2396 .name = "gpt12_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002397 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002398 .parent = &wkup_l4_ick,
2399 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2400 .enable_bit = OMAP3430_EN_GPT12_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002401 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002402 .recalc = &followparent_recalc,
2403};
2404
2405static struct clk gpt1_ick = {
2406 .name = "gpt1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002407 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002408 .parent = &wkup_l4_ick,
2409 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2410 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002411 .clkdm_name = "wkup_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002412 .recalc = &followparent_recalc,
2413};
2414
2415
2416
2417/* PER clock domain */
2418
2419static struct clk per_96m_fck = {
2420 .name = "per_96m_fck",
Russell King57137182008-11-04 16:48:35 +00002421 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002422 .parent = &omap_96m_alwon_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002423 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00002424 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002425 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002426 .recalc = &followparent_recalc,
2427};
2428
2429static struct clk per_48m_fck = {
2430 .name = "per_48m_fck",
Russell King57137182008-11-04 16:48:35 +00002431 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002432 .parent = &omap_48m_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002433 .init = &omap2_init_clk_clkdm,
Russell King44dc9d02009-01-19 15:51:11 +00002434 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002435 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002436 .recalc = &followparent_recalc,
2437};
2438
2439static struct clk uart3_fck = {
2440 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002441 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002442 .parent = &per_48m_fck,
2443 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2444 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002445 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002446 .recalc = &followparent_recalc,
2447};
2448
2449static struct clk gpt2_fck = {
2450 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002451 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002452 .init = &omap2_init_clksel_parent,
2453 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2454 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
2455 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2456 .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
2457 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002458 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002459 .recalc = &omap2_clksel_recalc,
2460};
2461
2462static struct clk gpt3_fck = {
2463 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002464 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002465 .init = &omap2_init_clksel_parent,
2466 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2467 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
2468 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2469 .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
2470 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002471 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002472 .recalc = &omap2_clksel_recalc,
2473};
2474
2475static struct clk gpt4_fck = {
2476 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002477 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002478 .init = &omap2_init_clksel_parent,
2479 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2480 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
2481 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2482 .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
2483 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002484 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002485 .recalc = &omap2_clksel_recalc,
2486};
2487
2488static struct clk gpt5_fck = {
2489 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002490 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002491 .init = &omap2_init_clksel_parent,
2492 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2493 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
2494 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2495 .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
2496 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002497 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002498 .recalc = &omap2_clksel_recalc,
2499};
2500
2501static struct clk gpt6_fck = {
2502 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002503 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002504 .init = &omap2_init_clksel_parent,
2505 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2506 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
2507 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2508 .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
2509 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002510 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002511 .recalc = &omap2_clksel_recalc,
2512};
2513
2514static struct clk gpt7_fck = {
2515 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002516 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002517 .init = &omap2_init_clksel_parent,
2518 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2519 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
2520 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2521 .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
2522 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002523 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002524 .recalc = &omap2_clksel_recalc,
2525};
2526
2527static struct clk gpt8_fck = {
2528 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002529 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002530 .init = &omap2_init_clksel_parent,
2531 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2532 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
2533 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2534 .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
2535 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002536 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002537 .recalc = &omap2_clksel_recalc,
2538};
2539
2540static struct clk gpt9_fck = {
2541 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002542 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002543 .init = &omap2_init_clksel_parent,
2544 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2545 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
2546 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
2547 .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
2548 .clksel = omap343x_gpt_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002549 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002550 .recalc = &omap2_clksel_recalc,
2551};
2552
2553static struct clk per_32k_alwon_fck = {
2554 .name = "per_32k_alwon_fck",
Russell King897dcde2008-11-04 16:35:03 +00002555 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002556 .parent = &omap_32k_fck,
Paul Walmsley333943b2008-08-19 11:08:45 +03002557 .clkdm_name = "per_clkdm",
Russell King44dc9d02009-01-19 15:51:11 +00002558 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002559 .recalc = &followparent_recalc,
2560};
2561
Jouni Hogander89db9482008-12-10 17:35:24 -08002562static struct clk gpio6_dbck = {
2563 .name = "gpio6_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002564 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002565 .parent = &per_32k_alwon_fck,
2566 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002567 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002568 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002569 .recalc = &followparent_recalc,
2570};
2571
Jouni Hogander89db9482008-12-10 17:35:24 -08002572static struct clk gpio5_dbck = {
2573 .name = "gpio5_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002574 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002575 .parent = &per_32k_alwon_fck,
2576 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002577 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002578 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002579 .recalc = &followparent_recalc,
2580};
2581
Jouni Hogander89db9482008-12-10 17:35:24 -08002582static struct clk gpio4_dbck = {
2583 .name = "gpio4_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002584 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002585 .parent = &per_32k_alwon_fck,
2586 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002587 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002588 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002589 .recalc = &followparent_recalc,
2590};
2591
Jouni Hogander89db9482008-12-10 17:35:24 -08002592static struct clk gpio3_dbck = {
2593 .name = "gpio3_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002594 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002595 .parent = &per_32k_alwon_fck,
2596 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002597 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002598 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002599 .recalc = &followparent_recalc,
2600};
2601
Jouni Hogander89db9482008-12-10 17:35:24 -08002602static struct clk gpio2_dbck = {
2603 .name = "gpio2_dbck",
Russell Kingb36ee722008-11-04 17:59:52 +00002604 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002605 .parent = &per_32k_alwon_fck,
2606 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
Jouni Höganderc3aa044a2008-03-28 14:57:50 +02002607 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002608 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002609 .recalc = &followparent_recalc,
2610};
2611
2612static struct clk wdt3_fck = {
2613 .name = "wdt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002614 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002615 .parent = &per_32k_alwon_fck,
2616 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2617 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002618 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002619 .recalc = &followparent_recalc,
2620};
2621
2622static struct clk per_l4_ick = {
2623 .name = "per_l4_ick",
Russell King57137182008-11-04 16:48:35 +00002624 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002625 .parent = &l4_ick,
Russell King44dc9d02009-01-19 15:51:11 +00002626 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002627 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002628 .recalc = &followparent_recalc,
2629};
2630
2631static struct clk gpio6_ick = {
2632 .name = "gpio6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002633 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002634 .parent = &per_l4_ick,
2635 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2636 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002637 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002638 .recalc = &followparent_recalc,
2639};
2640
2641static struct clk gpio5_ick = {
2642 .name = "gpio5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002643 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002644 .parent = &per_l4_ick,
2645 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2646 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002647 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002648 .recalc = &followparent_recalc,
2649};
2650
2651static struct clk gpio4_ick = {
2652 .name = "gpio4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002653 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002654 .parent = &per_l4_ick,
2655 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2656 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002657 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002658 .recalc = &followparent_recalc,
2659};
2660
2661static struct clk gpio3_ick = {
2662 .name = "gpio3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002663 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002664 .parent = &per_l4_ick,
2665 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2666 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002667 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002668 .recalc = &followparent_recalc,
2669};
2670
2671static struct clk gpio2_ick = {
2672 .name = "gpio2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002673 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002674 .parent = &per_l4_ick,
2675 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2676 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002677 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002678 .recalc = &followparent_recalc,
2679};
2680
2681static struct clk wdt3_ick = {
2682 .name = "wdt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002683 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002684 .parent = &per_l4_ick,
2685 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2686 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002687 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002688 .recalc = &followparent_recalc,
2689};
2690
2691static struct clk uart3_ick = {
2692 .name = "uart3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002693 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002694 .parent = &per_l4_ick,
2695 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2696 .enable_bit = OMAP3430_EN_UART3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002697 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002698 .recalc = &followparent_recalc,
2699};
2700
2701static struct clk gpt9_ick = {
2702 .name = "gpt9_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002703 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002704 .parent = &per_l4_ick,
2705 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2706 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002707 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002708 .recalc = &followparent_recalc,
2709};
2710
2711static struct clk gpt8_ick = {
2712 .name = "gpt8_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002713 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002714 .parent = &per_l4_ick,
2715 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2716 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002717 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002718 .recalc = &followparent_recalc,
2719};
2720
2721static struct clk gpt7_ick = {
2722 .name = "gpt7_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002723 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002724 .parent = &per_l4_ick,
2725 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2726 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002727 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002728 .recalc = &followparent_recalc,
2729};
2730
2731static struct clk gpt6_ick = {
2732 .name = "gpt6_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002733 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002734 .parent = &per_l4_ick,
2735 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2736 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002737 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002738 .recalc = &followparent_recalc,
2739};
2740
2741static struct clk gpt5_ick = {
2742 .name = "gpt5_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002743 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002744 .parent = &per_l4_ick,
2745 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2746 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002747 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002748 .recalc = &followparent_recalc,
2749};
2750
2751static struct clk gpt4_ick = {
2752 .name = "gpt4_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002753 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002754 .parent = &per_l4_ick,
2755 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2756 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002757 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002758 .recalc = &followparent_recalc,
2759};
2760
2761static struct clk gpt3_ick = {
2762 .name = "gpt3_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002763 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002764 .parent = &per_l4_ick,
2765 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2766 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002767 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002768 .recalc = &followparent_recalc,
2769};
2770
2771static struct clk gpt2_ick = {
2772 .name = "gpt2_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002773 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002774 .parent = &per_l4_ick,
2775 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2776 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002777 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002778 .recalc = &followparent_recalc,
2779};
2780
2781static struct clk mcbsp2_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002782 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002783 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002784 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002785 .parent = &per_l4_ick,
2786 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2787 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002788 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002789 .recalc = &followparent_recalc,
2790};
2791
2792static struct clk mcbsp3_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002793 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002794 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002795 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002796 .parent = &per_l4_ick,
2797 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2798 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002799 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002800 .recalc = &followparent_recalc,
2801};
2802
2803static struct clk mcbsp4_ick = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002804 .name = "mcbsp_ick",
Russell Kingb36ee722008-11-04 17:59:52 +00002805 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002806 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002807 .parent = &per_l4_ick,
2808 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2809 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
Paul Walmsley333943b2008-08-19 11:08:45 +03002810 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002811 .recalc = &followparent_recalc,
2812};
2813
2814static const struct clksel mcbsp_234_clksel[] = {
Paul Walmsley9cfd9852009-01-27 19:13:02 -07002815 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
2816 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
Paul Walmsleyb045d082008-03-18 11:24:28 +02002817 { .parent = NULL }
2818};
2819
2820static struct clk mcbsp2_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002821 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002822 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002823 .id = 2,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002824 .init = &omap2_init_clksel_parent,
2825 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2826 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
2827 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
2828 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
2829 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002830 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002831 .recalc = &omap2_clksel_recalc,
2832};
2833
2834static struct clk mcbsp3_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002835 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002836 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002837 .id = 3,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002838 .init = &omap2_init_clksel_parent,
2839 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2840 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
2841 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2842 .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
2843 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002844 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002845 .recalc = &omap2_clksel_recalc,
2846};
2847
2848static struct clk mcbsp4_fck = {
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002849 .name = "mcbsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00002850 .ops = &clkops_omap2_dflt_wait,
Eduardo Valentin78673bc2008-07-03 12:24:40 +03002851 .id = 4,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002852 .init = &omap2_init_clksel_parent,
2853 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2854 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
2855 .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2856 .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
2857 .clksel = mcbsp_234_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03002858 .clkdm_name = "per_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002859 .recalc = &omap2_clksel_recalc,
2860};
2861
2862/* EMU clocks */
2863
2864/* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
2865
2866static const struct clksel_rate emu_src_sys_rates[] = {
2867 { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
2868 { .div = 0 },
2869};
2870
2871static const struct clksel_rate emu_src_core_rates[] = {
2872 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2873 { .div = 0 },
2874};
2875
2876static const struct clksel_rate emu_src_per_rates[] = {
2877 { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2878 { .div = 0 },
2879};
2880
2881static const struct clksel_rate emu_src_mpu_rates[] = {
2882 { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
2883 { .div = 0 },
2884};
2885
2886static const struct clksel emu_src_clksel[] = {
2887 { .parent = &sys_ck, .rates = emu_src_sys_rates },
2888 { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
2889 { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
2890 { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
2891 { .parent = NULL },
2892};
2893
2894/*
2895 * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
2896 * to switch the source of some of the EMU clocks.
2897 * XXX Are there CLKEN bits for these EMU clks?
2898 */
2899static struct clk emu_src_ck = {
2900 .name = "emu_src_ck",
Russell King897dcde2008-11-04 16:35:03 +00002901 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002902 .init = &omap2_init_clksel_parent,
2903 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2904 .clksel_mask = OMAP3430_MUX_CTRL_MASK,
2905 .clksel = emu_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002906 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002907 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002908 .recalc = &omap2_clksel_recalc,
2909};
2910
2911static const struct clksel_rate pclk_emu_rates[] = {
2912 { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
2913 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2914 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2915 { .div = 6, .val = 6, .flags = RATE_IN_343X },
2916 { .div = 0 },
2917};
2918
2919static const struct clksel pclk_emu_clksel[] = {
2920 { .parent = &emu_src_ck, .rates = pclk_emu_rates },
2921 { .parent = NULL },
2922};
2923
2924static struct clk pclk_fck = {
2925 .name = "pclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002926 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002927 .init = &omap2_init_clksel_parent,
2928 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2929 .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
2930 .clksel = pclk_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002931 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002932 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002933 .recalc = &omap2_clksel_recalc,
2934};
2935
2936static const struct clksel_rate pclkx2_emu_rates[] = {
2937 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2938 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2939 { .div = 3, .val = 3, .flags = RATE_IN_343X },
2940 { .div = 0 },
2941};
2942
2943static const struct clksel pclkx2_emu_clksel[] = {
2944 { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
2945 { .parent = NULL },
2946};
2947
2948static struct clk pclkx2_fck = {
2949 .name = "pclkx2_fck",
Russell King897dcde2008-11-04 16:35:03 +00002950 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002951 .init = &omap2_init_clksel_parent,
2952 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2953 .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
2954 .clksel = pclkx2_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002955 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002956 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002957 .recalc = &omap2_clksel_recalc,
2958};
2959
2960static const struct clksel atclk_emu_clksel[] = {
2961 { .parent = &emu_src_ck, .rates = div2_rates },
2962 { .parent = NULL },
2963};
2964
2965static struct clk atclk_fck = {
2966 .name = "atclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00002967 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002968 .init = &omap2_init_clksel_parent,
2969 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2970 .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
2971 .clksel = atclk_emu_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002972 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002973 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002974 .recalc = &omap2_clksel_recalc,
2975};
2976
2977static struct clk traceclk_src_fck = {
2978 .name = "traceclk_src_fck",
Russell King897dcde2008-11-04 16:35:03 +00002979 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02002980 .init = &omap2_init_clksel_parent,
2981 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2982 .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
2983 .clksel = emu_src_clksel,
Russell King44dc9d02009-01-19 15:51:11 +00002984 .flags = RATE_PROPAGATES,
Paul Walmsley333943b2008-08-19 11:08:45 +03002985 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02002986 .recalc = &omap2_clksel_recalc,
2987};
2988
2989static const struct clksel_rate traceclk_rates[] = {
2990 { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
2991 { .div = 2, .val = 2, .flags = RATE_IN_343X },
2992 { .div = 4, .val = 4, .flags = RATE_IN_343X },
2993 { .div = 0 },
2994};
2995
2996static const struct clksel traceclk_clksel[] = {
2997 { .parent = &traceclk_src_fck, .rates = traceclk_rates },
2998 { .parent = NULL },
2999};
3000
3001static struct clk traceclk_fck = {
3002 .name = "traceclk_fck",
Russell King897dcde2008-11-04 16:35:03 +00003003 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003004 .init = &omap2_init_clksel_parent,
3005 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
3006 .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
3007 .clksel = traceclk_clksel,
Paul Walmsley333943b2008-08-19 11:08:45 +03003008 .clkdm_name = "emu_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02003009 .recalc = &omap2_clksel_recalc,
3010};
3011
3012/* SR clocks */
3013
3014/* SmartReflex fclk (VDD1) */
3015static struct clk sr1_fck = {
3016 .name = "sr1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00003017 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003018 .parent = &sys_ck,
3019 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3020 .enable_bit = OMAP3430_EN_SR1_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00003021 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003022 .recalc = &followparent_recalc,
3023};
3024
3025/* SmartReflex fclk (VDD2) */
3026static struct clk sr2_fck = {
3027 .name = "sr2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00003028 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003029 .parent = &sys_ck,
3030 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3031 .enable_bit = OMAP3430_EN_SR2_SHIFT,
Russell King44dc9d02009-01-19 15:51:11 +00003032 .flags = RATE_PROPAGATES,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003033 .recalc = &followparent_recalc,
3034};
3035
3036static struct clk sr_l4_ick = {
3037 .name = "sr_l4_ick",
Russell King897dcde2008-11-04 16:35:03 +00003038 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleyb045d082008-03-18 11:24:28 +02003039 .parent = &l4_ick,
Paul Walmsley333943b2008-08-19 11:08:45 +03003040 .clkdm_name = "core_l4_clkdm",
Paul Walmsleyb045d082008-03-18 11:24:28 +02003041 .recalc = &followparent_recalc,
3042};
3043
3044/* SECURE_32K_FCK clocks */
3045
Paul Walmsley333943b2008-08-19 11:08:45 +03003046/* XXX This clock no longer exists in 3430 TRM rev F */
Paul Walmsleyb045d082008-03-18 11:24:28 +02003047static struct clk gpt12_fck = {
3048 .name = "gpt12_fck",
Russell King897dcde2008-11-04 16:35:03 +00003049 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003050 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003051 .recalc = &followparent_recalc,
3052};
3053
3054static struct clk wdt1_fck = {
3055 .name = "wdt1_fck",
Russell King897dcde2008-11-04 16:35:03 +00003056 .ops = &clkops_null,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003057 .parent = &secure_32k_fck,
Paul Walmsleyb045d082008-03-18 11:24:28 +02003058 .recalc = &followparent_recalc,
3059};
3060
Paul Walmsleyb045d082008-03-18 11:24:28 +02003061#endif