blob: 0b9ed8ec522696f371d066c163d22ce1836b58cc [file] [log] [blame]
Joe Perchesc767a542012-05-21 19:50:07 -07001#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
Suresh Siddha61c46282008-03-10 15:28:04 -07003#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08007#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07008#include <linux/slab.h>
9#include <linux/sched.h>
Paul Gortmaker186f4362016-07-13 20:18:56 -040010#include <linux/init.h>
11#include <linux/export.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020012#include <linux/pm.h>
Thomas Gleixner162a6882015-04-03 02:01:28 +020013#include <linux/tick.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040014#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030015#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080016#include <linux/dmi.h>
17#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020018#include <linux/stackprotector.h>
19#include <linux/tick.h>
20#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020021#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020022#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010023#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010024#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053025#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080026#include <asm/idle.h>
27#include <asm/uaccess.h>
Len Brownb2531492014-01-15 00:37:34 -050028#include <asm/mwait.h>
Ingo Molnar78f7f1e2015-04-24 02:54:44 +020029#include <asm/fpu/internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053030#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020031#include <asm/nmi.h>
Andy Lutomirski375074c2014-10-24 15:58:07 -070032#include <asm/tlbflush.h>
Ashok Raj8838eb62015-08-12 18:29:40 +020033#include <asm/mce.h>
Brian Gerst9fda6a02015-07-29 01:41:16 -040034#include <asm/vm86.h>
Brian Gerst7b32aea2016-08-13 12:38:18 -040035#include <asm/switch_to.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020036
Thomas Gleixner45046892012-05-03 09:03:01 +000037/*
38 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
39 * no more per-task TSS's. The TSS size is kept cacheline-aligned
40 * so they are allowed to end up in the .data..cacheline_aligned
41 * section. Since TSS's are completely CPU-local, we want them
42 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
43 */
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080044__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss) = {
45 .x86_tss = {
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -070046 .sp0 = TOP_OF_INIT_STACK,
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080047#ifdef CONFIG_X86_32
48 .ss0 = __KERNEL_DS,
49 .ss1 = __KERNEL_CS,
50 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
51#endif
52 },
53#ifdef CONFIG_X86_32
54 /*
55 * Note that the .io_bitmap member must be extra-big. This is because
56 * the CPU will access an additional byte beyond the end of the IO
57 * permission bitmap. The extra byte must be all 1 bits, and must
58 * be within the limit.
59 */
60 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
61#endif
Andy Lutomirski2a41aa42016-03-09 19:00:33 -080062#ifdef CONFIG_X86_32
63 .SYSENTER_stack_canary = STACK_END_MAGIC,
64#endif
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080065};
Marc Dionnede71ad22015-05-04 15:16:44 -030066EXPORT_PER_CPU_SYMBOL(cpu_tss);
Thomas Gleixner45046892012-05-03 09:03:01 +000067
Richard Weinberger90e24012012-03-25 23:00:04 +020068#ifdef CONFIG_X86_64
69static DEFINE_PER_CPU(unsigned char, is_idle);
70static ATOMIC_NOTIFIER_HEAD(idle_notifier);
71
72void idle_notifier_register(struct notifier_block *n)
73{
74 atomic_notifier_chain_register(&idle_notifier, n);
75}
76EXPORT_SYMBOL_GPL(idle_notifier_register);
77
78void idle_notifier_unregister(struct notifier_block *n)
79{
80 atomic_notifier_chain_unregister(&idle_notifier, n);
81}
82EXPORT_SYMBOL_GPL(idle_notifier_unregister);
83#endif
Zhao Yakuic1e3b372008-06-24 17:58:53 +080084
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070085/*
86 * this gets called so that we can store lazy state into memory and copy the
87 * current task into the new thread.
88 */
Suresh Siddha61c46282008-03-10 15:28:04 -070089int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
90{
Ingo Molnar5aaeb5c2015-07-17 12:28:12 +020091 memcpy(dst, src, arch_task_struct_size);
Andy Lutomirski2459ee82015-10-30 22:42:46 -070092#ifdef CONFIG_VM86
93 dst->thread.vm86 = NULL;
94#endif
Oleg Nesterovf1853502014-09-02 19:57:23 +020095
Ingo Molnarc69e0982015-04-24 02:07:15 +020096 return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
Suresh Siddha61c46282008-03-10 15:28:04 -070097}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020098
Thomas Gleixner00dba562008-06-09 18:35:28 +020099/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800100 * Free current thread data structures etc..
101 */
Jiri Slabye6464692016-05-20 17:00:20 -0700102void exit_thread(struct task_struct *tsk)
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800103{
Jiri Slabye6464692016-05-20 17:00:20 -0700104 struct thread_struct *t = &tsk->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +0100105 unsigned long *bp = t->io_bitmap_ptr;
Ingo Molnarca6787b2015-04-23 12:33:50 +0200106 struct fpu *fpu = &t->fpu;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800107
Thomas Gleixner250981e2009-03-16 13:07:21 +0100108 if (bp) {
Andy Lutomirski24933b82015-03-05 19:19:05 -0800109 struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800110
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800111 t->io_bitmap_ptr = NULL;
112 clear_thread_flag(TIF_IO_BITMAP);
113 /*
114 * Careful, clear this in the TSS too:
115 */
116 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
117 t->io_bitmap_max = 0;
118 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100119 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800120 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700121
Brian Gerst9fda6a02015-07-29 01:41:16 -0400122 free_vm86(t);
123
Ingo Molnar50338612015-04-29 19:04:31 +0200124 fpu__drop(fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800125}
126
127void flush_thread(void)
128{
129 struct task_struct *tsk = current;
130
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200131 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800132 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Oleg Nesterov110d7f72015-01-19 19:52:12 +0100133
Ingo Molnar04c8e012015-04-29 20:35:33 +0200134 fpu__clear(&tsk->thread.fpu);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800135}
136
137static void hard_disable_TSC(void)
138{
Andy Lutomirski375074c2014-10-24 15:58:07 -0700139 cr4_set_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800140}
141
142void disable_TSC(void)
143{
144 preempt_disable();
145 if (!test_and_set_thread_flag(TIF_NOTSC))
146 /*
147 * Must flip the CPU state synchronously with
148 * TIF_NOTSC in the current running context.
149 */
150 hard_disable_TSC();
151 preempt_enable();
152}
153
154static void hard_enable_TSC(void)
155{
Andy Lutomirski375074c2014-10-24 15:58:07 -0700156 cr4_clear_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800157}
158
159static void enable_TSC(void)
160{
161 preempt_disable();
162 if (test_and_clear_thread_flag(TIF_NOTSC))
163 /*
164 * Must flip the CPU state synchronously with
165 * TIF_NOTSC in the current running context.
166 */
167 hard_enable_TSC();
168 preempt_enable();
169}
170
171int get_tsc_mode(unsigned long adr)
172{
173 unsigned int val;
174
175 if (test_thread_flag(TIF_NOTSC))
176 val = PR_TSC_SIGSEGV;
177 else
178 val = PR_TSC_ENABLE;
179
180 return put_user(val, (unsigned int __user *)adr);
181}
182
183int set_tsc_mode(unsigned int val)
184{
185 if (val == PR_TSC_SIGSEGV)
186 disable_TSC();
187 else if (val == PR_TSC_ENABLE)
188 enable_TSC();
189 else
190 return -EINVAL;
191
192 return 0;
193}
194
195void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
196 struct tss_struct *tss)
197{
198 struct thread_struct *prev, *next;
199
200 prev = &prev_p->thread;
201 next = &next_p->thread;
202
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100203 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
204 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
205 unsigned long debugctl = get_debugctlmsr();
206
207 debugctl &= ~DEBUGCTLMSR_BTF;
208 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
209 debugctl |= DEBUGCTLMSR_BTF;
210
211 update_debugctlmsr(debugctl);
212 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800213
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800214 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
215 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
216 /* prev and next are different */
217 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
218 hard_disable_TSC();
219 else
220 hard_enable_TSC();
221 }
222
223 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
224 /*
225 * Copy the relevant range of the IO bitmap.
226 * Normally this is 128 bytes or less:
227 */
228 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
229 max(prev->io_bitmap_max, next->io_bitmap_max));
230 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
231 /*
232 * Clear any possible leftover bits:
233 */
234 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
235 }
Avi Kivity7c68af62009-09-19 09:40:22 +0300236 propagate_user_return_notify(prev_p, next_p);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800237}
238
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500239/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200240 * Idle related variables and functions
241 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100242unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200243EXPORT_SYMBOL(boot_option_idle_override);
244
Len Browna476bda2013-02-09 21:45:03 -0500245static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200246
Richard Weinberger90e24012012-03-25 23:00:04 +0200247#ifndef CONFIG_SMP
248static inline void play_dead(void)
249{
250 BUG();
251}
252#endif
253
254#ifdef CONFIG_X86_64
255void enter_idle(void)
256{
Alex Shic6ae41e2012-05-11 15:35:27 +0800257 this_cpu_write(is_idle, 1);
Richard Weinberger90e24012012-03-25 23:00:04 +0200258 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
259}
260
261static void __exit_idle(void)
262{
263 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
264 return;
265 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
266}
267
268/* Called from interrupts to signify idle end */
269void exit_idle(void)
270{
271 /* idle loop has pid 0 */
272 if (current->pid)
273 return;
274 __exit_idle();
275}
276#endif
277
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100278void arch_cpu_idle_enter(void)
279{
280 local_touch_nmi();
281 enter_idle();
282}
Richard Weinberger90e24012012-03-25 23:00:04 +0200283
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100284void arch_cpu_idle_exit(void)
285{
286 __exit_idle();
287}
Richard Weinberger90e24012012-03-25 23:00:04 +0200288
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100289void arch_cpu_idle_dead(void)
290{
291 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200292}
293
Thomas Gleixner00dba562008-06-09 18:35:28 +0200294/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100295 * Called from the generic idle code.
296 */
297void arch_cpu_idle(void)
298{
Nicolas Pitre16f8b052014-01-29 12:45:12 -0500299 x86_idle();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100300}
301
302/*
303 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200304 */
305void default_idle(void)
306{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200307 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100308 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200309 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200310}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700311#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200312EXPORT_SYMBOL(default_idle);
313#endif
314
Len Brown6a377dd2013-02-09 23:08:07 -0500315#ifdef CONFIG_XEN
316bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500317{
Len Browna476bda2013-02-09 21:45:03 -0500318 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500319
Len Browna476bda2013-02-09 21:45:03 -0500320 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500321
322 return ret;
323}
Len Brown6a377dd2013-02-09 23:08:07 -0500324#endif
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100325void stop_this_cpu(void *dummy)
326{
327 local_irq_disable();
328 /*
329 * Remove this CPU:
330 */
Rusty Russell4f062892009-03-13 14:49:54 +1030331 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100332 disable_local_APIC();
Ashok Raj8838eb62015-08-12 18:29:40 +0200333 mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100334
Len Brown27be4572013-02-10 02:28:46 -0500335 for (;;)
336 halt();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200337}
338
Len Brown02c68a02011-04-01 16:59:53 -0400339bool amd_e400_c1e_detected;
340EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200341
Len Brown02c68a02011-04-01 16:59:53 -0400342static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200343
Len Brown02c68a02011-04-01 16:59:53 -0400344void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200345{
Len Brown02c68a02011-04-01 16:59:53 -0400346 if (amd_e400_c1e_mask != NULL)
347 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200348}
349
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200350/*
Len Brown02c68a02011-04-01 16:59:53 -0400351 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200352 * pending message MSR. If we detect C1E, then we handle it the same
353 * way as C3 power states (local apic timer and TSC stop)
354 */
Len Brown02c68a02011-04-01 16:59:53 -0400355static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200356{
Len Brown02c68a02011-04-01 16:59:53 -0400357 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200358 u32 lo, hi;
359
360 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200361
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200362 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400363 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800364 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200365 mark_tsc_unstable("TSC halt in AMD C1E");
Joe Perchesc767a542012-05-21 19:50:07 -0700366 pr_info("System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200367 }
368 }
369
Len Brown02c68a02011-04-01 16:59:53 -0400370 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200371 int cpu = smp_processor_id();
372
Len Brown02c68a02011-04-01 16:59:53 -0400373 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
374 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner162a6882015-04-03 02:01:28 +0200375 /* Force broadcast so ACPI can not interfere. */
376 tick_broadcast_force();
Joe Perchesc767a542012-05-21 19:50:07 -0700377 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200378 }
Thomas Gleixner435c3502015-04-03 02:05:53 +0200379 tick_broadcast_enter();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200380
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200381 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200382
383 /*
384 * The switch back from broadcast mode needs to be
385 * called with interrupts disabled.
386 */
Peter Zijlstraea811742013-09-11 12:43:13 +0200387 local_irq_disable();
Thomas Gleixner435c3502015-04-03 02:05:53 +0200388 tick_broadcast_exit();
Peter Zijlstraea811742013-09-11 12:43:13 +0200389 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200390 } else
391 default_idle();
392}
393
Len Brownb2531492014-01-15 00:37:34 -0500394/*
395 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
396 * We can't rely on cpuidle installing MWAIT, because it will not load
397 * on systems that support only C1 -- so the boot default must be MWAIT.
398 *
399 * Some AMD machines are the opposite, they depend on using HALT.
400 *
401 * So for default C1, which is used during boot until cpuidle loads,
402 * use MWAIT-C1 on Intel HW that has it, else use HALT.
403 */
404static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
405{
406 if (c->x86_vendor != X86_VENDOR_INTEL)
407 return 0;
408
Peter Zijlstra08e237f2016-07-18 11:41:10 -0700409 if (!cpu_has(c, X86_FEATURE_MWAIT) || static_cpu_has_bug(X86_BUG_MONITOR))
Len Brownb2531492014-01-15 00:37:34 -0500410 return 0;
411
412 return 1;
413}
414
415/*
Huang Rui0fb03282015-05-26 10:28:09 +0200416 * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
417 * with interrupts enabled and no flags, which is backwards compatible with the
418 * original MWAIT implementation.
Len Brownb2531492014-01-15 00:37:34 -0500419 */
Len Brownb2531492014-01-15 00:37:34 -0500420static void mwait_idle(void)
421{
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100422 if (!current_set_polling_and_test()) {
Jisheng Zhange43d0182015-08-20 12:54:39 +0800423 trace_cpu_idle_rcuidle(1, smp_processor_id());
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100424 if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
Michael S. Tsirkinca598092016-01-28 19:02:51 +0200425 mb(); /* quirk */
Len Brownb2531492014-01-15 00:37:34 -0500426 clflush((void *)&current_thread_info()->flags);
Michael S. Tsirkinca598092016-01-28 19:02:51 +0200427 mb(); /* quirk */
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100428 }
Len Brownb2531492014-01-15 00:37:34 -0500429
430 __monitor((void *)&current_thread_info()->flags, 0, 0);
Len Brownb2531492014-01-15 00:37:34 -0500431 if (!need_resched())
432 __sti_mwait(0, 0);
433 else
434 local_irq_enable();
Jisheng Zhange43d0182015-08-20 12:54:39 +0800435 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100436 } else {
Len Brownb2531492014-01-15 00:37:34 -0500437 local_irq_enable();
Mike Galbraithf8e617f2014-01-18 17:14:44 +0100438 }
439 __current_clr_polling();
Len Brownb2531492014-01-15 00:37:34 -0500440}
441
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400442void select_idle_routine(const struct cpuinfo_x86 *c)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200443{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100444#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100445 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700446 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200447#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100448 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200449 return;
450
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100451 if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200452 /* E400: APIC timer interrupt does not wake up CPU from C1e */
Joe Perchesc767a542012-05-21 19:50:07 -0700453 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500454 x86_idle = amd_e400_idle;
Len Brownb2531492014-01-15 00:37:34 -0500455 } else if (prefer_mwait_c1_over_halt(c)) {
456 pr_info("using mwait in idle threads\n");
457 x86_idle = mwait_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200458 } else
Len Browna476bda2013-02-09 21:45:03 -0500459 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200460}
461
Len Brown02c68a02011-04-01 16:59:53 -0400462void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030463{
Len Brown02c68a02011-04-01 16:59:53 -0400464 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
Len Browna476bda2013-02-09 21:45:03 -0500465 if (x86_idle == amd_e400_idle)
Len Brown02c68a02011-04-01 16:59:53 -0400466 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030467}
468
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200469static int __init idle_setup(char *str)
470{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400471 if (!str)
472 return -EINVAL;
473
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200474 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700475 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100476 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100477 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100478 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800479 /*
480 * When the boot option of idle=halt is added, halt is
481 * forced to be used for CPU idle. In such case CPU C2/C3
482 * won't be used again.
483 * To continue to load the CPU idle driver, don't touch
484 * the boot_option_idle_override.
485 */
Len Browna476bda2013-02-09 21:45:03 -0500486 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100487 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800488 } else if (!strcmp(str, "nomwait")) {
489 /*
490 * If the boot option of "idle=nomwait" is added,
491 * it means that mwait will be disabled for CPU C2/C3
492 * states. In such case it won't touch the variable
493 * of boot_option_idle_override.
494 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100495 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800496 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200497 return -1;
498
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200499 return 0;
500}
501early_param("idle", idle_setup);
502
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400503unsigned long arch_align_stack(unsigned long sp)
504{
505 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
506 sp -= get_random_int() % 8192;
507 return sp & ~0xf;
508}
509
510unsigned long arch_randomize_brk(struct mm_struct *mm)
511{
512 unsigned long range_end = mm->brk + 0x02000000;
513 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
514}
515
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000516/*
Brian Gerstffcb0432016-08-13 12:38:21 -0400517 * Return saved PC of a blocked thread.
518 * What is this good for? it will be always the scheduler or ret_from_fork.
519 */
520unsigned long thread_saved_pc(struct task_struct *tsk)
521{
522 struct inactive_task_frame *frame =
523 (struct inactive_task_frame *) READ_ONCE(tsk->thread.sp);
524 return READ_ONCE_NOCHECK(frame->ret_addr);
525}
526
527/*
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000528 * Called from fs/proc with a reference on @p to find the function
529 * which called into schedule(). This needs to be done carefully
530 * because the task might wake up and we might look at a stack
531 * changing under us.
532 */
533unsigned long get_wchan(struct task_struct *p)
534{
535 unsigned long start, bottom, top, sp, fp, ip;
536 int count = 0;
537
538 if (!p || p == current || p->state == TASK_RUNNING)
539 return 0;
540
541 start = (unsigned long)task_stack_page(p);
542 if (!start)
543 return 0;
544
545 /*
546 * Layout of the stack page:
547 *
548 * ----------- topmax = start + THREAD_SIZE - sizeof(unsigned long)
549 * PADDING
550 * ----------- top = topmax - TOP_OF_KERNEL_STACK_PADDING
551 * stack
Andy Lutomirski15f4eae2016-09-13 14:29:25 -0700552 * ----------- bottom = start
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000553 *
554 * The tasks stack pointer points at the location where the
555 * framepointer is stored. The data on the stack is:
556 * ... IP FP ... IP FP
557 *
558 * We need to read FP and IP, so we need to adjust the upper
559 * bound by another unsigned long.
560 */
561 top = start + THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING;
562 top -= 2 * sizeof(unsigned long);
Andy Lutomirski15f4eae2016-09-13 14:29:25 -0700563 bottom = start;
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000564
565 sp = READ_ONCE(p->thread.sp);
566 if (sp < bottom || sp > top)
567 return 0;
568
Brian Gerst7b32aea2016-08-13 12:38:18 -0400569 fp = READ_ONCE_NOCHECK(((struct inactive_task_frame *)sp)->bp);
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000570 do {
571 if (fp < bottom || fp > top)
572 return 0;
Andrey Ryabininf7d27c32015-10-19 11:37:18 +0300573 ip = READ_ONCE_NOCHECK(*(unsigned long *)(fp + sizeof(unsigned long)));
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000574 if (!in_sched_functions(ip))
575 return ip;
Andrey Ryabininf7d27c32015-10-19 11:37:18 +0300576 fp = READ_ONCE_NOCHECK(*(unsigned long *)fp);
Thomas Gleixner7ba78052015-09-30 08:38:23 +0000577 } while (count++ < 16 && p->state != TASK_RUNNING);
578 return 0;
579}