blob: 07df5153703c188951b0fb0ea1874222b756b609 [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001#ifndef _HFI1_KERNEL_H
2#define _HFI1_KERNEL_H
3/*
4 *
5 * This file is provided under a dual BSD/GPLv2 license. When using or
6 * redistributing this file, you may do so under either license.
7 *
8 * GPL LICENSE SUMMARY
9 *
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -080010 * Copyright(c) 2015, 2016 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of version 2 of the GNU General Public License as
14 * published by the Free Software Foundation.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * BSD LICENSE
22 *
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -080023 * Copyright(c) 2015, 2016 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -040024 *
25 * Redistribution and use in source and binary forms, with or without
26 * modification, are permitted provided that the following conditions
27 * are met:
28 *
29 * - Redistributions of source code must retain the above copyright
30 * notice, this list of conditions and the following disclaimer.
31 * - Redistributions in binary form must reproduce the above copyright
32 * notice, this list of conditions and the following disclaimer in
33 * the documentation and/or other materials provided with the
34 * distribution.
35 * - Neither the name of Intel Corporation nor the names of its
36 * contributors may be used to endorse or promote products derived
37 * from this software without specific prior written permission.
38 *
39 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
40 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
41 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
42 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
43 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
44 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
45 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
46 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
47 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
48 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
49 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
50 *
51 */
52
53#include <linux/interrupt.h>
54#include <linux/pci.h>
55#include <linux/dma-mapping.h>
56#include <linux/mutex.h>
57#include <linux/list.h>
58#include <linux/scatterlist.h>
59#include <linux/slab.h>
60#include <linux/io.h>
61#include <linux/fs.h>
62#include <linux/completion.h>
63#include <linux/kref.h>
64#include <linux/sched.h>
65#include <linux/cdev.h>
66#include <linux/delay.h>
67#include <linux/kthread.h>
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -080068#include <rdma/rdma_vt.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040069
70#include "chip_registers.h"
71#include "common.h"
72#include "verbs.h"
73#include "pio.h"
74#include "chip.h"
75#include "mad.h"
76#include "qsfp.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080077#include "platform.h"
Mitko Haralanov957558c2016-02-03 14:33:40 -080078#include "affinity.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040079
80/* bumped 1 from s/w major version of TrueScale */
81#define HFI1_CHIP_VERS_MAJ 3U
82
83/* don't care about this except printing */
84#define HFI1_CHIP_VERS_MIN 0U
85
86/* The Organization Unique Identifier (Mfg code), and its position in GUID */
87#define HFI1_OUI 0x001175
88#define HFI1_OUI_LSB 40
89
90#define DROP_PACKET_OFF 0
91#define DROP_PACKET_ON 1
92
93extern unsigned long hfi1_cap_mask;
94#define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
95#define HFI1_CAP_UGET_MASK(mask, cap) \
96 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
97#define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
98#define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
99#define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
100#define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
101#define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
102 HFI1_CAP_MISC_MASK)
Bryan Morgana9c05e32016-02-03 14:30:49 -0800103/* Offline Disabled Reason is 4-bits */
104#define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400105
106/*
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500107 * Control context is always 0 and handles the error packets.
108 * It also handles the VL15 and multicast packets.
109 */
110#define HFI1_CTRL_CTXT 0
111
112/*
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500113 * Driver context will store software counters for each of the events
114 * associated with these status registers
115 */
116#define NUM_CCE_ERR_STATUS_COUNTERS 41
117#define NUM_RCV_ERR_STATUS_COUNTERS 64
118#define NUM_MISC_ERR_STATUS_COUNTERS 13
119#define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
120#define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
121#define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
122#define NUM_SEND_ERR_STATUS_COUNTERS 3
123#define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
124#define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
125
126/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400127 * per driver stats, either not device nor port-specific, or
128 * summed over all of the devices and ports.
129 * They are described by name via ipathfs filesystem, so layout
130 * and number of elements can change without breaking compatibility.
131 * If members are added or deleted hfi1_statnames[] in debugfs.c must
132 * change to match.
133 */
134struct hfi1_ib_stats {
135 __u64 sps_ints; /* number of interrupts handled */
136 __u64 sps_errints; /* number of error interrupts */
137 __u64 sps_txerrs; /* tx-related packet errors */
138 __u64 sps_rcverrs; /* non-crc rcv packet errors */
139 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
140 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
141 __u64 sps_ctxts; /* number of contexts currently open */
142 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
143 __u64 sps_buffull;
144 __u64 sps_hdrfull;
145};
146
147extern struct hfi1_ib_stats hfi1_stats;
148extern const struct pci_error_handlers hfi1_pci_err_handler;
149
150/*
151 * First-cut criterion for "device is active" is
152 * two thousand dwords combined Tx, Rx traffic per
153 * 5-second interval. SMA packets are 64 dwords,
154 * and occur "a few per second", presumably each way.
155 */
156#define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
157
158/*
159 * Below contains all data related to a single context (formerly called port).
160 */
161
162#ifdef CONFIG_DEBUG_FS
163struct hfi1_opcode_stats_perctx;
164#endif
165
Mike Marciniszyn77241052015-07-30 15:17:43 -0400166struct ctxt_eager_bufs {
167 ssize_t size; /* total size of eager buffers */
168 u32 count; /* size of buffers array */
169 u32 numbufs; /* number of buffers allocated */
170 u32 alloced; /* number of rcvarray entries used */
171 u32 rcvtid_size; /* size of each eager rcv tid */
172 u32 threshold; /* head update threshold */
173 struct eager_buffer {
174 void *addr;
175 dma_addr_t phys;
176 ssize_t len;
177 } *buffers;
178 struct {
179 void *addr;
180 dma_addr_t phys;
181 } *rcvtids;
182};
183
Mitko Haralanova86cd352016-02-05 11:57:49 -0500184struct exp_tid_set {
185 struct list_head list;
186 u32 count;
187};
188
Mike Marciniszyn77241052015-07-30 15:17:43 -0400189struct hfi1_ctxtdata {
190 /* shadow the ctxt's RcvCtrl register */
191 u64 rcvctrl;
192 /* rcvhdrq base, needs mmap before useful */
193 void *rcvhdrq;
194 /* kernel virtual address where hdrqtail is updated */
195 volatile __le64 *rcvhdrtail_kvaddr;
196 /*
197 * Shared page for kernel to signal user processes that send buffers
198 * need disarming. The process should call HFI1_CMD_DISARM_BUFS
199 * or HFI1_CMD_ACK_EVENT with IPATH_EVENT_DISARM_BUFS set.
200 */
201 unsigned long *user_event_mask;
202 /* when waiting for rcv or pioavail */
203 wait_queue_head_t wait;
204 /* rcvhdrq size (for freeing) */
205 size_t rcvhdrq_size;
206 /* number of rcvhdrq entries */
207 u16 rcvhdrq_cnt;
208 /* size of each of the rcvhdrq entries */
209 u16 rcvhdrqentsize;
210 /* mmap of hdrq, must fit in 44 bits */
211 dma_addr_t rcvhdrq_phys;
212 dma_addr_t rcvhdrqtailaddr_phys;
213 struct ctxt_eager_bufs egrbufs;
214 /* this receive context's assigned PIO ACK send context */
215 struct send_context *sc;
216
217 /* dynamic receive available interrupt timeout */
218 u32 rcvavail_timeout;
219 /*
220 * number of opens (including slave sub-contexts) on this instance
221 * (ignoring forks, dup, etc. for now)
222 */
223 int cnt;
224 /*
225 * how much space to leave at start of eager TID entries for
226 * protocol use, on each TID
227 */
228 /* instead of calculating it */
229 unsigned ctxt;
230 /* non-zero if ctxt is being shared. */
231 u16 subctxt_cnt;
232 /* non-zero if ctxt is being shared. */
233 u16 subctxt_id;
234 u8 uuid[16];
235 /* job key */
236 u16 jkey;
237 /* number of RcvArray groups for this context. */
238 u32 rcv_array_groups;
239 /* index of first eager TID entry. */
240 u32 eager_base;
241 /* number of expected TID entries */
242 u32 expected_count;
243 /* index of first expected TID entry. */
244 u32 expected_base;
Mitko Haralanova86cd352016-02-05 11:57:49 -0500245
246 struct exp_tid_set tid_group_list;
247 struct exp_tid_set tid_used_list;
248 struct exp_tid_set tid_full_list;
249
Mike Marciniszyn77241052015-07-30 15:17:43 -0400250 /* lock protecting all Expected TID data */
Mitko Haralanov463e6eb2016-02-05 11:57:53 -0500251 struct mutex exp_lock;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400252 /* number of pio bufs for this ctxt (all procs, if shared) */
253 u32 piocnt;
254 /* first pio buffer for this ctxt */
255 u32 pio_base;
256 /* chip offset of PIO buffers for this ctxt */
257 u32 piobufs;
258 /* per-context configuration flags */
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500259 u32 flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400260 /* per-context event flags for fileops/intr communication */
261 unsigned long event_flags;
262 /* WAIT_RCV that timed out, no interrupt */
263 u32 rcvwait_to;
264 /* WAIT_PIO that timed out, no interrupt */
265 u32 piowait_to;
266 /* WAIT_RCV already happened, no wait */
267 u32 rcvnowait;
268 /* WAIT_PIO already happened, no wait */
269 u32 pionowait;
270 /* total number of polled urgent packets */
271 u32 urgent;
272 /* saved total number of polled urgent packets for poll edge trigger */
273 u32 urgent_poll;
274 /* pid of process using this ctxt */
275 pid_t pid;
276 pid_t subpid[HFI1_MAX_SHARED_CTXTS];
277 /* same size as task_struct .comm[], command that opened context */
Geliang Tangc3af8a22015-10-08 22:04:26 -0700278 char comm[TASK_COMM_LEN];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400279 /* so file ops can get at unit */
280 struct hfi1_devdata *dd;
281 /* so functions that need physical port can get it easily */
282 struct hfi1_pportdata *ppd;
283 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
284 void *subctxt_uregbase;
285 /* An array of pages for the eager receive buffers * N */
286 void *subctxt_rcvegrbuf;
287 /* An array of pages for the eager header queue entries * N */
288 void *subctxt_rcvhdr_base;
289 /* The version of the library which opened this ctxt */
290 u32 userversion;
291 /* Bitmask of active slaves */
292 u32 active_slaves;
293 /* Type of packets or conditions we want to poll for */
294 u16 poll_type;
295 /* receive packet sequence counter */
296 u8 seq_cnt;
297 u8 redirect_seq_cnt;
298 /* ctxt rcvhdrq head offset */
299 u32 head;
300 u32 pkt_count;
301 /* QPs waiting for context processing */
302 struct list_head qp_wait_list;
303 /* interrupt handling */
304 u64 imask; /* clear interrupt mask */
305 int ireg; /* clear interrupt register */
306 unsigned numa_id; /* numa node of this context */
307 /* verbs stats per CTX */
308 struct hfi1_opcode_stats_perctx *opstats;
309 /*
310 * This is the kernel thread that will keep making
311 * progress on the user sdma requests behind the scenes.
312 * There is one per context (shared contexts use the master's).
313 */
314 struct task_struct *progress;
315 struct list_head sdma_queues;
Jubin John6a14c5e2016-02-14 20:21:34 -0800316 /* protect sdma queues */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400317 spinlock_t sdma_qlock;
318
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800319 /* Is ASPM interrupt supported for this context */
320 bool aspm_intr_supported;
321 /* ASPM state (enabled/disabled) for this context */
322 bool aspm_enabled;
323 /* Timer for re-enabling ASPM if interrupt activity quietens down */
324 struct timer_list aspm_timer;
325 /* Lock to serialize between intr, timer intr and user threads */
326 spinlock_t aspm_lock;
327 /* Is ASPM processing enabled for this context (in intr context) */
328 bool aspm_intr_enable;
329 /* Last interrupt timestamp */
330 ktime_t aspm_ts_last_intr;
331 /* Last timestamp at which we scheduled a timer for this context */
332 ktime_t aspm_ts_timer_sched;
333
Mike Marciniszyn77241052015-07-30 15:17:43 -0400334 /*
335 * The interrupt handler for a particular receive context can vary
336 * throughout it's lifetime. This is not a lock protected data member so
337 * it must be updated atomically and the prev and new value must always
338 * be valid. Worst case is we process an extra interrupt and up to 64
339 * packets with the wrong interrupt handler.
340 */
Dean Luickf4f30031c2015-10-26 10:28:44 -0400341 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400342};
343
344/*
345 * Represents a single packet at a high level. Put commonly computed things in
346 * here so we do not have to keep doing them over and over. The rule of thumb is
347 * if something is used one time to derive some value, store that something in
348 * here. If it is used multiple times, then store the result of that derivation
349 * in here.
350 */
351struct hfi1_packet {
352 void *ebuf;
353 void *hdr;
354 struct hfi1_ctxtdata *rcd;
355 __le32 *rhf_addr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800356 struct rvt_qp *qp;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400357 struct hfi1_other_headers *ohdr;
358 u64 rhf;
359 u32 maxcnt;
360 u32 rhqoff;
361 u32 hdrqtail;
362 int numpkt;
363 u16 tlen;
364 u16 hlen;
365 s16 etail;
366 u16 rsize;
367 u8 updegr;
368 u8 rcv_flags;
369 u8 etype;
370};
371
372static inline bool has_sc4_bit(struct hfi1_packet *p)
373{
374 return !!rhf_dc_info(p->rhf);
375}
376
377/*
378 * Private data for snoop/capture support.
379 */
380struct hfi1_snoop_data {
381 int mode_flag;
382 struct cdev cdev;
383 struct device *class_dev;
Jubin John6a14c5e2016-02-14 20:21:34 -0800384 /* protect snoop data */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400385 spinlock_t snoop_lock;
386 struct list_head queue;
387 wait_queue_head_t waitq;
388 void *filter_value;
389 int (*filter_callback)(void *hdr, void *data, void *value);
390 u64 dcc_cfg; /* saved value of DCC Cfg register */
391};
392
393/* snoop mode_flag values */
394#define HFI1_PORT_SNOOP_MODE 1U
395#define HFI1_PORT_CAPTURE_MODE 2U
396
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800397struct rvt_sge_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400398
399/*
400 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
401 * Mostly for MADs that set or query link parameters, also ipath
402 * config interfaces
403 */
404#define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
405#define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
406#define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
407#define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
408#define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
409#define HFI1_IB_CFG_SPD 5 /* current Link spd */
410#define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
411#define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
412#define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
413#define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
414#define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
415#define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
416#define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
417#define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
418#define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
419#define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
420#define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
421#define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
422#define HFI1_IB_CFG_VL_HIGH_LIMIT 19
423#define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
424#define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
425
426/*
427 * HFI or Host Link States
428 *
429 * These describe the states the driver thinks the logical and physical
430 * states are in. Used as an argument to set_link_state(). Implemented
431 * as bits for easy multi-state checking. The actual state can only be
432 * one.
433 */
434#define __HLS_UP_INIT_BP 0
435#define __HLS_UP_ARMED_BP 1
436#define __HLS_UP_ACTIVE_BP 2
437#define __HLS_DN_DOWNDEF_BP 3 /* link down default */
438#define __HLS_DN_POLL_BP 4
439#define __HLS_DN_DISABLE_BP 5
440#define __HLS_DN_OFFLINE_BP 6
441#define __HLS_VERIFY_CAP_BP 7
442#define __HLS_GOING_UP_BP 8
443#define __HLS_GOING_OFFLINE_BP 9
444#define __HLS_LINK_COOLDOWN_BP 10
445
jubin.john@intel.com349ac712016-01-11 18:30:52 -0500446#define HLS_UP_INIT BIT(__HLS_UP_INIT_BP)
447#define HLS_UP_ARMED BIT(__HLS_UP_ARMED_BP)
448#define HLS_UP_ACTIVE BIT(__HLS_UP_ACTIVE_BP)
449#define HLS_DN_DOWNDEF BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
450#define HLS_DN_POLL BIT(__HLS_DN_POLL_BP)
451#define HLS_DN_DISABLE BIT(__HLS_DN_DISABLE_BP)
452#define HLS_DN_OFFLINE BIT(__HLS_DN_OFFLINE_BP)
453#define HLS_VERIFY_CAP BIT(__HLS_VERIFY_CAP_BP)
454#define HLS_GOING_UP BIT(__HLS_GOING_UP_BP)
455#define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
456#define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400457
458#define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
459
460/* use this MTU size if none other is given */
461#define HFI1_DEFAULT_ACTIVE_MTU 8192
462/* use this MTU size as the default maximum */
463#define HFI1_DEFAULT_MAX_MTU 8192
464/* default partition key */
465#define DEFAULT_PKEY 0xffff
466
467/*
468 * Possible fabric manager config parameters for fm_{get,set}_table()
469 */
470#define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
471#define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
472#define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
473#define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
474#define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
475#define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
476
477/*
478 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
479 * these are bits so they can be combined, e.g.
480 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
481 */
482#define HFI1_RCVCTRL_TAILUPD_ENB 0x01
483#define HFI1_RCVCTRL_TAILUPD_DIS 0x02
484#define HFI1_RCVCTRL_CTXT_ENB 0x04
485#define HFI1_RCVCTRL_CTXT_DIS 0x08
486#define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
487#define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
488#define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
489#define HFI1_RCVCTRL_PKEY_DIS 0x80
490#define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
491#define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
492#define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
493#define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
494#define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
495#define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
496#define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
497#define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
498
499/* partition enforcement flags */
500#define HFI1_PART_ENFORCE_IN 0x1
501#define HFI1_PART_ENFORCE_OUT 0x2
502
503/* how often we check for synthetic counter wrap around */
504#define SYNTH_CNT_TIME 2
505
506/* Counter flags */
507#define CNTR_NORMAL 0x0 /* Normal counters, just read register */
508#define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
509#define CNTR_DISABLED 0x2 /* Disable this counter */
510#define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
511#define CNTR_VL 0x8 /* Per VL counter */
Vennila Megavannana699c6c2016-01-11 18:30:56 -0500512#define CNTR_SDMA 0x10
Mike Marciniszyn77241052015-07-30 15:17:43 -0400513#define CNTR_INVALID_VL -1 /* Specifies invalid VL */
514#define CNTR_MODE_W 0x0
515#define CNTR_MODE_R 0x1
516
517/* VLs Supported/Operational */
518#define HFI1_MIN_VLS_SUPPORTED 1
519#define HFI1_MAX_VLS_SUPPORTED 8
520
521static inline void incr_cntr64(u64 *cntr)
522{
523 if (*cntr < (u64)-1LL)
524 (*cntr)++;
525}
526
527static inline void incr_cntr32(u32 *cntr)
528{
529 if (*cntr < (u32)-1LL)
530 (*cntr)++;
531}
532
533#define MAX_NAME_SIZE 64
534struct hfi1_msix_entry {
Mitko Haralanov957558c2016-02-03 14:33:40 -0800535 enum irq_type type;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400536 struct msix_entry msix;
537 void *arg;
538 char name[MAX_NAME_SIZE];
Mitko Haralanov957558c2016-02-03 14:33:40 -0800539 cpumask_t mask;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400540};
541
542/* per-SL CCA information */
543struct cca_timer {
544 struct hrtimer hrtimer;
545 struct hfi1_pportdata *ppd; /* read-only */
546 int sl; /* read-only */
547 u16 ccti; /* read/write - current value of CCTI */
548};
549
550struct link_down_reason {
551 /*
552 * SMA-facing value. Should be set from .latest when
553 * HLS_UP_* -> HLS_DN_* transition actually occurs.
554 */
555 u8 sma;
556 u8 latest;
557};
558
559enum {
560 LO_PRIO_TABLE,
561 HI_PRIO_TABLE,
562 MAX_PRIO_TABLE
563};
564
565struct vl_arb_cache {
Jubin John6a14c5e2016-02-14 20:21:34 -0800566 /* protect vl arb cache */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400567 spinlock_t lock;
568 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
569};
570
571/*
572 * The structure below encapsulates data relevant to a physical IB Port.
573 * Current chips support only one such port, but the separation
574 * clarifies things a bit. Note that to conform to IB conventions,
575 * port-numbers are one-based. The first or only port is port1.
576 */
577struct hfi1_pportdata {
578 struct hfi1_ibport ibport_data;
579
580 struct hfi1_devdata *dd;
581 struct kobject pport_cc_kobj;
582 struct kobject sc2vl_kobj;
583 struct kobject sl2sc_kobj;
584 struct kobject vl2mtu_kobj;
585
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800586 /* PHY support */
587 u32 port_type;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400588 struct qsfp_data qsfp_info;
589
590 /* GUID for this interface, in host order */
591 u64 guid;
592 /* GUID for peer interface, in host order */
593 u64 neighbor_guid;
594
595 /* up or down physical link state */
596 u32 linkup;
597
598 /*
599 * this address is mapped read-only into user processes so they can
600 * get status cheaply, whenever they want. One qword of status per port
601 */
602 u64 *statusp;
603
604 /* SendDMA related entries */
605
606 struct workqueue_struct *hfi1_wq;
607
608 /* move out of interrupt context */
609 struct work_struct link_vc_work;
610 struct work_struct link_up_work;
611 struct work_struct link_down_work;
Easwar Hariharancbac3862016-02-03 14:31:31 -0800612 struct work_struct dc_host_req_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400613 struct work_struct sma_message_work;
614 struct work_struct freeze_work;
615 struct work_struct link_downgrade_work;
616 struct work_struct link_bounce_work;
617 /* host link state variables */
618 struct mutex hls_lock;
619 u32 host_link_state;
620
621 spinlock_t sdma_alllock ____cacheline_aligned_in_smp;
622
623 u32 lstate; /* logical link state */
624
625 /* these are the "32 bit" regs */
626
627 u32 ibmtu; /* The MTU programmed for this unit */
628 /*
629 * Current max size IB packet (in bytes) including IB headers, that
630 * we can send. Changes when ibmtu changes.
631 */
632 u32 ibmaxlen;
633 u32 current_egress_rate; /* units [10^6 bits/sec] */
634 /* LID programmed for this instance */
635 u16 lid;
636 /* list of pkeys programmed; 0 if not set */
637 u16 pkeys[MAX_PKEY_VALUES];
638 u16 link_width_supported;
639 u16 link_width_downgrade_supported;
640 u16 link_speed_supported;
641 u16 link_width_enabled;
642 u16 link_width_downgrade_enabled;
643 u16 link_speed_enabled;
644 u16 link_width_active;
645 u16 link_width_downgrade_tx_active;
646 u16 link_width_downgrade_rx_active;
647 u16 link_speed_active;
648 u8 vls_supported;
649 u8 vls_operational;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -0800650 u8 actual_vls_operational;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400651 /* LID mask control */
652 u8 lmc;
653 /* Rx Polarity inversion (compensate for ~tx on partner) */
654 u8 rx_pol_inv;
655
656 u8 hw_pidx; /* physical port index */
657 u8 port; /* IB port number and index into dd->pports - 1 */
658 /* type of neighbor node */
659 u8 neighbor_type;
660 u8 neighbor_normal;
661 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
662 u8 neighbor_port_number;
663 u8 is_sm_config_started;
664 u8 offline_disabled_reason;
665 u8 is_active_optimize_enabled;
666 u8 driver_link_ready; /* driver ready for active link */
667 u8 link_enabled; /* link enabled? */
668 u8 linkinit_reason;
669 u8 local_tx_rate; /* rate given to 8051 firmware */
Dean Luickf45c8dc2016-02-03 14:35:31 -0800670 u8 last_pstate; /* info only */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400671
672 /* placeholders for IB MAD packet settings */
673 u8 overrun_threshold;
674 u8 phy_error_threshold;
675
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800676 /* Used to override LED behavior for things like maintenance beaconing*/
677 /*
678 * Alternates per phase of blink
679 * [0] holds LED off duration, [1] holds LED on duration
680 */
681 unsigned long led_override_vals[2];
682 u8 led_override_phase; /* LSB picks from vals[] */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400683 atomic_t led_override_timer_active;
684 /* Used to flash LEDs in override mode */
685 struct timer_list led_override_timer;
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -0800686
Mike Marciniszyn77241052015-07-30 15:17:43 -0400687 u32 sm_trap_qp;
688 u32 sa_qp;
689
690 /*
691 * cca_timer_lock protects access to the per-SL cca_timer
692 * structures (specifically the ccti member).
693 */
694 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
695 struct cca_timer cca_timer[OPA_MAX_SLS];
696
697 /* List of congestion control table entries */
698 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
699
700 /* congestion entries, each entry corresponding to a SL */
701 struct opa_congestion_setting_entry_shadow
702 congestion_entries[OPA_MAX_SLS];
703
704 /*
705 * cc_state_lock protects (write) access to the per-port
706 * struct cc_state.
707 */
708 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
709
710 struct cc_state __rcu *cc_state;
711
712 /* Total number of congestion control table entries */
713 u16 total_cct_entry;
714
715 /* Bit map identifying service level */
716 u32 cc_sl_control_map;
717
718 /* CA's max number of 64 entry units in the congestion control table */
719 u8 cc_max_table_entries;
720
Jubin John4d114fd2016-02-14 20:21:43 -0800721 /*
722 * begin congestion log related entries
723 * cc_log_lock protects all congestion log related data
724 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400725 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
Jubin John8638b772016-02-14 20:19:24 -0800726 u8 threshold_cong_event_map[OPA_MAX_SLS / 8];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400727 u16 threshold_event_counter;
728 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
729 int cc_log_idx; /* index for logging events */
730 int cc_mad_idx; /* index for reporting events */
731 /* end congestion log related entries */
732
733 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
734
735 /* port relative counter buffer */
736 u64 *cntrs;
737 /* port relative synthetic counter buffer */
738 u64 *scntrs;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800739 /* port_xmit_discards are synthesized from different egress errors */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400740 u64 port_xmit_discards;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800741 u64 port_xmit_discards_vl[C_VL_COUNT];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400742 u64 port_xmit_constraint_errors;
743 u64 port_rcv_constraint_errors;
744 /* count of 'link_err' interrupts from DC */
745 u64 link_downed;
746 /* number of times link retrained successfully */
747 u64 link_up;
Dean Luick6d014532015-12-01 15:38:23 -0500748 /* number of times a link unknown frame was reported */
749 u64 unknown_frame_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400750 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
751 u16 port_ltp_crc_mode;
752 /* port_crc_mode_enabled is the crc we support */
753 u8 port_crc_mode_enabled;
754 /* mgmt_allowed is also returned in 'portinfo' MADs */
755 u8 mgmt_allowed;
756 u8 part_enforce; /* partition enforcement flags */
757 struct link_down_reason local_link_down_reason;
758 struct link_down_reason neigh_link_down_reason;
759 /* Value to be sent to link peer on LinkDown .*/
760 u8 remote_link_down_reason;
761 /* Error events that will cause a port bounce. */
762 u32 port_error_action;
Jim Snowfb9036d2016-01-11 18:32:21 -0500763 struct work_struct linkstate_active_work;
Vennila Megavannan6c9e50f2016-02-03 14:32:57 -0800764 /* Does this port need to prescan for FECNs */
765 bool cc_prescan;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400766};
767
768typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
769
770typedef void (*opcode_handler)(struct hfi1_packet *packet);
771
772/* return values for the RHF receive functions */
773#define RHF_RCV_CONTINUE 0 /* keep going */
774#define RHF_RCV_DONE 1 /* stop, this packet processed */
775#define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
776
777struct rcv_array_data {
778 u8 group_size;
779 u16 ngroups;
780 u16 nctxt_extra;
781};
782
783struct per_vl_data {
784 u16 mtu;
785 struct send_context *sc;
786};
787
788/* 16 to directly index */
789#define PER_VL_SEND_CONTEXTS 16
790
791struct err_info_rcvport {
792 u8 status_and_code;
793 u64 packet_flit1;
794 u64 packet_flit2;
795};
796
797struct err_info_constraint {
798 u8 status;
799 u16 pkey;
800 u32 slid;
801};
802
803struct hfi1_temp {
804 unsigned int curr; /* current temperature */
805 unsigned int lo_lim; /* low temperature limit */
806 unsigned int hi_lim; /* high temperature limit */
807 unsigned int crit_lim; /* critical temperature limit */
808 u8 triggers; /* temperature triggers */
809};
810
811/* device data struct now contains only "general per-device" info.
812 * fields related to a physical IB port are in a hfi1_pportdata struct.
813 */
814struct sdma_engine;
815struct sdma_vl_map;
816
817#define BOARD_VERS_MAX 96 /* how long the version string can be */
818#define SERIAL_MAX 16 /* length of the serial number */
819
Mike Marciniszyn14553ca2016-02-14 12:45:36 -0800820typedef int (*send_routine)(struct rvt_qp *, struct hfi1_pkt_state *, u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400821struct hfi1_devdata {
822 struct hfi1_ibdev verbs_dev; /* must be first */
823 struct list_head list;
824 /* pointers to related structs for this device */
825 /* pci access data structure */
826 struct pci_dev *pcidev;
827 struct cdev user_cdev;
828 struct cdev diag_cdev;
829 struct cdev ui_cdev;
830 struct device *user_device;
831 struct device *diag_device;
832 struct device *ui_device;
833
834 /* mem-mapped pointer to base of chip regs */
835 u8 __iomem *kregbase;
836 /* end of mem-mapped chip space excluding sendbuf and user regs */
837 u8 __iomem *kregend;
838 /* physical address of chip for io_remap, etc. */
839 resource_size_t physaddr;
840 /* receive context data */
841 struct hfi1_ctxtdata **rcd;
842 /* send context data */
843 struct send_context_info *send_contexts;
844 /* map hardware send contexts to software index */
845 u8 *hw_to_sw;
846 /* spinlock for allocating and releasing send context resources */
847 spinlock_t sc_lock;
848 /* Per VL data. Enough for all VLs but not all elements are set/used. */
849 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
Jubin John35f6bef2016-02-14 12:46:10 -0800850 /* lock for pio_map */
851 spinlock_t pio_map_lock;
852 /* array of kernel send contexts */
853 struct send_context **kernel_send_context;
854 /* array of vl maps */
855 struct pio_vl_map __rcu *pio_map;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400856 /* seqlock for sc2vl */
857 seqlock_t sc2vl_lock;
858 u64 sc2vl[4];
859 /* Send Context initialization lock. */
860 spinlock_t sc_init_lock;
861
862 /* fields common to all SDMA engines */
863
864 /* default flags to last descriptor */
865 u64 default_desc1;
866 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
867 dma_addr_t sdma_heads_phys;
868 void *sdma_pad_dma; /* DMA'ed by chip */
869 dma_addr_t sdma_pad_phys;
870 /* for deallocation */
871 size_t sdma_heads_size;
872 /* number from the chip */
873 u32 chip_sdma_engines;
874 /* num used */
875 u32 num_sdma;
876 /* lock for sdma_map */
877 spinlock_t sde_map_lock;
878 /* array of engines sized by num_sdma */
879 struct sdma_engine *per_sdma;
880 /* array of vl maps */
881 struct sdma_vl_map __rcu *sdma_map;
882 /* SPC freeze waitqueue and variable */
883 wait_queue_head_t sdma_unfreeze_wq;
884 atomic_t sdma_unfreeze_count;
885
Mike Marciniszyn77241052015-07-30 15:17:43 -0400886 /* hfi1_pportdata, points to array of (physical) port-specific
887 * data structs, indexed by pidx (0..n-1)
888 */
889 struct hfi1_pportdata *pport;
890
891 /* mem-mapped pointer to base of PIO buffers */
892 void __iomem *piobase;
893 /*
894 * write-combining mem-mapped pointer to base of RcvArray
895 * memory.
896 */
897 void __iomem *rcvarray_wc;
898 /*
899 * credit return base - a per-NUMA range of DMA address that
900 * the chip will use to update the per-context free counter
901 */
902 struct credit_return_base *cr_base;
903
904 /* send context numbers and sizes for each type */
905 struct sc_config_sizes sc_sizes[SC_MAX];
906
907 u32 lcb_access_count; /* count of LCB users */
908
909 char *boardname; /* human readable board info */
910
911 /* device (not port) flags, basically device capabilities */
912 u32 flags;
913
914 /* reset value */
915 u64 z_int_counter;
916 u64 z_rcv_limit;
Vennila Megavannan89abfc82016-02-03 14:34:07 -0800917 u64 z_send_schedule;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400918 /* percpu int_counter */
919 u64 __percpu *int_counter;
920 u64 __percpu *rcv_limit;
Vennila Megavannan89abfc82016-02-03 14:34:07 -0800921 u64 __percpu *send_schedule;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400922 /* number of receive contexts in use by the driver */
923 u32 num_rcv_contexts;
924 /* number of pio send contexts in use by the driver */
925 u32 num_send_contexts;
926 /*
927 * number of ctxts available for PSM open
928 */
929 u32 freectxts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800930 /* total number of available user/PSM contexts */
931 u32 num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400932 /* base receive interrupt timeout, in CSR units */
933 u32 rcv_intr_timeout_csr;
934
935 u64 __iomem *egrtidbase;
936 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
937 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
938 /* around rcd and (user ctxts) ctxt_cnt use (intr vs free) */
939 spinlock_t uctxt_lock; /* rcd and user context changes */
940 /* exclusive access to 8051 */
941 spinlock_t dc8051_lock;
942 /* exclusive access to 8051 memory */
943 spinlock_t dc8051_memlock;
944 int dc8051_timed_out; /* remember if the 8051 timed out */
945 /*
946 * A page that will hold event notification bitmaps for all
947 * contexts. This page will be mapped into all processes.
948 */
949 unsigned long *events;
950 /*
951 * per unit status, see also portdata statusp
952 * mapped read-only into user processes so they can get unit and
953 * IB link status cheaply
954 */
955 struct hfi1_status *status;
956 u32 freezelen; /* max length of freezemsg */
957
958 /* revision register shadow */
959 u64 revision;
960 /* Base GUID for device (network order) */
961 u64 base_guid;
962
963 /* these are the "32 bit" regs */
964
965 /* value we put in kr_rcvhdrsize */
966 u32 rcvhdrsize;
967 /* number of receive contexts the chip supports */
968 u32 chip_rcv_contexts;
969 /* number of receive array entries */
970 u32 chip_rcv_array_count;
971 /* number of PIO send contexts the chip supports */
972 u32 chip_send_contexts;
973 /* number of bytes in the PIO memory buffer */
974 u32 chip_pio_mem_size;
975 /* number of bytes in the SDMA memory buffer */
976 u32 chip_sdma_mem_size;
977
978 /* size of each rcvegrbuffer */
979 u32 rcvegrbufsize;
980 /* log2 of above */
981 u16 rcvegrbufsize_shift;
982 /* both sides of the PCIe link are gen3 capable */
983 u8 link_gen3_capable;
984 /* localbus width (1, 2,4,8,16,32) from config space */
985 u32 lbus_width;
986 /* localbus speed in MHz */
987 u32 lbus_speed;
988 int unit; /* unit # of this chip */
989 int node; /* home node of this chip */
990
991 /* save these PCI fields to restore after a reset */
992 u32 pcibar0;
993 u32 pcibar1;
994 u32 pci_rom;
995 u16 pci_command;
996 u16 pcie_devctl;
997 u16 pcie_lnkctl;
998 u16 pcie_devctl2;
999 u32 pci_msix0;
1000 u32 pci_lnkctl3;
1001 u32 pci_tph2;
1002
1003 /*
1004 * ASCII serial number, from flash, large enough for original
1005 * all digit strings, and longer serial number format
1006 */
1007 u8 serial[SERIAL_MAX];
1008 /* human readable board version */
1009 u8 boardversion[BOARD_VERS_MAX];
1010 u8 lbus_info[32]; /* human readable localbus info */
1011 /* chip major rev, from CceRevision */
1012 u8 majrev;
1013 /* chip minor rev, from CceRevision */
1014 u8 minrev;
1015 /* hardware ID */
1016 u8 hfi1_id;
1017 /* implementation code */
1018 u8 icode;
1019 /* default link down value (poll/sleep) */
1020 u8 link_default;
1021 /* vAU of this device */
1022 u8 vau;
1023 /* vCU of this device */
1024 u8 vcu;
1025 /* link credits of this device */
1026 u16 link_credits;
1027 /* initial vl15 credits to use */
1028 u16 vl15_init;
1029
1030 /* Misc small ints */
1031 /* Number of physical ports available */
1032 u8 num_pports;
1033 /* Lowest context number which can be used by user processes */
1034 u8 first_user_ctxt;
1035 u8 n_krcv_queues;
1036 u8 qos_shift;
1037 u8 qpn_mask;
1038
1039 u16 rhf_offset; /* offset of RHF within receive header entry */
1040 u16 irev; /* implementation revision */
1041 u16 dc8051_ver; /* 8051 firmware version */
1042
Easwar Hariharanc3838b32016-02-09 14:29:13 -08001043 struct platform_config platform_config;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001044 struct platform_config_cache pcfg_cache;
1045 /* control high-level access to qsfp */
1046 struct mutex qsfp_i2c_mutex;
1047
1048 struct diag_client *diag_client;
1049 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
1050
1051 u8 psxmitwait_supported;
1052 /* cycle length of PS* counters in HW (in picoseconds) */
1053 u16 psxmitwait_check_rate;
1054 /* high volume overflow errors deferred to tasklet */
1055 struct tasklet_struct error_tasklet;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001056
1057 /* MSI-X information */
1058 struct hfi1_msix_entry *msix_entries;
1059 u32 num_msix_entries;
1060
1061 /* INTx information */
1062 u32 requested_intx_irq; /* did we request one? */
1063 char intx_name[MAX_NAME_SIZE]; /* INTx name */
1064
1065 /* general interrupt: mask of handled interrupts */
1066 u64 gi_mask[CCE_NUM_INT_CSRS];
1067
1068 struct rcv_array_data rcv_entries;
1069
1070 /*
1071 * 64 bit synthetic counters
1072 */
1073 struct timer_list synth_stats_timer;
1074
1075 /*
1076 * device counters
1077 */
1078 char *cntrnames;
1079 size_t cntrnameslen;
1080 size_t ndevcntrs;
1081 u64 *cntrs;
1082 u64 *scntrs;
1083
1084 /*
1085 * remembered values for synthetic counters
1086 */
1087 u64 last_tx;
1088 u64 last_rx;
1089
1090 /*
1091 * per-port counters
1092 */
1093 size_t nportcntrs;
1094 char *portcntrnames;
1095 size_t portcntrnameslen;
1096
1097 struct hfi1_snoop_data hfi1_snoop;
1098
1099 struct err_info_rcvport err_info_rcvport;
1100 struct err_info_constraint err_info_rcv_constraint;
1101 struct err_info_constraint err_info_xmit_constraint;
1102 u8 err_info_uncorrectable;
1103 u8 err_info_fmconfig;
1104
1105 atomic_t drop_packet;
1106 u8 do_drop;
1107
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001108 /*
1109 * Software counters for the status bits defined by the
1110 * associated error status registers
1111 */
1112 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1113 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1114 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1115 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1116 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1117 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1118 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1119
1120 /* Software counter that spans all contexts */
1121 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1122 /* Software counter that spans all DMA engines */
1123 u64 sw_send_dma_eng_err_status_cnt[
1124 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1125 /* Software counter that aggregates all cce_err_status errors */
1126 u64 sw_cce_err_status_aggregate;
1127
Mike Marciniszyn77241052015-07-30 15:17:43 -04001128 /* receive interrupt functions */
1129 rhf_rcv_function_ptr *rhf_rcv_function_map;
1130 rhf_rcv_function_ptr normal_rhf_rcv_functions[8];
1131
1132 /*
1133 * Handlers for outgoing data so that snoop/capture does not
1134 * have to have its hooks in the send path
1135 */
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001136 send_routine process_pio_send;
1137 send_routine process_dma_send;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001138 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1139 u64 pbc, const void *from, size_t count);
1140
1141 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1142 u8 oui1;
1143 u8 oui2;
1144 u8 oui3;
1145 /* Timer and counter used to detect RcvBufOvflCnt changes */
1146 struct timer_list rcverr_timer;
1147 u32 rcv_ovfl_cnt;
1148
Mike Marciniszyn77241052015-07-30 15:17:43 -04001149 wait_queue_head_t event_queue;
1150
1151 /* Save the enabled LCB error bits */
1152 u64 lcb_err_en;
1153 u8 dc_shutdown;
Mark F. Brown46b010d2015-11-09 19:18:20 -05001154
1155 /* receive context tail dummy address */
1156 __le64 *rcvhdrtail_dummy_kvaddr;
1157 dma_addr_t rcvhdrtail_dummy_physaddr;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001158
Dean Luicke154f122016-02-03 14:37:24 -08001159 bool eprom_available; /* true if EPROM is available for this device */
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001160 bool aspm_supported; /* Does HW support ASPM */
1161 bool aspm_enabled; /* ASPM state: enabled/disabled */
1162 /* Serialize ASPM enable/disable between multiple verbs contexts */
1163 spinlock_t aspm_lock;
1164 /* Number of verbs contexts which have disabled ASPM */
1165 atomic_t aspm_disabled_cnt;
Mitko Haralanov957558c2016-02-03 14:33:40 -08001166
1167 struct hfi1_affinity *affinity;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001168};
1169
1170/* 8051 firmware version helper */
1171#define dc8051_ver(a, b) ((a) << 8 | (b))
1172
1173/* f_put_tid types */
1174#define PT_EXPECTED 0
1175#define PT_EAGER 1
1176#define PT_INVALID 2
1177
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001178struct mmu_rb_node;
1179
Mike Marciniszyn77241052015-07-30 15:17:43 -04001180/* Private data for file operations */
1181struct hfi1_filedata {
1182 struct hfi1_ctxtdata *uctxt;
1183 unsigned subctxt;
1184 struct hfi1_user_sdma_comp_q *cq;
1185 struct hfi1_user_sdma_pkt_q *pq;
1186 /* for cpu affinity; -1 if none */
1187 int rec_cpu_num;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001188 struct mmu_notifier mn;
1189 struct rb_root tid_rb_root;
Mitko Haralanova92ba6d2016-02-03 14:34:41 -08001190 struct mmu_rb_node **entry_to_rb;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001191 spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1192 u32 tid_limit;
1193 u32 tid_used;
1194 spinlock_t rb_lock; /* protect tid_rb_root RB tree */
1195 u32 *invalid_tids;
1196 u32 invalid_tid_idx;
1197 spinlock_t invalid_lock; /* protect the invalid_tids array */
Mitko Haralanova92ba6d2016-02-03 14:34:41 -08001198 int (*mmu_rb_insert)(struct hfi1_filedata *, struct rb_root *,
1199 struct mmu_rb_node *);
1200 void (*mmu_rb_remove)(struct hfi1_filedata *, struct rb_root *,
1201 struct mmu_rb_node *);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001202};
1203
1204extern struct list_head hfi1_dev_list;
1205extern spinlock_t hfi1_devs_lock;
1206struct hfi1_devdata *hfi1_lookup(int unit);
1207extern u32 hfi1_cpulist_count;
1208extern unsigned long *hfi1_cpulist;
1209
1210extern unsigned int snoop_drop_send;
1211extern unsigned int snoop_force_capture;
1212int hfi1_init(struct hfi1_devdata *, int);
1213int hfi1_count_units(int *npresentp, int *nupp);
1214int hfi1_count_active_units(void);
1215
1216int hfi1_diag_add(struct hfi1_devdata *);
1217void hfi1_diag_remove(struct hfi1_devdata *);
1218void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1219
1220void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1221
1222int hfi1_create_rcvhdrq(struct hfi1_devdata *, struct hfi1_ctxtdata *);
1223int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *);
1224int hfi1_create_ctxts(struct hfi1_devdata *dd);
Mitko Haralanov957558c2016-02-03 14:33:40 -08001225struct hfi1_ctxtdata *hfi1_create_ctxtdata(struct hfi1_pportdata *, u32, int);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001226void hfi1_init_pportdata(struct pci_dev *, struct hfi1_pportdata *,
1227 struct hfi1_devdata *, u8, u8);
1228void hfi1_free_ctxtdata(struct hfi1_devdata *, struct hfi1_ctxtdata *);
1229
Dean Luickf4f30031c2015-10-26 10:28:44 -04001230int handle_receive_interrupt(struct hfi1_ctxtdata *, int);
1231int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *, int);
1232int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *, int);
Jim Snowfb9036d2016-01-11 18:32:21 -05001233void set_all_slowpath(struct hfi1_devdata *dd);
Dean Luickf4f30031c2015-10-26 10:28:44 -04001234
1235/* receive packet handler dispositions */
1236#define RCV_PKT_OK 0x0 /* keep going */
1237#define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1238#define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1239
1240/* calculate the current RHF address */
1241static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1242{
1243 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->dd->rhf_offset;
1244}
1245
Mike Marciniszyn77241052015-07-30 15:17:43 -04001246int hfi1_reset_device(int);
1247
1248/* return the driver's idea of the logical OPA port state */
1249static inline u32 driver_lstate(struct hfi1_pportdata *ppd)
1250{
1251 return ppd->lstate; /* use the cached value */
1252}
1253
Jim Snowfb9036d2016-01-11 18:32:21 -05001254void receive_interrupt_work(struct work_struct *work);
1255
1256/* extract service channel from header and rhf */
1257static inline int hdr2sc(struct hfi1_message_header *hdr, u64 rhf)
1258{
1259 return ((be16_to_cpu(hdr->lrh[0]) >> 12) & 0xf) |
1260 ((!!(rhf & RHF_DC_INFO_MASK)) << 4);
1261}
1262
Mike Marciniszyn77241052015-07-30 15:17:43 -04001263static inline u16 generate_jkey(kuid_t uid)
1264{
1265 return from_kuid(current_user_ns(), uid) & 0xffff;
1266}
1267
1268/*
1269 * active_egress_rate
1270 *
1271 * returns the active egress rate in units of [10^6 bits/sec]
1272 */
1273static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1274{
1275 u16 link_speed = ppd->link_speed_active;
1276 u16 link_width = ppd->link_width_active;
1277 u32 egress_rate;
1278
1279 if (link_speed == OPA_LINK_SPEED_25G)
1280 egress_rate = 25000;
1281 else /* assume OPA_LINK_SPEED_12_5G */
1282 egress_rate = 12500;
1283
1284 switch (link_width) {
1285 case OPA_LINK_WIDTH_4X:
1286 egress_rate *= 4;
1287 break;
1288 case OPA_LINK_WIDTH_3X:
1289 egress_rate *= 3;
1290 break;
1291 case OPA_LINK_WIDTH_2X:
1292 egress_rate *= 2;
1293 break;
1294 default:
1295 /* assume IB_WIDTH_1X */
1296 break;
1297 }
1298
1299 return egress_rate;
1300}
1301
1302/*
1303 * egress_cycles
1304 *
1305 * Returns the number of 'fabric clock cycles' to egress a packet
1306 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1307 * rate is (approximately) 805 MHz, the units of the returned value
1308 * are (1/805 MHz).
1309 */
1310static inline u32 egress_cycles(u32 len, u32 rate)
1311{
1312 u32 cycles;
1313
1314 /*
1315 * cycles is:
1316 *
1317 * (length) [bits] / (rate) [bits/sec]
1318 * ---------------------------------------------------
1319 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1320 */
1321
1322 cycles = len * 8; /* bits */
1323 cycles *= 805;
1324 cycles /= rate;
1325
1326 return cycles;
1327}
1328
1329void set_link_ipg(struct hfi1_pportdata *ppd);
1330void process_becn(struct hfi1_pportdata *ppd, u8 sl, u16 rlid, u32 lqpn,
1331 u32 rqpn, u8 svc_type);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001332void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001333 u32 pkey, u32 slid, u32 dlid, u8 sc5,
1334 const struct ib_grh *old_grh);
1335
1336#define PACKET_EGRESS_TIMEOUT 350
1337static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1338{
1339 /* Pause at least 1us, to ensure chip returns all credits */
1340 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1341
1342 udelay(usec ? usec : 1);
1343}
1344
1345/**
1346 * sc_to_vlt() reverse lookup sc to vl
1347 * @dd - devdata
1348 * @sc5 - 5 bit sc
1349 */
1350static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1351{
1352 unsigned seq;
1353 u8 rval;
1354
1355 if (sc5 >= OPA_MAX_SCS)
1356 return (u8)(0xff);
1357
1358 do {
1359 seq = read_seqbegin(&dd->sc2vl_lock);
1360 rval = *(((u8 *)dd->sc2vl) + sc5);
1361 } while (read_seqretry(&dd->sc2vl_lock, seq));
1362
1363 return rval;
1364}
1365
1366#define PKEY_MEMBER_MASK 0x8000
1367#define PKEY_LOW_15_MASK 0x7fff
1368
1369/*
1370 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1371 * being an entry from the ingress partition key table), return 0
1372 * otherwise. Use the matching criteria for ingress partition keys
1373 * specified in the OPAv1 spec., section 9.10.14.
1374 */
1375static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1376{
1377 u16 mkey = pkey & PKEY_LOW_15_MASK;
1378 u16 ment = ent & PKEY_LOW_15_MASK;
1379
1380 if (mkey == ment) {
1381 /*
1382 * If pkey[15] is clear (limited partition member),
1383 * is bit 15 in the corresponding table element
1384 * clear (limited member)?
1385 */
1386 if (!(pkey & PKEY_MEMBER_MASK))
1387 return !!(ent & PKEY_MEMBER_MASK);
1388 return 1;
1389 }
1390 return 0;
1391}
1392
1393/*
1394 * ingress_pkey_table_search - search the entire pkey table for
1395 * an entry which matches 'pkey'. return 0 if a match is found,
1396 * and 1 otherwise.
1397 */
1398static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1399{
1400 int i;
1401
1402 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1403 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1404 return 0;
1405 }
1406 return 1;
1407}
1408
1409/*
1410 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1411 * i.e., increment port_rcv_constraint_errors for the port, and record
1412 * the 'error info' for this failure.
1413 */
1414static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
1415 u16 slid)
1416{
1417 struct hfi1_devdata *dd = ppd->dd;
1418
1419 incr_cntr64(&ppd->port_rcv_constraint_errors);
1420 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1421 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1422 dd->err_info_rcv_constraint.slid = slid;
1423 dd->err_info_rcv_constraint.pkey = pkey;
1424 }
1425}
1426
1427/*
1428 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1429 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1430 * is a hint as to the best place in the partition key table to begin
1431 * searching. This function should not be called on the data path because
1432 * of performance reasons. On datapath pkey check is expected to be done
1433 * by HW and rcv_pkey_check function should be called instead.
1434 */
1435static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1436 u8 sc5, u8 idx, u16 slid)
1437{
1438 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1439 return 0;
1440
1441 /* If SC15, pkey[0:14] must be 0x7fff */
1442 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1443 goto bad;
1444
1445 /* Is the pkey = 0x0, or 0x8000? */
1446 if ((pkey & PKEY_LOW_15_MASK) == 0)
1447 goto bad;
1448
1449 /* The most likely matching pkey has index 'idx' */
1450 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1451 return 0;
1452
1453 /* no match - try the whole table */
1454 if (!ingress_pkey_table_search(ppd, pkey))
1455 return 0;
1456
1457bad:
1458 ingress_pkey_table_fail(ppd, pkey, slid);
1459 return 1;
1460}
1461
1462/*
1463 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1464 * otherwise. It only ensures pkey is vlid for QP0. This function
1465 * should be called on the data path instead of ingress_pkey_check
1466 * as on data path, pkey check is done by HW (except for QP0).
1467 */
1468static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1469 u8 sc5, u16 slid)
1470{
1471 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1472 return 0;
1473
1474 /* If SC15, pkey[0:14] must be 0x7fff */
1475 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1476 goto bad;
1477
1478 return 0;
1479bad:
1480 ingress_pkey_table_fail(ppd, pkey, slid);
1481 return 1;
1482}
1483
1484/* MTU handling */
1485
1486/* MTU enumeration, 256-4k match IB */
1487#define OPA_MTU_0 0
1488#define OPA_MTU_256 1
1489#define OPA_MTU_512 2
1490#define OPA_MTU_1024 3
1491#define OPA_MTU_2048 4
1492#define OPA_MTU_4096 5
1493
1494u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1495int mtu_to_enum(u32 mtu, int default_if_bad);
1496u16 enum_to_mtu(int);
1497static inline int valid_ib_mtu(unsigned int mtu)
1498{
1499 return mtu == 256 || mtu == 512 ||
1500 mtu == 1024 || mtu == 2048 ||
1501 mtu == 4096;
1502}
Jubin Johnf4d507c2016-02-14 20:20:25 -08001503
Mike Marciniszyn77241052015-07-30 15:17:43 -04001504static inline int valid_opa_max_mtu(unsigned int mtu)
1505{
1506 return mtu >= 2048 &&
1507 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1508}
1509
1510int set_mtu(struct hfi1_pportdata *);
1511
1512int hfi1_set_lid(struct hfi1_pportdata *, u32, u8);
1513void hfi1_disable_after_error(struct hfi1_devdata *);
1514int hfi1_set_uevent_bits(struct hfi1_pportdata *, const int);
1515int hfi1_rcvbuf_validate(u32, u8, u16 *);
1516
1517int fm_get_table(struct hfi1_pportdata *, int, void *);
1518int fm_set_table(struct hfi1_pportdata *, int, void *);
1519
1520void set_up_vl15(struct hfi1_devdata *dd, u8 vau, u16 vl15buf);
1521void reset_link_credits(struct hfi1_devdata *dd);
1522void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1523
1524int snoop_recv_handler(struct hfi1_packet *packet);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001525int snoop_send_dma_handler(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001526 u64 pbc);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001527int snoop_send_pio_handler(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001528 u64 pbc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001529void snoop_inline_pio_send(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1530 u64 pbc, const void *from, size_t count);
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -08001531int set_buffer_control(struct hfi1_pportdata *ppd, struct buffer_control *bc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001532
Mike Marciniszyn77241052015-07-30 15:17:43 -04001533static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1534{
1535 return ppd->dd;
1536}
1537
1538static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1539{
1540 return container_of(dev, struct hfi1_devdata, verbs_dev);
1541}
1542
1543static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1544{
1545 return dd_from_dev(to_idev(ibdev));
1546}
1547
1548static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1549{
1550 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1551}
1552
Harish Chegondi45b59ee2016-02-03 14:36:49 -08001553static inline struct hfi1_ibdev *dev_from_rdi(struct rvt_dev_info *rdi)
1554{
1555 return container_of(rdi, struct hfi1_ibdev, rdi);
1556}
1557
Mike Marciniszyn77241052015-07-30 15:17:43 -04001558static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1559{
1560 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1561 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1562
1563 WARN_ON(pidx >= dd->num_pports);
1564 return &dd->pport[pidx].ibport_data;
1565}
1566
1567/*
1568 * Return the indexed PKEY from the port PKEY table.
1569 */
1570static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1571{
1572 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1573 u16 ret;
1574
1575 if (index >= ARRAY_SIZE(ppd->pkeys))
1576 ret = 0;
1577 else
1578 ret = ppd->pkeys[index];
1579
1580 return ret;
1581}
1582
1583/*
1584 * Readers of cc_state must call get_cc_state() under rcu_read_lock().
1585 * Writers of cc_state must call get_cc_state() under cc_state_lock.
1586 */
1587static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1588{
1589 return rcu_dereference(ppd->cc_state);
1590}
1591
1592/*
1593 * values for dd->flags (_device_ related flags)
1594 */
1595#define HFI1_INITTED 0x1 /* chip and driver up and initted */
1596#define HFI1_PRESENT 0x2 /* chip accesses can be done */
1597#define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1598#define HFI1_HAS_SDMA_TIMEOUT 0x8
1599#define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1600#define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
1601#define HFI1_DO_INIT_ASIC 0x100 /* This device will init the ASIC */
1602
1603/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1604#define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1605
Mike Marciniszyn77241052015-07-30 15:17:43 -04001606/* ctxt_flag bit offsets */
1607 /* context has been setup */
1608#define HFI1_CTXT_SETUP_DONE 1
1609 /* waiting for a packet to arrive */
1610#define HFI1_CTXT_WAITING_RCV 2
1611 /* master has not finished initializing */
1612#define HFI1_CTXT_MASTER_UNINIT 4
1613 /* waiting for an urgent packet to arrive */
1614#define HFI1_CTXT_WAITING_URG 5
1615
1616/* free up any allocated data at closes */
1617struct hfi1_devdata *hfi1_init_dd(struct pci_dev *,
1618 const struct pci_device_id *);
1619void hfi1_free_devdata(struct hfi1_devdata *);
1620void cc_state_reclaim(struct rcu_head *rcu);
1621struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1622
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -08001623void hfi1_set_led_override(struct hfi1_pportdata *ppd, unsigned int timeon,
1624 unsigned int timeoff);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001625/*
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -08001626 * Only to be used for driver unload or device reset where we cannot allow
1627 * the timer to fire even the one extra time, else use hfi1_set_led_override
1628 * with timeon = timeoff = 0
Mike Marciniszyn77241052015-07-30 15:17:43 -04001629 */
Easwar Hariharan91ab4ed2016-02-03 14:35:57 -08001630void shutdown_led_override(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001631
1632#define HFI1_CREDIT_RETURN_RATE (100)
1633
1634/*
1635 * The number of words for the KDETH protocol field. If this is
1636 * larger then the actual field used, then part of the payload
1637 * will be in the header.
1638 *
1639 * Optimally, we want this sized so that a typical case will
1640 * use full cache lines. The typical local KDETH header would
1641 * be:
1642 *
1643 * Bytes Field
1644 * 8 LRH
1645 * 12 BHT
1646 * ?? KDETH
1647 * 8 RHF
1648 * ---
1649 * 28 + KDETH
1650 *
1651 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1652 */
1653#define DEFAULT_RCVHDRSIZE 9
1654
1655/*
1656 * Maximal header byte count:
1657 *
1658 * Bytes Field
1659 * 8 LRH
1660 * 40 GRH (optional)
1661 * 12 BTH
1662 * ?? KDETH
1663 * 8 RHF
1664 * ---
1665 * 68 + KDETH
1666 *
1667 * We also want to maintain a cache line alignment to assist DMA'ing
1668 * of the header bytes. Round up to a good size.
1669 */
1670#define DEFAULT_RCVHDR_ENTSIZE 32
1671
Mitko Haralanovdef82282015-12-08 17:10:09 -05001672int hfi1_acquire_user_pages(unsigned long, size_t, bool, struct page **);
1673void hfi1_release_user_pages(struct page **, size_t, bool);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001674
1675static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1676{
Jubin John50e5dcb2016-02-14 20:19:41 -08001677 *((u64 *)rcd->rcvhdrtail_kvaddr) = 0ULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001678}
1679
1680static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1681{
1682 /*
1683 * volatile because it's a DMA target from the chip, routine is
1684 * inlined, and don't want register caching or reordering.
1685 */
Jubin John50e5dcb2016-02-14 20:19:41 -08001686 return (u32)le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001687}
1688
1689/*
1690 * sysfs interface.
1691 */
1692
1693extern const char ib_hfi1_version[];
1694
1695int hfi1_device_create(struct hfi1_devdata *);
1696void hfi1_device_remove(struct hfi1_devdata *);
1697
1698int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1699 struct kobject *kobj);
1700int hfi1_verbs_register_sysfs(struct hfi1_devdata *);
1701void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *);
1702/* Hook for sysfs read of QSFP */
1703int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1704
1705int hfi1_pcie_init(struct pci_dev *, const struct pci_device_id *);
1706void hfi1_pcie_cleanup(struct pci_dev *);
1707int hfi1_pcie_ddinit(struct hfi1_devdata *, struct pci_dev *,
1708 const struct pci_device_id *);
1709void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
1710void hfi1_pcie_flr(struct hfi1_devdata *);
1711int pcie_speeds(struct hfi1_devdata *);
1712void request_msix(struct hfi1_devdata *, u32 *, struct hfi1_msix_entry *);
1713void hfi1_enable_intx(struct pci_dev *);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001714void restore_pci_variables(struct hfi1_devdata *dd);
1715int do_pcie_gen3_transition(struct hfi1_devdata *dd);
1716int parse_platform_config(struct hfi1_devdata *dd);
1717int get_platform_config_field(struct hfi1_devdata *dd,
Jubin John17fb4f22016-02-14 20:21:52 -08001718 enum platform_config_table_type_encoding
1719 table_type, int table_index, int field_index,
1720 u32 *data, u32 len);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001721
Mike Marciniszyn77241052015-07-30 15:17:43 -04001722const char *get_unit_name(int unit);
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08001723const char *get_card_name(struct rvt_dev_info *rdi);
1724struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001725
1726/*
1727 * Flush write combining store buffers (if present) and perform a write
1728 * barrier.
1729 */
1730static inline void flush_wc(void)
1731{
1732 asm volatile("sfence" : : : "memory");
1733}
1734
1735void handle_eflags(struct hfi1_packet *packet);
1736int process_receive_ib(struct hfi1_packet *packet);
1737int process_receive_bypass(struct hfi1_packet *packet);
1738int process_receive_error(struct hfi1_packet *packet);
1739int kdeth_process_expected(struct hfi1_packet *packet);
1740int kdeth_process_eager(struct hfi1_packet *packet);
1741int process_receive_invalid(struct hfi1_packet *packet);
1742
1743extern rhf_rcv_function_ptr snoop_rhf_rcv_functions[8];
1744
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001745void update_sge(struct rvt_sge_state *ss, u32 length);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001746
1747/* global module parameter variables */
1748extern unsigned int hfi1_max_mtu;
1749extern unsigned int hfi1_cu;
1750extern unsigned int user_credit_return_threshold;
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -05001751extern int num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001752extern unsigned n_krcvqs;
Mark F. Brown5b55ea32016-01-11 18:30:54 -05001753extern uint krcvqs[];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001754extern int krcvqsset;
1755extern uint kdeth_qp;
1756extern uint loopback;
1757extern uint quick_linkup;
1758extern uint rcv_intr_timeout;
1759extern uint rcv_intr_count;
1760extern uint rcv_intr_dynamic;
1761extern ushort link_crc_mask;
1762
1763extern struct mutex hfi1_mutex;
1764
1765/* Number of seconds before our card status check... */
1766#define STATUS_TIMEOUT 60
1767
1768#define DRIVER_NAME "hfi1"
1769#define HFI1_USER_MINOR_BASE 0
1770#define HFI1_TRACE_MINOR 127
1771#define HFI1_DIAGPKT_MINOR 128
1772#define HFI1_DIAG_MINOR_BASE 129
1773#define HFI1_SNOOP_CAPTURE_BASE 200
1774#define HFI1_NMINORS 255
1775
1776#define PCI_VENDOR_ID_INTEL 0x8086
1777#define PCI_DEVICE_ID_INTEL0 0x24f0
1778#define PCI_DEVICE_ID_INTEL1 0x24f1
1779
1780#define HFI1_PKT_USER_SC_INTEGRITY \
1781 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
1782 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
1783 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
1784
1785#define HFI1_PKT_KERNEL_SC_INTEGRITY \
1786 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
1787
1788static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
1789 u16 ctxt_type)
1790{
1791 u64 base_sc_integrity =
1792 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
1793 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
1794 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1795 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1796 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1797 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
1798 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1799 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1800 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1801 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
1802 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1803 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1804 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
1805 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
1806 | SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK
1807 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
1808 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1809
1810 if (ctxt_type == SC_USER)
1811 base_sc_integrity |= HFI1_PKT_USER_SC_INTEGRITY;
1812 else
1813 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
1814
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05001815 if (is_ax(dd))
Edward Mascarenhas624be1d2016-01-11 18:31:43 -05001816 /* turn off send-side job key checks - A0 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001817 return base_sc_integrity &
1818 ~SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1819 return base_sc_integrity;
1820}
1821
1822static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
1823{
1824 u64 base_sdma_integrity =
1825 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
1826 | SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
1827 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1828 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1829 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1830 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1831 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1832 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1833 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
1834 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1835 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1836 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
1837 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
1838 | SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK
1839 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
1840 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1841
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05001842 if (is_ax(dd))
Edward Mascarenhas624be1d2016-01-11 18:31:43 -05001843 /* turn off send-side job key checks - A0 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001844 return base_sdma_integrity &
1845 ~SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1846 return base_sdma_integrity;
1847}
1848
1849/*
1850 * hfi1_early_err is used (only!) to print early errors before devdata is
1851 * allocated, or when dd->pcidev may not be valid, and at the tail end of
1852 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
1853 * the same as dd_dev_err, but is used when the message really needs
1854 * the IB port# to be definitive as to what's happening..
1855 */
1856#define hfi1_early_err(dev, fmt, ...) \
1857 dev_err(dev, fmt, ##__VA_ARGS__)
1858
1859#define hfi1_early_info(dev, fmt, ...) \
1860 dev_info(dev, fmt, ##__VA_ARGS__)
1861
1862#define dd_dev_emerg(dd, fmt, ...) \
1863 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
1864 get_unit_name((dd)->unit), ##__VA_ARGS__)
1865#define dd_dev_err(dd, fmt, ...) \
1866 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
1867 get_unit_name((dd)->unit), ##__VA_ARGS__)
1868#define dd_dev_warn(dd, fmt, ...) \
1869 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
1870 get_unit_name((dd)->unit), ##__VA_ARGS__)
1871
1872#define dd_dev_warn_ratelimited(dd, fmt, ...) \
1873 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
1874 get_unit_name((dd)->unit), ##__VA_ARGS__)
1875
1876#define dd_dev_info(dd, fmt, ...) \
1877 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
1878 get_unit_name((dd)->unit), ##__VA_ARGS__)
1879
Ira Weinya1edc182016-01-11 13:04:32 -05001880#define dd_dev_dbg(dd, fmt, ...) \
1881 dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
1882 get_unit_name((dd)->unit), ##__VA_ARGS__)
1883
Mike Marciniszyn77241052015-07-30 15:17:43 -04001884#define hfi1_dev_porterr(dd, port, fmt, ...) \
1885 dev_err(&(dd)->pcidev->dev, "%s: IB%u:%u " fmt, \
1886 get_unit_name((dd)->unit), (dd)->unit, (port), \
1887 ##__VA_ARGS__)
1888
1889/*
1890 * this is used for formatting hw error messages...
1891 */
1892struct hfi1_hwerror_msgs {
1893 u64 mask;
1894 const char *msg;
1895 size_t sz;
1896};
1897
1898/* in intr.c... */
1899void hfi1_format_hwerrors(u64 hwerrs,
1900 const struct hfi1_hwerror_msgs *hwerrmsgs,
1901 size_t nhwerrmsgs, char *msg, size_t lmsg);
1902
1903#define USER_OPCODE_CHECK_VAL 0xC0
1904#define USER_OPCODE_CHECK_MASK 0xC0
1905#define OPCODE_CHECK_VAL_DISABLED 0x0
1906#define OPCODE_CHECK_MASK_DISABLED 0x0
1907
1908static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
1909{
1910 struct hfi1_pportdata *ppd;
1911 int i;
1912
1913 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
1914 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001915 dd->z_send_schedule = get_all_cpu_total(dd->send_schedule);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001916
1917 ppd = (struct hfi1_pportdata *)(dd + 1);
1918 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001919 ppd->ibport_data.rvp.z_rc_acks =
1920 get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
1921 ppd->ibport_data.rvp.z_rc_qacks =
1922 get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001923 }
1924}
1925
1926/* Control LED state */
1927static inline void setextled(struct hfi1_devdata *dd, u32 on)
1928{
1929 if (on)
1930 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
1931 else
1932 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
1933}
1934
1935int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
1936
1937#endif /* _HFI1_KERNEL_H */