blob: 80392fca86c684c419d3362ce824bf23ca6401fe [file] [log] [blame]
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +05301/*
2 * linux/arch/arm/mach-omap2/cpuidle34xx.c
3 *
4 * OMAP3 CPU IDLE Routines
5 *
6 * Copyright (C) 2008 Texas Instruments, Inc.
7 * Rajendra Nayak <rnayak@ti.com>
8 *
9 * Copyright (C) 2007 Texas Instruments, Inc.
10 * Karthik Dasu <karthik-dp@ti.com>
11 *
12 * Copyright (C) 2006 Nokia Corporation
13 * Tony Lindgren <tony@atomide.com>
14 *
15 * Copyright (C) 2005 Texas Instruments, Inc.
16 * Richard Woodruff <r-woodruff2@ti.com>
17 *
18 * Based on pm.c for omap2
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License version 2 as
22 * published by the Free Software Foundation.
23 */
24
Tero Kristocf228542009-03-20 15:21:02 +020025#include <linux/sched.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053026#include <linux/cpuidle.h>
Kevin Hilman5698eb42011-11-07 15:58:40 -080027#include <linux/export.h>
Santosh Shilimkarff819da2011-09-03 22:38:27 +053028#include <linux/cpu_pm.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053029
Paul Walmsley72e06d02010-12-21 21:05:16 -070030#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070031#include "clockdomain.h"
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053032
Kevin Hilmanc98e2232008-10-28 17:30:07 -070033#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060034#include "control.h"
Santosh Shilimkarba8bb182011-12-05 09:46:24 +010035#include "common.h"
Kevin Hilmanc98e2232008-10-28 17:30:07 -070036
Jean Pihetbadc3032011-05-09 12:02:14 +020037/* Mach specific information to be recorded in the C-state driver_data */
38struct omap3_idle_statedata {
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070039 u8 mpu_state;
40 u8 core_state;
41 u8 per_min_state;
Paul Walmsley1cd96472013-01-26 00:58:13 -070042 u8 flags;
Jean Pihetbadc3032011-05-09 12:02:14 +020043};
Daniel Lezcano0c2487f2012-04-24 16:05:33 +020044
Paul Walmsley9db316b2012-12-15 01:39:19 -070045static struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;
46
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070047/*
Paul Walmsley1cd96472013-01-26 00:58:13 -070048 * Possible flag bits for struct omap3_idle_statedata.flags:
49 *
50 * OMAP_CPUIDLE_CX_NO_CLKDM_IDLE: don't allow the MPU clockdomain to go
51 * inactive. This in turn prevents the MPU DPLL from entering autoidle
52 * mode, so wakeup latency is greatly reduced, at the cost of additional
53 * energy consumption. This also prevents the CORE clockdomain from
54 * entering idle.
55 */
56#define OMAP_CPUIDLE_CX_NO_CLKDM_IDLE BIT(0)
57
58/*
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070059 * Prevent PER OFF if CORE is not in RETention or OFF as this would
60 * disable PER wakeups completely.
61 */
Daniel Lezcano97abc492012-04-24 16:05:37 +020062static struct omap3_idle_statedata omap3_idle_data[] = {
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020063 {
64 .mpu_state = PWRDM_POWER_ON,
65 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070066 /* In C1 do not allow PER state lower than CORE state */
67 .per_min_state = PWRDM_POWER_ON,
Paul Walmsley1cd96472013-01-26 00:58:13 -070068 .flags = OMAP_CPUIDLE_CX_NO_CLKDM_IDLE,
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020069 },
70 {
71 .mpu_state = PWRDM_POWER_ON,
72 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070073 .per_min_state = PWRDM_POWER_RET,
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020074 },
75 {
76 .mpu_state = PWRDM_POWER_RET,
77 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070078 .per_min_state = PWRDM_POWER_RET,
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020079 },
80 {
81 .mpu_state = PWRDM_POWER_OFF,
82 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070083 .per_min_state = PWRDM_POWER_RET,
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020084 },
85 {
86 .mpu_state = PWRDM_POWER_RET,
87 .core_state = PWRDM_POWER_RET,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070088 .per_min_state = PWRDM_POWER_OFF,
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020089 },
90 {
91 .mpu_state = PWRDM_POWER_OFF,
92 .core_state = PWRDM_POWER_RET,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070093 .per_min_state = PWRDM_POWER_OFF,
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020094 },
95 {
96 .mpu_state = PWRDM_POWER_OFF,
97 .core_state = PWRDM_POWER_OFF,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070098 .per_min_state = PWRDM_POWER_OFF,
Daniel Lezcano88c377dd2012-04-24 16:05:34 +020099 },
100};
Jean Pihetbadc3032011-05-09 12:02:14 +0200101
Paul Walmsley9db316b2012-12-15 01:39:19 -0700102/* Private functions */
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -0800103
Robert Lee6da45dc2012-03-20 15:22:46 -0500104static int __omap3_enter_idle(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530105 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530106 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530107{
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200108 struct omap3_idle_statedata *cx = &omap3_idle_data[index];
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530109
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530110 local_fiq_disable();
111
Tero Kristocf228542009-03-20 15:21:02 +0200112 if (omap_irq_pending() || need_resched())
Rajendra Nayak20b01662008-10-08 17:31:22 +0530113 goto return_sleep_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530114
Jean Pihetbadc3032011-05-09 12:02:14 +0200115 /* Deny idle for C1 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700116 if (cx->flags & OMAP_CPUIDLE_CX_NO_CLKDM_IDLE) {
Jean Pihet05011f72012-06-01 17:11:08 +0200117 clkdm_deny_idle(mpu_pd->pwrdm_clkdms[0]);
Paul Walmsley1cd96472013-01-26 00:58:13 -0700118 } else {
119 pwrdm_set_next_pwrst(mpu_pd, cx->mpu_state);
120 pwrdm_set_next_pwrst(core_pd, cx->core_state);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200121 }
122
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530123 /*
124 * Call idle CPU PM enter notifier chain so that
125 * VFP context is saved.
126 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700127 if (cx->mpu_state == PWRDM_POWER_OFF)
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530128 cpu_pm_enter();
129
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530130 /* Execute ARM wfi */
131 omap_sram_idle();
132
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530133 /*
134 * Call idle CPU PM enter notifier chain to restore
135 * VFP context.
136 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700137 if (cx->mpu_state == PWRDM_POWER_OFF &&
138 pwrdm_read_prev_pwrst(mpu_pd) == PWRDM_POWER_OFF)
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530139 cpu_pm_exit();
140
Jean Pihetbadc3032011-05-09 12:02:14 +0200141 /* Re-allow idle for C1 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700142 if (cx->flags & OMAP_CPUIDLE_CX_NO_CLKDM_IDLE)
Jean Pihet05011f72012-06-01 17:11:08 +0200143 clkdm_allow_idle(mpu_pd->pwrdm_clkdms[0]);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200144
Rajendra Nayak20b01662008-10-08 17:31:22 +0530145return_sleep_time:
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530146 local_fiq_enable();
147
Deepthi Dharware978aa72011-10-28 16:20:09 +0530148 return index;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530149}
150
151/**
Robert Lee6da45dc2012-03-20 15:22:46 -0500152 * omap3_enter_idle - Programs OMAP3 to enter the specified state
153 * @dev: cpuidle device
154 * @drv: cpuidle driver
155 * @index: the index of state to be entered
156 *
157 * Called from the CPUidle framework to program the device to the
158 * specified target state selected by the governor.
159 */
160static inline int omap3_enter_idle(struct cpuidle_device *dev,
161 struct cpuidle_driver *drv,
162 int index)
163{
164 return cpuidle_wrap_enter(dev, drv, index, __omap3_enter_idle);
165}
166
167/**
Jean Pihet04908912011-05-09 12:02:16 +0200168 * next_valid_state - Find next valid C-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530169 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530170 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530171 * @index: Index of currently selected c-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530172 *
Deepthi Dharware978aa72011-10-28 16:20:09 +0530173 * If the state corresponding to index is valid, index is returned back
174 * to the caller. Else, this function searches for a lower c-state which is
175 * still valid (as defined in omap3_power_states[]) and returns its index.
Jean Pihet04908912011-05-09 12:02:16 +0200176 *
177 * A state is valid if the 'valid' field is enabled and
178 * if it satisfies the enable_off_mode condition.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530179 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530180static int next_valid_state(struct cpuidle_device *dev,
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200181 struct cpuidle_driver *drv, int index)
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530182{
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200183 struct omap3_idle_statedata *cx = &omap3_idle_data[index];
Jean Pihet04908912011-05-09 12:02:16 +0200184 u32 mpu_deepest_state = PWRDM_POWER_RET;
185 u32 core_deepest_state = PWRDM_POWER_RET;
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200186 int idx;
Jean Pihet063a5d02012-06-01 17:11:06 +0200187 int next_index = 0; /* C1 is the default value */
Jean Pihet04908912011-05-09 12:02:16 +0200188
189 if (enable_off_mode) {
190 mpu_deepest_state = PWRDM_POWER_OFF;
191 /*
192 * Erratum i583: valable for ES rev < Es1.2 on 3630.
193 * CORE OFF mode is not supported in a stable form, restrict
194 * instead the CORE state to RET.
195 */
196 if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
197 core_deepest_state = PWRDM_POWER_OFF;
198 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530199
200 /* Check if current state is valid */
Daniel Lezcanof79b5d82012-04-24 16:05:32 +0200201 if ((cx->mpu_state >= mpu_deepest_state) &&
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200202 (cx->core_state >= core_deepest_state))
Deepthi Dharware978aa72011-10-28 16:20:09 +0530203 return index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530204
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200205 /*
206 * Drop to next valid state.
207 * Start search from the next (lower) state.
208 */
209 for (idx = index - 1; idx >= 0; idx--) {
Paul Walmsley1cd96472013-01-26 00:58:13 -0700210 cx = &omap3_idle_data[idx];
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200211 if ((cx->mpu_state >= mpu_deepest_state) &&
212 (cx->core_state >= core_deepest_state)) {
213 next_index = idx;
214 break;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530215 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530216 }
217
Deepthi Dharware978aa72011-10-28 16:20:09 +0530218 return next_index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530219}
220
221/**
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530222 * omap3_enter_idle_bm - Checks for any bus activity
223 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530224 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530225 * @index: array index of target state to be programmed
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530226 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200227 * This function checks for any pending activity and then programs
228 * the device to the specified or a safer state.
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530229 */
230static int omap3_enter_idle_bm(struct cpuidle_device *dev,
Jean Pihet13d65c82012-06-01 17:11:07 +0200231 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530232 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530233{
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -0700234 int new_state_idx, ret;
235 u8 per_next_state, per_saved_state;
Jean Pihetbadc3032011-05-09 12:02:14 +0200236 struct omap3_idle_statedata *cx;
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700237
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700238 /*
Jean Pihet13d65c82012-06-01 17:11:07 +0200239 * Use only C1 if CAM is active.
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700240 * CAM does not have wakeup capability in OMAP3.
241 */
Jean Pihet13d65c82012-06-01 17:11:07 +0200242 if (pwrdm_read_pwrst(cam_pd) == PWRDM_POWER_ON)
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530243 new_state_idx = drv->safe_state_index;
Jean Pihet13d65c82012-06-01 17:11:07 +0200244 else
245 new_state_idx = next_valid_state(dev, drv, index);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700246
247 /*
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200248 * FIXME: we currently manage device-specific idle states
249 * for PER and CORE in combination with CPU-specific
250 * idle states. This is wrong, and device-specific
251 * idle management needs to be separated out into
252 * its own code.
253 */
254
Jean Pihet13d65c82012-06-01 17:11:07 +0200255 /* Program PER state */
256 cx = &omap3_idle_data[new_state_idx];
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700257
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -0700258 per_next_state = pwrdm_read_next_pwrst(per_pd);
259 per_saved_state = per_next_state;
260 if (per_next_state < cx->per_min_state) {
261 per_next_state = cx->per_min_state;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700262 pwrdm_set_next_pwrst(per_pd, per_next_state);
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -0700263 }
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700264
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530265 ret = omap3_enter_idle(dev, drv, new_state_idx);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700266
267 /* Restore original PER state if it was modified */
268 if (per_next_state != per_saved_state)
269 pwrdm_set_next_pwrst(per_pd, per_saved_state);
270
271 return ret;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530272}
273
Paul Walmsley9db316b2012-12-15 01:39:19 -0700274static DEFINE_PER_CPU(struct cpuidle_device, omap3_idle_dev);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530275
Paul Walmsley9db316b2012-12-15 01:39:19 -0700276static struct cpuidle_driver omap3_idle_driver = {
277 .name = "omap3_idle",
278 .owner = THIS_MODULE,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200279 .states = {
280 {
Jean Pihet13d65c82012-06-01 17:11:07 +0200281 .enter = omap3_enter_idle_bm,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200282 .exit_latency = 2 + 2,
283 .target_residency = 5,
284 .flags = CPUIDLE_FLAG_TIME_VALID,
285 .name = "C1",
286 .desc = "MPU ON + CORE ON",
287 },
288 {
289 .enter = omap3_enter_idle_bm,
290 .exit_latency = 10 + 10,
291 .target_residency = 30,
292 .flags = CPUIDLE_FLAG_TIME_VALID,
293 .name = "C2",
294 .desc = "MPU ON + CORE ON",
295 },
296 {
297 .enter = omap3_enter_idle_bm,
298 .exit_latency = 50 + 50,
299 .target_residency = 300,
300 .flags = CPUIDLE_FLAG_TIME_VALID,
301 .name = "C3",
302 .desc = "MPU RET + CORE ON",
303 },
304 {
305 .enter = omap3_enter_idle_bm,
306 .exit_latency = 1500 + 1800,
307 .target_residency = 4000,
308 .flags = CPUIDLE_FLAG_TIME_VALID,
309 .name = "C4",
310 .desc = "MPU OFF + CORE ON",
311 },
312 {
313 .enter = omap3_enter_idle_bm,
314 .exit_latency = 2500 + 7500,
315 .target_residency = 12000,
316 .flags = CPUIDLE_FLAG_TIME_VALID,
317 .name = "C5",
318 .desc = "MPU RET + CORE RET",
319 },
320 {
321 .enter = omap3_enter_idle_bm,
322 .exit_latency = 3000 + 8500,
323 .target_residency = 15000,
324 .flags = CPUIDLE_FLAG_TIME_VALID,
325 .name = "C6",
326 .desc = "MPU OFF + CORE RET",
327 },
328 {
329 .enter = omap3_enter_idle_bm,
330 .exit_latency = 10000 + 30000,
331 .target_residency = 30000,
332 .flags = CPUIDLE_FLAG_TIME_VALID,
333 .name = "C7",
334 .desc = "MPU OFF + CORE OFF",
335 },
336 },
Daniel Lezcano88c377dd2012-04-24 16:05:34 +0200337 .state_count = ARRAY_SIZE(omap3_idle_data),
Daniel Lezcano200dd522012-04-24 16:05:30 +0200338 .safe_state_index = 0,
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530339};
340
Paul Walmsley9db316b2012-12-15 01:39:19 -0700341/* Public functions */
342
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530343/**
344 * omap3_idle_init - Init routine for OMAP3 idle
345 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200346 * Registers the OMAP3 specific cpuidle driver to the cpuidle
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530347 * framework with the valid set of states.
348 */
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300349int __init omap3_idle_init(void)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530350{
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530351 struct cpuidle_device *dev;
352
353 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Rajendra Nayak20b01662008-10-08 17:31:22 +0530354 core_pd = pwrdm_lookup("core_pwrdm");
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700355 per_pd = pwrdm_lookup("per_pwrdm");
356 cam_pd = pwrdm_lookup("cam_pwrdm");
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530357
Daniel Lezcanodaa37ce2012-05-04 19:18:40 +0200358 if (!mpu_pd || !core_pd || !per_pd || !cam_pd)
359 return -ENODEV;
360
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200361 cpuidle_register_driver(&omap3_idle_driver);
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530362
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530363 dev = &per_cpu(omap3_idle_dev, smp_processor_id());
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200364 dev->cpu = 0;
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530365
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530366 if (cpuidle_register_device(dev)) {
367 printk(KERN_ERR "%s: CPUidle register device failed\n",
368 __func__);
369 return -EIO;
370 }
371
372 return 0;
373}