blob: 510cadeac7b15db973b44d75a5335f4ba26e3e2b [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
55
Alex Deucherb80d8472015-08-16 22:55:02 -040056#include "gpu_scheduler.h"
57
Alex Deucher97b2e202015-04-20 16:51:00 -040058/*
59 * Modules parameters.
60 */
61extern int amdgpu_modeset;
62extern int amdgpu_vram_limit;
63extern int amdgpu_gart_size;
64extern int amdgpu_benchmarking;
65extern int amdgpu_testing;
66extern int amdgpu_audio;
67extern int amdgpu_disp_priority;
68extern int amdgpu_hw_i2c;
69extern int amdgpu_pcie_gen2;
70extern int amdgpu_msi;
71extern int amdgpu_lockup_timeout;
72extern int amdgpu_dpm;
73extern int amdgpu_smc_load_fw;
74extern int amdgpu_aspm;
75extern int amdgpu_runtime_pm;
76extern int amdgpu_hard_reset;
77extern unsigned amdgpu_ip_block_mask;
78extern int amdgpu_bapm;
79extern int amdgpu_deep_color;
80extern int amdgpu_vm_size;
81extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020082extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020083extern int amdgpu_vm_debug;
Alex Deucherb80d8472015-08-16 22:55:02 -040084extern int amdgpu_enable_scheduler;
Jammy Zhou1333f722015-07-30 16:36:58 +080085extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080086extern int amdgpu_sched_hw_submission;
Christian König3daea9e3d2015-09-05 11:12:27 +020087extern int amdgpu_enable_semaphores;
Alex Deucher97b2e202015-04-20 16:51:00 -040088
Chunming Zhou4b559c92015-07-21 15:53:04 +080089#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -040090#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
91#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
92/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
93#define AMDGPU_IB_POOL_SIZE 16
94#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
95#define AMDGPUFB_CONN_LIMIT 4
96#define AMDGPU_BIOS_NUM_SCRATCH 8
97
Alex Deucher97b2e202015-04-20 16:51:00 -040098/* max number of rings */
99#define AMDGPU_MAX_RINGS 16
100#define AMDGPU_MAX_GFX_RINGS 1
101#define AMDGPU_MAX_COMPUTE_RINGS 8
102#define AMDGPU_MAX_VCE_RINGS 2
103
Jammy Zhou36f523a2015-09-01 12:54:27 +0800104/* max number of IP instances */
105#define AMDGPU_MAX_SDMA_INSTANCES 2
106
Alex Deucher97b2e202015-04-20 16:51:00 -0400107/* number of hw syncs before falling back on blocking */
108#define AMDGPU_NUM_SYNCS 4
109
110/* hardcode that limit for now */
111#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
112
113/* hard reset data */
114#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
115
116/* reset flags */
117#define AMDGPU_RESET_GFX (1 << 0)
118#define AMDGPU_RESET_COMPUTE (1 << 1)
119#define AMDGPU_RESET_DMA (1 << 2)
120#define AMDGPU_RESET_CP (1 << 3)
121#define AMDGPU_RESET_GRBM (1 << 4)
122#define AMDGPU_RESET_DMA1 (1 << 5)
123#define AMDGPU_RESET_RLC (1 << 6)
124#define AMDGPU_RESET_SEM (1 << 7)
125#define AMDGPU_RESET_IH (1 << 8)
126#define AMDGPU_RESET_VMC (1 << 9)
127#define AMDGPU_RESET_MC (1 << 10)
128#define AMDGPU_RESET_DISPLAY (1 << 11)
129#define AMDGPU_RESET_UVD (1 << 12)
130#define AMDGPU_RESET_VCE (1 << 13)
131#define AMDGPU_RESET_VCE1 (1 << 14)
132
133/* CG block flags */
134#define AMDGPU_CG_BLOCK_GFX (1 << 0)
135#define AMDGPU_CG_BLOCK_MC (1 << 1)
136#define AMDGPU_CG_BLOCK_SDMA (1 << 2)
137#define AMDGPU_CG_BLOCK_UVD (1 << 3)
138#define AMDGPU_CG_BLOCK_VCE (1 << 4)
139#define AMDGPU_CG_BLOCK_HDP (1 << 5)
140#define AMDGPU_CG_BLOCK_BIF (1 << 6)
141
142/* CG flags */
143#define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
144#define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
145#define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
146#define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
147#define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
148#define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
149#define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
150#define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
151#define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
152#define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
153#define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
154#define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
155#define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
156#define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
157#define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
158#define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
159#define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
160
161/* PG flags */
162#define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
163#define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
164#define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
165#define AMDGPU_PG_SUPPORT_UVD (1 << 3)
166#define AMDGPU_PG_SUPPORT_VCE (1 << 4)
167#define AMDGPU_PG_SUPPORT_CP (1 << 5)
168#define AMDGPU_PG_SUPPORT_GDS (1 << 6)
169#define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
170#define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
171#define AMDGPU_PG_SUPPORT_ACP (1 << 9)
172#define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
173
174/* GFX current status */
175#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
176#define AMDGPU_GFX_SAFE_MODE 0x00000001L
177#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
178#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
179#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
180
181/* max cursor sizes (in pixels) */
182#define CIK_CURSOR_WIDTH 128
183#define CIK_CURSOR_HEIGHT 128
184
185struct amdgpu_device;
186struct amdgpu_fence;
187struct amdgpu_ib;
188struct amdgpu_vm;
189struct amdgpu_ring;
190struct amdgpu_semaphore;
191struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800192struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400193struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400194struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400195
196enum amdgpu_cp_irq {
197 AMDGPU_CP_IRQ_GFX_EOP = 0,
198 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
199 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
200 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
201 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
202 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
203 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
204 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
205 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
206
207 AMDGPU_CP_IRQ_LAST
208};
209
210enum amdgpu_sdma_irq {
211 AMDGPU_SDMA_IRQ_TRAP0 = 0,
212 AMDGPU_SDMA_IRQ_TRAP1,
213
214 AMDGPU_SDMA_IRQ_LAST
215};
216
217enum amdgpu_thermal_irq {
218 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
219 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
220
221 AMDGPU_THERMAL_IRQ_LAST
222};
223
Alex Deucher97b2e202015-04-20 16:51:00 -0400224int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400225 enum amd_ip_block_type block_type,
226 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400227int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400228 enum amd_ip_block_type block_type,
229 enum amd_powergating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400230
231struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400232 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400233 u32 major;
234 u32 minor;
235 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400236 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400237};
238
239int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400240 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400241 u32 major, u32 minor);
242
243const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
244 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400245 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400246
247/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
248struct amdgpu_buffer_funcs {
249 /* maximum bytes in a single operation */
250 uint32_t copy_max_bytes;
251
252 /* number of dw to reserve per operation */
253 unsigned copy_num_dw;
254
255 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800256 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400257 /* src addr in bytes */
258 uint64_t src_offset,
259 /* dst addr in bytes */
260 uint64_t dst_offset,
261 /* number of byte to transfer */
262 uint32_t byte_count);
263
264 /* maximum bytes in a single operation */
265 uint32_t fill_max_bytes;
266
267 /* number of dw to reserve per operation */
268 unsigned fill_num_dw;
269
270 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800271 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400272 /* value to write to memory */
273 uint32_t src_data,
274 /* dst addr in bytes */
275 uint64_t dst_offset,
276 /* number of byte to fill */
277 uint32_t byte_count);
278};
279
280/* provided by hw blocks that can write ptes, e.g., sdma */
281struct amdgpu_vm_pte_funcs {
282 /* copy pte entries from GART */
283 void (*copy_pte)(struct amdgpu_ib *ib,
284 uint64_t pe, uint64_t src,
285 unsigned count);
286 /* write pte one entry at a time with addr mapping */
287 void (*write_pte)(struct amdgpu_ib *ib,
288 uint64_t pe,
289 uint64_t addr, unsigned count,
290 uint32_t incr, uint32_t flags);
291 /* for linear pte/pde updates without addr mapping */
292 void (*set_pte_pde)(struct amdgpu_ib *ib,
293 uint64_t pe,
294 uint64_t addr, unsigned count,
295 uint32_t incr, uint32_t flags);
296 /* pad the indirect buffer to the necessary number of dw */
297 void (*pad_ib)(struct amdgpu_ib *ib);
298};
299
300/* provided by the gmc block */
301struct amdgpu_gart_funcs {
302 /* flush the vm tlb via mmio */
303 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
304 uint32_t vmid);
305 /* write pte/pde updates using the cpu */
306 int (*set_pte_pde)(struct amdgpu_device *adev,
307 void *cpu_pt_addr, /* cpu addr of page table */
308 uint32_t gpu_page_idx, /* pte/pde to update */
309 uint64_t addr, /* addr to write into pte/pde */
310 uint32_t flags); /* access flags */
311};
312
313/* provided by the ih block */
314struct amdgpu_ih_funcs {
315 /* ring read/write ptr handling, called from interrupt context */
316 u32 (*get_wptr)(struct amdgpu_device *adev);
317 void (*decode_iv)(struct amdgpu_device *adev,
318 struct amdgpu_iv_entry *entry);
319 void (*set_rptr)(struct amdgpu_device *adev);
320};
321
322/* provided by hw blocks that expose a ring buffer for commands */
323struct amdgpu_ring_funcs {
324 /* ring read/write ptr handling */
325 u32 (*get_rptr)(struct amdgpu_ring *ring);
326 u32 (*get_wptr)(struct amdgpu_ring *ring);
327 void (*set_wptr)(struct amdgpu_ring *ring);
328 /* validating and patching of IBs */
329 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
330 /* command emit functions */
331 void (*emit_ib)(struct amdgpu_ring *ring,
332 struct amdgpu_ib *ib);
333 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800334 uint64_t seq, unsigned flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400335 bool (*emit_semaphore)(struct amdgpu_ring *ring,
336 struct amdgpu_semaphore *semaphore,
337 bool emit_wait);
338 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
339 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200340 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400341 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
342 uint32_t gds_base, uint32_t gds_size,
343 uint32_t gws_base, uint32_t gws_size,
344 uint32_t oa_base, uint32_t oa_size);
345 /* testing functions */
346 int (*test_ring)(struct amdgpu_ring *ring);
347 int (*test_ib)(struct amdgpu_ring *ring);
Jammy Zhouedff0e22015-09-01 13:04:08 +0800348 /* insert NOP packets */
349 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
Alex Deucher97b2e202015-04-20 16:51:00 -0400350};
351
352/*
353 * BIOS.
354 */
355bool amdgpu_get_bios(struct amdgpu_device *adev);
356bool amdgpu_read_bios(struct amdgpu_device *adev);
357
358/*
359 * Dummy page
360 */
361struct amdgpu_dummy_page {
362 struct page *page;
363 dma_addr_t addr;
364};
365int amdgpu_dummy_page_init(struct amdgpu_device *adev);
366void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
367
368
369/*
370 * Clocks
371 */
372
373#define AMDGPU_MAX_PPLL 3
374
375struct amdgpu_clock {
376 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
377 struct amdgpu_pll spll;
378 struct amdgpu_pll mpll;
379 /* 10 Khz units */
380 uint32_t default_mclk;
381 uint32_t default_sclk;
382 uint32_t default_dispclk;
383 uint32_t current_dispclk;
384 uint32_t dp_extclk;
385 uint32_t max_pixel_clock;
386};
387
388/*
389 * Fences.
390 */
391struct amdgpu_fence_driver {
392 struct amdgpu_ring *ring;
393 uint64_t gpu_addr;
394 volatile uint32_t *cpu_addr;
395 /* sync_seq is protected by ring emission lock */
396 uint64_t sync_seq[AMDGPU_MAX_RINGS];
397 atomic64_t last_seq;
398 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400399 struct amdgpu_irq_src *irq_src;
400 unsigned irq_type;
401 struct delayed_work lockup_work;
monk.liu7f06c232015-07-30 18:28:12 +0800402 wait_queue_head_t fence_queue;
Alex Deucher97b2e202015-04-20 16:51:00 -0400403};
404
405/* some special values for the owner field */
406#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
407#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
408#define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
409
Chunming Zhou890ee232015-06-01 14:35:03 +0800410#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
411#define AMDGPU_FENCE_FLAG_INT (1 << 1)
412
Alex Deucher97b2e202015-04-20 16:51:00 -0400413struct amdgpu_fence {
414 struct fence base;
Chunming Zhou4cef9262015-08-05 19:52:14 +0800415
Alex Deucher97b2e202015-04-20 16:51:00 -0400416 /* RB, DMA, etc. */
417 struct amdgpu_ring *ring;
418 uint64_t seq;
419
420 /* filp or special value for fence creator */
421 void *owner;
422
423 wait_queue_t fence_wake;
424};
425
426struct amdgpu_user_fence {
427 /* write-back bo */
428 struct amdgpu_bo *bo;
429 /* write-back address offset to bo start */
430 uint32_t offset;
431};
432
433int amdgpu_fence_driver_init(struct amdgpu_device *adev);
434void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
435void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
436
Christian König4f839a22015-09-08 20:22:31 +0200437int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400438int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
439 struct amdgpu_irq_src *irq_src,
440 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400441void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
442void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400443int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
444 struct amdgpu_fence **fence);
445void amdgpu_fence_process(struct amdgpu_ring *ring);
446int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
447int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
448unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
449
Alex Deucher97b2e202015-04-20 16:51:00 -0400450bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
451 struct amdgpu_ring *ring);
452void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
453 struct amdgpu_ring *ring);
454
455static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a,
456 struct amdgpu_fence *b)
457{
458 if (!a) {
459 return b;
460 }
461
462 if (!b) {
463 return a;
464 }
465
466 BUG_ON(a->ring != b->ring);
467
468 if (a->seq > b->seq) {
469 return a;
470 } else {
471 return b;
472 }
473}
474
475static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,
476 struct amdgpu_fence *b)
477{
478 if (!a) {
479 return false;
480 }
481
482 if (!b) {
483 return true;
484 }
485
486 BUG_ON(a->ring != b->ring);
487
488 return a->seq < b->seq;
489}
490
monk.liu332dfe92015-07-30 15:19:05 +0800491int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,
Alex Deucher97b2e202015-04-20 16:51:00 -0400492 void *owner, struct amdgpu_fence **fence);
493
494/*
495 * TTM.
496 */
497struct amdgpu_mman {
498 struct ttm_bo_global_ref bo_global_ref;
499 struct drm_global_reference mem_global_ref;
500 struct ttm_bo_device bdev;
501 bool mem_global_referenced;
502 bool initialized;
503
504#if defined(CONFIG_DEBUG_FS)
505 struct dentry *vram;
506 struct dentry *gtt;
507#endif
508
509 /* buffer handling */
510 const struct amdgpu_buffer_funcs *buffer_funcs;
511 struct amdgpu_ring *buffer_funcs_ring;
512};
513
514int amdgpu_copy_buffer(struct amdgpu_ring *ring,
515 uint64_t src_offset,
516 uint64_t dst_offset,
517 uint32_t byte_count,
518 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800519 struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400520int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
521
522struct amdgpu_bo_list_entry {
523 struct amdgpu_bo *robj;
524 struct ttm_validate_buffer tv;
525 struct amdgpu_bo_va *bo_va;
526 unsigned prefered_domains;
527 unsigned allowed_domains;
528 uint32_t priority;
529};
530
531struct amdgpu_bo_va_mapping {
532 struct list_head list;
533 struct interval_tree_node it;
534 uint64_t offset;
535 uint32_t flags;
536};
537
538/* bo virtual addresses in a specific vm */
539struct amdgpu_bo_va {
540 /* protected by bo being reserved */
541 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800542 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400543 unsigned ref_count;
544
Christian König7fc11952015-07-30 11:53:42 +0200545 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400546 struct list_head vm_status;
547
Christian König7fc11952015-07-30 11:53:42 +0200548 /* mappings for this bo_va */
549 struct list_head invalids;
550 struct list_head valids;
551
Alex Deucher97b2e202015-04-20 16:51:00 -0400552 /* constant after initialization */
553 struct amdgpu_vm *vm;
554 struct amdgpu_bo *bo;
555};
556
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800557#define AMDGPU_GEM_DOMAIN_MAX 0x3
558
Alex Deucher97b2e202015-04-20 16:51:00 -0400559struct amdgpu_bo {
560 /* Protected by gem.mutex */
561 struct list_head list;
562 /* Protected by tbo.reserved */
563 u32 initial_domain;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800564 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400565 struct ttm_placement placement;
566 struct ttm_buffer_object tbo;
567 struct ttm_bo_kmap_obj kmap;
568 u64 flags;
569 unsigned pin_count;
570 void *kptr;
571 u64 tiling_flags;
572 u64 metadata_flags;
573 void *metadata;
574 u32 metadata_size;
575 /* list of all virtual address to which this bo
576 * is associated to
577 */
578 struct list_head va;
579 /* Constant after initialization */
580 struct amdgpu_device *adev;
581 struct drm_gem_object gem_base;
582
583 struct ttm_bo_kmap_obj dma_buf_vmap;
584 pid_t pid;
585 struct amdgpu_mn *mn;
586 struct list_head mn_list;
587};
588#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
589
590void amdgpu_gem_object_free(struct drm_gem_object *obj);
591int amdgpu_gem_object_open(struct drm_gem_object *obj,
592 struct drm_file *file_priv);
593void amdgpu_gem_object_close(struct drm_gem_object *obj,
594 struct drm_file *file_priv);
595unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
596struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
597struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
598 struct dma_buf_attachment *attach,
599 struct sg_table *sg);
600struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
601 struct drm_gem_object *gobj,
602 int flags);
603int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
604void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
605struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
606void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
607void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
608int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
609
610/* sub-allocation manager, it has to be protected by another lock.
611 * By conception this is an helper for other part of the driver
612 * like the indirect buffer or semaphore, which both have their
613 * locking.
614 *
615 * Principe is simple, we keep a list of sub allocation in offset
616 * order (first entry has offset == 0, last entry has the highest
617 * offset).
618 *
619 * When allocating new object we first check if there is room at
620 * the end total_size - (last_object_offset + last_object_size) >=
621 * alloc_size. If so we allocate new object there.
622 *
623 * When there is not enough room at the end, we start waiting for
624 * each sub object until we reach object_offset+object_size >=
625 * alloc_size, this object then become the sub object we return.
626 *
627 * Alignment can't be bigger than page size.
628 *
629 * Hole are not considered for allocation to keep things simple.
630 * Assumption is that there won't be hole (all object on same
631 * alignment).
632 */
633struct amdgpu_sa_manager {
634 wait_queue_head_t wq;
635 struct amdgpu_bo *bo;
636 struct list_head *hole;
637 struct list_head flist[AMDGPU_MAX_RINGS];
638 struct list_head olist;
639 unsigned size;
640 uint64_t gpu_addr;
641 void *cpu_ptr;
642 uint32_t domain;
643 uint32_t align;
644};
645
646struct amdgpu_sa_bo;
647
648/* sub-allocation buffer */
649struct amdgpu_sa_bo {
650 struct list_head olist;
651 struct list_head flist;
652 struct amdgpu_sa_manager *manager;
653 unsigned soffset;
654 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800655 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400656};
657
658/*
659 * GEM objects.
660 */
661struct amdgpu_gem {
662 struct mutex mutex;
663 struct list_head objects;
664};
665
666int amdgpu_gem_init(struct amdgpu_device *adev);
667void amdgpu_gem_fini(struct amdgpu_device *adev);
668int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
669 int alignment, u32 initial_domain,
670 u64 flags, bool kernel,
671 struct drm_gem_object **obj);
672
673int amdgpu_mode_dumb_create(struct drm_file *file_priv,
674 struct drm_device *dev,
675 struct drm_mode_create_dumb *args);
676int amdgpu_mode_dumb_mmap(struct drm_file *filp,
677 struct drm_device *dev,
678 uint32_t handle, uint64_t *offset_p);
679
680/*
681 * Semaphores.
682 */
683struct amdgpu_semaphore {
684 struct amdgpu_sa_bo *sa_bo;
685 signed waiters;
686 uint64_t gpu_addr;
687};
688
689int amdgpu_semaphore_create(struct amdgpu_device *adev,
690 struct amdgpu_semaphore **semaphore);
691bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
692 struct amdgpu_semaphore *semaphore);
693bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
694 struct amdgpu_semaphore *semaphore);
695void amdgpu_semaphore_free(struct amdgpu_device *adev,
696 struct amdgpu_semaphore **semaphore,
Chunming Zhou4ce98912015-08-19 16:41:19 +0800697 struct fence *fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400698
699/*
700 * Synchronization
701 */
702struct amdgpu_sync {
703 struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
Christian König16545c32015-10-22 15:04:50 +0200704 struct fence *sync_to[AMDGPU_MAX_RINGS];
Christian Königf91b3a62015-08-20 14:47:40 +0800705 DECLARE_HASHTABLE(fences, 4);
Chunming Zhou3c623382015-08-20 18:33:59 +0800706 struct fence *last_vm_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400707};
708
709void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200710int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
711 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400712int amdgpu_sync_resv(struct amdgpu_device *adev,
713 struct amdgpu_sync *sync,
714 struct reservation_object *resv,
715 void *owner);
716int amdgpu_sync_rings(struct amdgpu_sync *sync,
717 struct amdgpu_ring *ring);
Christian Könige61235d2015-08-25 11:05:36 +0200718struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
Christian Königf91b3a62015-08-20 14:47:40 +0800719int amdgpu_sync_wait(struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -0400720void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
Chunming Zhou4ce98912015-08-19 16:41:19 +0800721 struct fence *fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400722
723/*
724 * GART structures, functions & helpers
725 */
726struct amdgpu_mc;
727
728#define AMDGPU_GPU_PAGE_SIZE 4096
729#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
730#define AMDGPU_GPU_PAGE_SHIFT 12
731#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
732
733struct amdgpu_gart {
734 dma_addr_t table_addr;
735 struct amdgpu_bo *robj;
736 void *ptr;
737 unsigned num_gpu_pages;
738 unsigned num_cpu_pages;
739 unsigned table_size;
740 struct page **pages;
741 dma_addr_t *pages_addr;
742 bool ready;
743 const struct amdgpu_gart_funcs *gart_funcs;
744};
745
746int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
747void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
748int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
749void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
750int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
751void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
752int amdgpu_gart_init(struct amdgpu_device *adev);
753void amdgpu_gart_fini(struct amdgpu_device *adev);
754void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
755 int pages);
756int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
757 int pages, struct page **pagelist,
758 dma_addr_t *dma_addr, uint32_t flags);
759
760/*
761 * GPU MC structures, functions & helpers
762 */
763struct amdgpu_mc {
764 resource_size_t aper_size;
765 resource_size_t aper_base;
766 resource_size_t agp_base;
767 /* for some chips with <= 32MB we need to lie
768 * about vram size near mc fb location */
769 u64 mc_vram_size;
770 u64 visible_vram_size;
771 u64 gtt_size;
772 u64 gtt_start;
773 u64 gtt_end;
774 u64 vram_start;
775 u64 vram_end;
776 unsigned vram_width;
777 u64 real_vram_size;
778 int vram_mtrr;
779 u64 gtt_base_align;
780 u64 mc_mask;
781 const struct firmware *fw; /* MC firmware */
782 uint32_t fw_version;
783 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800784 uint32_t vram_type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400785};
786
787/*
788 * GPU doorbell structures, functions & helpers
789 */
790typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
791{
792 AMDGPU_DOORBELL_KIQ = 0x000,
793 AMDGPU_DOORBELL_HIQ = 0x001,
794 AMDGPU_DOORBELL_DIQ = 0x002,
795 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
796 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
797 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
798 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
799 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
800 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
801 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
802 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
803 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
804 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
805 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
806 AMDGPU_DOORBELL_IH = 0x1E8,
807 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
808 AMDGPU_DOORBELL_INVALID = 0xFFFF
809} AMDGPU_DOORBELL_ASSIGNMENT;
810
811struct amdgpu_doorbell {
812 /* doorbell mmio */
813 resource_size_t base;
814 resource_size_t size;
815 u32 __iomem *ptr;
816 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
817};
818
819void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
820 phys_addr_t *aperture_base,
821 size_t *aperture_size,
822 size_t *start_offset);
823
824/*
825 * IRQS.
826 */
827
828struct amdgpu_flip_work {
829 struct work_struct flip_work;
830 struct work_struct unpin_work;
831 struct amdgpu_device *adev;
832 int crtc_id;
833 uint64_t base;
834 struct drm_pending_vblank_event *event;
835 struct amdgpu_bo *old_rbo;
Christian König1ffd2652015-08-11 17:29:52 +0200836 struct fence *excl;
837 unsigned shared_count;
838 struct fence **shared;
Alex Deucher97b2e202015-04-20 16:51:00 -0400839};
840
841
842/*
843 * CP & rings.
844 */
845
846struct amdgpu_ib {
847 struct amdgpu_sa_bo *sa_bo;
848 uint32_t length_dw;
849 uint64_t gpu_addr;
850 uint32_t *ptr;
851 struct amdgpu_ring *ring;
852 struct amdgpu_fence *fence;
853 struct amdgpu_user_fence *user;
854 struct amdgpu_vm *vm;
Christian König3cb485f2015-05-11 15:34:59 +0200855 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400856 struct amdgpu_sync sync;
Alex Deucher97b2e202015-04-20 16:51:00 -0400857 uint32_t gds_base, gds_size;
858 uint32_t gws_base, gws_size;
859 uint32_t oa_base, oa_size;
Jammy Zhoude807f82015-05-11 23:41:41 +0800860 uint32_t flags;
Christian König5430a3f2015-07-21 18:02:21 +0200861 /* resulting sequence number */
862 uint64_t sequence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400863};
864
865enum amdgpu_ring_type {
866 AMDGPU_RING_TYPE_GFX,
867 AMDGPU_RING_TYPE_COMPUTE,
868 AMDGPU_RING_TYPE_SDMA,
869 AMDGPU_RING_TYPE_UVD,
870 AMDGPU_RING_TYPE_VCE
871};
872
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800873extern struct amd_sched_backend_ops amdgpu_sched_ops;
874
Chunming Zhou3c704e92015-07-29 10:33:14 +0800875int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev,
876 struct amdgpu_ring *ring,
877 struct amdgpu_ib *ibs,
878 unsigned num_ibs,
Chunming Zhoubb977d32015-08-18 15:16:40 +0800879 int (*free_job)(struct amdgpu_job *),
Chunming Zhou17635522015-08-03 11:43:19 +0800880 void *owner,
881 struct fence **fence);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800882
Alex Deucher97b2e202015-04-20 16:51:00 -0400883struct amdgpu_ring {
884 struct amdgpu_device *adev;
885 const struct amdgpu_ring_funcs *funcs;
886 struct amdgpu_fence_driver fence_drv;
Christian König4f839a22015-09-08 20:22:31 +0200887 struct amd_gpu_scheduler sched;
Alex Deucher97b2e202015-04-20 16:51:00 -0400888
Chunming Zhou176e1ab2015-07-24 10:49:47 +0800889 spinlock_t fence_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400890 struct mutex *ring_lock;
891 struct amdgpu_bo *ring_obj;
892 volatile uint32_t *ring;
893 unsigned rptr_offs;
894 u64 next_rptr_gpu_addr;
895 volatile u32 *next_rptr_cpu_addr;
896 unsigned wptr;
897 unsigned wptr_old;
898 unsigned ring_size;
899 unsigned ring_free_dw;
900 int count_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400901 uint64_t gpu_addr;
902 uint32_t align_mask;
903 uint32_t ptr_mask;
904 bool ready;
905 u32 nop;
906 u32 idx;
907 u64 last_semaphore_signal_addr;
908 u64 last_semaphore_wait_addr;
909 u32 me;
910 u32 pipe;
911 u32 queue;
912 struct amdgpu_bo *mqd_obj;
913 u32 doorbell_index;
914 bool use_doorbell;
915 unsigned wptr_offs;
916 unsigned next_rptr_offs;
917 unsigned fence_offs;
Christian König3cb485f2015-05-11 15:34:59 +0200918 struct amdgpu_ctx *current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400919 enum amdgpu_ring_type type;
920 char name[16];
Chunming Zhou4274f5d2015-07-21 16:04:39 +0800921 bool is_pte_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400922};
923
924/*
925 * VM
926 */
927
928/* maximum number of VMIDs */
929#define AMDGPU_NUM_VM 16
930
931/* number of entries in page table */
932#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
933
934/* PTBs (Page Table Blocks) need to be aligned to 32K */
935#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
936#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
937#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
938
939#define AMDGPU_PTE_VALID (1 << 0)
940#define AMDGPU_PTE_SYSTEM (1 << 1)
941#define AMDGPU_PTE_SNOOPED (1 << 2)
942
943/* VI only */
944#define AMDGPU_PTE_EXECUTABLE (1 << 4)
945
946#define AMDGPU_PTE_READABLE (1 << 5)
947#define AMDGPU_PTE_WRITEABLE (1 << 6)
948
949/* PTE (Page Table Entry) fragment field for different page sizes */
950#define AMDGPU_PTE_FRAG_4KB (0 << 7)
951#define AMDGPU_PTE_FRAG_64KB (4 << 7)
952#define AMDGPU_LOG2_PAGES_PER_FRAG 4
953
Christian Königd9c13152015-09-28 12:31:26 +0200954/* How to programm VM fault handling */
955#define AMDGPU_VM_FAULT_STOP_NEVER 0
956#define AMDGPU_VM_FAULT_STOP_FIRST 1
957#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
958
Alex Deucher97b2e202015-04-20 16:51:00 -0400959struct amdgpu_vm_pt {
960 struct amdgpu_bo *bo;
961 uint64_t addr;
962};
963
964struct amdgpu_vm_id {
965 unsigned id;
966 uint64_t pd_gpu_addr;
967 /* last flushed PD/PT update */
Chunming Zhou3c623382015-08-20 18:33:59 +0800968 struct fence *flushed_updates;
Alex Deucher97b2e202015-04-20 16:51:00 -0400969 /* last use of vmid */
Christian Königd5283292015-10-22 11:55:58 +0200970 struct fence *last_id_use;
Alex Deucher97b2e202015-04-20 16:51:00 -0400971};
972
973struct amdgpu_vm {
974 struct mutex mutex;
975
976 struct rb_root va;
977
Christian König7fc11952015-07-30 11:53:42 +0200978 /* protecting invalidated */
Alex Deucher97b2e202015-04-20 16:51:00 -0400979 spinlock_t status_lock;
980
981 /* BOs moved, but not yet updated in the PT */
982 struct list_head invalidated;
983
Christian König7fc11952015-07-30 11:53:42 +0200984 /* BOs cleared in the PT because of a move */
985 struct list_head cleared;
986
987 /* BO mappings freed, but not yet updated in the PT */
Alex Deucher97b2e202015-04-20 16:51:00 -0400988 struct list_head freed;
989
990 /* contains the page directory */
991 struct amdgpu_bo *page_directory;
992 unsigned max_pde_used;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200993 struct fence *page_directory_fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400994
995 /* array of page tables, one for each page directory entry */
996 struct amdgpu_vm_pt *page_tables;
997
998 /* for id and flush management per ring */
999 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
1000};
1001
1002struct amdgpu_vm_manager {
Christian Königd5283292015-10-22 11:55:58 +02001003 struct fence *active[AMDGPU_NUM_VM];
Alex Deucher97b2e202015-04-20 16:51:00 -04001004 uint32_t max_pfn;
1005 /* number of VMIDs */
1006 unsigned nvm;
1007 /* vram base address for page table entry */
1008 u64 vram_base_offset;
1009 /* is vm enabled? */
1010 bool enabled;
1011 /* for hw to save the PD addr on suspend/resume */
1012 uint32_t saved_table_addr[AMDGPU_NUM_VM];
1013 /* vm pte handling */
1014 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
1015 struct amdgpu_ring *vm_pte_funcs_ring;
1016};
1017
1018/*
1019 * context related structures
1020 */
1021
Christian König21c16bf2015-07-07 17:24:49 +02001022#define AMDGPU_CTX_MAX_CS_PENDING 16
1023
1024struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +02001025 uint64_t sequence;
1026 struct fence *fences[AMDGPU_CTX_MAX_CS_PENDING];
1027 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +02001028};
1029
Alex Deucher97b2e202015-04-20 16:51:00 -04001030struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -04001031 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +08001032 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -04001033 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +02001034 spinlock_t ring_lock;
1035 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001036};
1037
1038struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -04001039 struct amdgpu_device *adev;
1040 struct mutex lock;
1041 /* protected by lock */
1042 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001043};
1044
Christian König47f38502015-08-04 17:51:05 +02001045int amdgpu_ctx_init(struct amdgpu_device *adev, bool kernel,
1046 struct amdgpu_ctx *ctx);
1047void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
Alex Deucher0b492a42015-08-16 22:48:26 -04001048
Alex Deucher0b492a42015-08-16 22:48:26 -04001049struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1050int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
1051
Christian König21c16bf2015-07-07 17:24:49 +02001052uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +02001053 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +02001054struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1055 struct amdgpu_ring *ring, uint64_t seq);
1056
Alex Deucher0b492a42015-08-16 22:48:26 -04001057int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1058 struct drm_file *filp);
1059
Christian Königefd4ccb2015-08-04 16:20:31 +02001060void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1061void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -04001062
Alex Deucher97b2e202015-04-20 16:51:00 -04001063/*
1064 * file private structure
1065 */
1066
1067struct amdgpu_fpriv {
1068 struct amdgpu_vm vm;
1069 struct mutex bo_list_lock;
1070 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001071 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001072};
1073
1074/*
1075 * residency list
1076 */
1077
1078struct amdgpu_bo_list {
1079 struct mutex lock;
1080 struct amdgpu_bo *gds_obj;
1081 struct amdgpu_bo *gws_obj;
1082 struct amdgpu_bo *oa_obj;
1083 bool has_userptr;
1084 unsigned num_entries;
1085 struct amdgpu_bo_list_entry *array;
1086};
1087
1088struct amdgpu_bo_list *
1089amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
1090void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1091void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1092
1093/*
1094 * GFX stuff
1095 */
1096#include "clearstate_defs.h"
1097
1098struct amdgpu_rlc {
1099 /* for power gating */
1100 struct amdgpu_bo *save_restore_obj;
1101 uint64_t save_restore_gpu_addr;
1102 volatile uint32_t *sr_ptr;
1103 const u32 *reg_list;
1104 u32 reg_list_size;
1105 /* for clear state */
1106 struct amdgpu_bo *clear_state_obj;
1107 uint64_t clear_state_gpu_addr;
1108 volatile uint32_t *cs_ptr;
1109 const struct cs_section_def *cs_data;
1110 u32 clear_state_size;
1111 /* for cp tables */
1112 struct amdgpu_bo *cp_table_obj;
1113 uint64_t cp_table_gpu_addr;
1114 volatile uint32_t *cp_table_ptr;
1115 u32 cp_table_size;
1116};
1117
1118struct amdgpu_mec {
1119 struct amdgpu_bo *hpd_eop_obj;
1120 u64 hpd_eop_gpu_addr;
1121 u32 num_pipe;
1122 u32 num_mec;
1123 u32 num_queue;
1124};
1125
1126/*
1127 * GPU scratch registers structures, functions & helpers
1128 */
1129struct amdgpu_scratch {
1130 unsigned num_reg;
1131 uint32_t reg_base;
1132 bool free[32];
1133 uint32_t reg[32];
1134};
1135
1136/*
1137 * GFX configurations
1138 */
1139struct amdgpu_gca_config {
1140 unsigned max_shader_engines;
1141 unsigned max_tile_pipes;
1142 unsigned max_cu_per_sh;
1143 unsigned max_sh_per_se;
1144 unsigned max_backends_per_se;
1145 unsigned max_texture_channel_caches;
1146 unsigned max_gprs;
1147 unsigned max_gs_threads;
1148 unsigned max_hw_contexts;
1149 unsigned sc_prim_fifo_size_frontend;
1150 unsigned sc_prim_fifo_size_backend;
1151 unsigned sc_hiz_tile_fifo_size;
1152 unsigned sc_earlyz_tile_fifo_size;
1153
1154 unsigned num_tile_pipes;
1155 unsigned backend_enable_mask;
1156 unsigned mem_max_burst_length_bytes;
1157 unsigned mem_row_size_in_kb;
1158 unsigned shader_engine_tile_size;
1159 unsigned num_gpus;
1160 unsigned multi_gpu_tile_size;
1161 unsigned mc_arb_ramcfg;
1162 unsigned gb_addr_config;
1163
1164 uint32_t tile_mode_array[32];
1165 uint32_t macrotile_mode_array[16];
1166};
1167
1168struct amdgpu_gfx {
1169 struct mutex gpu_clock_mutex;
1170 struct amdgpu_gca_config config;
1171 struct amdgpu_rlc rlc;
1172 struct amdgpu_mec mec;
1173 struct amdgpu_scratch scratch;
1174 const struct firmware *me_fw; /* ME firmware */
1175 uint32_t me_fw_version;
1176 const struct firmware *pfp_fw; /* PFP firmware */
1177 uint32_t pfp_fw_version;
1178 const struct firmware *ce_fw; /* CE firmware */
1179 uint32_t ce_fw_version;
1180 const struct firmware *rlc_fw; /* RLC firmware */
1181 uint32_t rlc_fw_version;
1182 const struct firmware *mec_fw; /* MEC firmware */
1183 uint32_t mec_fw_version;
1184 const struct firmware *mec2_fw; /* MEC2 firmware */
1185 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001186 uint32_t me_feature_version;
1187 uint32_t ce_feature_version;
1188 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001189 uint32_t rlc_feature_version;
1190 uint32_t mec_feature_version;
1191 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001192 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1193 unsigned num_gfx_rings;
1194 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1195 unsigned num_compute_rings;
1196 struct amdgpu_irq_src eop_irq;
1197 struct amdgpu_irq_src priv_reg_irq;
1198 struct amdgpu_irq_src priv_inst_irq;
1199 /* gfx status */
1200 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001201 /* ce ram size*/
1202 unsigned ce_ram_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001203};
1204
1205int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
1206 unsigned size, struct amdgpu_ib *ib);
1207void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
1208int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
1209 struct amdgpu_ib *ib, void *owner);
1210int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1211void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1212int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
1213/* Ring access between begin & end cannot sleep */
1214void amdgpu_ring_free_size(struct amdgpu_ring *ring);
1215int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
1216int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
Jammy Zhouedff0e22015-09-01 13:04:08 +08001217void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
Alex Deucher97b2e202015-04-20 16:51:00 -04001218void amdgpu_ring_commit(struct amdgpu_ring *ring);
1219void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
1220void amdgpu_ring_undo(struct amdgpu_ring *ring);
1221void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001222unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1223 uint32_t **data);
1224int amdgpu_ring_restore(struct amdgpu_ring *ring,
1225 unsigned size, uint32_t *data);
1226int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1227 unsigned ring_size, u32 nop, u32 align_mask,
1228 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1229 enum amdgpu_ring_type ring_type);
1230void amdgpu_ring_fini(struct amdgpu_ring *ring);
Christian König8120b612015-10-22 11:29:33 +02001231struct amdgpu_ring *amdgpu_ring_from_fence(struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001232
1233/*
1234 * CS.
1235 */
1236struct amdgpu_cs_chunk {
1237 uint32_t chunk_id;
1238 uint32_t length_dw;
1239 uint32_t *kdata;
1240 void __user *user_ptr;
1241};
1242
1243struct amdgpu_cs_parser {
1244 struct amdgpu_device *adev;
1245 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001246 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -04001247 struct amdgpu_bo_list *bo_list;
1248 /* chunks */
1249 unsigned nchunks;
1250 struct amdgpu_cs_chunk *chunks;
1251 /* relocations */
1252 struct amdgpu_bo_list_entry *vm_bos;
Alex Deucher97b2e202015-04-20 16:51:00 -04001253 struct list_head validated;
1254
1255 struct amdgpu_ib *ibs;
1256 uint32_t num_ibs;
1257
1258 struct ww_acquire_ctx ticket;
1259
1260 /* user fence */
1261 struct amdgpu_user_fence uf;
1262};
1263
Chunming Zhoubb977d32015-08-18 15:16:40 +08001264struct amdgpu_job {
1265 struct amd_sched_job base;
1266 struct amdgpu_device *adev;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001267 struct amdgpu_ib *ibs;
1268 uint32_t num_ibs;
1269 struct mutex job_lock;
1270 struct amdgpu_user_fence uf;
Junwei Zhang4c7eb912015-09-09 09:05:55 +08001271 int (*free_job)(struct amdgpu_job *job);
Chunming Zhoubb977d32015-08-18 15:16:40 +08001272};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001273#define to_amdgpu_job(sched_job) \
1274 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001275
Alex Deucher97b2e202015-04-20 16:51:00 -04001276static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
1277{
1278 return p->ibs[ib_idx].ptr[idx];
1279}
1280
1281/*
1282 * Writeback
1283 */
1284#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1285
1286struct amdgpu_wb {
1287 struct amdgpu_bo *wb_obj;
1288 volatile uint32_t *wb;
1289 uint64_t gpu_addr;
1290 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1291 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1292};
1293
1294int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1295void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1296
1297/**
1298 * struct amdgpu_pm - power management datas
1299 * It keeps track of various data needed to take powermanagement decision.
1300 */
1301
1302enum amdgpu_pm_state_type {
1303 /* not used for dpm */
1304 POWER_STATE_TYPE_DEFAULT,
1305 POWER_STATE_TYPE_POWERSAVE,
1306 /* user selectable states */
1307 POWER_STATE_TYPE_BATTERY,
1308 POWER_STATE_TYPE_BALANCED,
1309 POWER_STATE_TYPE_PERFORMANCE,
1310 /* internal states */
1311 POWER_STATE_TYPE_INTERNAL_UVD,
1312 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1313 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1314 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1315 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1316 POWER_STATE_TYPE_INTERNAL_BOOT,
1317 POWER_STATE_TYPE_INTERNAL_THERMAL,
1318 POWER_STATE_TYPE_INTERNAL_ACPI,
1319 POWER_STATE_TYPE_INTERNAL_ULV,
1320 POWER_STATE_TYPE_INTERNAL_3DPERF,
1321};
1322
1323enum amdgpu_int_thermal_type {
1324 THERMAL_TYPE_NONE,
1325 THERMAL_TYPE_EXTERNAL,
1326 THERMAL_TYPE_EXTERNAL_GPIO,
1327 THERMAL_TYPE_RV6XX,
1328 THERMAL_TYPE_RV770,
1329 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1330 THERMAL_TYPE_EVERGREEN,
1331 THERMAL_TYPE_SUMO,
1332 THERMAL_TYPE_NI,
1333 THERMAL_TYPE_SI,
1334 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1335 THERMAL_TYPE_CI,
1336 THERMAL_TYPE_KV,
1337};
1338
1339enum amdgpu_dpm_auto_throttle_src {
1340 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1341 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1342};
1343
1344enum amdgpu_dpm_event_src {
1345 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1346 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1347 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1348 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1349 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1350};
1351
1352#define AMDGPU_MAX_VCE_LEVELS 6
1353
1354enum amdgpu_vce_level {
1355 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1356 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1357 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1358 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1359 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1360 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1361};
1362
1363struct amdgpu_ps {
1364 u32 caps; /* vbios flags */
1365 u32 class; /* vbios flags */
1366 u32 class2; /* vbios flags */
1367 /* UVD clocks */
1368 u32 vclk;
1369 u32 dclk;
1370 /* VCE clocks */
1371 u32 evclk;
1372 u32 ecclk;
1373 bool vce_active;
1374 enum amdgpu_vce_level vce_level;
1375 /* asic priv */
1376 void *ps_priv;
1377};
1378
1379struct amdgpu_dpm_thermal {
1380 /* thermal interrupt work */
1381 struct work_struct work;
1382 /* low temperature threshold */
1383 int min_temp;
1384 /* high temperature threshold */
1385 int max_temp;
1386 /* was last interrupt low to high or high to low */
1387 bool high_to_low;
1388 /* interrupt source */
1389 struct amdgpu_irq_src irq;
1390};
1391
1392enum amdgpu_clk_action
1393{
1394 AMDGPU_SCLK_UP = 1,
1395 AMDGPU_SCLK_DOWN
1396};
1397
1398struct amdgpu_blacklist_clocks
1399{
1400 u32 sclk;
1401 u32 mclk;
1402 enum amdgpu_clk_action action;
1403};
1404
1405struct amdgpu_clock_and_voltage_limits {
1406 u32 sclk;
1407 u32 mclk;
1408 u16 vddc;
1409 u16 vddci;
1410};
1411
1412struct amdgpu_clock_array {
1413 u32 count;
1414 u32 *values;
1415};
1416
1417struct amdgpu_clock_voltage_dependency_entry {
1418 u32 clk;
1419 u16 v;
1420};
1421
1422struct amdgpu_clock_voltage_dependency_table {
1423 u32 count;
1424 struct amdgpu_clock_voltage_dependency_entry *entries;
1425};
1426
1427union amdgpu_cac_leakage_entry {
1428 struct {
1429 u16 vddc;
1430 u32 leakage;
1431 };
1432 struct {
1433 u16 vddc1;
1434 u16 vddc2;
1435 u16 vddc3;
1436 };
1437};
1438
1439struct amdgpu_cac_leakage_table {
1440 u32 count;
1441 union amdgpu_cac_leakage_entry *entries;
1442};
1443
1444struct amdgpu_phase_shedding_limits_entry {
1445 u16 voltage;
1446 u32 sclk;
1447 u32 mclk;
1448};
1449
1450struct amdgpu_phase_shedding_limits_table {
1451 u32 count;
1452 struct amdgpu_phase_shedding_limits_entry *entries;
1453};
1454
1455struct amdgpu_uvd_clock_voltage_dependency_entry {
1456 u32 vclk;
1457 u32 dclk;
1458 u16 v;
1459};
1460
1461struct amdgpu_uvd_clock_voltage_dependency_table {
1462 u8 count;
1463 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1464};
1465
1466struct amdgpu_vce_clock_voltage_dependency_entry {
1467 u32 ecclk;
1468 u32 evclk;
1469 u16 v;
1470};
1471
1472struct amdgpu_vce_clock_voltage_dependency_table {
1473 u8 count;
1474 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1475};
1476
1477struct amdgpu_ppm_table {
1478 u8 ppm_design;
1479 u16 cpu_core_number;
1480 u32 platform_tdp;
1481 u32 small_ac_platform_tdp;
1482 u32 platform_tdc;
1483 u32 small_ac_platform_tdc;
1484 u32 apu_tdp;
1485 u32 dgpu_tdp;
1486 u32 dgpu_ulv_power;
1487 u32 tj_max;
1488};
1489
1490struct amdgpu_cac_tdp_table {
1491 u16 tdp;
1492 u16 configurable_tdp;
1493 u16 tdc;
1494 u16 battery_power_limit;
1495 u16 small_power_limit;
1496 u16 low_cac_leakage;
1497 u16 high_cac_leakage;
1498 u16 maximum_power_delivery_limit;
1499};
1500
1501struct amdgpu_dpm_dynamic_state {
1502 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1503 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1504 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1505 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1506 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1507 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1508 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1509 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1510 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1511 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1512 struct amdgpu_clock_array valid_sclk_values;
1513 struct amdgpu_clock_array valid_mclk_values;
1514 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1515 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1516 u32 mclk_sclk_ratio;
1517 u32 sclk_mclk_delta;
1518 u16 vddc_vddci_delta;
1519 u16 min_vddc_for_pcie_gen2;
1520 struct amdgpu_cac_leakage_table cac_leakage_table;
1521 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1522 struct amdgpu_ppm_table *ppm_table;
1523 struct amdgpu_cac_tdp_table *cac_tdp_table;
1524};
1525
1526struct amdgpu_dpm_fan {
1527 u16 t_min;
1528 u16 t_med;
1529 u16 t_high;
1530 u16 pwm_min;
1531 u16 pwm_med;
1532 u16 pwm_high;
1533 u8 t_hyst;
1534 u32 cycle_delay;
1535 u16 t_max;
1536 u8 control_mode;
1537 u16 default_max_fan_pwm;
1538 u16 default_fan_output_sensitivity;
1539 u16 fan_output_sensitivity;
1540 bool ucode_fan_control;
1541};
1542
1543enum amdgpu_pcie_gen {
1544 AMDGPU_PCIE_GEN1 = 0,
1545 AMDGPU_PCIE_GEN2 = 1,
1546 AMDGPU_PCIE_GEN3 = 2,
1547 AMDGPU_PCIE_GEN_INVALID = 0xffff
1548};
1549
1550enum amdgpu_dpm_forced_level {
1551 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1552 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1553 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
1554};
1555
1556struct amdgpu_vce_state {
1557 /* vce clocks */
1558 u32 evclk;
1559 u32 ecclk;
1560 /* gpu clocks */
1561 u32 sclk;
1562 u32 mclk;
1563 u8 clk_idx;
1564 u8 pstate;
1565};
1566
1567struct amdgpu_dpm_funcs {
1568 int (*get_temperature)(struct amdgpu_device *adev);
1569 int (*pre_set_power_state)(struct amdgpu_device *adev);
1570 int (*set_power_state)(struct amdgpu_device *adev);
1571 void (*post_set_power_state)(struct amdgpu_device *adev);
1572 void (*display_configuration_changed)(struct amdgpu_device *adev);
1573 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1574 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1575 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1576 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1577 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1578 bool (*vblank_too_short)(struct amdgpu_device *adev);
1579 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001580 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001581 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1582 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1583 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1584 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1585 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1586};
1587
1588struct amdgpu_dpm {
1589 struct amdgpu_ps *ps;
1590 /* number of valid power states */
1591 int num_ps;
1592 /* current power state that is active */
1593 struct amdgpu_ps *current_ps;
1594 /* requested power state */
1595 struct amdgpu_ps *requested_ps;
1596 /* boot up power state */
1597 struct amdgpu_ps *boot_ps;
1598 /* default uvd power state */
1599 struct amdgpu_ps *uvd_ps;
1600 /* vce requirements */
1601 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1602 enum amdgpu_vce_level vce_level;
1603 enum amdgpu_pm_state_type state;
1604 enum amdgpu_pm_state_type user_state;
1605 u32 platform_caps;
1606 u32 voltage_response_time;
1607 u32 backbias_response_time;
1608 void *priv;
1609 u32 new_active_crtcs;
1610 int new_active_crtc_count;
1611 u32 current_active_crtcs;
1612 int current_active_crtc_count;
1613 struct amdgpu_dpm_dynamic_state dyn_state;
1614 struct amdgpu_dpm_fan fan;
1615 u32 tdp_limit;
1616 u32 near_tdp_limit;
1617 u32 near_tdp_limit_adjusted;
1618 u32 sq_ramping_threshold;
1619 u32 cac_leakage;
1620 u16 tdp_od_limit;
1621 u32 tdp_adjustment;
1622 u16 load_line_slope;
1623 bool power_control;
1624 bool ac_power;
1625 /* special states active */
1626 bool thermal_active;
1627 bool uvd_active;
1628 bool vce_active;
1629 /* thermal handling */
1630 struct amdgpu_dpm_thermal thermal;
1631 /* forced levels */
1632 enum amdgpu_dpm_forced_level forced_level;
1633};
1634
1635struct amdgpu_pm {
1636 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001637 u32 current_sclk;
1638 u32 current_mclk;
1639 u32 default_sclk;
1640 u32 default_mclk;
1641 struct amdgpu_i2c_chan *i2c_bus;
1642 /* internal thermal controller on rv6xx+ */
1643 enum amdgpu_int_thermal_type int_thermal_type;
1644 struct device *int_hwmon_dev;
1645 /* fan control parameters */
1646 bool no_fan;
1647 u8 fan_pulses_per_revolution;
1648 u8 fan_min_rpm;
1649 u8 fan_max_rpm;
1650 /* dpm */
1651 bool dpm_enabled;
1652 struct amdgpu_dpm dpm;
1653 const struct firmware *fw; /* SMC firmware */
1654 uint32_t fw_version;
1655 const struct amdgpu_dpm_funcs *funcs;
1656};
1657
1658/*
1659 * UVD
1660 */
1661#define AMDGPU_MAX_UVD_HANDLES 10
1662#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1663#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1664#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1665
1666struct amdgpu_uvd {
1667 struct amdgpu_bo *vcpu_bo;
1668 void *cpu_addr;
1669 uint64_t gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001670 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1671 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1672 struct delayed_work idle_work;
1673 const struct firmware *fw; /* UVD firmware */
1674 struct amdgpu_ring ring;
1675 struct amdgpu_irq_src irq;
1676 bool address_64_bit;
1677};
1678
1679/*
1680 * VCE
1681 */
1682#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001683#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1684
Alex Deucher6a585772015-07-10 14:16:24 -04001685#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1686#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1687
Alex Deucher97b2e202015-04-20 16:51:00 -04001688struct amdgpu_vce {
1689 struct amdgpu_bo *vcpu_bo;
1690 uint64_t gpu_addr;
1691 unsigned fw_version;
1692 unsigned fb_version;
1693 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1694 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001695 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001696 struct delayed_work idle_work;
1697 const struct firmware *fw; /* VCE firmware */
1698 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1699 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001700 unsigned harvest_config;
Alex Deucher97b2e202015-04-20 16:51:00 -04001701};
1702
1703/*
1704 * SDMA
1705 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001706struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001707 /* SDMA firmware */
1708 const struct firmware *fw;
1709 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001710 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001711
1712 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001713 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001714};
1715
Alex Deucherc113ea12015-10-08 16:30:37 -04001716struct amdgpu_sdma {
1717 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1718 struct amdgpu_irq_src trap_irq;
1719 struct amdgpu_irq_src illegal_inst_irq;
1720 int num_instances;
1721};
1722
Alex Deucher97b2e202015-04-20 16:51:00 -04001723/*
1724 * Firmware
1725 */
1726struct amdgpu_firmware {
1727 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1728 bool smu_load;
1729 struct amdgpu_bo *fw_buf;
1730 unsigned int fw_size;
1731};
1732
1733/*
1734 * Benchmarking
1735 */
1736void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1737
1738
1739/*
1740 * Testing
1741 */
1742void amdgpu_test_moves(struct amdgpu_device *adev);
1743void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1744 struct amdgpu_ring *cpA,
1745 struct amdgpu_ring *cpB);
1746void amdgpu_test_syncing(struct amdgpu_device *adev);
1747
1748/*
1749 * MMU Notifier
1750 */
1751#if defined(CONFIG_MMU_NOTIFIER)
1752int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1753void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1754#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001755static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001756{
1757 return -ENODEV;
1758}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001759static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001760#endif
1761
1762/*
1763 * Debugfs
1764 */
1765struct amdgpu_debugfs {
1766 struct drm_info_list *files;
1767 unsigned num_files;
1768};
1769
1770int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1771 struct drm_info_list *files,
1772 unsigned nfiles);
1773int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1774
1775#if defined(CONFIG_DEBUG_FS)
1776int amdgpu_debugfs_init(struct drm_minor *minor);
1777void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1778#endif
1779
1780/*
1781 * amdgpu smumgr functions
1782 */
1783struct amdgpu_smumgr_funcs {
1784 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1785 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1786 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1787};
1788
1789/*
1790 * amdgpu smumgr
1791 */
1792struct amdgpu_smumgr {
1793 struct amdgpu_bo *toc_buf;
1794 struct amdgpu_bo *smu_buf;
1795 /* asic priv smu data */
1796 void *priv;
1797 spinlock_t smu_lock;
1798 /* smumgr functions */
1799 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1800 /* ucode loading complete flag */
1801 uint32_t fw_flags;
1802};
1803
1804/*
1805 * ASIC specific register table accessible by UMD
1806 */
1807struct amdgpu_allowed_register_entry {
1808 uint32_t reg_offset;
1809 bool untouched;
1810 bool grbm_indexed;
1811};
1812
1813struct amdgpu_cu_info {
1814 uint32_t number; /* total active CU number */
1815 uint32_t ao_cu_mask;
1816 uint32_t bitmap[4][4];
1817};
1818
1819
1820/*
1821 * ASIC specific functions.
1822 */
1823struct amdgpu_asic_funcs {
1824 bool (*read_disabled_bios)(struct amdgpu_device *adev);
1825 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1826 u32 sh_num, u32 reg_offset, u32 *value);
1827 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1828 int (*reset)(struct amdgpu_device *adev);
1829 /* wait for mc_idle */
1830 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1831 /* get the reference clock */
1832 u32 (*get_xclk)(struct amdgpu_device *adev);
1833 /* get the gpu clock counter */
1834 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1835 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1836 /* MM block clocks */
1837 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1838 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1839};
1840
1841/*
1842 * IOCTL.
1843 */
1844int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1845 struct drm_file *filp);
1846int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1847 struct drm_file *filp);
1848
1849int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1850 struct drm_file *filp);
1851int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1852 struct drm_file *filp);
1853int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1854 struct drm_file *filp);
1855int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1856 struct drm_file *filp);
1857int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1858 struct drm_file *filp);
1859int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1860 struct drm_file *filp);
1861int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1862int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1863
1864int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1865 struct drm_file *filp);
1866
1867/* VRAM scratch page for HDP bug, default vram page */
1868struct amdgpu_vram_scratch {
1869 struct amdgpu_bo *robj;
1870 volatile uint32_t *ptr;
1871 u64 gpu_addr;
1872};
1873
1874/*
1875 * ACPI
1876 */
1877struct amdgpu_atif_notification_cfg {
1878 bool enabled;
1879 int command_code;
1880};
1881
1882struct amdgpu_atif_notifications {
1883 bool display_switch;
1884 bool expansion_mode_change;
1885 bool thermal_state;
1886 bool forced_power_state;
1887 bool system_power_state;
1888 bool display_conf_change;
1889 bool px_gfx_switch;
1890 bool brightness_change;
1891 bool dgpu_display_event;
1892};
1893
1894struct amdgpu_atif_functions {
1895 bool system_params;
1896 bool sbios_requests;
1897 bool select_active_disp;
1898 bool lid_state;
1899 bool get_tv_standard;
1900 bool set_tv_standard;
1901 bool get_panel_expansion_mode;
1902 bool set_panel_expansion_mode;
1903 bool temperature_change;
1904 bool graphics_device_types;
1905};
1906
1907struct amdgpu_atif {
1908 struct amdgpu_atif_notifications notifications;
1909 struct amdgpu_atif_functions functions;
1910 struct amdgpu_atif_notification_cfg notification_cfg;
1911 struct amdgpu_encoder *encoder_for_bl;
1912};
1913
1914struct amdgpu_atcs_functions {
1915 bool get_ext_state;
1916 bool pcie_perf_req;
1917 bool pcie_dev_rdy;
1918 bool pcie_bus_width;
1919};
1920
1921struct amdgpu_atcs {
1922 struct amdgpu_atcs_functions functions;
1923};
1924
Alex Deucher97b2e202015-04-20 16:51:00 -04001925/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001926 * CGS
1927 */
1928void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1929void amdgpu_cgs_destroy_device(void *cgs_device);
1930
1931
1932/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001933 * Core structure, functions and helpers.
1934 */
1935typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1936typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1937
1938typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1939typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1940
Alex Deucher8faf0e02015-07-28 11:50:31 -04001941struct amdgpu_ip_block_status {
1942 bool valid;
1943 bool sw;
1944 bool hw;
1945};
1946
Alex Deucher97b2e202015-04-20 16:51:00 -04001947struct amdgpu_device {
1948 struct device *dev;
1949 struct drm_device *ddev;
1950 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001951
1952 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001953 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001954 uint32_t family;
1955 uint32_t rev_id;
1956 uint32_t external_rev_id;
1957 unsigned long flags;
1958 int usec_timeout;
1959 const struct amdgpu_asic_funcs *asic_funcs;
1960 bool shutdown;
1961 bool suspend;
1962 bool need_dma32;
1963 bool accel_working;
Alex Deucher97b2e202015-04-20 16:51:00 -04001964 struct work_struct reset_work;
1965 struct notifier_block acpi_nb;
1966 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1967 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1968 unsigned debugfs_count;
1969#if defined(CONFIG_DEBUG_FS)
1970 struct dentry *debugfs_regs;
1971#endif
1972 struct amdgpu_atif atif;
1973 struct amdgpu_atcs atcs;
1974 struct mutex srbm_mutex;
1975 /* GRBM index mutex. Protects concurrent access to GRBM index */
1976 struct mutex grbm_idx_mutex;
1977 struct dev_pm_domain vga_pm_domain;
1978 bool have_disp_power_ref;
1979
1980 /* BIOS */
1981 uint8_t *bios;
1982 bool is_atom_bios;
1983 uint16_t bios_header_start;
1984 struct amdgpu_bo *stollen_vga_memory;
1985 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1986
1987 /* Register/doorbell mmio */
1988 resource_size_t rmmio_base;
1989 resource_size_t rmmio_size;
1990 void __iomem *rmmio;
1991 /* protects concurrent MM_INDEX/DATA based register access */
1992 spinlock_t mmio_idx_lock;
1993 /* protects concurrent SMC based register access */
1994 spinlock_t smc_idx_lock;
1995 amdgpu_rreg_t smc_rreg;
1996 amdgpu_wreg_t smc_wreg;
1997 /* protects concurrent PCIE register access */
1998 spinlock_t pcie_idx_lock;
1999 amdgpu_rreg_t pcie_rreg;
2000 amdgpu_wreg_t pcie_wreg;
2001 /* protects concurrent UVD register access */
2002 spinlock_t uvd_ctx_idx_lock;
2003 amdgpu_rreg_t uvd_ctx_rreg;
2004 amdgpu_wreg_t uvd_ctx_wreg;
2005 /* protects concurrent DIDT register access */
2006 spinlock_t didt_idx_lock;
2007 amdgpu_rreg_t didt_rreg;
2008 amdgpu_wreg_t didt_wreg;
2009 /* protects concurrent ENDPOINT (audio) register access */
2010 spinlock_t audio_endpt_idx_lock;
2011 amdgpu_block_rreg_t audio_endpt_rreg;
2012 amdgpu_block_wreg_t audio_endpt_wreg;
2013 void __iomem *rio_mem;
2014 resource_size_t rio_mem_size;
2015 struct amdgpu_doorbell doorbell;
2016
2017 /* clock/pll info */
2018 struct amdgpu_clock clock;
2019
2020 /* MC */
2021 struct amdgpu_mc mc;
2022 struct amdgpu_gart gart;
2023 struct amdgpu_dummy_page dummy_page;
2024 struct amdgpu_vm_manager vm_manager;
2025
2026 /* memory management */
2027 struct amdgpu_mman mman;
2028 struct amdgpu_gem gem;
2029 struct amdgpu_vram_scratch vram_scratch;
2030 struct amdgpu_wb wb;
2031 atomic64_t vram_usage;
2032 atomic64_t vram_vis_usage;
2033 atomic64_t gtt_usage;
2034 atomic64_t num_bytes_moved;
Marek Olšákd94aed52015-05-05 21:13:49 +02002035 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002036
2037 /* display */
2038 struct amdgpu_mode_info mode_info;
2039 struct work_struct hotplug_work;
2040 struct amdgpu_irq_src crtc_irq;
2041 struct amdgpu_irq_src pageflip_irq;
2042 struct amdgpu_irq_src hpd_irq;
2043
2044 /* rings */
Alex Deucher97b2e202015-04-20 16:51:00 -04002045 unsigned fence_context;
2046 struct mutex ring_lock;
2047 unsigned num_rings;
2048 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2049 bool ib_pool_ready;
2050 struct amdgpu_sa_manager ring_tmp_bo;
2051
2052 /* interrupts */
2053 struct amdgpu_irq irq;
2054
2055 /* dpm */
2056 struct amdgpu_pm pm;
2057 u32 cg_flags;
2058 u32 pg_flags;
2059
2060 /* amdgpu smumgr */
2061 struct amdgpu_smumgr smu;
2062
2063 /* gfx */
2064 struct amdgpu_gfx gfx;
2065
2066 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04002067 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04002068
2069 /* uvd */
2070 bool has_uvd;
2071 struct amdgpu_uvd uvd;
2072
2073 /* vce */
2074 struct amdgpu_vce vce;
2075
2076 /* firmwares */
2077 struct amdgpu_firmware firmware;
2078
2079 /* GDS */
2080 struct amdgpu_gds gds;
2081
2082 const struct amdgpu_ip_block_version *ip_blocks;
2083 int num_ip_blocks;
Alex Deucher8faf0e02015-07-28 11:50:31 -04002084 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002085 struct mutex mn_lock;
2086 DECLARE_HASHTABLE(mn_hash, 7);
2087
2088 /* tracking pinned memory */
2089 u64 vram_pin_size;
2090 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002091
2092 /* amdkfd interface */
2093 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002094
2095 /* kernel conext for IB submission */
Christian König47f38502015-08-04 17:51:05 +02002096 struct amdgpu_ctx kernel_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -04002097};
2098
2099bool amdgpu_device_is_px(struct drm_device *dev);
2100int amdgpu_device_init(struct amdgpu_device *adev,
2101 struct drm_device *ddev,
2102 struct pci_dev *pdev,
2103 uint32_t flags);
2104void amdgpu_device_fini(struct amdgpu_device *adev);
2105int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2106
2107uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2108 bool always_indirect);
2109void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2110 bool always_indirect);
2111u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2112void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2113
2114u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2115void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2116
2117/*
2118 * Cast helper
2119 */
2120extern const struct fence_ops amdgpu_fence_ops;
2121static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
2122{
2123 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
2124
2125 if (__f->base.ops == &amdgpu_fence_ops)
2126 return __f;
2127
2128 return NULL;
2129}
2130
2131/*
2132 * Registers read & write functions.
2133 */
2134#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2135#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2136#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2137#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2138#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2139#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2140#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2141#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2142#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2143#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2144#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2145#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2146#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2147#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2148#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2149#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2150#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2151#define WREG32_P(reg, val, mask) \
2152 do { \
2153 uint32_t tmp_ = RREG32(reg); \
2154 tmp_ &= (mask); \
2155 tmp_ |= ((val) & ~(mask)); \
2156 WREG32(reg, tmp_); \
2157 } while (0)
2158#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2159#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2160#define WREG32_PLL_P(reg, val, mask) \
2161 do { \
2162 uint32_t tmp_ = RREG32_PLL(reg); \
2163 tmp_ &= (mask); \
2164 tmp_ |= ((val) & ~(mask)); \
2165 WREG32_PLL(reg, tmp_); \
2166 } while (0)
2167#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2168#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2169#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2170
2171#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2172#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2173
2174#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2175#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2176
2177#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2178 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2179 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2180
2181#define REG_GET_FIELD(value, reg, field) \
2182 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2183
2184/*
2185 * BIOS helpers.
2186 */
2187#define RBIOS8(i) (adev->bios[i])
2188#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2189#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2190
2191/*
2192 * RING helpers.
2193 */
2194static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2195{
2196 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002197 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002198 ring->ring[ring->wptr++] = v;
2199 ring->wptr &= ring->ptr_mask;
2200 ring->count_dw--;
2201 ring->ring_free_dw--;
2202}
2203
Alex Deucherc113ea12015-10-08 16:30:37 -04002204static inline struct amdgpu_sdma_instance *
2205amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002206{
2207 struct amdgpu_device *adev = ring->adev;
2208 int i;
2209
Alex Deucherc113ea12015-10-08 16:30:37 -04002210 for (i = 0; i < adev->sdma.num_instances; i++)
2211 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002212 break;
2213
2214 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04002215 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002216 else
2217 return NULL;
2218}
2219
Alex Deucher97b2e202015-04-20 16:51:00 -04002220/*
2221 * ASICs macro.
2222 */
2223#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2224#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2225#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2226#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2227#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2228#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2229#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2230#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
2231#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2232#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2233#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2234#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2235#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2236#define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
2237#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
2238#define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
2239#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2240#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2241#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002242#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2243#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2244#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2245#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2246#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002247#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002248#define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
2249#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002250#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002251#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2252#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2253#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2254#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2255#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2256#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2257#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2258#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2259#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2260#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2261#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2262#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2263#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2264#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2265#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2266#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2267#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2268#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2269#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002270#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08002271#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucher97b2e202015-04-20 16:51:00 -04002272#define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
2273#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2274#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2275#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2276#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
2277#define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
2278#define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
2279#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
2280#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
2281#define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
2282#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
2283#define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
Sonny Jiangb7a07762015-05-28 15:47:53 -04002284#define amdgpu_dpm_powergate_vce(adev, g) (adev)->pm.funcs->powergate_vce((adev), (g))
Alex Deucher97b2e202015-04-20 16:51:00 -04002285#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
2286#define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
2287#define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
2288#define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
2289#define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
2290
2291#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2292
2293/* Common functions */
2294int amdgpu_gpu_reset(struct amdgpu_device *adev);
2295void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2296bool amdgpu_card_posted(struct amdgpu_device *adev);
2297void amdgpu_update_display_priority(struct amdgpu_device *adev);
2298bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002299struct amdgpu_cs_parser *amdgpu_cs_parser_create(struct amdgpu_device *adev,
2300 struct drm_file *filp,
2301 struct amdgpu_ctx *ctx,
2302 struct amdgpu_ib *ibs,
2303 uint32_t num_ibs);
2304
Alex Deucher97b2e202015-04-20 16:51:00 -04002305int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2306int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2307 u32 ip_instance, u32 ring,
2308 struct amdgpu_ring **out_ring);
2309void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2310bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
2311int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2312 uint32_t flags);
2313bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
2314bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2315uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2316 struct ttm_mem_reg *mem);
2317void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2318void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2319void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2320void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2321 const u32 *registers,
2322 const u32 array_size);
2323
2324bool amdgpu_device_is_px(struct drm_device *dev);
2325/* atpx handler */
2326#if defined(CONFIG_VGA_SWITCHEROO)
2327void amdgpu_register_atpx_handler(void);
2328void amdgpu_unregister_atpx_handler(void);
2329#else
2330static inline void amdgpu_register_atpx_handler(void) {}
2331static inline void amdgpu_unregister_atpx_handler(void) {}
2332#endif
2333
2334/*
2335 * KMS
2336 */
2337extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2338extern int amdgpu_max_kms_ioctl;
2339
2340int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2341int amdgpu_driver_unload_kms(struct drm_device *dev);
2342void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2343int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2344void amdgpu_driver_postclose_kms(struct drm_device *dev,
2345 struct drm_file *file_priv);
2346void amdgpu_driver_preclose_kms(struct drm_device *dev,
2347 struct drm_file *file_priv);
2348int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2349int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2350u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc);
2351int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc);
2352void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc);
2353int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
2354 int *max_error,
2355 struct timeval *vblank_time,
2356 unsigned flags);
2357long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2358 unsigned long arg);
2359
2360/*
2361 * vm
2362 */
2363int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2364void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2365struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
2366 struct amdgpu_vm *vm,
2367 struct list_head *head);
Christian König7f8a5292015-07-20 16:09:40 +02002368int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
2369 struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -04002370void amdgpu_vm_flush(struct amdgpu_ring *ring,
2371 struct amdgpu_vm *vm,
Chunming Zhou3c623382015-08-20 18:33:59 +08002372 struct fence *updates);
Alex Deucher97b2e202015-04-20 16:51:00 -04002373void amdgpu_vm_fence(struct amdgpu_device *adev,
2374 struct amdgpu_vm *vm,
2375 struct amdgpu_fence *fence);
2376uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
2377int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
2378 struct amdgpu_vm *vm);
2379int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2380 struct amdgpu_vm *vm);
2381int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
monk.liucfe2c972015-05-26 15:01:54 +08002382 struct amdgpu_vm *vm, struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -04002383int amdgpu_vm_bo_update(struct amdgpu_device *adev,
2384 struct amdgpu_bo_va *bo_va,
2385 struct ttm_mem_reg *mem);
2386void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2387 struct amdgpu_bo *bo);
2388struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
2389 struct amdgpu_bo *bo);
2390struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2391 struct amdgpu_vm *vm,
2392 struct amdgpu_bo *bo);
2393int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2394 struct amdgpu_bo_va *bo_va,
2395 uint64_t addr, uint64_t offset,
2396 uint64_t size, uint32_t flags);
2397int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2398 struct amdgpu_bo_va *bo_va,
2399 uint64_t addr);
2400void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2401 struct amdgpu_bo_va *bo_va);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002402int amdgpu_vm_free_job(struct amdgpu_job *job);
Alex Deucher97b2e202015-04-20 16:51:00 -04002403/*
2404 * functions used by amdgpu_encoder.c
2405 */
2406struct amdgpu_afmt_acr {
2407 u32 clock;
2408
2409 int n_32khz;
2410 int cts_32khz;
2411
2412 int n_44_1khz;
2413 int cts_44_1khz;
2414
2415 int n_48khz;
2416 int cts_48khz;
2417
2418};
2419
2420struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2421
2422/* amdgpu_acpi.c */
2423#if defined(CONFIG_ACPI)
2424int amdgpu_acpi_init(struct amdgpu_device *adev);
2425void amdgpu_acpi_fini(struct amdgpu_device *adev);
2426bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2427int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2428 u8 perf_req, bool advertise);
2429int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2430#else
2431static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2432static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2433#endif
2434
2435struct amdgpu_bo_va_mapping *
2436amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2437 uint64_t addr, struct amdgpu_bo **bo);
2438
2439#include "amdgpu_object.h"
2440
2441#endif