blob: 670afa29e30d0d5b97f7c60601d1e40793b5b499 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
30#include <sound/core.h>
31#include <sound/pcm.h>
32#include <sound/pcm_params.h>
33#include <sound/initval.h>
34#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020035#include <sound/dmaengine_pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040036
37#include "davinci-pcm.h"
38#include "davinci-mcasp.h"
39
Peter Ujfalusi70091a32013-11-14 11:35:29 +020040struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020041 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020042 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020043 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020044 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020045 struct device *dev;
46
47 /* McASP specific data */
48 int tdm_slots;
49 u8 op_mode;
50 u8 num_serializer;
51 u8 *serial_dir;
52 u8 version;
53 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020054 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020055
56 /* McASP FIFO related */
57 u8 txnumevt;
58 u8 rxnumevt;
59
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020060 bool dat_port;
61
Peter Ujfalusi21400a72013-11-14 11:35:26 +020062#ifdef CONFIG_PM_SLEEP
63 struct {
64 u32 txfmtctl;
65 u32 rxfmtctl;
66 u32 txfmt;
67 u32 rxfmt;
68 u32 aclkxctl;
69 u32 aclkrctl;
70 u32 pdir;
71 } context;
72#endif
73};
74
Peter Ujfalusif68205a2013-11-14 11:35:36 +020075static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
76 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040077{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020078 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040079 __raw_writel(__raw_readl(reg) | val, reg);
80}
81
Peter Ujfalusif68205a2013-11-14 11:35:36 +020082static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
83 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040084{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020085 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040086 __raw_writel((__raw_readl(reg) & ~(val)), reg);
87}
88
Peter Ujfalusif68205a2013-11-14 11:35:36 +020089static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
90 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040091{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020092 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040093 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
94}
95
Peter Ujfalusif68205a2013-11-14 11:35:36 +020096static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
97 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040098{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020099 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400100}
101
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200102static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400103{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200104 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400105}
106
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200107static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400108{
109 int i = 0;
110
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200111 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400112
113 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
114 /* loop count is to avoid the lock-up */
115 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200116 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400117 break;
118 }
119
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200120 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400121 printk(KERN_ERR "GBLCTL write error\n");
122}
123
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200124static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
125{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200126 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
127 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200128
129 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
130}
131
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200132static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400133{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200134 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
135 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200136
137 /*
138 * When ASYNC == 0 the transmit and receive sections operate
139 * synchronously from the transmit clock and frame sync. We need to make
140 * sure that the TX signlas are enabled when starting reception.
141 */
142 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200143 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
144 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200145 }
146
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200147 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
148 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400149
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200150 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
151 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
152 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400153
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200154 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
155 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200156
157 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200158 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400159}
160
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200161static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400162{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400163 u8 offset = 0, i;
164 u32 cnt;
165
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200166 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
167 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
168 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
169 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400170
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200171 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
172 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
173 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200174 for (i = 0; i < mcasp->num_serializer; i++) {
175 if (mcasp->serial_dir[i] == TX_MODE) {
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400176 offset = i;
177 break;
178 }
179 }
180
181 /* wait for TX ready */
182 cnt = 0;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200183 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400184 TXSTATE) && (cnt < 100000))
185 cnt++;
186
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200187 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400188}
189
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200190static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400191{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200192 u32 reg;
193
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200194 mcasp->streams++;
195
Chaithrika U S539d3d82009-09-23 10:12:08 -0400196 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200197 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200198 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200199 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
200 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530201 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200202 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400203 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200204 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200205 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200206 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
207 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530208 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200209 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400210 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400211}
212
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200213static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400214{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200215 /*
216 * In synchronous mode stop the TX clocks if no other stream is
217 * running
218 */
219 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200220 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200221
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200222 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
223 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400224}
225
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200226static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400227{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200228 u32 val = 0;
229
230 /*
231 * In synchronous mode keep TX clocks running if the capture stream is
232 * still running.
233 */
234 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
235 val = TXHCLKRST | TXCLKRST | TXFSRST;
236
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200237 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
238 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400239}
240
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200241static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400242{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200243 u32 reg;
244
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200245 mcasp->streams--;
246
Chaithrika U S539d3d82009-09-23 10:12:08 -0400247 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200248 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200249 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200250 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530251 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200252 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400253 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200254 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200255 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200256 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530257 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200258 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400259 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400260}
261
262static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
263 unsigned int fmt)
264{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200265 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200266 int ret = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400267
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200268 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200269 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
270 case SND_SOC_DAIFMT_DSP_B:
271 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200272 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
273 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Daniel Mack5296cf22012-10-04 15:08:42 +0200274 break;
275 default:
276 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200277 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
278 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Daniel Mack5296cf22012-10-04 15:08:42 +0200279
280 /* make 1st data bit occur one ACLK cycle after the frame sync */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200281 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(1));
282 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(1));
Daniel Mack5296cf22012-10-04 15:08:42 +0200283 break;
284 }
285
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400286 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
287 case SND_SOC_DAIFMT_CBS_CFS:
288 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200289 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
290 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400291
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200292 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
293 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400294
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200295 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
296 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400297 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400298 case SND_SOC_DAIFMT_CBM_CFS:
299 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200300 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
301 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400302
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200303 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
304 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400305
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200306 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
307 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400308 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400309 case SND_SOC_DAIFMT_CBM_CFM:
310 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200311 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
312 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400313
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200314 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
315 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400316
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200317 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
318 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400319 break;
320
321 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200322 ret = -EINVAL;
323 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400324 }
325
326 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
327 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200328 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
329 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400330
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200331 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
332 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400333 break;
334
335 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200336 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
337 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400338
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200339 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
340 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400341 break;
342
343 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200344 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
345 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400346
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200347 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
348 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400349 break;
350
351 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200352 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
353 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400354
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200355 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
356 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400357 break;
358
359 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200360 ret = -EINVAL;
361 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400362 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200363out:
364 pm_runtime_put_sync(mcasp->dev);
365 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400366}
367
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200368static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
369{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200370 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200371
372 switch (div_id) {
373 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200374 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200375 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200376 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200377 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
378 break;
379
380 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200381 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200382 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200383 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200384 ACLKRDIV(div - 1), ACLKRDIV_MASK);
385 break;
386
Daniel Mack1b3bc062012-12-05 18:20:38 +0100387 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200388 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100389 break;
390
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200391 default:
392 return -EINVAL;
393 }
394
395 return 0;
396}
397
Daniel Mack5b66aa22012-10-04 15:08:41 +0200398static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
399 unsigned int freq, int dir)
400{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200401 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200402
403 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200404 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
405 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
406 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200407 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200408 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
409 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
410 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200411 }
412
413 return 0;
414}
415
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200416static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100417 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400418{
Daniel Mackba764b32012-12-05 18:20:37 +0100419 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200420 u32 tx_rotate = (word_length / 4) & 0x7;
421 u32 rx_rotate = (32 - word_length) / 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100422 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400423
Daniel Mack1b3bc062012-12-05 18:20:38 +0100424 /*
425 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
426 * callback, take it into account here. That allows us to for example
427 * send 32 bits per channel to the codec, while only 16 of them carry
428 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200429 * The clock ratio is given for a full period of data (for I2S format
430 * both left and right channels), so it has to be divided by number of
431 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100432 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200433 if (mcasp->bclk_lrclk_ratio)
434 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100435
Daniel Mackba764b32012-12-05 18:20:37 +0100436 /* mapping of the XSSZ bit-field as described in the datasheet */
437 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400438
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200439 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200440 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
441 RXSSZ(0x0F));
442 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
443 TXSSZ(0x0F));
444 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
445 TXROT(7));
446 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
447 RXROT(7));
448 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200449 }
450
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200451 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400452
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400453 return 0;
454}
455
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200456static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Michal Bachraty2952b272013-02-28 16:07:08 +0100457 int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400458{
459 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400460 u8 tx_ser = 0;
461 u8 rx_ser = 0;
Michal Bachraty2952b272013-02-28 16:07:08 +0100462 u8 ser;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200463 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100464 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200465 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400466 /* Default configuration */
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200467 if (mcasp->version != MCASP_VERSION_4)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200468 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400469
470 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200471 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400472
473 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200474 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
475 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400476 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200477 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
478 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400479 }
480
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200481 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200482 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
483 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200484 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100485 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200486 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400487 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200488 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100489 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200490 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400491 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100492 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200493 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
494 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400495 }
496 }
497
Daniel Mackecf327c2013-03-08 14:19:38 +0100498 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
499 ser = tx_ser;
500 else
501 ser = rx_ser;
502
503 if (ser < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200504 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Daniel Mackecf327c2013-03-08 14:19:38 +0100505 "enabled in mcasp (%d)\n", channels, ser * slots);
506 return -EINVAL;
507 }
508
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200509 if (mcasp->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
510 if (mcasp->txnumevt * tx_ser > 64)
511 mcasp->txnumevt = 1;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400512
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200513 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200514 mcasp_mod_bits(mcasp, reg, tx_ser, NUMDMA_MASK);
515 mcasp_mod_bits(mcasp, reg, ((mcasp->txnumevt * tx_ser) << 8),
516 NUMEVT_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400517 }
518
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200519 if (mcasp->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
520 if (mcasp->rxnumevt * rx_ser > 64)
521 mcasp->rxnumevt = 1;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200522
523 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200524 mcasp_mod_bits(mcasp, reg, rx_ser, NUMDMA_MASK);
525 mcasp_mod_bits(mcasp, reg, ((mcasp->rxnumevt * rx_ser) << 8),
526 NUMEVT_MASK);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400527 }
Michal Bachraty2952b272013-02-28 16:07:08 +0100528
529 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400530}
531
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200532static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400533{
534 int i, active_slots;
535 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200536 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400537
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200538 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
539 dev_err(mcasp->dev, "tdm slot %d not supported\n",
540 mcasp->tdm_slots);
541 return -EINVAL;
542 }
543
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200544 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400545 for (i = 0; i < active_slots; i++)
546 mask |= (1 << i);
547
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200548 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400549
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200550 if (!mcasp->dat_port)
551 busel = TXSEL;
552
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200553 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
554 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
555 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
556 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400557
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200558 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
559 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
560 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
561 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400562
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200563 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400564}
565
566/* S/PDIF */
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200567static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400568{
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400569 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
570 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200571 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400572
573 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200574 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400575
576 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200577 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400578
579 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200580 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400581
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200582 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400583
584 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200585 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400586
587 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200588 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200589
590 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400591}
592
593static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
594 struct snd_pcm_hw_params *params,
595 struct snd_soc_dai *cpu_dai)
596{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200597 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400598 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200599 &mcasp->dma_params[substream->stream];
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200600 struct snd_dmaengine_dai_dma_data *dma_data =
601 &mcasp->dma_data[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400602 int word_length;
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400603 u8 fifo_level;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200604 u8 slots = mcasp->tdm_slots;
Michal Bachraty7c21a782013-04-19 15:28:03 +0200605 u8 active_serializers;
Michal Bachraty2952b272013-02-28 16:07:08 +0100606 int channels;
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200607 int ret;
Michal Bachraty2952b272013-02-28 16:07:08 +0100608 struct snd_interval *pcm_channels = hw_param_interval(params,
609 SNDRV_PCM_HW_PARAM_CHANNELS);
610 channels = pcm_channels->min;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400611
Michal Bachraty7c21a782013-04-19 15:28:03 +0200612 active_serializers = (channels + slots - 1) / slots;
613
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200614 if (mcasp_common_hw_param(mcasp, substream->stream, channels) == -EINVAL)
Michal Bachraty2952b272013-02-28 16:07:08 +0100615 return -EINVAL;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400616 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200617 fifo_level = mcasp->txnumevt * active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400618 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200619 fifo_level = mcasp->rxnumevt * active_serializers;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400620
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200621 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200622 ret = mcasp_dit_hw_param(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400623 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200624 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
625
626 if (ret)
627 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400628
629 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400630 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400631 case SNDRV_PCM_FORMAT_S8:
632 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100633 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400634 break;
635
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400636 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400637 case SNDRV_PCM_FORMAT_S16_LE:
638 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100639 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400640 break;
641
Daniel Mack21eb24d2012-10-09 09:35:16 +0200642 case SNDRV_PCM_FORMAT_U24_3LE:
643 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200644 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100645 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200646 break;
647
Daniel Mack6b7fa012012-10-09 11:56:40 +0200648 case SNDRV_PCM_FORMAT_U24_LE:
649 case SNDRV_PCM_FORMAT_S24_LE:
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400650 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400651 case SNDRV_PCM_FORMAT_S32_LE:
652 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100653 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400654 break;
655
656 default:
657 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
658 return -EINVAL;
659 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400660
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200661 if (mcasp->version == MCASP_VERSION_2 && !fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400662 dma_params->acnt = 4;
663 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400664 dma_params->acnt = dma_params->data_type;
665
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400666 dma_params->fifo_level = fifo_level;
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200667 dma_data->maxburst = fifo_level;
668
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200669 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400670
671 return 0;
672}
673
674static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
675 int cmd, struct snd_soc_dai *cpu_dai)
676{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200677 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400678 int ret = 0;
679
680 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400681 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530682 case SNDRV_PCM_TRIGGER_START:
683 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200684 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400685 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400686 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530687 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400688 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200689 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400690 break;
691
692 default:
693 ret = -EINVAL;
694 }
695
696 return ret;
697}
698
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000699static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
700 struct snd_soc_dai *dai)
701{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200702 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000703
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200704 if (mcasp->version == MCASP_VERSION_4)
705 snd_soc_dai_set_dma_data(dai, substream,
706 &mcasp->dma_data[substream->stream]);
707 else
708 snd_soc_dai_set_dma_data(dai, substream, mcasp->dma_params);
709
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000710 return 0;
711}
712
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100713static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000714 .startup = davinci_mcasp_startup,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400715 .trigger = davinci_mcasp_trigger,
716 .hw_params = davinci_mcasp_hw_params,
717 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200718 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200719 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400720};
721
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200722#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
723
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400724#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
725 SNDRV_PCM_FMTBIT_U8 | \
726 SNDRV_PCM_FMTBIT_S16_LE | \
727 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200728 SNDRV_PCM_FMTBIT_S24_LE | \
729 SNDRV_PCM_FMTBIT_U24_LE | \
730 SNDRV_PCM_FMTBIT_S24_3LE | \
731 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400732 SNDRV_PCM_FMTBIT_S32_LE | \
733 SNDRV_PCM_FMTBIT_U32_LE)
734
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000735static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400736 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000737 .name = "davinci-mcasp.0",
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400738 .playback = {
739 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100740 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400741 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400742 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400743 },
744 .capture = {
745 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100746 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400747 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400748 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400749 },
750 .ops = &davinci_mcasp_dai_ops,
751
752 },
753 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200754 .name = "davinci-mcasp.1",
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400755 .playback = {
756 .channels_min = 1,
757 .channels_max = 384,
758 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400759 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400760 },
761 .ops = &davinci_mcasp_dai_ops,
762 },
763
764};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400765
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700766static const struct snd_soc_component_driver davinci_mcasp_component = {
767 .name = "davinci-mcasp",
768};
769
Jyri Sarha256ba182013-10-18 18:37:42 +0300770/* Some HW specific values and defaults. The rest is filled in from DT. */
771static struct snd_platform_data dm646x_mcasp_pdata = {
772 .tx_dma_offset = 0x400,
773 .rx_dma_offset = 0x400,
774 .asp_chan_q = EVENTQ_0,
775 .version = MCASP_VERSION_1,
776};
777
778static struct snd_platform_data da830_mcasp_pdata = {
779 .tx_dma_offset = 0x2000,
780 .rx_dma_offset = 0x2000,
781 .asp_chan_q = EVENTQ_0,
782 .version = MCASP_VERSION_2,
783};
784
Peter Ujfalusib14899d2013-11-14 11:35:37 +0200785static struct snd_platform_data am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300786 .tx_dma_offset = 0,
787 .rx_dma_offset = 0,
788 .asp_chan_q = EVENTQ_0,
789 .version = MCASP_VERSION_3,
790};
791
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200792static struct snd_platform_data dra7_mcasp_pdata = {
793 .tx_dma_offset = 0x200,
794 .rx_dma_offset = 0x284,
795 .asp_chan_q = EVENTQ_0,
796 .version = MCASP_VERSION_4,
797};
798
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530799static const struct of_device_id mcasp_dt_ids[] = {
800 {
801 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300802 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530803 },
804 {
805 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300806 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530807 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530808 {
Jyri Sarha3af9e032013-10-18 18:37:44 +0300809 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +0200810 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530811 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200812 {
813 .compatible = "ti,dra7-mcasp-audio",
814 .data = &dra7_mcasp_pdata,
815 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530816 { /* sentinel */ }
817};
818MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
819
Peter Ujfalusiae726e92013-11-14 11:35:35 +0200820static int mcasp_reparent_fck(struct platform_device *pdev)
821{
822 struct device_node *node = pdev->dev.of_node;
823 struct clk *gfclk, *parent_clk;
824 const char *parent_name;
825 int ret;
826
827 if (!node)
828 return 0;
829
830 parent_name = of_get_property(node, "fck_parent", NULL);
831 if (!parent_name)
832 return 0;
833
834 gfclk = clk_get(&pdev->dev, "fck");
835 if (IS_ERR(gfclk)) {
836 dev_err(&pdev->dev, "failed to get fck\n");
837 return PTR_ERR(gfclk);
838 }
839
840 parent_clk = clk_get(NULL, parent_name);
841 if (IS_ERR(parent_clk)) {
842 dev_err(&pdev->dev, "failed to get parent clock\n");
843 ret = PTR_ERR(parent_clk);
844 goto err1;
845 }
846
847 ret = clk_set_parent(gfclk, parent_clk);
848 if (ret) {
849 dev_err(&pdev->dev, "failed to reparent fck\n");
850 goto err2;
851 }
852
853err2:
854 clk_put(parent_clk);
855err1:
856 clk_put(gfclk);
857 return ret;
858}
859
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530860static struct snd_platform_data *davinci_mcasp_set_pdata_from_of(
861 struct platform_device *pdev)
862{
863 struct device_node *np = pdev->dev.of_node;
864 struct snd_platform_data *pdata = NULL;
865 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +0530866 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +0300867 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530868
869 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530870 u32 val;
871 int i, ret = 0;
872
873 if (pdev->dev.platform_data) {
874 pdata = pdev->dev.platform_data;
875 return pdata;
876 } else if (match) {
Jyri Sarha256ba182013-10-18 18:37:42 +0300877 pdata = (struct snd_platform_data *) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530878 } else {
879 /* control shouldn't reach here. something is wrong */
880 ret = -EINVAL;
881 goto nodata;
882 }
883
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530884 ret = of_property_read_u32(np, "op-mode", &val);
885 if (ret >= 0)
886 pdata->op_mode = val;
887
888 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +0100889 if (ret >= 0) {
890 if (val < 2 || val > 32) {
891 dev_err(&pdev->dev,
892 "tdm-slots must be in rage [2-32]\n");
893 ret = -EINVAL;
894 goto nodata;
895 }
896
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530897 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +0100898 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530899
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530900 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
901 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530902 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300903 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
904 (sizeof(*of_serial_dir) * val),
905 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530906 if (!of_serial_dir) {
907 ret = -ENOMEM;
908 goto nodata;
909 }
910
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300911 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530912 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
913
Peter Ujfalusi1427e662013-10-18 18:37:46 +0300914 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530915 pdata->serial_dir = of_serial_dir;
916 }
917
Jyri Sarha4023fe62013-10-18 18:37:43 +0300918 ret = of_property_match_string(np, "dma-names", "tx");
919 if (ret < 0)
920 goto nodata;
921
922 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
923 &dma_spec);
924 if (ret < 0)
925 goto nodata;
926
927 pdata->tx_dma_channel = dma_spec.args[0];
928
929 ret = of_property_match_string(np, "dma-names", "rx");
930 if (ret < 0)
931 goto nodata;
932
933 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
934 &dma_spec);
935 if (ret < 0)
936 goto nodata;
937
938 pdata->rx_dma_channel = dma_spec.args[0];
939
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530940 ret = of_property_read_u32(np, "tx-num-evt", &val);
941 if (ret >= 0)
942 pdata->txnumevt = val;
943
944 ret = of_property_read_u32(np, "rx-num-evt", &val);
945 if (ret >= 0)
946 pdata->rxnumevt = val;
947
948 ret = of_property_read_u32(np, "sram-size-playback", &val);
949 if (ret >= 0)
950 pdata->sram_size_playback = val;
951
952 ret = of_property_read_u32(np, "sram-size-capture", &val);
953 if (ret >= 0)
954 pdata->sram_size_capture = val;
955
956 return pdata;
957
958nodata:
959 if (ret < 0) {
960 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
961 ret);
962 pdata = NULL;
963 }
964 return pdata;
965}
966
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400967static int davinci_mcasp_probe(struct platform_device *pdev)
968{
969 struct davinci_pcm_dma_params *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +0300970 struct resource *mem, *ioarea, *res, *dat;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400971 struct snd_platform_data *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200972 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +0100973 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400974
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530975 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
976 dev_err(&pdev->dev, "No platform data supplied\n");
977 return -EINVAL;
978 }
979
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200980 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +0100981 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200982 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400983 return -ENOMEM;
984
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530985 pdata = davinci_mcasp_set_pdata_from_of(pdev);
986 if (!pdata) {
987 dev_err(&pdev->dev, "no platform data\n");
988 return -EINVAL;
989 }
990
Jyri Sarha256ba182013-10-18 18:37:42 +0300991 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400992 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200993 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +0300994 "\"mpu\" mem resource not found, using index 0\n");
995 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
996 if (!mem) {
997 dev_err(&pdev->dev, "no mem resource?\n");
998 return -ENODEV;
999 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001000 }
1001
Julia Lawall96d31e22011-12-29 17:51:21 +01001002 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301003 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001004 if (!ioarea) {
1005 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001006 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001007 }
1008
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301009 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001010
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301011 ret = pm_runtime_get_sync(&pdev->dev);
1012 if (IS_ERR_VALUE(ret)) {
1013 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1014 return ret;
1015 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001016
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001017 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1018 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301019 dev_err(&pdev->dev, "ioremap failed\n");
1020 ret = -ENOMEM;
1021 goto err_release_clk;
1022 }
1023
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001024 mcasp->op_mode = pdata->op_mode;
1025 mcasp->tdm_slots = pdata->tdm_slots;
1026 mcasp->num_serializer = pdata->num_serializer;
1027 mcasp->serial_dir = pdata->serial_dir;
1028 mcasp->version = pdata->version;
1029 mcasp->txnumevt = pdata->txnumevt;
1030 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001031
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001032 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001033
Jyri Sarha256ba182013-10-18 18:37:42 +03001034 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001035 if (dat)
1036 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001037
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001038 dma_data = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Sekhar Nori48519f02010-07-19 12:31:16 +05301039 dma_data->asp_chan_q = pdata->asp_chan_q;
1040 dma_data->ram_chan_q = pdata->ram_chan_q;
Matt Porterb8ec56d2012-10-17 16:08:03 +02001041 dma_data->sram_pool = pdata->sram_pool;
Ben Gardinera0c83262011-05-18 09:27:45 -04001042 dma_data->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001043 if (dat)
1044 dma_data->dma_addr = dat->start;
1045 else
1046 dma_data->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001047
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001048 /* Unconditional dmaengine stuff */
1049 mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].addr = dma_data->dma_addr;
1050
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001051 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001052 if (res)
1053 dma_data->channel = res->start;
1054 else
1055 dma_data->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001056
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001057 dma_data = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Sekhar Nori48519f02010-07-19 12:31:16 +05301058 dma_data->asp_chan_q = pdata->asp_chan_q;
1059 dma_data->ram_chan_q = pdata->ram_chan_q;
Matt Porterb8ec56d2012-10-17 16:08:03 +02001060 dma_data->sram_pool = pdata->sram_pool;
Ben Gardinera0c83262011-05-18 09:27:45 -04001061 dma_data->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001062 if (dat)
1063 dma_data->dma_addr = dat->start;
1064 else
1065 dma_data->dma_addr = mem->start + pdata->rx_dma_offset;
1066
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001067 /* Unconditional dmaengine stuff */
1068 mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE].addr = dma_data->dma_addr;
1069
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001070 if (mcasp->version < MCASP_VERSION_3) {
1071 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
1072 /* dma_data->dma_addr is pointing to the data port address */
1073 mcasp->dat_port = true;
1074 } else {
1075 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1076 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001077
1078 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001079 if (res)
1080 dma_data->channel = res->start;
1081 else
1082 dma_data->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001083
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001084 /* Unconditional dmaengine stuff */
1085 mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data = "tx";
1086 mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE].filter_data = "rx";
1087
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001088 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001089
1090 mcasp_reparent_fck(pdev);
1091
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001092 ret = snd_soc_register_component(&pdev->dev, &davinci_mcasp_component,
1093 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001094
1095 if (ret != 0)
Julia Lawall96d31e22011-12-29 17:51:21 +01001096 goto err_release_clk;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301097
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001098 if (mcasp->version != MCASP_VERSION_4) {
1099 ret = davinci_soc_platform_register(&pdev->dev);
1100 if (ret) {
1101 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1102 goto err_unregister_component;
1103 }
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301104 }
1105
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001106 return 0;
1107
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001108err_unregister_component:
1109 snd_soc_unregister_component(&pdev->dev);
Vaibhav Bediaeef6d7b2011-02-09 18:39:53 +05301110err_release_clk:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301111 pm_runtime_put_sync(&pdev->dev);
1112 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001113 return ret;
1114}
1115
1116static int davinci_mcasp_remove(struct platform_device *pdev)
1117{
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001118 struct davinci_mcasp *mcasp = dev_get_drvdata(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001119
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001120 snd_soc_unregister_component(&pdev->dev);
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001121 if (mcasp->version != MCASP_VERSION_4)
1122 davinci_soc_platform_unregister(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301123
1124 pm_runtime_put_sync(&pdev->dev);
1125 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001126
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001127 return 0;
1128}
1129
Daniel Macka85e4192013-10-01 14:50:02 +02001130#ifdef CONFIG_PM_SLEEP
1131static int davinci_mcasp_suspend(struct device *dev)
1132{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001133 struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
Daniel Macka85e4192013-10-01 14:50:02 +02001134
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001135 mcasp->context.txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
1136 mcasp->context.rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
1137 mcasp->context.txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
1138 mcasp->context.rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
1139 mcasp->context.aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
1140 mcasp->context.aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
1141 mcasp->context.pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
Daniel Macka85e4192013-10-01 14:50:02 +02001142
1143 return 0;
1144}
1145
1146static int davinci_mcasp_resume(struct device *dev)
1147{
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001148 struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
Daniel Macka85e4192013-10-01 14:50:02 +02001149
Peter Ujfalusif68205a2013-11-14 11:35:36 +02001150 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, mcasp->context.txfmtctl);
1151 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, mcasp->context.rxfmtctl);
1152 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, mcasp->context.txfmt);
1153 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, mcasp->context.rxfmt);
1154 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, mcasp->context.aclkxctl);
1155 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, mcasp->context.aclkrctl);
1156 mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, mcasp->context.pdir);
Daniel Macka85e4192013-10-01 14:50:02 +02001157
1158 return 0;
1159}
1160#endif
1161
1162SIMPLE_DEV_PM_OPS(davinci_mcasp_pm_ops,
1163 davinci_mcasp_suspend,
1164 davinci_mcasp_resume);
1165
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001166static struct platform_driver davinci_mcasp_driver = {
1167 .probe = davinci_mcasp_probe,
1168 .remove = davinci_mcasp_remove,
1169 .driver = {
1170 .name = "davinci-mcasp",
1171 .owner = THIS_MODULE,
Daniel Macka85e4192013-10-01 14:50:02 +02001172 .pm = &davinci_mcasp_pm_ops,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301173 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001174 },
1175};
1176
Axel Linf9b8a512011-11-25 10:09:27 +08001177module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001178
1179MODULE_AUTHOR("Steve Chen");
1180MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1181MODULE_LICENSE("GPL");