blob: 02fce7fbcd8a2d06158efe7a3281e2ce87b44f7f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080038#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
Kyle McMartind6073d72009-05-26 12:27:34 -040040static int i915_modeset = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080041module_param_named(modeset, i915_modeset, int, 0400);
42
43unsigned int i915_fbpercrtc = 0;
44module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Jesse Barnes652c3932009-08-17 13:31:43 -070046unsigned int i915_powersave = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000047module_param_named(powersave, i915_powersave, int, 0600);
Jesse Barnes652c3932009-08-17 13:31:43 -070048
Jesse Barnes33814342010-01-14 20:48:02 +000049unsigned int i915_lvds_downclock = 0;
50module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
51
Chris Wilsond78cb502010-12-23 13:33:15 +000052bool i915_try_reset = true;
53module_param_named(reset, i915_try_reset, bool, 0600);
54
Kristian Høgsberg112b7152009-01-04 16:55:33 -050055static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +080056extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -050057
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050058#define INTEL_VGA_DEVICE(id, info) { \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050059 .class = PCI_CLASS_DISPLAY_VGA << 8, \
60 .class_mask = 0xffff00, \
61 .vendor = 0x8086, \
62 .device = id, \
63 .subvendor = PCI_ANY_ID, \
64 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050065 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -050066
Tobias Klauser9a7e8492010-05-20 10:33:46 +020067static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010068 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010069 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050070};
71
Tobias Klauser9a7e8492010-05-20 10:33:46 +020072static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010073 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +010074 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050075};
76
Tobias Klauser9a7e8492010-05-20 10:33:46 +020077static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010078 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040079 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010080 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050081};
82
Tobias Klauser9a7e8492010-05-20 10:33:46 +020083static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010084 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +010085 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050086};
87
Tobias Klauser9a7e8492010-05-20 10:33:46 +020088static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010089 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010090 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050091};
Tobias Klauser9a7e8492010-05-20 10:33:46 +020092static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010093 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -050094 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010095 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +010096 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050097};
Tobias Klauser9a7e8492010-05-20 10:33:46 +020098static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010099 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100100 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500101};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200102static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100103 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500104 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100105 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100106 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500107};
108
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200109static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100110 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100111 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100112 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500113};
114
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200115static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100116 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000117 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100118 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100119 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500120};
121
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200122static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100123 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100124 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100125 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500126};
127
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200128static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100129 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100130 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800131 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500132};
133
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200134static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100135 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000136 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100137 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100138 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800139 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500140};
141
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200142static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100143 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100144 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100145 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500146};
147
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200148static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100149 .gen = 5,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100150 .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800151 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500152};
153
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100155 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000156 .need_gfx_hws = 1, .has_hotplug = 1,
Alex Shi16c59ef2010-11-19 09:33:55 +0000157 .has_fbc = 0, /* disabled due to buggy hardware */
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800158 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500159};
160
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200161static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100162 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100163 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100164 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100165 .has_blt_ring = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800166};
167
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200168static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100169 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100170 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800171 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100172 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100173 .has_blt_ring = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800174};
175
Chris Wilson6103da02010-07-05 18:01:47 +0100176static const struct pci_device_id pciidlist[] = { /* aka */
177 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
178 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
179 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400180 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100181 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
182 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
183 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
184 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
185 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
186 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
187 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
188 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
189 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
190 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
191 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
192 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
193 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
194 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
195 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
196 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
197 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
198 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
199 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
200 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
201 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
202 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100203 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500204 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
205 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
206 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
207 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800208 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800209 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
210 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800211 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800212 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800213 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800214 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500215 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216};
217
Jesse Barnes79e53942008-11-07 14:24:08 -0800218#if defined(CONFIG_DRM_I915_KMS)
219MODULE_DEVICE_TABLE(pci, pciidlist);
220#endif
221
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800222#define INTEL_PCH_DEVICE_ID_MASK 0xff00
223#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
224
225void intel_detect_pch (struct drm_device *dev)
226{
227 struct drm_i915_private *dev_priv = dev->dev_private;
228 struct pci_dev *pch;
229
230 /*
231 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
232 * make graphics device passthrough work easy for VMM, that only
233 * need to expose ISA bridge to let driver know the real hardware
234 * underneath. This is a requirement from virtualization team.
235 */
236 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
237 if (pch) {
238 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
239 int id;
240 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
241
242 if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
243 dev_priv->pch_type = PCH_CPT;
244 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
245 }
246 }
247 pci_dev_put(pch);
248 }
249}
250
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000251void __gen6_force_wake_get(struct drm_i915_private *dev_priv)
252{
253 int count;
254
255 count = 0;
256 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
257 udelay(10);
258
259 I915_WRITE_NOTRACE(FORCEWAKE, 1);
260 POSTING_READ(FORCEWAKE);
261
262 count = 0;
263 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
264 udelay(10);
265}
266
267void __gen6_force_wake_put(struct drm_i915_private *dev_priv)
268{
269 I915_WRITE_NOTRACE(FORCEWAKE, 0);
270 POSTING_READ(FORCEWAKE);
271}
272
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100273static int i915_drm_freeze(struct drm_device *dev)
274{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100275 struct drm_i915_private *dev_priv = dev->dev_private;
276
Dave Airlie5bcf7192010-12-07 09:20:40 +1000277 drm_kms_helper_poll_disable(dev);
278
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100279 pci_save_state(dev->pdev);
280
281 /* If KMS is active, we do the leavevt stuff here */
282 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
283 int error = i915_gem_idle(dev);
284 if (error) {
285 dev_err(&dev->pdev->dev,
286 "GEM idle failed, resume might fail\n");
287 return error;
288 }
289 drm_irq_uninstall(dev);
290 }
291
292 i915_save_state(dev);
293
Chris Wilson44834a62010-08-19 16:09:23 +0100294 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100295
296 /* Modeset on resume, not lid events */
297 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100298
299 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100300}
301
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000302int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100303{
304 int error;
305
306 if (!dev || !dev->dev_private) {
307 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700308 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000309 return -ENODEV;
310 }
311
Dave Airlieb932ccb2008-02-20 10:02:20 +1000312 if (state.event == PM_EVENT_PRETHAW)
313 return 0;
314
Dave Airlie5bcf7192010-12-07 09:20:40 +1000315
316 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
317 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100318
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100319 error = i915_drm_freeze(dev);
320 if (error)
321 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000322
Dave Airlieb932ccb2008-02-20 10:02:20 +1000323 if (state.event == PM_EVENT_SUSPEND) {
324 /* Shut down the device */
325 pci_disable_device(dev->pdev);
326 pci_set_power_state(dev->pdev, PCI_D3hot);
327 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000328
329 return 0;
330}
331
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100332static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000333{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800334 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100335 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100336
Chris Wilsond1c3b172010-12-08 14:26:19 +0000337 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
338 mutex_lock(&dev->struct_mutex);
339 i915_gem_restore_gtt_mappings(dev);
340 mutex_unlock(&dev->struct_mutex);
341 }
342
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100343 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100344 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100345
Jesse Barnes5669fca2009-02-17 15:13:31 -0800346 /* KMS EnterVT equivalent */
347 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
348 mutex_lock(&dev->struct_mutex);
349 dev_priv->mm.suspended = 0;
350
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100351 error = i915_gem_init_ringbuffer(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800352 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800353
354 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100355
Zhao Yakui354ff962009-07-08 14:13:12 +0800356 /* Resume the modeset for every activated CRTC */
357 drm_helper_resume_force_mode(dev);
358 }
Jesse Barnes5669fca2009-02-17 15:13:31 -0800359
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800360 /* Clock gating state */
361 intel_enable_clock_gating(dev);
362
Chris Wilson44834a62010-08-19 16:09:23 +0100363 intel_opregion_init(dev);
364
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800365 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700366
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100367 return error;
368}
369
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000370int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100371{
Chris Wilson6eecba32010-09-08 09:45:11 +0100372 int ret;
373
Dave Airlie5bcf7192010-12-07 09:20:40 +1000374 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
375 return 0;
376
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100377 if (pci_enable_device(dev->pdev))
378 return -EIO;
379
380 pci_set_master(dev->pdev);
381
Chris Wilson6eecba32010-09-08 09:45:11 +0100382 ret = i915_drm_thaw(dev);
383 if (ret)
384 return ret;
385
386 drm_kms_helper_poll_enable(dev);
387 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000388}
389
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100390static int i8xx_do_reset(struct drm_device *dev, u8 flags)
391{
392 struct drm_i915_private *dev_priv = dev->dev_private;
393
394 if (IS_I85X(dev))
395 return -ENODEV;
396
397 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
398 POSTING_READ(D_STATE);
399
400 if (IS_I830(dev) || IS_845G(dev)) {
401 I915_WRITE(DEBUG_RESET_I830,
402 DEBUG_RESET_DISPLAY |
403 DEBUG_RESET_RENDER |
404 DEBUG_RESET_FULL);
405 POSTING_READ(DEBUG_RESET_I830);
406 msleep(1);
407
408 I915_WRITE(DEBUG_RESET_I830, 0);
409 POSTING_READ(DEBUG_RESET_I830);
410 }
411
412 msleep(1);
413
414 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
415 POSTING_READ(D_STATE);
416
417 return 0;
418}
419
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700420static int i965_reset_complete(struct drm_device *dev)
421{
422 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700423 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700424 return gdrst & 0x1;
425}
426
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700427static int i965_do_reset(struct drm_device *dev, u8 flags)
428{
429 u8 gdrst;
430
Chris Wilsonae681d92010-10-01 14:57:56 +0100431 /*
432 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
433 * well as the reset bit (GR/bit 0). Setting the GR bit
434 * triggers the reset; when done, the hardware will clear it.
435 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700436 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
437 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
438
439 return wait_for(i965_reset_complete(dev), 500);
440}
441
442static int ironlake_do_reset(struct drm_device *dev, u8 flags)
443{
444 struct drm_i915_private *dev_priv = dev->dev_private;
445 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
446 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
447 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448}
449
Eric Anholtcff458c2010-11-18 09:31:14 +0800450static int gen6_do_reset(struct drm_device *dev, u8 flags)
451{
452 struct drm_i915_private *dev_priv = dev->dev_private;
453
454 I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
455 return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
456}
457
Ben Gamari11ed50e2009-09-14 17:48:45 -0400458/**
459 * i965_reset - reset chip after a hang
460 * @dev: drm device to reset
461 * @flags: reset domains
462 *
463 * Reset the chip. Useful if a hang is detected. Returns zero on successful
464 * reset or otherwise an error code.
465 *
466 * Procedure is fairly simple:
467 * - reset the chip using the reset reg
468 * - re-init context state
469 * - re-init hardware status page
470 * - re-init ring buffer
471 * - re-init interrupt state
472 * - re-init display
473 */
Chris Wilsonf803aa52010-09-19 12:38:26 +0100474int i915_reset(struct drm_device *dev, u8 flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400475{
476 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400477 /*
478 * We really should only reset the display subsystem if we actually
479 * need to
480 */
481 bool need_display = true;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700482 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400483
Chris Wilsond78cb502010-12-23 13:33:15 +0000484 if (!i915_try_reset)
485 return 0;
486
Chris Wilson340479a2010-12-04 18:17:15 +0000487 if (!mutex_trylock(&dev->struct_mutex))
488 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400489
Chris Wilson069efc12010-09-30 16:53:18 +0100490 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400491
Chris Wilsonf803aa52010-09-19 12:38:26 +0100492 ret = -ENODEV;
Chris Wilsonae681d92010-10-01 14:57:56 +0100493 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
494 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
495 } else switch (INTEL_INFO(dev)->gen) {
Eric Anholtcff458c2010-11-18 09:31:14 +0800496 case 6:
497 ret = gen6_do_reset(dev, flags);
498 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100499 case 5:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700500 ret = ironlake_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100501 break;
502 case 4:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700503 ret = i965_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100504 break;
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100505 case 2:
506 ret = i8xx_do_reset(dev, flags);
507 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100508 }
Chris Wilsonae681d92010-10-01 14:57:56 +0100509 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700510 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100511 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100512 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100513 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400514 }
515
516 /* Ok, now get things going again... */
517
518 /*
519 * Everything depends on having the GTT running, so we need to start
520 * there. Fortunately we don't need to do this unless we reset the
521 * chip at a PCI level.
522 *
523 * Next we need to restore the context, but we don't use those
524 * yet either...
525 *
526 * Ring buffer needs to be re-initialized in the KMS case, or if X
527 * was running at the time of the reset (i.e. we weren't VT
528 * switched away).
529 */
530 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800531 !dev_priv->mm.suspended) {
Ben Gamari11ed50e2009-09-14 17:48:45 -0400532 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800533
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000534 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800535 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000536 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800537 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000538 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800539
Ben Gamari11ed50e2009-09-14 17:48:45 -0400540 mutex_unlock(&dev->struct_mutex);
541 drm_irq_uninstall(dev);
542 drm_irq_install(dev);
543 mutex_lock(&dev->struct_mutex);
544 }
545
Ben Gamari11ed50e2009-09-14 17:48:45 -0400546 mutex_unlock(&dev->struct_mutex);
Chris Wilson9fd98142010-09-18 08:08:06 +0100547
548 /*
549 * Perform a full modeset as on later generations, e.g. Ironlake, we may
550 * need to retrain the display link and cannot just restore the register
551 * values.
552 */
553 if (need_display) {
554 mutex_lock(&dev->mode_config.mutex);
555 drm_helper_resume_force_mode(dev);
556 mutex_unlock(&dev->mode_config.mutex);
557 }
558
Ben Gamari11ed50e2009-09-14 17:48:45 -0400559 return 0;
560}
561
562
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500563static int __devinit
564i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
565{
Jordan Crousedcdb1672010-05-27 13:40:25 -0600566 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500567}
568
569static void
570i915_pci_remove(struct pci_dev *pdev)
571{
572 struct drm_device *dev = pci_get_drvdata(pdev);
573
574 drm_put_dev(dev);
575}
576
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100577static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500578{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100579 struct pci_dev *pdev = to_pci_dev(dev);
580 struct drm_device *drm_dev = pci_get_drvdata(pdev);
581 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500582
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100583 if (!drm_dev || !drm_dev->dev_private) {
584 dev_err(dev, "DRM not initialized, aborting suspend.\n");
585 return -ENODEV;
586 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500587
Dave Airlie5bcf7192010-12-07 09:20:40 +1000588 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
589 return 0;
590
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100591 error = i915_drm_freeze(drm_dev);
592 if (error)
593 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500594
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100595 pci_disable_device(pdev);
596 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800597
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800598 return 0;
599}
600
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100601static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800602{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100603 struct pci_dev *pdev = to_pci_dev(dev);
604 struct drm_device *drm_dev = pci_get_drvdata(pdev);
605
606 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800607}
608
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100609static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800610{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100611 struct pci_dev *pdev = to_pci_dev(dev);
612 struct drm_device *drm_dev = pci_get_drvdata(pdev);
613
614 if (!drm_dev || !drm_dev->dev_private) {
615 dev_err(dev, "DRM not initialized, aborting suspend.\n");
616 return -ENODEV;
617 }
618
619 return i915_drm_freeze(drm_dev);
620}
621
622static int i915_pm_thaw(struct device *dev)
623{
624 struct pci_dev *pdev = to_pci_dev(dev);
625 struct drm_device *drm_dev = pci_get_drvdata(pdev);
626
627 return i915_drm_thaw(drm_dev);
628}
629
630static int i915_pm_poweroff(struct device *dev)
631{
632 struct pci_dev *pdev = to_pci_dev(dev);
633 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100634
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100635 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800636}
637
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100638static const struct dev_pm_ops i915_pm_ops = {
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800639 .suspend = i915_pm_suspend,
640 .resume = i915_pm_resume,
641 .freeze = i915_pm_freeze,
642 .thaw = i915_pm_thaw,
643 .poweroff = i915_pm_poweroff,
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100644 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800645};
646
Jesse Barnesde151cf2008-11-12 10:03:55 -0800647static struct vm_operations_struct i915_gem_vm_ops = {
648 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800649 .open = drm_gem_vm_open,
650 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800651};
652
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653static struct drm_driver driver = {
Dave Airlie792d2b92005-11-11 23:30:27 +1100654 /* don't use mtrr's here, the Xserver or user space app should
655 * deal with them for intel hardware.
656 */
Eric Anholt673a3942008-07-30 12:06:12 -0700657 .driver_features =
658 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
659 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
Dave Airlie22eae942005-11-10 22:16:34 +1100660 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000661 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -0700662 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +1100663 .lastclose = i915_driver_lastclose,
664 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -0700665 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +0100666
667 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
668 .suspend = i915_suspend,
669 .resume = i915_resume,
670
Dave Airliecda17382005-07-10 17:31:26 +1000671 .device_is_agp = i915_driver_device_is_agp,
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700672 .enable_vblank = i915_enable_vblank,
673 .disable_vblank = i915_disable_vblank,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100674 .get_vblank_timestamp = i915_get_vblank_timestamp,
675 .get_scanout_position = i915_get_crtc_scanoutpos,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 .irq_preinstall = i915_driver_irq_preinstall,
677 .irq_postinstall = i915_driver_irq_postinstall,
678 .irq_uninstall = i915_driver_irq_uninstall,
679 .irq_handler = i915_driver_irq_handler,
680 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +1000681 .master_create = i915_master_create,
682 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -0500683#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -0400684 .debugfs_init = i915_debugfs_init,
685 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -0500686#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700687 .gem_init_object = i915_gem_init_object,
688 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800689 .gem_vm_ops = &i915_gem_vm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 .ioctls = i915_ioctls,
691 .fops = {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000692 .owner = THIS_MODULE,
693 .open = drm_open,
694 .release = drm_release,
Arnd Bergmanned8b6702009-12-16 22:17:09 +0000695 .unlocked_ioctl = drm_ioctl,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800696 .mmap = drm_gem_mmap,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000697 .poll = drm_poll,
698 .fasync = drm_fasync,
Kristian Høgsbergc9a9c5e2009-09-12 04:33:34 +1000699 .read = drm_read,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000700#ifdef CONFIG_COMPAT
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000701 .compat_ioctl = i915_compat_ioctl,
Dave Airlie8ca7c1d2005-07-07 21:51:26 +1000702#endif
Arnd Bergmanndc880ab2010-07-06 18:54:47 +0200703 .llseek = noop_llseek,
Dave Airlie22eae942005-11-10 22:16:34 +1100704 },
705
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 .pci_driver = {
Dave Airlie22eae942005-11-10 22:16:34 +1100707 .name = DRIVER_NAME,
708 .id_table = pciidlist,
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500709 .probe = i915_pci_probe,
710 .remove = i915_pci_remove,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800711 .driver.pm = &i915_pm_ops,
Dave Airlie22eae942005-11-10 22:16:34 +1100712 },
Dave Airliebc5f4522007-11-05 12:50:58 +1000713
Dave Airlie22eae942005-11-10 22:16:34 +1100714 .name = DRIVER_NAME,
715 .desc = DRIVER_DESC,
716 .date = DRIVER_DATE,
717 .major = DRIVER_MAJOR,
718 .minor = DRIVER_MINOR,
719 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720};
721
722static int __init i915_init(void)
723{
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800724 if (!intel_agp_enabled) {
725 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
726 return -ENODEV;
727 }
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800730
731 /*
732 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
733 * explicitly disabled with the module pararmeter.
734 *
735 * Otherwise, just follow the parameter (defaulting to off).
736 *
737 * Allow optional vga_text_mode_force boot option to override
738 * the default behavior.
739 */
740#if defined(CONFIG_DRM_I915_KMS)
741 if (i915_modeset != 0)
742 driver.driver_features |= DRIVER_MODESET;
743#endif
744 if (i915_modeset == 1)
745 driver.driver_features |= DRIVER_MODESET;
746
747#ifdef CONFIG_VGA_CONSOLE
748 if (vgacon_text_force() && i915_modeset == -1)
749 driver.driver_features &= ~DRIVER_MODESET;
750#endif
751
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 return drm_init(&driver);
753}
754
755static void __exit i915_exit(void)
756{
757 drm_exit(&driver);
758}
759
760module_init(i915_init);
761module_exit(i915_exit);
762
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000763MODULE_AUTHOR(DRIVER_AUTHOR);
764MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765MODULE_LICENSE("GPL and additional rights");