blob: 5c1a86584079e305d523565897f3edc8c4c56cce [file] [log] [blame]
Andrew Vasquezfa90c542005-10-27 11:10:08 -07001/*
2 * QLogic Fibre Channel HBA Driver
Saurav Kashyap1e633952013-02-08 01:57:54 -05003 * Copyright (c) 2003-2013 QLogic Corporation
Andrew Vasquezfa90c542005-10-27 11:10:08 -07004 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
Andrew Vasquezabbd8872005-07-06 10:30:05 -070023#include <linux/interrupt.h>
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -040024#include <linux/workqueue.h>
Andrew Vasquez54333832005-11-09 15:49:04 -080025#include <linux/firmware.h>
Seokmann Ju14e660e2007-09-20 14:07:36 -070026#include <linux/aer.h>
Harihara Kadayam4d4df192008-04-03 13:13:26 -070027#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
andrew.vasquez@qlogic.com392e2f62006-01-31 16:05:02 -080033#include <scsi/scsi_transport_fc.h>
Giridhar Malavali9a069e12010-01-12 13:02:47 -080034#include <scsi/scsi_bsg_fc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Giridhar Malavali6e980162010-03-19 17:03:58 -070036#include "qla_bsg.h"
Giridhar Malavalia9083012010-04-12 17:59:55 -070037#include "qla_nx.h"
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -070038#define QLA2XXX_DRIVER_NAME "qla2xxx"
39#define QLA2XXX_APIDEV "ql2xapidev"
Andrew Vasquezcb630672006-05-17 15:09:45 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/*
42 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
43 * but that's fine as we don't look at the last 24 ones for
44 * ISP2100 HBAs.
45 */
46#define MAILBOX_REGISTER_COUNT_2100 8
Andrew Vasquez67ddda32012-02-09 11:14:08 -080047#define MAILBOX_REGISTER_COUNT_2200 24
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#define MAILBOX_REGISTER_COUNT 32
49
50#define QLA2200A_RISC_ROM_VER 4
51#define FPM_2300 6
52#define FPM_2310 7
53
54#include "qla_settings.h"
55
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -070056/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 * Data bit definitions
58 */
59#define BIT_0 0x1
60#define BIT_1 0x2
61#define BIT_2 0x4
62#define BIT_3 0x8
63#define BIT_4 0x10
64#define BIT_5 0x20
65#define BIT_6 0x40
66#define BIT_7 0x80
67#define BIT_8 0x100
68#define BIT_9 0x200
69#define BIT_10 0x400
70#define BIT_11 0x800
71#define BIT_12 0x1000
72#define BIT_13 0x2000
73#define BIT_14 0x4000
74#define BIT_15 0x8000
75#define BIT_16 0x10000
76#define BIT_17 0x20000
77#define BIT_18 0x40000
78#define BIT_19 0x80000
79#define BIT_20 0x100000
80#define BIT_21 0x200000
81#define BIT_22 0x400000
82#define BIT_23 0x800000
83#define BIT_24 0x1000000
84#define BIT_25 0x2000000
85#define BIT_26 0x4000000
86#define BIT_27 0x8000000
87#define BIT_28 0x10000000
88#define BIT_29 0x20000000
89#define BIT_30 0x40000000
90#define BIT_31 0x80000000
91
92#define LSB(x) ((uint8_t)(x))
93#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
94
95#define LSW(x) ((uint16_t)(x))
96#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
97
98#define LSD(x) ((uint32_t)((uint64_t)(x)))
99#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
100
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700101#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103/*
104 * I/O register
105*/
106
107#define RD_REG_BYTE(addr) readb(addr)
108#define RD_REG_WORD(addr) readw(addr)
109#define RD_REG_DWORD(addr) readl(addr)
110#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
111#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
112#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
113#define WRT_REG_BYTE(addr, data) writeb(data,addr)
114#define WRT_REG_WORD(addr, data) writew(data,addr)
115#define WRT_REG_DWORD(addr, data) writel(data,addr)
116
117/*
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400118 * ISP83XX specific remote register addresses
119 */
120#define QLA83XX_LED_PORT0 0x00201320
121#define QLA83XX_LED_PORT1 0x00201328
122#define QLA83XX_IDC_DEV_STATE 0x22102384
123#define QLA83XX_IDC_MAJOR_VERSION 0x22102380
124#define QLA83XX_IDC_MINOR_VERSION 0x22102398
125#define QLA83XX_IDC_DRV_PRESENCE 0x22102388
126#define QLA83XX_IDC_DRIVER_ACK 0x2210238c
127#define QLA83XX_IDC_CONTROL 0x22102390
128#define QLA83XX_IDC_AUDIT 0x22102394
129#define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c
130#define QLA83XX_DRIVER_LOCKID 0x22102104
131#define QLA83XX_DRIVER_LOCK 0x8111c028
132#define QLA83XX_DRIVER_UNLOCK 0x8111c02c
133#define QLA83XX_FLASH_LOCKID 0x22102100
134#define QLA83XX_FLASH_LOCK 0x8111c010
135#define QLA83XX_FLASH_UNLOCK 0x8111c014
136#define QLA83XX_DEV_PARTINFO1 0x221023e0
137#define QLA83XX_DEV_PARTINFO2 0x221023e4
138#define QLA83XX_FW_HEARTBEAT 0x221020b0
139#define QLA83XX_PEG_HALT_STATUS1 0x221020a8
140#define QLA83XX_PEG_HALT_STATUS2 0x221020ac
141
142/* 83XX: Macros defining 8200 AEN Reason codes */
143#define IDC_DEVICE_STATE_CHANGE BIT_0
144#define IDC_PEG_HALT_STATUS_CHANGE BIT_1
145#define IDC_NIC_FW_REPORTED_FAILURE BIT_2
146#define IDC_HEARTBEAT_FAILURE BIT_3
147
148/* 83XX: Macros defining 8200 AEN Error-levels */
149#define ERR_LEVEL_NON_FATAL 0x1
150#define ERR_LEVEL_RECOVERABLE_FATAL 0x2
151#define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
152
153/* 83XX: Macros for IDC Version */
154#define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
155#define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
156
157/* 83XX: Macros for scheduling dpc tasks */
158#define QLA83XX_NIC_CORE_RESET 0x1
159#define QLA83XX_IDC_STATE_HANDLER 0x2
160#define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
161
162/* 83XX: Macros for defining IDC-Control bits */
163#define QLA83XX_IDC_RESET_DISABLED BIT_0
164#define QLA83XX_IDC_GRACEFUL_RESET BIT_1
165
166/* 83XX: Macros for different timeouts */
167#define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
168#define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
169#define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
170
171/* 83XX: Macros for defining class in DEV-Partition Info register */
172#define QLA83XX_CLASS_TYPE_NONE 0x0
173#define QLA83XX_CLASS_TYPE_NIC 0x1
174#define QLA83XX_CLASS_TYPE_FCOE 0x2
175#define QLA83XX_CLASS_TYPE_ISCSI 0x3
176
177/* 83XX: Macros for IDC Lock-Recovery stages */
178#define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for
179 * lock-recovery
180 */
181#define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */
182
183/* 83XX: Macros for IDC Audit type */
184#define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of
185 * dev-state change to NEED-RESET
186 * or NEED-QUIESCENT
187 */
188#define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of
189 * reset-recovery completion is
190 * second
191 */
192
193/*
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800194 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
195 * 133Mhz slot.
196 */
197#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
198#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
199
200/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 * Fibre Channel device definitions.
202 */
203#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
Chad Dupuis642ef982012-02-09 11:15:57 -0800204#define MAX_FIBRE_DEVICES_2100 512
205#define MAX_FIBRE_DEVICES_2400 2048
206#define MAX_FIBRE_DEVICES_LOOP 128
207#define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
Chad Dupuis5f16b332012-08-22 14:21:00 -0400208#define LOOPID_MAP_SIZE (ha->max_fibre_devices)
Andrew Vasquezcc4731f2005-07-06 10:32:37 -0700209#define MAX_FIBRE_LUNS 0xFFFF
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210#define MAX_HOST_COUNT 16
211
212/*
213 * Host adapter default definitions.
214 */
215#define MAX_BUSES 1 /* We only have one bus today */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216#define MIN_LUNS 8
217#define MAX_LUNS MAX_FIBRE_LUNS
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700218#define MAX_CMDS_PER_LUN 255
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220/*
221 * Fibre Channel device definitions.
222 */
223#define SNS_LAST_LOOP_ID_2100 0xfe
224#define SNS_LAST_LOOP_ID_2300 0x7ff
225
226#define LAST_LOCAL_LOOP_ID 0x7d
227#define SNS_FL_PORT 0x7e
228#define FABRIC_CONTROLLER 0x7f
229#define SIMPLE_NAME_SERVER 0x80
230#define SNS_FIRST_LOOP_ID 0x81
231#define MANAGEMENT_SERVER 0xfe
232#define BROADCAST 0xff
233
Andrew Vasquez3d716442005-07-06 10:30:26 -0700234/*
235 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
236 * valid range of an N-PORT id is 0 through 0x7ef.
237 */
238#define NPH_LAST_HANDLE 0x7ef
Andrew Vasquezcca53352005-08-26 19:08:30 -0700239#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700240#define NPH_SNS 0x7fc /* FFFFFC */
241#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
242#define NPH_F_PORT 0x7fe /* FFFFFE */
243#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
244
245#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
246#include "qla_fw.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248/*
249 * Timeout timer counts in seconds
250 */
8482e1182005-04-17 15:04:54 -0500251#define PORT_RETRY_TIME 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#define LOOP_DOWN_TIMEOUT 60
253#define LOOP_DOWN_TIME 255 /* 240 */
254#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
255
Chad Dupuis8d93f552013-01-30 03:34:37 -0500256#define DEFAULT_OUTSTANDING_COMMANDS 1024
257#define MIN_OUTSTANDING_COMMANDS 128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258
259/* ISP request and response entry counts (37-65535) */
260#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
261#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
Andrew Vasquezd743de62009-03-24 09:08:15 -0700262#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
264#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700265#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
Nicholas Bellinger2d70c102012-05-15 14:34:28 -0400266#define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Anirban Chakraborty17d98632008-12-18 10:06:15 -0800268struct req_que;
269
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270/*
Arun Easibad75002010-05-04 15:01:30 -0700271 * (sd.h is not exported, hence local inclusion)
272 * Data Integrity Field tuple.
273 */
274struct sd_dif_tuple {
275 __be16 guard_tag; /* Checksum */
276 __be16 app_tag; /* Opaque storage */
277 __be32 ref_tag; /* Target LBA or indirect LBA */
278};
279
280/*
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700281 * SCSI Request Block
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 */
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800283struct srb_cmd {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 uint32_t request_sense_length;
286 uint8_t *request_sense_ptr;
Andrew Vasquezcf53b062009-08-20 11:06:04 -0700287 void *ctx;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800288};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290/*
291 * SRB flag definitions
292 */
Arun Easibad75002010-05-04 15:01:30 -0700293#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
294#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
295#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
296#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
297#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
298
299/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
300#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
302/*
Andrew Vasquezac280b62009-08-20 11:06:05 -0700303 * SRB extensions.
304 */
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700305struct srb_iocb {
306 union {
307 struct {
308 uint16_t flags;
309#define SRB_LOGIN_RETRIED BIT_0
310#define SRB_LOGIN_COND_PLOGI BIT_1
311#define SRB_LOGIN_SKIP_PRLI BIT_2
312 uint16_t data[2];
313 } logio;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700314 struct {
315 /*
316 * Values for flags field below are as
317 * defined in tsk_mgmt_entry struct
318 * for control_flags field in qla_fw.h.
319 */
320 uint32_t flags;
321 uint32_t lun;
322 uint32_t data;
323 } tmf;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700324 } u;
Andrew Vasquez99b0bec2010-05-04 15:01:25 -0700325
Andrew Vasquezac280b62009-08-20 11:06:05 -0700326 struct timer_list timer;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800327 void (*timeout)(void *);
Andrew Vasquezac280b62009-08-20 11:06:05 -0700328};
329
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700330/* Values for srb_ctx type */
331#define SRB_LOGIN_CMD 1
332#define SRB_LOGOUT_CMD 2
333#define SRB_ELS_CMD_RPT 3
334#define SRB_ELS_CMD_HST 4
335#define SRB_CT_CMD 5
336#define SRB_ADISC_CMD 6
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700337#define SRB_TM_CMD 7
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800338#define SRB_SCSI_CMD 8
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -0400339#define SRB_BIDI_CMD 9
Andrew Vasquezac280b62009-08-20 11:06:05 -0700340
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800341typedef struct srb {
342 atomic_t ref_count;
343 struct fc_port *fcport;
344 uint32_t handle;
345 uint16_t flags;
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800346 uint16_t type;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700347 char *name;
Andrew Vasquez57807902011-11-18 09:03:20 -0800348 int iocbs;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700349 union {
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800350 struct srb_iocb iocb_cmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700351 struct fc_bsg_job *bsg_job;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800352 struct srb_cmd scmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700353 } u;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800354 void (*done)(void *, void *, int);
355 void (*free)(void *, void *);
356} srb_t;
357
358#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
359#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
360#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
361
362#define GET_CMD_SENSE_LEN(sp) \
363 (sp->u.scmd.request_sense_length)
364#define SET_CMD_SENSE_LEN(sp, len) \
365 (sp->u.scmd.request_sense_length = len)
366#define GET_CMD_SENSE_PTR(sp) \
367 (sp->u.scmd.request_sense_ptr)
368#define SET_CMD_SENSE_PTR(sp, ptr) \
369 (sp->u.scmd.request_sense_ptr = ptr)
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800370
371struct msg_echo_lb {
372 dma_addr_t send_dma;
373 dma_addr_t rcv_dma;
374 uint16_t req_sg_cnt;
375 uint16_t rsp_sg_cnt;
376 uint16_t options;
377 uint32_t transfer_size;
378};
379
Andrew Vasquezac280b62009-08-20 11:06:05 -0700380/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 * ISP I/O Register Set structure definitions.
382 */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700383struct device_reg_2xxx {
384 uint16_t flash_address; /* Flash BIOS address */
385 uint16_t flash_data; /* Flash BIOS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 uint16_t unused_1[1]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700387 uint16_t ctrl_status; /* Control/Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700388#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
390#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
391
Andrew Vasquez3d716442005-07-06 10:30:26 -0700392 uint16_t ictrl; /* Interrupt control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
394#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
395
Andrew Vasquez3d716442005-07-06 10:30:26 -0700396 uint16_t istatus; /* Interrupt status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397#define ISR_RISC_INT BIT_3 /* RISC interrupt */
398
Andrew Vasquez3d716442005-07-06 10:30:26 -0700399 uint16_t semaphore; /* Semaphore */
400 uint16_t nvram; /* NVRAM register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401#define NVR_DESELECT 0
402#define NVR_BUSY BIT_15
403#define NVR_WRT_ENABLE BIT_14 /* Write enable */
404#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
405#define NVR_DATA_IN BIT_3
406#define NVR_DATA_OUT BIT_2
407#define NVR_SELECT BIT_1
408#define NVR_CLOCK BIT_0
409
Ravi Anand45aeaf12006-05-17 15:08:49 -0700410#define NVR_WAIT_CNT 20000
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 union {
413 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700414 uint16_t mailbox0;
415 uint16_t mailbox1;
416 uint16_t mailbox2;
417 uint16_t mailbox3;
418 uint16_t mailbox4;
419 uint16_t mailbox5;
420 uint16_t mailbox6;
421 uint16_t mailbox7;
422 uint16_t unused_2[59]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 } __attribute__((packed)) isp2100;
424 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700425 /* Request Queue */
426 uint16_t req_q_in; /* In-Pointer */
427 uint16_t req_q_out; /* Out-Pointer */
428 /* Response Queue */
429 uint16_t rsp_q_in; /* In-Pointer */
430 uint16_t rsp_q_out; /* Out-Pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
432 /* RISC to Host Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700433 uint32_t host_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434#define HSR_RISC_INT BIT_15 /* RISC interrupt */
435#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
436
437 /* Host to Host Semaphore */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700438 uint16_t host_semaphore;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700439 uint16_t unused_3[17]; /* Gap */
440 uint16_t mailbox0;
441 uint16_t mailbox1;
442 uint16_t mailbox2;
443 uint16_t mailbox3;
444 uint16_t mailbox4;
445 uint16_t mailbox5;
446 uint16_t mailbox6;
447 uint16_t mailbox7;
448 uint16_t mailbox8;
449 uint16_t mailbox9;
450 uint16_t mailbox10;
451 uint16_t mailbox11;
452 uint16_t mailbox12;
453 uint16_t mailbox13;
454 uint16_t mailbox14;
455 uint16_t mailbox15;
456 uint16_t mailbox16;
457 uint16_t mailbox17;
458 uint16_t mailbox18;
459 uint16_t mailbox19;
460 uint16_t mailbox20;
461 uint16_t mailbox21;
462 uint16_t mailbox22;
463 uint16_t mailbox23;
464 uint16_t mailbox24;
465 uint16_t mailbox25;
466 uint16_t mailbox26;
467 uint16_t mailbox27;
468 uint16_t mailbox28;
469 uint16_t mailbox29;
470 uint16_t mailbox30;
471 uint16_t mailbox31;
472 uint16_t fb_cmd;
473 uint16_t unused_4[10]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 } __attribute__((packed)) isp2300;
475 } u;
476
Andrew Vasquez3d716442005-07-06 10:30:26 -0700477 uint16_t fpm_diag_config;
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700478 uint16_t unused_5[0x4]; /* Gap */
479 uint16_t risc_hw;
480 uint16_t unused_5_1; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700481 uint16_t pcr; /* Processor Control Register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 uint16_t unused_6[0x5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700483 uint16_t mctr; /* Memory Configuration and Timing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 uint16_t unused_7[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700485 uint16_t fb_cmd_2100; /* Unused on 23XX */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 uint16_t unused_8[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700487 uint16_t hccr; /* Host command & control register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
489#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
490 /* HCCR commands */
491#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
492#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
493#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
494#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
495#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
496#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
497#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
498#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
499
500 uint16_t unused_9[5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700501 uint16_t gpiod; /* GPIO Data register. */
502 uint16_t gpioe; /* GPIO Enable register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503#define GPIO_LED_MASK 0x00C0
504#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
505#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
506#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
507#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800508#define GPIO_LED_ALL_OFF 0x0000
509#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
510#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
512 union {
513 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700514 uint16_t unused_10[8]; /* Gap */
515 uint16_t mailbox8;
516 uint16_t mailbox9;
517 uint16_t mailbox10;
518 uint16_t mailbox11;
519 uint16_t mailbox12;
520 uint16_t mailbox13;
521 uint16_t mailbox14;
522 uint16_t mailbox15;
523 uint16_t mailbox16;
524 uint16_t mailbox17;
525 uint16_t mailbox18;
526 uint16_t mailbox19;
527 uint16_t mailbox20;
528 uint16_t mailbox21;
529 uint16_t mailbox22;
530 uint16_t mailbox23; /* Also probe reg. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 } __attribute__((packed)) isp2200;
532 } u_end;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700533};
534
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800535struct device_reg_25xxmq {
Andrew Vasquez08029992009-03-24 09:07:55 -0700536 uint32_t req_q_in;
537 uint32_t req_q_out;
538 uint32_t rsp_q_in;
539 uint32_t rsp_q_out;
Arun Easiaa230bc2013-01-30 03:34:39 -0500540 uint32_t atio_q_in;
541 uint32_t atio_q_out;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800542};
543
Andrew Morton9a168bd2005-07-26 14:11:28 -0700544typedef union {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700545 struct device_reg_2xxx isp;
546 struct device_reg_24xx isp24;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800547 struct device_reg_25xxmq isp25mq;
Giridhar Malavalia9083012010-04-12 17:59:55 -0700548 struct device_reg_82xx isp82;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549} device_reg_t;
550
551#define ISP_REQ_Q_IN(ha, reg) \
552 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
553 &(reg)->u.isp2100.mailbox4 : \
554 &(reg)->u.isp2300.req_q_in)
555#define ISP_REQ_Q_OUT(ha, reg) \
556 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
557 &(reg)->u.isp2100.mailbox4 : \
558 &(reg)->u.isp2300.req_q_out)
559#define ISP_RSP_Q_IN(ha, reg) \
560 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
561 &(reg)->u.isp2100.mailbox5 : \
562 &(reg)->u.isp2300.rsp_q_in)
563#define ISP_RSP_Q_OUT(ha, reg) \
564 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
565 &(reg)->u.isp2100.mailbox5 : \
566 &(reg)->u.isp2300.rsp_q_out)
567
Arun Easiaa230bc2013-01-30 03:34:39 -0500568#define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
569#define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
570
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571#define MAILBOX_REG(ha, reg, num) \
572 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
573 (num < 8 ? \
574 &(reg)->u.isp2100.mailbox0 + (num) : \
575 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
576 &(reg)->u.isp2300.mailbox0 + (num))
577#define RD_MAILBOX_REG(ha, reg, num) \
578 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
579#define WRT_MAILBOX_REG(ha, reg, num, data) \
580 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
581
582#define FB_CMD_REG(ha, reg) \
583 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
584 &(reg)->fb_cmd_2100 : \
585 &(reg)->u.isp2300.fb_cmd)
586#define RD_FB_CMD_REG(ha, reg) \
587 RD_REG_WORD(FB_CMD_REG(ha, reg))
588#define WRT_FB_CMD_REG(ha, reg, data) \
589 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
590
591typedef struct {
592 uint32_t out_mb; /* outbound from driver */
593 uint32_t in_mb; /* Incoming from RISC */
594 uint16_t mb[MAILBOX_REGISTER_COUNT];
595 long buf_size;
596 void *bufp;
597 uint32_t tov;
598 uint8_t flags;
599#define MBX_DMA_IN BIT_0
600#define MBX_DMA_OUT BIT_1
601#define IOCTL_CMD BIT_2
602} mbx_cmd_t;
603
604#define MBX_TOV_SECONDS 30
605
606/*
607 * ISP product identification definitions in mailboxes after reset.
608 */
609#define PROD_ID_1 0x4953
610#define PROD_ID_2 0x0000
611#define PROD_ID_2a 0x5020
612#define PROD_ID_3 0x2020
613
614/*
615 * ISP mailbox Self-Test status codes
616 */
617#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
618#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
619#define MBS_BUSY 4 /* Busy. */
620
621/*
622 * ISP mailbox command complete status codes
623 */
624#define MBS_COMMAND_COMPLETE 0x4000
625#define MBS_INVALID_COMMAND 0x4001
626#define MBS_HOST_INTERFACE_ERROR 0x4002
627#define MBS_TEST_FAILED 0x4003
628#define MBS_COMMAND_ERROR 0x4005
629#define MBS_COMMAND_PARAMETER_ERROR 0x4006
630#define MBS_PORT_ID_USED 0x4007
631#define MBS_LOOP_ID_USED 0x4008
632#define MBS_ALL_IDS_IN_USE 0x4009
633#define MBS_NOT_LOGGED_IN 0x400A
Andrew Vasquez3d716442005-07-06 10:30:26 -0700634#define MBS_LINK_DOWN_ERROR 0x400B
635#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636
637/*
638 * ISP mailbox asynchronous event status codes
639 */
640#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
641#define MBA_RESET 0x8001 /* Reset Detected. */
642#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
643#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
644#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
645#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
646#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
647 /* occurred. */
648#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
649#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
650#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
651#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
652#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
653#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
654#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
655#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
656#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
657#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
658#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
659#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
660#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
661#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
662#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
663#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
664 /* used. */
Andrew Vasquez45ebeb52006-08-01 13:48:14 -0700665#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
667#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
668#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
669#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
670#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
671#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
672#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
673#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
674#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
675#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
676#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
677#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
678#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
679
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400680/* 83XX FCoE specific */
681#define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */
682
Arun Easifafbda92012-08-22 14:21:16 -0400683/* Interrupt type codes */
684#define INTR_ROM_MB_SUCCESS 0x1
685#define INTR_ROM_MB_FAILED 0x2
686#define INTR_MB_SUCCESS 0x10
687#define INTR_MB_FAILED 0x11
688#define INTR_ASYNC_EVENT 0x12
689#define INTR_RSP_QUE_UPDATE 0x13
690#define INTR_RSP_QUE_UPDATE_83XX 0x14
691#define INTR_ATIO_QUE_UPDATE 0x1C
692#define INTR_ATIO_RSP_QUE_UPDATE 0x1D
693
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800694/* ISP mailbox loopback echo diagnostic error code */
695#define MBS_LB_RESET 0x17
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696/*
697 * Firmware options 1, 2, 3.
698 */
699#define FO1_AE_ON_LIPF8 BIT_0
700#define FO1_AE_ALL_LIP_RESET BIT_1
701#define FO1_CTIO_RETRY BIT_3
702#define FO1_DISABLE_LIP_F7_SW BIT_4
703#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
Andrew Vasquez3d716442005-07-06 10:30:26 -0700704#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
706#define FO1_SET_EMPHASIS_SWING BIT_8
707#define FO1_AE_AUTO_BYPASS BIT_9
708#define FO1_ENABLE_PURE_IOCB BIT_10
709#define FO1_AE_PLOGI_RJT BIT_11
710#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
711#define FO1_AE_QUEUE_FULL BIT_13
712
713#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
714#define FO2_REV_LOOPBACK BIT_1
715
716#define FO3_ENABLE_EMERG_IOCB BIT_0
717#define FO3_AE_RND_ERROR BIT_1
718
Andrew Vasquez3d716442005-07-06 10:30:26 -0700719/* 24XX additional firmware options */
720#define ADD_FO_COUNT 3
721#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
722#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
723
724#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
725
726#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728/*
729 * ISP mailbox commands
730 */
731#define MBC_LOAD_RAM 1 /* Load RAM. */
732#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
733#define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
734#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
735#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
736#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
737#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
738#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
739#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
740#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
741#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
742#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
743#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
744#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -0700745#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
747#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
748#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
749#define MBC_RESET 0x18 /* Reset. */
750#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
751#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
752#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
753#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
754#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
755#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
756#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
757#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
758#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
759#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
760#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
761#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
762#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
763#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
Giridhar Malavali6246b8a2012-02-09 11:15:34 -0800764#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
766#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
Andrew Vasquezaf11f642012-02-09 11:15:43 -0800767#define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
769#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
770#define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
771#define MBC_DATA_RATE 0x5d /* Get RNID parameters */
772#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
773#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
774 /* Initialization Procedure */
775#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
776#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
777#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
778#define MBC_TARGET_RESET 0x66 /* Target Reset. */
779#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
780#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
781#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
782#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
783#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
784#define MBC_LIP_RESET 0x6c /* LIP reset. */
785#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
786 /* commandd. */
787#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
788#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
789#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
790#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
791#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
792#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
793#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
794#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
795#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
796#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
797#define MBC_LUN_RESET 0x7E /* Send LUN reset */
798
Andrew Vasquez3d716442005-07-06 10:30:26 -0700799/*
800 * ISP24xx mailbox commands
801 */
802#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
803#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
Andrew Vasquezd8b45212006-10-02 12:00:43 -0700804#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700805#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700806#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700807#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
Joe Carnuccioad0ecd62009-03-24 09:08:12 -0700808#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
Andrew Vasquez88729e52006-06-23 16:10:50 -0700809#define MBC_READ_SFP 0x31 /* Read SFP Data. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700810#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
811#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
812#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
813#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
814#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
815#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
816#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
Joe Carnuccio61e1b262013-02-08 01:57:48 -0500817#define MBC_LINK_INITIALIZATION 0x72 /* Do link initialization. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700818#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
Chad Dupuis8fcd6b82012-08-22 14:21:06 -0400819#define MBC_PORT_RESET 0x120 /* Port Reset */
Sarang Radke23f2ebd2010-05-28 15:08:21 -0700820#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
821#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700822
Madhuranath Iyengarb1d46982010-09-03 15:20:54 -0700823/*
824 * ISP81xx mailbox commands
825 */
826#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
827
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828/* Firmware return data sizes */
829#define FCAL_MAP_SIZE 128
830
831/* Mailbox bit definitions for out_mb and in_mb */
832#define MBX_31 BIT_31
833#define MBX_30 BIT_30
834#define MBX_29 BIT_29
835#define MBX_28 BIT_28
836#define MBX_27 BIT_27
837#define MBX_26 BIT_26
838#define MBX_25 BIT_25
839#define MBX_24 BIT_24
840#define MBX_23 BIT_23
841#define MBX_22 BIT_22
842#define MBX_21 BIT_21
843#define MBX_20 BIT_20
844#define MBX_19 BIT_19
845#define MBX_18 BIT_18
846#define MBX_17 BIT_17
847#define MBX_16 BIT_16
848#define MBX_15 BIT_15
849#define MBX_14 BIT_14
850#define MBX_13 BIT_13
851#define MBX_12 BIT_12
852#define MBX_11 BIT_11
853#define MBX_10 BIT_10
854#define MBX_9 BIT_9
855#define MBX_8 BIT_8
856#define MBX_7 BIT_7
857#define MBX_6 BIT_6
858#define MBX_5 BIT_5
859#define MBX_4 BIT_4
860#define MBX_3 BIT_3
861#define MBX_2 BIT_2
862#define MBX_1 BIT_1
863#define MBX_0 BIT_0
864
865/*
866 * Firmware state codes from get firmware state mailbox command
867 */
868#define FSTATE_CONFIG_WAIT 0
869#define FSTATE_WAIT_AL_PA 1
870#define FSTATE_WAIT_LOGIN 2
871#define FSTATE_READY 3
872#define FSTATE_LOSS_OF_SYNC 4
873#define FSTATE_ERROR 5
874#define FSTATE_REINIT 6
875#define FSTATE_NON_PART 7
876
877#define FSTATE_CONFIG_CORRECT 0
878#define FSTATE_P2P_RCV_LIP 1
879#define FSTATE_P2P_CHOOSE_LOOP 2
880#define FSTATE_P2P_RCV_UNIDEN_LIP 3
881#define FSTATE_FATAL_ERROR 4
882#define FSTATE_LOOP_BACK_CONN 5
883
884/*
885 * Port Database structure definition
886 * Little endian except where noted.
887 */
888#define PORT_DATABASE_SIZE 128 /* bytes */
889typedef struct {
890 uint8_t options;
891 uint8_t control;
892 uint8_t master_state;
893 uint8_t slave_state;
894 uint8_t reserved[2];
895 uint8_t hard_address;
896 uint8_t reserved_1;
897 uint8_t port_id[4];
898 uint8_t node_name[WWN_SIZE];
899 uint8_t port_name[WWN_SIZE];
900 uint16_t execution_throttle;
901 uint16_t execution_count;
902 uint8_t reset_count;
903 uint8_t reserved_2;
904 uint16_t resource_allocation;
905 uint16_t current_allocation;
906 uint16_t queue_head;
907 uint16_t queue_tail;
908 uint16_t transmit_execution_list_next;
909 uint16_t transmit_execution_list_previous;
910 uint16_t common_features;
911 uint16_t total_concurrent_sequences;
912 uint16_t RO_by_information_category;
913 uint8_t recipient;
914 uint8_t initiator;
915 uint16_t receive_data_size;
916 uint16_t concurrent_sequences;
917 uint16_t open_sequences_per_exchange;
918 uint16_t lun_abort_flags;
919 uint16_t lun_stop_flags;
920 uint16_t stop_queue_head;
921 uint16_t stop_queue_tail;
922 uint16_t port_retry_timer;
923 uint16_t next_sequence_id;
924 uint16_t frame_count;
925 uint16_t PRLI_payload_length;
926 uint8_t prli_svc_param_word_0[2]; /* Big endian */
927 /* Bits 15-0 of word 0 */
928 uint8_t prli_svc_param_word_3[2]; /* Big endian */
929 /* Bits 15-0 of word 3 */
930 uint16_t loop_id;
931 uint16_t extended_lun_info_list_pointer;
932 uint16_t extended_lun_stop_list_pointer;
933} port_database_t;
934
935/*
936 * Port database slave/master states
937 */
938#define PD_STATE_DISCOVERY 0
939#define PD_STATE_WAIT_DISCOVERY_ACK 1
940#define PD_STATE_PORT_LOGIN 2
941#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
942#define PD_STATE_PROCESS_LOGIN 4
943#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
944#define PD_STATE_PORT_LOGGED_IN 6
945#define PD_STATE_PORT_UNAVAILABLE 7
946#define PD_STATE_PROCESS_LOGOUT 8
947#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
948#define PD_STATE_PORT_LOGOUT 10
949#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
950
951
Andrew Vasquez4fdfefe2005-10-27 11:09:48 -0700952#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
953#define QLA_ZIO_DISABLED 0
954#define QLA_ZIO_DEFAULT_TIMER 2
955
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956/*
957 * ISP Initialization Control Block.
958 * Little endian except where noted.
959 */
960#define ICB_VERSION 1
961typedef struct {
962 uint8_t version;
963 uint8_t reserved_1;
964
965 /*
966 * LSB BIT 0 = Enable Hard Loop Id
967 * LSB BIT 1 = Enable Fairness
968 * LSB BIT 2 = Enable Full-Duplex
969 * LSB BIT 3 = Enable Fast Posting
970 * LSB BIT 4 = Enable Target Mode
971 * LSB BIT 5 = Disable Initiator Mode
972 * LSB BIT 6 = Enable ADISC
973 * LSB BIT 7 = Enable Target Inquiry Data
974 *
975 * MSB BIT 0 = Enable PDBC Notify
976 * MSB BIT 1 = Non Participating LIP
977 * MSB BIT 2 = Descending Loop ID Search
978 * MSB BIT 3 = Acquire Loop ID in LIPA
979 * MSB BIT 4 = Stop PortQ on Full Status
980 * MSB BIT 5 = Full Login after LIP
981 * MSB BIT 6 = Node Name Option
982 * MSB BIT 7 = Ext IFWCB enable bit
983 */
984 uint8_t firmware_options[2];
985
986 uint16_t frame_payload_size;
987 uint16_t max_iocb_allocation;
988 uint16_t execution_throttle;
989 uint8_t retry_count;
990 uint8_t retry_delay; /* unused */
991 uint8_t port_name[WWN_SIZE]; /* Big endian. */
992 uint16_t hard_address;
993 uint8_t inquiry_data;
994 uint8_t login_timeout;
995 uint8_t node_name[WWN_SIZE]; /* Big endian. */
996
997 uint16_t request_q_outpointer;
998 uint16_t response_q_inpointer;
999 uint16_t request_q_length;
1000 uint16_t response_q_length;
1001 uint32_t request_q_address[2];
1002 uint32_t response_q_address[2];
1003
1004 uint16_t lun_enables;
1005 uint8_t command_resource_count;
1006 uint8_t immediate_notify_resource_count;
1007 uint16_t timeout;
1008 uint8_t reserved_2[2];
1009
1010 /*
1011 * LSB BIT 0 = Timer Operation mode bit 0
1012 * LSB BIT 1 = Timer Operation mode bit 1
1013 * LSB BIT 2 = Timer Operation mode bit 2
1014 * LSB BIT 3 = Timer Operation mode bit 3
1015 * LSB BIT 4 = Init Config Mode bit 0
1016 * LSB BIT 5 = Init Config Mode bit 1
1017 * LSB BIT 6 = Init Config Mode bit 2
1018 * LSB BIT 7 = Enable Non part on LIHA failure
1019 *
1020 * MSB BIT 0 = Enable class 2
1021 * MSB BIT 1 = Enable ACK0
1022 * MSB BIT 2 =
1023 * MSB BIT 3 =
1024 * MSB BIT 4 = FC Tape Enable
1025 * MSB BIT 5 = Enable FC Confirm
1026 * MSB BIT 6 = Enable command queuing in target mode
1027 * MSB BIT 7 = No Logo On Link Down
1028 */
1029 uint8_t add_firmware_options[2];
1030
1031 uint8_t response_accumulation_timer;
1032 uint8_t interrupt_delay_timer;
1033
1034 /*
1035 * LSB BIT 0 = Enable Read xfr_rdy
1036 * LSB BIT 1 = Soft ID only
1037 * LSB BIT 2 =
1038 * LSB BIT 3 =
1039 * LSB BIT 4 = FCP RSP Payload [0]
1040 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1041 * LSB BIT 6 = Enable Out-of-Order frame handling
1042 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1043 *
1044 * MSB BIT 0 = Sbus enable - 2300
1045 * MSB BIT 1 =
1046 * MSB BIT 2 =
1047 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001048 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 * MSB BIT 5 = enable 50 ohm termination
1050 * MSB BIT 6 = Data Rate (2300 only)
1051 * MSB BIT 7 = Data Rate (2300 only)
1052 */
1053 uint8_t special_options[2];
1054
1055 uint8_t reserved_3[26];
1056} init_cb_t;
1057
1058/*
1059 * Get Link Status mailbox command return buffer.
1060 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001061#define GLSO_SEND_RPS BIT_0
1062#define GLSO_USE_DID BIT_3
1063
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001064struct link_statistics {
1065 uint32_t link_fail_cnt;
1066 uint32_t loss_sync_cnt;
1067 uint32_t loss_sig_cnt;
1068 uint32_t prim_seq_err_cnt;
1069 uint32_t inval_xmit_word_cnt;
1070 uint32_t inval_crc_cnt;
Harish Zunjarrao032d8dd2008-07-10 16:55:50 -07001071 uint32_t lip_cnt;
1072 uint32_t unused1[0x1a];
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001073 uint32_t tx_frames;
1074 uint32_t rx_frames;
1075 uint32_t dumped_frames;
1076 uint32_t unused2[2];
1077 uint32_t nos_rcvd;
1078};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079
1080/*
1081 * NVRAM Command values.
1082 */
1083#define NV_START_BIT BIT_2
1084#define NV_WRITE_OP (BIT_26+BIT_24)
1085#define NV_READ_OP (BIT_26+BIT_25)
1086#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
1087#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
1088#define NV_DELAY_COUNT 10
1089
1090/*
1091 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1092 */
1093typedef struct {
1094 /*
1095 * NVRAM header
1096 */
1097 uint8_t id[4];
1098 uint8_t nvram_version;
1099 uint8_t reserved_0;
1100
1101 /*
1102 * NVRAM RISC parameter block
1103 */
1104 uint8_t parameter_block_version;
1105 uint8_t reserved_1;
1106
1107 /*
1108 * LSB BIT 0 = Enable Hard Loop Id
1109 * LSB BIT 1 = Enable Fairness
1110 * LSB BIT 2 = Enable Full-Duplex
1111 * LSB BIT 3 = Enable Fast Posting
1112 * LSB BIT 4 = Enable Target Mode
1113 * LSB BIT 5 = Disable Initiator Mode
1114 * LSB BIT 6 = Enable ADISC
1115 * LSB BIT 7 = Enable Target Inquiry Data
1116 *
1117 * MSB BIT 0 = Enable PDBC Notify
1118 * MSB BIT 1 = Non Participating LIP
1119 * MSB BIT 2 = Descending Loop ID Search
1120 * MSB BIT 3 = Acquire Loop ID in LIPA
1121 * MSB BIT 4 = Stop PortQ on Full Status
1122 * MSB BIT 5 = Full Login after LIP
1123 * MSB BIT 6 = Node Name Option
1124 * MSB BIT 7 = Ext IFWCB enable bit
1125 */
1126 uint8_t firmware_options[2];
1127
1128 uint16_t frame_payload_size;
1129 uint16_t max_iocb_allocation;
1130 uint16_t execution_throttle;
1131 uint8_t retry_count;
1132 uint8_t retry_delay; /* unused */
1133 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1134 uint16_t hard_address;
1135 uint8_t inquiry_data;
1136 uint8_t login_timeout;
1137 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1138
1139 /*
1140 * LSB BIT 0 = Timer Operation mode bit 0
1141 * LSB BIT 1 = Timer Operation mode bit 1
1142 * LSB BIT 2 = Timer Operation mode bit 2
1143 * LSB BIT 3 = Timer Operation mode bit 3
1144 * LSB BIT 4 = Init Config Mode bit 0
1145 * LSB BIT 5 = Init Config Mode bit 1
1146 * LSB BIT 6 = Init Config Mode bit 2
1147 * LSB BIT 7 = Enable Non part on LIHA failure
1148 *
1149 * MSB BIT 0 = Enable class 2
1150 * MSB BIT 1 = Enable ACK0
1151 * MSB BIT 2 =
1152 * MSB BIT 3 =
1153 * MSB BIT 4 = FC Tape Enable
1154 * MSB BIT 5 = Enable FC Confirm
1155 * MSB BIT 6 = Enable command queuing in target mode
1156 * MSB BIT 7 = No Logo On Link Down
1157 */
1158 uint8_t add_firmware_options[2];
1159
1160 uint8_t response_accumulation_timer;
1161 uint8_t interrupt_delay_timer;
1162
1163 /*
1164 * LSB BIT 0 = Enable Read xfr_rdy
1165 * LSB BIT 1 = Soft ID only
1166 * LSB BIT 2 =
1167 * LSB BIT 3 =
1168 * LSB BIT 4 = FCP RSP Payload [0]
1169 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1170 * LSB BIT 6 = Enable Out-of-Order frame handling
1171 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1172 *
1173 * MSB BIT 0 = Sbus enable - 2300
1174 * MSB BIT 1 =
1175 * MSB BIT 2 =
1176 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001177 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 * MSB BIT 5 = enable 50 ohm termination
1179 * MSB BIT 6 = Data Rate (2300 only)
1180 * MSB BIT 7 = Data Rate (2300 only)
1181 */
1182 uint8_t special_options[2];
1183
1184 /* Reserved for expanded RISC parameter block */
1185 uint8_t reserved_2[22];
1186
1187 /*
1188 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1189 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1190 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1191 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1192 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1193 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1194 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1195 * LSB BIT 7 = Rx Sensitivity 1G bit 3
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001196 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1198 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1199 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1200 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1201 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1202 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1203 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1204 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1205 *
1206 * LSB BIT 0 = Output Swing 1G bit 0
1207 * LSB BIT 1 = Output Swing 1G bit 1
1208 * LSB BIT 2 = Output Swing 1G bit 2
1209 * LSB BIT 3 = Output Emphasis 1G bit 0
1210 * LSB BIT 4 = Output Emphasis 1G bit 1
1211 * LSB BIT 5 = Output Swing 2G bit 0
1212 * LSB BIT 6 = Output Swing 2G bit 1
1213 * LSB BIT 7 = Output Swing 2G bit 2
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001214 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 * MSB BIT 0 = Output Emphasis 2G bit 0
1216 * MSB BIT 1 = Output Emphasis 2G bit 1
1217 * MSB BIT 2 = Output Enable
1218 * MSB BIT 3 =
1219 * MSB BIT 4 =
1220 * MSB BIT 5 =
1221 * MSB BIT 6 =
1222 * MSB BIT 7 =
1223 */
1224 uint8_t seriallink_options[4];
1225
1226 /*
1227 * NVRAM host parameter block
1228 *
1229 * LSB BIT 0 = Enable spinup delay
1230 * LSB BIT 1 = Disable BIOS
1231 * LSB BIT 2 = Enable Memory Map BIOS
1232 * LSB BIT 3 = Enable Selectable Boot
1233 * LSB BIT 4 = Disable RISC code load
1234 * LSB BIT 5 = Set cache line size 1
1235 * LSB BIT 6 = PCI Parity Disable
1236 * LSB BIT 7 = Enable extended logging
1237 *
1238 * MSB BIT 0 = Enable 64bit addressing
1239 * MSB BIT 1 = Enable lip reset
1240 * MSB BIT 2 = Enable lip full login
1241 * MSB BIT 3 = Enable target reset
1242 * MSB BIT 4 = Enable database storage
1243 * MSB BIT 5 = Enable cache flush read
1244 * MSB BIT 6 = Enable database load
1245 * MSB BIT 7 = Enable alternate WWN
1246 */
1247 uint8_t host_p[2];
1248
1249 uint8_t boot_node_name[WWN_SIZE];
1250 uint8_t boot_lun_number;
1251 uint8_t reset_delay;
1252 uint8_t port_down_retry_count;
1253 uint8_t boot_id_number;
1254 uint16_t max_luns_per_target;
1255 uint8_t fcode_boot_port_name[WWN_SIZE];
1256 uint8_t alternate_port_name[WWN_SIZE];
1257 uint8_t alternate_node_name[WWN_SIZE];
1258
1259 /*
1260 * BIT 0 = Selective Login
1261 * BIT 1 = Alt-Boot Enable
1262 * BIT 2 =
1263 * BIT 3 = Boot Order List
1264 * BIT 4 =
1265 * BIT 5 = Selective LUN
1266 * BIT 6 =
1267 * BIT 7 = unused
1268 */
1269 uint8_t efi_parameters;
1270
1271 uint8_t link_down_timeout;
1272
Andrew Vasquezcca53352005-08-26 19:08:30 -07001273 uint8_t adapter_id[16];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274
1275 uint8_t alt1_boot_node_name[WWN_SIZE];
1276 uint16_t alt1_boot_lun_number;
1277 uint8_t alt2_boot_node_name[WWN_SIZE];
1278 uint16_t alt2_boot_lun_number;
1279 uint8_t alt3_boot_node_name[WWN_SIZE];
1280 uint16_t alt3_boot_lun_number;
1281 uint8_t alt4_boot_node_name[WWN_SIZE];
1282 uint16_t alt4_boot_lun_number;
1283 uint8_t alt5_boot_node_name[WWN_SIZE];
1284 uint16_t alt5_boot_lun_number;
1285 uint8_t alt6_boot_node_name[WWN_SIZE];
1286 uint16_t alt6_boot_lun_number;
1287 uint8_t alt7_boot_node_name[WWN_SIZE];
1288 uint16_t alt7_boot_lun_number;
1289
1290 uint8_t reserved_3[2];
1291
1292 /* Offset 200-215 : Model Number */
1293 uint8_t model_number[16];
1294
1295 /* OEM related items */
1296 uint8_t oem_specific[16];
1297
1298 /*
1299 * NVRAM Adapter Features offset 232-239
1300 *
1301 * LSB BIT 0 = External GBIC
1302 * LSB BIT 1 = Risc RAM parity
1303 * LSB BIT 2 = Buffer Plus Module
1304 * LSB BIT 3 = Multi Chip Adapter
1305 * LSB BIT 4 = Internal connector
1306 * LSB BIT 5 =
1307 * LSB BIT 6 =
1308 * LSB BIT 7 =
1309 *
1310 * MSB BIT 0 =
1311 * MSB BIT 1 =
1312 * MSB BIT 2 =
1313 * MSB BIT 3 =
1314 * MSB BIT 4 =
1315 * MSB BIT 5 =
1316 * MSB BIT 6 =
1317 * MSB BIT 7 =
1318 */
1319 uint8_t adapter_features[2];
1320
1321 uint8_t reserved_4[16];
1322
1323 /* Subsystem vendor ID for ISP2200 */
1324 uint16_t subsystem_vendor_id_2200;
1325
1326 /* Subsystem device ID for ISP2200 */
1327 uint16_t subsystem_device_id_2200;
1328
1329 uint8_t reserved_5;
1330 uint8_t checksum;
1331} nvram_t;
1332
1333/*
1334 * ISP queue - response queue entry definition.
1335 */
1336typedef struct {
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001337 uint8_t entry_type; /* Entry type. */
1338 uint8_t entry_count; /* Entry count. */
1339 uint8_t sys_define; /* System defined. */
1340 uint8_t entry_status; /* Entry Status. */
1341 uint32_t handle; /* System defined handle */
1342 uint8_t data[52];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 uint32_t signature;
1344#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1345} response_t;
1346
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001347/*
1348 * ISP queue - ATIO queue entry definition.
1349 */
1350struct atio {
1351 uint8_t entry_type; /* Entry type. */
1352 uint8_t entry_count; /* Entry count. */
1353 uint8_t data[58];
1354 uint32_t signature;
1355#define ATIO_PROCESSED 0xDEADDEAD /* Signature */
1356};
1357
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358typedef union {
1359 uint16_t extended;
1360 struct {
1361 uint8_t reserved;
1362 uint8_t standard;
1363 } id;
1364} target_id_t;
1365
1366#define SET_TARGET_ID(ha, to, from) \
1367do { \
1368 if (HAS_EXTENDED_IDS(ha)) \
1369 to.extended = cpu_to_le16(from); \
1370 else \
1371 to.id.standard = (uint8_t)from; \
1372} while (0)
1373
1374/*
1375 * ISP queue - command entry structure definition.
1376 */
1377#define COMMAND_TYPE 0x11 /* Command entry */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378typedef struct {
1379 uint8_t entry_type; /* Entry type. */
1380 uint8_t entry_count; /* Entry count. */
1381 uint8_t sys_define; /* System defined. */
1382 uint8_t entry_status; /* Entry Status. */
1383 uint32_t handle; /* System handle. */
1384 target_id_t target; /* SCSI ID */
1385 uint16_t lun; /* SCSI LUN */
1386 uint16_t control_flags; /* Control flags. */
1387#define CF_WRITE BIT_6
1388#define CF_READ BIT_5
1389#define CF_SIMPLE_TAG BIT_3
1390#define CF_ORDERED_TAG BIT_2
1391#define CF_HEAD_TAG BIT_1
1392 uint16_t reserved_1;
1393 uint16_t timeout; /* Command timeout. */
1394 uint16_t dseg_count; /* Data segment count. */
1395 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1396 uint32_t byte_count; /* Total byte count. */
1397 uint32_t dseg_0_address; /* Data segment 0 address. */
1398 uint32_t dseg_0_length; /* Data segment 0 length. */
1399 uint32_t dseg_1_address; /* Data segment 1 address. */
1400 uint32_t dseg_1_length; /* Data segment 1 length. */
1401 uint32_t dseg_2_address; /* Data segment 2 address. */
1402 uint32_t dseg_2_length; /* Data segment 2 length. */
1403} cmd_entry_t;
1404
1405/*
1406 * ISP queue - 64-Bit addressing, command entry structure definition.
1407 */
1408#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1409typedef struct {
1410 uint8_t entry_type; /* Entry type. */
1411 uint8_t entry_count; /* Entry count. */
1412 uint8_t sys_define; /* System defined. */
1413 uint8_t entry_status; /* Entry Status. */
1414 uint32_t handle; /* System handle. */
1415 target_id_t target; /* SCSI ID */
1416 uint16_t lun; /* SCSI LUN */
1417 uint16_t control_flags; /* Control flags. */
1418 uint16_t reserved_1;
1419 uint16_t timeout; /* Command timeout. */
1420 uint16_t dseg_count; /* Data segment count. */
1421 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1422 uint32_t byte_count; /* Total byte count. */
1423 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1424 uint32_t dseg_0_length; /* Data segment 0 length. */
1425 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1426 uint32_t dseg_1_length; /* Data segment 1 length. */
1427} cmd_a64_entry_t, request_t;
1428
1429/*
1430 * ISP queue - continuation entry structure definition.
1431 */
1432#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1433typedef struct {
1434 uint8_t entry_type; /* Entry type. */
1435 uint8_t entry_count; /* Entry count. */
1436 uint8_t sys_define; /* System defined. */
1437 uint8_t entry_status; /* Entry Status. */
1438 uint32_t reserved;
1439 uint32_t dseg_0_address; /* Data segment 0 address. */
1440 uint32_t dseg_0_length; /* Data segment 0 length. */
1441 uint32_t dseg_1_address; /* Data segment 1 address. */
1442 uint32_t dseg_1_length; /* Data segment 1 length. */
1443 uint32_t dseg_2_address; /* Data segment 2 address. */
1444 uint32_t dseg_2_length; /* Data segment 2 length. */
1445 uint32_t dseg_3_address; /* Data segment 3 address. */
1446 uint32_t dseg_3_length; /* Data segment 3 length. */
1447 uint32_t dseg_4_address; /* Data segment 4 address. */
1448 uint32_t dseg_4_length; /* Data segment 4 length. */
1449 uint32_t dseg_5_address; /* Data segment 5 address. */
1450 uint32_t dseg_5_length; /* Data segment 5 length. */
1451 uint32_t dseg_6_address; /* Data segment 6 address. */
1452 uint32_t dseg_6_length; /* Data segment 6 length. */
1453} cont_entry_t;
1454
1455/*
1456 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1457 */
1458#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1459typedef struct {
1460 uint8_t entry_type; /* Entry type. */
1461 uint8_t entry_count; /* Entry count. */
1462 uint8_t sys_define; /* System defined. */
1463 uint8_t entry_status; /* Entry Status. */
1464 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1465 uint32_t dseg_0_length; /* Data segment 0 length. */
1466 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1467 uint32_t dseg_1_length; /* Data segment 1 length. */
1468 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1469 uint32_t dseg_2_length; /* Data segment 2 length. */
1470 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1471 uint32_t dseg_3_length; /* Data segment 3 length. */
1472 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1473 uint32_t dseg_4_length; /* Data segment 4 length. */
1474} cont_a64_entry_t;
1475
Arun Easibad75002010-05-04 15:01:30 -07001476#define PO_MODE_DIF_INSERT 0
Arun Easi9e522cd2012-08-22 14:21:31 -04001477#define PO_MODE_DIF_REMOVE 1
1478#define PO_MODE_DIF_PASS 2
1479#define PO_MODE_DIF_REPLACE 3
1480#define PO_MODE_DIF_TCP_CKSUM 6
Arun Easibad75002010-05-04 15:01:30 -07001481#define PO_ENABLE_DIF_BUNDLING BIT_8
1482#define PO_ENABLE_INCR_GUARD_SEED BIT_3
1483#define PO_DISABLE_INCR_REF_TAG BIT_5
1484#define PO_DISABLE_GUARD_CHECK BIT_4
1485/*
1486 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1487 */
1488struct crc_context {
1489 uint32_t handle; /* System handle. */
1490 uint32_t ref_tag;
1491 uint16_t app_tag;
1492 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1493 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
1494 uint16_t guard_seed; /* Initial Guard Seed */
1495 uint16_t prot_opts; /* Requested Data Protection Mode */
1496 uint16_t blk_size; /* Data size in bytes */
1497 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1498 * only) */
1499 uint32_t byte_count; /* Total byte count/ total data
1500 * transfer count */
1501 union {
1502 struct {
1503 uint32_t reserved_1;
1504 uint16_t reserved_2;
1505 uint16_t reserved_3;
1506 uint32_t reserved_4;
1507 uint32_t data_address[2];
1508 uint32_t data_length;
1509 uint32_t reserved_5[2];
1510 uint32_t reserved_6;
1511 } nobundling;
1512 struct {
1513 uint32_t dif_byte_count; /* Total DIF byte
1514 * count */
1515 uint16_t reserved_1;
1516 uint16_t dseg_count; /* Data segment count */
1517 uint32_t reserved_2;
1518 uint32_t data_address[2];
1519 uint32_t data_length;
1520 uint32_t dif_address[2];
1521 uint32_t dif_length; /* Data segment 0
1522 * length */
1523 } bundling;
1524 } u;
1525
1526 struct fcp_cmnd fcp_cmnd;
1527 dma_addr_t crc_ctx_dma;
1528 /* List of DMA context transfers */
1529 struct list_head dsd_list;
1530
1531 /* This structure should not exceed 512 bytes */
1532};
1533
1534#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1535#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1536
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537/*
1538 * ISP queue - status entry structure definition.
1539 */
1540#define STATUS_TYPE 0x03 /* Status entry. */
1541typedef struct {
1542 uint8_t entry_type; /* Entry type. */
1543 uint8_t entry_count; /* Entry count. */
1544 uint8_t sys_define; /* System defined. */
1545 uint8_t entry_status; /* Entry Status. */
1546 uint32_t handle; /* System handle. */
1547 uint16_t scsi_status; /* SCSI status. */
1548 uint16_t comp_status; /* Completion status. */
1549 uint16_t state_flags; /* State flags. */
1550 uint16_t status_flags; /* Status flags. */
1551 uint16_t rsp_info_len; /* Response Info Length. */
1552 uint16_t req_sense_length; /* Request sense data length. */
1553 uint32_t residual_length; /* Residual transfer length. */
1554 uint8_t rsp_info[8]; /* FCP response information. */
1555 uint8_t req_sense_data[32]; /* Request sense data. */
1556} sts_entry_t;
1557
1558/*
1559 * Status entry entry status
1560 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001561#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1563#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1564#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1565#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1566#define RF_BUSY BIT_1 /* Busy */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001567#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1568 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1569#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1570 RF_INV_E_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571
1572/*
1573 * Status entry SCSI status bit definitions.
1574 */
1575#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1576#define SS_RESIDUAL_UNDER BIT_11
1577#define SS_RESIDUAL_OVER BIT_10
1578#define SS_SENSE_LEN_VALID BIT_9
1579#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1580
1581#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1582#define SS_BUSY_CONDITION BIT_3
1583#define SS_CONDITION_MET BIT_2
1584#define SS_CHECK_CONDITION BIT_1
1585
1586/*
1587 * Status entry completion status
1588 */
1589#define CS_COMPLETE 0x0 /* No errors */
1590#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1591#define CS_DMA 0x2 /* A DMA direction error. */
1592#define CS_TRANSPORT 0x3 /* Transport error. */
1593#define CS_RESET 0x4 /* SCSI bus reset occurred */
1594#define CS_ABORTED 0x5 /* System aborted command. */
1595#define CS_TIMEOUT 0x6 /* Timeout error. */
1596#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
Arun Easibad75002010-05-04 15:01:30 -07001597#define CS_DIF_ERROR 0xC /* DIF error detected */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
1599#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1600#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1601#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1602 /* (selection timeout) */
1603#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1604#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1605#define CS_PORT_BUSY 0x2B /* Port Busy */
1606#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
1607#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1608#define CS_UNKNOWN 0x81 /* Driver defined */
1609#define CS_RETRY 0x82 /* Driver defined */
1610#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1611
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04001612#define CS_BIDIR_RD_OVERRUN 0x700
1613#define CS_BIDIR_RD_WR_OVERRUN 0x707
1614#define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
1615#define CS_BIDIR_RD_UNDERRUN 0x1500
1616#define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
1617#define CS_BIDIR_RD_WR_UNDERRUN 0x1515
1618#define CS_BIDIR_DMA 0x200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619/*
1620 * Status entry status flags
1621 */
1622#define SF_ABTS_TERMINATED BIT_10
1623#define SF_LOGOUT_SENT BIT_13
1624
1625/*
1626 * ISP queue - status continuation entry structure definition.
1627 */
1628#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1629typedef struct {
1630 uint8_t entry_type; /* Entry type. */
1631 uint8_t entry_count; /* Entry count. */
1632 uint8_t sys_define; /* System defined. */
1633 uint8_t entry_status; /* Entry Status. */
1634 uint8_t data[60]; /* data */
1635} sts_cont_entry_t;
1636
1637/*
1638 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1639 * structure definition.
1640 */
1641#define STATUS_TYPE_21 0x21 /* Status entry. */
1642typedef struct {
1643 uint8_t entry_type; /* Entry type. */
1644 uint8_t entry_count; /* Entry count. */
1645 uint8_t handle_count; /* Handle count. */
1646 uint8_t entry_status; /* Entry Status. */
1647 uint32_t handle[15]; /* System handles. */
1648} sts21_entry_t;
1649
1650/*
1651 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1652 * structure definition.
1653 */
1654#define STATUS_TYPE_22 0x22 /* Status entry. */
1655typedef struct {
1656 uint8_t entry_type; /* Entry type. */
1657 uint8_t entry_count; /* Entry count. */
1658 uint8_t handle_count; /* Handle count. */
1659 uint8_t entry_status; /* Entry Status. */
1660 uint16_t handle[30]; /* System handles. */
1661} sts22_entry_t;
1662
1663/*
1664 * ISP queue - marker entry structure definition.
1665 */
1666#define MARKER_TYPE 0x04 /* Marker entry. */
1667typedef struct {
1668 uint8_t entry_type; /* Entry type. */
1669 uint8_t entry_count; /* Entry count. */
1670 uint8_t handle_count; /* Handle count. */
1671 uint8_t entry_status; /* Entry Status. */
1672 uint32_t sys_define_2; /* System defined. */
1673 target_id_t target; /* SCSI ID */
1674 uint8_t modifier; /* Modifier (7-0). */
1675#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1676#define MK_SYNC_ID 1 /* Synchronize ID */
1677#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1678#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1679 /* clear port changed, */
1680 /* use sequence number. */
1681 uint8_t reserved_1;
1682 uint16_t sequence_number; /* Sequence number of event */
1683 uint16_t lun; /* SCSI LUN */
1684 uint8_t reserved_2[48];
1685} mrk_entry_t;
1686
1687/*
1688 * ISP queue - Management Server entry structure definition.
1689 */
1690#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1691typedef struct {
1692 uint8_t entry_type; /* Entry type. */
1693 uint8_t entry_count; /* Entry count. */
1694 uint8_t handle_count; /* Handle count. */
1695 uint8_t entry_status; /* Entry Status. */
1696 uint32_t handle1; /* System handle. */
1697 target_id_t loop_id;
1698 uint16_t status;
1699 uint16_t control_flags; /* Control flags. */
1700 uint16_t reserved2;
1701 uint16_t timeout;
1702 uint16_t cmd_dsd_count;
1703 uint16_t total_dsd_count;
1704 uint8_t type;
1705 uint8_t r_ctl;
1706 uint16_t rx_id;
1707 uint16_t reserved3;
1708 uint32_t handle2;
1709 uint32_t rsp_bytecount;
1710 uint32_t req_bytecount;
1711 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1712 uint32_t dseg_req_length; /* Data segment 0 length. */
1713 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1714 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1715} ms_iocb_entry_t;
1716
1717
1718/*
1719 * ISP queue - Mailbox Command entry structure definition.
1720 */
1721#define MBX_IOCB_TYPE 0x39
1722struct mbx_entry {
1723 uint8_t entry_type;
1724 uint8_t entry_count;
1725 uint8_t sys_define1;
1726 /* Use sys_define1 for source type */
1727#define SOURCE_SCSI 0x00
1728#define SOURCE_IP 0x01
1729#define SOURCE_VI 0x02
1730#define SOURCE_SCTP 0x03
1731#define SOURCE_MP 0x04
1732#define SOURCE_MPIOCTL 0x05
1733#define SOURCE_ASYNC_IOCB 0x07
1734
1735 uint8_t entry_status;
1736
1737 uint32_t handle;
1738 target_id_t loop_id;
1739
1740 uint16_t status;
1741 uint16_t state_flags;
1742 uint16_t status_flags;
1743
1744 uint32_t sys_define2[2];
1745
1746 uint16_t mb0;
1747 uint16_t mb1;
1748 uint16_t mb2;
1749 uint16_t mb3;
1750 uint16_t mb6;
1751 uint16_t mb7;
1752 uint16_t mb9;
1753 uint16_t mb10;
1754 uint32_t reserved_2[2];
1755 uint8_t node_name[WWN_SIZE];
1756 uint8_t port_name[WWN_SIZE];
1757};
1758
1759/*
1760 * ISP request and response queue entry sizes
1761 */
1762#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1763#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1764
1765
1766/*
1767 * 24 bit port ID type definition.
1768 */
1769typedef union {
1770 uint32_t b24 : 24;
1771
1772 struct {
Malahal Nainenib889d532007-03-12 10:41:26 -07001773#ifdef __BIG_ENDIAN
1774 uint8_t domain;
1775 uint8_t area;
1776 uint8_t al_pa;
Dave Jones0fd30f72009-07-13 16:27:46 -04001777#elif defined(__LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 uint8_t al_pa;
1779 uint8_t area;
1780 uint8_t domain;
Malahal Nainenib889d532007-03-12 10:41:26 -07001781#else
1782#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1783#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 uint8_t rsvd_1;
1785 } b;
1786} port_id_t;
1787#define INVALID_PORT_ID 0xFFFFFF
1788
1789/*
1790 * Switch info gathering structure.
1791 */
1792typedef struct {
1793 port_id_t d_id;
1794 uint8_t node_name[WWN_SIZE];
1795 uint8_t port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001796 uint8_t fabric_port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001797 uint16_t fp_speed;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001798 uint8_t fc4_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799} sw_info_t;
1800
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001801/* FCP-4 types */
1802#define FC4_TYPE_FCP_SCSI 0x08
1803#define FC4_TYPE_OTHER 0x0
1804#define FC4_TYPE_UNKNOWN 0xff
1805
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 * Fibre channel port type.
1808 */
1809 typedef enum {
1810 FCT_UNKNOWN,
1811 FCT_RSCN,
1812 FCT_SWITCH,
1813 FCT_BROADCAST,
1814 FCT_INITIATOR,
1815 FCT_TARGET
1816} fc_port_type_t;
1817
1818/*
1819 * Fibre channel port structure.
1820 */
1821typedef struct fc_port {
1822 struct list_head list;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08001823 struct scsi_qla_host *vha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824
1825 uint8_t node_name[WWN_SIZE];
1826 uint8_t port_name[WWN_SIZE];
1827 port_id_t d_id;
1828 uint16_t loop_id;
1829 uint16_t old_loop_id;
1830
Sarang Radke09ff7012010-03-19 17:03:59 -07001831 uint8_t fcp_prio;
1832
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001833 uint8_t fabric_port_name[WWN_SIZE];
1834 uint16_t fp_speed;
1835
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836 fc_port_type_t port_type;
1837
1838 atomic_t state;
1839 uint32_t flags;
1840
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 int login_retry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08001843 struct fc_rport *rport, *drport;
Andrew Vasquezad3e0ed2005-08-26 19:08:10 -07001844 u32 supported_classes;
Andrew Vasquezdf7baa52006-10-13 09:33:39 -07001845
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001846 uint8_t fc4_type;
Arun Easib3b02e62012-02-09 11:15:39 -08001847 uint8_t scan_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848} fc_port_t;
1849
Joe Carnuccioc0822b62012-05-15 14:34:21 -04001850#define QLA_FCPORT_SCAN_NONE 0
1851#define QLA_FCPORT_SCAN_FOUND 1
1852
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853/*
1854 * Fibre channel port/lun states.
1855 */
1856#define FCS_UNCONFIGURED 1
1857#define FCS_DEVICE_DEAD 2
1858#define FCS_DEVICE_LOST 3
1859#define FCS_ONLINE 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860
Chad Dupuisec426e12011-03-30 11:46:32 -07001861static const char * const port_state_str[] = {
1862 "Unknown",
1863 "UNCONFIGURED",
1864 "DEAD",
1865 "LOST",
1866 "ONLINE"
1867};
1868
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869/*
1870 * FC port flags.
1871 */
1872#define FCF_FABRIC_DEVICE BIT_0
1873#define FCF_LOGIN_NEEDED BIT_1
Andrew Vasquezf08b7252010-01-12 12:59:48 -08001874#define FCF_FCP2_DEVICE BIT_2
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07001875#define FCF_ASYNC_SENT BIT_3
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001876#define FCF_CONF_COMP_SUPPORTED BIT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877
1878/* No loop ID flag. */
1879#define FC_NO_LOOP_ID 0x1000
1880
1881/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 * FC-CT interface
1883 *
1884 * NOTE: All structures are big-endian in form.
1885 */
1886
1887#define CT_REJECT_RESPONSE 0x8001
1888#define CT_ACCEPT_RESPONSE 0x8002
Andrew Vasquez4346b142006-12-13 19:20:28 -08001889#define CT_REASON_INVALID_COMMAND_CODE 0x01
Andrew Vasquezcca53352005-08-26 19:08:30 -07001890#define CT_REASON_CANNOT_PERFORM 0x09
Andrew Vasquez3fe7cfb2008-04-03 13:13:23 -07001891#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
Andrew Vasquezcca53352005-08-26 19:08:30 -07001892#define CT_EXPL_ALREADY_REGISTERED 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893
1894#define NS_N_PORT_TYPE 0x01
1895#define NS_NL_PORT_TYPE 0x02
1896#define NS_NX_PORT_TYPE 0x7F
1897
1898#define GA_NXT_CMD 0x100
1899#define GA_NXT_REQ_SIZE (16 + 4)
1900#define GA_NXT_RSP_SIZE (16 + 620)
1901
1902#define GID_PT_CMD 0x1A1
1903#define GID_PT_REQ_SIZE (16 + 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904
1905#define GPN_ID_CMD 0x112
1906#define GPN_ID_REQ_SIZE (16 + 4)
1907#define GPN_ID_RSP_SIZE (16 + 8)
1908
1909#define GNN_ID_CMD 0x113
1910#define GNN_ID_REQ_SIZE (16 + 4)
1911#define GNN_ID_RSP_SIZE (16 + 8)
1912
1913#define GFT_ID_CMD 0x117
1914#define GFT_ID_REQ_SIZE (16 + 4)
1915#define GFT_ID_RSP_SIZE (16 + 32)
1916
1917#define RFT_ID_CMD 0x217
1918#define RFT_ID_REQ_SIZE (16 + 4 + 32)
1919#define RFT_ID_RSP_SIZE 16
1920
1921#define RFF_ID_CMD 0x21F
1922#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
1923#define RFF_ID_RSP_SIZE 16
1924
1925#define RNN_ID_CMD 0x213
1926#define RNN_ID_REQ_SIZE (16 + 4 + 8)
1927#define RNN_ID_RSP_SIZE 16
1928
1929#define RSNN_NN_CMD 0x239
1930#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
1931#define RSNN_NN_RSP_SIZE 16
1932
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001933#define GFPN_ID_CMD 0x11C
1934#define GFPN_ID_REQ_SIZE (16 + 4)
1935#define GFPN_ID_RSP_SIZE (16 + 8)
1936
1937#define GPSC_CMD 0x127
1938#define GPSC_REQ_SIZE (16 + 8)
1939#define GPSC_RSP_SIZE (16 + 2 + 2)
1940
Chad Dupuise8c72ba2010-07-23 15:28:25 +05001941#define GFF_ID_CMD 0x011F
1942#define GFF_ID_REQ_SIZE (16 + 4)
1943#define GFF_ID_RSP_SIZE (16 + 128)
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001944
Andrew Vasquezcca53352005-08-26 19:08:30 -07001945/*
1946 * HBA attribute types.
1947 */
1948#define FDMI_HBA_ATTR_COUNT 9
1949#define FDMI_HBA_NODE_NAME 1
1950#define FDMI_HBA_MANUFACTURER 2
1951#define FDMI_HBA_SERIAL_NUMBER 3
1952#define FDMI_HBA_MODEL 4
1953#define FDMI_HBA_MODEL_DESCRIPTION 5
1954#define FDMI_HBA_HARDWARE_VERSION 6
1955#define FDMI_HBA_DRIVER_VERSION 7
1956#define FDMI_HBA_OPTION_ROM_VERSION 8
1957#define FDMI_HBA_FIRMWARE_VERSION 9
1958#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
1959#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
1960
1961struct ct_fdmi_hba_attr {
1962 uint16_t type;
1963 uint16_t len;
1964 union {
1965 uint8_t node_name[WWN_SIZE];
1966 uint8_t manufacturer[32];
1967 uint8_t serial_num[8];
1968 uint8_t model[16];
1969 uint8_t model_desc[80];
1970 uint8_t hw_version[16];
1971 uint8_t driver_version[32];
1972 uint8_t orom_version[16];
1973 uint8_t fw_version[16];
1974 uint8_t os_version[128];
1975 uint8_t max_ct_len[4];
1976 } a;
1977};
1978
1979struct ct_fdmi_hba_attributes {
1980 uint32_t count;
1981 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
1982};
1983
1984/*
1985 * Port attribute types.
1986 */
Andrew Vasquez8a85e1712007-09-20 14:07:41 -07001987#define FDMI_PORT_ATTR_COUNT 6
Andrew Vasquezcca53352005-08-26 19:08:30 -07001988#define FDMI_PORT_FC4_TYPES 1
1989#define FDMI_PORT_SUPPORT_SPEED 2
1990#define FDMI_PORT_CURRENT_SPEED 3
1991#define FDMI_PORT_MAX_FRAME_SIZE 4
1992#define FDMI_PORT_OS_DEVICE_NAME 5
1993#define FDMI_PORT_HOST_NAME 6
1994
Andrew Vasquez58815692007-07-19 15:05:58 -07001995#define FDMI_PORT_SPEED_1GB 0x1
1996#define FDMI_PORT_SPEED_2GB 0x2
1997#define FDMI_PORT_SPEED_10GB 0x4
1998#define FDMI_PORT_SPEED_4GB 0x8
1999#define FDMI_PORT_SPEED_8GB 0x10
2000#define FDMI_PORT_SPEED_16GB 0x20
2001#define FDMI_PORT_SPEED_UNKNOWN 0x8000
2002
Andrew Vasquezcca53352005-08-26 19:08:30 -07002003struct ct_fdmi_port_attr {
2004 uint16_t type;
2005 uint16_t len;
2006 union {
2007 uint8_t fc4_types[32];
2008 uint32_t sup_speed;
2009 uint32_t cur_speed;
2010 uint32_t max_frame_size;
2011 uint8_t os_dev_name[32];
2012 uint8_t host_name[32];
2013 } a;
2014};
2015
2016/*
2017 * Port Attribute Block.
2018 */
2019struct ct_fdmi_port_attributes {
2020 uint32_t count;
2021 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
2022};
2023
2024/* FDMI definitions. */
2025#define GRHL_CMD 0x100
2026#define GHAT_CMD 0x101
2027#define GRPL_CMD 0x102
2028#define GPAT_CMD 0x110
2029
2030#define RHBA_CMD 0x200
2031#define RHBA_RSP_SIZE 16
2032
2033#define RHAT_CMD 0x201
2034#define RPRT_CMD 0x210
2035
2036#define RPA_CMD 0x211
2037#define RPA_RSP_SIZE 16
2038
2039#define DHBA_CMD 0x300
2040#define DHBA_REQ_SIZE (16 + 8)
2041#define DHBA_RSP_SIZE 16
2042
2043#define DHAT_CMD 0x301
2044#define DPRT_CMD 0x310
2045#define DPA_CMD 0x311
2046
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047/* CT command header -- request/response common fields */
2048struct ct_cmd_hdr {
2049 uint8_t revision;
2050 uint8_t in_id[3];
2051 uint8_t gs_type;
2052 uint8_t gs_subtype;
2053 uint8_t options;
2054 uint8_t reserved;
2055};
2056
2057/* CT command request */
2058struct ct_sns_req {
2059 struct ct_cmd_hdr header;
2060 uint16_t command;
2061 uint16_t max_rsp_size;
2062 uint8_t fragment_id;
2063 uint8_t reserved[3];
2064
2065 union {
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002066 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 struct {
2068 uint8_t reserved;
2069 uint8_t port_id[3];
2070 } port_id;
2071
2072 struct {
2073 uint8_t port_type;
2074 uint8_t domain;
2075 uint8_t area;
2076 uint8_t reserved;
2077 } gid_pt;
2078
2079 struct {
2080 uint8_t reserved;
2081 uint8_t port_id[3];
2082 uint8_t fc4_types[32];
2083 } rft_id;
2084
2085 struct {
2086 uint8_t reserved;
2087 uint8_t port_id[3];
2088 uint16_t reserved2;
2089 uint8_t fc4_feature;
2090 uint8_t fc4_type;
2091 } rff_id;
2092
2093 struct {
2094 uint8_t reserved;
2095 uint8_t port_id[3];
2096 uint8_t node_name[8];
2097 } rnn_id;
2098
2099 struct {
2100 uint8_t node_name[8];
2101 uint8_t name_len;
2102 uint8_t sym_node_name[255];
2103 } rsnn_nn;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002104
2105 struct {
2106 uint8_t hba_indentifier[8];
2107 } ghat;
2108
2109 struct {
2110 uint8_t hba_identifier[8];
2111 uint32_t entry_count;
2112 uint8_t port_name[8];
2113 struct ct_fdmi_hba_attributes attrs;
2114 } rhba;
2115
2116 struct {
2117 uint8_t hba_identifier[8];
2118 struct ct_fdmi_hba_attributes attrs;
2119 } rhat;
2120
2121 struct {
2122 uint8_t port_name[8];
2123 struct ct_fdmi_port_attributes attrs;
2124 } rpa;
2125
2126 struct {
2127 uint8_t port_name[8];
2128 } dhba;
2129
2130 struct {
2131 uint8_t port_name[8];
2132 } dhat;
2133
2134 struct {
2135 uint8_t port_name[8];
2136 } dprt;
2137
2138 struct {
2139 uint8_t port_name[8];
2140 } dpa;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002141
2142 struct {
2143 uint8_t port_name[8];
2144 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002145
2146 struct {
2147 uint8_t reserved;
2148 uint8_t port_name[3];
2149 } gff_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150 } req;
2151};
2152
2153/* CT command response header */
2154struct ct_rsp_hdr {
2155 struct ct_cmd_hdr header;
2156 uint16_t response;
2157 uint16_t residual;
2158 uint8_t fragment_id;
2159 uint8_t reason_code;
2160 uint8_t explanation_code;
2161 uint8_t vendor_unique;
2162};
2163
2164struct ct_sns_gid_pt_data {
2165 uint8_t control_byte;
2166 uint8_t port_id[3];
2167};
2168
2169struct ct_sns_rsp {
2170 struct ct_rsp_hdr header;
2171
2172 union {
2173 struct {
2174 uint8_t port_type;
2175 uint8_t port_id[3];
2176 uint8_t port_name[8];
2177 uint8_t sym_port_name_len;
2178 uint8_t sym_port_name[255];
2179 uint8_t node_name[8];
2180 uint8_t sym_node_name_len;
2181 uint8_t sym_node_name[255];
2182 uint8_t init_proc_assoc[8];
2183 uint8_t node_ip_addr[16];
2184 uint8_t class_of_service[4];
2185 uint8_t fc4_types[32];
2186 uint8_t ip_address[16];
2187 uint8_t fabric_port_name[8];
2188 uint8_t reserved;
2189 uint8_t hard_address[3];
2190 } ga_nxt;
2191
2192 struct {
Chad Dupuis642ef982012-02-09 11:15:57 -08002193 /* Assume the largest number of targets for the union */
2194 struct ct_sns_gid_pt_data
2195 entries[MAX_FIBRE_DEVICES_MAX];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196 } gid_pt;
2197
2198 struct {
2199 uint8_t port_name[8];
2200 } gpn_id;
2201
2202 struct {
2203 uint8_t node_name[8];
2204 } gnn_id;
2205
2206 struct {
2207 uint8_t fc4_types[32];
2208 } gft_id;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002209
2210 struct {
2211 uint32_t entry_count;
2212 uint8_t port_name[8];
2213 struct ct_fdmi_hba_attributes attrs;
2214 } ghat;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002215
2216 struct {
2217 uint8_t port_name[8];
2218 } gfpn_id;
2219
2220 struct {
2221 uint16_t speeds;
2222 uint16_t speed;
2223 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002224
2225#define GFF_FCP_SCSI_OFFSET 7
2226 struct {
2227 uint8_t fc4_features[128];
2228 } gff_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229 } rsp;
2230};
2231
2232struct ct_sns_pkt {
2233 union {
2234 struct ct_sns_req req;
2235 struct ct_sns_rsp rsp;
2236 } p;
2237};
2238
2239/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002240 * SNS command structures -- for 2200 compatibility.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241 */
2242#define RFT_ID_SNS_SCMD_LEN 22
2243#define RFT_ID_SNS_CMD_SIZE 60
2244#define RFT_ID_SNS_DATA_SIZE 16
2245
2246#define RNN_ID_SNS_SCMD_LEN 10
2247#define RNN_ID_SNS_CMD_SIZE 36
2248#define RNN_ID_SNS_DATA_SIZE 16
2249
2250#define GA_NXT_SNS_SCMD_LEN 6
2251#define GA_NXT_SNS_CMD_SIZE 28
2252#define GA_NXT_SNS_DATA_SIZE (620 + 16)
2253
2254#define GID_PT_SNS_SCMD_LEN 6
2255#define GID_PT_SNS_CMD_SIZE 28
Chad Dupuis642ef982012-02-09 11:15:57 -08002256/*
2257 * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
2258 * adapters.
2259 */
2260#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261
2262#define GPN_ID_SNS_SCMD_LEN 6
2263#define GPN_ID_SNS_CMD_SIZE 28
2264#define GPN_ID_SNS_DATA_SIZE (8 + 16)
2265
2266#define GNN_ID_SNS_SCMD_LEN 6
2267#define GNN_ID_SNS_CMD_SIZE 28
2268#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2269
2270struct sns_cmd_pkt {
2271 union {
2272 struct {
2273 uint16_t buffer_length;
2274 uint16_t reserved_1;
2275 uint32_t buffer_address[2];
2276 uint16_t subcommand_length;
2277 uint16_t reserved_2;
2278 uint16_t subcommand;
2279 uint16_t size;
2280 uint32_t reserved_3;
2281 uint8_t param[36];
2282 } cmd;
2283
2284 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2285 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2286 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2287 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2288 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2289 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2290 } p;
2291};
2292
Andrew Vasquez54333832005-11-09 15:49:04 -08002293struct fw_blob {
2294 char *name;
2295 uint32_t segs[4];
2296 const struct firmware *fw;
2297};
2298
Linus Torvalds1da177e2005-04-16 15:20:36 -07002299/* Return data from MBC_GET_ID_LIST call. */
2300struct gid_list_info {
2301 uint8_t al_pa;
2302 uint8_t area;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002303 uint8_t domain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002304 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2305 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07002306 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002307};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002308
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002309/* NPIV */
2310typedef struct vport_info {
2311 uint8_t port_name[WWN_SIZE];
2312 uint8_t node_name[WWN_SIZE];
2313 int vp_id;
2314 uint16_t loop_id;
2315 unsigned long host_no;
2316 uint8_t port_id[3];
2317 int loop_state;
2318} vport_info_t;
2319
2320typedef struct vport_params {
2321 uint8_t port_name[WWN_SIZE];
2322 uint8_t node_name[WWN_SIZE];
2323 uint32_t options;
2324#define VP_OPTS_RETRY_ENABLE BIT_0
2325#define VP_OPTS_VP_DISABLE BIT_1
2326} vport_params_t;
2327
2328/* NPIV - return codes of VP create and modify */
2329#define VP_RET_CODE_OK 0
2330#define VP_RET_CODE_FATAL 1
2331#define VP_RET_CODE_WRONG_ID 2
2332#define VP_RET_CODE_WWPN 3
2333#define VP_RET_CODE_RESOURCES 4
2334#define VP_RET_CODE_NO_MEM 5
2335#define VP_RET_CODE_NOT_FOUND 6
2336
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002337struct qla_hw_data;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002338struct rsp_que;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339/*
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002340 * ISP operations
2341 */
2342struct isp_operations {
2343
2344 int (*pci_config) (struct scsi_qla_host *);
2345 void (*reset_chip) (struct scsi_qla_host *);
2346 int (*chip_diag) (struct scsi_qla_host *);
2347 void (*config_rings) (struct scsi_qla_host *);
2348 void (*reset_adapter) (struct scsi_qla_host *);
2349 int (*nvram_config) (struct scsi_qla_host *);
2350 void (*update_fw_options) (struct scsi_qla_host *);
2351 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2352
2353 char * (*pci_info_str) (struct scsi_qla_host *, char *);
2354 char * (*fw_version_str) (struct scsi_qla_host *, char *);
2355
David Howells7d12e782006-10-05 14:55:46 +01002356 irq_handler_t intr_handler;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002357 void (*enable_intrs) (struct qla_hw_data *);
2358 void (*disable_intrs) (struct qla_hw_data *);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002359
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002360 int (*abort_command) (srb_t *);
2361 int (*target_reset) (struct fc_port *, unsigned int, int);
2362 int (*lun_reset) (struct fc_port *, unsigned int, int);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002363 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2364 uint8_t, uint8_t, uint16_t *, uint8_t);
Andrew Vasquez1c7c6352005-07-06 10:30:57 -07002365 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2366 uint8_t, uint8_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002367
2368 uint16_t (*calc_req_entries) (uint16_t);
2369 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
Andrew Vasquez8c958a92005-07-06 10:30:47 -07002370 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
Andrew Vasquezcca53352005-08-26 19:08:30 -07002371 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2372 uint32_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002373
2374 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2375 uint32_t, uint32_t);
2376 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2377 uint32_t);
2378
2379 void (*fw_dump) (struct scsi_qla_host *, int);
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08002380
2381 int (*beacon_on) (struct scsi_qla_host *);
2382 int (*beacon_off) (struct scsi_qla_host *);
2383 void (*beacon_blink) (struct scsi_qla_host *);
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002384
2385 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2386 uint32_t, uint32_t);
2387 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2388 uint32_t);
Andrew Vasquez30c47662007-01-29 10:22:21 -08002389
2390 int (*get_flash_version) (struct scsi_qla_host *, void *);
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002391 int (*start_scsi) (srb_t *);
Giridhar Malavalia9083012010-04-12 17:59:55 -07002392 int (*abort_isp) (struct scsi_qla_host *);
Giridhar Malavali706f4572011-11-18 09:03:16 -08002393 int (*iospace_config)(struct qla_hw_data*);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002394};
2395
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002396/* MSI-X Support *************************************************************/
2397
2398#define QLA_MSIX_CHIP_REV_24XX 3
2399#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2400#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2401
2402#define QLA_MSIX_DEFAULT 0x00
2403#define QLA_MSIX_RSP_Q 0x01
2404
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002405#define QLA_MIDX_DEFAULT 0
2406#define QLA_MIDX_RSP_Q 1
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002407#define QLA_PCI_MSIX_CONTROL 0xa2
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002408#define QLA_83XX_PCI_MSIX_CONTROL 0x92
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002409
2410struct scsi_qla_host;
2411
2412struct qla_msix_entry {
2413 int have_irq;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002414 uint32_t vector;
2415 uint16_t entry;
2416 struct rsp_que *rsp;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002417};
2418
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002419#define WATCH_INTERVAL 1 /* number of seconds */
2420
Andrew Vasquez0971de72008-04-03 13:13:18 -07002421/* Work events. */
2422enum qla_work_type {
2423 QLA_EVT_AEN,
Andrew Vasquez8a659572009-02-08 20:50:12 -08002424 QLA_EVT_IDC_ACK,
Andrew Vasquezac280b62009-08-20 11:06:05 -07002425 QLA_EVT_ASYNC_LOGIN,
2426 QLA_EVT_ASYNC_LOGIN_DONE,
2427 QLA_EVT_ASYNC_LOGOUT,
2428 QLA_EVT_ASYNC_LOGOUT_DONE,
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002429 QLA_EVT_ASYNC_ADISC,
2430 QLA_EVT_ASYNC_ADISC_DONE,
Andrew Vasquez3420d362009-10-13 15:16:45 -07002431 QLA_EVT_UEVENT,
Andrew Vasquez0971de72008-04-03 13:13:18 -07002432};
2433
2434
2435struct qla_work_evt {
2436 struct list_head list;
2437 enum qla_work_type type;
2438 u32 flags;
2439#define QLA_EVT_FLAG_FREE 0x1
2440
2441 union {
2442 struct {
2443 enum fc_host_event_code code;
2444 u32 data;
2445 } aen;
Andrew Vasquez8a659572009-02-08 20:50:12 -08002446 struct {
2447#define QLA_IDC_ACK_REGS 7
2448 uint16_t mb[QLA_IDC_ACK_REGS];
2449 } idc_ack;
Andrew Vasquezac280b62009-08-20 11:06:05 -07002450 struct {
2451 struct fc_port *fcport;
2452#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2453 u16 data[2];
2454 } logio;
Andrew Vasquez3420d362009-10-13 15:16:45 -07002455 struct {
2456 u32 code;
2457#define QLA_UEVENT_CODE_FW_DUMP 0
2458 } uevent;
Andrew Vasquez0971de72008-04-03 13:13:18 -07002459 } u;
2460};
2461
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002462struct qla_chip_state_84xx {
2463 struct list_head list;
2464 struct kref kref;
2465
2466 void *bus;
2467 spinlock_t access_lock;
2468 struct mutex fw_update_mutex;
2469 uint32_t fw_update;
2470 uint32_t op_fw_version;
2471 uint32_t op_fw_size;
2472 uint32_t op_fw_seq_size;
2473 uint32_t diag_fw_version;
2474 uint32_t gold_fw_version;
2475};
2476
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002477struct qla_statistics {
2478 uint32_t total_isp_aborts;
Harish Zunjarrao49fd4622008-09-11 21:22:47 -07002479 uint64_t input_bytes;
2480 uint64_t output_bytes;
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002481};
2482
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04002483struct bidi_statistics {
2484 unsigned long long io_count;
2485 unsigned long long transfer_bytes;
2486};
2487
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002488/* Multi queue support */
2489#define MBC_INITIALIZE_MULTIQ 0x1f
2490#define QLA_QUE_PAGE 0X1000
2491#define QLA_MQ_SIZE 32
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002492#define QLA_MAX_QUEUES 256
2493#define ISP_QUE_REG(ha, id) \
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002494 ((ha->mqenable || IS_QLA83XX(ha)) ? \
Saurav Kashyapfa492632012-11-21 02:40:29 -05002495 ((device_reg_t __iomem *)(ha->mqiobase) +\
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002496 (QLA_QUE_PAGE * id)) :\
Saurav Kashyapfa492632012-11-21 02:40:29 -05002497 ((device_reg_t __iomem *)(ha->iobase)))
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002498#define QLA_REQ_QUE_ID(tag) \
2499 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2500#define QLA_DEFAULT_QUE_QOS 5
2501#define QLA_PRECONFIG_VPORTS 32
2502#define QLA_MAX_VPORTS_QLA24XX 128
2503#define QLA_MAX_VPORTS_QLA25XX 256
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002504/* Response queue data structure */
2505struct rsp_que {
2506 dma_addr_t dma;
2507 response_t *ring;
2508 response_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002509 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2510 uint32_t __iomem *rsp_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002511 uint16_t ring_index;
2512 uint16_t out_ptr;
2513 uint16_t length;
2514 uint16_t options;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002515 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002516 uint16_t id;
2517 uint16_t vp_idx;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002518 struct qla_hw_data *hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002519 struct qla_msix_entry *msix;
2520 struct req_que *req;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002521 srb_t *status_srb; /* status continuation entry */
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07002522 struct work_struct q_work;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002523};
2524
2525/* Request queue data structure */
2526struct req_que {
2527 dma_addr_t dma;
2528 request_t *ring;
2529 request_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002530 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2531 uint32_t __iomem *req_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002532 uint16_t ring_index;
2533 uint16_t in_ptr;
2534 uint16_t cnt;
2535 uint16_t length;
2536 uint16_t options;
2537 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002538 uint16_t id;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002539 uint16_t qos;
2540 uint16_t vp_idx;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002541 struct rsp_que *rsp;
Chad Dupuis8d93f552013-01-30 03:34:37 -05002542 srb_t **outstanding_cmds;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002543 uint32_t current_outstanding_cmd;
Chad Dupuis8d93f552013-01-30 03:34:37 -05002544 uint16_t num_outstanding_cmds;
Chad Dupuis3c290d02013-01-30 03:34:38 -05002545#define MAX_Q_DEPTH 32
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002546 int max_q_depth;
2547};
2548
Giridhar Malavali9a069e12010-01-12 13:02:47 -08002549/* Place holder for FW buffer parameters */
2550struct qlfc_fw {
2551 void *fw_buf;
2552 dma_addr_t fw_dma;
2553 uint32_t len;
2554};
2555
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002556struct qlt_hw_data {
2557 /* Protected by hw lock */
2558 uint32_t enable_class_2:1;
2559 uint32_t enable_explicit_conf:1;
2560 uint32_t ini_mode_force_reverse:1;
2561 uint32_t node_name_set:1;
2562
2563 dma_addr_t atio_dma; /* Physical address. */
2564 struct atio *atio_ring; /* Base virtual address */
2565 struct atio *atio_ring_ptr; /* Current address. */
2566 uint16_t atio_ring_index; /* Current index. */
2567 uint16_t atio_q_length;
Arun Easiaa230bc2013-01-30 03:34:39 -05002568 uint32_t __iomem *atio_q_in;
2569 uint32_t __iomem *atio_q_out;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002570
2571 void *target_lport_ptr;
2572 struct qla_tgt_func_tmpl *tgt_ops;
2573 struct qla_tgt *qla_tgt;
Chad Dupuis8d93f552013-01-30 03:34:37 -05002574 struct qla_tgt_cmd *cmds[DEFAULT_OUTSTANDING_COMMANDS];
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002575 uint16_t current_handle;
2576
2577 struct qla_tgt_vp_map *tgt_vp_map;
2578 struct mutex tgt_mutex;
2579 struct mutex tgt_host_action_mutex;
2580
2581 int saved_set;
2582 uint16_t saved_exchange_count;
2583 uint32_t saved_firmware_options_1;
2584 uint32_t saved_firmware_options_2;
2585 uint32_t saved_firmware_options_3;
2586 uint8_t saved_firmware_options[2];
2587 uint8_t saved_add_firmware_options[2];
2588
2589 uint8_t tgt_node_name[WWN_SIZE];
2590};
2591
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002592/*
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002593 * Qlogic host adapter specific data structure.
2594*/
2595struct qla_hw_data {
2596 struct pci_dev *pdev;
2597 /* SRB cache. */
2598#define SRB_MIN_REQ 128
2599 mempool_t *srb_mempool;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600
2601 volatile struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602 uint32_t mbox_int :1;
2603 uint32_t mbox_busy :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604 uint32_t disable_risc_code_load :1;
2605 uint32_t enable_64bit_addressing :1;
2606 uint32_t enable_lip_reset :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607 uint32_t enable_target_reset :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002608 uint32_t enable_lip_full_login :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609 uint32_t enable_led_scheme :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002610
Andrew Vasquez3d716442005-07-06 10:30:26 -07002611 uint32_t msi_enabled :1;
2612 uint32_t msix_enabled :1;
Andrew Vasquezd4c760c2006-06-23 16:10:39 -07002613 uint32_t disable_serdes :1;
Andrew Vasquez4346b142006-12-13 19:20:28 -08002614 uint32_t gpsc_supported :1;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002615 uint32_t npiv_supported :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08002616 uint32_t pci_channel_io_perm_failure :1;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08002617 uint32_t fce_enabled :1;
Joe Carnuccio1d2874d2009-03-24 09:08:06 -07002618 uint32_t fac_supported :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002619
Lalit Chandivade2533cf62009-03-24 09:08:07 -07002620 uint32_t chip_reset_done :1;
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002621 uint32_t port0 :1;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002622 uint32_t running_gold_fw :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08002623 uint32_t eeh_busy :1;
Anirban Chakraborty7163ea82009-08-05 09:18:40 -07002624 uint32_t cpu_affinity_enabled :1;
Anirban Chakraborty31557542009-12-02 10:36:55 -08002625 uint32_t disable_msix_handshake :1;
Sarang Radke09ff7012010-03-19 17:03:59 -07002626 uint32_t fcp_prio_enabled :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002627 uint32_t isp82xx_fw_hung:1;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04002628 uint32_t nic_core_hung:1;
Giridhar Malavali71905752011-02-23 15:27:10 -08002629
2630 uint32_t quiesce_owner:1;
Andrew Vasquez794a5692010-12-21 16:00:21 -08002631 uint32_t thermal_supported:1;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04002632 uint32_t nic_core_reset_hdlr_active:1;
2633 uint32_t nic_core_reset_owner:1;
Giridhar Malavalib6d0d9d2012-05-15 14:34:25 -04002634 uint32_t isp82xx_no_md_cap:1;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002635 uint32_t host_shutting_down:1;
Chad Dupuisbf5b8ad2012-08-22 14:21:24 -04002636 uint32_t idc_compl_status:1;
2637 /* 32 bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638 } flags;
2639
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002640 /* This spinlock is used to protect "io transactions", you must
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002641 * acquire it before doing any IO to the card, eg with RD_REG*() and
2642 * WRT_REG*() for the duration of your entire commandtransaction.
2643 *
2644 * This spinlock is of lower priority than the io request lock.
2645 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002647 spinlock_t hardware_lock ____cacheline_aligned;
Andrew Vasquez285d0322007-10-19 15:59:17 -07002648 int bars;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002649 int mem_only;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002650 device_reg_t __iomem *iobase; /* Base I/O address */
Andrew Vasquez37765412008-01-17 09:02:09 -08002651 resource_size_t pio_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002653#define MIN_IOBASE_LEN 0x100
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002654/* Multi queue data structs */
Andrew Vasquez08029992009-03-24 09:07:55 -07002655 device_reg_t __iomem *mqiobase;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002656 device_reg_t __iomem *msixbase;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002657 uint16_t msix_count;
2658 uint8_t mqenable;
2659 struct req_que **req_q_map;
2660 struct rsp_que **rsp_q_map;
2661 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2662 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002663 uint8_t max_req_queues;
2664 uint8_t max_rsp_queues;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002665 struct qla_npiv_entry *npiv_info;
2666 uint16_t nvram_npiv_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002667
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002668 uint16_t switch_cap;
2669#define FLOGI_SEQ_DEL BIT_8
2670#define FLOGI_MID_SUPPORT BIT_10
2671#define FLOGI_VSAN_SUPPORT BIT_12
2672#define FLOGI_SP_SUPPORT BIT_13
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002673
2674 uint8_t port_no; /* Physical port of adapter */
2675
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002676 /* Timeout timers. */
2677 uint8_t loop_down_abort_time; /* port down timer */
2678 atomic_t loop_down_timer; /* loop down timer */
2679 uint8_t link_down_timeout; /* link down timeout */
2680 uint16_t max_loop_id;
Chad Dupuis642ef982012-02-09 11:15:57 -08002681 uint16_t max_fibre_devices; /* Maximum number of targets */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002682
Linus Torvalds1da177e2005-04-16 15:20:36 -07002683 uint16_t fb_rev;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002684 uint16_t min_external_loopid; /* First external loop Id */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002686#define PORT_SPEED_UNKNOWN 0xFFFF
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002687#define PORT_SPEED_1GB 0x00
2688#define PORT_SPEED_2GB 0x01
2689#define PORT_SPEED_4GB 0x03
2690#define PORT_SPEED_8GB 0x04
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002691#define PORT_SPEED_16GB 0x05
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002692#define PORT_SPEED_10GB 0x13
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002693 uint16_t link_data_rate; /* F/W operating speed */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002694
2695 uint8_t current_topology;
2696 uint8_t prev_topology;
2697#define ISP_CFG_NL 1
2698#define ISP_CFG_N 2
2699#define ISP_CFG_FL 4
2700#define ISP_CFG_F 8
2701
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002702 uint8_t operating_mode; /* F/W operating mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703#define LOOP 0
2704#define P2P 1
2705#define LOOP_P2P 2
2706#define P2P_LOOP 3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707 uint8_t interrupts_on;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002708 uint32_t isp_abort_cnt;
2709
2710#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
2711#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002712#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002713#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
2714#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002715 uint32_t device_type;
2716#define DT_ISP2100 BIT_0
2717#define DT_ISP2200 BIT_1
2718#define DT_ISP2300 BIT_2
2719#define DT_ISP2312 BIT_3
2720#define DT_ISP2322 BIT_4
2721#define DT_ISP6312 BIT_5
2722#define DT_ISP6322 BIT_6
2723#define DT_ISP2422 BIT_7
2724#define DT_ISP2432 BIT_8
2725#define DT_ISP5422 BIT_9
2726#define DT_ISP5432 BIT_10
2727#define DT_ISP2532 BIT_11
2728#define DT_ISP8432 BIT_12
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002729#define DT_ISP8001 BIT_13
Giridhar Malavalia9083012010-04-12 17:59:55 -07002730#define DT_ISP8021 BIT_14
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002731#define DT_ISP2031 BIT_15
2732#define DT_ISP8031 BIT_16
2733#define DT_ISP_LAST (DT_ISP8031 << 1)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002734
Arun Easie02587d2011-08-16 11:29:23 -07002735#define DT_T10_PI BIT_25
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002736#define DT_IIDMA BIT_26
2737#define DT_FWI2 BIT_27
2738#define DT_ZIO_SUPPORTED BIT_28
2739#define DT_OEM_001 BIT_29
2740#define DT_ISP2200A BIT_30
2741#define DT_EXTENDED_IDS BIT_31
2742#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
2743#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
2744#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
2745#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
2746#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
2747#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
2748#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
2749#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
2750#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
2751#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
2752#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
2753#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
2754#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
2755#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002756#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002757#define IS_QLA81XX(ha) (IS_QLA8001(ha))
Giridhar Malavalia9083012010-04-12 17:59:55 -07002758#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002759#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
2760#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002761
2762#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
2763 IS_QLA6312(ha) || IS_QLA6322(ha))
2764#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
2765#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
2766#define IS_QLA25XX(ha) (IS_QLA2532(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002767#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002768#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2769#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
2770 IS_QLA84XX(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002771#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
2772 IS_QLA8031(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002773#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
Giridhar Malavalia9083012010-04-12 17:59:55 -07002774 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002775 IS_QLA82XX(ha) || IS_QLA83XX(ha))
2776#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
2777#define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
2778 IS_QLA83XX(ha)) && (ha)->flags.msix_enabled)
2779#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
2780#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
Andrew Vasquezac280b62009-08-20 11:06:05 -07002781#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002782
Arun Easie02587d2011-08-16 11:29:23 -07002783#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002784#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
2785#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
2786#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
2787#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
2788#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002789#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
2790#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha))
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04002791#define IS_BIDI_CAPABLE(ha) ((IS_QLA25XX(ha) || IS_QLA2031(ha)))
Saurav Kashyap81178772012-08-22 14:21:04 -04002792/* Bit 21 of fw_attributes decides the MCTP capabilities */
2793#define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \
2794 ((ha)->fw_attributes_ext[0] & BIT_0))
Arun Easi9e522cd2012-08-22 14:21:31 -04002795#define IS_PI_UNINIT_CAPABLE(ha) (IS_QLA83XX(ha))
2796#define IS_PI_IPGUARD_CAPABLE(ha) (IS_QLA83XX(ha))
2797#define IS_PI_DIFB_DIX0_CAPABLE(ha) (0)
2798#define IS_PI_SPLIT_DET_CAPABLE_HBA(ha) (IS_QLA83XX(ha))
2799#define IS_PI_SPLIT_DET_CAPABLE(ha) (IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
2800 (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
Arun Easiaa230bc2013-01-30 03:34:39 -05002801#define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha))
Arun Easi33c36c02013-01-30 03:34:41 -05002802#define IS_TGT_MODE_CAPABLE(ha) (ha->tgt.atio_q_length)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803
2804 /* HBA serial number */
2805 uint8_t serial0;
2806 uint8_t serial1;
2807 uint8_t serial2;
2808
2809 /* NVRAM configuration data */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002810#define MAX_NVRAM_SIZE 4096
2811#define VPD_OFFSET MAX_NVRAM_SIZE / 2
Andrew Vasquez3d716442005-07-06 10:30:26 -07002812 uint16_t nvram_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002813 uint16_t nvram_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07002814 void *nvram;
andrew.vasquez@qlogic.com6f641792006-03-09 14:27:34 -08002815 uint16_t vpd_size;
2816 uint16_t vpd_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07002817 void *vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818
2819 uint16_t loop_reset_delay;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002820 uint8_t retry_count;
2821 uint8_t login_timeout;
2822 uint16_t r_a_tov;
2823 int port_down_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002824 uint8_t mbx_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002825
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002826 uint32_t login_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002827 /* SNS command interfaces. */
2828 ms_iocb_entry_t *ms_iocb;
2829 dma_addr_t ms_iocb_dma;
2830 struct ct_sns_pkt *ct_sns;
2831 dma_addr_t ct_sns_dma;
2832 /* SNS command interfaces for 2200. */
2833 struct sns_cmd_pkt *sns_cmd;
2834 dma_addr_t sns_cmd_dma;
2835
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002836#define SFP_DEV_SIZE 256
2837#define SFP_BLOCK_SIZE 64
2838 void *sfp_data;
2839 dma_addr_t sfp_data_dma;
Andrew Vasquez88729e52006-06-23 16:10:50 -07002840
Giridhar Malavalib5d03292009-10-13 15:16:48 -07002841#define XGMAC_DATA_SIZE 4096
Andrew Vasquezce0423f2009-06-03 09:55:13 -07002842 void *xgmac_data;
2843 dma_addr_t xgmac_data_dma;
2844
Giridhar Malavalib5d03292009-10-13 15:16:48 -07002845#define DCBX_TLV_DATA_SIZE 4096
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07002846 void *dcbx_tlv;
2847 dma_addr_t dcbx_tlv_dma;
2848
Christoph Hellwig39a11242006-02-14 18:46:22 +01002849 struct task_struct *dpc_thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002850 uint8_t dpc_active; /* DPC routine is active */
2851
Linus Torvalds1da177e2005-04-16 15:20:36 -07002852 dma_addr_t gid_list_dma;
2853 struct gid_list_info *gid_list;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002854 int gid_list_info_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002855
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002856 /* Small DMA pool allocations -- maximum 256 bytes in length. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002857#define DMA_POOL_SIZE 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858 struct dma_pool *s_dma_pool;
2859
2860 dma_addr_t init_cb_dma;
Andrew Vasquez3d716442005-07-06 10:30:26 -07002861 init_cb_t *init_cb;
2862 int init_cb_size;
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07002863 dma_addr_t ex_init_cb_dma;
2864 struct ex_init_cb_81xx *ex_init_cb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002865
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002866 void *async_pd;
2867 dma_addr_t async_pd_dma;
2868
Andrew Vasquez7a677352012-02-09 11:15:56 -08002869 void *swl;
2870
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871 /* These are used by mailbox operations. */
2872 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
2873
2874 mbx_cmd_t *mcp;
2875 unsigned long mbx_cmd_flags;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002876#define MBX_INTERRUPT 1
2877#define MBX_INTR_WAIT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878#define MBX_UPDATE_FLASH_ACTIVE 3
2879
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002880 struct mutex vport_lock; /* Virtual port synchronization */
Arun Easifeafb7b2010-09-03 14:57:00 -07002881 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002882 struct completion mbx_cmd_comp; /* Serialize mbx access */
Marcus Barrow0b05a1f2008-01-17 09:02:13 -08002883 struct completion mbx_intr_comp; /* Used for completion notification */
Sarang Radke23f2ebd2010-05-28 15:08:21 -07002884 struct completion dcbx_comp; /* For set port config notification */
2885 int notify_dcbx_comp;
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04002886 struct mutex selflogin_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002887
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888 /* Basic firmware related information. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002889 uint16_t fw_major_version;
2890 uint16_t fw_minor_version;
2891 uint16_t fw_subminor_version;
2892 uint16_t fw_attributes;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08002893 uint16_t fw_attributes_h;
2894 uint16_t fw_attributes_ext[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002895 uint32_t fw_memory_size;
2896 uint32_t fw_transfer_size;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002897 uint32_t fw_srisc_address;
2898#define RISC_START_ADDRESS_2100 0x1000
2899#define RISC_START_ADDRESS_2300 0x800
2900#define RISC_START_ADDRESS_2400 0x100000
Andrew Vasquez24a08132009-03-24 09:08:16 -07002901 uint16_t fw_xcb_count;
Chad Dupuis8d93f552013-01-30 03:34:37 -05002902 uint16_t fw_iocb_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002903
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002904 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905 uint8_t fw_seriallink_options[4];
Andrew Vasquez3d716442005-07-06 10:30:26 -07002906 uint16_t fw_seriallink_options24[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002907
Andrew Vasquez55a96152009-03-24 09:08:03 -07002908 uint8_t mpi_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002909 uint32_t mpi_capabilities;
Andrew Vasquez55a96152009-03-24 09:08:03 -07002910 uint8_t phy_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002911
Linus Torvalds1da177e2005-04-16 15:20:36 -07002912 /* Firmware dump information. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07002913 struct qla2xxx_fw_dump *fw_dump;
2914 uint32_t fw_dump_len;
Andrew Vasquezd4e3e042006-05-17 15:09:50 -07002915 int fw_dumped;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916 int fw_dump_reading;
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07002917 dma_addr_t eft_dma;
2918 void *eft;
Saurav Kashyap81178772012-08-22 14:21:04 -04002919/* Current size of mctp dump is 0x086064 bytes */
2920#define MCTP_DUMP_SIZE 0x086064
2921 dma_addr_t mctp_dump_dma;
2922 void *mctp_dump;
2923 int mctp_dumped;
2924 int mctp_dump_reading;
Andrew Vasquezbb99de62009-01-05 11:18:08 -08002925 uint32_t chain_offset;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08002926 struct dentry *dfs_dir;
2927 struct dentry *dfs_fce;
2928 dma_addr_t fce_dma;
2929 void *fce;
2930 uint32_t fce_bufs;
2931 uint16_t fce_mb[8];
2932 uint64_t fce_wr, fce_rd;
2933 struct mutex fce_mutex;
2934
Andrew Vasquez3d716442005-07-06 10:30:26 -07002935 uint32_t pci_attr;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002936 uint16_t chip_revision;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937
2938 uint16_t product_id[4];
2939
2940 uint8_t model_number[16+1];
2941#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
Joe Carnuccio1ee27142008-07-10 16:55:53 -07002942 char model_desc[80];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002943 uint8_t adapter_id[16+1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002944
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002945 /* Option ROM information. */
2946 char *optrom_buffer;
2947 uint32_t optrom_size;
2948 int optrom_state;
2949#define QLA_SWAITING 0
2950#define QLA_SREADING 1
2951#define QLA_SWRITING 2
Joe Carnucciob7cc1762007-09-20 14:07:35 -07002952 uint32_t optrom_region_start;
2953 uint32_t optrom_region_size;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002954
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002955/* PCI expansion ROM image information. */
Andrew Vasquez30c47662007-01-29 10:22:21 -08002956#define ROM_CODE_TYPE_BIOS 0
2957#define ROM_CODE_TYPE_FCODE 1
2958#define ROM_CODE_TYPE_EFI 3
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002959 uint8_t bios_revision[2];
2960 uint8_t efi_revision[2];
2961 uint8_t fcode_revision[16];
Andrew Vasquez30c47662007-01-29 10:22:21 -08002962 uint32_t fw_revision[4];
2963
Madhuranath Iyengar0f2d9622010-07-23 15:28:26 +05002964 uint32_t gold_fw_version[4];
2965
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002966 /* Offsets for flash/nvram access (set to ~0 if not used). */
2967 uint32_t flash_conf_off;
2968 uint32_t flash_data_off;
2969 uint32_t nvram_conf_off;
2970 uint32_t nvram_data_off;
2971
Andrew Vasquez7d232c72008-04-03 13:13:22 -07002972 uint32_t fdt_wrt_disable;
2973 uint32_t fdt_erase_cmd;
2974 uint32_t fdt_block_size;
2975 uint32_t fdt_unprotect_sec_cmd;
2976 uint32_t fdt_protect_sec_cmd;
2977
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002978 uint32_t flt_region_flt;
2979 uint32_t flt_region_fdt;
2980 uint32_t flt_region_boot;
2981 uint32_t flt_region_fw;
2982 uint32_t flt_region_vpd_nvram;
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07002983 uint32_t flt_region_vpd;
2984 uint32_t flt_region_nvram;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002985 uint32_t flt_region_npiv_conf;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002986 uint32_t flt_region_gold_fw;
Sarang Radke09ff7012010-03-19 17:03:59 -07002987 uint32_t flt_region_fcp_prio;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002988 uint32_t flt_region_bootload;
Andrew Vasquezc00d8992008-09-11 21:22:49 -07002989
Linus Torvalds1da177e2005-04-16 15:20:36 -07002990 /* Needed for BEACON */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002991 uint16_t beacon_blink_led;
2992 uint8_t beacon_color_state;
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08002993#define QLA_LED_GRN_ON 0x01
2994#define QLA_LED_YLW_ON 0x02
2995#define QLA_LED_ABR_ON 0x04
2996#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
2997 /* ISP2322: red, green, amber. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002998 uint16_t zio_mode;
2999 uint16_t zio_timer;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003000
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003001 struct qla_msix_entry *msix_entries;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003002
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003003 struct list_head vp_list; /* list of VP */
3004 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
3005 sizeof(unsigned long)];
3006 uint16_t num_vhosts; /* number of vports created */
3007 uint16_t num_vsans; /* number of vsan created */
3008 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
3009 int cur_vport_count;
3010
3011 struct qla_chip_state_84xx *cs84xx;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003012 struct isp_operations *isp_ops;
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07003013 struct workqueue_struct *wq;
Giridhar Malavali9a069e12010-01-12 13:02:47 -08003014 struct qlfc_fw fw_buf;
Sarang Radke09ff7012010-03-19 17:03:59 -07003015
3016 /* FCP_CMND priority support */
3017 struct qla_fcp_prio_cfg *fcp_prio_cfg;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003018
3019 struct dma_pool *dl_dma_pool;
3020#define DSD_LIST_DMA_POOL_SIZE 512
3021
3022 struct dma_pool *fcp_cmnd_dma_pool;
3023 mempool_t *ctx_mempool;
3024#define FCP_CMND_DMA_POOL_SIZE 512
3025
3026 unsigned long nx_pcibase; /* Base I/O address */
3027 uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */
3028 unsigned long nxdb_wr_ptr; /* Door bell write pointer */
Giridhar Malavalia9083012010-04-12 17:59:55 -07003029
3030 uint32_t crb_win;
3031 uint32_t curr_window;
3032 uint32_t ddr_mn_window;
3033 unsigned long mn_win_crb;
3034 unsigned long ms_win_crb;
3035 int qdr_sn_window;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003036 uint32_t fcoe_dev_init_timeout;
3037 uint32_t fcoe_reset_timeout;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003038 rwlock_t hw_lock;
3039 uint16_t portnum; /* port number */
3040 int link_width;
3041 struct fw_blob *hablob;
3042 struct qla82xx_legacy_intr_set nx_legacy_intr;
3043
3044 uint16_t gbl_dsd_inuse;
3045 uint16_t gbl_dsd_avail;
3046 struct list_head gbl_dsd_list;
3047#define NUM_DSD_CHAIN 4096
Harish Zunjarrao9c2b2972010-05-28 15:08:23 -07003048
3049 uint8_t fw_type;
3050 __le32 file_prd_off; /* File firmware product offset */
Giridhar Malavali08de2842011-08-16 11:31:44 -07003051
3052 uint32_t md_template_size;
3053 void *md_tmplt_hdr;
3054 dma_addr_t md_tmplt_hdr_dma;
3055 void *md_dump;
3056 uint32_t md_dump_size;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003057
Chad Dupuis5f16b332012-08-22 14:21:00 -04003058 void *loop_id_map;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003059
3060 /* QLA83XX IDC specific fields */
3061 uint32_t idc_audit_ts;
3062
3063 /* DPC low-priority workqueue */
3064 struct workqueue_struct *dpc_lp_wq;
3065 struct work_struct idc_aen;
3066 /* DPC high-priority workqueue */
3067 struct workqueue_struct *dpc_hp_wq;
3068 struct work_struct nic_core_reset;
3069 struct work_struct idc_state_handler;
3070 struct work_struct nic_core_unrecoverable;
3071
Chad Dupuis3c290d02013-01-30 03:34:38 -05003072#define HOST_QUEUE_RAMPDOWN_INTERVAL (60 * HZ)
3073#define HOST_QUEUE_RAMPUP_INTERVAL (30 * HZ)
3074 unsigned long host_last_rampdown_time;
3075 unsigned long host_last_rampup_time;
3076 int cfg_lun_q_depth;
3077
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003078 struct qlt_hw_data tgt;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003079};
3080
3081/*
3082 * Qlogic scsi host structure
3083 */
3084typedef struct scsi_qla_host {
3085 struct list_head list;
3086 struct list_head vp_fcports; /* list of fcports */
3087 struct list_head work_list;
Andrew Vasquezf999f4c2009-06-03 09:55:28 -07003088 spinlock_t work_lock;
3089
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003090 /* Commonly used flags and state information. */
3091 struct Scsi_Host *host;
3092 unsigned long host_no;
3093 uint8_t host_str[16];
3094
3095 volatile struct {
3096 uint32_t init_done :1;
3097 uint32_t online :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003098 uint32_t reset_active :1;
3099
3100 uint32_t management_server_logged_in :1;
3101 uint32_t process_response_queue :1;
Arun Easibad75002010-05-04 15:01:30 -07003102 uint32_t difdix_supported:1;
Arun Easifeafb7b2010-09-03 14:57:00 -07003103 uint32_t delete_progress:1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003104 } flags;
3105
3106 atomic_t loop_state;
3107#define LOOP_TIMEOUT 1
3108#define LOOP_DOWN 2
3109#define LOOP_UP 3
3110#define LOOP_UPDATE 4
3111#define LOOP_READY 5
3112#define LOOP_DEAD 6
3113
3114 unsigned long dpc_flags;
3115#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
3116#define RESET_ACTIVE 1
3117#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
3118#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
3119#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
3120#define LOOP_RESYNC_ACTIVE 5
3121#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
3122#define RSCN_UPDATE 7 /* Perform an RSCN update. */
Shyam Sundarddb9b122009-03-24 09:08:10 -07003123#define RELOGIN_NEEDED 8
3124#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
3125#define ISP_ABORT_RETRY 10 /* ISP aborted. */
3126#define BEACON_BLINK_NEEDED 11
3127#define REGISTER_FDMI_NEEDED 12
3128#define FCPORT_UPDATE_NEEDED 13
3129#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
3130#define UNLOADING 15
3131#define NPIV_CONFIG_NEEDED 16
Giridhar Malavalia9083012010-04-12 17:59:55 -07003132#define ISP_UNRECOVERABLE 17
3133#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
Madhuranath Iyengarb1d46982010-09-03 15:20:54 -07003134#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
Saurav Kashyap579d12b2010-12-21 16:00:14 -08003135#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003136#define SCR_PENDING 21 /* SCR in target mode */
Chad Dupuis3c290d02013-01-30 03:34:38 -05003137#define HOST_RAMP_DOWN_QUEUE_DEPTH 22
3138#define HOST_RAMP_UP_QUEUE_DEPTH 23
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003139
3140 uint32_t device_flags;
Shyam Sundarddb9b122009-03-24 09:08:10 -07003141#define SWITCH_FOUND BIT_0
3142#define DFLG_NO_CABLE BIT_1
Giridhar Malavalia9083012010-04-12 17:59:55 -07003143#define DFLG_DEV_FAILED BIT_5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003144
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003145 /* ISP configuration data. */
3146 uint16_t loop_id; /* Host adapter loop id */
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04003147 uint16_t self_login_loop_id; /* host adapter loop id
3148 * get it on self login
3149 */
3150 fc_port_t bidir_fcport; /* fcport used for bidir cmnds
3151 * no need of allocating it for
3152 * each command
3153 */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003154
3155 port_id_t d_id; /* Host adapter port id */
3156 uint8_t marker_needed;
3157 uint16_t mgmt_svr_loop_id;
3158
3159
3160
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003161 /* Timeout timers. */
3162 uint8_t loop_down_abort_time; /* port down timer */
3163 atomic_t loop_down_timer; /* loop down timer */
3164 uint8_t link_down_timeout; /* link down timeout */
3165
3166 uint32_t timer_active;
3167 struct timer_list timer;
3168
3169 uint8_t node_name[WWN_SIZE];
3170 uint8_t port_name[WWN_SIZE];
3171 uint8_t fabric_node_name[WWN_SIZE];
Andrew Vasquezbad70012009-04-06 22:33:38 -07003172
3173 uint16_t fcoe_vlan_id;
3174 uint16_t fcoe_fcf_idx;
3175 uint8_t fcoe_vn_port_mac[6];
3176
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003177 uint32_t vp_abort_cnt;
3178
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003179 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003180 uint16_t vp_idx; /* vport ID */
3181
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003182 unsigned long vp_flags;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003183#define VP_IDX_ACQUIRED 0 /* bit no 0 */
3184#define VP_CREATE_NEEDED 1
3185#define VP_BIND_NEEDED 2
3186#define VP_DELETE_NEEDED 3
3187#define VP_SCR_NEEDED 4 /* State Change Request registration */
3188 atomic_t vp_state;
3189#define VP_OFFLINE 0
3190#define VP_ACTIVE 1
3191#define VP_FAILED 2
3192// #define VP_DISABLE 3
3193 uint16_t vp_err_state;
3194 uint16_t vp_prev_err_state;
3195#define VP_ERR_UNKWN 0
3196#define VP_ERR_PORTDWN 1
3197#define VP_ERR_FAB_UNSUPPORTED 2
3198#define VP_ERR_FAB_NORESOURCES 3
3199#define VP_ERR_FAB_LOGOUT 4
3200#define VP_ERR_ADAP_NORESOURCES 5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003201 struct qla_hw_data *hw;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003202 struct req_que *req;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003203 int fw_heartbeat_counter;
3204 int seconds_since_last_heartbeat;
Saurav Kashyap2be21fa2012-05-15 14:34:16 -04003205 struct fc_host_statistics fc_host_stat;
3206 struct qla_statistics qla_stats;
Saurav Kashyapa9b6f7222012-08-22 14:21:01 -04003207 struct bidi_statistics bidi_stats;
Arun Easifeafb7b2010-09-03 14:57:00 -07003208
3209 atomic_t vref_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003210} scsi_qla_host_t;
3211
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003212#define SET_VP_IDX 1
3213#define SET_AL_PA 2
3214#define RESET_VP_IDX 3
3215#define RESET_AL_PA 4
3216struct qla_tgt_vp_map {
3217 uint8_t idx;
3218 scsi_qla_host_t *vha;
3219};
3220
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221/*
3222 * Macros to help code, maintain, etc.
3223 */
3224#define LOOP_TRANSITION(ha) \
3225 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
Andrew Vasquez23443b12005-12-06 10:57:06 -08003226 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -07003227 atomic_read(&ha->loop_state) == LOOP_DOWN)
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003228
Arun Easifeafb7b2010-09-03 14:57:00 -07003229#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
3230 atomic_inc(&__vha->vref_count); \
3231 mb(); \
3232 if (__vha->flags.delete_progress) { \
3233 atomic_dec(&__vha->vref_count); \
3234 __bail = 1; \
3235 } else { \
3236 __bail = 0; \
3237 } \
3238} while (0)
3239
3240#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
3241 atomic_dec(&__vha->vref_count); \
3242} while (0)
3243
Linus Torvalds1da177e2005-04-16 15:20:36 -07003244/*
3245 * qla2x00 local function return status codes
3246 */
3247#define MBS_MASK 0x3fff
3248
3249#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
3250#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
3251#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
3252#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
3253#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
3254#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
3255#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
3256#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
3257#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
3258#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
3259
3260#define QLA_FUNCTION_TIMEOUT 0x100
3261#define QLA_FUNCTION_PARAMETER_ERROR 0x101
3262#define QLA_FUNCTION_FAILED 0x102
3263#define QLA_MEMORY_ALLOC_FAILED 0x103
3264#define QLA_LOCK_TIMEOUT 0x104
3265#define QLA_ABORTED 0x105
3266#define QLA_SUSPENDED 0x106
3267#define QLA_BUSY 0x107
Andrew Vasquezcca53352005-08-26 19:08:30 -07003268#define QLA_ALREADY_REGISTERED 0x109
Linus Torvalds1da177e2005-04-16 15:20:36 -07003269
Linus Torvalds1da177e2005-04-16 15:20:36 -07003270#define NVRAM_DELAY() udelay(10)
3271
Linus Torvalds1da177e2005-04-16 15:20:36 -07003272/*
3273 * Flash support definitions
3274 */
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003275#define OPTROM_SIZE_2300 0x20000
3276#define OPTROM_SIZE_2322 0x100000
3277#define OPTROM_SIZE_24XX 0x100000
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07003278#define OPTROM_SIZE_25XX 0x200000
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003279#define OPTROM_SIZE_81XX 0x400000
Giridhar Malavalia9083012010-04-12 17:59:55 -07003280#define OPTROM_SIZE_82XX 0x800000
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003281#define OPTROM_SIZE_83XX 0x1000000
Giridhar Malavalia9083012010-04-12 17:59:55 -07003282
3283#define OPTROM_BURST_SIZE 0x1000
3284#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003285
Arun Easibad75002010-05-04 15:01:30 -07003286#define QLA_DSDS_PER_IOCB 37
3287
Giridhar Malavali4d78c972010-07-23 15:28:35 +05003288#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
3289
Giridhar Malavali58548cb2010-09-03 15:20:56 -07003290#define QLA_SG_ALL 1024
3291
Giridhar Malavali4d78c972010-07-23 15:28:35 +05003292enum nexus_wait_type {
3293 WAIT_HOST = 0,
3294 WAIT_TARGET,
3295 WAIT_LUN,
3296};
3297
Linus Torvalds1da177e2005-04-16 15:20:36 -07003298#include "qla_gbl.h"
3299#include "qla_dbg.h"
3300#include "qla_inline.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -07003301#endif