blob: 14cc7b6f703b1f94c4a8c7bfbcdb567f8ff30f14 [file] [log] [blame]
Magnus Dammd5ed4c22009-04-30 07:02:49 +00001/*
2 * SuperH Timer Support - MTU2
3 *
4 * Copyright (C) 2009 Magnus Damm
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/spinlock.h>
23#include <linux/interrupt.h>
24#include <linux/ioport.h>
25#include <linux/delay.h>
26#include <linux/io.h>
27#include <linux/clk.h>
28#include <linux/irq.h>
29#include <linux/err.h>
30#include <linux/clockchips.h>
Paul Mundt46a12f72009-05-03 17:57:17 +090031#include <linux/sh_timer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Paul Gortmaker7deeab52011-07-03 13:36:22 -040033#include <linux/module.h>
Rafael J. Wysocki57d13372012-03-13 22:40:14 +010034#include <linux/pm_domain.h>
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +020035#include <linux/pm_runtime.h>
Magnus Dammd5ed4c22009-04-30 07:02:49 +000036
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010037struct sh_mtu2_device;
Laurent Pinchart42752cc2014-03-04 12:58:30 +010038
39struct sh_mtu2_channel {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010040 struct sh_mtu2_device *mtu;
Laurent Pinchartd2b93172014-03-04 14:17:26 +010041 unsigned int index;
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010042
43 void __iomem *base;
Laurent Pinchart42752cc2014-03-04 12:58:30 +010044 int irq;
Laurent Pinchartda90a1c2014-03-04 14:04:24 +010045
Laurent Pinchart42752cc2014-03-04 12:58:30 +010046 struct clock_event_device ced;
47};
48
Laurent Pinchart7dad72d2014-03-04 13:04:48 +010049struct sh_mtu2_device {
Laurent Pinchart42752cc2014-03-04 12:58:30 +010050 struct platform_device *pdev;
51
Magnus Dammd5ed4c22009-04-30 07:02:49 +000052 void __iomem *mapbase;
53 struct clk *clk;
Laurent Pinchart42752cc2014-03-04 12:58:30 +010054
Laurent Pinchartc54ccb42014-03-04 14:23:00 +010055 struct sh_mtu2_channel *channels;
56 unsigned int num_channels;
Magnus Dammd5ed4c22009-04-30 07:02:49 +000057};
58
Paul Mundt50393a92012-05-25 13:38:54 +090059static DEFINE_RAW_SPINLOCK(sh_mtu2_lock);
Magnus Dammd5ed4c22009-04-30 07:02:49 +000060
61#define TSTR -1 /* shared register */
62#define TCR 0 /* channel register */
63#define TMDR 1 /* channel register */
64#define TIOR 2 /* channel register */
65#define TIER 3 /* channel register */
66#define TSR 4 /* channel register */
67#define TCNT 5 /* channel register */
68#define TGR 6 /* channel register */
69
Laurent Pinchartf992c242014-03-04 15:16:25 +010070#define TCR_CCLR_NONE (0 << 5)
71#define TCR_CCLR_TGRA (1 << 5)
72#define TCR_CCLR_TGRB (2 << 5)
73#define TCR_CCLR_SYNC (3 << 5)
74#define TCR_CCLR_TGRC (5 << 5)
75#define TCR_CCLR_TGRD (6 << 5)
76#define TCR_CCLR_MASK (7 << 5)
77#define TCR_CKEG_RISING (0 << 3)
78#define TCR_CKEG_FALLING (1 << 3)
79#define TCR_CKEG_BOTH (2 << 3)
80#define TCR_CKEG_MASK (3 << 3)
81/* Values 4 to 7 are channel-dependent */
82#define TCR_TPSC_P1 (0 << 0)
83#define TCR_TPSC_P4 (1 << 0)
84#define TCR_TPSC_P16 (2 << 0)
85#define TCR_TPSC_P64 (3 << 0)
86#define TCR_TPSC_CH0_TCLKA (4 << 0)
87#define TCR_TPSC_CH0_TCLKB (5 << 0)
88#define TCR_TPSC_CH0_TCLKC (6 << 0)
89#define TCR_TPSC_CH0_TCLKD (7 << 0)
90#define TCR_TPSC_CH1_TCLKA (4 << 0)
91#define TCR_TPSC_CH1_TCLKB (5 << 0)
92#define TCR_TPSC_CH1_P256 (6 << 0)
93#define TCR_TPSC_CH1_TCNT2 (7 << 0)
94#define TCR_TPSC_CH2_TCLKA (4 << 0)
95#define TCR_TPSC_CH2_TCLKB (5 << 0)
96#define TCR_TPSC_CH2_TCLKC (6 << 0)
97#define TCR_TPSC_CH2_P1024 (7 << 0)
98#define TCR_TPSC_CH34_P256 (4 << 0)
99#define TCR_TPSC_CH34_P1024 (5 << 0)
100#define TCR_TPSC_CH34_TCLKA (6 << 0)
101#define TCR_TPSC_CH34_TCLKB (7 << 0)
102#define TCR_TPSC_MASK (7 << 0)
103
104#define TMDR_BFE (1 << 6)
105#define TMDR_BFB (1 << 5)
106#define TMDR_BFA (1 << 4)
107#define TMDR_MD_NORMAL (0 << 0)
108#define TMDR_MD_PWM_1 (2 << 0)
109#define TMDR_MD_PWM_2 (3 << 0)
110#define TMDR_MD_PHASE_1 (4 << 0)
111#define TMDR_MD_PHASE_2 (5 << 0)
112#define TMDR_MD_PHASE_3 (6 << 0)
113#define TMDR_MD_PHASE_4 (7 << 0)
114#define TMDR_MD_PWM_SYNC (8 << 0)
115#define TMDR_MD_PWM_COMP_CREST (13 << 0)
116#define TMDR_MD_PWM_COMP_TROUGH (14 << 0)
117#define TMDR_MD_PWM_COMP_BOTH (15 << 0)
118#define TMDR_MD_MASK (15 << 0)
119
120#define TIOC_IOCH(n) ((n) << 4)
121#define TIOC_IOCL(n) ((n) << 0)
122#define TIOR_OC_RETAIN (0 << 0)
123#define TIOR_OC_0_CLEAR (1 << 0)
124#define TIOR_OC_0_SET (2 << 0)
125#define TIOR_OC_0_TOGGLE (3 << 0)
126#define TIOR_OC_1_CLEAR (5 << 0)
127#define TIOR_OC_1_SET (6 << 0)
128#define TIOR_OC_1_TOGGLE (7 << 0)
129#define TIOR_IC_RISING (8 << 0)
130#define TIOR_IC_FALLING (9 << 0)
131#define TIOR_IC_BOTH (10 << 0)
132#define TIOR_IC_TCNT (12 << 0)
133#define TIOR_MASK (15 << 0)
134
135#define TIER_TTGE (1 << 7)
136#define TIER_TTGE2 (1 << 6)
137#define TIER_TCIEU (1 << 5)
138#define TIER_TCIEV (1 << 4)
139#define TIER_TGIED (1 << 3)
140#define TIER_TGIEC (1 << 2)
141#define TIER_TGIEB (1 << 1)
142#define TIER_TGIEA (1 << 0)
143
144#define TSR_TCFD (1 << 7)
145#define TSR_TCFU (1 << 5)
146#define TSR_TCFV (1 << 4)
147#define TSR_TGFD (1 << 3)
148#define TSR_TGFC (1 << 2)
149#define TSR_TGFB (1 << 1)
150#define TSR_TGFA (1 << 0)
151
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000152static unsigned long mtu2_reg_offs[] = {
153 [TCR] = 0,
154 [TMDR] = 1,
155 [TIOR] = 2,
156 [TIER] = 4,
157 [TSR] = 5,
158 [TCNT] = 6,
159 [TGR] = 8,
160};
161
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100162static inline unsigned long sh_mtu2_read(struct sh_mtu2_channel *ch, int reg_nr)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000163{
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000164 unsigned long offs;
165
166 if (reg_nr == TSTR)
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100167 return ioread8(ch->mtu->mapbase);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000168
169 offs = mtu2_reg_offs[reg_nr];
170
171 if ((reg_nr == TCNT) || (reg_nr == TGR))
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100172 return ioread16(ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000173 else
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100174 return ioread8(ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000175}
176
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100177static inline void sh_mtu2_write(struct sh_mtu2_channel *ch, int reg_nr,
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000178 unsigned long value)
179{
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000180 unsigned long offs;
181
182 if (reg_nr == TSTR) {
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100183 iowrite8(value, ch->mtu->mapbase);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000184 return;
185 }
186
187 offs = mtu2_reg_offs[reg_nr];
188
189 if ((reg_nr == TCNT) || (reg_nr == TGR))
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100190 iowrite16(value, ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000191 else
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100192 iowrite8(value, ch->base + offs);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000193}
194
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100195static void sh_mtu2_start_stop_ch(struct sh_mtu2_channel *ch, int start)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000196{
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000197 unsigned long flags, value;
198
199 /* start stop register shared by multiple timer channels */
Paul Mundt50393a92012-05-25 13:38:54 +0900200 raw_spin_lock_irqsave(&sh_mtu2_lock, flags);
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100201 value = sh_mtu2_read(ch, TSTR);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000202
203 if (start)
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100204 value |= 1 << ch->index;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000205 else
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100206 value &= ~(1 << ch->index);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000207
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100208 sh_mtu2_write(ch, TSTR, value);
Paul Mundt50393a92012-05-25 13:38:54 +0900209 raw_spin_unlock_irqrestore(&sh_mtu2_lock, flags);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000210}
211
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100212static int sh_mtu2_enable(struct sh_mtu2_channel *ch)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000213{
Laurent Pinchartf92d62f52014-03-04 12:59:54 +0100214 unsigned long periodic;
215 unsigned long rate;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000216 int ret;
217
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100218 pm_runtime_get_sync(&ch->mtu->pdev->dev);
219 dev_pm_syscore_device(&ch->mtu->pdev->dev, true);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200220
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000221 /* enable clock */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100222 ret = clk_enable(ch->mtu->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000223 if (ret) {
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100224 dev_err(&ch->mtu->pdev->dev, "ch%u: cannot enable clock\n",
225 ch->index);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000226 return ret;
227 }
228
229 /* make sure channel is disabled */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100230 sh_mtu2_start_stop_ch(ch, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000231
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100232 rate = clk_get_rate(ch->mtu->clk) / 64;
Laurent Pinchartf92d62f52014-03-04 12:59:54 +0100233 periodic = (rate + HZ/2) / HZ;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000234
Laurent Pinchartf992c242014-03-04 15:16:25 +0100235 /*
236 * "Periodic Counter Operation"
237 * Clear on TGRA compare match, divide clock by 64.
238 */
239 sh_mtu2_write(ch, TCR, TCR_CCLR_TGRA | TCR_TPSC_P64);
240 sh_mtu2_write(ch, TIOR, TIOC_IOCH(TIOR_OC_0_CLEAR) |
241 TIOC_IOCL(TIOR_OC_0_CLEAR));
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100242 sh_mtu2_write(ch, TGR, periodic);
243 sh_mtu2_write(ch, TCNT, 0);
Laurent Pinchartf992c242014-03-04 15:16:25 +0100244 sh_mtu2_write(ch, TMDR, TMDR_MD_NORMAL);
245 sh_mtu2_write(ch, TIER, TIER_TGIEA);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000246
247 /* enable channel */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100248 sh_mtu2_start_stop_ch(ch, 1);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000249
250 return 0;
251}
252
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100253static void sh_mtu2_disable(struct sh_mtu2_channel *ch)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000254{
255 /* disable channel */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100256 sh_mtu2_start_stop_ch(ch, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000257
258 /* stop clock */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100259 clk_disable(ch->mtu->clk);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200260
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100261 dev_pm_syscore_device(&ch->mtu->pdev->dev, false);
262 pm_runtime_put(&ch->mtu->pdev->dev);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000263}
264
265static irqreturn_t sh_mtu2_interrupt(int irq, void *dev_id)
266{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100267 struct sh_mtu2_channel *ch = dev_id;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000268
269 /* acknowledge interrupt */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100270 sh_mtu2_read(ch, TSR);
Laurent Pinchartf992c242014-03-04 15:16:25 +0100271 sh_mtu2_write(ch, TSR, ~TSR_TGFA);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000272
273 /* notify clockevent layer */
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100274 ch->ced.event_handler(&ch->ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000275 return IRQ_HANDLED;
276}
277
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100278static struct sh_mtu2_channel *ced_to_sh_mtu2(struct clock_event_device *ced)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000279{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100280 return container_of(ced, struct sh_mtu2_channel, ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000281}
282
283static void sh_mtu2_clock_event_mode(enum clock_event_mode mode,
284 struct clock_event_device *ced)
285{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100286 struct sh_mtu2_channel *ch = ced_to_sh_mtu2(ced);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000287 int disabled = 0;
288
289 /* deal with old setting first */
290 switch (ced->mode) {
291 case CLOCK_EVT_MODE_PERIODIC:
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100292 sh_mtu2_disable(ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000293 disabled = 1;
294 break;
295 default:
296 break;
297 }
298
299 switch (mode) {
300 case CLOCK_EVT_MODE_PERIODIC:
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100301 dev_info(&ch->mtu->pdev->dev,
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100302 "ch%u: used for periodic clock events\n", ch->index);
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100303 sh_mtu2_enable(ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000304 break;
305 case CLOCK_EVT_MODE_UNUSED:
306 if (!disabled)
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100307 sh_mtu2_disable(ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000308 break;
309 case CLOCK_EVT_MODE_SHUTDOWN:
310 default:
311 break;
312 }
313}
314
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200315static void sh_mtu2_clock_event_suspend(struct clock_event_device *ced)
316{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100317 pm_genpd_syscore_poweroff(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200318}
319
320static void sh_mtu2_clock_event_resume(struct clock_event_device *ced)
321{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100322 pm_genpd_syscore_poweron(&ced_to_sh_mtu2(ced)->mtu->pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200323}
324
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100325static void sh_mtu2_register_clockevent(struct sh_mtu2_channel *ch,
Laurent Pinchart207e21a2014-03-04 15:19:41 +0100326 const char *name)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000327{
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100328 struct clock_event_device *ced = &ch->ced;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000329 int ret;
330
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000331 ced->name = name;
332 ced->features = CLOCK_EVT_FEAT_PERIODIC;
Laurent Pinchart207e21a2014-03-04 15:19:41 +0100333 ced->rating = 200;
Laurent Pinchart3cc95042014-03-04 15:22:19 +0100334 ced->cpumask = cpu_possible_mask;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000335 ced->set_mode = sh_mtu2_clock_event_mode;
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200336 ced->suspend = sh_mtu2_clock_event_suspend;
337 ced->resume = sh_mtu2_clock_event_resume;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000338
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100339 dev_info(&ch->mtu->pdev->dev, "ch%u: used for clock events\n",
340 ch->index);
Paul Mundtda64c2a2010-02-25 16:37:46 +0900341 clockevents_register_device(ced);
342
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100343 ret = request_irq(ch->irq, sh_mtu2_interrupt,
Laurent Pinchart276bee02014-02-17 11:27:49 +0100344 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
Laurent Pinchart42752cc2014-03-04 12:58:30 +0100345 dev_name(&ch->mtu->pdev->dev), ch);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000346 if (ret) {
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100347 dev_err(&ch->mtu->pdev->dev, "ch%u: failed to request irq %d\n",
348 ch->index, ch->irq);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000349 return;
350 }
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000351}
352
Laurent Pinchartaa838042014-03-04 13:57:14 +0100353static int sh_mtu2_register(struct sh_mtu2_channel *ch, const char *name,
Laurent Pinchart207e21a2014-03-04 15:19:41 +0100354 bool clockevent)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000355{
Laurent Pinchart207e21a2014-03-04 15:19:41 +0100356 if (clockevent)
357 sh_mtu2_register_clockevent(ch, name);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000358
359 return 0;
360}
361
Laurent Pinchart2e1a5322014-03-04 13:11:23 +0100362static int sh_mtu2_setup_channel(struct sh_mtu2_channel *ch,
363 struct sh_mtu2_device *mtu)
364{
365 struct sh_timer_config *cfg = mtu->pdev->dev.platform_data;
366
Laurent Pinchart2e1a5322014-03-04 13:11:23 +0100367 ch->mtu = mtu;
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100368 ch->index = cfg->timer_bit;
Laurent Pinchart2e1a5322014-03-04 13:11:23 +0100369
370 ch->irq = platform_get_irq(mtu->pdev, 0);
371 if (ch->irq < 0) {
Laurent Pinchartd2b93172014-03-04 14:17:26 +0100372 dev_err(&mtu->pdev->dev, "ch%u: failed to get irq\n",
373 ch->index);
Laurent Pinchart2e1a5322014-03-04 13:11:23 +0100374 return ch->irq;
375 }
376
Laurent Pinchartaa838042014-03-04 13:57:14 +0100377 return sh_mtu2_register(ch, dev_name(&mtu->pdev->dev),
Laurent Pinchart207e21a2014-03-04 15:19:41 +0100378 cfg->clockevent_rating != 0);
Laurent Pinchart2e1a5322014-03-04 13:11:23 +0100379}
380
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100381static int sh_mtu2_setup(struct sh_mtu2_device *mtu,
382 struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000383{
Paul Mundt46a12f72009-05-03 17:57:17 +0900384 struct sh_timer_config *cfg = pdev->dev.platform_data;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000385 struct resource *res;
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100386 void __iomem *base;
Laurent Pinchart276bee02014-02-17 11:27:49 +0100387 int ret;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000388 ret = -ENXIO;
389
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100390 mtu->pdev = pdev;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000391
392 if (!cfg) {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100393 dev_err(&mtu->pdev->dev, "missing platform data\n");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000394 goto err0;
395 }
396
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100397 platform_set_drvdata(pdev, mtu);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000398
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100399 res = platform_get_resource(mtu->pdev, IORESOURCE_MEM, 0);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000400 if (!res) {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100401 dev_err(&mtu->pdev->dev, "failed to get I/O memory\n");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000402 goto err0;
403 }
404
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100405 /*
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100406 * Map memory, let base point to our channel and mapbase to the
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100407 * start/stop shared register.
408 */
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100409 base = ioremap_nocache(res->start, resource_size(res));
410 if (base == NULL) {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100411 dev_err(&mtu->pdev->dev, "failed to remap I/O memory\n");
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000412 goto err0;
413 }
414
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100415 mtu->mapbase = base + cfg->channel_offset;
Laurent Pinchartda90a1c2014-03-04 14:04:24 +0100416
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000417 /* get hold of clock */
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100418 mtu->clk = clk_get(&mtu->pdev->dev, "mtu2_fck");
419 if (IS_ERR(mtu->clk)) {
420 dev_err(&mtu->pdev->dev, "cannot get clock\n");
421 ret = PTR_ERR(mtu->clk);
Magnus Damm03ff8582010-10-13 07:36:38 +0000422 goto err1;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000423 }
424
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100425 ret = clk_prepare(mtu->clk);
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100426 if (ret < 0)
427 goto err2;
428
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100429 mtu->channels = kzalloc(sizeof(*mtu->channels), GFP_KERNEL);
430 if (mtu->channels == NULL) {
431 ret = -ENOMEM;
432 goto err3;
433 }
434
435 mtu->num_channels = 1;
436
437 mtu->channels[0].base = base;
438
439 ret = sh_mtu2_setup_channel(&mtu->channels[0], mtu);
Laurent Pinchartbd754932013-11-08 11:07:59 +0100440 if (ret < 0)
441 goto err3;
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100442
Laurent Pinchartbd754932013-11-08 11:07:59 +0100443 return 0;
444 err3:
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100445 kfree(mtu->channels);
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100446 clk_unprepare(mtu->clk);
Laurent Pincharta4a5fc32013-11-08 11:07:59 +0100447 err2:
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100448 clk_put(mtu->clk);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000449 err1:
Laurent Pinchartc54ccb42014-03-04 14:23:00 +0100450 iounmap(base);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000451 err0:
452 return ret;
453}
454
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800455static int sh_mtu2_probe(struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000456{
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100457 struct sh_mtu2_device *mtu = platform_get_drvdata(pdev);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200458 struct sh_timer_config *cfg = pdev->dev.platform_data;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000459 int ret;
460
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200461 if (!is_early_platform_device(pdev)) {
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200462 pm_runtime_set_active(&pdev->dev);
463 pm_runtime_enable(&pdev->dev);
Rafael J. Wysockicc7ad452012-08-06 01:43:41 +0200464 }
Rafael J. Wysocki57d13372012-03-13 22:40:14 +0100465
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100466 if (mtu) {
Paul Mundt214a6072010-03-10 16:26:25 +0900467 dev_info(&pdev->dev, "kept as earlytimer\n");
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200468 goto out;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000469 }
470
Laurent Pinchart810c6512014-03-04 14:10:55 +0100471 mtu = kzalloc(sizeof(*mtu), GFP_KERNEL);
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100472 if (mtu == NULL) {
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000473 dev_err(&pdev->dev, "failed to allocate driver data\n");
474 return -ENOMEM;
475 }
476
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100477 ret = sh_mtu2_setup(mtu, pdev);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000478 if (ret) {
Laurent Pinchart7dad72d2014-03-04 13:04:48 +0100479 kfree(mtu);
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200480 pm_runtime_idle(&pdev->dev);
481 return ret;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000482 }
Rafael J. Wysocki3cb6f102012-08-13 14:00:16 +0200483 if (is_early_platform_device(pdev))
484 return 0;
485
486 out:
487 if (cfg->clockevent_rating)
488 pm_runtime_irq_safe(&pdev->dev);
489 else
490 pm_runtime_idle(&pdev->dev);
491
492 return 0;
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000493}
494
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800495static int sh_mtu2_remove(struct platform_device *pdev)
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000496{
497 return -EBUSY; /* cannot unregister clockevent */
498}
499
500static struct platform_driver sh_mtu2_device_driver = {
501 .probe = sh_mtu2_probe,
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800502 .remove = sh_mtu2_remove,
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000503 .driver = {
504 .name = "sh_mtu2",
505 }
506};
507
508static int __init sh_mtu2_init(void)
509{
510 return platform_driver_register(&sh_mtu2_device_driver);
511}
512
513static void __exit sh_mtu2_exit(void)
514{
515 platform_driver_unregister(&sh_mtu2_device_driver);
516}
517
518early_platform_init("earlytimer", &sh_mtu2_device_driver);
Simon Horman342896a2013-03-05 15:40:42 +0900519subsys_initcall(sh_mtu2_init);
Magnus Dammd5ed4c22009-04-30 07:02:49 +0000520module_exit(sh_mtu2_exit);
521
522MODULE_AUTHOR("Magnus Damm");
523MODULE_DESCRIPTION("SuperH MTU2 Timer Driver");
524MODULE_LICENSE("GPL v2");