blob: 4baa9cbd630a3e2d2eca55d1a9f0e0768af3d32b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel IO-APIC support for multi-Pentium hosts.
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
8 *
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
14 *
15 * Fixes
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
18 * and Rolf G. Tews
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
21 */
22
23#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/interrupt.h>
25#include <linux/init.h>
26#include <linux/delay.h>
27#include <linux/sched.h>
Yinghai Lud4057bd2008-08-19 20:50:38 -070028#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <linux/mc146818rtc.h>
30#include <linux/compiler.h>
31#include <linux/acpi.h>
Alexey Dobriyan129f6942005-06-23 00:08:33 -070032#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/sysdev.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070034#include <linux/msi.h>
Eric W. Biederman95d77882006-10-04 02:17:01 -070035#include <linux/htirq.h>
Nigel Cunningham7dfb7102006-12-06 20:34:23 -080036#include <linux/freezer.h>
Eric W. Biedermanf26d6a22007-05-02 19:27:19 +020037#include <linux/kthread.h>
Ingo Molnar54168ed2008-08-20 09:07:45 +020038#include <linux/jiffies.h> /* time_after() */
Yinghai Lud4057bd2008-08-19 20:50:38 -070039#ifdef CONFIG_ACPI
40#include <acpi/acpi_bus.h>
41#endif
42#include <linux/bootmem.h>
43#include <linux/dmar.h>
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070044#include <linux/hpet.h>
Ashok Raj54d5d422005-09-06 15:16:15 -070045
Yinghai Lud4057bd2008-08-19 20:50:38 -070046#include <asm/idle.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/io.h>
48#include <asm/smp.h>
Jaswinder Singh Rajput6d652ea2009-01-07 21:38:59 +053049#include <asm/cpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/desc.h>
Yinghai Lud4057bd2008-08-19 20:50:38 -070051#include <asm/proto.h>
52#include <asm/acpi.h>
53#include <asm/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <asm/timer.h>
Ingo Molnar306e4402005-06-30 02:58:55 -070055#include <asm/i8259.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020056#include <asm/nmi.h>
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -070057#include <asm/msidef.h>
Eric W. Biederman8b955b02006-10-04 02:16:55 -070058#include <asm/hypertransport.h>
Yinghai Lua4dbc342008-07-25 02:14:28 -070059#include <asm/setup.h>
Yinghai Lud4057bd2008-08-19 20:50:38 -070060#include <asm/irq_remapping.h>
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070061#include <asm/hpet.h>
Dean Nelson4173a0e2008-10-02 12:18:21 -050062#include <asm/uv/uv_hub.h>
63#include <asm/uv/uv_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Ingo Molnar7b6aa332009-02-17 13:58:15 +010065#include <asm/apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +010067#define __apicdebuginit(type) static type __init
68
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/*
Ingo Molnar54168ed2008-08-20 09:07:45 +020070 * Is the SiS APIC rmw bug present ?
71 * -1 = don't know, 0 = no, 1 = yes
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 */
73int sis_apic_bug = -1;
74
Yinghai Luefa25592008-08-19 20:50:36 -070075static DEFINE_SPINLOCK(ioapic_lock);
76static DEFINE_SPINLOCK(vector_lock);
77
Yinghai Luefa25592008-08-19 20:50:36 -070078/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 * # of IRQ routing registers
80 */
81int nr_ioapic_registers[MAX_IO_APICS];
82
Alexey Starikovskiy9f640cc2008-04-04 23:41:13 +040083/* I/O APIC entries */
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +053084struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
Alexey Starikovskiy9f640cc2008-04-04 23:41:13 +040085int nr_ioapics;
86
Alexey Starikovskiy584f7342008-04-04 23:41:32 +040087/* MP IRQ source entries */
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +053088struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
Alexey Starikovskiy584f7342008-04-04 23:41:32 +040089
90/* # of MP IRQ source entries */
91int mp_irq_entries;
92
Alexey Starikovskiy8732fc42008-05-19 19:47:16 +040093#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
94int mp_bus_id_to_type[MAX_MP_BUSSES];
95#endif
96
97DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
98
Yinghai Luefa25592008-08-19 20:50:36 -070099int skip_ioapic_setup;
100
Ingo Molnar65a4e572009-01-31 03:36:17 +0100101void arch_disable_smp_support(void)
102{
103#ifdef CONFIG_PCI
104 noioapicquirk = 1;
105 noioapicreroute = -1;
106#endif
107 skip_ioapic_setup = 1;
108}
109
Ingo Molnar54168ed2008-08-20 09:07:45 +0200110static int __init parse_noapic(char *str)
Yinghai Luefa25592008-08-19 20:50:36 -0700111{
112 /* disable IO-APIC */
Ingo Molnar65a4e572009-01-31 03:36:17 +0100113 arch_disable_smp_support();
Yinghai Luefa25592008-08-19 20:50:36 -0700114 return 0;
115}
116early_param("noapic", parse_noapic);
Chuck Ebbert66759a02005-09-12 18:49:25 +0200117
Yinghai Lu0f978f42008-08-19 20:50:26 -0700118struct irq_pin_list;
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200119
120/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 * This is performance-critical, we want to do it O(1)
122 *
123 * the indexing order of this array favors 1:1 mappings
124 * between pins and IRQs.
125 */
126
Yinghai Lu0f978f42008-08-19 20:50:26 -0700127struct irq_pin_list {
128 int apic, pin;
129 struct irq_pin_list *next;
130};
Yinghai Lu301e6192008-08-19 20:50:02 -0700131
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800132static struct irq_pin_list *get_one_free_irq_2_pin(int cpu)
Yinghai Lu0f978f42008-08-19 20:50:26 -0700133{
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800134 struct irq_pin_list *pin;
135 int node;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700136
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800137 node = cpu_to_node(cpu);
Yinghai Lu0f978f42008-08-19 20:50:26 -0700138
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800139 pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
Yinghai Lu0f978f42008-08-19 20:50:26 -0700140
Yinghai Lu0f978f42008-08-19 20:50:26 -0700141 return pin;
142}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800144struct irq_cfg {
145 struct irq_pin_list *irq_2_pin;
Mike Travis22f65d32008-12-16 17:33:56 -0800146 cpumask_var_t domain;
147 cpumask_var_t old_domain;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800148 unsigned move_cleanup_count;
149 u8 vector;
150 u8 move_in_progress : 1;
Yinghai Lu48a1b102008-12-11 00:15:01 -0800151#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
152 u8 move_desc_pending : 1;
153#endif
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800154};
155
156/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
157#ifdef CONFIG_SPARSE_IRQ
158static struct irq_cfg irq_cfgx[] = {
159#else
160static struct irq_cfg irq_cfgx[NR_IRQS] = {
161#endif
Mike Travis22f65d32008-12-16 17:33:56 -0800162 [0] = { .vector = IRQ0_VECTOR, },
163 [1] = { .vector = IRQ1_VECTOR, },
164 [2] = { .vector = IRQ2_VECTOR, },
165 [3] = { .vector = IRQ3_VECTOR, },
166 [4] = { .vector = IRQ4_VECTOR, },
167 [5] = { .vector = IRQ5_VECTOR, },
168 [6] = { .vector = IRQ6_VECTOR, },
169 [7] = { .vector = IRQ7_VECTOR, },
170 [8] = { .vector = IRQ8_VECTOR, },
171 [9] = { .vector = IRQ9_VECTOR, },
172 [10] = { .vector = IRQ10_VECTOR, },
173 [11] = { .vector = IRQ11_VECTOR, },
174 [12] = { .vector = IRQ12_VECTOR, },
175 [13] = { .vector = IRQ13_VECTOR, },
176 [14] = { .vector = IRQ14_VECTOR, },
177 [15] = { .vector = IRQ15_VECTOR, },
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800178};
179
Yinghai Lu13a0c3c2008-12-26 02:05:47 -0800180int __init arch_early_irq_init(void)
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800181{
182 struct irq_cfg *cfg;
183 struct irq_desc *desc;
184 int count;
185 int i;
186
187 cfg = irq_cfgx;
188 count = ARRAY_SIZE(irq_cfgx);
189
190 for (i = 0; i < count; i++) {
191 desc = irq_to_desc(i);
192 desc->chip_data = &cfg[i];
Mike Travis22f65d32008-12-16 17:33:56 -0800193 alloc_bootmem_cpumask_var(&cfg[i].domain);
194 alloc_bootmem_cpumask_var(&cfg[i].old_domain);
195 if (i < NR_IRQS_LEGACY)
196 cpumask_setall(cfg[i].domain);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800197 }
Yinghai Lu13a0c3c2008-12-26 02:05:47 -0800198
199 return 0;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800200}
201
202#ifdef CONFIG_SPARSE_IRQ
203static struct irq_cfg *irq_cfg(unsigned int irq)
204{
205 struct irq_cfg *cfg = NULL;
206 struct irq_desc *desc;
207
208 desc = irq_to_desc(irq);
209 if (desc)
210 cfg = desc->chip_data;
211
212 return cfg;
213}
214
215static struct irq_cfg *get_one_free_irq_cfg(int cpu)
216{
217 struct irq_cfg *cfg;
218 int node;
219
220 node = cpu_to_node(cpu);
221
222 cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
Mike Travis22f65d32008-12-16 17:33:56 -0800223 if (cfg) {
Mike Travis80855f72008-12-31 18:08:47 -0800224 if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
Mike Travis22f65d32008-12-16 17:33:56 -0800225 kfree(cfg);
226 cfg = NULL;
Mike Travis80855f72008-12-31 18:08:47 -0800227 } else if (!alloc_cpumask_var_node(&cfg->old_domain,
228 GFP_ATOMIC, node)) {
Mike Travis22f65d32008-12-16 17:33:56 -0800229 free_cpumask_var(cfg->domain);
230 kfree(cfg);
231 cfg = NULL;
232 } else {
233 cpumask_clear(cfg->domain);
234 cpumask_clear(cfg->old_domain);
235 }
236 }
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800237
238 return cfg;
239}
240
Yinghai Lu13a0c3c2008-12-26 02:05:47 -0800241int arch_init_chip_data(struct irq_desc *desc, int cpu)
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800242{
243 struct irq_cfg *cfg;
244
245 cfg = desc->chip_data;
246 if (!cfg) {
247 desc->chip_data = get_one_free_irq_cfg(cpu);
248 if (!desc->chip_data) {
249 printk(KERN_ERR "can not alloc irq_cfg\n");
250 BUG_ON(1);
251 }
252 }
Yinghai Lu13a0c3c2008-12-26 02:05:47 -0800253
254 return 0;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800255}
256
Yinghai Lu48a1b102008-12-11 00:15:01 -0800257#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
258
259static void
260init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int cpu)
261{
262 struct irq_pin_list *old_entry, *head, *tail, *entry;
263
264 cfg->irq_2_pin = NULL;
265 old_entry = old_cfg->irq_2_pin;
266 if (!old_entry)
267 return;
268
269 entry = get_one_free_irq_2_pin(cpu);
270 if (!entry)
271 return;
272
273 entry->apic = old_entry->apic;
274 entry->pin = old_entry->pin;
275 head = entry;
276 tail = entry;
277 old_entry = old_entry->next;
278 while (old_entry) {
279 entry = get_one_free_irq_2_pin(cpu);
280 if (!entry) {
281 entry = head;
282 while (entry) {
283 head = entry->next;
284 kfree(entry);
285 entry = head;
286 }
287 /* still use the old one */
288 return;
289 }
290 entry->apic = old_entry->apic;
291 entry->pin = old_entry->pin;
292 tail->next = entry;
293 tail = entry;
294 old_entry = old_entry->next;
295 }
296
297 tail->next = NULL;
298 cfg->irq_2_pin = head;
299}
300
301static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
302{
303 struct irq_pin_list *entry, *next;
304
305 if (old_cfg->irq_2_pin == cfg->irq_2_pin)
306 return;
307
308 entry = old_cfg->irq_2_pin;
309
310 while (entry) {
311 next = entry->next;
312 kfree(entry);
313 entry = next;
314 }
315 old_cfg->irq_2_pin = NULL;
316}
317
318void arch_init_copy_chip_data(struct irq_desc *old_desc,
319 struct irq_desc *desc, int cpu)
320{
321 struct irq_cfg *cfg;
322 struct irq_cfg *old_cfg;
323
324 cfg = get_one_free_irq_cfg(cpu);
325
326 if (!cfg)
327 return;
328
329 desc->chip_data = cfg;
330
331 old_cfg = old_desc->chip_data;
332
333 memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
334
335 init_copy_irq_2_pin(old_cfg, cfg, cpu);
336}
337
338static void free_irq_cfg(struct irq_cfg *old_cfg)
339{
340 kfree(old_cfg);
341}
342
343void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
344{
345 struct irq_cfg *old_cfg, *cfg;
346
347 old_cfg = old_desc->chip_data;
348 cfg = desc->chip_data;
349
350 if (old_cfg == cfg)
351 return;
352
353 if (old_cfg) {
354 free_irq_2_pin(old_cfg, cfg);
355 free_irq_cfg(old_cfg);
356 old_desc->chip_data = NULL;
357 }
358}
359
Ingo Molnard733e002008-12-17 13:35:51 +0100360static void
361set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
Yinghai Lu48a1b102008-12-11 00:15:01 -0800362{
363 struct irq_cfg *cfg = desc->chip_data;
364
365 if (!cfg->move_in_progress) {
366 /* it means that domain is not changed */
Mike Travis7f7ace02009-01-10 21:58:08 -0800367 if (!cpumask_intersects(desc->affinity, mask))
Yinghai Lu48a1b102008-12-11 00:15:01 -0800368 cfg->move_desc_pending = 1;
369 }
370}
371#endif
372
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800373#else
374static struct irq_cfg *irq_cfg(unsigned int irq)
375{
376 return irq < nr_irqs ? irq_cfgx + irq : NULL;
377}
378
379#endif
380
Yinghai Lu48a1b102008-12-11 00:15:01 -0800381#ifndef CONFIG_NUMA_MIGRATE_IRQ_DESC
Mike Travise7986732008-12-16 17:33:52 -0800382static inline void
383set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
Yinghai Lu3145e942008-12-05 18:58:34 -0800384{
385}
Yinghai Lu48a1b102008-12-11 00:15:01 -0800386#endif
Yinghai Lu3145e942008-12-05 18:58:34 -0800387
Linus Torvalds130fe052006-11-01 09:11:00 -0800388struct io_apic {
389 unsigned int index;
390 unsigned int unused[3];
391 unsigned int data;
Suresh Siddha0280f7c2009-03-16 17:05:01 -0700392 unsigned int unused2[11];
393 unsigned int eoi;
Linus Torvalds130fe052006-11-01 09:11:00 -0800394};
395
396static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
397{
398 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +0530399 + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
Linus Torvalds130fe052006-11-01 09:11:00 -0800400}
401
Suresh Siddha0280f7c2009-03-16 17:05:01 -0700402static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
403{
404 struct io_apic __iomem *io_apic = io_apic_base(apic);
405 writel(vector, &io_apic->eoi);
406}
407
Linus Torvalds130fe052006-11-01 09:11:00 -0800408static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
409{
410 struct io_apic __iomem *io_apic = io_apic_base(apic);
411 writel(reg, &io_apic->index);
412 return readl(&io_apic->data);
413}
414
415static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
416{
417 struct io_apic __iomem *io_apic = io_apic_base(apic);
418 writel(reg, &io_apic->index);
419 writel(value, &io_apic->data);
420}
421
422/*
423 * Re-write a value: to be used for read-modify-write
424 * cycles where the read already set up the index register.
425 *
426 * Older SiS APIC requires we rewrite the index register
427 */
428static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
429{
Ingo Molnar54168ed2008-08-20 09:07:45 +0200430 struct io_apic __iomem *io_apic = io_apic_base(apic);
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200431
432 if (sis_apic_bug)
433 writel(reg, &io_apic->index);
Linus Torvalds130fe052006-11-01 09:11:00 -0800434 writel(value, &io_apic->data);
435}
436
Yinghai Lu3145e942008-12-05 18:58:34 -0800437static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700438{
439 struct irq_pin_list *entry;
440 unsigned long flags;
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700441
442 spin_lock_irqsave(&ioapic_lock, flags);
443 entry = cfg->irq_2_pin;
444 for (;;) {
445 unsigned int reg;
446 int pin;
447
448 if (!entry)
449 break;
450 pin = entry->pin;
451 reg = io_apic_read(entry->apic, 0x10 + pin*2);
452 /* Is the remote IRR bit set? */
453 if (reg & IO_APIC_REDIR_REMOTE_IRR) {
454 spin_unlock_irqrestore(&ioapic_lock, flags);
455 return true;
456 }
457 if (!entry->next)
458 break;
459 entry = entry->next;
460 }
461 spin_unlock_irqrestore(&ioapic_lock, flags);
462
463 return false;
464}
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700465
Andi Kleencf4c6a22006-09-26 10:52:30 +0200466union entry_union {
467 struct { u32 w1, w2; };
468 struct IO_APIC_route_entry entry;
469};
470
471static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
472{
473 union entry_union eu;
474 unsigned long flags;
475 spin_lock_irqsave(&ioapic_lock, flags);
476 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
477 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
478 spin_unlock_irqrestore(&ioapic_lock, flags);
479 return eu.entry;
480}
481
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800482/*
483 * When we write a new IO APIC routing entry, we need to write the high
484 * word first! If the mask bit in the low word is clear, we will enable
485 * the interrupt, and we need to make sure the entry is fully populated
486 * before that happens.
487 */
Andi Kleend15512f2006-12-07 02:14:07 +0100488static void
489__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
490{
491 union entry_union eu;
492 eu.entry = e;
493 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
494 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
495}
496
Jeremy Fitzhardingeca97ab92009-02-09 12:05:47 -0800497void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
Andi Kleencf4c6a22006-09-26 10:52:30 +0200498{
499 unsigned long flags;
Andi Kleencf4c6a22006-09-26 10:52:30 +0200500 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleend15512f2006-12-07 02:14:07 +0100501 __ioapic_write_entry(apic, pin, e);
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800502 spin_unlock_irqrestore(&ioapic_lock, flags);
503}
504
505/*
506 * When we mask an IO APIC routing entry, we need to write the low
507 * word first, in order to set the mask bit before we change the
508 * high bits!
509 */
510static void ioapic_mask_entry(int apic, int pin)
511{
512 unsigned long flags;
513 union entry_union eu = { .entry.mask = 1 };
514
515 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleencf4c6a22006-09-26 10:52:30 +0200516 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
517 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
518 spin_unlock_irqrestore(&ioapic_lock, flags);
519}
520
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521/*
522 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
523 * shared ISA-space IRQs, so we have to support them. We are super
524 * fast in the common case, and fast for shared ISA-space IRQs.
525 */
Yinghai Lu3145e942008-12-05 18:58:34 -0800526static void add_pin_to_irq_cpu(struct irq_cfg *cfg, int cpu, int apic, int pin)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527{
Yinghai Lu0f978f42008-08-19 20:50:26 -0700528 struct irq_pin_list *entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
Yinghai Lu0f978f42008-08-19 20:50:26 -0700530 entry = cfg->irq_2_pin;
531 if (!entry) {
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800532 entry = get_one_free_irq_2_pin(cpu);
533 if (!entry) {
534 printk(KERN_ERR "can not alloc irq_2_pin to add %d - %d\n",
535 apic, pin);
536 return;
537 }
Yinghai Lu0f978f42008-08-19 20:50:26 -0700538 cfg->irq_2_pin = entry;
539 entry->apic = apic;
540 entry->pin = pin;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700541 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 }
Yinghai Lu0f978f42008-08-19 20:50:26 -0700543
544 while (entry->next) {
545 /* not again, please */
546 if (entry->apic == apic && entry->pin == pin)
547 return;
548
549 entry = entry->next;
550 }
551
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800552 entry->next = get_one_free_irq_2_pin(cpu);
Yinghai Lu0f978f42008-08-19 20:50:26 -0700553 entry = entry->next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 entry->apic = apic;
555 entry->pin = pin;
556}
557
558/*
559 * Reroute an IRQ to a different pin.
560 */
Yinghai Lu3145e942008-12-05 18:58:34 -0800561static void __init replace_pin_at_irq_cpu(struct irq_cfg *cfg, int cpu,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 int oldapic, int oldpin,
563 int newapic, int newpin)
564{
Yinghai Lu0f978f42008-08-19 20:50:26 -0700565 struct irq_pin_list *entry = cfg->irq_2_pin;
566 int replaced = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
Yinghai Lu0f978f42008-08-19 20:50:26 -0700568 while (entry) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 if (entry->apic == oldapic && entry->pin == oldpin) {
570 entry->apic = newapic;
571 entry->pin = newpin;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700572 replaced = 1;
573 /* every one is different, right? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 break;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700575 }
576 entry = entry->next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 }
Yinghai Lu0f978f42008-08-19 20:50:26 -0700578
579 /* why? call replace before add? */
580 if (!replaced)
Yinghai Lu3145e942008-12-05 18:58:34 -0800581 add_pin_to_irq_cpu(cfg, cpu, newapic, newpin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582}
583
Yinghai Lu3145e942008-12-05 18:58:34 -0800584static inline void io_apic_modify_irq(struct irq_cfg *cfg,
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400585 int mask_and, int mask_or,
586 void (*final)(struct irq_pin_list *entry))
587{
588 int pin;
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400589 struct irq_pin_list *entry;
590
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400591 for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
592 unsigned int reg;
593 pin = entry->pin;
594 reg = io_apic_read(entry->apic, 0x10 + pin * 2);
595 reg &= mask_and;
596 reg |= mask_or;
597 io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
598 if (final)
599 final(entry);
600 }
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700601}
602
Yinghai Lu3145e942008-12-05 18:58:34 -0800603static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400604{
Yinghai Lu3145e942008-12-05 18:58:34 -0800605 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400606}
Yinghai Lu4e738e22008-08-19 20:50:47 -0700607
608#ifdef CONFIG_X86_64
Jaswinder Singh Rajput7f3e6322008-12-29 20:34:35 +0530609static void io_apic_sync(struct irq_pin_list *entry)
Yinghai Lu4e738e22008-08-19 20:50:47 -0700610{
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400611 /*
612 * Synchronize the IO-APIC and the CPU by doing
613 * a dummy read from the IO-APIC
614 */
615 struct io_apic __iomem *io_apic;
616 io_apic = io_apic_base(entry->apic);
Yinghai Lu4e738e22008-08-19 20:50:47 -0700617 readl(&io_apic->data);
618}
619
Yinghai Lu3145e942008-12-05 18:58:34 -0800620static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400621{
Yinghai Lu3145e942008-12-05 18:58:34 -0800622 io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400623}
624#else /* CONFIG_X86_32 */
Yinghai Lu3145e942008-12-05 18:58:34 -0800625static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400626{
Yinghai Lu3145e942008-12-05 18:58:34 -0800627 io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, NULL);
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400628}
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700629
Yinghai Lu3145e942008-12-05 18:58:34 -0800630static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400631{
Yinghai Lu3145e942008-12-05 18:58:34 -0800632 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400633 IO_APIC_REDIR_MASKED, NULL);
634}
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700635
Yinghai Lu3145e942008-12-05 18:58:34 -0800636static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400637{
Yinghai Lu3145e942008-12-05 18:58:34 -0800638 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400639 IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
640}
641#endif /* CONFIG_X86_32 */
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700642
Yinghai Lu3145e942008-12-05 18:58:34 -0800643static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644{
Yinghai Lu3145e942008-12-05 18:58:34 -0800645 struct irq_cfg *cfg = desc->chip_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 unsigned long flags;
647
Yinghai Lu3145e942008-12-05 18:58:34 -0800648 BUG_ON(!cfg);
649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 spin_lock_irqsave(&ioapic_lock, flags);
Yinghai Lu3145e942008-12-05 18:58:34 -0800651 __mask_IO_APIC_irq(cfg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 spin_unlock_irqrestore(&ioapic_lock, flags);
653}
654
Yinghai Lu3145e942008-12-05 18:58:34 -0800655static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656{
Yinghai Lu3145e942008-12-05 18:58:34 -0800657 struct irq_cfg *cfg = desc->chip_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 unsigned long flags;
659
660 spin_lock_irqsave(&ioapic_lock, flags);
Yinghai Lu3145e942008-12-05 18:58:34 -0800661 __unmask_IO_APIC_irq(cfg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 spin_unlock_irqrestore(&ioapic_lock, flags);
663}
664
Yinghai Lu3145e942008-12-05 18:58:34 -0800665static void mask_IO_APIC_irq(unsigned int irq)
666{
667 struct irq_desc *desc = irq_to_desc(irq);
668
669 mask_IO_APIC_irq_desc(desc);
670}
671static void unmask_IO_APIC_irq(unsigned int irq)
672{
673 struct irq_desc *desc = irq_to_desc(irq);
674
675 unmask_IO_APIC_irq_desc(desc);
676}
677
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
679{
680 struct IO_APIC_route_entry entry;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +0200681
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 /* Check delivery_mode to be sure we're not clearing an SMI pin */
Andi Kleencf4c6a22006-09-26 10:52:30 +0200683 entry = ioapic_read_entry(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 if (entry.delivery_mode == dest_SMI)
685 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 /*
687 * Disable it in the IO-APIC irq-routing table:
688 */
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800689 ioapic_mask_entry(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690}
691
Ingo Molnar54168ed2008-08-20 09:07:45 +0200692static void clear_IO_APIC (void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693{
694 int apic, pin;
695
696 for (apic = 0; apic < nr_ioapics; apic++)
697 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
698 clear_IO_APIC_pin(apic, pin);
699}
700
Ingo Molnar54168ed2008-08-20 09:07:45 +0200701#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702/*
703 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
704 * specific CPU-side IRQs.
705 */
706
707#define MAX_PIRQS 8
Yinghai Lu3bd25d02009-02-15 02:54:03 -0800708static int pirq_entries[MAX_PIRQS] = {
709 [0 ... MAX_PIRQS - 1] = -1
710};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712static int __init ioapic_pirq_setup(char *str)
713{
714 int i, max;
715 int ints[MAX_PIRQS+1];
716
717 get_options(str, ARRAY_SIZE(ints), ints);
718
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 apic_printk(APIC_VERBOSE, KERN_INFO
720 "PIRQ redirection, working around broken MP-BIOS.\n");
721 max = MAX_PIRQS;
722 if (ints[0] < MAX_PIRQS)
723 max = ints[0];
724
725 for (i = 0; i < max; i++) {
726 apic_printk(APIC_VERBOSE, KERN_DEBUG
727 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
728 /*
729 * PIRQs are mapped upside down, usually.
730 */
731 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
732 }
733 return 1;
734}
735
736__setup("pirq=", ioapic_pirq_setup);
Ingo Molnar54168ed2008-08-20 09:07:45 +0200737#endif /* CONFIG_X86_32 */
738
Fenghua Yub24696b2009-03-27 14:22:44 -0700739struct IO_APIC_route_entry **alloc_ioapic_entries(void)
740{
741 int apic;
742 struct IO_APIC_route_entry **ioapic_entries;
743
744 ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
745 GFP_ATOMIC);
746 if (!ioapic_entries)
747 return 0;
748
749 for (apic = 0; apic < nr_ioapics; apic++) {
750 ioapic_entries[apic] =
751 kzalloc(sizeof(struct IO_APIC_route_entry) *
752 nr_ioapic_registers[apic], GFP_ATOMIC);
753 if (!ioapic_entries[apic])
754 goto nomem;
755 }
756
757 return ioapic_entries;
758
759nomem:
760 while (--apic >= 0)
761 kfree(ioapic_entries[apic]);
762 kfree(ioapic_entries);
763
764 return 0;
765}
Ingo Molnar54168ed2008-08-20 09:07:45 +0200766
767/*
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700768 * Saves all the IO-APIC RTE's
Ingo Molnar54168ed2008-08-20 09:07:45 +0200769 */
Fenghua Yub24696b2009-03-27 14:22:44 -0700770int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
Ingo Molnar54168ed2008-08-20 09:07:45 +0200771{
Ingo Molnar54168ed2008-08-20 09:07:45 +0200772 int apic, pin;
773
Fenghua Yub24696b2009-03-27 14:22:44 -0700774 if (!ioapic_entries)
775 return -ENOMEM;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200776
777 for (apic = 0; apic < nr_ioapics; apic++) {
Fenghua Yub24696b2009-03-27 14:22:44 -0700778 if (!ioapic_entries[apic])
779 return -ENOMEM;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200780
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700781 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
Fenghua Yub24696b2009-03-27 14:22:44 -0700782 ioapic_entries[apic][pin] =
Ingo Molnar54168ed2008-08-20 09:07:45 +0200783 ioapic_read_entry(apic, pin);
Fenghua Yub24696b2009-03-27 14:22:44 -0700784 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400785
Ingo Molnar54168ed2008-08-20 09:07:45 +0200786 return 0;
787}
788
Fenghua Yub24696b2009-03-27 14:22:44 -0700789/*
790 * Mask all IO APIC entries.
791 */
792void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700793{
794 int apic, pin;
795
Fenghua Yub24696b2009-03-27 14:22:44 -0700796 if (!ioapic_entries)
797 return;
798
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700799 for (apic = 0; apic < nr_ioapics; apic++) {
Fenghua Yub24696b2009-03-27 14:22:44 -0700800 if (!ioapic_entries[apic])
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700801 break;
Fenghua Yub24696b2009-03-27 14:22:44 -0700802
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700803 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
804 struct IO_APIC_route_entry entry;
805
Fenghua Yub24696b2009-03-27 14:22:44 -0700806 entry = ioapic_entries[apic][pin];
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700807 if (!entry.mask) {
808 entry.mask = 1;
809 ioapic_write_entry(apic, pin, entry);
810 }
811 }
812 }
813}
814
Fenghua Yub24696b2009-03-27 14:22:44 -0700815/*
816 * Restore IO APIC entries which was saved in ioapic_entries.
817 */
818int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
Ingo Molnar54168ed2008-08-20 09:07:45 +0200819{
820 int apic, pin;
821
Fenghua Yub24696b2009-03-27 14:22:44 -0700822 if (!ioapic_entries)
823 return -ENOMEM;
824
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400825 for (apic = 0; apic < nr_ioapics; apic++) {
Fenghua Yub24696b2009-03-27 14:22:44 -0700826 if (!ioapic_entries[apic])
827 return -ENOMEM;
828
Ingo Molnar54168ed2008-08-20 09:07:45 +0200829 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
830 ioapic_write_entry(apic, pin,
Fenghua Yub24696b2009-03-27 14:22:44 -0700831 ioapic_entries[apic][pin]);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400832 }
Fenghua Yub24696b2009-03-27 14:22:44 -0700833 return 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200834}
835
Fenghua Yub24696b2009-03-27 14:22:44 -0700836void reinit_intr_remapped_IO_APIC(int intr_remapping,
837 struct IO_APIC_route_entry **ioapic_entries)
838
Ingo Molnar54168ed2008-08-20 09:07:45 +0200839{
840 /*
841 * for now plain restore of previous settings.
842 * TBD: In the case of OS enabling interrupt-remapping,
843 * IO-APIC RTE's need to be setup to point to interrupt-remapping
844 * table entries. for now, do a plain restore, and wait for
845 * the setup_IO_APIC_irqs() to do proper initialization.
846 */
Fenghua Yub24696b2009-03-27 14:22:44 -0700847 restore_IO_APIC_setup(ioapic_entries);
848}
849
850void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
851{
852 int apic;
853
854 for (apic = 0; apic < nr_ioapics; apic++)
855 kfree(ioapic_entries[apic]);
856
857 kfree(ioapic_entries);
Ingo Molnar54168ed2008-08-20 09:07:45 +0200858}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
860/*
861 * Find the IRQ entry number of a certain pin.
862 */
863static int find_irq_entry(int apic, int pin, int type)
864{
865 int i;
866
867 for (i = 0; i < mp_irq_entries; i++)
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530868 if (mp_irqs[i].irqtype == type &&
869 (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
870 mp_irqs[i].dstapic == MP_APIC_ALL) &&
871 mp_irqs[i].dstirq == pin)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 return i;
873
874 return -1;
875}
876
877/*
878 * Find the pin to which IRQ[irq] (ISA) is connected
879 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800880static int __init find_isa_irq_pin(int irq, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881{
882 int i;
883
884 for (i = 0; i < mp_irq_entries; i++) {
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530885 int lbus = mp_irqs[i].srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
Alexey Starikovskiyd27e2b82008-03-20 14:54:18 +0300887 if (test_bit(lbus, mp_bus_not_pci) &&
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530888 (mp_irqs[i].irqtype == type) &&
889 (mp_irqs[i].srcbusirq == irq))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530891 return mp_irqs[i].dstirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 }
893 return -1;
894}
895
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800896static int __init find_isa_irq_apic(int irq, int type)
897{
898 int i;
899
900 for (i = 0; i < mp_irq_entries; i++) {
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530901 int lbus = mp_irqs[i].srcbus;
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800902
Alexey Starikovskiy73b29612008-03-20 14:54:24 +0300903 if (test_bit(lbus, mp_bus_not_pci) &&
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530904 (mp_irqs[i].irqtype == type) &&
905 (mp_irqs[i].srcbusirq == irq))
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800906 break;
907 }
908 if (i < mp_irq_entries) {
909 int apic;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200910 for(apic = 0; apic < nr_ioapics; apic++) {
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530911 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800912 return apic;
913 }
914 }
915
916 return -1;
917}
918
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919/*
920 * Find a specific PCI IRQ entry.
921 * Not an __init, possibly needed by modules
922 */
923static int pin_2_irq(int idx, int apic, int pin);
924
925int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
926{
927 int apic, i, best_guess = -1;
928
Ingo Molnar54168ed2008-08-20 09:07:45 +0200929 apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
930 bus, slot, pin);
Alexey Starikovskiyce6444d2008-05-19 19:47:09 +0400931 if (test_bit(bus, mp_bus_not_pci)) {
Ingo Molnar54168ed2008-08-20 09:07:45 +0200932 apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 return -1;
934 }
935 for (i = 0; i < mp_irq_entries; i++) {
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530936 int lbus = mp_irqs[i].srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937
938 for (apic = 0; apic < nr_ioapics; apic++)
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530939 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
940 mp_irqs[i].dstapic == MP_APIC_ALL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 break;
942
Alexey Starikovskiy47cab822008-03-20 14:54:30 +0300943 if (!test_bit(lbus, mp_bus_not_pci) &&
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530944 !mp_irqs[i].irqtype &&
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 (bus == lbus) &&
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530946 (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
947 int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948
949 if (!(apic || IO_APIC_IRQ(irq)))
950 continue;
951
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530952 if (pin == (mp_irqs[i].srcbusirq & 3))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 return irq;
954 /*
955 * Use the first all-but-pin matching entry as a
956 * best-guess fuzzy result for broken mptables.
957 */
958 if (best_guess < 0)
959 best_guess = irq;
960 }
961 }
962 return best_guess;
963}
Ingo Molnar54168ed2008-08-20 09:07:45 +0200964
Alexey Dobriyan129f6942005-06-23 00:08:33 -0700965EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +0300967#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968/*
969 * EISA Edge/Level control register, ELCR
970 */
971static int EISA_ELCR(unsigned int irq)
972{
Yinghai Lu99d093d2008-12-05 18:58:32 -0800973 if (irq < NR_IRQS_LEGACY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 unsigned int port = 0x4d0 + (irq >> 3);
975 return (inb(port) >> (irq & 7)) & 1;
976 }
977 apic_printk(APIC_VERBOSE, KERN_INFO
978 "Broken MPtable reports ISA irq %d\n", irq);
979 return 0;
980}
Ingo Molnar54168ed2008-08-20 09:07:45 +0200981
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +0300982#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983
Alexey Starikovskiy67288012008-03-20 14:54:36 +0300984/* ISA interrupts are always polarity zero edge triggered,
985 * when listed as conforming in the MP table. */
986
987#define default_ISA_trigger(idx) (0)
988#define default_ISA_polarity(idx) (0)
989
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990/* EISA interrupts are always polarity zero and can be edge or level
991 * trigger depending on the ELCR value. If an interrupt is listed as
992 * EISA conforming in the MP table, that means its trigger type must
993 * be read in from the ELCR */
994
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530995#define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
Alexey Starikovskiy67288012008-03-20 14:54:36 +0300996#define default_EISA_polarity(idx) default_ISA_polarity(idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997
998/* PCI interrupts are always polarity one level triggered,
999 * when listed as conforming in the MP table. */
1000
1001#define default_PCI_trigger(idx) (1)
1002#define default_PCI_polarity(idx) (1)
1003
1004/* MCA interrupts are always polarity zero level triggered,
1005 * when listed as conforming in the MP table. */
1006
1007#define default_MCA_trigger(idx) (1)
Alexey Starikovskiy67288012008-03-20 14:54:36 +03001008#define default_MCA_polarity(idx) default_ISA_polarity(idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
Shaohua Li61fd47e2007-11-17 01:05:28 -05001010static int MPBIOS_polarity(int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011{
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301012 int bus = mp_irqs[idx].srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 int polarity;
1014
1015 /*
1016 * Determine IRQ line polarity (high active or low active):
1017 */
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301018 switch (mp_irqs[idx].irqflag & 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 {
Ingo Molnar54168ed2008-08-20 09:07:45 +02001020 case 0: /* conforms, ie. bus-type dependent polarity */
1021 if (test_bit(bus, mp_bus_not_pci))
1022 polarity = default_ISA_polarity(idx);
1023 else
1024 polarity = default_PCI_polarity(idx);
1025 break;
1026 case 1: /* high active */
1027 {
1028 polarity = 0;
1029 break;
1030 }
1031 case 2: /* reserved */
1032 {
1033 printk(KERN_WARNING "broken BIOS!!\n");
1034 polarity = 1;
1035 break;
1036 }
1037 case 3: /* low active */
1038 {
1039 polarity = 1;
1040 break;
1041 }
1042 default: /* invalid */
1043 {
1044 printk(KERN_WARNING "broken BIOS!!\n");
1045 polarity = 1;
1046 break;
1047 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 }
1049 return polarity;
1050}
1051
1052static int MPBIOS_trigger(int idx)
1053{
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301054 int bus = mp_irqs[idx].srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 int trigger;
1056
1057 /*
1058 * Determine IRQ trigger mode (edge or level sensitive):
1059 */
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301060 switch ((mp_irqs[idx].irqflag>>2) & 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 {
Ingo Molnar54168ed2008-08-20 09:07:45 +02001062 case 0: /* conforms, ie. bus-type dependent */
1063 if (test_bit(bus, mp_bus_not_pci))
1064 trigger = default_ISA_trigger(idx);
1065 else
1066 trigger = default_PCI_trigger(idx);
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +03001067#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
Ingo Molnar54168ed2008-08-20 09:07:45 +02001068 switch (mp_bus_id_to_type[bus]) {
1069 case MP_BUS_ISA: /* ISA pin */
1070 {
1071 /* set before the switch */
1072 break;
1073 }
1074 case MP_BUS_EISA: /* EISA pin */
1075 {
1076 trigger = default_EISA_trigger(idx);
1077 break;
1078 }
1079 case MP_BUS_PCI: /* PCI pin */
1080 {
1081 /* set before the switch */
1082 break;
1083 }
1084 case MP_BUS_MCA: /* MCA pin */
1085 {
1086 trigger = default_MCA_trigger(idx);
1087 break;
1088 }
1089 default:
1090 {
1091 printk(KERN_WARNING "broken BIOS!!\n");
1092 trigger = 1;
1093 break;
1094 }
1095 }
1096#endif
1097 break;
1098 case 1: /* edge */
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001099 {
Ingo Molnar54168ed2008-08-20 09:07:45 +02001100 trigger = 0;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001101 break;
1102 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001103 case 2: /* reserved */
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001104 {
1105 printk(KERN_WARNING "broken BIOS!!\n");
1106 trigger = 1;
1107 break;
1108 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001109 case 3: /* level */
1110 {
1111 trigger = 1;
1112 break;
1113 }
1114 default: /* invalid */
1115 {
1116 printk(KERN_WARNING "broken BIOS!!\n");
1117 trigger = 0;
1118 break;
1119 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 }
1121 return trigger;
1122}
1123
1124static inline int irq_polarity(int idx)
1125{
1126 return MPBIOS_polarity(idx);
1127}
1128
1129static inline int irq_trigger(int idx)
1130{
1131 return MPBIOS_trigger(idx);
1132}
1133
Yinghai Luefa25592008-08-19 20:50:36 -07001134int (*ioapic_renumber_irq)(int ioapic, int irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135static int pin_2_irq(int idx, int apic, int pin)
1136{
1137 int irq, i;
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301138 int bus = mp_irqs[idx].srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
1140 /*
1141 * Debugging check, we are in big trouble if this message pops up!
1142 */
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301143 if (mp_irqs[idx].dstirq != pin)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
1145
Ingo Molnar54168ed2008-08-20 09:07:45 +02001146 if (test_bit(bus, mp_bus_not_pci)) {
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301147 irq = mp_irqs[idx].srcbusirq;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001148 } else {
Alexey Starikovskiy643befe2008-03-20 14:54:49 +03001149 /*
1150 * PCI IRQs are mapped in order
1151 */
1152 i = irq = 0;
1153 while (i < apic)
1154 irq += nr_ioapic_registers[i++];
1155 irq += pin;
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001156 /*
Ingo Molnar54168ed2008-08-20 09:07:45 +02001157 * For MPS mode, so far only needed by ES7000 platform
1158 */
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001159 if (ioapic_renumber_irq)
1160 irq = ioapic_renumber_irq(apic, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 }
1162
Ingo Molnar54168ed2008-08-20 09:07:45 +02001163#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 /*
1165 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1166 */
1167 if ((pin >= 16) && (pin <= 23)) {
1168 if (pirq_entries[pin-16] != -1) {
1169 if (!pirq_entries[pin-16]) {
1170 apic_printk(APIC_VERBOSE, KERN_DEBUG
1171 "disabling PIRQ%d\n", pin-16);
1172 } else {
1173 irq = pirq_entries[pin-16];
1174 apic_printk(APIC_VERBOSE, KERN_DEBUG
1175 "using PIRQ%d -> IRQ %d\n",
1176 pin-16, irq);
1177 }
1178 }
1179 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001180#endif
1181
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 return irq;
1183}
1184
Yinghai Lu497c9a12008-08-19 20:50:28 -07001185void lock_vector_lock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186{
Yinghai Lu497c9a12008-08-19 20:50:28 -07001187 /* Used to the online set of cpus does not change
1188 * during assign_irq_vector.
1189 */
1190 spin_lock(&vector_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191}
1192
Yinghai Lu497c9a12008-08-19 20:50:28 -07001193void unlock_vector_lock(void)
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001194{
Yinghai Lu497c9a12008-08-19 20:50:28 -07001195 spin_unlock(&vector_lock);
1196}
1197
Mike Travise7986732008-12-16 17:33:52 -08001198static int
1199__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001200{
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001201 /*
1202 * NOTE! The local APIC isn't very good at handling
1203 * multiple interrupts at the same interrupt level.
1204 * As the interrupt level is determined by taking the
1205 * vector number and shifting that right by 4, we
1206 * want to spread these out a bit so that they don't
1207 * all fall in the same interrupt level.
1208 *
1209 * Also, we've got to be careful not to trash gate
1210 * 0x80, because int 0x80 is hm, kind of importantish. ;)
1211 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02001212 static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
1213 unsigned int old_vector;
Mike Travis22f65d32008-12-16 17:33:56 -08001214 int cpu, err;
1215 cpumask_var_t tmp_mask;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001216
Ingo Molnar54168ed2008-08-20 09:07:45 +02001217 if ((cfg->move_in_progress) || cfg->move_cleanup_count)
1218 return -EBUSY;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001219
Mike Travis22f65d32008-12-16 17:33:56 -08001220 if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
1221 return -ENOMEM;
Yinghai Lu3145e942008-12-05 18:58:34 -08001222
Ingo Molnar54168ed2008-08-20 09:07:45 +02001223 old_vector = cfg->vector;
1224 if (old_vector) {
Mike Travis22f65d32008-12-16 17:33:56 -08001225 cpumask_and(tmp_mask, mask, cpu_online_mask);
1226 cpumask_and(tmp_mask, cfg->domain, tmp_mask);
1227 if (!cpumask_empty(tmp_mask)) {
1228 free_cpumask_var(tmp_mask);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001229 return 0;
Mike Travis22f65d32008-12-16 17:33:56 -08001230 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001231 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07001232
Mike Travise7986732008-12-16 17:33:52 -08001233 /* Only try and allocate irqs on cpus that are present */
Mike Travis22f65d32008-12-16 17:33:56 -08001234 err = -ENOSPC;
1235 for_each_cpu_and(cpu, mask, cpu_online_mask) {
Ingo Molnar54168ed2008-08-20 09:07:45 +02001236 int new_cpu;
1237 int vector, offset;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001238
Ingo Molnare2d40b12009-01-28 06:50:47 +01001239 apic->vector_allocation_domain(cpu, tmp_mask);
Yinghai Lu497c9a12008-08-19 20:50:28 -07001240
Ingo Molnar54168ed2008-08-20 09:07:45 +02001241 vector = current_vector;
1242 offset = current_offset;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001243next:
Ingo Molnar54168ed2008-08-20 09:07:45 +02001244 vector += 8;
1245 if (vector >= first_system_vector) {
Mike Travise7986732008-12-16 17:33:52 -08001246 /* If out of vectors on large boxen, must share them. */
Ingo Molnar54168ed2008-08-20 09:07:45 +02001247 offset = (offset + 1) % 8;
1248 vector = FIRST_DEVICE_VECTOR + offset;
Yinghai Lu7a959cf2008-08-19 20:50:32 -07001249 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001250 if (unlikely(current_vector == vector))
1251 continue;
Yinghai Lub77b8812008-12-19 15:23:44 -08001252
1253 if (test_bit(vector, used_vectors))
Ingo Molnar54168ed2008-08-20 09:07:45 +02001254 goto next;
Yinghai Lub77b8812008-12-19 15:23:44 -08001255
Mike Travis22f65d32008-12-16 17:33:56 -08001256 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02001257 if (per_cpu(vector_irq, new_cpu)[vector] != -1)
1258 goto next;
1259 /* Found one! */
1260 current_vector = vector;
1261 current_offset = offset;
1262 if (old_vector) {
1263 cfg->move_in_progress = 1;
Mike Travis22f65d32008-12-16 17:33:56 -08001264 cpumask_copy(cfg->old_domain, cfg->domain);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001265 }
Mike Travis22f65d32008-12-16 17:33:56 -08001266 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02001267 per_cpu(vector_irq, new_cpu)[vector] = irq;
1268 cfg->vector = vector;
Mike Travis22f65d32008-12-16 17:33:56 -08001269 cpumask_copy(cfg->domain, tmp_mask);
1270 err = 0;
1271 break;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001272 }
Mike Travis22f65d32008-12-16 17:33:56 -08001273 free_cpumask_var(tmp_mask);
1274 return err;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001275}
1276
Mike Travise7986732008-12-16 17:33:52 -08001277static int
1278assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001279{
1280 int err;
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001281 unsigned long flags;
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001282
1283 spin_lock_irqsave(&vector_lock, flags);
Yinghai Lu3145e942008-12-05 18:58:34 -08001284 err = __assign_irq_vector(irq, cfg, mask);
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001285 spin_unlock_irqrestore(&vector_lock, flags);
Yinghai Lu497c9a12008-08-19 20:50:28 -07001286 return err;
1287}
1288
Yinghai Lu3145e942008-12-05 18:58:34 -08001289static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001290{
Yinghai Lu497c9a12008-08-19 20:50:28 -07001291 int cpu, vector;
1292
Yinghai Lu497c9a12008-08-19 20:50:28 -07001293 BUG_ON(!cfg->vector);
1294
1295 vector = cfg->vector;
Mike Travis22f65d32008-12-16 17:33:56 -08001296 for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001297 per_cpu(vector_irq, cpu)[vector] = -1;
1298
1299 cfg->vector = 0;
Mike Travis22f65d32008-12-16 17:33:56 -08001300 cpumask_clear(cfg->domain);
Matthew Wilcox0ca4b6b2008-11-20 14:09:33 -07001301
1302 if (likely(!cfg->move_in_progress))
1303 return;
Mike Travis22f65d32008-12-16 17:33:56 -08001304 for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
Matthew Wilcox0ca4b6b2008-11-20 14:09:33 -07001305 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
1306 vector++) {
1307 if (per_cpu(vector_irq, cpu)[vector] != irq)
1308 continue;
1309 per_cpu(vector_irq, cpu)[vector] = -1;
1310 break;
1311 }
1312 }
1313 cfg->move_in_progress = 0;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001314}
1315
1316void __setup_vector_irq(int cpu)
1317{
1318 /* Initialize vector_irq on a new cpu */
1319 /* This function must be called with vector_lock held */
1320 int irq, vector;
1321 struct irq_cfg *cfg;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001322 struct irq_desc *desc;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001323
1324 /* Mark the inuse vectors */
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001325 for_each_irq_desc(irq, desc) {
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001326 cfg = desc->chip_data;
Mike Travis22f65d32008-12-16 17:33:56 -08001327 if (!cpumask_test_cpu(cpu, cfg->domain))
Yinghai Lu497c9a12008-08-19 20:50:28 -07001328 continue;
1329 vector = cfg->vector;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001330 per_cpu(vector_irq, cpu)[vector] = irq;
1331 }
1332 /* Mark the free vectors */
1333 for (vector = 0; vector < NR_VECTORS; ++vector) {
1334 irq = per_cpu(vector_irq, cpu)[vector];
1335 if (irq < 0)
1336 continue;
1337
1338 cfg = irq_cfg(irq);
Mike Travis22f65d32008-12-16 17:33:56 -08001339 if (!cpumask_test_cpu(cpu, cfg->domain))
Yinghai Lu497c9a12008-08-19 20:50:28 -07001340 per_cpu(vector_irq, cpu)[vector] = -1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001341 }
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001342}
Glauber Costa3fde6902008-05-28 20:34:19 -07001343
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001344static struct irq_chip ioapic_chip;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001345static struct irq_chip ir_ioapic_chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
Ingo Molnar54168ed2008-08-20 09:07:45 +02001347#define IOAPIC_AUTO -1
1348#define IOAPIC_EDGE 0
1349#define IOAPIC_LEVEL 1
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001351#ifdef CONFIG_X86_32
Yinghai Lu1d025192008-08-19 20:50:34 -07001352static inline int IO_APIC_irq_trigger(int irq)
1353{
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001354 int apic, idx, pin;
Yinghai Lu1d025192008-08-19 20:50:34 -07001355
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001356 for (apic = 0; apic < nr_ioapics; apic++) {
1357 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1358 idx = find_irq_entry(apic, pin, mp_INT);
1359 if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
1360 return irq_trigger(idx);
1361 }
1362 }
1363 /*
Ingo Molnar54168ed2008-08-20 09:07:45 +02001364 * nonexistent IRQs are edge default
1365 */
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001366 return 0;
Yinghai Lu1d025192008-08-19 20:50:34 -07001367}
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001368#else
1369static inline int IO_APIC_irq_trigger(int irq)
1370{
Ingo Molnar54168ed2008-08-20 09:07:45 +02001371 return 1;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001372}
1373#endif
Yinghai Lu1d025192008-08-19 20:50:34 -07001374
Yinghai Lu3145e942008-12-05 18:58:34 -08001375static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376{
Yinghai Lu199751d2008-08-19 20:50:27 -07001377
Jan Beulich6ebcc002006-06-26 13:56:46 +02001378 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001379 trigger == IOAPIC_LEVEL)
Yinghai Lu08678b02008-08-19 20:50:05 -07001380 desc->status |= IRQ_LEVEL;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001381 else
1382 desc->status &= ~IRQ_LEVEL;
1383
Ingo Molnar54168ed2008-08-20 09:07:45 +02001384 if (irq_remapped(irq)) {
1385 desc->status |= IRQ_MOVE_PCNTXT;
1386 if (trigger)
1387 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1388 handle_fasteoi_irq,
1389 "fasteoi");
1390 else
1391 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1392 handle_edge_irq, "edge");
1393 return;
1394 }
Suresh Siddha29b61be2009-03-16 17:05:02 -07001395
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001396 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1397 trigger == IOAPIC_LEVEL)
Ingo Molnara460e742006-10-17 00:10:03 -07001398 set_irq_chip_and_handler_name(irq, &ioapic_chip,
Ingo Molnar54168ed2008-08-20 09:07:45 +02001399 handle_fasteoi_irq,
1400 "fasteoi");
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001401 else
Ingo Molnara460e742006-10-17 00:10:03 -07001402 set_irq_chip_and_handler_name(irq, &ioapic_chip,
Ingo Molnar54168ed2008-08-20 09:07:45 +02001403 handle_edge_irq, "edge");
Yinghai Lu497c9a12008-08-19 20:50:28 -07001404}
1405
Jeremy Fitzhardingeca97ab92009-02-09 12:05:47 -08001406int setup_ioapic_entry(int apic_id, int irq,
1407 struct IO_APIC_route_entry *entry,
1408 unsigned int destination, int trigger,
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001409 int polarity, int vector, int pin)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001410{
1411 /*
1412 * add it to the IO-APIC irq-routing table:
1413 */
1414 memset(entry,0,sizeof(*entry));
1415
Ingo Molnar54168ed2008-08-20 09:07:45 +02001416 if (intr_remapping_enabled) {
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001417 struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001418 struct irte irte;
1419 struct IR_IO_APIC_route_entry *ir_entry =
1420 (struct IR_IO_APIC_route_entry *) entry;
1421 int index;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001422
Ingo Molnar54168ed2008-08-20 09:07:45 +02001423 if (!iommu)
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001424 panic("No mapping iommu for ioapic %d\n", apic_id);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001425
1426 index = alloc_irte(iommu, irq, 1);
1427 if (index < 0)
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001428 panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001429
1430 memset(&irte, 0, sizeof(irte));
1431
1432 irte.present = 1;
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001433 irte.dst_mode = apic->irq_dest_mode;
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001434 /*
1435 * Trigger mode in the IRTE will always be edge, and the
1436 * actual level or edge trigger will be setup in the IO-APIC
1437 * RTE. This will help simplify level triggered irq migration.
1438 * For more details, see the comments above explainig IO-APIC
1439 * irq migration in the presence of interrupt-remapping.
1440 */
1441 irte.trigger_mode = 0;
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001442 irte.dlvry_mode = apic->irq_delivery_mode;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001443 irte.vector = vector;
1444 irte.dest_id = IRTE_DEST(destination);
1445
1446 modify_irte(irq, &irte);
1447
1448 ir_entry->index2 = (index >> 15) & 0x1;
1449 ir_entry->zero = 0;
1450 ir_entry->format = 1;
1451 ir_entry->index = (index & 0x7fff);
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001452 /*
1453 * IO-APIC RTE will be configured with virtual vector.
1454 * irq handler will do the explicit EOI to the io-apic.
1455 */
1456 ir_entry->vector = pin;
Suresh Siddha29b61be2009-03-16 17:05:02 -07001457 } else {
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001458 entry->delivery_mode = apic->irq_delivery_mode;
1459 entry->dest_mode = apic->irq_dest_mode;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001460 entry->dest = destination;
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001461 entry->vector = vector;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001462 }
1463
1464 entry->mask = 0; /* enable IRQ */
Yinghai Lu497c9a12008-08-19 20:50:28 -07001465 entry->trigger = trigger;
1466 entry->polarity = polarity;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001467
1468 /* Mask level triggered irqs.
1469 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
1470 */
1471 if (trigger)
1472 entry->mask = 1;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001473 return 0;
1474}
1475
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001476static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
Ingo Molnar54168ed2008-08-20 09:07:45 +02001477 int trigger, int polarity)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001478{
1479 struct irq_cfg *cfg;
1480 struct IO_APIC_route_entry entry;
Mike Travis22f65d32008-12-16 17:33:56 -08001481 unsigned int dest;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001482
1483 if (!IO_APIC_IRQ(irq))
1484 return;
1485
Yinghai Lu3145e942008-12-05 18:58:34 -08001486 cfg = desc->chip_data;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001487
Ingo Molnarfe402e12009-01-28 04:32:51 +01001488 if (assign_irq_vector(irq, cfg, apic->target_cpus()))
Yinghai Lu497c9a12008-08-19 20:50:28 -07001489 return;
1490
Ingo Molnardebccb32009-01-28 15:20:18 +01001491 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
Yinghai Lu497c9a12008-08-19 20:50:28 -07001492
1493 apic_printk(APIC_VERBOSE,KERN_DEBUG
1494 "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1495 "IRQ %d Mode:%i Active:%i)\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001496 apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
Yinghai Lu497c9a12008-08-19 20:50:28 -07001497 irq, trigger, polarity);
1498
1499
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001500 if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001501 dest, trigger, polarity, cfg->vector, pin)) {
Yinghai Lu497c9a12008-08-19 20:50:28 -07001502 printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001503 mp_ioapics[apic_id].apicid, pin);
Yinghai Lu3145e942008-12-05 18:58:34 -08001504 __clear_irq_vector(irq, cfg);
Yinghai Lu497c9a12008-08-19 20:50:28 -07001505 return;
1506 }
1507
Yinghai Lu3145e942008-12-05 18:58:34 -08001508 ioapic_register_intr(irq, desc, trigger);
Yinghai Lu99d093d2008-12-05 18:58:32 -08001509 if (irq < NR_IRQS_LEGACY)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001510 disable_8259A_irq(irq);
1511
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001512 ioapic_write_entry(apic_id, pin, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513}
1514
1515static void __init setup_IO_APIC_irqs(void)
1516{
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001517 int apic_id, pin, idx, irq;
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001518 int notcon = 0;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001519 struct irq_desc *desc;
Yinghai Lu3145e942008-12-05 18:58:34 -08001520 struct irq_cfg *cfg;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001521 int cpu = boot_cpu_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
1523 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1524
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001525 for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
1526 for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001528 idx = find_irq_entry(apic_id, pin, mp_INT);
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001529 if (idx == -1) {
Cyrill Gorcunov2a554fb2008-09-08 19:38:06 +04001530 if (!notcon) {
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001531 notcon = 1;
Cyrill Gorcunov2a554fb2008-09-08 19:38:06 +04001532 apic_printk(APIC_VERBOSE,
1533 KERN_DEBUG " %d-%d",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001534 mp_ioapics[apic_id].apicid, pin);
Cyrill Gorcunov2a554fb2008-09-08 19:38:06 +04001535 } else
1536 apic_printk(APIC_VERBOSE, " %d-%d",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001537 mp_ioapics[apic_id].apicid, pin);
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001538 continue;
1539 }
Cyrill Gorcunov56ffa1a2008-09-13 13:11:16 +04001540 if (notcon) {
1541 apic_printk(APIC_VERBOSE,
1542 " (apicid-pin) not connected\n");
1543 notcon = 0;
1544 }
Yinghai Lu20d225b2007-10-17 18:04:41 +02001545
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001546 irq = pin_2_irq(idx, apic_id, pin);
Ingo Molnar33a201f2009-01-28 07:17:26 +01001547
1548 /*
1549 * Skip the timer IRQ if there's a quirk handler
1550 * installed and if it returns 1:
1551 */
1552 if (apic->multi_timer_check &&
1553 apic->multi_timer_check(apic_id, irq))
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001554 continue;
Ingo Molnar33a201f2009-01-28 07:17:26 +01001555
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001556 desc = irq_to_desc_alloc_cpu(irq, cpu);
1557 if (!desc) {
1558 printk(KERN_INFO "can not get irq_desc for %d\n", irq);
1559 continue;
1560 }
Yinghai Lu3145e942008-12-05 18:58:34 -08001561 cfg = desc->chip_data;
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001562 add_pin_to_irq_cpu(cfg, cpu, apic_id, pin);
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001563
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001564 setup_IO_APIC_irq(apic_id, pin, irq, desc,
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001565 irq_trigger(idx), irq_polarity(idx));
1566 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 }
1568
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001569 if (notcon)
1570 apic_printk(APIC_VERBOSE,
Cyrill Gorcunov2a554fb2008-09-08 19:38:06 +04001571 " (apicid-pin) not connected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572}
1573
1574/*
Maciej W. Rozyckif7633ce2008-05-27 21:19:34 +01001575 * Set up the timer pin, possibly with the 8259A-master behind.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 */
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001577static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
Maciej W. Rozyckif7633ce2008-05-27 21:19:34 +01001578 int vector)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579{
1580 struct IO_APIC_route_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581
Ingo Molnar54168ed2008-08-20 09:07:45 +02001582 if (intr_remapping_enabled)
1583 return;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001584
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001585 memset(&entry, 0, sizeof(entry));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586
1587 /*
1588 * We use logical delivery to get the timer IRQ
1589 * to the first CPU.
1590 */
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001591 entry.dest_mode = apic->irq_dest_mode;
Yinghai Luf72dcca2009-02-08 16:18:03 -08001592 entry.mask = 0; /* don't mask IRQ for edge */
Ingo Molnardebccb32009-01-28 15:20:18 +01001593 entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001594 entry.delivery_mode = apic->irq_delivery_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595 entry.polarity = 0;
1596 entry.trigger = 0;
1597 entry.vector = vector;
1598
1599 /*
1600 * The timer IRQ doesn't have to know that behind the
Maciej W. Rozyckif7633ce2008-05-27 21:19:34 +01001601 * scene we may have a 8259A-master in AEOI mode ...
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02001603 set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604
1605 /*
1606 * Add it to the IO-APIC irq-routing table:
1607 */
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001608 ioapic_write_entry(apic_id, pin, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609}
1610
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001611
1612__apicdebuginit(void) print_IO_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613{
1614 int apic, i;
1615 union IO_APIC_reg_00 reg_00;
1616 union IO_APIC_reg_01 reg_01;
1617 union IO_APIC_reg_02 reg_02;
1618 union IO_APIC_reg_03 reg_03;
1619 unsigned long flags;
Yinghai Lu0f978f42008-08-19 20:50:26 -07001620 struct irq_cfg *cfg;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001621 struct irq_desc *desc;
Yinghai Lu8f09cd22008-08-19 20:50:51 -07001622 unsigned int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623
1624 if (apic_verbosity == APIC_QUIET)
1625 return;
1626
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001627 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 for (i = 0; i < nr_ioapics; i++)
1629 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +05301630 mp_ioapics[i].apicid, nr_ioapic_registers[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
1632 /*
1633 * We are a bit conservative about what we expect. We have to
1634 * know about every hardware change ASAP.
1635 */
1636 printk(KERN_INFO "testing the IO APIC.......................\n");
1637
1638 for (apic = 0; apic < nr_ioapics; apic++) {
1639
1640 spin_lock_irqsave(&ioapic_lock, flags);
1641 reg_00.raw = io_apic_read(apic, 0);
1642 reg_01.raw = io_apic_read(apic, 1);
1643 if (reg_01.bits.version >= 0x10)
1644 reg_02.raw = io_apic_read(apic, 2);
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001645 if (reg_01.bits.version >= 0x20)
1646 reg_03.raw = io_apic_read(apic, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647 spin_unlock_irqrestore(&ioapic_lock, flags);
1648
Ingo Molnar54168ed2008-08-20 09:07:45 +02001649 printk("\n");
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +05301650 printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1652 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1653 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1654 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655
Ingo Molnar54168ed2008-08-20 09:07:45 +02001656 printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658
1659 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1660 printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
1662 /*
1663 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1664 * but the value of reg_02 is read as the previous read register
1665 * value, so ignore it if reg_02 == reg_01.
1666 */
1667 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1668 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1669 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 }
1671
1672 /*
1673 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1674 * or reg_03, but the value of reg_0[23] is read as the previous read
1675 * register value, so ignore it if reg_03 == reg_0[12].
1676 */
1677 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1678 reg_03.raw != reg_01.raw) {
1679 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1680 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 }
1682
1683 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1684
Yinghai Lud83e94a2008-08-19 20:50:33 -07001685 printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1686 " Stat Dmod Deli Vect: \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
1688 for (i = 0; i <= reg_01.bits.entries; i++) {
1689 struct IO_APIC_route_entry entry;
1690
Andi Kleencf4c6a22006-09-26 10:52:30 +02001691 entry = ioapic_read_entry(apic, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692
Ingo Molnar54168ed2008-08-20 09:07:45 +02001693 printk(KERN_DEBUG " %02x %03X ",
1694 i,
1695 entry.dest
1696 );
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
1698 printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
1699 entry.mask,
1700 entry.trigger,
1701 entry.irr,
1702 entry.polarity,
1703 entry.delivery_status,
1704 entry.dest_mode,
1705 entry.delivery_mode,
1706 entry.vector
1707 );
1708 }
1709 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 printk(KERN_DEBUG "IRQ to pin mappings:\n");
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001711 for_each_irq_desc(irq, desc) {
1712 struct irq_pin_list *entry;
1713
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001714 cfg = desc->chip_data;
1715 entry = cfg->irq_2_pin;
Yinghai Lu0f978f42008-08-19 20:50:26 -07001716 if (!entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 continue;
Yinghai Lu8f09cd22008-08-19 20:50:51 -07001718 printk(KERN_DEBUG "IRQ%d ", irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 for (;;) {
1720 printk("-> %d:%d", entry->apic, entry->pin);
1721 if (!entry->next)
1722 break;
Yinghai Lu0f978f42008-08-19 20:50:26 -07001723 entry = entry->next;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724 }
1725 printk("\n");
1726 }
1727
1728 printk(KERN_INFO ".................................... done.\n");
1729
1730 return;
1731}
1732
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001733__apicdebuginit(void) print_APIC_bitfield(int base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734{
1735 unsigned int v;
1736 int i, j;
1737
1738 if (apic_verbosity == APIC_QUIET)
1739 return;
1740
1741 printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
1742 for (i = 0; i < 8; i++) {
1743 v = apic_read(base + i*0x10);
1744 for (j = 0; j < 32; j++) {
1745 if (v & (1<<j))
1746 printk("1");
1747 else
1748 printk("0");
1749 }
1750 printk("\n");
1751 }
1752}
1753
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001754__apicdebuginit(void) print_local_APIC(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755{
1756 unsigned int v, ver, maxlvt;
Hiroshi Shimamoto7ab6af72008-07-30 17:36:48 -07001757 u64 icr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758
1759 if (apic_verbosity == APIC_QUIET)
1760 return;
1761
1762 printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1763 smp_processor_id(), hard_smp_processor_id());
Andreas Herrmann66823112008-06-05 16:35:10 +02001764 v = apic_read(APIC_ID);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001765 printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766 v = apic_read(APIC_LVR);
1767 printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1768 ver = GET_APIC_VERSION(v);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001769 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770
1771 v = apic_read(APIC_TASKPRI);
1772 printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1773
Ingo Molnar54168ed2008-08-20 09:07:45 +02001774 if (APIC_INTEGRATED(ver)) { /* !82489DX */
Yinghai Lua11b5ab2008-09-03 16:58:31 -07001775 if (!APIC_XAPIC(ver)) {
1776 v = apic_read(APIC_ARBPRI);
1777 printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1778 v & APIC_ARBPRI_MASK);
1779 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780 v = apic_read(APIC_PROCPRI);
1781 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1782 }
1783
Yinghai Lua11b5ab2008-09-03 16:58:31 -07001784 /*
1785 * Remote read supported only in the 82489DX and local APIC for
1786 * Pentium processors.
1787 */
1788 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1789 v = apic_read(APIC_RRR);
1790 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1791 }
1792
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793 v = apic_read(APIC_LDR);
1794 printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
Yinghai Lua11b5ab2008-09-03 16:58:31 -07001795 if (!x2apic_enabled()) {
1796 v = apic_read(APIC_DFR);
1797 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1798 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 v = apic_read(APIC_SPIV);
1800 printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1801
1802 printk(KERN_DEBUG "... APIC ISR field:\n");
1803 print_APIC_bitfield(APIC_ISR);
1804 printk(KERN_DEBUG "... APIC TMR field:\n");
1805 print_APIC_bitfield(APIC_TMR);
1806 printk(KERN_DEBUG "... APIC IRR field:\n");
1807 print_APIC_bitfield(APIC_IRR);
1808
Ingo Molnar54168ed2008-08-20 09:07:45 +02001809 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1810 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811 apic_write(APIC_ESR, 0);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001812
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 v = apic_read(APIC_ESR);
1814 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1815 }
1816
Hiroshi Shimamoto7ab6af72008-07-30 17:36:48 -07001817 icr = apic_icr_read();
Ingo Molnar0c425ce2008-08-18 13:04:26 +02001818 printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
1819 printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820
1821 v = apic_read(APIC_LVTT);
1822 printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1823
1824 if (maxlvt > 3) { /* PC is LVT#4. */
1825 v = apic_read(APIC_LVTPC);
1826 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1827 }
1828 v = apic_read(APIC_LVT0);
1829 printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1830 v = apic_read(APIC_LVT1);
1831 printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1832
1833 if (maxlvt > 2) { /* ERR is LVT#3. */
1834 v = apic_read(APIC_LVTERR);
1835 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1836 }
1837
1838 v = apic_read(APIC_TMICT);
1839 printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1840 v = apic_read(APIC_TMCCT);
1841 printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1842 v = apic_read(APIC_TDCR);
1843 printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1844 printk("\n");
1845}
1846
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001847__apicdebuginit(void) print_all_local_APICs(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848{
Yinghai Luffd5aae2008-08-19 20:50:50 -07001849 int cpu;
1850
1851 preempt_disable();
1852 for_each_online_cpu(cpu)
1853 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1854 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855}
1856
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001857__apicdebuginit(void) print_PIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859 unsigned int v;
1860 unsigned long flags;
1861
1862 if (apic_verbosity == APIC_QUIET)
1863 return;
1864
1865 printk(KERN_DEBUG "\nprinting PIC contents\n");
1866
1867 spin_lock_irqsave(&i8259A_lock, flags);
1868
1869 v = inb(0xa1) << 8 | inb(0x21);
1870 printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
1871
1872 v = inb(0xa0) << 8 | inb(0x20);
1873 printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
1874
Ingo Molnar54168ed2008-08-20 09:07:45 +02001875 outb(0x0b,0xa0);
1876 outb(0x0b,0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877 v = inb(0xa0) << 8 | inb(0x20);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001878 outb(0x0a,0xa0);
1879 outb(0x0a,0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
1881 spin_unlock_irqrestore(&i8259A_lock, flags);
1882
1883 printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
1884
1885 v = inb(0x4d1) << 8 | inb(0x4d0);
1886 printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1887}
1888
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001889__apicdebuginit(int) print_all_ICs(void)
1890{
1891 print_PIC();
1892 print_all_local_APICs();
1893 print_IO_APIC();
1894
1895 return 0;
1896}
1897
1898fs_initcall(print_all_ICs);
1899
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900
Yinghai Luefa25592008-08-19 20:50:36 -07001901/* Where if anywhere is the i8259 connect in external int mode */
1902static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1903
Ingo Molnar54168ed2008-08-20 09:07:45 +02001904void __init enable_IO_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905{
1906 union IO_APIC_reg_01 reg_01;
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001907 int i8259_apic, i8259_pin;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001908 int apic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 unsigned long flags;
1910
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911 /*
1912 * The number of IO-APIC IRQ registers (== #pins):
1913 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001914 for (apic = 0; apic < nr_ioapics; apic++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915 spin_lock_irqsave(&ioapic_lock, flags);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001916 reg_01.raw = io_apic_read(apic, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 spin_unlock_irqrestore(&ioapic_lock, flags);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001918 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
1919 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001920 for(apic = 0; apic < nr_ioapics; apic++) {
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001921 int pin;
1922 /* See if any of the pins is in ExtINT mode */
Eric W. Biederman1008fdd2006-01-11 22:46:06 +01001923 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001924 struct IO_APIC_route_entry entry;
Andi Kleencf4c6a22006-09-26 10:52:30 +02001925 entry = ioapic_read_entry(apic, pin);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001926
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001927 /* If the interrupt line is enabled and in ExtInt mode
1928 * I have found the pin where the i8259 is connected.
1929 */
1930 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1931 ioapic_i8259.apic = apic;
1932 ioapic_i8259.pin = pin;
1933 goto found_i8259;
1934 }
1935 }
1936 }
1937 found_i8259:
1938 /* Look to see what if the MP table has reported the ExtINT */
1939 /* If we could not find the appropriate pin by looking at the ioapic
1940 * the i8259 probably is not connected the ioapic but give the
1941 * mptable a chance anyway.
1942 */
1943 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1944 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1945 /* Trust the MP table if nothing is setup in the hardware */
1946 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1947 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1948 ioapic_i8259.pin = i8259_pin;
1949 ioapic_i8259.apic = i8259_apic;
1950 }
1951 /* Complain if the MP table and the hardware disagree */
1952 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1953 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1954 {
1955 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 }
1957
1958 /*
1959 * Do not trust the IO-APIC being empty at bootup
1960 */
1961 clear_IO_APIC();
1962}
1963
1964/*
1965 * Not an __init, needed by the reboot code
1966 */
1967void disable_IO_APIC(void)
1968{
1969 /*
1970 * Clear the IO-APIC before rebooting:
1971 */
1972 clear_IO_APIC();
1973
Eric W. Biederman650927e2005-06-25 14:57:44 -07001974 /*
Karsten Wiese0b968d22005-09-09 12:59:04 +02001975 * If the i8259 is routed through an IOAPIC
Eric W. Biederman650927e2005-06-25 14:57:44 -07001976 * Put that IOAPIC in virtual wire mode
Karsten Wiese0b968d22005-09-09 12:59:04 +02001977 * so legacy interrupts can be delivered.
Suresh Siddha7c6d9f92009-03-16 17:04:59 -07001978 *
1979 * With interrupt-remapping, for now we will use virtual wire A mode,
1980 * as virtual wire B is little complex (need to configure both
1981 * IOAPIC RTE aswell as interrupt-remapping table entry).
1982 * As this gets called during crash dump, keep this simple for now.
Eric W. Biederman650927e2005-06-25 14:57:44 -07001983 */
Suresh Siddha7c6d9f92009-03-16 17:04:59 -07001984 if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
Eric W. Biederman650927e2005-06-25 14:57:44 -07001985 struct IO_APIC_route_entry entry;
Eric W. Biederman650927e2005-06-25 14:57:44 -07001986
1987 memset(&entry, 0, sizeof(entry));
1988 entry.mask = 0; /* Enabled */
1989 entry.trigger = 0; /* Edge */
1990 entry.irr = 0;
1991 entry.polarity = 0; /* High */
1992 entry.delivery_status = 0;
1993 entry.dest_mode = 0; /* Physical */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001994 entry.delivery_mode = dest_ExtINT; /* ExtInt */
Eric W. Biederman650927e2005-06-25 14:57:44 -07001995 entry.vector = 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001996 entry.dest = read_apic_id();
Eric W. Biederman650927e2005-06-25 14:57:44 -07001997
1998 /*
1999 * Add it to the IO-APIC irq-routing table:
2000 */
Andi Kleencf4c6a22006-09-26 10:52:30 +02002001 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
Eric W. Biederman650927e2005-06-25 14:57:44 -07002002 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02002003
Suresh Siddha7c6d9f92009-03-16 17:04:59 -07002004 /*
2005 * Use virtual wire A mode when interrupt remapping is enabled.
2006 */
2007 disconnect_bsp_APIC(!intr_remapping_enabled && ioapic_i8259.pin != -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008}
2009
Ingo Molnar54168ed2008-08-20 09:07:45 +02002010#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011/*
2012 * function to set the IO-APIC physical IDs based on the
2013 * values stored in the MPC table.
2014 *
2015 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
2016 */
2017
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018static void __init setup_ioapic_ids_from_mpc(void)
2019{
2020 union IO_APIC_reg_00 reg_00;
2021 physid_mask_t phys_id_present_map;
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002022 int apic_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 int i;
2024 unsigned char old_id;
2025 unsigned long flags;
2026
Yinghai Lua4dbc342008-07-25 02:14:28 -07002027 if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
Yinghai Lud49c4282008-06-08 18:31:54 -07002028 return;
Yinghai Lud49c4282008-06-08 18:31:54 -07002029
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030 /*
Natalie Protasevichca05fea2005-06-23 00:08:22 -07002031 * Don't check I/O APIC IDs for xAPIC systems. They have
2032 * no meaning without the serial APIC bus.
2033 */
Shaohua Li7c5c1e42006-03-23 02:59:53 -08002034 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
2035 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
Natalie Protasevichca05fea2005-06-23 00:08:22 -07002036 return;
2037 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038 * This is broken; anything with a real cpu count has to
2039 * circumvent this idiocy regardless.
2040 */
Ingo Molnard190cb82009-01-28 06:50:47 +01002041 phys_id_present_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042
2043 /*
2044 * Set the IOAPIC ID to the value stored in the MPC table.
2045 */
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002046 for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047
2048 /* Read the register 0 value */
2049 spin_lock_irqsave(&ioapic_lock, flags);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002050 reg_00.raw = io_apic_read(apic_id, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051 spin_unlock_irqrestore(&ioapic_lock, flags);
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002052
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002053 old_id = mp_ioapics[apic_id].apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002055 if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002057 apic_id, mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2059 reg_00.bits.ID);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002060 mp_ioapics[apic_id].apicid = reg_00.bits.ID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061 }
2062
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063 /*
2064 * Sanity check, is the ID really free? Every APIC in a
2065 * system must have a unique ID or we get lots of nice
2066 * 'stuck on smp_invalidate_needed IPI wait' messages.
2067 */
Ingo Molnard1d7cae2009-01-28 05:41:42 +01002068 if (apic->check_apicid_used(phys_id_present_map,
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002069 mp_ioapics[apic_id].apicid)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002071 apic_id, mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072 for (i = 0; i < get_physical_broadcast(); i++)
2073 if (!physid_isset(i, phys_id_present_map))
2074 break;
2075 if (i >= get_physical_broadcast())
2076 panic("Max APIC ID exceeded!\n");
2077 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2078 i);
2079 physid_set(i, phys_id_present_map);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002080 mp_ioapics[apic_id].apicid = i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081 } else {
2082 physid_mask_t tmp;
Ingo Molnar80587142009-01-28 06:50:47 +01002083 tmp = apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 apic_printk(APIC_VERBOSE, "Setting %d in the "
2085 "phys_id_present_map\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002086 mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 physids_or(phys_id_present_map, phys_id_present_map, tmp);
2088 }
2089
2090
2091 /*
2092 * We need to adjust the IRQ routing table
2093 * if the ID changed.
2094 */
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002095 if (old_id != mp_ioapics[apic_id].apicid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 for (i = 0; i < mp_irq_entries; i++)
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05302097 if (mp_irqs[i].dstapic == old_id)
2098 mp_irqs[i].dstapic
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002099 = mp_ioapics[apic_id].apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100
2101 /*
2102 * Read the right value from the MPC table and
2103 * write it into the ID register.
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002104 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105 apic_printk(APIC_VERBOSE, KERN_INFO
2106 "...changing IO-APIC physical APIC ID to %d ...",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002107 mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002109 reg_00.bits.ID = mp_ioapics[apic_id].apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 spin_lock_irqsave(&ioapic_lock, flags);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002111 io_apic_write(apic_id, 0, reg_00.raw);
Yinghai Lua2d332f2008-08-21 12:56:32 -07002112 spin_unlock_irqrestore(&ioapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113
2114 /*
2115 * Sanity check
2116 */
2117 spin_lock_irqsave(&ioapic_lock, flags);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002118 reg_00.raw = io_apic_read(apic_id, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 spin_unlock_irqrestore(&ioapic_lock, flags);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002120 if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 printk("could not set ID!\n");
2122 else
2123 apic_printk(APIC_VERBOSE, " ok.\n");
2124 }
2125}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002126#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127
Zachary Amsden7ce0bcf2007-02-13 13:26:21 +01002128int no_timer_check __initdata;
Zachary Amsden8542b202006-12-07 02:14:09 +01002129
2130static int __init notimercheck(char *s)
2131{
2132 no_timer_check = 1;
2133 return 1;
2134}
2135__setup("no_timer_check", notimercheck);
2136
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137/*
2138 * There is a nasty bug in some older SMP boards, their mptable lies
2139 * about the timer IRQ. We do the following to work around the situation:
2140 *
2141 * - timer IRQ defaults to IO-APIC IRQ
2142 * - if this function detects that timer IRQs are defunct, then we fall
2143 * back to ISA timer IRQs
2144 */
Adrian Bunkf0a7a5c2007-07-21 17:10:29 +02002145static int __init timer_irq_works(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146{
2147 unsigned long t1 = jiffies;
Ingo Molnar4aae0702007-12-18 18:05:58 +01002148 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149
Zachary Amsden8542b202006-12-07 02:14:09 +01002150 if (no_timer_check)
2151 return 1;
2152
Ingo Molnar4aae0702007-12-18 18:05:58 +01002153 local_save_flags(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154 local_irq_enable();
2155 /* Let ten ticks pass... */
2156 mdelay((10 * 1000) / HZ);
Ingo Molnar4aae0702007-12-18 18:05:58 +01002157 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158
2159 /*
2160 * Expect a few ticks at least, to be sure some possible
2161 * glue logic does not lock up after one or two first
2162 * ticks in a non-ExtINT mode. Also the local APIC
2163 * might have cached one ExtINT interrupt. Finally, at
2164 * least one tick may be lost due to delays.
2165 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02002166
2167 /* jiffies wrap? */
Julia Lawall1d16b532008-01-30 13:32:19 +01002168 if (time_after(jiffies, t1 + 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 return 0;
2171}
2172
2173/*
2174 * In the SMP+IOAPIC case it might happen that there are an unspecified
2175 * number of pending IRQ events unhandled. These cases are very rare,
2176 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
2177 * better to do it this way as thus we do not have to be aware of
2178 * 'pending' interrupts in the IRQ path, except at this point.
2179 */
2180/*
2181 * Edge triggered needs to resend any interrupt
2182 * that was delayed but this is now handled in the device
2183 * independent code.
2184 */
2185
2186/*
2187 * Starting up a edge-triggered IO-APIC interrupt is
2188 * nasty - we need to make sure that we get the edge.
2189 * If it is already asserted for some reason, we need
2190 * return 1 to indicate that is was pending.
2191 *
2192 * This is not complete - we should be able to fake
2193 * an edge even if it isn't on the 8259A...
2194 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02002195
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002196static unsigned int startup_ioapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197{
2198 int was_pending = 0;
2199 unsigned long flags;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002200 struct irq_cfg *cfg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201
2202 spin_lock_irqsave(&ioapic_lock, flags);
Yinghai Lu99d093d2008-12-05 18:58:32 -08002203 if (irq < NR_IRQS_LEGACY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204 disable_8259A_irq(irq);
2205 if (i8259A_irq_pending(irq))
2206 was_pending = 1;
2207 }
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002208 cfg = irq_cfg(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -08002209 __unmask_IO_APIC_irq(cfg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210 spin_unlock_irqrestore(&ioapic_lock, flags);
2211
2212 return was_pending;
2213}
2214
Ingo Molnar54168ed2008-08-20 09:07:45 +02002215#ifdef CONFIG_X86_64
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002216static int ioapic_retrigger_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217{
Ingo Molnar54168ed2008-08-20 09:07:45 +02002218
2219 struct irq_cfg *cfg = irq_cfg(irq);
2220 unsigned long flags;
2221
2222 spin_lock_irqsave(&vector_lock, flags);
Ingo Molnardac5f412009-01-28 15:42:24 +01002223 apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002224 spin_unlock_irqrestore(&vector_lock, flags);
Ingo Molnarc0ad90a2006-06-29 02:24:44 -07002225
2226 return 1;
2227}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002228#else
2229static int ioapic_retrigger_irq(unsigned int irq)
2230{
Ingo Molnardac5f412009-01-28 15:42:24 +01002231 apic->send_IPI_self(irq_cfg(irq)->vector);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002232
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002233 return 1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002234}
2235#endif
2236
2237/*
2238 * Level and edge triggered IO-APIC interrupts need different handling,
2239 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
2240 * handled with the level-triggered descriptor, but that one has slightly
2241 * more overhead. Level-triggered interrupts cannot be handled with the
2242 * edge-triggered handler, without risking IRQ storms and other ugly
2243 * races.
2244 */
Ingo Molnarc0ad90a2006-06-29 02:24:44 -07002245
Yinghai Lu497c9a12008-08-19 20:50:28 -07002246#ifdef CONFIG_SMP
Gary Hadee85abf82009-04-08 14:07:25 -07002247static void send_cleanup_vector(struct irq_cfg *cfg)
2248{
2249 cpumask_var_t cleanup_mask;
2250
2251 if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
2252 unsigned int i;
2253 cfg->move_cleanup_count = 0;
2254 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
2255 cfg->move_cleanup_count++;
2256 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
2257 apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
2258 } else {
2259 cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
2260 cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
2261 apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
2262 free_cpumask_var(cleanup_mask);
2263 }
2264 cfg->move_in_progress = 0;
2265}
2266
2267static void
2268__target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2269{
2270 int apic, pin;
2271 struct irq_pin_list *entry;
2272 u8 vector = cfg->vector;
2273
2274 entry = cfg->irq_2_pin;
2275 for (;;) {
2276 unsigned int reg;
2277
2278 if (!entry)
2279 break;
2280
2281 apic = entry->apic;
2282 pin = entry->pin;
2283 /*
2284 * With interrupt-remapping, destination information comes
2285 * from interrupt-remapping table entry.
2286 */
2287 if (!irq_remapped(irq))
2288 io_apic_write(apic, 0x11 + pin*2, dest);
2289 reg = io_apic_read(apic, 0x10 + pin*2);
2290 reg &= ~IO_APIC_REDIR_VECTOR_MASK;
2291 reg |= vector;
2292 io_apic_modify(apic, 0x10 + pin*2, reg);
2293 if (!entry->next)
2294 break;
2295 entry = entry->next;
2296 }
2297}
2298
2299/*
2300 * Either sets desc->affinity to a valid value, and returns
2301 * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
2302 * leaves desc->affinity untouched.
2303 */
2304static unsigned int
2305set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
2306{
2307 struct irq_cfg *cfg;
2308 unsigned int irq;
2309
2310 if (!cpumask_intersects(mask, cpu_online_mask))
2311 return BAD_APICID;
2312
2313 irq = desc->irq;
2314 cfg = desc->chip_data;
2315 if (assign_irq_vector(irq, cfg, mask))
2316 return BAD_APICID;
2317
2318 /* check that before desc->addinity get updated */
2319 set_extra_move_desc(desc, mask);
2320
2321 cpumask_copy(desc->affinity, mask);
2322
2323 return apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
2324}
2325
2326static void
2327set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2328{
2329 struct irq_cfg *cfg;
2330 unsigned long flags;
2331 unsigned int dest;
2332 unsigned int irq;
2333
2334 irq = desc->irq;
2335 cfg = desc->chip_data;
2336
2337 spin_lock_irqsave(&ioapic_lock, flags);
2338 dest = set_desc_affinity(desc, mask);
2339 if (dest != BAD_APICID) {
2340 /* Only the high 8 bits are valid. */
2341 dest = SET_APIC_LOGICAL_ID(dest);
2342 __target_IO_APIC_irq(irq, dest, cfg);
2343 }
2344 spin_unlock_irqrestore(&ioapic_lock, flags);
2345}
2346
2347static void
2348set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
2349{
2350 struct irq_desc *desc;
2351
2352 desc = irq_to_desc(irq);
2353
2354 set_ioapic_affinity_irq_desc(desc, mask);
2355}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002356
2357#ifdef CONFIG_INTR_REMAP
Ingo Molnar54168ed2008-08-20 09:07:45 +02002358
2359/*
2360 * Migrate the IO-APIC irq in the presence of intr-remapping.
2361 *
Suresh Siddha0280f7c2009-03-16 17:05:01 -07002362 * For both level and edge triggered, irq migration is a simple atomic
2363 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
Ingo Molnar54168ed2008-08-20 09:07:45 +02002364 *
Suresh Siddha0280f7c2009-03-16 17:05:01 -07002365 * For level triggered, we eliminate the io-apic RTE modification (with the
2366 * updated vector information), by using a virtual vector (io-apic pin number).
2367 * Real vector that is used for interrupting cpu will be coming from
2368 * the interrupt-remapping table entry.
Ingo Molnar54168ed2008-08-20 09:07:45 +02002369 */
Mike Travise7986732008-12-16 17:33:52 -08002370static void
2371migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02002372{
2373 struct irq_cfg *cfg;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002374 struct irte irte;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002375 unsigned int dest;
Yinghai Lu3145e942008-12-05 18:58:34 -08002376 unsigned int irq;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002377
Mike Travis22f65d32008-12-16 17:33:56 -08002378 if (!cpumask_intersects(mask, cpu_online_mask))
Ingo Molnar54168ed2008-08-20 09:07:45 +02002379 return;
2380
Yinghai Lu3145e942008-12-05 18:58:34 -08002381 irq = desc->irq;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002382 if (get_irte(irq, &irte))
2383 return;
2384
Yinghai Lu3145e942008-12-05 18:58:34 -08002385 cfg = desc->chip_data;
2386 if (assign_irq_vector(irq, cfg, mask))
Ingo Molnar54168ed2008-08-20 09:07:45 +02002387 return;
2388
Yinghai Lu3145e942008-12-05 18:58:34 -08002389 set_extra_move_desc(desc, mask);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002390
Ingo Molnardebccb32009-01-28 15:20:18 +01002391 dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002392
Ingo Molnar54168ed2008-08-20 09:07:45 +02002393 irte.vector = cfg->vector;
2394 irte.dest_id = IRTE_DEST(dest);
2395
2396 /*
2397 * Modified the IRTE and flushes the Interrupt entry cache.
2398 */
2399 modify_irte(irq, &irte);
2400
Mike Travis22f65d32008-12-16 17:33:56 -08002401 if (cfg->move_in_progress)
2402 send_cleanup_vector(cfg);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002403
Mike Travis7f7ace02009-01-10 21:58:08 -08002404 cpumask_copy(desc->affinity, mask);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002405}
2406
Ingo Molnar54168ed2008-08-20 09:07:45 +02002407/*
2408 * Migrates the IRQ destination in the process context.
2409 */
Rusty Russell968ea6d2008-12-13 21:55:51 +10302410static void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2411 const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02002412{
Yinghai Lu3145e942008-12-05 18:58:34 -08002413 migrate_ioapic_irq_desc(desc, mask);
2414}
Rusty Russell0de26522008-12-13 21:20:26 +10302415static void set_ir_ioapic_affinity_irq(unsigned int irq,
2416 const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02002417{
2418 struct irq_desc *desc = irq_to_desc(irq);
2419
Yinghai Lu3145e942008-12-05 18:58:34 -08002420 set_ir_ioapic_affinity_irq_desc(desc, mask);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002421}
Suresh Siddha29b61be2009-03-16 17:05:02 -07002422#else
2423static inline void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2424 const struct cpumask *mask)
2425{
2426}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002427#endif
2428
Yinghai Lu497c9a12008-08-19 20:50:28 -07002429asmlinkage void smp_irq_move_cleanup_interrupt(void)
2430{
2431 unsigned vector, me;
Hiroshi Shimamoto8f2466f2008-12-08 19:19:07 -08002432
Yinghai Lu497c9a12008-08-19 20:50:28 -07002433 ack_APIC_irq();
Ingo Molnar54168ed2008-08-20 09:07:45 +02002434 exit_idle();
Yinghai Lu497c9a12008-08-19 20:50:28 -07002435 irq_enter();
2436
2437 me = smp_processor_id();
2438 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2439 unsigned int irq;
Suresh Siddha68a8ca52009-03-16 17:05:04 -07002440 unsigned int irr;
Yinghai Lu497c9a12008-08-19 20:50:28 -07002441 struct irq_desc *desc;
2442 struct irq_cfg *cfg;
2443 irq = __get_cpu_var(vector_irq)[vector];
2444
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002445 if (irq == -1)
2446 continue;
2447
Yinghai Lu497c9a12008-08-19 20:50:28 -07002448 desc = irq_to_desc(irq);
2449 if (!desc)
2450 continue;
2451
2452 cfg = irq_cfg(irq);
2453 spin_lock(&desc->lock);
2454 if (!cfg->move_cleanup_count)
2455 goto unlock;
2456
Mike Travis22f65d32008-12-16 17:33:56 -08002457 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
Yinghai Lu497c9a12008-08-19 20:50:28 -07002458 goto unlock;
2459
Suresh Siddha68a8ca52009-03-16 17:05:04 -07002460 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
2461 /*
2462 * Check if the vector that needs to be cleanedup is
2463 * registered at the cpu's IRR. If so, then this is not
2464 * the best time to clean it up. Lets clean it up in the
2465 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
2466 * to myself.
2467 */
2468 if (irr & (1 << (vector % 32))) {
2469 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
2470 goto unlock;
2471 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07002472 __get_cpu_var(vector_irq)[vector] = -1;
2473 cfg->move_cleanup_count--;
2474unlock:
2475 spin_unlock(&desc->lock);
2476 }
2477
2478 irq_exit();
2479}
2480
Yinghai Lu3145e942008-12-05 18:58:34 -08002481static void irq_complete_move(struct irq_desc **descp)
Yinghai Lu497c9a12008-08-19 20:50:28 -07002482{
Yinghai Lu3145e942008-12-05 18:58:34 -08002483 struct irq_desc *desc = *descp;
2484 struct irq_cfg *cfg = desc->chip_data;
Yinghai Lu497c9a12008-08-19 20:50:28 -07002485 unsigned vector, me;
2486
Yinghai Lu48a1b102008-12-11 00:15:01 -08002487 if (likely(!cfg->move_in_progress)) {
2488#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
2489 if (likely(!cfg->move_desc_pending))
2490 return;
2491
Yinghai Lub9098952008-12-19 13:48:34 -08002492 /* domain has not changed, but affinity did */
Yinghai Lu48a1b102008-12-11 00:15:01 -08002493 me = smp_processor_id();
Mike Travis7f7ace02009-01-10 21:58:08 -08002494 if (cpumask_test_cpu(me, desc->affinity)) {
Yinghai Lu48a1b102008-12-11 00:15:01 -08002495 *descp = desc = move_irq_desc(desc, me);
2496 /* get the new one */
2497 cfg = desc->chip_data;
2498 cfg->move_desc_pending = 0;
2499 }
2500#endif
Yinghai Lu497c9a12008-08-19 20:50:28 -07002501 return;
Yinghai Lu48a1b102008-12-11 00:15:01 -08002502 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07002503
2504 vector = ~get_irq_regs()->orig_ax;
2505 me = smp_processor_id();
Yinghai Lu10b888d2009-01-31 14:50:07 -08002506
2507 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain)) {
Yinghai Lu48a1b102008-12-11 00:15:01 -08002508#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
2509 *descp = desc = move_irq_desc(desc, me);
2510 /* get the new one */
2511 cfg = desc->chip_data;
2512#endif
Mike Travis22f65d32008-12-16 17:33:56 -08002513 send_cleanup_vector(cfg);
Yinghai Lu10b888d2009-01-31 14:50:07 -08002514 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07002515}
2516#else
Yinghai Lu3145e942008-12-05 18:58:34 -08002517static inline void irq_complete_move(struct irq_desc **descp) {}
Yinghai Lu497c9a12008-08-19 20:50:28 -07002518#endif
Yinghai Lu3145e942008-12-05 18:58:34 -08002519
Yinghai Lu1d025192008-08-19 20:50:34 -07002520static void ack_apic_edge(unsigned int irq)
2521{
Yinghai Lu3145e942008-12-05 18:58:34 -08002522 struct irq_desc *desc = irq_to_desc(irq);
2523
2524 irq_complete_move(&desc);
Yinghai Lu1d025192008-08-19 20:50:34 -07002525 move_native_irq(irq);
2526 ack_APIC_irq();
2527}
2528
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002529atomic_t irq_mis_count;
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002530
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002531static void ack_apic_level(unsigned int irq)
2532{
Yinghai Lu3145e942008-12-05 18:58:34 -08002533 struct irq_desc *desc = irq_to_desc(irq);
2534
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002535#ifdef CONFIG_X86_32
2536 unsigned long v;
2537 int i;
2538#endif
Yinghai Lu3145e942008-12-05 18:58:34 -08002539 struct irq_cfg *cfg;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002540 int do_unmask_irq = 0;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002541
Yinghai Lu3145e942008-12-05 18:58:34 -08002542 irq_complete_move(&desc);
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002543#ifdef CONFIG_GENERIC_PENDING_IRQ
Ingo Molnar54168ed2008-08-20 09:07:45 +02002544 /* If we are moving the irq we need to mask it */
Yinghai Lu3145e942008-12-05 18:58:34 -08002545 if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
Ingo Molnar54168ed2008-08-20 09:07:45 +02002546 do_unmask_irq = 1;
Yinghai Lu3145e942008-12-05 18:58:34 -08002547 mask_IO_APIC_irq_desc(desc);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002548 }
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002549#endif
2550
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002551#ifdef CONFIG_X86_32
2552 /*
2553 * It appears there is an erratum which affects at least version 0x11
2554 * of I/O APIC (that's the 82093AA and cores integrated into various
2555 * chipsets). Under certain conditions a level-triggered interrupt is
2556 * erroneously delivered as edge-triggered one but the respective IRR
2557 * bit gets set nevertheless. As a result the I/O unit expects an EOI
2558 * message but it will never arrive and further interrupts are blocked
2559 * from the source. The exact reason is so far unknown, but the
2560 * phenomenon was observed when two consecutive interrupt requests
2561 * from a given source get delivered to the same CPU and the source is
2562 * temporarily disabled in between.
2563 *
2564 * A workaround is to simulate an EOI message manually. We achieve it
2565 * by setting the trigger mode to edge and then to level when the edge
2566 * trigger mode gets detected in the TMR of a local APIC for a
2567 * level-triggered interrupt. We mask the source for the time of the
2568 * operation to prevent an edge-triggered interrupt escaping meanwhile.
2569 * The idea is from Manfred Spraul. --macro
2570 */
Yinghai Lu3145e942008-12-05 18:58:34 -08002571 cfg = desc->chip_data;
2572 i = cfg->vector;
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002573
2574 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
2575#endif
2576
Ingo Molnar54168ed2008-08-20 09:07:45 +02002577 /*
2578 * We must acknowledge the irq before we move it or the acknowledge will
2579 * not propagate properly.
2580 */
2581 ack_APIC_irq();
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002582
Ingo Molnar54168ed2008-08-20 09:07:45 +02002583 /* Now we can move and renable the irq */
2584 if (unlikely(do_unmask_irq)) {
2585 /* Only migrate the irq if the ack has been received.
2586 *
2587 * On rare occasions the broadcast level triggered ack gets
2588 * delayed going to ioapics, and if we reprogram the
2589 * vector while Remote IRR is still set the irq will never
2590 * fire again.
2591 *
2592 * To prevent this scenario we read the Remote IRR bit
2593 * of the ioapic. This has two effects.
2594 * - On any sane system the read of the ioapic will
2595 * flush writes (and acks) going to the ioapic from
2596 * this cpu.
2597 * - We get to see if the ACK has actually been delivered.
2598 *
2599 * Based on failed experiments of reprogramming the
2600 * ioapic entry from outside of irq context starting
2601 * with masking the ioapic entry and then polling until
2602 * Remote IRR was clear before reprogramming the
2603 * ioapic I don't trust the Remote IRR bit to be
2604 * completey accurate.
2605 *
2606 * However there appears to be no other way to plug
2607 * this race, so if the Remote IRR bit is not
2608 * accurate and is causing problems then it is a hardware bug
2609 * and you can go talk to the chipset vendor about it.
2610 */
Yinghai Lu3145e942008-12-05 18:58:34 -08002611 cfg = desc->chip_data;
2612 if (!io_apic_level_ack_pending(cfg))
Ingo Molnar54168ed2008-08-20 09:07:45 +02002613 move_masked_irq(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -08002614 unmask_IO_APIC_irq_desc(desc);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002615 }
Yinghai Lu1d025192008-08-19 20:50:34 -07002616
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002617#ifdef CONFIG_X86_32
Yinghai Lu1d025192008-08-19 20:50:34 -07002618 if (!(v & (1 << (i & 0x1f)))) {
2619 atomic_inc(&irq_mis_count);
2620 spin_lock(&ioapic_lock);
Yinghai Lu3145e942008-12-05 18:58:34 -08002621 __mask_and_edge_IO_APIC_irq(cfg);
2622 __unmask_and_level_IO_APIC_irq(cfg);
Yinghai Lu1d025192008-08-19 20:50:34 -07002623 spin_unlock(&ioapic_lock);
2624 }
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002625#endif
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002626}
Yinghai Lu1d025192008-08-19 20:50:34 -07002627
Han, Weidongd0b03bd2009-04-03 17:15:50 +08002628#ifdef CONFIG_INTR_REMAP
Suresh Siddha25629d82009-04-20 13:02:28 -07002629static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2630{
2631 int apic, pin;
2632 struct irq_pin_list *entry;
2633
2634 entry = cfg->irq_2_pin;
2635 for (;;) {
2636
2637 if (!entry)
2638 break;
2639
2640 apic = entry->apic;
2641 pin = entry->pin;
2642 io_apic_eoi(apic, pin);
2643 entry = entry->next;
2644 }
2645}
2646
2647static void
2648eoi_ioapic_irq(struct irq_desc *desc)
2649{
2650 struct irq_cfg *cfg;
2651 unsigned long flags;
2652 unsigned int irq;
2653
2654 irq = desc->irq;
2655 cfg = desc->chip_data;
2656
2657 spin_lock_irqsave(&ioapic_lock, flags);
2658 __eoi_ioapic_irq(irq, cfg);
2659 spin_unlock_irqrestore(&ioapic_lock, flags);
2660}
2661
Han, Weidongd0b03bd2009-04-03 17:15:50 +08002662static void ir_ack_apic_edge(unsigned int irq)
2663{
Weidong Han5d0ae2d2009-04-17 16:42:13 +08002664 ack_APIC_irq();
Han, Weidongd0b03bd2009-04-03 17:15:50 +08002665}
2666
2667static void ir_ack_apic_level(unsigned int irq)
2668{
Weidong Han5d0ae2d2009-04-17 16:42:13 +08002669 struct irq_desc *desc = irq_to_desc(irq);
2670
2671 ack_APIC_irq();
2672 eoi_ioapic_irq(desc);
Han, Weidongd0b03bd2009-04-03 17:15:50 +08002673}
2674#endif /* CONFIG_INTR_REMAP */
2675
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002676static struct irq_chip ioapic_chip __read_mostly = {
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002677 .name = "IO-APIC",
2678 .startup = startup_ioapic_irq,
2679 .mask = mask_IO_APIC_irq,
2680 .unmask = unmask_IO_APIC_irq,
2681 .ack = ack_apic_edge,
2682 .eoi = ack_apic_level,
Ashok Raj54d5d422005-09-06 15:16:15 -07002683#ifdef CONFIG_SMP
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002684 .set_affinity = set_ioapic_affinity_irq,
Ashok Raj54d5d422005-09-06 15:16:15 -07002685#endif
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002686 .retrigger = ioapic_retrigger_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002687};
2688
Ingo Molnar54168ed2008-08-20 09:07:45 +02002689static struct irq_chip ir_ioapic_chip __read_mostly = {
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002690 .name = "IR-IO-APIC",
2691 .startup = startup_ioapic_irq,
2692 .mask = mask_IO_APIC_irq,
2693 .unmask = unmask_IO_APIC_irq,
Jaswinder Singh Rajputa1e38ca2009-03-23 02:11:25 +05302694#ifdef CONFIG_INTR_REMAP
Han, Weidongd0b03bd2009-04-03 17:15:50 +08002695 .ack = ir_ack_apic_edge,
2696 .eoi = ir_ack_apic_level,
Ingo Molnar54168ed2008-08-20 09:07:45 +02002697#ifdef CONFIG_SMP
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002698 .set_affinity = set_ir_ioapic_affinity_irq,
Ingo Molnar54168ed2008-08-20 09:07:45 +02002699#endif
Jaswinder Singh Rajputa1e38ca2009-03-23 02:11:25 +05302700#endif
Ingo Molnar54168ed2008-08-20 09:07:45 +02002701 .retrigger = ioapic_retrigger_irq,
2702};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703
2704static inline void init_IO_APIC_traps(void)
2705{
2706 int irq;
Yinghai Lu08678b02008-08-19 20:50:05 -07002707 struct irq_desc *desc;
Yinghai Luda51a822008-08-19 20:50:25 -07002708 struct irq_cfg *cfg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709
2710 /*
2711 * NOTE! The local APIC isn't very good at handling
2712 * multiple interrupts at the same interrupt level.
2713 * As the interrupt level is determined by taking the
2714 * vector number and shifting that right by 4, we
2715 * want to spread these out a bit so that they don't
2716 * all fall in the same interrupt level.
2717 *
2718 * Also, we've got to be careful not to trash gate
2719 * 0x80, because int 0x80 is hm, kind of importantish. ;)
2720 */
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002721 for_each_irq_desc(irq, desc) {
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002722 cfg = desc->chip_data;
2723 if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724 /*
2725 * Hmm.. We don't have an entry for this,
2726 * so default to an old-fashioned 8259
2727 * interrupt if we can..
2728 */
Yinghai Lu99d093d2008-12-05 18:58:32 -08002729 if (irq < NR_IRQS_LEGACY)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730 make_8259A_irq(irq);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002731 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732 /* Strange. Oh, well.. */
Yinghai Lu08678b02008-08-19 20:50:05 -07002733 desc->chip = &no_irq_chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002734 }
2735 }
2736}
2737
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002738/*
2739 * The local APIC irq-chip implementation:
2740 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002741
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002742static void mask_lapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743{
2744 unsigned long v;
2745
2746 v = apic_read(APIC_LVT0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01002747 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002748}
2749
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002750static void unmask_lapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751{
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002752 unsigned long v;
2753
2754 v = apic_read(APIC_LVT0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01002755 apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002756}
2757
Yinghai Lu3145e942008-12-05 18:58:34 -08002758static void ack_lapic_irq(unsigned int irq)
Yinghai Lu1d025192008-08-19 20:50:34 -07002759{
2760 ack_APIC_irq();
2761}
2762
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002763static struct irq_chip lapic_chip __read_mostly = {
Maciej W. Rozycki9a1c6192008-05-27 21:19:09 +01002764 .name = "local-APIC",
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002765 .mask = mask_lapic_irq,
2766 .unmask = unmask_lapic_irq,
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002767 .ack = ack_lapic_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002768};
2769
Yinghai Lu3145e942008-12-05 18:58:34 -08002770static void lapic_register_intr(int irq, struct irq_desc *desc)
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002771{
Yinghai Lu08678b02008-08-19 20:50:05 -07002772 desc->status &= ~IRQ_LEVEL;
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002773 set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2774 "edge");
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002775}
2776
Jan Beuliche9427102008-01-30 13:31:24 +01002777static void __init setup_nmi(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002778{
2779 /*
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002780 * Dirty trick to enable the NMI watchdog ...
Linus Torvalds1da177e2005-04-16 15:20:36 -07002781 * We put the 8259A master into AEOI mode and
2782 * unmask on all local APICs LVT0 as NMI.
2783 *
2784 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
2785 * is from Maciej W. Rozycki - so we do not have to EOI from
2786 * the NMI handler or the timer interrupt.
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002787 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002788 apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
2789
Jan Beuliche9427102008-01-30 13:31:24 +01002790 enable_NMI_through_LVT0();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791
2792 apic_printk(APIC_VERBOSE, " done.\n");
2793}
2794
2795/*
2796 * This looks a bit hackish but it's about the only one way of sending
2797 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2798 * not support the ExtINT mode, unfortunately. We need to send these
2799 * cycles as some i82489DX-based boards have glue logic that keeps the
2800 * 8259A interrupt line asserted until INTA. --macro
2801 */
Jacek Luczak28acf282008-04-12 17:41:12 +02002802static inline void __init unlock_ExtINT_logic(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803{
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002804 int apic, pin, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002805 struct IO_APIC_route_entry entry0, entry1;
2806 unsigned char save_control, save_freq_select;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002807
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002808 pin = find_isa_irq_pin(8, mp_INT);
Adrian Bunk956fb532006-12-07 02:14:11 +01002809 if (pin == -1) {
2810 WARN_ON_ONCE(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002811 return;
Adrian Bunk956fb532006-12-07 02:14:11 +01002812 }
2813 apic = find_isa_irq_apic(8, mp_INT);
2814 if (apic == -1) {
2815 WARN_ON_ONCE(1);
2816 return;
2817 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818
Andi Kleencf4c6a22006-09-26 10:52:30 +02002819 entry0 = ioapic_read_entry(apic, pin);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002820 clear_IO_APIC_pin(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002821
2822 memset(&entry1, 0, sizeof(entry1));
2823
2824 entry1.dest_mode = 0; /* physical delivery */
2825 entry1.mask = 0; /* unmask IRQ now */
Yinghai Lud83e94a2008-08-19 20:50:33 -07002826 entry1.dest = hard_smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002827 entry1.delivery_mode = dest_ExtINT;
2828 entry1.polarity = entry0.polarity;
2829 entry1.trigger = 0;
2830 entry1.vector = 0;
2831
Andi Kleencf4c6a22006-09-26 10:52:30 +02002832 ioapic_write_entry(apic, pin, entry1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002833
2834 save_control = CMOS_READ(RTC_CONTROL);
2835 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2836 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2837 RTC_FREQ_SELECT);
2838 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2839
2840 i = 100;
2841 while (i-- > 0) {
2842 mdelay(10);
2843 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2844 i -= 10;
2845 }
2846
2847 CMOS_WRITE(save_control, RTC_CONTROL);
2848 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002849 clear_IO_APIC_pin(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002850
Andi Kleencf4c6a22006-09-26 10:52:30 +02002851 ioapic_write_entry(apic, pin, entry0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002852}
2853
Yinghai Luefa25592008-08-19 20:50:36 -07002854static int disable_timer_pin_1 __initdata;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002855/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
Ingo Molnar54168ed2008-08-20 09:07:45 +02002856static int __init disable_timer_pin_setup(char *arg)
Yinghai Luefa25592008-08-19 20:50:36 -07002857{
2858 disable_timer_pin_1 = 1;
2859 return 0;
2860}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002861early_param("disable_timer_pin_1", disable_timer_pin_setup);
Yinghai Luefa25592008-08-19 20:50:36 -07002862
2863int timer_through_8259 __initdata;
2864
Linus Torvalds1da177e2005-04-16 15:20:36 -07002865/*
2866 * This code may look a bit paranoid, but it's supposed to cooperate with
2867 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2868 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2869 * fanatically on his truly buggy board.
Ingo Molnar54168ed2008-08-20 09:07:45 +02002870 *
2871 * FIXME: really need to revamp this for all platforms.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872 */
Zachary Amsden8542b202006-12-07 02:14:09 +01002873static inline void __init check_timer(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002874{
Yinghai Lu3145e942008-12-05 18:58:34 -08002875 struct irq_desc *desc = irq_to_desc(0);
2876 struct irq_cfg *cfg = desc->chip_data;
2877 int cpu = boot_cpu_id;
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002878 int apic1, pin1, apic2, pin2;
Ingo Molnar4aae0702007-12-18 18:05:58 +01002879 unsigned long flags;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002880 int no_pin1 = 0;
Ingo Molnar4aae0702007-12-18 18:05:58 +01002881
2882 local_irq_save(flags);
Maciej W. Rozyckid4d25de2007-11-26 20:42:19 +01002883
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884 /*
2885 * get/set the timer IRQ vector:
2886 */
2887 disable_8259A_irq(0);
Ingo Molnarfe402e12009-01-28 04:32:51 +01002888 assign_irq_vector(0, cfg, apic->target_cpus());
Linus Torvalds1da177e2005-04-16 15:20:36 -07002889
2890 /*
Maciej W. Rozyckid11d5792008-05-21 22:09:11 +01002891 * As IRQ0 is to be enabled in the 8259A, the virtual
2892 * wire has to be disabled in the local APIC. Also
2893 * timer interrupts need to be acknowledged manually in
2894 * the 8259A for the i82489DX when using the NMI
2895 * watchdog as that APIC treats NMIs as level-triggered.
2896 * The AEOI mode will finish them in the 8259A
2897 * automatically.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002898 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01002899 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002900 init_8259A(1);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002901#ifdef CONFIG_X86_32
Yinghai Luf72dcca2009-02-08 16:18:03 -08002902 {
2903 unsigned int ver;
2904
2905 ver = apic_read(APIC_LVR);
2906 ver = GET_APIC_VERSION(ver);
2907 timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
2908 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02002909#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002910
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002911 pin1 = find_isa_irq_pin(0, mp_INT);
2912 apic1 = find_isa_irq_apic(0, mp_INT);
2913 pin2 = ioapic_i8259.pin;
2914 apic2 = ioapic_i8259.apic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002915
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01002916 apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2917 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
Yinghai Lu497c9a12008-08-19 20:50:28 -07002918 cfg->vector, apic1, pin1, apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002919
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002920 /*
2921 * Some BIOS writers are clueless and report the ExtINTA
2922 * I/O APIC input from the cascaded 8259A as the timer
2923 * interrupt input. So just in case, if only one pin
2924 * was found above, try it both directly and through the
2925 * 8259A.
2926 */
2927 if (pin1 == -1) {
Ingo Molnar54168ed2008-08-20 09:07:45 +02002928 if (intr_remapping_enabled)
2929 panic("BIOS bug: timer not connected to IO-APIC");
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002930 pin1 = pin2;
2931 apic1 = apic2;
2932 no_pin1 = 1;
2933 } else if (pin2 == -1) {
2934 pin2 = pin1;
2935 apic2 = apic1;
2936 }
2937
Linus Torvalds1da177e2005-04-16 15:20:36 -07002938 if (pin1 != -1) {
2939 /*
2940 * Ok, does IRQ0 through the IOAPIC work?
2941 */
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002942 if (no_pin1) {
Yinghai Lu3145e942008-12-05 18:58:34 -08002943 add_pin_to_irq_cpu(cfg, cpu, apic1, pin1);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002944 setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Yinghai Luf72dcca2009-02-08 16:18:03 -08002945 } else {
2946 /* for edge trigger, setup_IO_APIC_irq already
2947 * leave it unmasked.
2948 * so only need to unmask if it is level-trigger
2949 * do we really have level trigger timer?
2950 */
2951 int idx;
2952 idx = find_irq_entry(apic1, pin1, mp_INT);
2953 if (idx != -1 && irq_trigger(idx))
2954 unmask_IO_APIC_irq_desc(desc);
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002955 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002956 if (timer_irq_works()) {
2957 if (nmi_watchdog == NMI_IO_APIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002958 setup_nmi();
2959 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002960 }
Chuck Ebbert66759a02005-09-12 18:49:25 +02002961 if (disable_timer_pin_1 > 0)
2962 clear_IO_APIC_pin(0, pin1);
Ingo Molnar4aae0702007-12-18 18:05:58 +01002963 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02002965 if (intr_remapping_enabled)
2966 panic("timer doesn't work through Interrupt-remapped IO-APIC");
Yinghai Luf72dcca2009-02-08 16:18:03 -08002967 local_irq_disable();
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002968 clear_IO_APIC_pin(apic1, pin1);
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002969 if (!no_pin1)
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01002970 apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2971 "8254 timer not connected to IO-APIC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002972
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01002973 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2974 "(IRQ0) through the 8259A ...\n");
2975 apic_printk(APIC_QUIET, KERN_INFO
2976 "..... (found apic %d pin %d) ...\n", apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002977 /*
2978 * legacy devices should be connected to IO APIC #0
2979 */
Yinghai Lu3145e942008-12-05 18:58:34 -08002980 replace_pin_at_irq_cpu(cfg, cpu, apic1, pin1, apic2, pin2);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002981 setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
Maciej W. Rozyckiecd29472008-05-21 22:09:19 +01002982 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002983 if (timer_irq_works()) {
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01002984 apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
Maciej W. Rozycki35542c52008-05-21 22:10:22 +01002985 timer_through_8259 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002986 if (nmi_watchdog == NMI_IO_APIC) {
Maciej W. Rozycki60134eb2008-05-21 22:09:34 +01002987 disable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002988 setup_nmi();
Maciej W. Rozycki60134eb2008-05-21 22:09:34 +01002989 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002990 }
Ingo Molnar4aae0702007-12-18 18:05:58 +01002991 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002992 }
2993 /*
2994 * Cleanup, just in case ...
2995 */
Yinghai Luf72dcca2009-02-08 16:18:03 -08002996 local_irq_disable();
Maciej W. Rozyckiecd29472008-05-21 22:09:19 +01002997 disable_8259A_irq(0);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002998 clear_IO_APIC_pin(apic2, pin2);
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01002999 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003000 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003001
3002 if (nmi_watchdog == NMI_IO_APIC) {
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01003003 apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
3004 "through the IO-APIC - disabling NMI Watchdog!\n");
Cyrill Gorcunov067fa0f2008-05-29 22:32:30 +04003005 nmi_watchdog = NMI_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003006 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02003007#ifdef CONFIG_X86_32
Maciej W. Rozyckid11d5792008-05-21 22:09:11 +01003008 timer_ack = 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003009#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003010
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01003011 apic_printk(APIC_QUIET, KERN_INFO
3012 "...trying to set up timer as Virtual Wire IRQ...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003013
Yinghai Lu3145e942008-12-05 18:58:34 -08003014 lapic_register_intr(0, desc);
Yinghai Lu497c9a12008-08-19 20:50:28 -07003015 apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016 enable_8259A_irq(0);
3017
3018 if (timer_irq_works()) {
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01003019 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01003020 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003021 }
Yinghai Luf72dcca2009-02-08 16:18:03 -08003022 local_irq_disable();
Maciej W. Rozyckie67465f2008-05-21 22:09:26 +01003023 disable_8259A_irq(0);
Yinghai Lu497c9a12008-08-19 20:50:28 -07003024 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01003025 apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003026
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01003027 apic_printk(APIC_QUIET, KERN_INFO
3028 "...trying to set up timer as ExtINT IRQ...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029
Linus Torvalds1da177e2005-04-16 15:20:36 -07003030 init_8259A(0);
3031 make_8259A_irq(0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01003032 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033
3034 unlock_ExtINT_logic();
3035
3036 if (timer_irq_works()) {
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01003037 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01003038 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003039 }
Yinghai Luf72dcca2009-02-08 16:18:03 -08003040 local_irq_disable();
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01003041 apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003042 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
Maciej W. Rozycki49a66a0b2008-07-14 19:08:13 +01003043 "report. Then try booting with the 'noapic' option.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01003044out:
3045 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046}
3047
3048/*
Maciej W. Rozyckiaf174782008-07-11 19:35:23 +01003049 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
3050 * to devices. However there may be an I/O APIC pin available for
3051 * this interrupt regardless. The pin may be left unconnected, but
3052 * typically it will be reused as an ExtINT cascade interrupt for
3053 * the master 8259A. In the MPS case such a pin will normally be
3054 * reported as an ExtINT interrupt in the MP table. With ACPI
3055 * there is no provision for ExtINT interrupts, and in the absence
3056 * of an override it would be treated as an ordinary ISA I/O APIC
3057 * interrupt, that is edge-triggered and unmasked by default. We
3058 * used to do this, but it caused problems on some systems because
3059 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
3060 * the same ExtINT cascade interrupt to drive the local APIC of the
3061 * bootstrap processor. Therefore we refrain from routing IRQ2 to
3062 * the I/O APIC in all cases now. No actual device should request
3063 * it anyway. --macro
Linus Torvalds1da177e2005-04-16 15:20:36 -07003064 */
3065#define PIC_IRQS (1 << PIC_CASCADE_IR)
3066
3067void __init setup_IO_APIC(void)
3068{
Ingo Molnar54168ed2008-08-20 09:07:45 +02003069
Ingo Molnar54168ed2008-08-20 09:07:45 +02003070 /*
3071 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
3072 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003073
Maciej W. Rozyckiaf174782008-07-11 19:35:23 +01003074 io_apic_irqs = ~PIC_IRQS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003075
Ingo Molnar54168ed2008-08-20 09:07:45 +02003076 apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003077 /*
Ingo Molnar54168ed2008-08-20 09:07:45 +02003078 * Set up IO-APIC IRQ routing.
3079 */
3080#ifdef CONFIG_X86_32
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003081 if (!acpi_ioapic)
3082 setup_ioapic_ids_from_mpc();
Ingo Molnar54168ed2008-08-20 09:07:45 +02003083#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003084 sync_Arb_IDs();
3085 setup_IO_APIC_irqs();
3086 init_IO_APIC_traps();
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08003087 check_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088}
3089
3090/*
Ingo Molnar54168ed2008-08-20 09:07:45 +02003091 * Called after all the initialization is done. If we didnt find any
3092 * APIC bugs then we can allow the modify fast path
Linus Torvalds1da177e2005-04-16 15:20:36 -07003093 */
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003094
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095static int __init io_apic_bug_finalize(void)
3096{
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003097 if (sis_apic_bug == -1)
3098 sis_apic_bug = 0;
3099 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003100}
3101
3102late_initcall(io_apic_bug_finalize);
3103
3104struct sysfs_ioapic_data {
3105 struct sys_device dev;
3106 struct IO_APIC_route_entry entry[0];
3107};
Ingo Molnar54168ed2008-08-20 09:07:45 +02003108static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003109
Pavel Machek438510f2005-04-16 15:25:24 -07003110static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111{
3112 struct IO_APIC_route_entry *entry;
3113 struct sysfs_ioapic_data *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003114 int i;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003115
Linus Torvalds1da177e2005-04-16 15:20:36 -07003116 data = container_of(dev, struct sysfs_ioapic_data, dev);
3117 entry = data->entry;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003118 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
3119 *entry = ioapic_read_entry(dev->id, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003120
3121 return 0;
3122}
3123
3124static int ioapic_resume(struct sys_device *dev)
3125{
3126 struct IO_APIC_route_entry *entry;
3127 struct sysfs_ioapic_data *data;
3128 unsigned long flags;
3129 union IO_APIC_reg_00 reg_00;
3130 int i;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003131
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132 data = container_of(dev, struct sysfs_ioapic_data, dev);
3133 entry = data->entry;
3134
3135 spin_lock_irqsave(&ioapic_lock, flags);
3136 reg_00.raw = io_apic_read(dev->id, 0);
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +05303137 if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
3138 reg_00.bits.ID = mp_ioapics[dev->id].apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139 io_apic_write(dev->id, 0, reg_00.raw);
3140 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141 spin_unlock_irqrestore(&ioapic_lock, flags);
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003142 for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
Andi Kleencf4c6a22006-09-26 10:52:30 +02003143 ioapic_write_entry(dev->id, i, entry[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003144
3145 return 0;
3146}
3147
3148static struct sysdev_class ioapic_sysdev_class = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01003149 .name = "ioapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150 .suspend = ioapic_suspend,
3151 .resume = ioapic_resume,
3152};
3153
3154static int __init ioapic_init_sysfs(void)
3155{
Ingo Molnar54168ed2008-08-20 09:07:45 +02003156 struct sys_device * dev;
3157 int i, size, error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003158
3159 error = sysdev_class_register(&ioapic_sysdev_class);
3160 if (error)
3161 return error;
3162
Ingo Molnar54168ed2008-08-20 09:07:45 +02003163 for (i = 0; i < nr_ioapics; i++ ) {
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003164 size = sizeof(struct sys_device) + nr_ioapic_registers[i]
Linus Torvalds1da177e2005-04-16 15:20:36 -07003165 * sizeof(struct IO_APIC_route_entry);
Christophe Jaillet25556c12008-06-22 22:13:48 +02003166 mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003167 if (!mp_ioapic_data[i]) {
3168 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3169 continue;
3170 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003171 dev = &mp_ioapic_data[i]->dev;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003172 dev->id = i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003173 dev->cls = &ioapic_sysdev_class;
3174 error = sysdev_register(dev);
3175 if (error) {
3176 kfree(mp_ioapic_data[i]);
3177 mp_ioapic_data[i] = NULL;
3178 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3179 continue;
3180 }
3181 }
3182
3183 return 0;
3184}
3185
3186device_initcall(ioapic_init_sysfs);
3187
Yinghai Luabcaa2b2009-02-08 16:18:03 -08003188static int nr_irqs_gsi = NR_IRQS_LEGACY;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003189/*
Eric W. Biederman95d77882006-10-04 02:17:01 -07003190 * Dynamic irq allocate and deallocation
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003191 */
Yinghai Lu199751d2008-08-19 20:50:27 -07003192unsigned int create_irq_nr(unsigned int irq_want)
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003193{
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07003194 /* Allocate an unused irq */
Ingo Molnar54168ed2008-08-20 09:07:45 +02003195 unsigned int irq;
3196 unsigned int new;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003197 unsigned long flags;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003198 struct irq_cfg *cfg_new = NULL;
3199 int cpu = boot_cpu_id;
3200 struct irq_desc *desc_new = NULL;
Yinghai Lu199751d2008-08-19 20:50:27 -07003201
3202 irq = 0;
Yinghai Luabcaa2b2009-02-08 16:18:03 -08003203 if (irq_want < nr_irqs_gsi)
3204 irq_want = nr_irqs_gsi;
3205
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07003206 spin_lock_irqsave(&vector_lock, flags);
Mike Travis95949492009-01-10 22:24:06 -08003207 for (new = irq_want; new < nr_irqs; new++) {
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003208 desc_new = irq_to_desc_alloc_cpu(new, cpu);
3209 if (!desc_new) {
3210 printk(KERN_INFO "can not get irq_desc for %d\n", new);
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07003211 continue;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003212 }
3213 cfg_new = desc_new->chip_data;
3214
3215 if (cfg_new->vector != 0)
3216 continue;
Ingo Molnarfe402e12009-01-28 04:32:51 +01003217 if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07003218 irq = new;
3219 break;
3220 }
3221 spin_unlock_irqrestore(&vector_lock, flags);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003222
Yinghai Lu199751d2008-08-19 20:50:27 -07003223 if (irq > 0) {
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003224 dynamic_irq_init(irq);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003225 /* restore it, in case dynamic_irq_init clear it */
3226 if (desc_new)
3227 desc_new->chip_data = cfg_new;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003228 }
3229 return irq;
3230}
3231
Yinghai Lu199751d2008-08-19 20:50:27 -07003232int create_irq(void)
3233{
Yinghai Lube5d5352008-12-05 18:58:33 -08003234 unsigned int irq_want;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003235 int irq;
3236
Yinghai Lube5d5352008-12-05 18:58:33 -08003237 irq_want = nr_irqs_gsi;
3238 irq = create_irq_nr(irq_want);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003239
3240 if (irq == 0)
3241 irq = -1;
3242
3243 return irq;
Yinghai Lu199751d2008-08-19 20:50:27 -07003244}
3245
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003246void destroy_irq(unsigned int irq)
3247{
3248 unsigned long flags;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003249 struct irq_cfg *cfg;
3250 struct irq_desc *desc;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003251
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003252 /* store it, in case dynamic_irq_cleanup clear it */
3253 desc = irq_to_desc(irq);
3254 cfg = desc->chip_data;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003255 dynamic_irq_cleanup(irq);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003256 /* connect back irq_cfg */
3257 if (desc)
3258 desc->chip_data = cfg;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003259
Ingo Molnar54168ed2008-08-20 09:07:45 +02003260 free_irte(irq);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003261 spin_lock_irqsave(&vector_lock, flags);
Yinghai Lu3145e942008-12-05 18:58:34 -08003262 __clear_irq_vector(irq, cfg);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003263 spin_unlock_irqrestore(&vector_lock, flags);
3264}
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003265
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003266/*
Simon Arlott27b46d72007-10-20 01:13:56 +02003267 * MSI message composition
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003268 */
3269#ifdef CONFIG_PCI_MSI
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003270static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003271{
Yinghai Lu497c9a12008-08-19 20:50:28 -07003272 struct irq_cfg *cfg;
3273 int err;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003274 unsigned dest;
3275
Jan Beulichf1182632009-01-14 12:27:35 +00003276 if (disable_apic)
3277 return -ENXIO;
3278
Yinghai Lu3145e942008-12-05 18:58:34 -08003279 cfg = irq_cfg(irq);
Ingo Molnarfe402e12009-01-28 04:32:51 +01003280 err = assign_irq_vector(irq, cfg, apic->target_cpus());
Yinghai Lu497c9a12008-08-19 20:50:28 -07003281 if (err)
3282 return err;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003283
Ingo Molnardebccb32009-01-28 15:20:18 +01003284 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003285
Ingo Molnar54168ed2008-08-20 09:07:45 +02003286 if (irq_remapped(irq)) {
3287 struct irte irte;
3288 int ir_index;
3289 u16 sub_handle;
Yinghai Lu497c9a12008-08-19 20:50:28 -07003290
Ingo Molnar54168ed2008-08-20 09:07:45 +02003291 ir_index = map_irq_to_irte_handle(irq, &sub_handle);
3292 BUG_ON(ir_index == -1);
Yinghai Lu497c9a12008-08-19 20:50:28 -07003293
Ingo Molnar54168ed2008-08-20 09:07:45 +02003294 memset (&irte, 0, sizeof(irte));
3295
3296 irte.present = 1;
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003297 irte.dst_mode = apic->irq_dest_mode;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003298 irte.trigger_mode = 0; /* edge */
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003299 irte.dlvry_mode = apic->irq_delivery_mode;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003300 irte.vector = cfg->vector;
3301 irte.dest_id = IRTE_DEST(dest);
3302
3303 modify_irte(irq, &irte);
3304
3305 msg->address_hi = MSI_ADDR_BASE_HI;
3306 msg->data = sub_handle;
3307 msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
3308 MSI_ADDR_IR_SHV |
3309 MSI_ADDR_IR_INDEX1(ir_index) |
3310 MSI_ADDR_IR_INDEX2(ir_index);
Suresh Siddha29b61be2009-03-16 17:05:02 -07003311 } else {
Suresh Siddha9d783ba2009-03-16 17:04:55 -07003312 if (x2apic_enabled())
3313 msg->address_hi = MSI_ADDR_BASE_HI |
3314 MSI_ADDR_EXT_DEST_ID(dest);
3315 else
3316 msg->address_hi = MSI_ADDR_BASE_HI;
3317
Ingo Molnar54168ed2008-08-20 09:07:45 +02003318 msg->address_lo =
3319 MSI_ADDR_BASE_LO |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003320 ((apic->irq_dest_mode == 0) ?
Ingo Molnar54168ed2008-08-20 09:07:45 +02003321 MSI_ADDR_DEST_MODE_PHYSICAL:
3322 MSI_ADDR_DEST_MODE_LOGICAL) |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003323 ((apic->irq_delivery_mode != dest_LowestPrio) ?
Ingo Molnar54168ed2008-08-20 09:07:45 +02003324 MSI_ADDR_REDIRECTION_CPU:
3325 MSI_ADDR_REDIRECTION_LOWPRI) |
3326 MSI_ADDR_DEST_ID(dest);
3327
3328 msg->data =
3329 MSI_DATA_TRIGGER_EDGE |
3330 MSI_DATA_LEVEL_ASSERT |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003331 ((apic->irq_delivery_mode != dest_LowestPrio) ?
Ingo Molnar54168ed2008-08-20 09:07:45 +02003332 MSI_DATA_DELIVERY_FIXED:
3333 MSI_DATA_DELIVERY_LOWPRI) |
3334 MSI_DATA_VECTOR(cfg->vector);
3335 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07003336 return err;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003337}
3338
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003339#ifdef CONFIG_SMP
Rusty Russell0de26522008-12-13 21:20:26 +10303340static void set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003341{
Yinghai Lu3145e942008-12-05 18:58:34 -08003342 struct irq_desc *desc = irq_to_desc(irq);
Yinghai Lu497c9a12008-08-19 20:50:28 -07003343 struct irq_cfg *cfg;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003344 struct msi_msg msg;
3345 unsigned int dest;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003346
Mike Travis22f65d32008-12-16 17:33:56 -08003347 dest = set_desc_affinity(desc, mask);
3348 if (dest == BAD_APICID)
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003349 return;
3350
Yinghai Lu3145e942008-12-05 18:58:34 -08003351 cfg = desc->chip_data;
Yinghai Lu497c9a12008-08-19 20:50:28 -07003352
Yinghai Lu3145e942008-12-05 18:58:34 -08003353 read_msi_msg_desc(desc, &msg);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003354
3355 msg.data &= ~MSI_DATA_VECTOR_MASK;
Yinghai Lu497c9a12008-08-19 20:50:28 -07003356 msg.data |= MSI_DATA_VECTOR(cfg->vector);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003357 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3358 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3359
Yinghai Lu3145e942008-12-05 18:58:34 -08003360 write_msi_msg_desc(desc, &msg);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003361}
Ingo Molnar54168ed2008-08-20 09:07:45 +02003362#ifdef CONFIG_INTR_REMAP
3363/*
3364 * Migrate the MSI irq to another cpumask. This migration is
3365 * done in the process context using interrupt-remapping hardware.
3366 */
Mike Travise7986732008-12-16 17:33:52 -08003367static void
3368ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02003369{
Yinghai Lu3145e942008-12-05 18:58:34 -08003370 struct irq_desc *desc = irq_to_desc(irq);
Ingo Molnara7883de2008-12-19 00:59:09 +01003371 struct irq_cfg *cfg = desc->chip_data;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003372 unsigned int dest;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003373 struct irte irte;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003374
3375 if (get_irte(irq, &irte))
3376 return;
3377
Mike Travis22f65d32008-12-16 17:33:56 -08003378 dest = set_desc_affinity(desc, mask);
3379 if (dest == BAD_APICID)
Ingo Molnar54168ed2008-08-20 09:07:45 +02003380 return;
3381
Ingo Molnar54168ed2008-08-20 09:07:45 +02003382 irte.vector = cfg->vector;
3383 irte.dest_id = IRTE_DEST(dest);
3384
3385 /*
3386 * atomically update the IRTE with the new destination and vector.
3387 */
3388 modify_irte(irq, &irte);
3389
3390 /*
3391 * After this point, all the interrupts will start arriving
3392 * at the new destination. So, time to cleanup the previous
3393 * vector allocation.
3394 */
Mike Travis22f65d32008-12-16 17:33:56 -08003395 if (cfg->move_in_progress)
3396 send_cleanup_vector(cfg);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003397}
Yinghai Lu3145e942008-12-05 18:58:34 -08003398
Ingo Molnar54168ed2008-08-20 09:07:45 +02003399#endif
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003400#endif /* CONFIG_SMP */
3401
3402/*
3403 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
3404 * which implement the MSI or MSI-X Capability Structure.
3405 */
3406static struct irq_chip msi_chip = {
3407 .name = "PCI-MSI",
3408 .unmask = unmask_msi_irq,
3409 .mask = mask_msi_irq,
Yinghai Lu1d025192008-08-19 20:50:34 -07003410 .ack = ack_apic_edge,
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003411#ifdef CONFIG_SMP
3412 .set_affinity = set_msi_irq_affinity,
3413#endif
3414 .retrigger = ioapic_retrigger_irq,
3415};
3416
Ingo Molnar54168ed2008-08-20 09:07:45 +02003417static struct irq_chip msi_ir_chip = {
3418 .name = "IR-PCI-MSI",
3419 .unmask = unmask_msi_irq,
3420 .mask = mask_msi_irq,
Jaswinder Singh Rajputa1e38ca2009-03-23 02:11:25 +05303421#ifdef CONFIG_INTR_REMAP
Han, Weidongd0b03bd2009-04-03 17:15:50 +08003422 .ack = ir_ack_apic_edge,
Ingo Molnar54168ed2008-08-20 09:07:45 +02003423#ifdef CONFIG_SMP
3424 .set_affinity = ir_set_msi_irq_affinity,
3425#endif
Jaswinder Singh Rajputa1e38ca2009-03-23 02:11:25 +05303426#endif
Ingo Molnar54168ed2008-08-20 09:07:45 +02003427 .retrigger = ioapic_retrigger_irq,
3428};
3429
3430/*
3431 * Map the PCI dev to the corresponding remapping hardware unit
3432 * and allocate 'nvec' consecutive interrupt-remapping table entries
3433 * in it.
3434 */
3435static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
3436{
3437 struct intel_iommu *iommu;
3438 int index;
3439
3440 iommu = map_dev_to_ir(dev);
3441 if (!iommu) {
3442 printk(KERN_ERR
3443 "Unable to map PCI %s to iommu\n", pci_name(dev));
3444 return -ENOENT;
3445 }
3446
3447 index = alloc_irte(iommu, irq, nvec);
3448 if (index < 0) {
3449 printk(KERN_ERR
3450 "Unable to allocate %d IRTE for PCI %s\n", nvec,
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003451 pci_name(dev));
Ingo Molnar54168ed2008-08-20 09:07:45 +02003452 return -ENOSPC;
3453 }
3454 return index;
3455}
Yinghai Lu1d025192008-08-19 20:50:34 -07003456
Yinghai Lu3145e942008-12-05 18:58:34 -08003457static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
Yinghai Lu1d025192008-08-19 20:50:34 -07003458{
3459 int ret;
3460 struct msi_msg msg;
3461
3462 ret = msi_compose_msg(dev, irq, &msg);
3463 if (ret < 0)
3464 return ret;
3465
Yinghai Lu3145e942008-12-05 18:58:34 -08003466 set_irq_msi(irq, msidesc);
Yinghai Lu1d025192008-08-19 20:50:34 -07003467 write_msi_msg(irq, &msg);
3468
Ingo Molnar54168ed2008-08-20 09:07:45 +02003469 if (irq_remapped(irq)) {
3470 struct irq_desc *desc = irq_to_desc(irq);
3471 /*
3472 * irq migration in process context
3473 */
3474 desc->status |= IRQ_MOVE_PCNTXT;
3475 set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
3476 } else
Ingo Molnar54168ed2008-08-20 09:07:45 +02003477 set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
Yinghai Lu1d025192008-08-19 20:50:34 -07003478
Yinghai Luc81bba42008-09-25 11:53:11 -07003479 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
3480
Yinghai Lu1d025192008-08-19 20:50:34 -07003481 return 0;
3482}
3483
Yinghai Lu047c8fd2008-08-19 20:50:41 -07003484int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3485{
Ingo Molnar54168ed2008-08-20 09:07:45 +02003486 unsigned int irq;
3487 int ret, sub_handle;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003488 struct msi_desc *msidesc;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003489 unsigned int irq_want;
Dmitri Vorobiev1cc18522009-03-22 19:11:09 +02003490 struct intel_iommu *iommu = NULL;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003491 int index = 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003492
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -04003493 /* x86 doesn't support multiple MSI yet */
3494 if (type == PCI_CAP_ID_MSI && nvec > 1)
3495 return 1;
3496
Yinghai Lube5d5352008-12-05 18:58:33 -08003497 irq_want = nr_irqs_gsi;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003498 sub_handle = 0;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003499 list_for_each_entry(msidesc, &dev->msi_list, list) {
3500 irq = create_irq_nr(irq_want);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003501 if (irq == 0)
3502 return -1;
Yinghai Luf1ee5542009-02-08 16:18:03 -08003503 irq_want = irq + 1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003504 if (!intr_remapping_enabled)
3505 goto no_ir;
3506
3507 if (!sub_handle) {
3508 /*
3509 * allocate the consecutive block of IRTE's
3510 * for 'nvec'
3511 */
3512 index = msi_alloc_irte(dev, irq, nvec);
3513 if (index < 0) {
3514 ret = index;
3515 goto error;
3516 }
3517 } else {
3518 iommu = map_dev_to_ir(dev);
3519 if (!iommu) {
3520 ret = -ENOENT;
3521 goto error;
3522 }
3523 /*
3524 * setup the mapping between the irq and the IRTE
3525 * base index, the sub_handle pointing to the
3526 * appropriate interrupt remap table entry.
3527 */
3528 set_irte_irq(irq, iommu, index, sub_handle);
3529 }
3530no_ir:
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003531 ret = setup_msi_irq(dev, msidesc, irq);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003532 if (ret < 0)
3533 goto error;
3534 sub_handle++;
3535 }
3536 return 0;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07003537
3538error:
Ingo Molnar54168ed2008-08-20 09:07:45 +02003539 destroy_irq(irq);
3540 return ret;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07003541}
3542
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003543void arch_teardown_msi_irq(unsigned int irq)
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003544{
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07003545 destroy_irq(irq);
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003546}
3547
Suresh Siddha9d783ba2009-03-16 17:04:55 -07003548#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
Ingo Molnar54168ed2008-08-20 09:07:45 +02003549#ifdef CONFIG_SMP
Mike Travis22f65d32008-12-16 17:33:56 -08003550static void dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02003551{
Yinghai Lu3145e942008-12-05 18:58:34 -08003552 struct irq_desc *desc = irq_to_desc(irq);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003553 struct irq_cfg *cfg;
3554 struct msi_msg msg;
3555 unsigned int dest;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003556
Mike Travis22f65d32008-12-16 17:33:56 -08003557 dest = set_desc_affinity(desc, mask);
3558 if (dest == BAD_APICID)
Ingo Molnar54168ed2008-08-20 09:07:45 +02003559 return;
3560
Yinghai Lu3145e942008-12-05 18:58:34 -08003561 cfg = desc->chip_data;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003562
3563 dmar_msi_read(irq, &msg);
3564
3565 msg.data &= ~MSI_DATA_VECTOR_MASK;
3566 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3567 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3568 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3569
3570 dmar_msi_write(irq, &msg);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003571}
Yinghai Lu3145e942008-12-05 18:58:34 -08003572
Ingo Molnar54168ed2008-08-20 09:07:45 +02003573#endif /* CONFIG_SMP */
3574
3575struct irq_chip dmar_msi_type = {
3576 .name = "DMAR_MSI",
3577 .unmask = dmar_msi_unmask,
3578 .mask = dmar_msi_mask,
3579 .ack = ack_apic_edge,
3580#ifdef CONFIG_SMP
3581 .set_affinity = dmar_msi_set_affinity,
3582#endif
3583 .retrigger = ioapic_retrigger_irq,
3584};
3585
3586int arch_setup_dmar_msi(unsigned int irq)
3587{
3588 int ret;
3589 struct msi_msg msg;
3590
3591 ret = msi_compose_msg(NULL, irq, &msg);
3592 if (ret < 0)
3593 return ret;
3594 dmar_msi_write(irq, &msg);
3595 set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
3596 "edge");
3597 return 0;
3598}
3599#endif
3600
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003601#ifdef CONFIG_HPET_TIMER
3602
3603#ifdef CONFIG_SMP
Mike Travis22f65d32008-12-16 17:33:56 -08003604static void hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003605{
Yinghai Lu3145e942008-12-05 18:58:34 -08003606 struct irq_desc *desc = irq_to_desc(irq);
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003607 struct irq_cfg *cfg;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003608 struct msi_msg msg;
3609 unsigned int dest;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003610
Mike Travis22f65d32008-12-16 17:33:56 -08003611 dest = set_desc_affinity(desc, mask);
3612 if (dest == BAD_APICID)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003613 return;
3614
Yinghai Lu3145e942008-12-05 18:58:34 -08003615 cfg = desc->chip_data;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003616
3617 hpet_msi_read(irq, &msg);
3618
3619 msg.data &= ~MSI_DATA_VECTOR_MASK;
3620 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3621 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3622 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3623
3624 hpet_msi_write(irq, &msg);
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003625}
Yinghai Lu3145e942008-12-05 18:58:34 -08003626
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003627#endif /* CONFIG_SMP */
3628
Dmitri Vorobiev1cc18522009-03-22 19:11:09 +02003629static struct irq_chip hpet_msi_type = {
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003630 .name = "HPET_MSI",
3631 .unmask = hpet_msi_unmask,
3632 .mask = hpet_msi_mask,
3633 .ack = ack_apic_edge,
3634#ifdef CONFIG_SMP
3635 .set_affinity = hpet_msi_set_affinity,
3636#endif
3637 .retrigger = ioapic_retrigger_irq,
3638};
3639
3640int arch_setup_hpet_msi(unsigned int irq)
3641{
3642 int ret;
3643 struct msi_msg msg;
3644
3645 ret = msi_compose_msg(NULL, irq, &msg);
3646 if (ret < 0)
3647 return ret;
3648
3649 hpet_msi_write(irq, &msg);
3650 set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
3651 "edge");
Yinghai Luc81bba42008-09-25 11:53:11 -07003652
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003653 return 0;
3654}
3655#endif
3656
Ingo Molnar54168ed2008-08-20 09:07:45 +02003657#endif /* CONFIG_PCI_MSI */
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003658/*
3659 * Hypertransport interrupt support
3660 */
3661#ifdef CONFIG_HT_IRQ
3662
3663#ifdef CONFIG_SMP
3664
Yinghai Lu497c9a12008-08-19 20:50:28 -07003665static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003666{
Eric W. Biedermanec683072006-11-08 17:44:57 -08003667 struct ht_irq_msg msg;
3668 fetch_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003669
Yinghai Lu497c9a12008-08-19 20:50:28 -07003670 msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
Eric W. Biedermanec683072006-11-08 17:44:57 -08003671 msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003672
Yinghai Lu497c9a12008-08-19 20:50:28 -07003673 msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
Eric W. Biedermanec683072006-11-08 17:44:57 -08003674 msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003675
Eric W. Biedermanec683072006-11-08 17:44:57 -08003676 write_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003677}
3678
Mike Travis22f65d32008-12-16 17:33:56 -08003679static void set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003680{
Yinghai Lu3145e942008-12-05 18:58:34 -08003681 struct irq_desc *desc = irq_to_desc(irq);
Yinghai Lu497c9a12008-08-19 20:50:28 -07003682 struct irq_cfg *cfg;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003683 unsigned int dest;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003684
Mike Travis22f65d32008-12-16 17:33:56 -08003685 dest = set_desc_affinity(desc, mask);
3686 if (dest == BAD_APICID)
Yinghai Lu497c9a12008-08-19 20:50:28 -07003687 return;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003688
Yinghai Lu3145e942008-12-05 18:58:34 -08003689 cfg = desc->chip_data;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003690
Yinghai Lu497c9a12008-08-19 20:50:28 -07003691 target_ht_irq(irq, dest, cfg->vector);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003692}
Yinghai Lu3145e942008-12-05 18:58:34 -08003693
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003694#endif
3695
Aneesh Kumar K.Vc37e1082006-10-11 01:20:43 -07003696static struct irq_chip ht_irq_chip = {
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003697 .name = "PCI-HT",
3698 .mask = mask_ht_irq,
3699 .unmask = unmask_ht_irq,
Yinghai Lu1d025192008-08-19 20:50:34 -07003700 .ack = ack_apic_edge,
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003701#ifdef CONFIG_SMP
3702 .set_affinity = set_ht_irq_affinity,
3703#endif
3704 .retrigger = ioapic_retrigger_irq,
3705};
3706
3707int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
3708{
Yinghai Lu497c9a12008-08-19 20:50:28 -07003709 struct irq_cfg *cfg;
3710 int err;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003711
Jan Beulichf1182632009-01-14 12:27:35 +00003712 if (disable_apic)
3713 return -ENXIO;
3714
Yinghai Lu3145e942008-12-05 18:58:34 -08003715 cfg = irq_cfg(irq);
Ingo Molnarfe402e12009-01-28 04:32:51 +01003716 err = assign_irq_vector(irq, cfg, apic->target_cpus());
Ingo Molnar54168ed2008-08-20 09:07:45 +02003717 if (!err) {
Eric W. Biedermanec683072006-11-08 17:44:57 -08003718 struct ht_irq_msg msg;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003719 unsigned dest;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003720
Ingo Molnardebccb32009-01-28 15:20:18 +01003721 dest = apic->cpu_mask_to_apicid_and(cfg->domain,
3722 apic->target_cpus());
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003723
Eric W. Biedermanec683072006-11-08 17:44:57 -08003724 msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003725
Eric W. Biedermanec683072006-11-08 17:44:57 -08003726 msg.address_lo =
3727 HT_IRQ_LOW_BASE |
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003728 HT_IRQ_LOW_DEST_ID(dest) |
Yinghai Lu497c9a12008-08-19 20:50:28 -07003729 HT_IRQ_LOW_VECTOR(cfg->vector) |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003730 ((apic->irq_dest_mode == 0) ?
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003731 HT_IRQ_LOW_DM_PHYSICAL :
3732 HT_IRQ_LOW_DM_LOGICAL) |
3733 HT_IRQ_LOW_RQEOI_EDGE |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003734 ((apic->irq_delivery_mode != dest_LowestPrio) ?
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003735 HT_IRQ_LOW_MT_FIXED :
3736 HT_IRQ_LOW_MT_ARBITRATED) |
3737 HT_IRQ_LOW_IRQ_MASKED;
3738
Eric W. Biedermanec683072006-11-08 17:44:57 -08003739 write_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003740
Ingo Molnara460e742006-10-17 00:10:03 -07003741 set_irq_chip_and_handler_name(irq, &ht_irq_chip,
3742 handle_edge_irq, "edge");
Yinghai Luc81bba42008-09-25 11:53:11 -07003743
3744 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003745 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07003746 return err;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003747}
3748#endif /* CONFIG_HT_IRQ */
3749
Nick Piggin03b48632009-01-20 04:36:04 +01003750#ifdef CONFIG_X86_UV
Dean Nelson4173a0e2008-10-02 12:18:21 -05003751/*
3752 * Re-target the irq to the specified CPU and enable the specified MMR located
3753 * on the specified blade to allow the sending of MSIs to the specified CPU.
3754 */
3755int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
3756 unsigned long mmr_offset)
3757{
Mike Travis22f65d32008-12-16 17:33:56 -08003758 const struct cpumask *eligible_cpu = cpumask_of(cpu);
Dean Nelson4173a0e2008-10-02 12:18:21 -05003759 struct irq_cfg *cfg;
3760 int mmr_pnode;
3761 unsigned long mmr_value;
3762 struct uv_IO_APIC_route_entry *entry;
3763 unsigned long flags;
3764 int err;
3765
Yinghai Lu3145e942008-12-05 18:58:34 -08003766 cfg = irq_cfg(irq);
3767
Mike Travise7986732008-12-16 17:33:52 -08003768 err = assign_irq_vector(irq, cfg, eligible_cpu);
Dean Nelson4173a0e2008-10-02 12:18:21 -05003769 if (err != 0)
3770 return err;
3771
3772 spin_lock_irqsave(&vector_lock, flags);
3773 set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
3774 irq_name);
3775 spin_unlock_irqrestore(&vector_lock, flags);
3776
Dean Nelson4173a0e2008-10-02 12:18:21 -05003777 mmr_value = 0;
3778 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3779 BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
3780
3781 entry->vector = cfg->vector;
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003782 entry->delivery_mode = apic->irq_delivery_mode;
3783 entry->dest_mode = apic->irq_dest_mode;
Dean Nelson4173a0e2008-10-02 12:18:21 -05003784 entry->polarity = 0;
3785 entry->trigger = 0;
3786 entry->mask = 0;
Ingo Molnardebccb32009-01-28 15:20:18 +01003787 entry->dest = apic->cpu_mask_to_apicid(eligible_cpu);
Dean Nelson4173a0e2008-10-02 12:18:21 -05003788
3789 mmr_pnode = uv_blade_to_pnode(mmr_blade);
3790 uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
3791
3792 return irq;
3793}
3794
3795/*
3796 * Disable the specified MMR located on the specified blade so that MSIs are
3797 * longer allowed to be sent.
3798 */
3799void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
3800{
3801 unsigned long mmr_value;
3802 struct uv_IO_APIC_route_entry *entry;
3803 int mmr_pnode;
3804
3805 mmr_value = 0;
3806 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3807 BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
3808
3809 entry->mask = 1;
3810
3811 mmr_pnode = uv_blade_to_pnode(mmr_blade);
3812 uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
3813}
3814#endif /* CONFIG_X86_64 */
3815
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07003816int __init io_apic_get_redir_entries (int ioapic)
3817{
3818 union IO_APIC_reg_01 reg_01;
3819 unsigned long flags;
3820
3821 spin_lock_irqsave(&ioapic_lock, flags);
3822 reg_01.raw = io_apic_read(ioapic, 1);
3823 spin_unlock_irqrestore(&ioapic_lock, flags);
3824
3825 return reg_01.bits.entries;
3826}
3827
Yinghai Lube5d5352008-12-05 18:58:33 -08003828void __init probe_nr_irqs_gsi(void)
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07003829{
Yinghai Lube5d5352008-12-05 18:58:33 -08003830 int nr = 0;
3831
Yinghai Lucc6c5002009-02-08 16:18:03 -08003832 nr = acpi_probe_gsi();
3833 if (nr > nr_irqs_gsi) {
Yinghai Lube5d5352008-12-05 18:58:33 -08003834 nr_irqs_gsi = nr;
Yinghai Lucc6c5002009-02-08 16:18:03 -08003835 } else {
3836 /* for acpi=off or acpi is not compiled in */
3837 int idx;
3838
3839 nr = 0;
3840 for (idx = 0; idx < nr_ioapics; idx++)
3841 nr += io_apic_get_redir_entries(idx) + 1;
3842
3843 if (nr > nr_irqs_gsi)
3844 nr_irqs_gsi = nr;
3845 }
3846
3847 printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07003848}
3849
Yinghai Lu4a046d12009-01-12 17:39:24 -08003850#ifdef CONFIG_SPARSE_IRQ
3851int __init arch_probe_nr_irqs(void)
3852{
3853 int nr;
3854
Yinghai Luf1ee5542009-02-08 16:18:03 -08003855 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
3856 nr_irqs = NR_VECTORS * nr_cpu_ids;
Yinghai Lu4a046d12009-01-12 17:39:24 -08003857
Yinghai Luf1ee5542009-02-08 16:18:03 -08003858 nr = nr_irqs_gsi + 8 * nr_cpu_ids;
3859#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
3860 /*
3861 * for MSI and HT dyn irq
3862 */
3863 nr += nr_irqs_gsi * 16;
3864#endif
3865 if (nr < nr_irqs)
Yinghai Lu4a046d12009-01-12 17:39:24 -08003866 nr_irqs = nr;
3867
3868 return 0;
3869}
3870#endif
3871
Linus Torvalds1da177e2005-04-16 15:20:36 -07003872/* --------------------------------------------------------------------------
Ingo Molnar54168ed2008-08-20 09:07:45 +02003873 ACPI-based IOAPIC Configuration
Linus Torvalds1da177e2005-04-16 15:20:36 -07003874 -------------------------------------------------------------------------- */
3875
Len Brown888ba6c2005-08-24 12:07:20 -04003876#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003877
Ingo Molnar54168ed2008-08-20 09:07:45 +02003878#ifdef CONFIG_X86_32
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003879int __init io_apic_get_unique_id(int ioapic, int apic_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003880{
3881 union IO_APIC_reg_00 reg_00;
3882 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
3883 physid_mask_t tmp;
3884 unsigned long flags;
3885 int i = 0;
3886
3887 /*
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003888 * The P4 platform supports up to 256 APIC IDs on two separate APIC
3889 * buses (one for LAPICs, one for IOAPICs), where predecessors only
Linus Torvalds1da177e2005-04-16 15:20:36 -07003890 * supports up to 16 on one shared APIC bus.
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003891 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07003892 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
3893 * advantage of new APIC bus architecture.
3894 */
3895
3896 if (physids_empty(apic_id_map))
Ingo Molnard190cb82009-01-28 06:50:47 +01003897 apic_id_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003898
3899 spin_lock_irqsave(&ioapic_lock, flags);
3900 reg_00.raw = io_apic_read(ioapic, 0);
3901 spin_unlock_irqrestore(&ioapic_lock, flags);
3902
3903 if (apic_id >= get_physical_broadcast()) {
3904 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
3905 "%d\n", ioapic, apic_id, reg_00.bits.ID);
3906 apic_id = reg_00.bits.ID;
3907 }
3908
3909 /*
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003910 * Every APIC in a system must have a unique ID or we get lots of nice
Linus Torvalds1da177e2005-04-16 15:20:36 -07003911 * 'stuck on smp_invalidate_needed IPI wait' messages.
3912 */
Ingo Molnard1d7cae2009-01-28 05:41:42 +01003913 if (apic->check_apicid_used(apic_id_map, apic_id)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003914
3915 for (i = 0; i < get_physical_broadcast(); i++) {
Ingo Molnard1d7cae2009-01-28 05:41:42 +01003916 if (!apic->check_apicid_used(apic_id_map, i))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003917 break;
3918 }
3919
3920 if (i == get_physical_broadcast())
3921 panic("Max apic_id exceeded!\n");
3922
3923 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
3924 "trying %d\n", ioapic, apic_id, i);
3925
3926 apic_id = i;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003927 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003928
Ingo Molnar80587142009-01-28 06:50:47 +01003929 tmp = apic->apicid_to_cpu_present(apic_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003930 physids_or(apic_id_map, apic_id_map, tmp);
3931
3932 if (reg_00.bits.ID != apic_id) {
3933 reg_00.bits.ID = apic_id;
3934
3935 spin_lock_irqsave(&ioapic_lock, flags);
3936 io_apic_write(ioapic, 0, reg_00.raw);
3937 reg_00.raw = io_apic_read(ioapic, 0);
3938 spin_unlock_irqrestore(&ioapic_lock, flags);
3939
3940 /* Sanity check */
Andreas Deresch6070f9e2006-02-26 04:18:34 +01003941 if (reg_00.bits.ID != apic_id) {
3942 printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
3943 return -1;
3944 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003945 }
3946
3947 apic_printk(APIC_VERBOSE, KERN_INFO
3948 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
3949
3950 return apic_id;
3951}
3952
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003953int __init io_apic_get_version(int ioapic)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003954{
3955 union IO_APIC_reg_01 reg_01;
3956 unsigned long flags;
3957
3958 spin_lock_irqsave(&ioapic_lock, flags);
3959 reg_01.raw = io_apic_read(ioapic, 1);
3960 spin_unlock_irqrestore(&ioapic_lock, flags);
3961
3962 return reg_01.bits.version;
3963}
Ingo Molnar54168ed2008-08-20 09:07:45 +02003964#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003965
Ingo Molnar54168ed2008-08-20 09:07:45 +02003966int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003967{
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003968 struct irq_desc *desc;
3969 struct irq_cfg *cfg;
3970 int cpu = boot_cpu_id;
3971
Linus Torvalds1da177e2005-04-16 15:20:36 -07003972 if (!IO_APIC_IRQ(irq)) {
Ingo Molnar54168ed2008-08-20 09:07:45 +02003973 apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003974 ioapic);
3975 return -EINVAL;
3976 }
3977
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003978 desc = irq_to_desc_alloc_cpu(irq, cpu);
3979 if (!desc) {
3980 printk(KERN_INFO "can not get irq_desc %d\n", irq);
3981 return 0;
3982 }
3983
Linus Torvalds1da177e2005-04-16 15:20:36 -07003984 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003985 * IRQs < 16 are already in the irq_2_pin[] map
3986 */
Yinghai Lu99d093d2008-12-05 18:58:32 -08003987 if (irq >= NR_IRQS_LEGACY) {
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003988 cfg = desc->chip_data;
Yinghai Lu3145e942008-12-05 18:58:34 -08003989 add_pin_to_irq_cpu(cfg, cpu, ioapic, pin);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003990 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003991
Yinghai Lu3145e942008-12-05 18:58:34 -08003992 setup_IO_APIC_irq(ioapic, pin, irq, desc, triggering, polarity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003993
3994 return 0;
3995}
3996
Ingo Molnar54168ed2008-08-20 09:07:45 +02003997
Shaohua Li61fd47e2007-11-17 01:05:28 -05003998int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
3999{
4000 int i;
4001
4002 if (skip_ioapic_setup)
4003 return -1;
4004
4005 for (i = 0; i < mp_irq_entries; i++)
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05304006 if (mp_irqs[i].irqtype == mp_INT &&
4007 mp_irqs[i].srcbusirq == bus_irq)
Shaohua Li61fd47e2007-11-17 01:05:28 -05004008 break;
4009 if (i >= mp_irq_entries)
4010 return -1;
4011
4012 *trigger = irq_trigger(i);
4013 *polarity = irq_polarity(i);
4014 return 0;
4015}
4016
Len Brown888ba6c2005-08-24 12:07:20 -04004017#endif /* CONFIG_ACPI */
Rusty Russell1a3f2392006-09-26 10:52:32 +02004018
Yinghai Lu497c9a12008-08-19 20:50:28 -07004019/*
4020 * This function currently is only a helper for the i386 smp boot process where
4021 * we need to reprogram the ioredtbls to cater for the cpus which have come online
Ingo Molnarfe402e12009-01-28 04:32:51 +01004022 * so mask in all cases should simply be apic->target_cpus()
Yinghai Lu497c9a12008-08-19 20:50:28 -07004023 */
4024#ifdef CONFIG_SMP
4025void __init setup_ioapic_dest(void)
4026{
4027 int pin, ioapic, irq, irq_entry;
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01004028 struct irq_desc *desc;
Yinghai Lu497c9a12008-08-19 20:50:28 -07004029 struct irq_cfg *cfg;
Mike Travis22f65d32008-12-16 17:33:56 -08004030 const struct cpumask *mask;
Yinghai Lu497c9a12008-08-19 20:50:28 -07004031
4032 if (skip_ioapic_setup == 1)
4033 return;
4034
4035 for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
4036 for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
4037 irq_entry = find_irq_entry(ioapic, pin, mp_INT);
4038 if (irq_entry == -1)
4039 continue;
4040 irq = pin_2_irq(irq_entry, ioapic, pin);
4041
4042 /* setup_IO_APIC_irqs could fail to get vector for some device
4043 * when you have too many devices, because at that time only boot
4044 * cpu is online.
4045 */
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08004046 desc = irq_to_desc(irq);
4047 cfg = desc->chip_data;
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01004048 if (!cfg->vector) {
Yinghai Lu3145e942008-12-05 18:58:34 -08004049 setup_IO_APIC_irq(ioapic, pin, irq, desc,
Yinghai Lu497c9a12008-08-19 20:50:28 -07004050 irq_trigger(irq_entry),
4051 irq_polarity(irq_entry));
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01004052 continue;
4053
4054 }
4055
4056 /*
4057 * Honour affinities which have been set in early boot
4058 */
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01004059 if (desc->status &
4060 (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
Mike Travis7f7ace02009-01-10 21:58:08 -08004061 mask = desc->affinity;
Ingo Molnar54168ed2008-08-20 09:07:45 +02004062 else
Ingo Molnarfe402e12009-01-28 04:32:51 +01004063 mask = apic->target_cpus();
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01004064
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01004065 if (intr_remapping_enabled)
Yinghai Lu3145e942008-12-05 18:58:34 -08004066 set_ir_ioapic_affinity_irq_desc(desc, mask);
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01004067 else
Yinghai Lu3145e942008-12-05 18:58:34 -08004068 set_ioapic_affinity_irq_desc(desc, mask);
Yinghai Lu497c9a12008-08-19 20:50:28 -07004069 }
4070
4071 }
4072}
4073#endif
4074
Ingo Molnar54168ed2008-08-20 09:07:45 +02004075#define IOAPIC_RESOURCE_NAME_SIZE 11
4076
4077static struct resource *ioapic_resources;
4078
4079static struct resource * __init ioapic_setup_resources(void)
4080{
4081 unsigned long n;
4082 struct resource *res;
4083 char *mem;
4084 int i;
4085
4086 if (nr_ioapics <= 0)
4087 return NULL;
4088
4089 n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
4090 n *= nr_ioapics;
4091
4092 mem = alloc_bootmem(n);
4093 res = (void *)mem;
4094
4095 if (mem != NULL) {
4096 mem += sizeof(struct resource) * nr_ioapics;
4097
4098 for (i = 0; i < nr_ioapics; i++) {
4099 res[i].name = mem;
4100 res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4101 sprintf(mem, "IOAPIC %u", i);
4102 mem += IOAPIC_RESOURCE_NAME_SIZE;
4103 }
4104 }
4105
4106 ioapic_resources = res;
4107
4108 return res;
4109}
Ingo Molnar54168ed2008-08-20 09:07:45 +02004110
Yinghai Luf3294a32008-06-27 01:41:56 -07004111void __init ioapic_init_mappings(void)
4112{
4113 unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02004114 struct resource *ioapic_res;
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02004115 int i;
Yinghai Luf3294a32008-06-27 01:41:56 -07004116
Ingo Molnar54168ed2008-08-20 09:07:45 +02004117 ioapic_res = ioapic_setup_resources();
Yinghai Luf3294a32008-06-27 01:41:56 -07004118 for (i = 0; i < nr_ioapics; i++) {
4119 if (smp_found_config) {
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +05304120 ioapic_phys = mp_ioapics[i].apicaddr;
Ingo Molnar54168ed2008-08-20 09:07:45 +02004121#ifdef CONFIG_X86_32
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02004122 if (!ioapic_phys) {
4123 printk(KERN_ERR
4124 "WARNING: bogus zero IO-APIC "
4125 "address found in MPTABLE, "
4126 "disabling IO/APIC support!\n");
4127 smp_found_config = 0;
4128 skip_ioapic_setup = 1;
4129 goto fake_ioapic_page;
4130 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02004131#endif
Yinghai Luf3294a32008-06-27 01:41:56 -07004132 } else {
Ingo Molnar54168ed2008-08-20 09:07:45 +02004133#ifdef CONFIG_X86_32
Yinghai Luf3294a32008-06-27 01:41:56 -07004134fake_ioapic_page:
Ingo Molnar54168ed2008-08-20 09:07:45 +02004135#endif
Yinghai Luf3294a32008-06-27 01:41:56 -07004136 ioapic_phys = (unsigned long)
Ingo Molnar54168ed2008-08-20 09:07:45 +02004137 alloc_bootmem_pages(PAGE_SIZE);
Yinghai Luf3294a32008-06-27 01:41:56 -07004138 ioapic_phys = __pa(ioapic_phys);
4139 }
4140 set_fixmap_nocache(idx, ioapic_phys);
Ingo Molnar54168ed2008-08-20 09:07:45 +02004141 apic_printk(APIC_VERBOSE,
4142 "mapped IOAPIC to %08lx (%08lx)\n",
4143 __fix_to_virt(idx), ioapic_phys);
Yinghai Luf3294a32008-06-27 01:41:56 -07004144 idx++;
Ingo Molnar54168ed2008-08-20 09:07:45 +02004145
Ingo Molnar54168ed2008-08-20 09:07:45 +02004146 if (ioapic_res != NULL) {
4147 ioapic_res->start = ioapic_phys;
4148 ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
4149 ioapic_res++;
4150 }
Yinghai Luf3294a32008-06-27 01:41:56 -07004151 }
4152}
4153
Ingo Molnar54168ed2008-08-20 09:07:45 +02004154static int __init ioapic_insert_resources(void)
4155{
4156 int i;
4157 struct resource *r = ioapic_resources;
4158
4159 if (!r) {
Bartlomiej Zolnierkiewicz04c93ce2009-03-20 21:02:55 +01004160 if (nr_ioapics > 0) {
4161 printk(KERN_ERR
4162 "IO APIC resources couldn't be allocated.\n");
4163 return -1;
4164 }
4165 return 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02004166 }
4167
4168 for (i = 0; i < nr_ioapics; i++) {
4169 insert_resource(&iomem_resource, r);
4170 r++;
4171 }
4172
4173 return 0;
4174}
4175
4176/* Insert the IO APIC resources after PCI initialization has occured to handle
4177 * IO APICS that are mapped in on a BAR in PCI space. */
4178late_initcall(ioapic_insert_resources);