blob: 8595977b5424736bca0c259a64fe6c054ce1e1ef [file] [log] [blame]
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001/*
2 * Copyright 2012 Freescale Semiconductor, Inc.
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
12/include/ "skeleton.dtsi"
13
14/ {
15 interrupt-parent = <&icoll>;
16
Shawn Guoce4c6f92012-05-04 14:32:35 +080017 aliases {
18 gpio0 = &gpio0;
19 gpio1 = &gpio1;
20 gpio2 = &gpio2;
21 gpio3 = &gpio3;
22 gpio4 = &gpio4;
Shawn Guo530f1d42012-05-10 15:03:16 +080023 saif0 = &saif0;
24 saif1 = &saif1;
Fabio Estevam80d969e2012-06-15 12:35:56 -030025 serial0 = &auart0;
26 serial1 = &auart1;
27 serial2 = &auart2;
28 serial3 = &auart3;
29 serial4 = &auart4;
Shawn Guoce4c6f92012-05-04 14:32:35 +080030 };
31
Dong Aishengbc3a59c2012-03-31 21:26:57 +080032 cpus {
33 cpu@0 {
34 compatible = "arm,arm926ejs";
35 };
36 };
37
38 apb@80000000 {
39 compatible = "simple-bus";
40 #address-cells = <1>;
41 #size-cells = <1>;
42 reg = <0x80000000 0x80000>;
43 ranges;
44
45 apbh@80000000 {
46 compatible = "simple-bus";
47 #address-cells = <1>;
48 #size-cells = <1>;
49 reg = <0x80000000 0x3c900>;
50 ranges;
51
52 icoll: interrupt-controller@80000000 {
53 compatible = "fsl,imx28-icoll", "fsl,mxs-icoll";
54 interrupt-controller;
55 #interrupt-cells = <1>;
56 reg = <0x80000000 0x2000>;
57 };
58
59 hsadc@80002000 {
60 reg = <0x80002000 2000>;
61 interrupts = <13 87>;
62 status = "disabled";
63 };
64
65 dma-apbh@80004000 {
Dong Aisheng84f35702012-05-04 20:12:19 +080066 compatible = "fsl,imx28-dma-apbh";
Dong Aishengbc3a59c2012-03-31 21:26:57 +080067 reg = <0x80004000 2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080068 };
69
70 perfmon@80006000 {
71 reg = <0x80006000 800>;
72 interrupts = <27>;
73 status = "disabled";
74 };
75
Huang Shijie7a8e5142012-05-25 17:25:35 +080076 gpmi-nand@8000c000 {
77 compatible = "fsl,imx28-gpmi-nand";
78 #address-cells = <1>;
79 #size-cells = <1>;
80 reg = <0x8000c000 2000>, <0x8000a000 2000>;
81 reg-names = "gpmi-nand", "bch";
82 interrupts = <88>, <41>;
83 interrupt-names = "gpmi-dma", "bch";
84 fsl,gpmi-dma-channel = <4>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080085 status = "disabled";
86 };
87
88 ssp0: ssp@80010000 {
89 reg = <0x80010000 2000>;
90 interrupts = <96 82>;
Shawn Guo35d23042012-05-06 16:33:34 +080091 fsl,ssp-dma-channel = <0>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080092 status = "disabled";
93 };
94
95 ssp1: ssp@80012000 {
96 reg = <0x80012000 2000>;
97 interrupts = <97 83>;
Shawn Guo35d23042012-05-06 16:33:34 +080098 fsl,ssp-dma-channel = <1>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080099 status = "disabled";
100 };
101
102 ssp2: ssp@80014000 {
103 reg = <0x80014000 2000>;
104 interrupts = <98 84>;
Shawn Guo35d23042012-05-06 16:33:34 +0800105 fsl,ssp-dma-channel = <2>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800106 status = "disabled";
107 };
108
109 ssp3: ssp@80016000 {
110 reg = <0x80016000 2000>;
111 interrupts = <99 85>;
Shawn Guo35d23042012-05-06 16:33:34 +0800112 fsl,ssp-dma-channel = <3>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800113 status = "disabled";
114 };
115
116 pinctrl@80018000 {
117 #address-cells = <1>;
118 #size-cells = <0>;
Shawn Guoce4c6f92012-05-04 14:32:35 +0800119 compatible = "fsl,imx28-pinctrl", "simple-bus";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800120 reg = <0x80018000 2000>;
121
Shawn Guoce4c6f92012-05-04 14:32:35 +0800122 gpio0: gpio@0 {
123 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
124 interrupts = <127>;
125 gpio-controller;
126 #gpio-cells = <2>;
127 interrupt-controller;
128 #interrupt-cells = <2>;
129 };
130
131 gpio1: gpio@1 {
132 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
133 interrupts = <126>;
134 gpio-controller;
135 #gpio-cells = <2>;
136 interrupt-controller;
137 #interrupt-cells = <2>;
138 };
139
140 gpio2: gpio@2 {
141 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
142 interrupts = <125>;
143 gpio-controller;
144 #gpio-cells = <2>;
145 interrupt-controller;
146 #interrupt-cells = <2>;
147 };
148
149 gpio3: gpio@3 {
150 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
151 interrupts = <124>;
152 gpio-controller;
153 #gpio-cells = <2>;
154 interrupt-controller;
155 #interrupt-cells = <2>;
156 };
157
158 gpio4: gpio@4 {
159 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
160 interrupts = <123>;
161 gpio-controller;
162 #gpio-cells = <2>;
163 interrupt-controller;
164 #interrupt-cells = <2>;
165 };
166
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800167 duart_pins_a: duart@0 {
168 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800169 fsl,pinmux-ids = <
170 0x3102 /* MX28_PAD_PWM0__DUART_RX */
171 0x3112 /* MX28_PAD_PWM1__DUART_TX */
172 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800173 fsl,drive-strength = <0>;
174 fsl,voltage = <1>;
175 fsl,pull-up = <0>;
176 };
177
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200178 duart_pins_b: duart@1 {
179 reg = <1>;
Shawn Guof14da762012-06-28 11:44:57 +0800180 fsl,pinmux-ids = <
181 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
182 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
183 >;
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200184 fsl,drive-strength = <0>;
185 fsl,voltage = <1>;
186 fsl,pull-up = <0>;
187 };
188
Huang Shijie7a8e5142012-05-25 17:25:35 +0800189 gpmi_pins_a: gpmi-nand@0 {
190 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800191 fsl,pinmux-ids = <
192 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
193 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
194 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
195 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
196 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
197 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
198 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
199 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
200 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
Shawn Guof14da762012-06-28 11:44:57 +0800201 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
Shawn Guof14da762012-06-28 11:44:57 +0800202 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
203 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
204 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
205 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
206 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
207 >;
Huang Shijie7a8e5142012-05-25 17:25:35 +0800208 fsl,drive-strength = <0>;
209 fsl,voltage = <1>;
210 fsl,pull-up = <0>;
211 };
212
213 gpmi_status_cfg: gpmi-status-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800214 fsl,pinmux-ids = <
215 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
216 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
217 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
218 >;
Huang Shijie7a8e5142012-05-25 17:25:35 +0800219 fsl,drive-strength = <2>;
220 };
221
Fabio Estevam80d969e2012-06-15 12:35:56 -0300222 auart0_pins_a: auart0@0 {
223 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800224 fsl,pinmux-ids = <
225 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
226 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
227 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
228 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
229 >;
Fabio Estevam80d969e2012-06-15 12:35:56 -0300230 fsl,drive-strength = <0>;
231 fsl,voltage = <1>;
232 fsl,pull-up = <0>;
233 };
234
Marek Vasut8fa62e12012-07-07 21:21:38 +0800235 auart0_2pins_a: auart0-2pins@0 {
236 reg = <0>;
237 fsl,pinmux-ids = <
238 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
239 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
240 >;
241 fsl,drive-strength = <0>;
242 fsl,voltage = <1>;
243 fsl,pull-up = <0>;
244 };
245
Shawn Guo3143bbb2012-07-07 23:12:03 +0800246 auart1_2pins_a: auart1-2pins@0 {
247 reg = <0>;
248 fsl,pinmux-ids = <
249 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
250 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
251 >;
252 fsl,drive-strength = <0>;
253 fsl,voltage = <1>;
254 fsl,pull-up = <0>;
255 };
256
257 auart2_2pins_a: auart2-2pins@0 {
258 reg = <0>;
259 fsl,pinmux-ids = <
260 0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */
261 0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */
262 >;
263 fsl,drive-strength = <0>;
264 fsl,voltage = <1>;
265 fsl,pull-up = <0>;
266 };
267
Fabio Estevam80d969e2012-06-15 12:35:56 -0300268 auart3_pins_a: auart3@0 {
269 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800270 fsl,pinmux-ids = <
271 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
272 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
273 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
274 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
275 >;
Fabio Estevam80d969e2012-06-15 12:35:56 -0300276 fsl,drive-strength = <0>;
277 fsl,voltage = <1>;
278 fsl,pull-up = <0>;
279 };
280
Shawn Guo3143bbb2012-07-07 23:12:03 +0800281 auart3_2pins_a: auart3-2pins@0 {
282 reg = <0>;
283 fsl,pinmux-ids = <
284 0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */
285 0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */
286 >;
287 fsl,drive-strength = <0>;
288 fsl,voltage = <1>;
289 fsl,pull-up = <0>;
290 };
291
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800292 mac0_pins_a: mac0@0 {
293 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800294 fsl,pinmux-ids = <
295 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
296 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
297 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
298 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
299 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
300 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
301 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
302 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
303 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
304 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800305 fsl,drive-strength = <1>;
306 fsl,voltage = <1>;
307 fsl,pull-up = <1>;
308 };
309
310 mac1_pins_a: mac1@0 {
311 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800312 fsl,pinmux-ids = <
313 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
314 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
315 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
316 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
317 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
318 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
319 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800320 fsl,drive-strength = <1>;
321 fsl,voltage = <1>;
322 fsl,pull-up = <1>;
323 };
Shawn Guo35d23042012-05-06 16:33:34 +0800324
325 mmc0_8bit_pins_a: mmc0-8bit@0 {
326 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800327 fsl,pinmux-ids = <
328 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
329 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
330 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
331 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
332 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
333 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
334 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
335 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
336 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
337 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
338 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
339 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800340 fsl,drive-strength = <1>;
341 fsl,voltage = <1>;
342 fsl,pull-up = <1>;
343 };
344
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200345 mmc0_4bit_pins_a: mmc0-4bit@0 {
346 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800347 fsl,pinmux-ids = <
348 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
349 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
350 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
351 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
352 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
353 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
354 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
355 >;
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200356 fsl,drive-strength = <1>;
357 fsl,voltage = <1>;
358 fsl,pull-up = <1>;
359 };
360
Shawn Guo35d23042012-05-06 16:33:34 +0800361 mmc0_cd_cfg: mmc0-cd-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800362 fsl,pinmux-ids = <
363 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
364 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800365 fsl,pull-up = <0>;
366 };
367
368 mmc0_sck_cfg: mmc0-sck-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800369 fsl,pinmux-ids = <
370 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
371 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800372 fsl,drive-strength = <2>;
373 fsl,pull-up = <0>;
374 };
Shawn Guo2a96e392012-05-10 15:02:10 +0800375
376 i2c0_pins_a: i2c0@0 {
377 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800378 fsl,pinmux-ids = <
379 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
380 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
381 >;
Shawn Guo2a96e392012-05-10 15:02:10 +0800382 fsl,drive-strength = <1>;
383 fsl,voltage = <1>;
384 fsl,pull-up = <1>;
385 };
Shawn Guo530f1d42012-05-10 15:03:16 +0800386
387 saif0_pins_a: saif0@0 {
388 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800389 fsl,pinmux-ids = <
390 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
391 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
392 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
393 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
394 >;
Shawn Guo530f1d42012-05-10 15:03:16 +0800395 fsl,drive-strength = <2>;
396 fsl,voltage = <1>;
397 fsl,pull-up = <1>;
398 };
399
400 saif1_pins_a: saif1@0 {
401 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800402 fsl,pinmux-ids = <
403 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
404 >;
Shawn Guo530f1d42012-05-10 15:03:16 +0800405 fsl,drive-strength = <2>;
406 fsl,voltage = <1>;
407 fsl,pull-up = <1>;
408 };
Shawn Guo52f71762012-06-28 11:45:06 +0800409
410 pwm2_pins_a: pwm2@0 {
411 reg = <0>;
412 fsl,pinmux-ids = <
413 0x3120 /* MX28_PAD_PWM2__PWM_2 */
414 >;
415 fsl,drive-strength = <0>;
416 fsl,voltage = <1>;
417 fsl,pull-up = <0>;
418 };
Shawn Guoa915ee42012-06-28 11:45:07 +0800419
420 lcdif_24bit_pins_a: lcdif-24bit@0 {
421 reg = <0>;
422 fsl,pinmux-ids = <
423 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
424 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
425 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
426 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
427 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
428 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
429 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
430 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
431 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
432 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
433 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
434 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
435 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
436 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
437 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
438 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
439 0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */
440 0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */
441 0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */
442 0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */
443 0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */
444 0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */
445 0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */
446 0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */
Shawn Guoa915ee42012-06-28 11:45:07 +0800447 >;
448 fsl,drive-strength = <0>;
449 fsl,voltage = <1>;
450 fsl,pull-up = <0>;
451 };
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800452
453 can0_pins_a: can0@0 {
454 reg = <0>;
455 fsl,pinmux-ids = <
456 0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */
457 0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */
458 >;
459 fsl,drive-strength = <0>;
460 fsl,voltage = <1>;
461 fsl,pull-up = <0>;
462 };
463
464 can1_pins_a: can1@0 {
465 reg = <0>;
466 fsl,pinmux-ids = <
467 0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */
468 0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */
469 >;
470 fsl,drive-strength = <0>;
471 fsl,voltage = <1>;
472 fsl,pull-up = <0>;
473 };
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800474 };
475
476 digctl@8001c000 {
477 reg = <0x8001c000 2000>;
478 interrupts = <89>;
479 status = "disabled";
480 };
481
482 etm@80022000 {
483 reg = <0x80022000 2000>;
484 status = "disabled";
485 };
486
487 dma-apbx@80024000 {
Dong Aisheng84f35702012-05-04 20:12:19 +0800488 compatible = "fsl,imx28-dma-apbx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800489 reg = <0x80024000 2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800490 };
491
492 dcp@80028000 {
493 reg = <0x80028000 2000>;
494 interrupts = <52 53 54>;
495 status = "disabled";
496 };
497
498 pxp@8002a000 {
499 reg = <0x8002a000 2000>;
500 interrupts = <39>;
501 status = "disabled";
502 };
503
504 ocotp@8002c000 {
505 reg = <0x8002c000 2000>;
506 status = "disabled";
507 };
508
509 axi-ahb@8002e000 {
510 reg = <0x8002e000 2000>;
511 status = "disabled";
512 };
513
514 lcdif@80030000 {
Shawn Guoa915ee42012-06-28 11:45:07 +0800515 compatible = "fsl,imx28-lcdif";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800516 reg = <0x80030000 2000>;
517 interrupts = <38 86>;
518 status = "disabled";
519 };
520
521 can0: can@80032000 {
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800522 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800523 reg = <0x80032000 2000>;
524 interrupts = <8>;
525 status = "disabled";
526 };
527
528 can1: can@80034000 {
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800529 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800530 reg = <0x80034000 2000>;
531 interrupts = <9>;
532 status = "disabled";
533 };
534
535 simdbg@8003c000 {
536 reg = <0x8003c000 200>;
537 status = "disabled";
538 };
539
540 simgpmisel@8003c200 {
541 reg = <0x8003c200 100>;
542 status = "disabled";
543 };
544
545 simsspsel@8003c300 {
546 reg = <0x8003c300 100>;
547 status = "disabled";
548 };
549
550 simmemsel@8003c400 {
551 reg = <0x8003c400 100>;
552 status = "disabled";
553 };
554
555 gpiomon@8003c500 {
556 reg = <0x8003c500 100>;
557 status = "disabled";
558 };
559
560 simenet@8003c700 {
561 reg = <0x8003c700 100>;
562 status = "disabled";
563 };
564
565 armjtag@8003c800 {
566 reg = <0x8003c800 100>;
567 status = "disabled";
568 };
569 };
570
571 apbx@80040000 {
572 compatible = "simple-bus";
573 #address-cells = <1>;
574 #size-cells = <1>;
575 reg = <0x80040000 0x40000>;
576 ranges;
577
578 clkctl@80040000 {
579 reg = <0x80040000 2000>;
580 status = "disabled";
581 };
582
583 saif0: saif@80042000 {
Shawn Guo530f1d42012-05-10 15:03:16 +0800584 compatible = "fsl,imx28-saif";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800585 reg = <0x80042000 2000>;
586 interrupts = <59 80>;
Shawn Guo530f1d42012-05-10 15:03:16 +0800587 fsl,saif-dma-channel = <4>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800588 status = "disabled";
589 };
590
591 power@80044000 {
592 reg = <0x80044000 2000>;
593 status = "disabled";
594 };
595
596 saif1: saif@80046000 {
Shawn Guo530f1d42012-05-10 15:03:16 +0800597 compatible = "fsl,imx28-saif";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800598 reg = <0x80046000 2000>;
599 interrupts = <58 81>;
Shawn Guo530f1d42012-05-10 15:03:16 +0800600 fsl,saif-dma-channel = <5>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800601 status = "disabled";
602 };
603
604 lradc@80050000 {
605 reg = <0x80050000 2000>;
606 status = "disabled";
607 };
608
609 spdif@80054000 {
610 reg = <0x80054000 2000>;
611 interrupts = <45 66>;
612 status = "disabled";
613 };
614
615 rtc@80056000 {
Shawn Guof98c9902012-06-28 11:45:05 +0800616 compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800617 reg = <0x80056000 2000>;
Shawn Guof98c9902012-06-28 11:45:05 +0800618 interrupts = <29>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800619 };
620
621 i2c0: i2c@80058000 {
Shawn Guo2a96e392012-05-10 15:02:10 +0800622 #address-cells = <1>;
623 #size-cells = <0>;
624 compatible = "fsl,imx28-i2c";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800625 reg = <0x80058000 2000>;
626 interrupts = <111 68>;
627 status = "disabled";
628 };
629
630 i2c1: i2c@8005a000 {
Shawn Guo2a96e392012-05-10 15:02:10 +0800631 #address-cells = <1>;
632 #size-cells = <0>;
633 compatible = "fsl,imx28-i2c";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800634 reg = <0x8005a000 2000>;
635 interrupts = <110 69>;
636 status = "disabled";
637 };
638
Shawn Guo52f71762012-06-28 11:45:06 +0800639 pwm: pwm@80064000 {
640 compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800641 reg = <0x80064000 2000>;
Shawn Guo52f71762012-06-28 11:45:06 +0800642 #pwm-cells = <2>;
643 fsl,pwm-number = <8>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800644 status = "disabled";
645 };
646
647 timrot@80068000 {
648 reg = <0x80068000 2000>;
649 status = "disabled";
650 };
651
652 auart0: serial@8006a000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300653 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800654 reg = <0x8006a000 0x2000>;
655 interrupts = <112 70 71>;
656 status = "disabled";
657 };
658
659 auart1: serial@8006c000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300660 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800661 reg = <0x8006c000 0x2000>;
662 interrupts = <113 72 73>;
663 status = "disabled";
664 };
665
666 auart2: serial@8006e000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300667 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800668 reg = <0x8006e000 0x2000>;
669 interrupts = <114 74 75>;
670 status = "disabled";
671 };
672
673 auart3: serial@80070000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300674 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800675 reg = <0x80070000 0x2000>;
676 interrupts = <115 76 77>;
677 status = "disabled";
678 };
679
680 auart4: serial@80072000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300681 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800682 reg = <0x80072000 0x2000>;
683 interrupts = <116 78 79>;
684 status = "disabled";
685 };
686
687 duart: serial@80074000 {
688 compatible = "arm,pl011", "arm,primecell";
689 reg = <0x80074000 0x1000>;
690 interrupts = <47>;
691 status = "disabled";
692 };
693
694 usbphy0: usbphy@8007c000 {
695 reg = <0x8007c000 0x2000>;
696 status = "disabled";
697 };
698
699 usbphy1: usbphy@8007e000 {
700 reg = <0x8007e000 0x2000>;
701 status = "disabled";
702 };
703 };
704 };
705
706 ahb@80080000 {
707 compatible = "simple-bus";
708 #address-cells = <1>;
709 #size-cells = <1>;
710 reg = <0x80080000 0x80000>;
711 ranges;
712
713 usbctrl0: usbctrl@80080000 {
714 reg = <0x80080000 0x10000>;
715 status = "disabled";
716 };
717
718 usbctrl1: usbctrl@80090000 {
719 reg = <0x80090000 0x10000>;
720 status = "disabled";
721 };
722
723 dflpt@800c0000 {
724 reg = <0x800c0000 0x10000>;
725 status = "disabled";
726 };
727
728 mac0: ethernet@800f0000 {
729 compatible = "fsl,imx28-fec";
730 reg = <0x800f0000 0x4000>;
731 interrupts = <101>;
732 status = "disabled";
733 };
734
735 mac1: ethernet@800f4000 {
736 compatible = "fsl,imx28-fec";
737 reg = <0x800f4000 0x4000>;
738 interrupts = <102>;
739 status = "disabled";
740 };
741
742 switch@800f8000 {
743 reg = <0x800f8000 0x8000>;
744 status = "disabled";
745 };
746
747 };
748};