blob: faf10ba1ed9ad1dcfcd00dabc26c725cf7e9ad00 [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020022#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010024#include <linux/syscore_ops.h>
Joerg Roedela80dc3e2008-09-11 16:51:41 +020025#include <linux/interrupt.h>
26#include <linux/msi.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020027#include <linux/amd-iommu.h>
Joerg Roedel400a28a2011-11-28 15:11:02 +010028#include <linux/export.h>
Joerg Roedel02f3b3f2012-06-11 17:45:25 +020029#include <acpi/acpi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020030#include <asm/pci-direct.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090031#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010032#include <asm/gart.h>
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +090033#include <asm/x86_init.h>
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -040034#include <asm/iommu_table.h>
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +020035#include <asm/io_apic.h>
Joerg Roedel6b474b82012-06-26 16:46:04 +020036#include <asm/irq_remapping.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020037
38#include "amd_iommu_proto.h"
39#include "amd_iommu_types.h"
Joerg Roedel05152a02012-06-15 16:53:51 +020040#include "irq_remapping.h"
Joerg Roedel403f81d2011-06-14 16:44:25 +020041
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020042/*
43 * definitions for the ACPI scanning code
44 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020045#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020046
47#define ACPI_IVHD_TYPE 0x10
48#define ACPI_IVMD_TYPE_ALL 0x20
49#define ACPI_IVMD_TYPE 0x21
50#define ACPI_IVMD_TYPE_RANGE 0x22
51
52#define IVHD_DEV_ALL 0x01
53#define IVHD_DEV_SELECT 0x02
54#define IVHD_DEV_SELECT_RANGE_START 0x03
55#define IVHD_DEV_RANGE_END 0x04
56#define IVHD_DEV_ALIAS 0x42
57#define IVHD_DEV_ALIAS_RANGE 0x43
58#define IVHD_DEV_EXT_SELECT 0x46
59#define IVHD_DEV_EXT_SELECT_RANGE 0x47
Joerg Roedel6efed632012-06-14 15:52:58 +020060#define IVHD_DEV_SPECIAL 0x48
61
62#define IVHD_SPECIAL_IOAPIC 1
63#define IVHD_SPECIAL_HPET 2
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020064
Joerg Roedel6da73422009-05-04 11:44:38 +020065#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
66#define IVHD_FLAG_PASSPW_EN_MASK 0x02
67#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
68#define IVHD_FLAG_ISOC_EN_MASK 0x08
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020069
70#define IVMD_FLAG_EXCL_RANGE 0x08
71#define IVMD_FLAG_UNITY_MAP 0x01
72
73#define ACPI_DEVFLAG_INITPASS 0x01
74#define ACPI_DEVFLAG_EXTINT 0x02
75#define ACPI_DEVFLAG_NMI 0x04
76#define ACPI_DEVFLAG_SYSMGT1 0x10
77#define ACPI_DEVFLAG_SYSMGT2 0x20
78#define ACPI_DEVFLAG_LINT0 0x40
79#define ACPI_DEVFLAG_LINT1 0x80
80#define ACPI_DEVFLAG_ATSDIS 0x10000000
81
Joerg Roedelb65233a2008-07-11 17:14:21 +020082/*
83 * ACPI table definitions
84 *
85 * These data structures are laid over the table to parse the important values
86 * out of it.
87 */
88
89/*
90 * structure describing one IOMMU in the ACPI table. Typically followed by one
91 * or more ivhd_entrys.
92 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020093struct ivhd_header {
94 u8 type;
95 u8 flags;
96 u16 length;
97 u16 devid;
98 u16 cap_ptr;
99 u64 mmio_phys;
100 u16 pci_seg;
101 u16 info;
102 u32 reserved;
103} __attribute__((packed));
104
Joerg Roedelb65233a2008-07-11 17:14:21 +0200105/*
106 * A device entry describing which devices a specific IOMMU translates and
107 * which requestor ids they use.
108 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200109struct ivhd_entry {
110 u8 type;
111 u16 devid;
112 u8 flags;
113 u32 ext;
114} __attribute__((packed));
115
Joerg Roedelb65233a2008-07-11 17:14:21 +0200116/*
117 * An AMD IOMMU memory definition structure. It defines things like exclusion
118 * ranges for devices and regions that should be unity mapped.
119 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200120struct ivmd_header {
121 u8 type;
122 u8 flags;
123 u16 length;
124 u16 devid;
125 u16 aux;
126 u64 resv;
127 u64 range_start;
128 u64 range_length;
129} __attribute__((packed));
130
Joerg Roedelfefda112009-05-20 12:21:42 +0200131bool amd_iommu_dump;
Joerg Roedel05152a02012-06-15 16:53:51 +0200132bool amd_iommu_irq_remap __read_mostly;
Joerg Roedelfefda112009-05-20 12:21:42 +0200133
Joerg Roedel02f3b3f2012-06-11 17:45:25 +0200134static bool amd_iommu_detected;
Joerg Roedela5235722010-05-11 17:12:33 +0200135static bool __initdata amd_iommu_disabled;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200136
Joerg Roedelb65233a2008-07-11 17:14:21 +0200137u16 amd_iommu_last_bdf; /* largest PCI device id we have
138 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200139LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200140 we find in ACPI */
Dan Carpenter3775d482012-06-27 12:09:18 +0300141u32 amd_iommu_unmap_flush; /* if true, flush on every unmap */
Joerg Roedel928abd22008-06-26 21:27:40 +0200142
Joerg Roedel2e228472008-07-11 17:14:31 +0200143LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200144 system */
145
Joerg Roedelbb527772009-11-20 14:31:51 +0100146/* Array to assign indices to IOMMUs*/
147struct amd_iommu *amd_iommus[MAX_IOMMUS];
148int amd_iommus_present;
149
Joerg Roedel318afd42009-11-23 18:32:38 +0100150/* IOMMUs have a non-present cache? */
151bool amd_iommu_np_cache __read_mostly;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200152bool amd_iommu_iotlb_sup __read_mostly = true;
Joerg Roedel318afd42009-11-23 18:32:38 +0100153
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100154u32 amd_iommu_max_pasids __read_mostly = ~0;
155
Joerg Roedel400a28a2011-11-28 15:11:02 +0100156bool amd_iommu_v2_present __read_mostly;
157
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100158bool amd_iommu_force_isolation __read_mostly;
159
Joerg Roedelb65233a2008-07-11 17:14:21 +0200160/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100161 * List of protection domains - used during resume
162 */
163LIST_HEAD(amd_iommu_pd_list);
164spinlock_t amd_iommu_pd_lock;
165
166/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200167 * Pointer to the device table which is shared by all AMD IOMMUs
168 * it is indexed by the PCI device id or the HT unit id and contains
169 * information about the domain the device belongs to as well as the
170 * page table root pointer.
171 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200172struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200173
174/*
175 * The alias table is a driver specific data structure which contains the
176 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
177 * More than one device can share the same requestor id.
178 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200179u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200180
181/*
182 * The rlookup table is used to find the IOMMU which is responsible
183 * for a specific device. It is also indexed by the PCI device id.
184 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200185struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200186
187/*
Joerg Roedel0ea2c422012-06-15 18:05:20 +0200188 * This table is used to find the irq remapping table for a given device id
189 * quickly.
190 */
191struct irq_remap_table **irq_lookup_table;
192
193/*
Frank Arnolddf805ab2012-08-27 19:21:04 +0200194 * AMD IOMMU allows up to 2^16 different protection domains. This is a bitmap
Joerg Roedelb65233a2008-07-11 17:14:21 +0200195 * to know which ones are already in use.
196 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200197unsigned long *amd_iommu_pd_alloc_bitmap;
198
Joerg Roedelb65233a2008-07-11 17:14:21 +0200199static u32 dev_table_size; /* size of the device table */
200static u32 alias_table_size; /* size of the alias table */
201static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200202
Joerg Roedel2c0ae172012-06-12 15:59:30 +0200203enum iommu_init_state {
204 IOMMU_START_STATE,
205 IOMMU_IVRS_DETECTED,
206 IOMMU_ACPI_FINISHED,
207 IOMMU_ENABLED,
208 IOMMU_PCI_INIT,
209 IOMMU_INTERRUPTS_EN,
210 IOMMU_DMA_OPS,
211 IOMMU_INITIALIZED,
212 IOMMU_NOT_FOUND,
213 IOMMU_INIT_ERROR,
214};
215
216static enum iommu_init_state init_state = IOMMU_START_STATE;
217
Gerard Snitselaarae295142012-03-16 11:38:22 -0700218static int amd_iommu_enable_interrupts(void);
Joerg Roedel2c0ae172012-06-12 15:59:30 +0200219static int __init iommu_go_to_state(enum iommu_init_state state);
Joerg Roedel3d9761e2012-03-15 16:39:21 +0100220
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200221static inline void update_last_devid(u16 devid)
222{
223 if (devid > amd_iommu_last_bdf)
224 amd_iommu_last_bdf = devid;
225}
226
Joerg Roedelc5714842008-07-11 17:14:25 +0200227static inline unsigned long tbl_size(int entry_size)
228{
229 unsigned shift = PAGE_SHIFT +
Neil Turton421f9092009-05-14 14:00:35 +0100230 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
Joerg Roedelc5714842008-07-11 17:14:25 +0200231
232 return 1UL << shift;
233}
234
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400235/* Access to l1 and l2 indexed register spaces */
236
237static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address)
238{
239 u32 val;
240
241 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
242 pci_read_config_dword(iommu->dev, 0xfc, &val);
243 return val;
244}
245
246static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val)
247{
248 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31));
249 pci_write_config_dword(iommu->dev, 0xfc, val);
250 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
251}
252
253static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address)
254{
255 u32 val;
256
257 pci_write_config_dword(iommu->dev, 0xf0, address);
258 pci_read_config_dword(iommu->dev, 0xf4, &val);
259 return val;
260}
261
262static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val)
263{
264 pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8));
265 pci_write_config_dword(iommu->dev, 0xf4, val);
266}
267
Joerg Roedelb65233a2008-07-11 17:14:21 +0200268/****************************************************************************
269 *
270 * AMD IOMMU MMIO register space handling functions
271 *
272 * These functions are used to program the IOMMU device registers in
273 * MMIO space required for that driver.
274 *
275 ****************************************************************************/
276
277/*
278 * This function set the exclusion range in the IOMMU. DMA accesses to the
279 * exclusion range are passed through untranslated
280 */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200281static void iommu_set_exclusion_range(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200282{
283 u64 start = iommu->exclusion_start & PAGE_MASK;
284 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
285 u64 entry;
286
287 if (!iommu->exclusion_start)
288 return;
289
290 entry = start | MMIO_EXCL_ENABLE_MASK;
291 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
292 &entry, sizeof(entry));
293
294 entry = limit;
295 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
296 &entry, sizeof(entry));
297}
298
Joerg Roedelb65233a2008-07-11 17:14:21 +0200299/* Programs the physical address of the device table into the IOMMU hardware */
Jan Beulich6b7f0002012-03-08 08:58:13 +0000300static void iommu_set_device_table(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200301{
Andreas Herrmannf6098912008-10-16 16:27:36 +0200302 u64 entry;
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200303
304 BUG_ON(iommu->mmio_base == NULL);
305
306 entry = virt_to_phys(amd_iommu_dev_table);
307 entry |= (dev_table_size >> 12) - 1;
308 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
309 &entry, sizeof(entry));
310}
311
Joerg Roedelb65233a2008-07-11 17:14:21 +0200312/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200313static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200314{
315 u32 ctrl;
316
317 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
318 ctrl |= (1 << bit);
319 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
320}
321
Joerg Roedelca0207112009-10-28 18:02:26 +0100322static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200323{
324 u32 ctrl;
325
Joerg Roedel199d0d52008-09-17 16:45:59 +0200326 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200327 ctrl &= ~(1 << bit);
328 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
329}
330
Joerg Roedel1456e9d2011-12-22 14:51:53 +0100331static void iommu_set_inv_tlb_timeout(struct amd_iommu *iommu, int timeout)
332{
333 u32 ctrl;
334
335 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
336 ctrl &= ~CTRL_INV_TO_MASK;
337 ctrl |= (timeout << CONTROL_INV_TIMEOUT) & CTRL_INV_TO_MASK;
338 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
339}
340
Joerg Roedelb65233a2008-07-11 17:14:21 +0200341/* Function to enable the hardware */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200342static void iommu_enable(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200343{
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200344 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200345}
346
Joerg Roedel92ac4322009-05-19 19:06:27 +0200347static void iommu_disable(struct amd_iommu *iommu)
Joerg Roedel126c52b2008-09-09 16:47:35 +0200348{
Chris Wrighta8c485b2009-06-15 15:53:45 +0200349 /* Disable command buffer */
350 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
351
352 /* Disable event logging and event interrupts */
353 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
354 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
355
356 /* Disable IOMMU hardware itself */
Joerg Roedel92ac4322009-05-19 19:06:27 +0200357 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
Joerg Roedel126c52b2008-09-09 16:47:35 +0200358}
359
Joerg Roedelb65233a2008-07-11 17:14:21 +0200360/*
361 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
362 * the system has one.
363 */
Joerg Roedel98f1ad22012-07-06 13:28:37 +0200364static u8 __iomem * __init iommu_map_mmio_space(u64 address)
Joerg Roedel6c567472008-06-26 21:27:43 +0200365{
Joerg Roedele82752d2010-05-28 14:26:48 +0200366 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu")) {
367 pr_err("AMD-Vi: Can not reserve memory region %llx for mmio\n",
368 address);
369 pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n");
Joerg Roedel6c567472008-06-26 21:27:43 +0200370 return NULL;
Joerg Roedele82752d2010-05-28 14:26:48 +0200371 }
Joerg Roedel6c567472008-06-26 21:27:43 +0200372
Joerg Roedel98f1ad22012-07-06 13:28:37 +0200373 return (u8 __iomem *)ioremap_nocache(address, MMIO_REGION_LENGTH);
Joerg Roedel6c567472008-06-26 21:27:43 +0200374}
375
376static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
377{
378 if (iommu->mmio_base)
379 iounmap(iommu->mmio_base);
380 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
381}
382
Joerg Roedelb65233a2008-07-11 17:14:21 +0200383/****************************************************************************
384 *
385 * The functions below belong to the first pass of AMD IOMMU ACPI table
386 * parsing. In this pass we try to find out the highest device id this
387 * code has to handle. Upon this information the size of the shared data
388 * structures is determined later.
389 *
390 ****************************************************************************/
391
392/*
Joerg Roedelb514e552008-09-17 17:14:27 +0200393 * This function calculates the length of a given IVHD entry
394 */
395static inline int ivhd_entry_length(u8 *ivhd)
396{
397 return 0x04 << (*ivhd >> 6);
398}
399
400/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200401 * This function reads the last device id the IOMMU has to handle from the PCI
402 * capability header for this IOMMU
403 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200404static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
405{
406 u32 cap;
407
408 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200409 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200410
411 return 0;
412}
413
Joerg Roedelb65233a2008-07-11 17:14:21 +0200414/*
415 * After reading the highest device id from the IOMMU PCI capability header
416 * this function looks if there is a higher device id defined in the ACPI table
417 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200418static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
419{
420 u8 *p = (void *)h, *end = (void *)h;
421 struct ivhd_entry *dev;
422
423 p += sizeof(*h);
424 end += h->length;
425
426 find_last_devid_on_pci(PCI_BUS(h->devid),
427 PCI_SLOT(h->devid),
428 PCI_FUNC(h->devid),
429 h->cap_ptr);
430
431 while (p < end) {
432 dev = (struct ivhd_entry *)p;
433 switch (dev->type) {
434 case IVHD_DEV_SELECT:
435 case IVHD_DEV_RANGE_END:
436 case IVHD_DEV_ALIAS:
437 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200438 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200439 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200440 break;
441 default:
442 break;
443 }
Joerg Roedelb514e552008-09-17 17:14:27 +0200444 p += ivhd_entry_length(p);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200445 }
446
447 WARN_ON(p != end);
448
449 return 0;
450}
451
Joerg Roedelb65233a2008-07-11 17:14:21 +0200452/*
453 * Iterate over all IVHD entries in the ACPI table and find the highest device
454 * id which we need to handle. This is the first of three functions which parse
455 * the ACPI table. So we check the checksum here.
456 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200457static int __init find_last_devid_acpi(struct acpi_table_header *table)
458{
459 int i;
460 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
461 struct ivhd_header *h;
462
463 /*
464 * Validate checksum here so we don't need to do it when
465 * we actually parse the table
466 */
467 for (i = 0; i < table->length; ++i)
468 checksum += p[i];
Joerg Roedel02f3b3f2012-06-11 17:45:25 +0200469 if (checksum != 0)
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200470 /* ACPI table corrupt */
Joerg Roedel02f3b3f2012-06-11 17:45:25 +0200471 return -ENODEV;
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200472
473 p += IVRS_HEADER_LENGTH;
474
475 end += table->length;
476 while (p < end) {
477 h = (struct ivhd_header *)p;
478 switch (h->type) {
479 case ACPI_IVHD_TYPE:
480 find_last_devid_from_ivhd(h);
481 break;
482 default:
483 break;
484 }
485 p += h->length;
486 }
487 WARN_ON(p != end);
488
489 return 0;
490}
491
Joerg Roedelb65233a2008-07-11 17:14:21 +0200492/****************************************************************************
493 *
Frank Arnolddf805ab2012-08-27 19:21:04 +0200494 * The following functions belong to the code path which parses the ACPI table
Joerg Roedelb65233a2008-07-11 17:14:21 +0200495 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
496 * data structures, initialize the device/alias/rlookup table and also
497 * basically initialize the hardware.
498 *
499 ****************************************************************************/
500
501/*
502 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
503 * write commands to that buffer later and the IOMMU will execute them
504 * asynchronously
505 */
Joerg Roedelb36ca912008-06-26 21:27:45 +0200506static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
507{
Joerg Roedeld0312b22008-07-11 17:14:29 +0200508 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelb36ca912008-06-26 21:27:45 +0200509 get_order(CMD_BUFFER_SIZE));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200510
511 if (cmd_buf == NULL)
512 return NULL;
513
Chris Wright549c90d2010-04-02 18:27:53 -0700514 iommu->cmd_buf_size = CMD_BUFFER_SIZE | CMD_BUFFER_UNINITIALIZED;
Joerg Roedelb36ca912008-06-26 21:27:45 +0200515
Joerg Roedel58492e12009-05-04 18:41:16 +0200516 return cmd_buf;
517}
518
519/*
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200520 * This function resets the command buffer if the IOMMU stopped fetching
521 * commands from it.
522 */
523void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
524{
525 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
526
527 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
528 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
529
530 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
531}
532
533/*
Joerg Roedel58492e12009-05-04 18:41:16 +0200534 * This function writes the command buffer address to the hardware and
535 * enables it.
536 */
537static void iommu_enable_command_buffer(struct amd_iommu *iommu)
538{
539 u64 entry;
540
541 BUG_ON(iommu->cmd_buf == NULL);
542
543 entry = (u64)virt_to_phys(iommu->cmd_buf);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200544 entry |= MMIO_CMD_SIZE_512;
Joerg Roedel58492e12009-05-04 18:41:16 +0200545
Joerg Roedelb36ca912008-06-26 21:27:45 +0200546 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
Joerg Roedel58492e12009-05-04 18:41:16 +0200547 &entry, sizeof(entry));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200548
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200549 amd_iommu_reset_cmd_buffer(iommu);
Chris Wright549c90d2010-04-02 18:27:53 -0700550 iommu->cmd_buf_size &= ~(CMD_BUFFER_UNINITIALIZED);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200551}
552
553static void __init free_command_buffer(struct amd_iommu *iommu)
554{
Joerg Roedel23c17132008-09-17 17:18:17 +0200555 free_pages((unsigned long)iommu->cmd_buf,
Chris Wright549c90d2010-04-02 18:27:53 -0700556 get_order(iommu->cmd_buf_size & ~(CMD_BUFFER_UNINITIALIZED)));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200557}
558
Joerg Roedel335503e2008-09-05 14:29:07 +0200559/* allocates the memory where the IOMMU will log its events to */
560static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
561{
Joerg Roedel335503e2008-09-05 14:29:07 +0200562 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
563 get_order(EVT_BUFFER_SIZE));
564
565 if (iommu->evt_buf == NULL)
566 return NULL;
567
Joerg Roedel1bc6f832009-07-02 18:32:05 +0200568 iommu->evt_buf_size = EVT_BUFFER_SIZE;
569
Joerg Roedel58492e12009-05-04 18:41:16 +0200570 return iommu->evt_buf;
571}
572
573static void iommu_enable_event_buffer(struct amd_iommu *iommu)
574{
575 u64 entry;
576
577 BUG_ON(iommu->evt_buf == NULL);
578
Joerg Roedel335503e2008-09-05 14:29:07 +0200579 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
Joerg Roedel58492e12009-05-04 18:41:16 +0200580
Joerg Roedel335503e2008-09-05 14:29:07 +0200581 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
582 &entry, sizeof(entry));
583
Joerg Roedel090672072009-06-15 16:06:48 +0200584 /* set head and tail to zero manually */
585 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
586 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
587
Joerg Roedel58492e12009-05-04 18:41:16 +0200588 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
Joerg Roedel335503e2008-09-05 14:29:07 +0200589}
590
591static void __init free_event_buffer(struct amd_iommu *iommu)
592{
593 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
594}
595
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100596/* allocates the memory where the IOMMU will log its events to */
597static u8 * __init alloc_ppr_log(struct amd_iommu *iommu)
598{
599 iommu->ppr_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
600 get_order(PPR_LOG_SIZE));
601
602 if (iommu->ppr_log == NULL)
603 return NULL;
604
605 return iommu->ppr_log;
606}
607
608static void iommu_enable_ppr_log(struct amd_iommu *iommu)
609{
610 u64 entry;
611
612 if (iommu->ppr_log == NULL)
613 return;
614
615 entry = (u64)virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512;
616
617 memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET,
618 &entry, sizeof(entry));
619
620 /* set head and tail to zero manually */
621 writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
622 writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
623
624 iommu_feature_enable(iommu, CONTROL_PPFLOG_EN);
625 iommu_feature_enable(iommu, CONTROL_PPR_EN);
626}
627
628static void __init free_ppr_log(struct amd_iommu *iommu)
629{
630 if (iommu->ppr_log == NULL)
631 return;
632
633 free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE));
634}
635
Joerg Roedelcbc33a92011-11-25 11:41:31 +0100636static void iommu_enable_gt(struct amd_iommu *iommu)
637{
638 if (!iommu_feature(iommu, FEATURE_GT))
639 return;
640
641 iommu_feature_enable(iommu, CONTROL_GT_EN);
642}
643
Joerg Roedelb65233a2008-07-11 17:14:21 +0200644/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200645static void set_dev_entry_bit(u16 devid, u8 bit)
646{
Joerg Roedelee6c2862011-11-09 12:06:03 +0100647 int i = (bit >> 6) & 0x03;
648 int _bit = bit & 0x3f;
Joerg Roedel3566b772008-06-26 21:27:46 +0200649
Joerg Roedelee6c2862011-11-09 12:06:03 +0100650 amd_iommu_dev_table[devid].data[i] |= (1UL << _bit);
Joerg Roedel3566b772008-06-26 21:27:46 +0200651}
652
Joerg Roedelc5cca142009-10-09 18:31:20 +0200653static int get_dev_entry_bit(u16 devid, u8 bit)
654{
Joerg Roedelee6c2862011-11-09 12:06:03 +0100655 int i = (bit >> 6) & 0x03;
656 int _bit = bit & 0x3f;
Joerg Roedelc5cca142009-10-09 18:31:20 +0200657
Joerg Roedelee6c2862011-11-09 12:06:03 +0100658 return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit;
Joerg Roedelc5cca142009-10-09 18:31:20 +0200659}
660
661
662void amd_iommu_apply_erratum_63(u16 devid)
663{
664 int sysmgt;
665
666 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
667 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
668
669 if (sysmgt == 0x01)
670 set_dev_entry_bit(devid, DEV_ENTRY_IW);
671}
672
Joerg Roedel5ff47892008-07-14 20:11:18 +0200673/* Writes the specific IOMMU for a device into the rlookup table */
674static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
675{
676 amd_iommu_rlookup_table[devid] = iommu;
677}
678
Joerg Roedelb65233a2008-07-11 17:14:21 +0200679/*
680 * This function takes the device specific flags read from the ACPI
681 * table and sets up the device table entry with that information
682 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200683static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
684 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200685{
686 if (flags & ACPI_DEVFLAG_INITPASS)
687 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
688 if (flags & ACPI_DEVFLAG_EXTINT)
689 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
690 if (flags & ACPI_DEVFLAG_NMI)
691 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
692 if (flags & ACPI_DEVFLAG_SYSMGT1)
693 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
694 if (flags & ACPI_DEVFLAG_SYSMGT2)
695 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
696 if (flags & ACPI_DEVFLAG_LINT0)
697 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
698 if (flags & ACPI_DEVFLAG_LINT1)
699 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200700
Joerg Roedelc5cca142009-10-09 18:31:20 +0200701 amd_iommu_apply_erratum_63(devid);
702
Joerg Roedel5ff47892008-07-14 20:11:18 +0200703 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200704}
705
Joerg Roedel6efed632012-06-14 15:52:58 +0200706static int add_special_device(u8 type, u8 id, u16 devid)
707{
708 struct devid_map *entry;
709 struct list_head *list;
710
711 if (type != IVHD_SPECIAL_IOAPIC && type != IVHD_SPECIAL_HPET)
712 return -EINVAL;
713
714 entry = kzalloc(sizeof(*entry), GFP_KERNEL);
715 if (!entry)
716 return -ENOMEM;
717
718 entry->id = id;
719 entry->devid = devid;
720
721 if (type == IVHD_SPECIAL_IOAPIC)
722 list = &ioapic_map;
723 else
724 list = &hpet_map;
725
726 list_add_tail(&entry->list, list);
727
728 return 0;
729}
730
Joerg Roedelb65233a2008-07-11 17:14:21 +0200731/*
Frank Arnolddf805ab2012-08-27 19:21:04 +0200732 * Reads the device exclusion range from ACPI and initializes the IOMMU with
Joerg Roedelb65233a2008-07-11 17:14:21 +0200733 * it
734 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200735static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
736{
737 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
738
739 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
740 return;
741
742 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200743 /*
744 * We only can configure exclusion ranges per IOMMU, not
745 * per device. But we can enable the exclusion range per
746 * device. This is done here
747 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200748 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
749 iommu->exclusion_start = m->range_start;
750 iommu->exclusion_length = m->range_length;
751 }
752}
753
Joerg Roedelb65233a2008-07-11 17:14:21 +0200754/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200755 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
756 * initializes the hardware and our data structures with it.
757 */
Joerg Roedel6efed632012-06-14 15:52:58 +0200758static int __init init_iommu_from_acpi(struct amd_iommu *iommu,
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200759 struct ivhd_header *h)
760{
761 u8 *p = (u8 *)h;
762 u8 *end = p, flags = 0;
Joerg Roedel0de66d52011-06-06 16:04:02 +0200763 u16 devid = 0, devid_start = 0, devid_to = 0;
764 u32 dev_i, ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200765 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200766 struct ivhd_entry *e;
767
768 /*
Joerg Roedele9bf5192010-09-20 14:33:07 +0200769 * First save the recommended feature enable bits from ACPI
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200770 */
Joerg Roedele9bf5192010-09-20 14:33:07 +0200771 iommu->acpi_flags = h->flags;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200772
773 /*
774 * Done. Now parse the device entries
775 */
776 p += sizeof(struct ivhd_header);
777 end += h->length;
778
Joerg Roedel42a698f2009-05-20 15:41:28 +0200779
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200780 while (p < end) {
781 e = (struct ivhd_entry *)p;
782 switch (e->type) {
783 case IVHD_DEV_ALL:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200784
785 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
786 " last device %02x:%02x.%x flags: %02x\n",
787 PCI_BUS(iommu->first_device),
788 PCI_SLOT(iommu->first_device),
789 PCI_FUNC(iommu->first_device),
790 PCI_BUS(iommu->last_device),
791 PCI_SLOT(iommu->last_device),
792 PCI_FUNC(iommu->last_device),
793 e->flags);
794
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200795 for (dev_i = iommu->first_device;
796 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200797 set_dev_entry_from_acpi(iommu, dev_i,
798 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200799 break;
800 case IVHD_DEV_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200801
802 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
803 "flags: %02x\n",
804 PCI_BUS(e->devid),
805 PCI_SLOT(e->devid),
806 PCI_FUNC(e->devid),
807 e->flags);
808
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200809 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200810 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200811 break;
812 case IVHD_DEV_SELECT_RANGE_START:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200813
814 DUMP_printk(" DEV_SELECT_RANGE_START\t "
815 "devid: %02x:%02x.%x flags: %02x\n",
816 PCI_BUS(e->devid),
817 PCI_SLOT(e->devid),
818 PCI_FUNC(e->devid),
819 e->flags);
820
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200821 devid_start = e->devid;
822 flags = e->flags;
823 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200824 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200825 break;
826 case IVHD_DEV_ALIAS:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200827
828 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
829 "flags: %02x devid_to: %02x:%02x.%x\n",
830 PCI_BUS(e->devid),
831 PCI_SLOT(e->devid),
832 PCI_FUNC(e->devid),
833 e->flags,
834 PCI_BUS(e->ext >> 8),
835 PCI_SLOT(e->ext >> 8),
836 PCI_FUNC(e->ext >> 8));
837
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200838 devid = e->devid;
839 devid_to = e->ext >> 8;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200840 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
Neil Turton7455aab2009-05-14 14:08:11 +0100841 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200842 amd_iommu_alias_table[devid] = devid_to;
843 break;
844 case IVHD_DEV_ALIAS_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200845
846 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
847 "devid: %02x:%02x.%x flags: %02x "
848 "devid_to: %02x:%02x.%x\n",
849 PCI_BUS(e->devid),
850 PCI_SLOT(e->devid),
851 PCI_FUNC(e->devid),
852 e->flags,
853 PCI_BUS(e->ext >> 8),
854 PCI_SLOT(e->ext >> 8),
855 PCI_FUNC(e->ext >> 8));
856
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200857 devid_start = e->devid;
858 flags = e->flags;
859 devid_to = e->ext >> 8;
860 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200861 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200862 break;
863 case IVHD_DEV_EXT_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200864
865 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
866 "flags: %02x ext: %08x\n",
867 PCI_BUS(e->devid),
868 PCI_SLOT(e->devid),
869 PCI_FUNC(e->devid),
870 e->flags, e->ext);
871
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200872 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200873 set_dev_entry_from_acpi(iommu, devid, e->flags,
874 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200875 break;
876 case IVHD_DEV_EXT_SELECT_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200877
878 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
879 "%02x:%02x.%x flags: %02x ext: %08x\n",
880 PCI_BUS(e->devid),
881 PCI_SLOT(e->devid),
882 PCI_FUNC(e->devid),
883 e->flags, e->ext);
884
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200885 devid_start = e->devid;
886 flags = e->flags;
887 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200888 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200889 break;
890 case IVHD_DEV_RANGE_END:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200891
892 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
893 PCI_BUS(e->devid),
894 PCI_SLOT(e->devid),
895 PCI_FUNC(e->devid));
896
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200897 devid = e->devid;
898 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200899 if (alias) {
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200900 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200901 set_dev_entry_from_acpi(iommu,
902 devid_to, flags, ext_flags);
903 }
904 set_dev_entry_from_acpi(iommu, dev_i,
905 flags, ext_flags);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200906 }
907 break;
Joerg Roedel6efed632012-06-14 15:52:58 +0200908 case IVHD_DEV_SPECIAL: {
909 u8 handle, type;
910 const char *var;
911 u16 devid;
912 int ret;
913
914 handle = e->ext & 0xff;
915 devid = (e->ext >> 8) & 0xffff;
916 type = (e->ext >> 24) & 0xff;
917
918 if (type == IVHD_SPECIAL_IOAPIC)
919 var = "IOAPIC";
920 else if (type == IVHD_SPECIAL_HPET)
921 var = "HPET";
922 else
923 var = "UNKNOWN";
924
925 DUMP_printk(" DEV_SPECIAL(%s[%d])\t\tdevid: %02x:%02x.%x\n",
926 var, (int)handle,
927 PCI_BUS(devid),
928 PCI_SLOT(devid),
929 PCI_FUNC(devid));
930
931 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
932 ret = add_special_device(type, handle, devid);
933 if (ret)
934 return ret;
935 break;
936 }
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200937 default:
938 break;
939 }
940
Joerg Roedelb514e552008-09-17 17:14:27 +0200941 p += ivhd_entry_length(p);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200942 }
Joerg Roedel6efed632012-06-14 15:52:58 +0200943
944 return 0;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200945}
946
Joerg Roedelb65233a2008-07-11 17:14:21 +0200947/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200948static int __init init_iommu_devices(struct amd_iommu *iommu)
949{
Joerg Roedel0de66d52011-06-06 16:04:02 +0200950 u32 i;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200951
952 for (i = iommu->first_device; i <= iommu->last_device; ++i)
953 set_iommu_for_device(iommu, i);
954
955 return 0;
956}
957
Joerg Roedele47d4022008-06-26 21:27:48 +0200958static void __init free_iommu_one(struct amd_iommu *iommu)
959{
960 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +0200961 free_event_buffer(iommu);
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100962 free_ppr_log(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +0200963 iommu_unmap_mmio_space(iommu);
964}
965
966static void __init free_iommu_all(void)
967{
968 struct amd_iommu *iommu, *next;
969
Joerg Roedel3bd22172009-05-04 15:06:20 +0200970 for_each_iommu_safe(iommu, next) {
Joerg Roedele47d4022008-06-26 21:27:48 +0200971 list_del(&iommu->list);
972 free_iommu_one(iommu);
973 kfree(iommu);
974 }
975}
976
Joerg Roedelb65233a2008-07-11 17:14:21 +0200977/*
Suravee Suthikulpanit318fe782013-01-24 13:17:53 -0600978 * Family15h Model 10h-1fh erratum 746 (IOMMU Logging May Stall Translations)
979 * Workaround:
980 * BIOS should disable L2B micellaneous clock gating by setting
981 * L2_L2B_CK_GATE_CONTROL[CKGateL2BMiscDisable](D0F2xF4_x90[2]) = 1b
982 */
983static void __init amd_iommu_erratum_746_workaround(struct amd_iommu *iommu)
984{
985 u32 value;
986
987 if ((boot_cpu_data.x86 != 0x15) ||
988 (boot_cpu_data.x86_model < 0x10) ||
989 (boot_cpu_data.x86_model > 0x1f))
990 return;
991
992 pci_write_config_dword(iommu->dev, 0xf0, 0x90);
993 pci_read_config_dword(iommu->dev, 0xf4, &value);
994
995 if (value & BIT(2))
996 return;
997
998 /* Select NB indirect register 0x90 and enable writing */
999 pci_write_config_dword(iommu->dev, 0xf0, 0x90 | (1 << 8));
1000
1001 pci_write_config_dword(iommu->dev, 0xf4, value | 0x4);
1002 pr_info("AMD-Vi: Applying erratum 746 workaround for IOMMU at %s\n",
1003 dev_name(&iommu->dev->dev));
1004
1005 /* Clear the enable writing bit */
1006 pci_write_config_dword(iommu->dev, 0xf0, 0x90);
1007}
1008
1009/*
Joerg Roedelb65233a2008-07-11 17:14:21 +02001010 * This function clues the initialization function for one IOMMU
1011 * together and also allocates the command buffer and programs the
1012 * hardware. It does NOT enable the IOMMU. This is done afterwards.
1013 */
Joerg Roedele47d4022008-06-26 21:27:48 +02001014static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
1015{
Joerg Roedel6efed632012-06-14 15:52:58 +02001016 int ret;
1017
Joerg Roedele47d4022008-06-26 21:27:48 +02001018 spin_lock_init(&iommu->lock);
Joerg Roedelbb527772009-11-20 14:31:51 +01001019
1020 /* Add IOMMU to internal data structures */
Joerg Roedele47d4022008-06-26 21:27:48 +02001021 list_add_tail(&iommu->list, &amd_iommu_list);
Joerg Roedelbb527772009-11-20 14:31:51 +01001022 iommu->index = amd_iommus_present++;
1023
1024 if (unlikely(iommu->index >= MAX_IOMMUS)) {
1025 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
1026 return -ENOSYS;
1027 }
1028
1029 /* Index is fine - add IOMMU to the array */
1030 amd_iommus[iommu->index] = iommu;
Joerg Roedele47d4022008-06-26 21:27:48 +02001031
1032 /*
1033 * Copy data from ACPI table entry to the iommu struct
1034 */
Joerg Roedel23c742d2012-06-12 11:47:34 +02001035 iommu->devid = h->devid;
Joerg Roedele47d4022008-06-26 21:27:48 +02001036 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +02001037 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +02001038 iommu->mmio_phys = h->mmio_phys;
1039 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
1040 if (!iommu->mmio_base)
1041 return -ENOMEM;
1042
Joerg Roedele47d4022008-06-26 21:27:48 +02001043 iommu->cmd_buf = alloc_command_buffer(iommu);
1044 if (!iommu->cmd_buf)
1045 return -ENOMEM;
1046
Joerg Roedel335503e2008-09-05 14:29:07 +02001047 iommu->evt_buf = alloc_event_buffer(iommu);
1048 if (!iommu->evt_buf)
1049 return -ENOMEM;
1050
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001051 iommu->int_enabled = false;
1052
Joerg Roedel6efed632012-06-14 15:52:58 +02001053 ret = init_iommu_from_acpi(iommu, h);
1054 if (ret)
1055 return ret;
Joerg Roedelf6fec002012-06-21 16:51:25 +02001056
1057 /*
1058 * Make sure IOMMU is not considered to translate itself. The IVRS
1059 * table tells us so, but this is a lie!
1060 */
1061 amd_iommu_rlookup_table[iommu->devid] = NULL;
1062
Joerg Roedele47d4022008-06-26 21:27:48 +02001063 init_iommu_devices(iommu);
1064
Joerg Roedel23c742d2012-06-12 11:47:34 +02001065 return 0;
Joerg Roedele47d4022008-06-26 21:27:48 +02001066}
1067
Joerg Roedelb65233a2008-07-11 17:14:21 +02001068/*
1069 * Iterates over all IOMMU entries in the ACPI table, allocates the
1070 * IOMMU structure and initializes it with init_iommu_one()
1071 */
Joerg Roedele47d4022008-06-26 21:27:48 +02001072static int __init init_iommu_all(struct acpi_table_header *table)
1073{
1074 u8 *p = (u8 *)table, *end = (u8 *)table;
1075 struct ivhd_header *h;
1076 struct amd_iommu *iommu;
1077 int ret;
1078
Joerg Roedele47d4022008-06-26 21:27:48 +02001079 end += table->length;
1080 p += IVRS_HEADER_LENGTH;
1081
1082 while (p < end) {
1083 h = (struct ivhd_header *)p;
1084 switch (*p) {
1085 case ACPI_IVHD_TYPE:
Joerg Roedel9c720412009-05-20 13:53:57 +02001086
Joerg Roedelae908c22009-09-01 16:52:16 +02001087 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
Joerg Roedel9c720412009-05-20 13:53:57 +02001088 "seg: %d flags: %01x info %04x\n",
1089 PCI_BUS(h->devid), PCI_SLOT(h->devid),
1090 PCI_FUNC(h->devid), h->cap_ptr,
1091 h->pci_seg, h->flags, h->info);
1092 DUMP_printk(" mmio-addr: %016llx\n",
1093 h->mmio_phys);
1094
Joerg Roedele47d4022008-06-26 21:27:48 +02001095 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001096 if (iommu == NULL)
1097 return -ENOMEM;
Joerg Roedel3551a702010-03-01 13:52:19 +01001098
Joerg Roedele47d4022008-06-26 21:27:48 +02001099 ret = init_iommu_one(iommu, h);
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001100 if (ret)
1101 return ret;
Joerg Roedele47d4022008-06-26 21:27:48 +02001102 break;
1103 default:
1104 break;
1105 }
1106 p += h->length;
1107
1108 }
1109 WARN_ON(p != end);
1110
1111 return 0;
1112}
1113
Joerg Roedel23c742d2012-06-12 11:47:34 +02001114static int iommu_init_pci(struct amd_iommu *iommu)
1115{
1116 int cap_ptr = iommu->cap_ptr;
1117 u32 range, misc, low, high;
1118
1119 iommu->dev = pci_get_bus_and_slot(PCI_BUS(iommu->devid),
1120 iommu->devid & 0xff);
1121 if (!iommu->dev)
1122 return -ENODEV;
1123
1124 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
1125 &iommu->cap);
1126 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
1127 &range);
1128 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
1129 &misc);
1130
1131 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
1132 MMIO_GET_FD(range));
1133 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
1134 MMIO_GET_LD(range));
1135
1136 if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB)))
1137 amd_iommu_iotlb_sup = false;
1138
1139 /* read extended feature bits */
1140 low = readl(iommu->mmio_base + MMIO_EXT_FEATURES);
1141 high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4);
1142
1143 iommu->features = ((u64)high << 32) | low;
1144
1145 if (iommu_feature(iommu, FEATURE_GT)) {
1146 int glxval;
1147 u32 pasids;
1148 u64 shift;
1149
1150 shift = iommu->features & FEATURE_PASID_MASK;
1151 shift >>= FEATURE_PASID_SHIFT;
1152 pasids = (1 << shift);
1153
1154 amd_iommu_max_pasids = min(amd_iommu_max_pasids, pasids);
1155
1156 glxval = iommu->features & FEATURE_GLXVAL_MASK;
1157 glxval >>= FEATURE_GLXVAL_SHIFT;
1158
1159 if (amd_iommu_max_glx_val == -1)
1160 amd_iommu_max_glx_val = glxval;
1161 else
1162 amd_iommu_max_glx_val = min(amd_iommu_max_glx_val, glxval);
1163 }
1164
1165 if (iommu_feature(iommu, FEATURE_GT) &&
1166 iommu_feature(iommu, FEATURE_PPR)) {
1167 iommu->is_iommu_v2 = true;
1168 amd_iommu_v2_present = true;
1169 }
1170
1171 if (iommu_feature(iommu, FEATURE_PPR)) {
1172 iommu->ppr_log = alloc_ppr_log(iommu);
1173 if (!iommu->ppr_log)
1174 return -ENOMEM;
1175 }
1176
1177 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
1178 amd_iommu_np_cache = true;
1179
1180 if (is_rd890_iommu(iommu->dev)) {
1181 int i, j;
1182
1183 iommu->root_pdev = pci_get_bus_and_slot(iommu->dev->bus->number,
1184 PCI_DEVFN(0, 0));
1185
1186 /*
1187 * Some rd890 systems may not be fully reconfigured by the
1188 * BIOS, so it's necessary for us to store this information so
1189 * it can be reprogrammed on resume
1190 */
1191 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4,
1192 &iommu->stored_addr_lo);
1193 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8,
1194 &iommu->stored_addr_hi);
1195
1196 /* Low bit locks writes to configuration space */
1197 iommu->stored_addr_lo &= ~1;
1198
1199 for (i = 0; i < 6; i++)
1200 for (j = 0; j < 0x12; j++)
1201 iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j);
1202
1203 for (i = 0; i < 0x83; i++)
1204 iommu->stored_l2[i] = iommu_read_l2(iommu, i);
1205 }
1206
Suravee Suthikulpanit318fe782013-01-24 13:17:53 -06001207 amd_iommu_erratum_746_workaround(iommu);
1208
Joerg Roedel23c742d2012-06-12 11:47:34 +02001209 return pci_enable_device(iommu->dev);
1210}
1211
Joerg Roedel4d121c32012-06-14 12:21:55 +02001212static void print_iommu_info(void)
1213{
1214 static const char * const feat_str[] = {
1215 "PreF", "PPR", "X2APIC", "NX", "GT", "[5]",
1216 "IA", "GA", "HE", "PC"
1217 };
1218 struct amd_iommu *iommu;
1219
1220 for_each_iommu(iommu) {
1221 int i;
1222
1223 pr_info("AMD-Vi: Found IOMMU at %s cap 0x%hx\n",
1224 dev_name(&iommu->dev->dev), iommu->cap_ptr);
1225
1226 if (iommu->cap & (1 << IOMMU_CAP_EFR)) {
1227 pr_info("AMD-Vi: Extended features: ");
Joerg Roedel2bd5ed02012-08-10 11:34:08 +02001228 for (i = 0; i < ARRAY_SIZE(feat_str); ++i) {
Joerg Roedel4d121c32012-06-14 12:21:55 +02001229 if (iommu_feature(iommu, (1ULL << i)))
1230 pr_cont(" %s", feat_str[i]);
1231 }
Joerg Roedel4d121c32012-06-14 12:21:55 +02001232 pr_cont("\n");
Borislav Petkov500c25e2012-09-28 16:22:26 +02001233 }
Joerg Roedel4d121c32012-06-14 12:21:55 +02001234 }
Joerg Roedelebe60bb2012-07-02 18:36:03 +02001235 if (irq_remapping_enabled)
1236 pr_info("AMD-Vi: Interrupt remapping enabled\n");
Joerg Roedel4d121c32012-06-14 12:21:55 +02001237}
1238
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001239static int __init amd_iommu_init_pci(void)
Joerg Roedel23c742d2012-06-12 11:47:34 +02001240{
1241 struct amd_iommu *iommu;
1242 int ret = 0;
1243
1244 for_each_iommu(iommu) {
1245 ret = iommu_init_pci(iommu);
1246 if (ret)
1247 break;
1248 }
1249
Joerg Roedel23c742d2012-06-12 11:47:34 +02001250 ret = amd_iommu_init_devices();
1251
Joerg Roedel4d121c32012-06-14 12:21:55 +02001252 print_iommu_info();
1253
Joerg Roedel23c742d2012-06-12 11:47:34 +02001254 return ret;
1255}
1256
Joerg Roedelb65233a2008-07-11 17:14:21 +02001257/****************************************************************************
1258 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001259 * The following functions initialize the MSI interrupts for all IOMMUs
Frank Arnolddf805ab2012-08-27 19:21:04 +02001260 * in the system. It's a bit challenging because there could be multiple
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001261 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
1262 * pci_dev.
1263 *
1264 ****************************************************************************/
1265
Joerg Roedel9f800de2009-11-23 12:45:25 +01001266static int iommu_setup_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001267{
1268 int r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001269
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001270 r = pci_enable_msi(iommu->dev);
1271 if (r)
1272 return r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001273
Joerg Roedel72fe00f2011-05-10 10:50:42 +02001274 r = request_threaded_irq(iommu->dev->irq,
1275 amd_iommu_int_handler,
1276 amd_iommu_int_thread,
1277 0, "AMD-Vi",
1278 iommu->dev);
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001279
1280 if (r) {
1281 pci_disable_msi(iommu->dev);
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001282 return r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001283 }
1284
Joerg Roedelfab6afa2009-05-04 18:46:34 +02001285 iommu->int_enabled = true;
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001286
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001287 return 0;
1288}
1289
Joerg Roedel05f92db2009-05-12 09:52:46 +02001290static int iommu_init_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001291{
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001292 int ret;
1293
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001294 if (iommu->int_enabled)
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001295 goto enable_faults;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001296
Joerg Roedeld91cecd2009-05-04 18:51:00 +02001297 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001298 ret = iommu_setup_msi(iommu);
1299 else
1300 ret = -ENODEV;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001301
Joerg Roedel9ddd5922012-03-15 16:29:47 +01001302 if (ret)
1303 return ret;
1304
1305enable_faults:
1306 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
1307
1308 if (iommu->ppr_log != NULL)
1309 iommu_feature_enable(iommu, CONTROL_PPFINT_EN);
1310
1311 return 0;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001312}
1313
1314/****************************************************************************
1315 *
Joerg Roedelb65233a2008-07-11 17:14:21 +02001316 * The next functions belong to the third pass of parsing the ACPI
1317 * table. In this last pass the memory mapping requirements are
Frank Arnolddf805ab2012-08-27 19:21:04 +02001318 * gathered (like exclusion and unity mapping ranges).
Joerg Roedelb65233a2008-07-11 17:14:21 +02001319 *
1320 ****************************************************************************/
1321
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001322static void __init free_unity_maps(void)
1323{
1324 struct unity_map_entry *entry, *next;
1325
1326 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1327 list_del(&entry->list);
1328 kfree(entry);
1329 }
1330}
1331
Joerg Roedelb65233a2008-07-11 17:14:21 +02001332/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001333static int __init init_exclusion_range(struct ivmd_header *m)
1334{
1335 int i;
1336
1337 switch (m->type) {
1338 case ACPI_IVMD_TYPE:
1339 set_device_exclusion_range(m->devid, m);
1340 break;
1341 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001342 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001343 set_device_exclusion_range(i, m);
1344 break;
1345 case ACPI_IVMD_TYPE_RANGE:
1346 for (i = m->devid; i <= m->aux; ++i)
1347 set_device_exclusion_range(i, m);
1348 break;
1349 default:
1350 break;
1351 }
1352
1353 return 0;
1354}
1355
Joerg Roedelb65233a2008-07-11 17:14:21 +02001356/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001357static int __init init_unity_map_range(struct ivmd_header *m)
1358{
Joerg Roedel98f1ad22012-07-06 13:28:37 +02001359 struct unity_map_entry *e = NULL;
Joerg Roedel02acc432009-05-20 16:24:21 +02001360 char *s;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001361
1362 e = kzalloc(sizeof(*e), GFP_KERNEL);
1363 if (e == NULL)
1364 return -ENOMEM;
1365
1366 switch (m->type) {
1367 default:
Joerg Roedel0bc252f2009-05-22 12:48:05 +02001368 kfree(e);
1369 return 0;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001370 case ACPI_IVMD_TYPE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001371 s = "IVMD_TYPEi\t\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001372 e->devid_start = e->devid_end = m->devid;
1373 break;
1374 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel02acc432009-05-20 16:24:21 +02001375 s = "IVMD_TYPE_ALL\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001376 e->devid_start = 0;
1377 e->devid_end = amd_iommu_last_bdf;
1378 break;
1379 case ACPI_IVMD_TYPE_RANGE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001380 s = "IVMD_TYPE_RANGE\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001381 e->devid_start = m->devid;
1382 e->devid_end = m->aux;
1383 break;
1384 }
1385 e->address_start = PAGE_ALIGN(m->range_start);
1386 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1387 e->prot = m->flags >> 1;
1388
Joerg Roedel02acc432009-05-20 16:24:21 +02001389 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1390 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1391 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1392 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1393 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1394 e->address_start, e->address_end, m->flags);
1395
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001396 list_add_tail(&e->list, &amd_iommu_unity_map);
1397
1398 return 0;
1399}
1400
Joerg Roedelb65233a2008-07-11 17:14:21 +02001401/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001402static int __init init_memory_definitions(struct acpi_table_header *table)
1403{
1404 u8 *p = (u8 *)table, *end = (u8 *)table;
1405 struct ivmd_header *m;
1406
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001407 end += table->length;
1408 p += IVRS_HEADER_LENGTH;
1409
1410 while (p < end) {
1411 m = (struct ivmd_header *)p;
1412 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1413 init_exclusion_range(m);
1414 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1415 init_unity_map_range(m);
1416
1417 p += m->length;
1418 }
1419
1420 return 0;
1421}
1422
Joerg Roedelb65233a2008-07-11 17:14:21 +02001423/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001424 * Init the device table to not allow DMA access for devices and
1425 * suppress all page faults
1426 */
Joerg Roedel33f28c52012-06-15 18:03:31 +02001427static void init_device_table_dma(void)
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001428{
Joerg Roedel0de66d52011-06-06 16:04:02 +02001429 u32 devid;
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001430
1431 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1432 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1433 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001434 }
1435}
1436
Joerg Roedeld04e0ba2012-07-02 16:02:20 +02001437static void __init uninit_device_table_dma(void)
1438{
1439 u32 devid;
1440
1441 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1442 amd_iommu_dev_table[devid].data[0] = 0ULL;
1443 amd_iommu_dev_table[devid].data[1] = 0ULL;
1444 }
1445}
1446
Joerg Roedel33f28c52012-06-15 18:03:31 +02001447static void init_device_table(void)
1448{
1449 u32 devid;
1450
1451 if (!amd_iommu_irq_remap)
1452 return;
1453
1454 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
1455 set_dev_entry_bit(devid, DEV_ENTRY_IRQ_TBL_EN);
1456}
1457
Joerg Roedele9bf5192010-09-20 14:33:07 +02001458static void iommu_init_flags(struct amd_iommu *iommu)
1459{
1460 iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ?
1461 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
1462 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
1463
1464 iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ?
1465 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
1466 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
1467
1468 iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
1469 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
1470 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
1471
1472 iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ?
1473 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
1474 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
1475
1476 /*
1477 * make IOMMU memory accesses cache coherent
1478 */
1479 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
Joerg Roedel1456e9d2011-12-22 14:51:53 +01001480
1481 /* Set IOTLB invalidation timeout to 1s */
1482 iommu_set_inv_tlb_timeout(iommu, CTRL_INV_TO_1S);
Joerg Roedele9bf5192010-09-20 14:33:07 +02001483}
1484
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001485static void iommu_apply_resume_quirks(struct amd_iommu *iommu)
Joerg Roedel4c894f42010-09-23 15:15:19 +02001486{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001487 int i, j;
1488 u32 ioc_feature_control;
Joerg Roedelc1bf94e2012-05-31 17:38:11 +02001489 struct pci_dev *pdev = iommu->root_pdev;
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001490
1491 /* RD890 BIOSes may not have completely reconfigured the iommu */
Joerg Roedelc1bf94e2012-05-31 17:38:11 +02001492 if (!is_rd890_iommu(iommu->dev) || !pdev)
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001493 return;
1494
1495 /*
1496 * First, we need to ensure that the iommu is enabled. This is
1497 * controlled by a register in the northbridge
1498 */
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001499
1500 /* Select Northbridge indirect register 0x75 and enable writing */
1501 pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7));
1502 pci_read_config_dword(pdev, 0x64, &ioc_feature_control);
1503
1504 /* Enable the iommu */
1505 if (!(ioc_feature_control & 0x1))
1506 pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1);
1507
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001508 /* Restore the iommu BAR */
1509 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1510 iommu->stored_addr_lo);
1511 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8,
1512 iommu->stored_addr_hi);
1513
1514 /* Restore the l1 indirect regs for each of the 6 l1s */
1515 for (i = 0; i < 6; i++)
1516 for (j = 0; j < 0x12; j++)
1517 iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]);
1518
1519 /* Restore the l2 indirect regs */
1520 for (i = 0; i < 0x83; i++)
1521 iommu_write_l2(iommu, i, iommu->stored_l2[i]);
1522
1523 /* Lock PCI setup registers */
1524 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1525 iommu->stored_addr_lo | 1);
Joerg Roedel4c894f42010-09-23 15:15:19 +02001526}
1527
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001528/*
Joerg Roedelb65233a2008-07-11 17:14:21 +02001529 * This function finally enables all IOMMUs found in the system after
1530 * they have been initialized
1531 */
Joerg Roedel11ee5ac2012-06-12 16:30:06 +02001532static void early_enable_iommus(void)
Joerg Roedel87361972008-06-26 21:28:07 +02001533{
1534 struct amd_iommu *iommu;
1535
Joerg Roedel3bd22172009-05-04 15:06:20 +02001536 for_each_iommu(iommu) {
Chris Wrighta8c485b2009-06-15 15:53:45 +02001537 iommu_disable(iommu);
Joerg Roedele9bf5192010-09-20 14:33:07 +02001538 iommu_init_flags(iommu);
Joerg Roedel58492e12009-05-04 18:41:16 +02001539 iommu_set_device_table(iommu);
1540 iommu_enable_command_buffer(iommu);
1541 iommu_enable_event_buffer(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001542 iommu_set_exclusion_range(iommu);
1543 iommu_enable(iommu);
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001544 iommu_flush_all_caches(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001545 }
1546}
1547
Joerg Roedel11ee5ac2012-06-12 16:30:06 +02001548static void enable_iommus_v2(void)
1549{
1550 struct amd_iommu *iommu;
1551
1552 for_each_iommu(iommu) {
1553 iommu_enable_ppr_log(iommu);
1554 iommu_enable_gt(iommu);
1555 }
1556}
1557
1558static void enable_iommus(void)
1559{
1560 early_enable_iommus();
1561
1562 enable_iommus_v2();
1563}
1564
Joerg Roedel92ac4322009-05-19 19:06:27 +02001565static void disable_iommus(void)
1566{
1567 struct amd_iommu *iommu;
1568
1569 for_each_iommu(iommu)
1570 iommu_disable(iommu);
1571}
1572
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001573/*
1574 * Suspend/Resume support
1575 * disable suspend until real resume implemented
1576 */
1577
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001578static void amd_iommu_resume(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001579{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001580 struct amd_iommu *iommu;
1581
1582 for_each_iommu(iommu)
1583 iommu_apply_resume_quirks(iommu);
1584
Joerg Roedel736501e2009-05-12 09:56:12 +02001585 /* re-load the hardware */
1586 enable_iommus();
Joerg Roedel3d9761e2012-03-15 16:39:21 +01001587
1588 amd_iommu_enable_interrupts();
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001589}
1590
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001591static int amd_iommu_suspend(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001592{
Joerg Roedel736501e2009-05-12 09:56:12 +02001593 /* disable IOMMUs to go out of the way for BIOS */
1594 disable_iommus();
1595
1596 return 0;
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001597}
1598
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001599static struct syscore_ops amd_iommu_syscore_ops = {
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001600 .suspend = amd_iommu_suspend,
1601 .resume = amd_iommu_resume,
1602};
1603
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001604static void __init free_on_init_error(void)
1605{
Joerg Roedel0ea2c422012-06-15 18:05:20 +02001606 free_pages((unsigned long)irq_lookup_table,
1607 get_order(rlookup_table_size));
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001608
Joerg Roedel05152a02012-06-15 16:53:51 +02001609 if (amd_iommu_irq_cache) {
1610 kmem_cache_destroy(amd_iommu_irq_cache);
1611 amd_iommu_irq_cache = NULL;
Joerg Roedel0ea2c422012-06-15 18:05:20 +02001612
Joerg Roedel05152a02012-06-15 16:53:51 +02001613 }
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001614
1615 free_pages((unsigned long)amd_iommu_rlookup_table,
1616 get_order(rlookup_table_size));
1617
1618 free_pages((unsigned long)amd_iommu_alias_table,
1619 get_order(alias_table_size));
1620
1621 free_pages((unsigned long)amd_iommu_dev_table,
1622 get_order(dev_table_size));
1623
1624 free_iommu_all();
1625
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001626#ifdef CONFIG_GART_IOMMU
1627 /*
1628 * We failed to initialize the AMD IOMMU - try fallback to GART
1629 * if possible.
1630 */
1631 gart_iommu_init();
1632
1633#endif
1634}
1635
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001636/* SB IOAPIC is always on this device in AMD systems */
1637#define IOAPIC_SB_DEVID ((0x00 << 8) | PCI_DEVFN(0x14, 0))
1638
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001639static bool __init check_ioapic_information(void)
1640{
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001641 bool ret, has_sb_ioapic;
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001642 int idx;
1643
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001644 has_sb_ioapic = false;
1645 ret = false;
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001646
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001647 for (idx = 0; idx < nr_ioapics; idx++) {
1648 int devid, id = mpc_ioapic_id(idx);
1649
1650 devid = get_ioapic_devid(id);
1651 if (devid < 0) {
1652 pr_err(FW_BUG "AMD-Vi: IOAPIC[%d] not in IVRS table\n", id);
1653 ret = false;
1654 } else if (devid == IOAPIC_SB_DEVID) {
1655 has_sb_ioapic = true;
1656 ret = true;
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001657 }
1658 }
1659
Joerg Roedelc2ff5cf52012-10-16 14:52:51 +02001660 if (!has_sb_ioapic) {
1661 /*
1662 * We expect the SB IOAPIC to be listed in the IVRS
1663 * table. The system timer is connected to the SB IOAPIC
1664 * and if we don't have it in the list the system will
1665 * panic at boot time. This situation usually happens
1666 * when the BIOS is buggy and provides us the wrong
1667 * device id for the IOAPIC in the system.
1668 */
1669 pr_err(FW_BUG "AMD-Vi: No southbridge IOAPIC found in IVRS table\n");
1670 }
1671
1672 if (!ret)
1673 pr_err("AMD-Vi: Disabling interrupt remapping due to BIOS Bug(s)\n");
1674
1675 return ret;
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001676}
1677
Joerg Roedeld04e0ba2012-07-02 16:02:20 +02001678static void __init free_dma_resources(void)
1679{
1680 amd_iommu_uninit_devices();
1681
1682 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1683 get_order(MAX_DOMAIN_ID/8));
1684
1685 free_unity_maps();
1686}
1687
Joerg Roedelb65233a2008-07-11 17:14:21 +02001688/*
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001689 * This is the hardware init function for AMD IOMMU in the system.
1690 * This function is called either from amd_iommu_init or from the interrupt
1691 * remapping setup code.
Joerg Roedelb65233a2008-07-11 17:14:21 +02001692 *
1693 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1694 * three times:
1695 *
1696 * 1 pass) Find the highest PCI device id the driver has to handle.
1697 * Upon this information the size of the data structures is
1698 * determined that needs to be allocated.
1699 *
1700 * 2 pass) Initialize the data structures just allocated with the
1701 * information in the ACPI table about available AMD IOMMUs
1702 * in the system. It also maps the PCI devices in the
1703 * system to specific IOMMUs
1704 *
1705 * 3 pass) After the basic data structures are allocated and
1706 * initialized we update them with information about memory
1707 * remapping requirements parsed out of the ACPI table in
1708 * this last pass.
1709 *
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001710 * After everything is set up the IOMMUs are enabled and the necessary
1711 * hotplug and suspend notifiers are registered.
Joerg Roedelb65233a2008-07-11 17:14:21 +02001712 */
Joerg Roedel643511b2012-06-12 12:09:35 +02001713static int __init early_amd_iommu_init(void)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001714{
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001715 struct acpi_table_header *ivrs_base;
1716 acpi_size ivrs_size;
1717 acpi_status status;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001718 int i, ret = 0;
1719
Joerg Roedel643511b2012-06-12 12:09:35 +02001720 if (!amd_iommu_detected)
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001721 return -ENODEV;
1722
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001723 status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size);
1724 if (status == AE_NOT_FOUND)
1725 return -ENODEV;
1726 else if (ACPI_FAILURE(status)) {
1727 const char *err = acpi_format_exception(status);
1728 pr_err("AMD-Vi: IVRS table error: %s\n", err);
1729 return -EINVAL;
1730 }
1731
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001732 /*
1733 * First parse ACPI tables to find the largest Bus/Dev/Func
1734 * we need to handle. Upon this information the shared data
1735 * structures for the IOMMUs in the system will be allocated
1736 */
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001737 ret = find_last_devid_acpi(ivrs_base);
1738 if (ret)
Joerg Roedel3551a702010-03-01 13:52:19 +01001739 goto out;
1740
Joerg Roedelc5714842008-07-11 17:14:25 +02001741 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1742 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1743 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001744
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001745 /* Device table - directly used by all IOMMUs */
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001746 ret = -ENOMEM;
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001747 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001748 get_order(dev_table_size));
1749 if (amd_iommu_dev_table == NULL)
1750 goto out;
1751
1752 /*
1753 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1754 * IOMMU see for that device
1755 */
1756 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1757 get_order(alias_table_size));
1758 if (amd_iommu_alias_table == NULL)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001759 goto out;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001760
1761 /* IOMMU rlookup table - find the IOMMU for a specific device */
Joerg Roedel83fd5cc2008-12-16 19:17:11 +01001762 amd_iommu_rlookup_table = (void *)__get_free_pages(
1763 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001764 get_order(rlookup_table_size));
1765 if (amd_iommu_rlookup_table == NULL)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001766 goto out;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001767
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001768 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1769 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001770 get_order(MAX_DOMAIN_ID/8));
1771 if (amd_iommu_pd_alloc_bitmap == NULL)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001772 goto out;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001773
1774 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001775 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001776 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001777 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001778 amd_iommu_alias_table[i] = i;
1779
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001780 /*
1781 * never allocate domain 0 because its used as the non-allocated and
1782 * error value placeholder
1783 */
1784 amd_iommu_pd_alloc_bitmap[0] = 1;
1785
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001786 spin_lock_init(&amd_iommu_pd_lock);
1787
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001788 /*
1789 * now the data structures are allocated and basically initialized
1790 * start the real acpi table scan
1791 */
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001792 ret = init_iommu_all(ivrs_base);
1793 if (ret)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001794 goto out;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001795
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001796 if (amd_iommu_irq_remap)
1797 amd_iommu_irq_remap = check_ioapic_information();
1798
Joerg Roedel05152a02012-06-15 16:53:51 +02001799 if (amd_iommu_irq_remap) {
1800 /*
1801 * Interrupt remapping enabled, create kmem_cache for the
1802 * remapping tables.
1803 */
1804 amd_iommu_irq_cache = kmem_cache_create("irq_remap_cache",
1805 MAX_IRQS_PER_TABLE * sizeof(u32),
1806 IRQ_TABLE_ALIGNMENT,
1807 0, NULL);
1808 if (!amd_iommu_irq_cache)
1809 goto out;
Joerg Roedel0ea2c422012-06-15 18:05:20 +02001810
1811 irq_lookup_table = (void *)__get_free_pages(
1812 GFP_KERNEL | __GFP_ZERO,
1813 get_order(rlookup_table_size));
1814 if (!irq_lookup_table)
1815 goto out;
Joerg Roedel05152a02012-06-15 16:53:51 +02001816 }
1817
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001818 ret = init_memory_definitions(ivrs_base);
1819 if (ret)
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001820 goto out;
Joerg Roedel3551a702010-03-01 13:52:19 +01001821
Joerg Roedeleb1eb7a2012-07-05 11:58:02 +02001822 /* init the device table */
1823 init_device_table();
1824
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001825out:
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001826 /* Don't leak any ACPI memory */
1827 early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size);
1828 ivrs_base = NULL;
1829
Joerg Roedel8704a1b2012-03-01 15:57:53 +01001830 return ret;
Joerg Roedel643511b2012-06-12 12:09:35 +02001831}
1832
Gerard Snitselaarae295142012-03-16 11:38:22 -07001833static int amd_iommu_enable_interrupts(void)
Joerg Roedel3d9761e2012-03-15 16:39:21 +01001834{
1835 struct amd_iommu *iommu;
1836 int ret = 0;
1837
1838 for_each_iommu(iommu) {
1839 ret = iommu_init_msi(iommu);
1840 if (ret)
1841 goto out;
1842 }
1843
1844out:
1845 return ret;
1846}
1847
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001848static bool detect_ivrs(void)
1849{
1850 struct acpi_table_header *ivrs_base;
1851 acpi_size ivrs_size;
1852 acpi_status status;
1853
1854 status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size);
1855 if (status == AE_NOT_FOUND)
1856 return false;
1857 else if (ACPI_FAILURE(status)) {
1858 const char *err = acpi_format_exception(status);
1859 pr_err("AMD-Vi: IVRS table error: %s\n", err);
1860 return false;
1861 }
1862
1863 early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size);
1864
Joerg Roedel1adb7d32012-08-06 14:18:42 +02001865 /* Make sure ACS will be enabled during PCI probe */
1866 pci_request_acs();
1867
Joerg Roedel05152a02012-06-15 16:53:51 +02001868 if (!disable_irq_remap)
1869 amd_iommu_irq_remap = true;
1870
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02001871 return true;
1872}
1873
Joerg Roedelb9b1ce702012-06-12 16:51:12 +02001874static int amd_iommu_init_dma(void)
1875{
Joerg Roedel33f28c52012-06-15 18:03:31 +02001876 struct amd_iommu *iommu;
Joerg Roedelb9b1ce702012-06-12 16:51:12 +02001877 int ret;
1878
Joerg Roedel33f28c52012-06-15 18:03:31 +02001879 init_device_table_dma();
1880
1881 for_each_iommu(iommu)
1882 iommu_flush_all_caches(iommu);
1883
Joerg Roedelb9b1ce702012-06-12 16:51:12 +02001884 if (iommu_pass_through)
1885 ret = amd_iommu_init_passthrough();
1886 else
1887 ret = amd_iommu_init_dma_ops();
1888
1889 if (ret)
1890 return ret;
1891
1892 amd_iommu_init_api();
1893
1894 amd_iommu_init_notifier();
1895
1896 return 0;
1897}
1898
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001899/****************************************************************************
1900 *
1901 * AMD IOMMU Initialization State Machine
1902 *
1903 ****************************************************************************/
1904
1905static int __init state_next(void)
1906{
1907 int ret = 0;
1908
1909 switch (init_state) {
1910 case IOMMU_START_STATE:
1911 if (!detect_ivrs()) {
1912 init_state = IOMMU_NOT_FOUND;
1913 ret = -ENODEV;
1914 } else {
1915 init_state = IOMMU_IVRS_DETECTED;
1916 }
1917 break;
1918 case IOMMU_IVRS_DETECTED:
1919 ret = early_amd_iommu_init();
1920 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_ACPI_FINISHED;
1921 break;
1922 case IOMMU_ACPI_FINISHED:
1923 early_enable_iommus();
1924 register_syscore_ops(&amd_iommu_syscore_ops);
1925 x86_platform.iommu_shutdown = disable_iommus;
1926 init_state = IOMMU_ENABLED;
1927 break;
1928 case IOMMU_ENABLED:
1929 ret = amd_iommu_init_pci();
1930 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_PCI_INIT;
1931 enable_iommus_v2();
1932 break;
1933 case IOMMU_PCI_INIT:
1934 ret = amd_iommu_enable_interrupts();
1935 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_INTERRUPTS_EN;
1936 break;
1937 case IOMMU_INTERRUPTS_EN:
1938 ret = amd_iommu_init_dma();
1939 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_DMA_OPS;
1940 break;
1941 case IOMMU_DMA_OPS:
1942 init_state = IOMMU_INITIALIZED;
1943 break;
1944 case IOMMU_INITIALIZED:
1945 /* Nothing to do */
1946 break;
1947 case IOMMU_NOT_FOUND:
1948 case IOMMU_INIT_ERROR:
1949 /* Error states => do nothing */
1950 ret = -EINVAL;
1951 break;
1952 default:
1953 /* Unknown state */
1954 BUG();
1955 }
1956
1957 return ret;
1958}
1959
1960static int __init iommu_go_to_state(enum iommu_init_state state)
1961{
1962 int ret = 0;
1963
1964 while (init_state != state) {
1965 ret = state_next();
1966 if (init_state == IOMMU_NOT_FOUND ||
1967 init_state == IOMMU_INIT_ERROR)
1968 break;
1969 }
1970
1971 return ret;
1972}
1973
Joerg Roedel6b474b82012-06-26 16:46:04 +02001974#ifdef CONFIG_IRQ_REMAP
1975int __init amd_iommu_prepare(void)
1976{
1977 return iommu_go_to_state(IOMMU_ACPI_FINISHED);
1978}
Joerg Roedel2c0ae172012-06-12 15:59:30 +02001979
Joerg Roedel6b474b82012-06-26 16:46:04 +02001980int __init amd_iommu_supported(void)
1981{
1982 return amd_iommu_irq_remap ? 1 : 0;
1983}
1984
1985int __init amd_iommu_enable(void)
1986{
1987 int ret;
1988
1989 ret = iommu_go_to_state(IOMMU_ENABLED);
1990 if (ret)
1991 return ret;
1992
1993 irq_remapping_enabled = 1;
1994
1995 return 0;
1996}
1997
1998void amd_iommu_disable(void)
1999{
2000 amd_iommu_suspend();
2001}
2002
2003int amd_iommu_reenable(int mode)
2004{
2005 amd_iommu_resume();
2006
2007 return 0;
2008}
2009
2010int __init amd_iommu_enable_faulting(void)
2011{
2012 /* We enable MSI later when PCI is initialized */
2013 return 0;
2014}
2015#endif
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002016
Joerg Roedel8704a1b2012-03-01 15:57:53 +01002017/*
2018 * This is the core init function for AMD IOMMU hardware in the system.
2019 * This function is called from the generic x86 DMA layer initialization
2020 * code.
Joerg Roedel8704a1b2012-03-01 15:57:53 +01002021 */
2022static int __init amd_iommu_init(void)
2023{
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002024 int ret;
Joerg Roedel8704a1b2012-03-01 15:57:53 +01002025
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002026 ret = iommu_go_to_state(IOMMU_INITIALIZED);
2027 if (ret) {
Joerg Roedeld04e0ba2012-07-02 16:02:20 +02002028 free_dma_resources();
2029 if (!irq_remapping_enabled) {
2030 disable_iommus();
2031 free_on_init_error();
2032 } else {
2033 struct amd_iommu *iommu;
2034
2035 uninit_device_table_dma();
2036 for_each_iommu(iommu)
2037 iommu_flush_all_caches(iommu);
2038 }
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002039 }
Joerg Roedel8704a1b2012-03-01 15:57:53 +01002040
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02002041 return ret;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02002042}
2043
Joerg Roedelb65233a2008-07-11 17:14:21 +02002044/****************************************************************************
2045 *
2046 * Early detect code. This code runs at IOMMU detection time in the DMA
2047 * layer. It just looks if there is an IVRS ACPI table to detect AMD
2048 * IOMMUs
2049 *
2050 ****************************************************************************/
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04002051int __init amd_iommu_detect(void)
Joerg Roedelae7877d2008-06-26 21:27:51 +02002052{
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002053 int ret;
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02002054
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09002055 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04002056 return -ENODEV;
Joerg Roedelae7877d2008-06-26 21:27:51 +02002057
Joerg Roedela5235722010-05-11 17:12:33 +02002058 if (amd_iommu_disabled)
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04002059 return -ENODEV;
Joerg Roedela5235722010-05-11 17:12:33 +02002060
Joerg Roedel2c0ae172012-06-12 15:59:30 +02002061 ret = iommu_go_to_state(IOMMU_IVRS_DETECTED);
2062 if (ret)
2063 return ret;
Linus Torvalds11bd04f2009-12-11 12:18:16 -08002064
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02002065 amd_iommu_detected = true;
2066 iommu_detected = 1;
2067 x86_init.iommu.iommu_init = amd_iommu_init;
2068
Joerg Roedel02f3b3f2012-06-11 17:45:25 +02002069 return 0;
Joerg Roedelae7877d2008-06-26 21:27:51 +02002070}
2071
Joerg Roedelb65233a2008-07-11 17:14:21 +02002072/****************************************************************************
2073 *
2074 * Parsing functions for the AMD IOMMU specific kernel command line
2075 * options.
2076 *
2077 ****************************************************************************/
2078
Joerg Roedelfefda112009-05-20 12:21:42 +02002079static int __init parse_amd_iommu_dump(char *str)
2080{
2081 amd_iommu_dump = true;
2082
2083 return 1;
2084}
2085
Joerg Roedel918ad6c2008-06-26 21:27:52 +02002086static int __init parse_amd_iommu_options(char *str)
2087{
2088 for (; *str; ++str) {
Joerg Roedel695b5672008-11-17 15:16:43 +01002089 if (strncmp(str, "fullflush", 9) == 0)
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09002090 amd_iommu_unmap_flush = true;
Joerg Roedela5235722010-05-11 17:12:33 +02002091 if (strncmp(str, "off", 3) == 0)
2092 amd_iommu_disabled = true;
Joerg Roedel5abcdba2011-12-01 15:49:45 +01002093 if (strncmp(str, "force_isolation", 15) == 0)
2094 amd_iommu_force_isolation = true;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02002095 }
2096
2097 return 1;
2098}
2099
Joerg Roedelfefda112009-05-20 12:21:42 +02002100__setup("amd_iommu_dump", parse_amd_iommu_dump);
Joerg Roedel918ad6c2008-06-26 21:27:52 +02002101__setup("amd_iommu=", parse_amd_iommu_options);
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -04002102
2103IOMMU_INIT_FINISH(amd_iommu_detect,
2104 gart_iommu_hole_init,
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002105 NULL,
2106 NULL);
Joerg Roedel400a28a2011-11-28 15:11:02 +01002107
2108bool amd_iommu_v2_supported(void)
2109{
2110 return amd_iommu_v2_present;
2111}
2112EXPORT_SYMBOL(amd_iommu_v2_supported);