blob: a2655cd5a84e2c4599a5527cd9f8f42eec77e0f5 [file] [log] [blame]
Daniel Vetter02e792f2009-09-15 22:57:34 +02001/*
2 * Copyright © 2009
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Daniel Vetter <daniel@ffwll.ch>
25 *
26 * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
27 */
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter02e792f2009-09-15 22:57:34 +020030#include "i915_drv.h"
31#include "i915_reg.h"
32#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010033#include "intel_frontbuffer.h"
Daniel Vetter02e792f2009-09-15 22:57:34 +020034
35/* Limits for overlay size. According to intel doc, the real limits are:
36 * Y width: 4095, UV width (planar): 2047, Y height: 2047,
37 * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
38 * the mininum of both. */
39#define IMAGE_MAX_WIDTH 2048
40#define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
41/* on 830 and 845 these large limits result in the card hanging */
42#define IMAGE_MAX_WIDTH_LEGACY 1024
43#define IMAGE_MAX_HEIGHT_LEGACY 1088
44
45/* overlay register definitions */
46/* OCMD register */
47#define OCMD_TILED_SURFACE (0x1<<19)
48#define OCMD_MIRROR_MASK (0x3<<17)
49#define OCMD_MIRROR_MODE (0x3<<17)
50#define OCMD_MIRROR_HORIZONTAL (0x1<<17)
51#define OCMD_MIRROR_VERTICAL (0x2<<17)
52#define OCMD_MIRROR_BOTH (0x3<<17)
53#define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
54#define OCMD_UV_SWAP (0x1<<14) /* YVYU */
55#define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
56#define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
57#define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
58#define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
59#define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
60#define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
61#define OCMD_YUV_422_PACKED (0x8<<10)
62#define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
63#define OCMD_YUV_420_PLANAR (0xc<<10)
64#define OCMD_YUV_422_PLANAR (0xd<<10)
65#define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
66#define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
67#define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
Chris Wilsond7961362010-07-13 13:52:17 +010068#define OCMD_BUF_TYPE_MASK (0x1<<5)
Daniel Vetter02e792f2009-09-15 22:57:34 +020069#define OCMD_BUF_TYPE_FRAME (0x0<<5)
70#define OCMD_BUF_TYPE_FIELD (0x1<<5)
71#define OCMD_TEST_MODE (0x1<<4)
72#define OCMD_BUFFER_SELECT (0x3<<2)
73#define OCMD_BUFFER0 (0x0<<2)
74#define OCMD_BUFFER1 (0x1<<2)
75#define OCMD_FIELD_SELECT (0x1<<2)
76#define OCMD_FIELD0 (0x0<<1)
77#define OCMD_FIELD1 (0x1<<1)
78#define OCMD_ENABLE (0x1<<0)
79
80/* OCONFIG register */
81#define OCONF_PIPE_MASK (0x1<<18)
82#define OCONF_PIPE_A (0x0<<18)
83#define OCONF_PIPE_B (0x1<<18)
84#define OCONF_GAMMA2_ENABLE (0x1<<16)
85#define OCONF_CSC_MODE_BT601 (0x0<<5)
86#define OCONF_CSC_MODE_BT709 (0x1<<5)
87#define OCONF_CSC_BYPASS (0x1<<4)
88#define OCONF_CC_OUT_8BIT (0x1<<3)
89#define OCONF_TEST_MODE (0x1<<2)
90#define OCONF_THREE_LINE_BUFFER (0x1<<0)
91#define OCONF_TWO_LINE_BUFFER (0x0<<0)
92
93/* DCLRKM (dst-key) register */
94#define DST_KEY_ENABLE (0x1<<31)
95#define CLK_RGB24_MASK 0x0
96#define CLK_RGB16_MASK 0x070307
97#define CLK_RGB15_MASK 0x070707
98#define CLK_RGB8I_MASK 0xffffff
99
100#define RGB16_TO_COLORKEY(c) \
101 (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
102#define RGB15_TO_COLORKEY(c) \
103 (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
104
105/* overlay flip addr flag */
106#define OFC_UPDATE 0x1
107
108/* polyphase filter coefficients */
109#define N_HORIZ_Y_TAPS 5
110#define N_VERT_Y_TAPS 3
111#define N_HORIZ_UV_TAPS 3
112#define N_VERT_UV_TAPS 3
113#define N_PHASES 17
114#define MAX_TAPS 5
115
116/* memory bufferd overlay registers */
117struct overlay_registers {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 u32 OBUF_0Y;
119 u32 OBUF_1Y;
120 u32 OBUF_0U;
121 u32 OBUF_0V;
122 u32 OBUF_1U;
123 u32 OBUF_1V;
124 u32 OSTRIDE;
125 u32 YRGB_VPH;
126 u32 UV_VPH;
127 u32 HORZ_PH;
128 u32 INIT_PHS;
129 u32 DWINPOS;
130 u32 DWINSZ;
131 u32 SWIDTH;
132 u32 SWIDTHSW;
133 u32 SHEIGHT;
134 u32 YRGBSCALE;
135 u32 UVSCALE;
136 u32 OCLRC0;
137 u32 OCLRC1;
138 u32 DCLRKV;
139 u32 DCLRKM;
140 u32 SCLRKVH;
141 u32 SCLRKVL;
142 u32 SCLRKEN;
143 u32 OCONFIG;
144 u32 OCMD;
145 u32 RESERVED1; /* 0x6C */
146 u32 OSTART_0Y;
147 u32 OSTART_1Y;
148 u32 OSTART_0U;
149 u32 OSTART_0V;
150 u32 OSTART_1U;
151 u32 OSTART_1V;
152 u32 OTILEOFF_0Y;
153 u32 OTILEOFF_1Y;
154 u32 OTILEOFF_0U;
155 u32 OTILEOFF_0V;
156 u32 OTILEOFF_1U;
157 u32 OTILEOFF_1V;
158 u32 FASTHSCALE; /* 0xA0 */
159 u32 UVSCALEV; /* 0xA4 */
160 u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
161 u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
162 u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
163 u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
164 u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
165 u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
166 u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
167 u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
168 u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
Daniel Vetter02e792f2009-09-15 22:57:34 +0200169};
170
Chris Wilson23f09ce2010-08-12 13:53:37 +0100171struct intel_overlay {
Chris Wilson1ee8da62016-05-12 12:43:23 +0100172 struct drm_i915_private *i915;
Chris Wilson23f09ce2010-08-12 13:53:37 +0100173 struct intel_crtc *crtc;
Chris Wilson9b3b7842016-08-15 10:49:01 +0100174 struct i915_vma *vma;
175 struct i915_vma *old_vma;
Ville Syrjälä209c2a52015-03-31 10:37:23 +0300176 bool active;
177 bool pfit_active;
Chris Wilson23f09ce2010-08-12 13:53:37 +0100178 u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100179 u32 color_key:24;
180 u32 color_key_enabled:1;
Chris Wilson23f09ce2010-08-12 13:53:37 +0100181 u32 brightness, contrast, saturation;
182 u32 old_xscale, old_yscale;
183 /* register access */
184 u32 flip_addr;
185 struct drm_i915_gem_object *reg_bo;
186 /* flip handling */
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100187 struct i915_gem_active last_flip;
Chris Wilson23f09ce2010-08-12 13:53:37 +0100188};
Daniel Vetter02e792f2009-09-15 22:57:34 +0200189
Ben Widawsky75020bc2012-04-16 14:07:43 -0700190static struct overlay_registers __iomem *
Chris Wilson8d74f652010-08-12 10:35:26 +0100191intel_overlay_map_regs(struct intel_overlay *overlay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200192{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100193 struct drm_i915_private *dev_priv = overlay->i915;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700194 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200195
Chris Wilson1ee8da62016-05-12 12:43:23 +0100196 if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
Chris Wilson00731152014-05-21 12:42:56 +0100197 regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr;
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100198 else
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100199 regs = io_mapping_map_wc(&dev_priv->ggtt.mappable,
Chris Wilsond8dab002016-04-28 09:56:37 +0100200 overlay->flip_addr,
201 PAGE_SIZE);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200202
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100203 return regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200204}
205
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100206static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700207 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200208{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100209 if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100210 io_mapping_unmap(regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200211}
Daniel Vetter02e792f2009-09-15 22:57:34 +0200212
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100213static void intel_overlay_submit_request(struct intel_overlay *overlay,
214 struct drm_i915_gem_request *req,
215 i915_gem_retire_fn retire)
216{
217 GEM_BUG_ON(i915_gem_active_peek(&overlay->last_flip,
218 &overlay->i915->drm.struct_mutex));
Ville Syrjälä5652dd32016-12-07 17:56:47 +0000219 i915_gem_active_set_retire_fn(&overlay->last_flip, retire,
220 &overlay->i915->drm.struct_mutex);
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100221 i915_gem_active_set(&overlay->last_flip, req);
222 i915_add_request(req);
223}
224
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100225static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
John Harrisondad540c2015-05-29 17:43:47 +0100226 struct drm_i915_gem_request *req,
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100227 i915_gem_retire_fn retire)
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100228{
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100229 intel_overlay_submit_request(overlay, req, retire);
230 return i915_gem_active_retire(&overlay->last_flip,
231 &overlay->i915->drm.struct_mutex);
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100232}
233
Chris Wilson8e637172016-08-02 22:50:26 +0100234static struct drm_i915_gem_request *alloc_request(struct intel_overlay *overlay)
235{
236 struct drm_i915_private *dev_priv = overlay->i915;
237 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
238
239 return i915_gem_request_alloc(engine, dev_priv->kernel_context);
240}
241
Daniel Vetter02e792f2009-09-15 22:57:34 +0200242/* overlay needs to be disable in OCMD reg */
243static int intel_overlay_on(struct intel_overlay *overlay)
244{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100245 struct drm_i915_private *dev_priv = overlay->i915;
John Harrisondad540c2015-05-29 17:43:47 +0100246 struct drm_i915_gem_request *req;
Chris Wilson7e37f882016-08-02 22:50:21 +0100247 struct intel_ring *ring;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200248 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200249
Ville Syrjälä77589f52015-03-31 10:37:22 +0300250 WARN_ON(overlay->active);
Chris Wilson1ee8da62016-05-12 12:43:23 +0100251 WARN_ON(IS_I830(dev_priv) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson106dada2010-07-16 17:13:01 +0100252
Chris Wilson8e637172016-08-02 22:50:26 +0100253 req = alloc_request(overlay);
Dave Gordon26827082016-01-19 19:02:53 +0000254 if (IS_ERR(req))
255 return PTR_ERR(req);
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100256
John Harrison5fb9de12015-05-29 17:44:07 +0100257 ret = intel_ring_begin(req, 4);
John Harrisondad540c2015-05-29 17:43:47 +0100258 if (ret) {
Chris Wilsonaa9b7812016-04-13 17:35:15 +0100259 i915_add_request_no_flush(req);
John Harrisondad540c2015-05-29 17:43:47 +0100260 return ret;
261 }
262
Ville Syrjälä1c7c4302015-03-31 10:37:24 +0300263 overlay->active = true;
264
Chris Wilson1dae2df2016-08-02 22:50:19 +0100265 ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100266 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
267 intel_ring_emit(ring, overlay->flip_addr | OFC_UPDATE);
268 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
269 intel_ring_emit(ring, MI_NOOP);
270 intel_ring_advance(ring);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200271
John Harrisondad540c2015-05-29 17:43:47 +0100272 return intel_overlay_do_wait_request(overlay, req, NULL);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200273}
274
275/* overlay needs to be enabled in OCMD reg */
Chris Wilson8dc5d142010-08-12 12:36:12 +0100276static int intel_overlay_continue(struct intel_overlay *overlay,
277 bool load_polyphase_filter)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200278{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100279 struct drm_i915_private *dev_priv = overlay->i915;
John Harrisondad540c2015-05-29 17:43:47 +0100280 struct drm_i915_gem_request *req;
Chris Wilson7e37f882016-08-02 22:50:21 +0100281 struct intel_ring *ring;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200282 u32 flip_addr = overlay->flip_addr;
283 u32 tmp;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100284 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200285
Ville Syrjälä77589f52015-03-31 10:37:22 +0300286 WARN_ON(!overlay->active);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200287
288 if (load_polyphase_filter)
289 flip_addr |= OFC_UPDATE;
290
291 /* check for underruns */
292 tmp = I915_READ(DOVSTA);
293 if (tmp & (1 << 17))
294 DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
295
Chris Wilson8e637172016-08-02 22:50:26 +0100296 req = alloc_request(overlay);
Dave Gordon26827082016-01-19 19:02:53 +0000297 if (IS_ERR(req))
298 return PTR_ERR(req);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100299
John Harrison5fb9de12015-05-29 17:44:07 +0100300 ret = intel_ring_begin(req, 2);
John Harrisondad540c2015-05-29 17:43:47 +0100301 if (ret) {
Chris Wilsonaa9b7812016-04-13 17:35:15 +0100302 i915_add_request_no_flush(req);
John Harrisondad540c2015-05-29 17:43:47 +0100303 return ret;
304 }
305
Chris Wilson1dae2df2016-08-02 22:50:19 +0100306 ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100307 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
308 intel_ring_emit(ring, flip_addr);
309 intel_ring_advance(ring);
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200310
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100311 intel_overlay_submit_request(overlay, req, NULL);
John Harrisonbf7dc5b2015-05-29 17:43:24 +0100312
313 return 0;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200314}
315
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100316static void intel_overlay_release_old_vid_tail(struct i915_gem_active *active,
317 struct drm_i915_gem_request *req)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200318{
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100319 struct intel_overlay *overlay =
320 container_of(active, typeof(*overlay), last_flip);
Chris Wilson9b3b7842016-08-15 10:49:01 +0100321 struct i915_vma *vma;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200322
Chris Wilson9b3b7842016-08-15 10:49:01 +0100323 vma = fetch_and_zero(&overlay->old_vma);
324 if (WARN_ON(!vma))
325 return;
326
327 i915_gem_track_fb(vma->obj, NULL,
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100328 INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
329
Chris Wilson058d88c2016-08-15 10:49:06 +0100330 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson9b3b7842016-08-15 10:49:01 +0100331 i915_vma_put(vma);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200332}
333
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100334static void intel_overlay_off_tail(struct i915_gem_active *active,
335 struct drm_i915_gem_request *req)
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200336{
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100337 struct intel_overlay *overlay =
338 container_of(active, typeof(*overlay), last_flip);
Chris Wilson9b3b7842016-08-15 10:49:01 +0100339 struct i915_vma *vma;
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200340
341 /* never have the overlay hw on without showing a frame */
Chris Wilson9b3b7842016-08-15 10:49:01 +0100342 vma = fetch_and_zero(&overlay->vma);
343 if (WARN_ON(!vma))
Ville Syrjälä77589f52015-03-31 10:37:22 +0300344 return;
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200345
Chris Wilson058d88c2016-08-15 10:49:06 +0100346 i915_gem_object_unpin_from_display_plane(vma);
Chris Wilson9b3b7842016-08-15 10:49:01 +0100347 i915_vma_put(vma);
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200348
349 overlay->crtc->overlay = NULL;
350 overlay->crtc = NULL;
Ville Syrjälä209c2a52015-03-31 10:37:23 +0300351 overlay->active = false;
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200352}
353
Daniel Vetter02e792f2009-09-15 22:57:34 +0200354/* overlay needs to be disabled in OCMD reg */
Chris Wilsonce453d82011-02-21 14:43:56 +0000355static int intel_overlay_off(struct intel_overlay *overlay)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200356{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100357 struct drm_i915_private *dev_priv = overlay->i915;
John Harrisondad540c2015-05-29 17:43:47 +0100358 struct drm_i915_gem_request *req;
Chris Wilson7e37f882016-08-02 22:50:21 +0100359 struct intel_ring *ring;
Chris Wilson8dc5d142010-08-12 12:36:12 +0100360 u32 flip_addr = overlay->flip_addr;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100361 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200362
Ville Syrjälä77589f52015-03-31 10:37:22 +0300363 WARN_ON(!overlay->active);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200364
365 /* According to intel docs the overlay hw may hang (when switching
366 * off) without loading the filter coeffs. It is however unclear whether
367 * this applies to the disabling of the overlay or to the switching off
368 * of the hw. Do it in both cases */
369 flip_addr |= OFC_UPDATE;
370
Chris Wilson8e637172016-08-02 22:50:26 +0100371 req = alloc_request(overlay);
Dave Gordon26827082016-01-19 19:02:53 +0000372 if (IS_ERR(req))
373 return PTR_ERR(req);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100374
John Harrison5fb9de12015-05-29 17:44:07 +0100375 ret = intel_ring_begin(req, 6);
John Harrisondad540c2015-05-29 17:43:47 +0100376 if (ret) {
Chris Wilsonaa9b7812016-04-13 17:35:15 +0100377 i915_add_request_no_flush(req);
John Harrisondad540c2015-05-29 17:43:47 +0100378 return ret;
379 }
380
Chris Wilson1dae2df2016-08-02 22:50:19 +0100381 ring = req->ring;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200382 /* wait for overlay to go idle */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100383 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
384 intel_ring_emit(ring, flip_addr);
385 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
Chris Wilson722506f2010-08-12 09:28:50 +0100386 /* turn overlay off */
Chris Wilson1ee8da62016-05-12 12:43:23 +0100387 if (IS_I830(dev_priv)) {
Daniel Vettera9193982012-10-22 12:55:55 +0200388 /* Workaround: Don't disable the overlay fully, since otherwise
389 * it dies on the next OVERLAY_ON cmd. */
Chris Wilsonb5321f32016-08-02 22:50:18 +0100390 intel_ring_emit(ring, MI_NOOP);
391 intel_ring_emit(ring, MI_NOOP);
392 intel_ring_emit(ring, MI_NOOP);
Daniel Vettera9193982012-10-22 12:55:55 +0200393 } else {
Chris Wilsonb5321f32016-08-02 22:50:18 +0100394 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
395 intel_ring_emit(ring, flip_addr);
396 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000397 MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
Daniel Vettera9193982012-10-22 12:55:55 +0200398 }
Chris Wilsonb5321f32016-08-02 22:50:18 +0100399 intel_ring_advance(ring);
Chris Wilson722506f2010-08-12 09:28:50 +0100400
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100401 return intel_overlay_do_wait_request(overlay, req,
402 intel_overlay_off_tail);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200403}
404
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200405/* recover from an interruption due to a signal
406 * We have to be careful not to repeat work forever an make forward progess. */
Chris Wilsonce453d82011-02-21 14:43:56 +0000407static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200408{
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100409 return i915_gem_active_retire(&overlay->last_flip,
410 &overlay->i915->drm.struct_mutex);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200411}
412
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200413/* Wait for pending overlay flip and release old frame.
414 * Needs to be called before the overlay register are changed
Chris Wilson8d74f652010-08-12 10:35:26 +0100415 * via intel_overlay_(un)map_regs
416 */
Daniel Vetter02e792f2009-09-15 22:57:34 +0200417static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
418{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100419 struct drm_i915_private *dev_priv = overlay->i915;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200420 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200421
Chris Wilson91c8a322016-07-05 10:40:23 +0100422 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Ville Syrjälä1362b772014-11-26 17:07:29 +0200423
Chris Wilson5cd68c92010-08-12 12:21:54 +0100424 /* Only wait if there is actually an old frame to release to
425 * guarantee forward progress.
426 */
Chris Wilson9b3b7842016-08-15 10:49:01 +0100427 if (!overlay->old_vma)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200428 return 0;
429
Chris Wilson5cd68c92010-08-12 12:21:54 +0100430 if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
431 /* synchronous slowpath */
John Harrisondad540c2015-05-29 17:43:47 +0100432 struct drm_i915_gem_request *req;
Chris Wilson7e37f882016-08-02 22:50:21 +0100433 struct intel_ring *ring;
John Harrisondad540c2015-05-29 17:43:47 +0100434
Chris Wilson8e637172016-08-02 22:50:26 +0100435 req = alloc_request(overlay);
Dave Gordon26827082016-01-19 19:02:53 +0000436 if (IS_ERR(req))
437 return PTR_ERR(req);
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100438
John Harrison5fb9de12015-05-29 17:44:07 +0100439 ret = intel_ring_begin(req, 2);
John Harrisondad540c2015-05-29 17:43:47 +0100440 if (ret) {
Chris Wilsonaa9b7812016-04-13 17:35:15 +0100441 i915_add_request_no_flush(req);
John Harrisondad540c2015-05-29 17:43:47 +0100442 return ret;
443 }
444
Chris Wilson1dae2df2016-08-02 22:50:19 +0100445 ring = req->ring;
Chris Wilsonb5321f32016-08-02 22:50:18 +0100446 intel_ring_emit(ring,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000447 MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
Chris Wilsonb5321f32016-08-02 22:50:18 +0100448 intel_ring_emit(ring, MI_NOOP);
449 intel_ring_advance(ring);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200450
John Harrisondad540c2015-05-29 17:43:47 +0100451 ret = intel_overlay_do_wait_request(overlay, req,
Chris Wilsonb303cf92010-08-12 14:03:48 +0100452 intel_overlay_release_old_vid_tail);
Chris Wilson5cd68c92010-08-12 12:21:54 +0100453 if (ret)
454 return ret;
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100455 } else
456 intel_overlay_release_old_vid_tail(&overlay->last_flip, NULL);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200457
458 return 0;
459}
460
Ville Syrjälä1362b772014-11-26 17:07:29 +0200461void intel_overlay_reset(struct drm_i915_private *dev_priv)
462{
463 struct intel_overlay *overlay = dev_priv->overlay;
464
465 if (!overlay)
466 return;
467
468 intel_overlay_release_old_vid(overlay);
469
Ville Syrjälä1362b772014-11-26 17:07:29 +0200470 overlay->old_xscale = 0;
471 overlay->old_yscale = 0;
472 overlay->crtc = NULL;
473 overlay->active = false;
474}
475
Daniel Vetter02e792f2009-09-15 22:57:34 +0200476struct put_image_params {
477 int format;
478 short dst_x;
479 short dst_y;
480 short dst_w;
481 short dst_h;
482 short src_w;
483 short src_scan_h;
484 short src_scan_w;
485 short src_h;
486 short stride_Y;
487 short stride_UV;
488 int offset_Y;
489 int offset_U;
490 int offset_V;
491};
492
493static int packed_depth_bytes(u32 format)
494{
495 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100496 case I915_OVERLAY_YUV422:
497 return 4;
498 case I915_OVERLAY_YUV411:
499 /* return 6; not implemented */
500 default:
501 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200502 }
503}
504
505static int packed_width_bytes(u32 format, short width)
506{
507 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100508 case I915_OVERLAY_YUV422:
509 return width << 1;
510 default:
511 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200512 }
513}
514
515static int uv_hsubsampling(u32 format)
516{
517 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100518 case I915_OVERLAY_YUV422:
519 case I915_OVERLAY_YUV420:
520 return 2;
521 case I915_OVERLAY_YUV411:
522 case I915_OVERLAY_YUV410:
523 return 4;
524 default:
525 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200526 }
527}
528
529static int uv_vsubsampling(u32 format)
530{
531 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100532 case I915_OVERLAY_YUV420:
533 case I915_OVERLAY_YUV410:
534 return 2;
535 case I915_OVERLAY_YUV422:
536 case I915_OVERLAY_YUV411:
537 return 1;
538 default:
539 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200540 }
541}
542
Chris Wilson1ee8da62016-05-12 12:43:23 +0100543static u32 calc_swidthsw(struct drm_i915_private *dev_priv, u32 offset, u32 width)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200544{
545 u32 mask, shift, ret;
Chris Wilson1ee8da62016-05-12 12:43:23 +0100546 if (IS_GEN2(dev_priv)) {
Daniel Vetter02e792f2009-09-15 22:57:34 +0200547 mask = 0x1f;
548 shift = 5;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100549 } else {
550 mask = 0x3f;
551 shift = 6;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200552 }
553 ret = ((offset + width + mask) >> shift) - (offset >> shift);
Chris Wilson1ee8da62016-05-12 12:43:23 +0100554 if (!IS_GEN2(dev_priv))
Daniel Vetter02e792f2009-09-15 22:57:34 +0200555 ret <<= 1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400556 ret -= 1;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200557 return ret << 2;
558}
559
560static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
561 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
562 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
563 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
564 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
565 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
566 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
567 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
568 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
569 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
570 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
571 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
572 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
573 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
574 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
575 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
576 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
Chris Wilson722506f2010-08-12 09:28:50 +0100577 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
578};
579
Daniel Vetter02e792f2009-09-15 22:57:34 +0200580static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
581 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
582 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
583 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
584 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
585 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
586 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
587 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
588 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
Chris Wilson722506f2010-08-12 09:28:50 +0100589 0x3000, 0x0800, 0x3000
590};
Daniel Vetter02e792f2009-09-15 22:57:34 +0200591
Ben Widawsky75020bc2012-04-16 14:07:43 -0700592static void update_polyphase_filter(struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200593{
Ben Widawsky75020bc2012-04-16 14:07:43 -0700594 memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
595 memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
596 sizeof(uv_static_hcoeffs));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200597}
598
599static bool update_scaling_factors(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700600 struct overlay_registers __iomem *regs,
Daniel Vetter02e792f2009-09-15 22:57:34 +0200601 struct put_image_params *params)
602{
603 /* fixed point with a 12 bit shift */
604 u32 xscale, yscale, xscale_UV, yscale_UV;
605#define FP_SHIFT 12
606#define FRACT_MASK 0xfff
607 bool scale_changed = false;
608 int uv_hscale = uv_hsubsampling(params->format);
609 int uv_vscale = uv_vsubsampling(params->format);
610
611 if (params->dst_w > 1)
612 xscale = ((params->src_scan_w - 1) << FP_SHIFT)
613 /(params->dst_w);
614 else
615 xscale = 1 << FP_SHIFT;
616
617 if (params->dst_h > 1)
618 yscale = ((params->src_scan_h - 1) << FP_SHIFT)
619 /(params->dst_h);
620 else
621 yscale = 1 << FP_SHIFT;
622
623 /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
Chris Wilson722506f2010-08-12 09:28:50 +0100624 xscale_UV = xscale/uv_hscale;
625 yscale_UV = yscale/uv_vscale;
626 /* make the Y scale to UV scale ratio an exact multiply */
627 xscale = xscale_UV * uv_hscale;
628 yscale = yscale_UV * uv_vscale;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200629 /*} else {
Chris Wilson722506f2010-08-12 09:28:50 +0100630 xscale_UV = 0;
631 yscale_UV = 0;
632 }*/
Daniel Vetter02e792f2009-09-15 22:57:34 +0200633
634 if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
635 scale_changed = true;
636 overlay->old_xscale = xscale;
637 overlay->old_yscale = yscale;
638
Ben Widawsky75020bc2012-04-16 14:07:43 -0700639 iowrite32(((yscale & FRACT_MASK) << 20) |
640 ((xscale >> FP_SHIFT) << 16) |
641 ((xscale & FRACT_MASK) << 3),
642 &regs->YRGBSCALE);
Chris Wilson722506f2010-08-12 09:28:50 +0100643
Ben Widawsky75020bc2012-04-16 14:07:43 -0700644 iowrite32(((yscale_UV & FRACT_MASK) << 20) |
645 ((xscale_UV >> FP_SHIFT) << 16) |
646 ((xscale_UV & FRACT_MASK) << 3),
647 &regs->UVSCALE);
Chris Wilson722506f2010-08-12 09:28:50 +0100648
Ben Widawsky75020bc2012-04-16 14:07:43 -0700649 iowrite32((((yscale >> FP_SHIFT) << 16) |
650 ((yscale_UV >> FP_SHIFT) << 0)),
651 &regs->UVSCALEV);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200652
653 if (scale_changed)
654 update_polyphase_filter(regs);
655
656 return scale_changed;
657}
658
659static void update_colorkey(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700660 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200661{
662 u32 key = overlay->color_key;
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100663 u32 flags;
664
665 flags = 0;
666 if (overlay->color_key_enabled)
667 flags |= DST_KEY_ENABLE;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100668
Matt Roperf4510a22014-04-01 15:22:40 -0700669 switch (overlay->crtc->base.primary->fb->bits_per_pixel) {
Chris Wilson722506f2010-08-12 09:28:50 +0100670 case 8:
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100671 key = 0;
672 flags |= CLK_RGB8I_MASK;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100673 break;
674
Chris Wilson722506f2010-08-12 09:28:50 +0100675 case 16:
Matt Roperf4510a22014-04-01 15:22:40 -0700676 if (overlay->crtc->base.primary->fb->depth == 15) {
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100677 key = RGB15_TO_COLORKEY(key);
678 flags |= CLK_RGB15_MASK;
Chris Wilson722506f2010-08-12 09:28:50 +0100679 } else {
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100680 key = RGB16_TO_COLORKEY(key);
681 flags |= CLK_RGB16_MASK;
Chris Wilson722506f2010-08-12 09:28:50 +0100682 }
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100683 break;
684
Chris Wilson722506f2010-08-12 09:28:50 +0100685 case 24:
686 case 32:
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100687 flags |= CLK_RGB24_MASK;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100688 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200689 }
Chris Wilsonea9da4e2015-04-02 10:35:08 +0100690
691 iowrite32(key, &regs->DCLRKV);
692 iowrite32(flags, &regs->DCLRKM);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200693}
694
695static u32 overlay_cmd_reg(struct put_image_params *params)
696{
697 u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
698
699 if (params->format & I915_OVERLAY_YUV_PLANAR) {
700 switch (params->format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100701 case I915_OVERLAY_YUV422:
702 cmd |= OCMD_YUV_422_PLANAR;
703 break;
704 case I915_OVERLAY_YUV420:
705 cmd |= OCMD_YUV_420_PLANAR;
706 break;
707 case I915_OVERLAY_YUV411:
708 case I915_OVERLAY_YUV410:
709 cmd |= OCMD_YUV_410_PLANAR;
710 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200711 }
712 } else { /* YUV packed */
713 switch (params->format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100714 case I915_OVERLAY_YUV422:
715 cmd |= OCMD_YUV_422_PACKED;
716 break;
717 case I915_OVERLAY_YUV411:
718 cmd |= OCMD_YUV_411_PACKED;
719 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200720 }
721
722 switch (params->format & I915_OVERLAY_SWAP_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100723 case I915_OVERLAY_NO_SWAP:
724 break;
725 case I915_OVERLAY_UV_SWAP:
726 cmd |= OCMD_UV_SWAP;
727 break;
728 case I915_OVERLAY_Y_SWAP:
729 cmd |= OCMD_Y_SWAP;
730 break;
731 case I915_OVERLAY_Y_AND_UV_SWAP:
732 cmd |= OCMD_Y_AND_UV_SWAP;
733 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200734 }
735 }
736
737 return cmd;
738}
739
Chris Wilson5fe82c52010-08-12 12:38:21 +0100740static int intel_overlay_do_put_image(struct intel_overlay *overlay,
Chris Wilson05394f32010-11-08 19:18:58 +0000741 struct drm_i915_gem_object *new_bo,
Chris Wilson5fe82c52010-08-12 12:38:21 +0100742 struct put_image_params *params)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200743{
744 int ret, tmp_width;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700745 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200746 bool scale_changed = false;
Chris Wilson1ee8da62016-05-12 12:43:23 +0100747 struct drm_i915_private *dev_priv = overlay->i915;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700748 u32 swidth, swidthsw, sheight, ostride;
Daniel Vettera071fa02014-06-18 23:28:09 +0200749 enum pipe pipe = overlay->crtc->pipe;
Chris Wilson9b3b7842016-08-15 10:49:01 +0100750 struct i915_vma *vma;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200751
Chris Wilson91c8a322016-07-05 10:40:23 +0100752 lockdep_assert_held(&dev_priv->drm.struct_mutex);
753 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200754
Daniel Vetter02e792f2009-09-15 22:57:34 +0200755 ret = intel_overlay_release_old_vid(overlay);
756 if (ret != 0)
757 return ret;
758
Chris Wilson058d88c2016-08-15 10:49:06 +0100759 vma = i915_gem_object_pin_to_display_plane(new_bo, 0,
Tvrtko Ursuline6617332015-03-23 11:10:33 +0000760 &i915_ggtt_view_normal);
Chris Wilson058d88c2016-08-15 10:49:06 +0100761 if (IS_ERR(vma))
762 return PTR_ERR(vma);
Chris Wilson9b3b7842016-08-15 10:49:01 +0100763
Chris Wilson49ef5292016-08-18 17:17:00 +0100764 ret = i915_vma_put_fence(vma);
Chris Wilsond9e86c02010-11-10 16:40:20 +0000765 if (ret)
766 goto out_unpin;
767
Daniel Vetter02e792f2009-09-15 22:57:34 +0200768 if (!overlay->active) {
Ben Widawsky75020bc2012-04-16 14:07:43 -0700769 u32 oconfig;
Chris Wilson8d74f652010-08-12 10:35:26 +0100770 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200771 if (!regs) {
772 ret = -ENOMEM;
773 goto out_unpin;
774 }
Ben Widawsky75020bc2012-04-16 14:07:43 -0700775 oconfig = OCONF_CC_OUT_8BIT;
Chris Wilson1ee8da62016-05-12 12:43:23 +0100776 if (IS_GEN4(dev_priv))
Ben Widawsky75020bc2012-04-16 14:07:43 -0700777 oconfig |= OCONF_CSC_MODE_BT709;
Daniel Vettera071fa02014-06-18 23:28:09 +0200778 oconfig |= pipe == 0 ?
Daniel Vetter02e792f2009-09-15 22:57:34 +0200779 OCONF_PIPE_A : OCONF_PIPE_B;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700780 iowrite32(oconfig, &regs->OCONFIG);
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100781 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200782
783 ret = intel_overlay_on(overlay);
784 if (ret != 0)
785 goto out_unpin;
786 }
787
Chris Wilson8d74f652010-08-12 10:35:26 +0100788 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200789 if (!regs) {
790 ret = -ENOMEM;
791 goto out_unpin;
792 }
793
Ben Widawsky75020bc2012-04-16 14:07:43 -0700794 iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
795 iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200796
797 if (params->format & I915_OVERLAY_YUV_PACKED)
798 tmp_width = packed_width_bytes(params->format, params->src_w);
799 else
800 tmp_width = params->src_w;
801
Ben Widawsky75020bc2012-04-16 14:07:43 -0700802 swidth = params->src_w;
Chris Wilson1ee8da62016-05-12 12:43:23 +0100803 swidthsw = calc_swidthsw(dev_priv, params->offset_Y, tmp_width);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700804 sheight = params->src_h;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100805 iowrite32(i915_ggtt_offset(vma) + params->offset_Y, &regs->OBUF_0Y);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700806 ostride = params->stride_Y;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200807
808 if (params->format & I915_OVERLAY_YUV_PLANAR) {
809 int uv_hscale = uv_hsubsampling(params->format);
810 int uv_vscale = uv_vsubsampling(params->format);
811 u32 tmp_U, tmp_V;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700812 swidth |= (params->src_w/uv_hscale) << 16;
Chris Wilson1ee8da62016-05-12 12:43:23 +0100813 tmp_U = calc_swidthsw(dev_priv, params->offset_U,
Chris Wilson722506f2010-08-12 09:28:50 +0100814 params->src_w/uv_hscale);
Chris Wilson1ee8da62016-05-12 12:43:23 +0100815 tmp_V = calc_swidthsw(dev_priv, params->offset_V,
Chris Wilson722506f2010-08-12 09:28:50 +0100816 params->src_w/uv_hscale);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700817 swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
818 sheight |= (params->src_h/uv_vscale) << 16;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100819 iowrite32(i915_ggtt_offset(vma) + params->offset_U,
820 &regs->OBUF_0U);
821 iowrite32(i915_ggtt_offset(vma) + params->offset_V,
822 &regs->OBUF_0V);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700823 ostride |= params->stride_UV << 16;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200824 }
825
Ben Widawsky75020bc2012-04-16 14:07:43 -0700826 iowrite32(swidth, &regs->SWIDTH);
827 iowrite32(swidthsw, &regs->SWIDTHSW);
828 iowrite32(sheight, &regs->SHEIGHT);
829 iowrite32(ostride, &regs->OSTRIDE);
830
Daniel Vetter02e792f2009-09-15 22:57:34 +0200831 scale_changed = update_scaling_factors(overlay, regs, params);
832
833 update_colorkey(overlay, regs);
834
Ben Widawsky75020bc2012-04-16 14:07:43 -0700835 iowrite32(overlay_cmd_reg(params), &regs->OCMD);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200836
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100837 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200838
Chris Wilson8dc5d142010-08-12 12:36:12 +0100839 ret = intel_overlay_continue(overlay, scale_changed);
840 if (ret)
841 goto out_unpin;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200842
Ville Syrjälä73d42562016-12-07 19:28:03 +0200843 i915_gem_track_fb(overlay->vma ? overlay->vma->obj : NULL,
844 vma->obj, INTEL_FRONTBUFFER_OVERLAY(pipe));
Daniel Vettera071fa02014-06-18 23:28:09 +0200845
Chris Wilson9b3b7842016-08-15 10:49:01 +0100846 overlay->old_vma = overlay->vma;
847 overlay->vma = vma;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200848
Chris Wilson5748b6a2016-08-04 16:32:38 +0100849 intel_frontbuffer_flip(dev_priv, INTEL_FRONTBUFFER_OVERLAY(pipe));
Daniel Vetterf99d7062014-06-19 16:01:59 +0200850
Daniel Vetter02e792f2009-09-15 22:57:34 +0200851 return 0;
852
853out_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +0100854 i915_gem_object_unpin_from_display_plane(vma);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200855 return ret;
856}
857
Chris Wilsonce453d82011-02-21 14:43:56 +0000858int intel_overlay_switch_off(struct intel_overlay *overlay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200859{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100860 struct drm_i915_private *dev_priv = overlay->i915;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700861 struct overlay_registers __iomem *regs;
Chris Wilson5dcdbcb2010-08-12 13:50:28 +0100862 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200863
Chris Wilson91c8a322016-07-05 10:40:23 +0100864 lockdep_assert_held(&dev_priv->drm.struct_mutex);
865 WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200866
Chris Wilsonce453d82011-02-21 14:43:56 +0000867 ret = intel_overlay_recover_from_interrupt(overlay);
Chris Wilsonb303cf92010-08-12 14:03:48 +0100868 if (ret != 0)
869 return ret;
Daniel Vetter9bedb972009-11-30 15:55:49 +0100870
Daniel Vetter02e792f2009-09-15 22:57:34 +0200871 if (!overlay->active)
872 return 0;
873
Daniel Vetter02e792f2009-09-15 22:57:34 +0200874 ret = intel_overlay_release_old_vid(overlay);
875 if (ret != 0)
876 return ret;
877
Chris Wilson8d74f652010-08-12 10:35:26 +0100878 regs = intel_overlay_map_regs(overlay);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700879 iowrite32(0, &regs->OCMD);
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100880 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200881
Chris Wilson0d9bdd82016-08-04 07:52:37 +0100882 return intel_overlay_off(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200883}
884
885static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
886 struct intel_crtc *crtc)
887{
Chris Wilsonf7abfe82010-09-13 14:19:16 +0100888 if (!crtc->active)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200889 return -EINVAL;
890
Daniel Vetter02e792f2009-09-15 22:57:34 +0200891 /* can't use the overlay with double wide pipe */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200892 if (crtc->config->double_wide)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200893 return -EINVAL;
894
895 return 0;
896}
897
898static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
899{
Chris Wilson1ee8da62016-05-12 12:43:23 +0100900 struct drm_i915_private *dev_priv = overlay->i915;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200901 u32 pfit_control = I915_READ(PFIT_CONTROL);
Chris Wilson446d2182010-08-12 11:15:58 +0100902 u32 ratio;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200903
904 /* XXX: This is not the same logic as in the xorg driver, but more in
Chris Wilson446d2182010-08-12 11:15:58 +0100905 * line with the intel documentation for the i965
906 */
Chris Wilson1ee8da62016-05-12 12:43:23 +0100907 if (INTEL_GEN(dev_priv) >= 4) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400908 /* on i965 use the PGM reg to read out the autoscaler values */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100909 ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
910 } else {
Chris Wilson446d2182010-08-12 11:15:58 +0100911 if (pfit_control & VERT_AUTO_SCALE)
912 ratio = I915_READ(PFIT_AUTO_RATIOS);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200913 else
Chris Wilson446d2182010-08-12 11:15:58 +0100914 ratio = I915_READ(PFIT_PGM_RATIOS);
915 ratio >>= PFIT_VERT_SCALE_SHIFT;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200916 }
917
918 overlay->pfit_vscale_ratio = ratio;
919}
920
921static int check_overlay_dst(struct intel_overlay *overlay,
922 struct drm_intel_overlay_put_image *rec)
923{
924 struct drm_display_mode *mode = &overlay->crtc->base.mode;
925
Daniel Vetter75c13992012-01-28 23:48:46 +0100926 if (rec->dst_x < mode->hdisplay &&
927 rec->dst_x + rec->dst_width <= mode->hdisplay &&
928 rec->dst_y < mode->vdisplay &&
929 rec->dst_y + rec->dst_height <= mode->vdisplay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200930 return 0;
931 else
932 return -EINVAL;
933}
934
935static int check_overlay_scaling(struct put_image_params *rec)
936{
937 u32 tmp;
938
939 /* downscaling limit is 8.0 */
940 tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
941 if (tmp > 7)
942 return -EINVAL;
943 tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
944 if (tmp > 7)
945 return -EINVAL;
946
947 return 0;
948}
949
Chris Wilson1ee8da62016-05-12 12:43:23 +0100950static int check_overlay_src(struct drm_i915_private *dev_priv,
Daniel Vetter02e792f2009-09-15 22:57:34 +0200951 struct drm_intel_overlay_put_image *rec,
Chris Wilson05394f32010-11-08 19:18:58 +0000952 struct drm_i915_gem_object *new_bo)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200953{
Daniel Vetter02e792f2009-09-15 22:57:34 +0200954 int uv_hscale = uv_hsubsampling(rec->flags);
955 int uv_vscale = uv_vsubsampling(rec->flags);
Dan Carpenter8f28f542010-10-27 23:17:25 +0200956 u32 stride_mask;
957 int depth;
958 u32 tmp;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200959
960 /* check src dimensions */
Chris Wilson1ee8da62016-05-12 12:43:23 +0100961 if (IS_845G(dev_priv) || IS_I830(dev_priv)) {
Chris Wilson722506f2010-08-12 09:28:50 +0100962 if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100963 rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200964 return -EINVAL;
965 } else {
Chris Wilson722506f2010-08-12 09:28:50 +0100966 if (rec->src_height > IMAGE_MAX_HEIGHT ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100967 rec->src_width > IMAGE_MAX_WIDTH)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200968 return -EINVAL;
969 }
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100970
Daniel Vetter02e792f2009-09-15 22:57:34 +0200971 /* better safe than sorry, use 4 as the maximal subsampling ratio */
Chris Wilson722506f2010-08-12 09:28:50 +0100972 if (rec->src_height < N_VERT_Y_TAPS*4 ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100973 rec->src_width < N_HORIZ_Y_TAPS*4)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200974 return -EINVAL;
975
Chris Wilsona1efd142010-07-12 19:35:38 +0100976 /* check alignment constraints */
Daniel Vetter02e792f2009-09-15 22:57:34 +0200977 switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100978 case I915_OVERLAY_RGB:
979 /* not implemented */
980 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100981
Chris Wilson722506f2010-08-12 09:28:50 +0100982 case I915_OVERLAY_YUV_PACKED:
Chris Wilson722506f2010-08-12 09:28:50 +0100983 if (uv_vscale != 1)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200984 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100985
986 depth = packed_depth_bytes(rec->flags);
Chris Wilson722506f2010-08-12 09:28:50 +0100987 if (depth < 0)
988 return depth;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100989
Chris Wilson722506f2010-08-12 09:28:50 +0100990 /* ignore UV planes */
991 rec->stride_UV = 0;
992 rec->offset_U = 0;
993 rec->offset_V = 0;
994 /* check pixel alignment */
995 if (rec->offset_Y % depth)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200996 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +0100997 break;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100998
Chris Wilson722506f2010-08-12 09:28:50 +0100999 case I915_OVERLAY_YUV_PLANAR:
1000 if (uv_vscale < 0 || uv_hscale < 0)
1001 return -EINVAL;
1002 /* no offset restrictions for planar formats */
1003 break;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001004
Chris Wilson722506f2010-08-12 09:28:50 +01001005 default:
1006 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001007 }
1008
1009 if (rec->src_width % uv_hscale)
1010 return -EINVAL;
1011
1012 /* stride checking */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001013 if (IS_I830(dev_priv) || IS_845G(dev_priv))
Chris Wilsona1efd142010-07-12 19:35:38 +01001014 stride_mask = 255;
1015 else
1016 stride_mask = 63;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001017
1018 if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
1019 return -EINVAL;
Chris Wilson1ee8da62016-05-12 12:43:23 +01001020 if (IS_GEN4(dev_priv) && rec->stride_Y < 512)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001021 return -EINVAL;
1022
1023 tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001024 4096 : 8192;
1025 if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001026 return -EINVAL;
1027
1028 /* check buffer dimensions */
1029 switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +01001030 case I915_OVERLAY_RGB:
1031 case I915_OVERLAY_YUV_PACKED:
1032 /* always 4 Y values per depth pixels */
1033 if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
1034 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001035
Chris Wilson722506f2010-08-12 09:28:50 +01001036 tmp = rec->stride_Y*rec->src_height;
Chris Wilson05394f32010-11-08 19:18:58 +00001037 if (rec->offset_Y + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001038 return -EINVAL;
1039 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001040
Chris Wilson722506f2010-08-12 09:28:50 +01001041 case I915_OVERLAY_YUV_PLANAR:
1042 if (rec->src_width > rec->stride_Y)
1043 return -EINVAL;
1044 if (rec->src_width/uv_hscale > rec->stride_UV)
1045 return -EINVAL;
1046
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001047 tmp = rec->stride_Y * rec->src_height;
Chris Wilson05394f32010-11-08 19:18:58 +00001048 if (rec->offset_Y + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001049 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001050
1051 tmp = rec->stride_UV * (rec->src_height / uv_vscale);
Chris Wilson05394f32010-11-08 19:18:58 +00001052 if (rec->offset_U + tmp > new_bo->base.size ||
1053 rec->offset_V + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001054 return -EINVAL;
1055 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001056 }
1057
1058 return 0;
1059}
1060
Chris Wilsone9e331a2010-09-13 01:16:10 +01001061/**
1062 * Return the pipe currently connected to the panel fitter,
1063 * or -1 if the panel fitter is not present or not in use
1064 */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001065static int intel_panel_fitter_pipe(struct drm_i915_private *dev_priv)
Chris Wilsone9e331a2010-09-13 01:16:10 +01001066{
Chris Wilsone9e331a2010-09-13 01:16:10 +01001067 u32 pfit_control;
1068
1069 /* i830 doesn't have a panel fitter */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001070 if (INTEL_GEN(dev_priv) <= 3 &&
1071 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
Chris Wilsone9e331a2010-09-13 01:16:10 +01001072 return -1;
1073
1074 pfit_control = I915_READ(PFIT_CONTROL);
1075
1076 /* See if the panel fitter is in use */
1077 if ((pfit_control & PFIT_ENABLE) == 0)
1078 return -1;
1079
1080 /* 965 can place panel fitter on either pipe */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001081 if (IS_GEN4(dev_priv))
Chris Wilsone9e331a2010-09-13 01:16:10 +01001082 return (pfit_control >> 29) & 0x3;
1083
1084 /* older chips can only use pipe 1 */
1085 return 1;
1086}
1087
Chris Wilson1ee8da62016-05-12 12:43:23 +01001088int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1089 struct drm_file *file_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001090{
1091 struct drm_intel_overlay_put_image *put_image_rec = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001092 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001093 struct intel_overlay *overlay;
Rob Clark7707e652014-07-17 23:30:04 -04001094 struct drm_crtc *drmmode_crtc;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001095 struct intel_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +00001096 struct drm_i915_gem_object *new_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001097 struct put_image_params *params;
1098 int ret;
1099
Daniel Vetter02e792f2009-09-15 22:57:34 +02001100 overlay = dev_priv->overlay;
1101 if (!overlay) {
1102 DRM_DEBUG("userspace bug: no overlay\n");
1103 return -ENODEV;
1104 }
1105
1106 if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
Daniel Vettera0e99e62012-12-02 01:05:46 +01001107 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001108 mutex_lock(&dev->struct_mutex);
1109
Chris Wilsonce453d82011-02-21 14:43:56 +00001110 ret = intel_overlay_switch_off(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001111
1112 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001113 drm_modeset_unlock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001114
1115 return ret;
1116 }
1117
Daniel Vetterb14c5672013-09-19 12:18:32 +02001118 params = kmalloc(sizeof(*params), GFP_KERNEL);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001119 if (!params)
1120 return -ENOMEM;
1121
Rob Clark7707e652014-07-17 23:30:04 -04001122 drmmode_crtc = drm_crtc_find(dev, put_image_rec->crtc_id);
1123 if (!drmmode_crtc) {
Dan Carpenter915a4282010-03-06 14:05:39 +03001124 ret = -ENOENT;
1125 goto out_free;
1126 }
Rob Clark7707e652014-07-17 23:30:04 -04001127 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001128
Chris Wilson03ac0642016-07-20 13:31:51 +01001129 new_bo = i915_gem_object_lookup(file_priv, put_image_rec->bo_handle);
1130 if (!new_bo) {
Dan Carpenter915a4282010-03-06 14:05:39 +03001131 ret = -ENOENT;
1132 goto out_free;
1133 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001134
Daniel Vettera0e99e62012-12-02 01:05:46 +01001135 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001136 mutex_lock(&dev->struct_mutex);
1137
Chris Wilson3e510a82016-08-05 10:14:23 +01001138 if (i915_gem_object_is_tiled(new_bo)) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01001139 DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00001140 ret = -EINVAL;
1141 goto out_unlock;
1142 }
1143
Chris Wilsonce453d82011-02-21 14:43:56 +00001144 ret = intel_overlay_recover_from_interrupt(overlay);
Chris Wilsonb303cf92010-08-12 14:03:48 +01001145 if (ret != 0)
1146 goto out_unlock;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02001147
Daniel Vetter02e792f2009-09-15 22:57:34 +02001148 if (overlay->crtc != crtc) {
1149 struct drm_display_mode *mode = &crtc->base.mode;
Chris Wilsonce453d82011-02-21 14:43:56 +00001150 ret = intel_overlay_switch_off(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001151 if (ret != 0)
1152 goto out_unlock;
1153
1154 ret = check_overlay_possible_on_crtc(overlay, crtc);
1155 if (ret != 0)
1156 goto out_unlock;
1157
1158 overlay->crtc = crtc;
1159 crtc->overlay = overlay;
1160
Chris Wilsone9e331a2010-09-13 01:16:10 +01001161 /* line too wide, i.e. one-line-mode */
1162 if (mode->hdisplay > 1024 &&
Chris Wilson1ee8da62016-05-12 12:43:23 +01001163 intel_panel_fitter_pipe(dev_priv) == crtc->pipe) {
Ville Syrjälä209c2a52015-03-31 10:37:23 +03001164 overlay->pfit_active = true;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001165 update_pfit_vscale_ratio(overlay);
1166 } else
Ville Syrjälä209c2a52015-03-31 10:37:23 +03001167 overlay->pfit_active = false;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001168 }
1169
1170 ret = check_overlay_dst(overlay, put_image_rec);
1171 if (ret != 0)
1172 goto out_unlock;
1173
1174 if (overlay->pfit_active) {
1175 params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
Chris Wilson722506f2010-08-12 09:28:50 +01001176 overlay->pfit_vscale_ratio);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001177 /* shifting right rounds downwards, so add 1 */
1178 params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
Chris Wilson722506f2010-08-12 09:28:50 +01001179 overlay->pfit_vscale_ratio) + 1;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001180 } else {
1181 params->dst_y = put_image_rec->dst_y;
1182 params->dst_h = put_image_rec->dst_height;
1183 }
1184 params->dst_x = put_image_rec->dst_x;
1185 params->dst_w = put_image_rec->dst_width;
1186
1187 params->src_w = put_image_rec->src_width;
1188 params->src_h = put_image_rec->src_height;
1189 params->src_scan_w = put_image_rec->src_scan_width;
1190 params->src_scan_h = put_image_rec->src_scan_height;
Chris Wilson722506f2010-08-12 09:28:50 +01001191 if (params->src_scan_h > params->src_h ||
1192 params->src_scan_w > params->src_w) {
Daniel Vetter02e792f2009-09-15 22:57:34 +02001193 ret = -EINVAL;
1194 goto out_unlock;
1195 }
1196
Chris Wilson1ee8da62016-05-12 12:43:23 +01001197 ret = check_overlay_src(dev_priv, put_image_rec, new_bo);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001198 if (ret != 0)
1199 goto out_unlock;
1200 params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
1201 params->stride_Y = put_image_rec->stride_Y;
1202 params->stride_UV = put_image_rec->stride_UV;
1203 params->offset_Y = put_image_rec->offset_Y;
1204 params->offset_U = put_image_rec->offset_U;
1205 params->offset_V = put_image_rec->offset_V;
1206
1207 /* Check scaling after src size to prevent a divide-by-zero. */
1208 ret = check_overlay_scaling(params);
1209 if (ret != 0)
1210 goto out_unlock;
1211
1212 ret = intel_overlay_do_put_image(overlay, new_bo, params);
1213 if (ret != 0)
1214 goto out_unlock;
1215
1216 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001217 drm_modeset_unlock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001218
1219 kfree(params);
1220
1221 return 0;
1222
1223out_unlock:
1224 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001225 drm_modeset_unlock_all(dev);
Dave Gordon13f17b22016-07-21 18:39:38 +01001226 i915_gem_object_put_unlocked(new_bo);
Dan Carpenter915a4282010-03-06 14:05:39 +03001227out_free:
Daniel Vetter02e792f2009-09-15 22:57:34 +02001228 kfree(params);
1229
1230 return ret;
1231}
1232
1233static void update_reg_attrs(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -07001234 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001235{
Ben Widawsky75020bc2012-04-16 14:07:43 -07001236 iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
1237 &regs->OCLRC0);
1238 iowrite32(overlay->saturation, &regs->OCLRC1);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001239}
1240
1241static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
1242{
1243 int i;
1244
1245 if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
1246 return false;
1247
1248 for (i = 0; i < 3; i++) {
Chris Wilson722506f2010-08-12 09:28:50 +01001249 if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001250 return false;
1251 }
1252
1253 return true;
1254}
1255
1256static bool check_gamma5_errata(u32 gamma5)
1257{
1258 int i;
1259
1260 for (i = 0; i < 3; i++) {
1261 if (((gamma5 >> i*8) & 0xff) == 0x80)
1262 return false;
1263 }
1264
1265 return true;
1266}
1267
1268static int check_gamma(struct drm_intel_overlay_attrs *attrs)
1269{
Chris Wilson722506f2010-08-12 09:28:50 +01001270 if (!check_gamma_bounds(0, attrs->gamma0) ||
1271 !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
1272 !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
1273 !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
1274 !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
1275 !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
1276 !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001277 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001278
Daniel Vetter02e792f2009-09-15 22:57:34 +02001279 if (!check_gamma5_errata(attrs->gamma5))
1280 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001281
Daniel Vetter02e792f2009-09-15 22:57:34 +02001282 return 0;
1283}
1284
Chris Wilson1ee8da62016-05-12 12:43:23 +01001285int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1286 struct drm_file *file_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001287{
1288 struct drm_intel_overlay_attrs *attrs = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001289 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001290 struct intel_overlay *overlay;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001291 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001292 int ret;
1293
Daniel Vetter02e792f2009-09-15 22:57:34 +02001294 overlay = dev_priv->overlay;
1295 if (!overlay) {
1296 DRM_DEBUG("userspace bug: no overlay\n");
1297 return -ENODEV;
1298 }
1299
Daniel Vettera0e99e62012-12-02 01:05:46 +01001300 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001301 mutex_lock(&dev->struct_mutex);
1302
Chris Wilson60fc3322010-08-12 10:44:45 +01001303 ret = -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001304 if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
Chris Wilson60fc3322010-08-12 10:44:45 +01001305 attrs->color_key = overlay->color_key;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001306 attrs->brightness = overlay->brightness;
Chris Wilson60fc3322010-08-12 10:44:45 +01001307 attrs->contrast = overlay->contrast;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001308 attrs->saturation = overlay->saturation;
1309
Chris Wilson1ee8da62016-05-12 12:43:23 +01001310 if (!IS_GEN2(dev_priv)) {
Daniel Vetter02e792f2009-09-15 22:57:34 +02001311 attrs->gamma0 = I915_READ(OGAMC0);
1312 attrs->gamma1 = I915_READ(OGAMC1);
1313 attrs->gamma2 = I915_READ(OGAMC2);
1314 attrs->gamma3 = I915_READ(OGAMC3);
1315 attrs->gamma4 = I915_READ(OGAMC4);
1316 attrs->gamma5 = I915_READ(OGAMC5);
1317 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001318 } else {
Chris Wilson60fc3322010-08-12 10:44:45 +01001319 if (attrs->brightness < -128 || attrs->brightness > 127)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001320 goto out_unlock;
Chris Wilson60fc3322010-08-12 10:44:45 +01001321 if (attrs->contrast > 255)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001322 goto out_unlock;
Chris Wilson60fc3322010-08-12 10:44:45 +01001323 if (attrs->saturation > 1023)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001324 goto out_unlock;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001325
Chris Wilson60fc3322010-08-12 10:44:45 +01001326 overlay->color_key = attrs->color_key;
1327 overlay->brightness = attrs->brightness;
1328 overlay->contrast = attrs->contrast;
1329 overlay->saturation = attrs->saturation;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001330
Chris Wilson8d74f652010-08-12 10:35:26 +01001331 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001332 if (!regs) {
1333 ret = -ENOMEM;
1334 goto out_unlock;
1335 }
1336
1337 update_reg_attrs(overlay, regs);
1338
Chris Wilson9bb2ff72010-08-12 12:02:11 +01001339 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001340
1341 if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
Chris Wilson1ee8da62016-05-12 12:43:23 +01001342 if (IS_GEN2(dev_priv))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001343 goto out_unlock;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001344
1345 if (overlay->active) {
1346 ret = -EBUSY;
1347 goto out_unlock;
1348 }
1349
1350 ret = check_gamma(attrs);
Chris Wilson60fc3322010-08-12 10:44:45 +01001351 if (ret)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001352 goto out_unlock;
1353
1354 I915_WRITE(OGAMC0, attrs->gamma0);
1355 I915_WRITE(OGAMC1, attrs->gamma1);
1356 I915_WRITE(OGAMC2, attrs->gamma2);
1357 I915_WRITE(OGAMC3, attrs->gamma3);
1358 I915_WRITE(OGAMC4, attrs->gamma4);
1359 I915_WRITE(OGAMC5, attrs->gamma5);
1360 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001361 }
Chris Wilsonea9da4e2015-04-02 10:35:08 +01001362 overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001363
Chris Wilson60fc3322010-08-12 10:44:45 +01001364 ret = 0;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001365out_unlock:
1366 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001367 drm_modeset_unlock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001368
1369 return ret;
1370}
1371
Chris Wilson1ee8da62016-05-12 12:43:23 +01001372void intel_setup_overlay(struct drm_i915_private *dev_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001373{
Daniel Vetter02e792f2009-09-15 22:57:34 +02001374 struct intel_overlay *overlay;
Chris Wilson05394f32010-11-08 19:18:58 +00001375 struct drm_i915_gem_object *reg_bo;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001376 struct overlay_registers __iomem *regs;
Chris Wilson058d88c2016-08-15 10:49:06 +01001377 struct i915_vma *vma = NULL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001378 int ret;
1379
Chris Wilson1ee8da62016-05-12 12:43:23 +01001380 if (!HAS_OVERLAY(dev_priv))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001381 return;
1382
Daniel Vetterb14c5672013-09-19 12:18:32 +02001383 overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001384 if (!overlay)
1385 return;
Chris Wilson79d24272011-06-28 11:27:47 +01001386
Chris Wilson91c8a322016-07-05 10:40:23 +01001387 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson79d24272011-06-28 11:27:47 +01001388 if (WARN_ON(dev_priv->overlay))
1389 goto out_free;
1390
Chris Wilson1ee8da62016-05-12 12:43:23 +01001391 overlay->i915 = dev_priv;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001392
Daniel Vetterf63a4842013-07-23 19:24:38 +02001393 reg_bo = NULL;
Chris Wilson1ee8da62016-05-12 12:43:23 +01001394 if (!OVERLAY_NEEDS_PHYSICAL(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +01001395 reg_bo = i915_gem_object_create_stolen(&dev_priv->drm,
1396 PAGE_SIZE);
Chris Wilson80405132012-11-15 11:32:29 +00001397 if (reg_bo == NULL)
Chris Wilson91c8a322016-07-05 10:40:23 +01001398 reg_bo = i915_gem_object_create(&dev_priv->drm, PAGE_SIZE);
Chris Wilsonfe3db792016-04-25 13:32:13 +01001399 if (IS_ERR(reg_bo))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001400 goto out_free;
Chris Wilson05394f32010-11-08 19:18:58 +00001401 overlay->reg_bo = reg_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001402
Chris Wilson1ee8da62016-05-12 12:43:23 +01001403 if (OVERLAY_NEEDS_PHYSICAL(dev_priv)) {
Chris Wilson00731152014-05-21 12:42:56 +01001404 ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE);
Akshay Joshi0206e352011-08-16 15:34:10 -04001405 if (ret) {
1406 DRM_ERROR("failed to attach phys overlay regs\n");
1407 goto out_free_bo;
1408 }
Chris Wilson00731152014-05-21 12:42:56 +01001409 overlay->flip_addr = reg_bo->phys_handle->busaddr;
Chris Wilson315781482010-08-12 09:42:51 +01001410 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001411 vma = i915_gem_object_ggtt_pin(reg_bo, NULL,
Chris Wilsonde895082016-08-04 16:32:34 +01001412 0, PAGE_SIZE, PIN_MAPPABLE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001413 if (IS_ERR(vma)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001414 DRM_ERROR("failed to pin overlay register bo\n");
Chris Wilson058d88c2016-08-15 10:49:06 +01001415 ret = PTR_ERR(vma);
Akshay Joshi0206e352011-08-16 15:34:10 -04001416 goto out_free_bo;
1417 }
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001418 overlay->flip_addr = i915_ggtt_offset(vma);
Chris Wilson0ddc1282010-08-12 09:35:00 +01001419
1420 ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
1421 if (ret) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001422 DRM_ERROR("failed to move overlay register bo into the GTT\n");
1423 goto out_unpin_bo;
1424 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001425 }
1426
1427 /* init all values */
1428 overlay->color_key = 0x0101fe;
Chris Wilsonea9da4e2015-04-02 10:35:08 +01001429 overlay->color_key_enabled = true;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001430 overlay->brightness = -19;
1431 overlay->contrast = 75;
1432 overlay->saturation = 146;
1433
Ville Syrjäläfe4fc2d2016-12-21 16:45:47 +02001434 init_request_active(&overlay->last_flip, NULL);
1435
Chris Wilson8d74f652010-08-12 10:35:26 +01001436 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001437 if (!regs)
Chris Wilson79d24272011-06-28 11:27:47 +01001438 goto out_unpin_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001439
Ben Widawsky75020bc2012-04-16 14:07:43 -07001440 memset_io(regs, 0, sizeof(struct overlay_registers));
Daniel Vetter02e792f2009-09-15 22:57:34 +02001441 update_polyphase_filter(regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001442 update_reg_attrs(overlay, regs);
1443
Chris Wilson9bb2ff72010-08-12 12:02:11 +01001444 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001445
1446 dev_priv->overlay = overlay;
Chris Wilson91c8a322016-07-05 10:40:23 +01001447 mutex_unlock(&dev_priv->drm.struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001448 DRM_INFO("initialized overlay support\n");
1449 return;
1450
Chris Wilson0ddc1282010-08-12 09:35:00 +01001451out_unpin_bo:
Chris Wilson058d88c2016-08-15 10:49:06 +01001452 if (vma)
1453 i915_vma_unpin(vma);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001454out_free_bo:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001455 i915_gem_object_put(reg_bo);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001456out_free:
Chris Wilson91c8a322016-07-05 10:40:23 +01001457 mutex_unlock(&dev_priv->drm.struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001458 kfree(overlay);
1459 return;
1460}
1461
Chris Wilson1ee8da62016-05-12 12:43:23 +01001462void intel_cleanup_overlay(struct drm_i915_private *dev_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001463{
Chris Wilson62cf4e62010-08-12 10:50:36 +01001464 if (!dev_priv->overlay)
1465 return;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001466
Chris Wilson62cf4e62010-08-12 10:50:36 +01001467 /* The bo's should be free'd by the generic code already.
1468 * Furthermore modesetting teardown happens beforehand so the
1469 * hardware should be off already */
Ville Syrjälä77589f52015-03-31 10:37:22 +03001470 WARN_ON(dev_priv->overlay->active);
Chris Wilson62cf4e62010-08-12 10:50:36 +01001471
Chris Wilson34911fd2016-07-20 13:31:54 +01001472 i915_gem_object_put_unlocked(dev_priv->overlay->reg_bo);
Chris Wilson62cf4e62010-08-12 10:50:36 +01001473 kfree(dev_priv->overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001474}
Chris Wilson6ef3d422010-08-04 20:26:07 +01001475
1476struct intel_overlay_error_state {
1477 struct overlay_registers regs;
1478 unsigned long base;
1479 u32 dovsta;
1480 u32 isr;
1481};
1482
Ben Widawsky75020bc2012-04-16 14:07:43 -07001483static struct overlay_registers __iomem *
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001484intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
Chris Wilson3bd3c932010-08-19 08:19:30 +01001485{
Chris Wilson1ee8da62016-05-12 12:43:23 +01001486 struct drm_i915_private *dev_priv = overlay->i915;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001487 struct overlay_registers __iomem *regs;
Chris Wilson3bd3c932010-08-19 08:19:30 +01001488
Chris Wilson1ee8da62016-05-12 12:43:23 +01001489 if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
Ben Widawsky75020bc2012-04-16 14:07:43 -07001490 /* Cast to make sparse happy, but it's wc memory anyway, so
1491 * equivalent to the wc io mapping on X86. */
1492 regs = (struct overlay_registers __iomem *)
Chris Wilson00731152014-05-21 12:42:56 +01001493 overlay->reg_bo->phys_handle->vaddr;
Chris Wilson3bd3c932010-08-19 08:19:30 +01001494 else
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001495 regs = io_mapping_map_atomic_wc(&dev_priv->ggtt.mappable,
Chris Wilsonda6ca032016-04-28 09:56:36 +01001496 overlay->flip_addr);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001497
1498 return regs;
1499}
1500
1501static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -07001502 struct overlay_registers __iomem *regs)
Chris Wilson3bd3c932010-08-19 08:19:30 +01001503{
Chris Wilson1ee8da62016-05-12 12:43:23 +01001504 if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001505 io_mapping_unmap_atomic(regs);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001506}
1507
Chris Wilson6ef3d422010-08-04 20:26:07 +01001508struct intel_overlay_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +01001509intel_overlay_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilson6ef3d422010-08-04 20:26:07 +01001510{
Chris Wilson6ef3d422010-08-04 20:26:07 +01001511 struct intel_overlay *overlay = dev_priv->overlay;
1512 struct intel_overlay_error_state *error;
1513 struct overlay_registers __iomem *regs;
1514
1515 if (!overlay || !overlay->active)
1516 return NULL;
1517
1518 error = kmalloc(sizeof(*error), GFP_ATOMIC);
1519 if (error == NULL)
1520 return NULL;
1521
1522 error->dovsta = I915_READ(DOVSTA);
1523 error->isr = I915_READ(ISR);
Chris Wilsonda6ca032016-04-28 09:56:36 +01001524 error->base = overlay->flip_addr;
Chris Wilson6ef3d422010-08-04 20:26:07 +01001525
1526 regs = intel_overlay_map_regs_atomic(overlay);
1527 if (!regs)
1528 goto err;
1529
1530 memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001531 intel_overlay_unmap_regs_atomic(overlay, regs);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001532
1533 return error;
1534
1535err:
1536 kfree(error);
1537 return NULL;
1538}
1539
1540void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001541intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
1542 struct intel_overlay_error_state *error)
Chris Wilson6ef3d422010-08-04 20:26:07 +01001543{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001544 i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
1545 error->dovsta, error->isr);
1546 i915_error_printf(m, " Register file at 0x%08lx:\n",
1547 error->base);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001548
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001549#define P(x) i915_error_printf(m, " " #x ": 0x%08x\n", error->regs.x)
Chris Wilson6ef3d422010-08-04 20:26:07 +01001550 P(OBUF_0Y);
1551 P(OBUF_1Y);
1552 P(OBUF_0U);
1553 P(OBUF_0V);
1554 P(OBUF_1U);
1555 P(OBUF_1V);
1556 P(OSTRIDE);
1557 P(YRGB_VPH);
1558 P(UV_VPH);
1559 P(HORZ_PH);
1560 P(INIT_PHS);
1561 P(DWINPOS);
1562 P(DWINSZ);
1563 P(SWIDTH);
1564 P(SWIDTHSW);
1565 P(SHEIGHT);
1566 P(YRGBSCALE);
1567 P(UVSCALE);
1568 P(OCLRC0);
1569 P(OCLRC1);
1570 P(DCLRKV);
1571 P(DCLRKM);
1572 P(SCLRKVH);
1573 P(SCLRKVL);
1574 P(SCLRKEN);
1575 P(OCONFIG);
1576 P(OCMD);
1577 P(OSTART_0Y);
1578 P(OSTART_1Y);
1579 P(OSTART_0U);
1580 P(OSTART_0V);
1581 P(OSTART_1U);
1582 P(OSTART_1V);
1583 P(OTILEOFF_0Y);
1584 P(OTILEOFF_1Y);
1585 P(OTILEOFF_0U);
1586 P(OTILEOFF_0V);
1587 P(OTILEOFF_1U);
1588 P(OTILEOFF_1V);
1589 P(FASTHSCALE);
1590 P(UVSCALEV);
1591#undef P
1592}