blob: d8734752e4bad0cec5ab3509e544064a5abcf780 [file] [log] [blame]
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001/*
Ben Skeggsebb945a2012-07-20 08:17:34 +10002 * Copyright 2012 Red Hat Inc.
Ben Skeggs4b223ee2010-08-03 10:00:56 +10003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggsebb945a2012-07-20 08:17:34 +100025#include <core/client.h>
26#include <core/handle.h>
27#include <core/namedb.h>
28#include <core/gpuobj.h>
29#include <core/engctx.h>
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +100030#include <core/event.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100031#include <core/class.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100032#include <core/enum.h>
Ben Skeggs4b223ee2010-08-03 10:00:56 +100033
Ben Skeggsebb945a2012-07-20 08:17:34 +100034#include <subdev/timer.h>
35#include <subdev/bar.h>
Ben Skeggs52225552013-12-23 01:51:16 +100036#include <subdev/fb.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100037#include <subdev/vm.h>
38
39#include <engine/dmaobj.h>
Ben Skeggs02a841d2012-07-04 23:44:54 +100040#include <engine/fifo.h>
Ben Skeggsb2b09932010-11-24 10:47:15 +100041
42struct nvc0_fifo_priv {
Ben Skeggsebb945a2012-07-20 08:17:34 +100043 struct nouveau_fifo base;
Ben Skeggsa07d0e72014-02-22 00:28:47 +100044 struct {
45 struct nouveau_gpuobj *mem[2];
46 int active;
47 wait_queue_head_t wait;
48 } runlist;
Ben Skeggs9da226f2012-07-13 16:54:45 +100049 struct {
50 struct nouveau_gpuobj *mem;
51 struct nouveau_vma bar;
52 } user;
Ben Skeggsec9c0882010-12-31 12:10:49 +100053 int spoon_nr;
Ben Skeggsb2b09932010-11-24 10:47:15 +100054};
55
Ben Skeggsebb945a2012-07-20 08:17:34 +100056struct nvc0_fifo_base {
57 struct nouveau_fifo_base base;
58 struct nouveau_gpuobj *pgd;
59 struct nouveau_vm *vm;
60};
61
Ben Skeggsb2b09932010-11-24 10:47:15 +100062struct nvc0_fifo_chan {
Ben Skeggsc420b2d2012-05-01 20:48:08 +100063 struct nouveau_fifo_chan base;
Ben Skeggse2822b72014-02-22 00:52:45 +100064 enum {
65 STOPPED,
66 RUNNING,
67 KILLED
68 } state;
Ben Skeggsb2b09932010-11-24 10:47:15 +100069};
70
Ben Skeggsebb945a2012-07-20 08:17:34 +100071/*******************************************************************************
72 * FIFO channel objects
73 ******************************************************************************/
74
Ben Skeggsb2b09932010-11-24 10:47:15 +100075static void
Ben Skeggs03574662014-01-28 11:47:46 +100076nvc0_fifo_runlist_update(struct nvc0_fifo_priv *priv)
Ben Skeggsb2b09932010-11-24 10:47:15 +100077{
Ben Skeggsebb945a2012-07-20 08:17:34 +100078 struct nouveau_bar *bar = nouveau_bar(priv);
Ben Skeggsb2b09932010-11-24 10:47:15 +100079 struct nouveau_gpuobj *cur;
80 int i, p;
81
Ben Skeggsfadb1712013-05-13 10:02:11 +100082 mutex_lock(&nv_subdev(priv)->mutex);
Ben Skeggsa07d0e72014-02-22 00:28:47 +100083 cur = priv->runlist.mem[priv->runlist.active];
84 priv->runlist.active = !priv->runlist.active;
Ben Skeggsb2b09932010-11-24 10:47:15 +100085
86 for (i = 0, p = 0; i < 128; i++) {
Ben Skeggse2822b72014-02-22 00:52:45 +100087 struct nvc0_fifo_chan *chan = (void *)priv->base.channel[i];
88 if (chan && chan->state == RUNNING) {
89 nv_wo32(cur, p + 0, i);
90 nv_wo32(cur, p + 4, 0x00000004);
91 p += 8;
92 }
Ben Skeggsb2b09932010-11-24 10:47:15 +100093 }
Ben Skeggsebb945a2012-07-20 08:17:34 +100094 bar->flush(bar);
Ben Skeggsb2b09932010-11-24 10:47:15 +100095
Ben Skeggsebb945a2012-07-20 08:17:34 +100096 nv_wr32(priv, 0x002270, cur->addr >> 12);
97 nv_wr32(priv, 0x002274, 0x01f00000 | (p >> 3));
Ben Skeggse2822b72014-02-22 00:52:45 +100098
Ben Skeggs3cf62902014-02-22 01:05:01 +100099 if (wait_event_timeout(priv->runlist.wait,
100 !(nv_rd32(priv, 0x00227c) & 0x00100000),
101 msecs_to_jiffies(2000)) == 0)
102 nv_error(priv, "runlist update timeout\n");
Ben Skeggsfadb1712013-05-13 10:02:11 +1000103 mutex_unlock(&nv_subdev(priv)->mutex);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000104}
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000105
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000106static int
Ben Skeggsebb945a2012-07-20 08:17:34 +1000107nvc0_fifo_context_attach(struct nouveau_object *parent,
108 struct nouveau_object *object)
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000109{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000110 struct nouveau_bar *bar = nouveau_bar(parent);
111 struct nvc0_fifo_base *base = (void *)parent->parent;
112 struct nouveau_engctx *ectx = (void *)object;
113 u32 addr;
114 int ret;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000115
Ben Skeggsebb945a2012-07-20 08:17:34 +1000116 switch (nv_engidx(object->engine)) {
117 case NVDEV_ENGINE_SW : return 0;
118 case NVDEV_ENGINE_GR : addr = 0x0210; break;
119 case NVDEV_ENGINE_COPY0: addr = 0x0230; break;
120 case NVDEV_ENGINE_COPY1: addr = 0x0240; break;
Maarten Lankhorst23c14ed2012-11-23 11:08:23 +1000121 case NVDEV_ENGINE_BSP : addr = 0x0270; break;
122 case NVDEV_ENGINE_VP : addr = 0x0250; break;
123 case NVDEV_ENGINE_PPP : addr = 0x0260; break;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000124 default:
125 return -EINVAL;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000126 }
127
Ben Skeggsebb945a2012-07-20 08:17:34 +1000128 if (!ectx->vma.node) {
129 ret = nouveau_gpuobj_map_vm(nv_gpuobj(ectx), base->vm,
130 NV_MEM_ACCESS_RW, &ectx->vma);
131 if (ret)
132 return ret;
Ben Skeggs4c2d4222012-08-10 15:10:34 +1000133
134 nv_engctx(ectx)->addr = nv_gpuobj(base)->addr >> 12;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000135 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000136
Ben Skeggsebb945a2012-07-20 08:17:34 +1000137 nv_wo32(base, addr + 0x00, lower_32_bits(ectx->vma.offset) | 4);
138 nv_wo32(base, addr + 0x04, upper_32_bits(ectx->vma.offset));
139 bar->flush(bar);
140 return 0;
141}
Ben Skeggsb2b09932010-11-24 10:47:15 +1000142
Ben Skeggsebb945a2012-07-20 08:17:34 +1000143static int
144nvc0_fifo_context_detach(struct nouveau_object *parent, bool suspend,
145 struct nouveau_object *object)
146{
147 struct nouveau_bar *bar = nouveau_bar(parent);
148 struct nvc0_fifo_priv *priv = (void *)parent->engine;
149 struct nvc0_fifo_base *base = (void *)parent->parent;
150 struct nvc0_fifo_chan *chan = (void *)parent;
151 u32 addr;
152
153 switch (nv_engidx(object->engine)) {
154 case NVDEV_ENGINE_SW : return 0;
155 case NVDEV_ENGINE_GR : addr = 0x0210; break;
156 case NVDEV_ENGINE_COPY0: addr = 0x0230; break;
157 case NVDEV_ENGINE_COPY1: addr = 0x0240; break;
Maarten Lankhorst23c14ed2012-11-23 11:08:23 +1000158 case NVDEV_ENGINE_BSP : addr = 0x0270; break;
159 case NVDEV_ENGINE_VP : addr = 0x0250; break;
160 case NVDEV_ENGINE_PPP : addr = 0x0260; break;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000161 default:
162 return -EINVAL;
163 }
164
Ben Skeggsebb945a2012-07-20 08:17:34 +1000165 nv_wr32(priv, 0x002634, chan->base.chid);
166 if (!nv_wait(priv, 0x002634, 0xffffffff, chan->base.chid)) {
Marcin Slusarz93260d32012-12-09 23:00:34 +0100167 nv_error(priv, "channel %d [%s] kick timeout\n",
168 chan->base.chid, nouveau_client_name(chan));
Ben Skeggsebb945a2012-07-20 08:17:34 +1000169 if (suspend)
170 return -EBUSY;
171 }
172
Ben Skeggsedc260d2012-11-27 11:05:36 +1000173 nv_wo32(base, addr + 0x00, 0x00000000);
174 nv_wo32(base, addr + 0x04, 0x00000000);
175 bar->flush(bar);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000176 return 0;
177}
178
179static int
180nvc0_fifo_chan_ctor(struct nouveau_object *parent,
181 struct nouveau_object *engine,
182 struct nouveau_oclass *oclass, void *data, u32 size,
183 struct nouveau_object **pobject)
184{
185 struct nouveau_bar *bar = nouveau_bar(parent);
186 struct nvc0_fifo_priv *priv = (void *)engine;
187 struct nvc0_fifo_base *base = (void *)parent;
188 struct nvc0_fifo_chan *chan;
Ben Skeggsdbff2de2012-08-06 18:16:37 +1000189 struct nv50_channel_ind_class *args = data;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000190 u64 usermem, ioffset, ilength;
191 int ret, i;
192
193 if (size < sizeof(*args))
194 return -EINVAL;
195
196 ret = nouveau_fifo_channel_create(parent, engine, oclass, 1,
197 priv->user.bar.offset, 0x1000,
198 args->pushbuf,
Martin Peres507ceb12012-11-27 00:30:32 +0100199 (1ULL << NVDEV_ENGINE_SW) |
200 (1ULL << NVDEV_ENGINE_GR) |
201 (1ULL << NVDEV_ENGINE_COPY0) |
202 (1ULL << NVDEV_ENGINE_COPY1) |
203 (1ULL << NVDEV_ENGINE_BSP) |
204 (1ULL << NVDEV_ENGINE_VP) |
205 (1ULL << NVDEV_ENGINE_PPP), &chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000206 *pobject = nv_object(chan);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000207 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000208 return ret;
209
210 nv_parent(chan)->context_attach = nvc0_fifo_context_attach;
211 nv_parent(chan)->context_detach = nvc0_fifo_context_detach;
212
213 usermem = chan->base.chid * 0x1000;
214 ioffset = args->ioffset;
Ilia Mirkin57be0462013-07-27 00:27:00 -0400215 ilength = order_base_2(args->ilength / 8);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000216
217 for (i = 0; i < 0x1000; i += 4)
218 nv_wo32(priv->user.mem, usermem + i, 0x00000000);
219
220 nv_wo32(base, 0x08, lower_32_bits(priv->user.mem->addr + usermem));
221 nv_wo32(base, 0x0c, upper_32_bits(priv->user.mem->addr + usermem));
222 nv_wo32(base, 0x10, 0x0000face);
223 nv_wo32(base, 0x30, 0xfffff902);
224 nv_wo32(base, 0x48, lower_32_bits(ioffset));
225 nv_wo32(base, 0x4c, upper_32_bits(ioffset) | (ilength << 16));
226 nv_wo32(base, 0x54, 0x00000002);
227 nv_wo32(base, 0x84, 0x20400000);
228 nv_wo32(base, 0x94, 0x30000001);
229 nv_wo32(base, 0x9c, 0x00000100);
230 nv_wo32(base, 0xa4, 0x1f1f1f1f);
231 nv_wo32(base, 0xa8, 0x1f1f1f1f);
232 nv_wo32(base, 0xac, 0x0000001f);
233 nv_wo32(base, 0xb8, 0xf8000000);
234 nv_wo32(base, 0xf8, 0x10003080); /* 0x002310 */
235 nv_wo32(base, 0xfc, 0x10000010); /* 0x002350 */
236 bar->flush(bar);
237 return 0;
238}
239
240static int
241nvc0_fifo_chan_init(struct nouveau_object *object)
242{
243 struct nouveau_gpuobj *base = nv_gpuobj(object->parent);
244 struct nvc0_fifo_priv *priv = (void *)object->engine;
245 struct nvc0_fifo_chan *chan = (void *)object;
246 u32 chid = chan->base.chid;
247 int ret;
248
249 ret = nouveau_fifo_channel_init(&chan->base);
250 if (ret)
251 return ret;
252
253 nv_wr32(priv, 0x003000 + (chid * 8), 0xc0000000 | base->addr >> 12);
Ben Skeggse2822b72014-02-22 00:52:45 +1000254
255 if (chan->state == STOPPED && (chan->state = RUNNING) == RUNNING) {
256 nv_wr32(priv, 0x003004 + (chid * 8), 0x001f0001);
257 nvc0_fifo_runlist_update(priv);
258 }
259
Ben Skeggsebb945a2012-07-20 08:17:34 +1000260 return 0;
261}
262
Ben Skeggse99bf012014-02-22 00:18:17 +1000263static void nvc0_fifo_intr_engine(struct nvc0_fifo_priv *priv);
264
Ben Skeggsebb945a2012-07-20 08:17:34 +1000265static int
266nvc0_fifo_chan_fini(struct nouveau_object *object, bool suspend)
267{
268 struct nvc0_fifo_priv *priv = (void *)object->engine;
269 struct nvc0_fifo_chan *chan = (void *)object;
270 u32 chid = chan->base.chid;
271
Ben Skeggse2822b72014-02-22 00:52:45 +1000272 if (chan->state == RUNNING && (chan->state = STOPPED) == STOPPED) {
273 nv_mask(priv, 0x003004 + (chid * 8), 0x00000001, 0x00000000);
274 nvc0_fifo_runlist_update(priv);
275 }
Ben Skeggse99bf012014-02-22 00:18:17 +1000276
277 nvc0_fifo_intr_engine(priv);
278
Ben Skeggsebb945a2012-07-20 08:17:34 +1000279 nv_wr32(priv, 0x003000 + (chid * 8), 0x00000000);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000280 return nouveau_fifo_channel_fini(&chan->base, suspend);
281}
282
283static struct nouveau_ofuncs
284nvc0_fifo_ofuncs = {
285 .ctor = nvc0_fifo_chan_ctor,
286 .dtor = _nouveau_fifo_channel_dtor,
287 .init = nvc0_fifo_chan_init,
288 .fini = nvc0_fifo_chan_fini,
289 .rd32 = _nouveau_fifo_channel_rd32,
290 .wr32 = _nouveau_fifo_channel_wr32,
291};
292
293static struct nouveau_oclass
294nvc0_fifo_sclass[] = {
Ben Skeggsc97f8c92012-08-19 16:03:00 +1000295 { NVC0_CHANNEL_IND_CLASS, &nvc0_fifo_ofuncs },
Ben Skeggsebb945a2012-07-20 08:17:34 +1000296 {}
297};
298
299/*******************************************************************************
300 * FIFO context - instmem heap and vm setup
301 ******************************************************************************/
302
303static int
304nvc0_fifo_context_ctor(struct nouveau_object *parent,
305 struct nouveau_object *engine,
306 struct nouveau_oclass *oclass, void *data, u32 size,
307 struct nouveau_object **pobject)
308{
309 struct nvc0_fifo_base *base;
310 int ret;
311
312 ret = nouveau_fifo_context_create(parent, engine, oclass, NULL, 0x1000,
313 0x1000, NVOBJ_FLAG_ZERO_ALLOC |
314 NVOBJ_FLAG_HEAP, &base);
315 *pobject = nv_object(base);
316 if (ret)
317 return ret;
318
Ben Skeggsf50c8052013-04-24 18:02:35 +1000319 ret = nouveau_gpuobj_new(nv_object(base), NULL, 0x10000, 0x1000, 0,
320 &base->pgd);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000321 if (ret)
322 return ret;
323
324 nv_wo32(base, 0x0200, lower_32_bits(base->pgd->addr));
325 nv_wo32(base, 0x0204, upper_32_bits(base->pgd->addr));
326 nv_wo32(base, 0x0208, 0xffffffff);
327 nv_wo32(base, 0x020c, 0x000000ff);
328
329 ret = nouveau_vm_ref(nouveau_client(parent)->vm, &base->vm, base->pgd);
330 if (ret)
331 return ret;
332
333 return 0;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000334}
335
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000336static void
Ben Skeggsebb945a2012-07-20 08:17:34 +1000337nvc0_fifo_context_dtor(struct nouveau_object *object)
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000338{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000339 struct nvc0_fifo_base *base = (void *)object;
340 nouveau_vm_ref(NULL, &base->vm, base->pgd);
341 nouveau_gpuobj_ref(NULL, &base->pgd);
342 nouveau_fifo_context_destroy(&base->base);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000343}
344
Ben Skeggsebb945a2012-07-20 08:17:34 +1000345static struct nouveau_oclass
346nvc0_fifo_cclass = {
347 .handle = NV_ENGCTX(FIFO, 0xc0),
348 .ofuncs = &(struct nouveau_ofuncs) {
349 .ctor = nvc0_fifo_context_ctor,
350 .dtor = nvc0_fifo_context_dtor,
351 .init = _nouveau_fifo_context_init,
352 .fini = _nouveau_fifo_context_fini,
353 .rd32 = _nouveau_fifo_context_rd32,
354 .wr32 = _nouveau_fifo_context_wr32,
355 },
356};
Ben Skeggsb2b09932010-11-24 10:47:15 +1000357
Ben Skeggsebb945a2012-07-20 08:17:34 +1000358/*******************************************************************************
359 * PFIFO engine
360 ******************************************************************************/
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000361
Ben Skeggs083c2142014-02-22 00:31:29 +1000362static int
363nvc0_fifo_swmthd(struct nvc0_fifo_priv *priv, u32 chid, u32 mthd, u32 data)
364{
365 struct nvc0_fifo_chan *chan = NULL;
366 struct nouveau_handle *bind;
367 unsigned long flags;
368 int ret = -EINVAL;
369
370 spin_lock_irqsave(&priv->base.lock, flags);
371 if (likely(chid >= priv->base.min && chid <= priv->base.max))
372 chan = (void *)priv->base.channel[chid];
373 if (unlikely(!chan))
374 goto out;
375
376 bind = nouveau_namedb_get_class(nv_namedb(chan), 0x906e);
377 if (likely(bind)) {
378 if (!mthd || !nv_call(bind->object, mthd, data))
379 ret = 0;
380 nouveau_namedb_put(bind);
381 }
382
383out:
384 spin_unlock_irqrestore(&priv->base.lock, flags);
385 return ret;
386}
387
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000388static const struct nouveau_enum
Ben Skeggs40476532014-02-22 01:18:46 +1000389nvc0_fifo_sched_reason[] = {
390 { 0x0a, "CTXSW_TIMEOUT" },
391 {}
392};
393
394static void
395nvc0_fifo_intr_sched(struct nvc0_fifo_priv *priv)
396{
397 u32 intr = nv_rd32(priv, 0x00254c);
398 u32 code = intr & 0x000000ff;
399 const struct nouveau_enum *en;
400 char enunk[6] = "";
401
402 en = nouveau_enum_find(nvc0_fifo_sched_reason, code);
403 if (!en)
404 snprintf(enunk, sizeof(enunk), "UNK%02x", code);
405
406 nv_error(priv, "SCHED_ERROR [ %s ]\n", en ? en->name : enunk);
407}
408
409static const struct nouveau_enum
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000410nvc0_fifo_fault_engine[] = {
Marcin Slusarz93260d32012-12-09 23:00:34 +0100411 { 0x00, "PGRAPH", NULL, NVDEV_ENGINE_GR },
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000412 { 0x03, "PEEPHOLE", NULL, NVDEV_ENGINE_IFB },
413 { 0x04, "BAR1", NULL, NVDEV_SUBDEV_BAR },
414 { 0x05, "BAR3", NULL, NVDEV_SUBDEV_INSTMEM },
Marcin Slusarz93260d32012-12-09 23:00:34 +0100415 { 0x07, "PFIFO", NULL, NVDEV_ENGINE_FIFO },
416 { 0x10, "PBSP", NULL, NVDEV_ENGINE_BSP },
417 { 0x11, "PPPP", NULL, NVDEV_ENGINE_PPP },
Ben Skeggs7a313472011-03-29 00:52:59 +1000418 { 0x13, "PCOUNTER" },
Marcin Slusarz93260d32012-12-09 23:00:34 +0100419 { 0x14, "PVP", NULL, NVDEV_ENGINE_VP },
420 { 0x15, "PCOPY0", NULL, NVDEV_ENGINE_COPY0 },
421 { 0x16, "PCOPY1", NULL, NVDEV_ENGINE_COPY1 },
Ben Skeggs7a313472011-03-29 00:52:59 +1000422 { 0x17, "PDAEMON" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000423 {}
424};
425
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000426static const struct nouveau_enum
427nvc0_fifo_fault_reason[] = {
Ben Skeggse2966632011-03-29 08:57:34 +1000428 { 0x00, "PT_NOT_PRESENT" },
429 { 0x01, "PT_TOO_SHORT" },
430 { 0x02, "PAGE_NOT_PRESENT" },
431 { 0x03, "VM_LIMIT_EXCEEDED" },
432 { 0x04, "NO_CHANNEL" },
433 { 0x05, "PAGE_SYSTEM_ONLY" },
434 { 0x06, "PAGE_READ_ONLY" },
435 { 0x0a, "COMPRESSED_SYSRAM" },
436 { 0x0c, "INVALID_STORAGE_TYPE" },
Ben Skeggsb2b09932010-11-24 10:47:15 +1000437 {}
438};
439
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000440static const struct nouveau_enum
441nvc0_fifo_fault_hubclient[] = {
Ben Skeggs7795bee2011-03-29 09:28:24 +1000442 { 0x01, "PCOPY0" },
443 { 0x02, "PCOPY1" },
444 { 0x04, "DISPATCH" },
445 { 0x05, "CTXCTL" },
446 { 0x06, "PFIFO" },
447 { 0x07, "BAR_READ" },
448 { 0x08, "BAR_WRITE" },
449 { 0x0b, "PVP" },
450 { 0x0c, "PPPP" },
451 { 0x0d, "PBSP" },
452 { 0x11, "PCOUNTER" },
453 { 0x12, "PDAEMON" },
454 { 0x14, "CCACHE" },
455 { 0x15, "CCACHE_POST" },
456 {}
457};
458
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000459static const struct nouveau_enum
460nvc0_fifo_fault_gpcclient[] = {
Ben Skeggs7795bee2011-03-29 09:28:24 +1000461 { 0x01, "TEX" },
462 { 0x0c, "ESETUP" },
463 { 0x0e, "CTXCTL" },
464 { 0x0f, "PROP" },
465 {}
466};
467
Ben Skeggsb2b09932010-11-24 10:47:15 +1000468static void
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000469nvc0_fifo_intr_fault(struct nvc0_fifo_priv *priv, int unit)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000470{
Ben Skeggsb3ccd342012-09-06 20:26:38 -0400471 u32 inst = nv_rd32(priv, 0x002800 + (unit * 0x10));
472 u32 valo = nv_rd32(priv, 0x002804 + (unit * 0x10));
473 u32 vahi = nv_rd32(priv, 0x002808 + (unit * 0x10));
474 u32 stat = nv_rd32(priv, 0x00280c + (unit * 0x10));
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000475 u32 gpc = (stat & 0x1f000000) >> 24;
Ben Skeggs7795bee2011-03-29 09:28:24 +1000476 u32 client = (stat & 0x00001f00) >> 8;
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000477 u32 write = (stat & 0x00000080);
478 u32 hub = (stat & 0x00000040);
479 u32 reason = (stat & 0x0000000f);
Marcin Slusarz93260d32012-12-09 23:00:34 +0100480 struct nouveau_object *engctx = NULL;
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000481 struct nouveau_engine *engine;
482 const struct nouveau_enum *er, *eu, *ec;
483 char erunk[6] = "";
484 char euunk[6] = "";
485 char ecunk[6] = "";
486 char gpcid[3] = "";
Ben Skeggsb2b09932010-11-24 10:47:15 +1000487
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000488 er = nouveau_enum_find(nvc0_fifo_fault_reason, reason);
489 if (!er)
490 snprintf(erunk, sizeof(erunk), "UNK%02X", reason);
491
492 eu = nouveau_enum_find(nvc0_fifo_fault_engine, unit);
493 if (eu) {
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000494 switch (eu->data2) {
495 case NVDEV_SUBDEV_BAR:
496 nv_mask(priv, 0x001704, 0x00000000, 0x00000000);
497 break;
498 case NVDEV_SUBDEV_INSTMEM:
499 nv_mask(priv, 0x001714, 0x00000000, 0x00000000);
500 break;
501 case NVDEV_ENGINE_IFB:
502 nv_mask(priv, 0x001718, 0x00000000, 0x00000000);
503 break;
504 default:
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000505 engine = nouveau_engine(priv, eu->data2);
506 if (engine)
507 engctx = nouveau_engctx_get(engine, inst);
Ben Skeggs33f8c6d2014-02-22 01:29:26 +1000508 break;
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000509 }
Ben Skeggs7795bee2011-03-29 09:28:24 +1000510 } else {
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000511 snprintf(euunk, sizeof(euunk), "UNK%02x", unit);
Ben Skeggs7795bee2011-03-29 09:28:24 +1000512 }
Marcin Slusarz93260d32012-12-09 23:00:34 +0100513
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000514 if (hub) {
515 ec = nouveau_enum_find(nvc0_fifo_fault_hubclient, client);
516 } else {
517 ec = nouveau_enum_find(nvc0_fifo_fault_gpcclient, client);
518 snprintf(gpcid, sizeof(gpcid), "%d", gpc);
Marcin Slusarz93260d32012-12-09 23:00:34 +0100519 }
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000520
521 if (!ec)
522 snprintf(ecunk, sizeof(ecunk), "UNK%02x", client);
523
524 nv_error(priv, "%s fault at 0x%010llx [%s] from %s/%s%s%s%s on "
525 "channel 0x%010llx [%s]\n", write ? "write" : "read",
526 (u64)vahi << 32 | valo, er ? er->name : erunk,
527 eu ? eu->name : euunk, hub ? "" : "GPC", gpcid, hub ? "" : "/",
528 ec ? ec->name : ecunk, (u64)inst << 12,
529 nouveau_client_name(engctx));
Marcin Slusarz93260d32012-12-09 23:00:34 +0100530
531 nouveau_engctx_put(engctx);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000532}
533
Ben Skeggs083c2142014-02-22 00:31:29 +1000534static const struct nouveau_bitfield
535nvc0_fifo_pbdma_intr[] = {
536/* { 0x00008000, "" } seen with null ib push */
537 { 0x00200000, "ILLEGAL_MTHD" },
538 { 0x00800000, "EMPTY_SUBC" },
539 {}
540};
Ben Skeggsd5316e22012-03-21 13:53:49 +1000541
Ben Skeggsb2b09932010-11-24 10:47:15 +1000542static void
Ben Skeggs083c2142014-02-22 00:31:29 +1000543nvc0_fifo_intr_pbdma(struct nvc0_fifo_priv *priv, int unit)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000544{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000545 u32 stat = nv_rd32(priv, 0x040108 + (unit * 0x2000));
546 u32 addr = nv_rd32(priv, 0x0400c0 + (unit * 0x2000));
547 u32 data = nv_rd32(priv, 0x0400c4 + (unit * 0x2000));
548 u32 chid = nv_rd32(priv, 0x040120 + (unit * 0x2000)) & 0x7f;
549 u32 subc = (addr & 0x00070000) >> 16;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000550 u32 mthd = (addr & 0x00003ffc);
Ben Skeggsd5316e22012-03-21 13:53:49 +1000551 u32 show = stat;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000552
Ben Skeggsebb945a2012-07-20 08:17:34 +1000553 if (stat & 0x00800000) {
554 if (!nvc0_fifo_swmthd(priv, chid, mthd, data))
555 show &= ~0x00800000;
Ben Skeggsd5316e22012-03-21 13:53:49 +1000556 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000557
Ben Skeggsebb945a2012-07-20 08:17:34 +1000558 if (show) {
Ben Skeggs03574662014-01-28 11:47:46 +1000559 nv_error(priv, "PBDMA%d:", unit);
560 nouveau_bitfield_print(nvc0_fifo_pbdma_intr, show);
Marcin Slusarzf533da12012-12-09 15:45:20 +0100561 pr_cont("\n");
Marcin Slusarz93260d32012-12-09 23:00:34 +0100562 nv_error(priv,
Ben Skeggs03574662014-01-28 11:47:46 +1000563 "PBDMA%d: ch %d [%s] subc %d mthd 0x%04x data 0x%08x\n",
Marcin Slusarz93260d32012-12-09 23:00:34 +0100564 unit, chid,
565 nouveau_client_name_for_fifo_chid(&priv->base, chid),
566 subc, mthd, data);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000567 }
568
569 nv_wr32(priv, 0x0400c0 + (unit * 0x2000), 0x80600008);
570 nv_wr32(priv, 0x040108 + (unit * 0x2000), stat);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000571}
572
573static void
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000574nvc0_fifo_intr_runlist(struct nvc0_fifo_priv *priv)
575{
576 u32 intr = nv_rd32(priv, 0x002a00);
577
578 if (intr & 0x10000000) {
579 wake_up(&priv->runlist.wait);
580 nv_wr32(priv, 0x002a00, 0x10000000);
581 intr &= ~0x10000000;
582 }
583
584 if (intr) {
585 nv_error(priv, "RUNLIST 0x%08x\n", intr);
586 nv_wr32(priv, 0x002a00, intr);
587 }
588}
589
590static void
Ben Skeggse99bf012014-02-22 00:18:17 +1000591nvc0_fifo_intr_engine_unit(struct nvc0_fifo_priv *priv, int engn)
592{
593 u32 intr = nv_rd32(priv, 0x0025a8 + (engn * 0x04));
594 u32 inte = nv_rd32(priv, 0x002628);
595 u32 unkn;
596
597 for (unkn = 0; unkn < 8; unkn++) {
598 u32 ints = (intr >> (unkn * 0x04)) & inte;
599 if (ints & 0x1) {
600 nouveau_event_trigger(priv->base.uevent, 0);
601 ints &= ~1;
602 }
603 if (ints) {
604 nv_error(priv, "ENGINE %d %d %01x", engn, unkn, ints);
605 nv_mask(priv, 0x002628, ints, 0);
606 }
607 }
608
609 nv_wr32(priv, 0x0025a8 + (engn * 0x04), intr);
610}
611
612static void
613nvc0_fifo_intr_engine(struct nvc0_fifo_priv *priv)
614{
615 u32 mask = nv_rd32(priv, 0x0025a4);
616 while (mask) {
617 u32 unit = __ffs(mask);
618 nvc0_fifo_intr_engine_unit(priv, unit);
619 mask &= ~(1 << unit);
620 }
621}
622
623static void
Ben Skeggsebb945a2012-07-20 08:17:34 +1000624nvc0_fifo_intr(struct nouveau_subdev *subdev)
Ben Skeggsb2b09932010-11-24 10:47:15 +1000625{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000626 struct nvc0_fifo_priv *priv = (void *)subdev;
627 u32 mask = nv_rd32(priv, 0x002140);
628 u32 stat = nv_rd32(priv, 0x002100) & mask;
Ben Skeggsb2b09932010-11-24 10:47:15 +1000629
Ben Skeggs32256c82013-01-31 19:49:33 -0500630 if (stat & 0x00000001) {
631 u32 intr = nv_rd32(priv, 0x00252c);
632 nv_warn(priv, "INTR 0x00000001: 0x%08x\n", intr);
633 nv_wr32(priv, 0x002100, 0x00000001);
634 stat &= ~0x00000001;
635 }
636
Ben Skeggscc8cd642011-01-28 13:42:16 +1000637 if (stat & 0x00000100) {
Ben Skeggs40476532014-02-22 01:18:46 +1000638 nvc0_fifo_intr_sched(priv);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000639 nv_wr32(priv, 0x002100, 0x00000100);
Ben Skeggscc8cd642011-01-28 13:42:16 +1000640 stat &= ~0x00000100;
641 }
642
Ben Skeggs32256c82013-01-31 19:49:33 -0500643 if (stat & 0x00010000) {
644 u32 intr = nv_rd32(priv, 0x00256c);
645 nv_warn(priv, "INTR 0x00010000: 0x%08x\n", intr);
646 nv_wr32(priv, 0x002100, 0x00010000);
647 stat &= ~0x00010000;
648 }
649
650 if (stat & 0x01000000) {
651 u32 intr = nv_rd32(priv, 0x00258c);
652 nv_warn(priv, "INTR 0x01000000: 0x%08x\n", intr);
653 nv_wr32(priv, 0x002100, 0x01000000);
654 stat &= ~0x01000000;
655 }
656
Ben Skeggsb2b09932010-11-24 10:47:15 +1000657 if (stat & 0x10000000) {
Ben Skeggsd439a5a2014-02-22 00:39:36 +1000658 u32 mask = nv_rd32(priv, 0x00259c);
659 while (mask) {
660 u32 unit = __ffs(mask);
661 nvc0_fifo_intr_fault(priv, unit);
662 nv_wr32(priv, 0x00259c, (1 << unit));
663 mask &= ~(1 << unit);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000664 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000665 stat &= ~0x10000000;
666 }
667
668 if (stat & 0x20000000) {
Ben Skeggs083c2142014-02-22 00:31:29 +1000669 u32 mask = nv_rd32(priv, 0x0025a0);
670 while (mask) {
671 u32 unit = __ffs(mask);
672 nvc0_fifo_intr_pbdma(priv, unit);
673 nv_wr32(priv, 0x0025a0, (1 << unit));
674 mask &= ~(1 << unit);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000675 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000676 stat &= ~0x20000000;
677 }
678
Ben Skeggscc8cd642011-01-28 13:42:16 +1000679 if (stat & 0x40000000) {
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000680 nvc0_fifo_intr_runlist(priv);
Ben Skeggscc8cd642011-01-28 13:42:16 +1000681 stat &= ~0x40000000;
682 }
683
Ben Skeggs32256c82013-01-31 19:49:33 -0500684 if (stat & 0x80000000) {
Ben Skeggse99bf012014-02-22 00:18:17 +1000685 nvc0_fifo_intr_engine(priv);
Ben Skeggs32256c82013-01-31 19:49:33 -0500686 stat &= ~0x80000000;
687 }
688
Ben Skeggsb2b09932010-11-24 10:47:15 +1000689 if (stat) {
Ben Skeggs22a7a272014-02-22 00:19:19 +1000690 nv_error(priv, "INTR 0x%08x\n", stat);
691 nv_mask(priv, 0x002140, stat, 0x00000000);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000692 nv_wr32(priv, 0x002100, stat);
Ben Skeggsb2b09932010-11-24 10:47:15 +1000693 }
Ben Skeggsb2b09932010-11-24 10:47:15 +1000694}
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000695
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000696static void
697nvc0_fifo_uevent_enable(struct nouveau_event *event, int index)
698{
699 struct nvc0_fifo_priv *priv = event->priv;
700 nv_mask(priv, 0x002140, 0x80000000, 0x80000000);
701}
702
703static void
704nvc0_fifo_uevent_disable(struct nouveau_event *event, int index)
705{
706 struct nvc0_fifo_priv *priv = event->priv;
707 nv_mask(priv, 0x002140, 0x80000000, 0x00000000);
708}
709
Ben Skeggsebb945a2012-07-20 08:17:34 +1000710static int
711nvc0_fifo_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
712 struct nouveau_oclass *oclass, void *data, u32 size,
713 struct nouveau_object **pobject)
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000714{
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000715 struct nvc0_fifo_priv *priv;
716 int ret;
717
Ben Skeggsebb945a2012-07-20 08:17:34 +1000718 ret = nouveau_fifo_create(parent, engine, oclass, 0, 127, &priv);
719 *pobject = nv_object(priv);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000720 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000721 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000722
Ben Skeggsf50c8052013-04-24 18:02:35 +1000723 ret = nouveau_gpuobj_new(nv_object(priv), NULL, 0x1000, 0x1000, 0,
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000724 &priv->runlist.mem[0]);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000725 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000726 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000727
Ben Skeggsf50c8052013-04-24 18:02:35 +1000728 ret = nouveau_gpuobj_new(nv_object(priv), NULL, 0x1000, 0x1000, 0,
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000729 &priv->runlist.mem[1]);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000730 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000731 return ret;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000732
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000733 init_waitqueue_head(&priv->runlist.wait);
734
Ben Skeggsf50c8052013-04-24 18:02:35 +1000735 ret = nouveau_gpuobj_new(nv_object(priv), NULL, 128 * 0x1000, 0x1000, 0,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000736 &priv->user.mem);
Ben Skeggs9da226f2012-07-13 16:54:45 +1000737 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000738 return ret;
Ben Skeggs9da226f2012-07-13 16:54:45 +1000739
Ben Skeggsebb945a2012-07-20 08:17:34 +1000740 ret = nouveau_gpuobj_map(priv->user.mem, NV_MEM_ACCESS_RW,
741 &priv->user.bar);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000742 if (ret)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000743 return ret;
744
Ben Skeggs9bd2ddb2013-01-31 13:51:20 +1000745 priv->base.uevent->enable = nvc0_fifo_uevent_enable;
746 priv->base.uevent->disable = nvc0_fifo_uevent_disable;
747 priv->base.uevent->priv = priv;
748
Ben Skeggsebb945a2012-07-20 08:17:34 +1000749 nv_subdev(priv)->unit = 0x00000100;
750 nv_subdev(priv)->intr = nvc0_fifo_intr;
751 nv_engine(priv)->cclass = &nvc0_fifo_cclass;
752 nv_engine(priv)->sclass = nvc0_fifo_sclass;
753 return 0;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000754}
Ben Skeggsebb945a2012-07-20 08:17:34 +1000755
756static void
757nvc0_fifo_dtor(struct nouveau_object *object)
758{
759 struct nvc0_fifo_priv *priv = (void *)object;
760
761 nouveau_gpuobj_unmap(&priv->user.bar);
762 nouveau_gpuobj_ref(NULL, &priv->user.mem);
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000763 nouveau_gpuobj_ref(NULL, &priv->runlist.mem[0]);
764 nouveau_gpuobj_ref(NULL, &priv->runlist.mem[1]);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000765
766 nouveau_fifo_destroy(&priv->base);
767}
768
769static int
770nvc0_fifo_init(struct nouveau_object *object)
771{
772 struct nvc0_fifo_priv *priv = (void *)object;
773 int ret, i;
774
775 ret = nouveau_fifo_init(&priv->base);
776 if (ret)
777 return ret;
778
779 nv_wr32(priv, 0x000204, 0xffffffff);
780 nv_wr32(priv, 0x002204, 0xffffffff);
781
782 priv->spoon_nr = hweight32(nv_rd32(priv, 0x002204));
Ben Skeggs03574662014-01-28 11:47:46 +1000783 nv_debug(priv, "%d PBDMA unit(s)\n", priv->spoon_nr);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000784
Ben Skeggs03574662014-01-28 11:47:46 +1000785 /* assign engines to PBDMAs */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000786 if (priv->spoon_nr >= 3) {
787 nv_wr32(priv, 0x002208, ~(1 << 0)); /* PGRAPH */
788 nv_wr32(priv, 0x00220c, ~(1 << 1)); /* PVP */
789 nv_wr32(priv, 0x002210, ~(1 << 1)); /* PPP */
790 nv_wr32(priv, 0x002214, ~(1 << 1)); /* PBSP */
791 nv_wr32(priv, 0x002218, ~(1 << 2)); /* PCE0 */
792 nv_wr32(priv, 0x00221c, ~(1 << 1)); /* PCE1 */
793 }
794
Ben Skeggs03574662014-01-28 11:47:46 +1000795 /* PBDMA[n] */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000796 for (i = 0; i < priv->spoon_nr; i++) {
797 nv_mask(priv, 0x04013c + (i * 0x2000), 0x10000100, 0x00000000);
798 nv_wr32(priv, 0x040108 + (i * 0x2000), 0xffffffff); /* INTR */
799 nv_wr32(priv, 0x04010c + (i * 0x2000), 0xfffffeff); /* INTREN */
800 }
801
802 nv_mask(priv, 0x002200, 0x00000001, 0x00000001);
803 nv_wr32(priv, 0x002254, 0x10000000 | priv->user.bar.offset >> 12);
804
Ben Skeggsebb945a2012-07-20 08:17:34 +1000805 nv_wr32(priv, 0x002100, 0xffffffff);
Ben Skeggsa07d0e72014-02-22 00:28:47 +1000806 nv_wr32(priv, 0x002140, 0x7fffffff);
Ben Skeggse99bf012014-02-22 00:18:17 +1000807 nv_wr32(priv, 0x002628, 0x00000001); /* ENGINE_INTR_EN */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000808 return 0;
809}
810
Ben Skeggs16c4f222013-11-05 14:26:58 +1000811struct nouveau_oclass *
812nvc0_fifo_oclass = &(struct nouveau_oclass) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000813 .handle = NV_ENGINE(FIFO, 0xc0),
814 .ofuncs = &(struct nouveau_ofuncs) {
815 .ctor = nvc0_fifo_ctor,
816 .dtor = nvc0_fifo_dtor,
817 .init = nvc0_fifo_init,
818 .fini = _nouveau_fifo_fini,
819 },
820};