blob: 15fff53003c022ea3c64cc54e509d16f297ee522 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
Dhaval Patel785f0d12018-01-04 13:18:55 -08002 * Copyright (c) 2016-2018, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04003 * Copyright (C) 2013 Red Hat
4 * Author: Rob Clark <robdclark@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
Lloyd Atkinsonf76121a2017-01-30 17:30:55 -050018/*
19 * Copyright (c) 2016 Intel Corporation
20 *
21 * Permission to use, copy, modify, distribute, and sell this software and its
22 * documentation for any purpose is hereby granted without fee, provided that
23 * the above copyright notice appear in all copies and that both that copyright
24 * notice and this permission notice appear in supporting documentation, and
25 * that the name of the copyright holders not be used in advertising or
26 * publicity pertaining to distribution of the software without specific,
27 * written prior permission. The copyright holders make no representations
28 * about the suitability of this software for any purpose. It is provided "as
29 * is" without express or implied warranty.
30 *
31 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
32 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
33 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
34 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
35 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
36 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
37 * OF THIS SOFTWARE.
38 */
Rob Clarkc8afe682013-06-26 12:44:06 -040039
Dhaval Patel3949f032016-06-20 16:24:33 -070040#include <linux/of_address.h>
Dhaval Patel5200c602017-01-17 15:53:37 -080041#include <linux/kthread.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040042#include "msm_drv.h"
Rob Clarkedcd60c2016-03-16 12:56:12 -040043#include "msm_debugfs.h"
Rob Clarkfde5de62016-03-15 15:35:08 -040044#include "msm_fence.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040045#include "msm_gpu.h"
Rob Clarkdd2da6e2013-11-30 16:12:10 -050046#include "msm_kms.h"
Alan Kwongbb27c092016-07-20 16:41:25 -040047#include "sde_wb.h"
Shashank Babu Chinta Venkataded9c562017-03-15 14:43:46 -070048#include "dsi_display.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040049
Rob Clarka8d854c2016-06-01 14:02:02 -040050/*
51 * MSM driver version:
52 * - 1.0.0 - initial interface
53 * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
Rob Clark7a3bcc02016-09-16 18:37:44 -040054 * - 1.2.0 - adds explicit fence support for submit ioctl
Rob Clarka8d854c2016-06-01 14:02:02 -040055 */
56#define MSM_VERSION_MAJOR 1
Rob Clark7a3bcc02016-09-16 18:37:44 -040057#define MSM_VERSION_MINOR 2
Rob Clarka8d854c2016-06-01 14:02:02 -040058#define MSM_VERSION_PATCHLEVEL 0
59
Rob Clarkc8afe682013-06-26 12:44:06 -040060static void msm_fb_output_poll_changed(struct drm_device *dev)
61{
Tatenda Chipeperekwa6a2a5ce2017-06-01 16:35:59 -070062 struct msm_drm_private *priv = NULL;
63
64 if (!dev) {
65 DRM_ERROR("output_poll_changed failed, invalid input\n");
66 return;
67 }
68
69 priv = dev->dev_private;
Lloyd Atkinson6f74f402016-10-04 10:07:36 -040070
Rob Clarkc8afe682013-06-26 12:44:06 -040071 if (priv->fbdev)
72 drm_fb_helper_hotplug_event(priv->fbdev);
73}
74
Abhijit Kulkarni7444a7d2017-06-21 18:53:36 -070075/**
76 * msm_atomic_helper_check - validate state object
77 * @dev: DRM device
78 * @state: the driver state object
79 *
80 * This is a wrapper for the drm_atomic_helper_check to check the modeset
81 * and state checking for planes. Additionally it checks if any secure
82 * transition(moving CRTC and planes between secure and non-secure states and
83 * vice versa) is allowed or not. When going to secure state, planes
84 * with fb_mode as dir translated only can be staged on the CRTC, and only one
85 * CRTC should be active.
86 * Also mixing of secure and non-secure is not allowed.
87 *
88 * RETURNS
89 * Zero for success or -errorno.
90 */
Clarence Ipa65cba52017-03-17 15:18:29 -040091int msm_atomic_check(struct drm_device *dev,
92 struct drm_atomic_state *state)
93{
Abhijit Kulkarni7444a7d2017-06-21 18:53:36 -070094 struct msm_drm_private *priv;
95
Abhijit Kulkarni7444a7d2017-06-21 18:53:36 -070096 priv = dev->dev_private;
97 if (priv && priv->kms && priv->kms->funcs &&
98 priv->kms->funcs->atomic_check)
99 return priv->kms->funcs->atomic_check(priv->kms, state);
100
Clarence Ipa65cba52017-03-17 15:18:29 -0400101 return drm_atomic_helper_check(dev, state);
102}
103
Rob Clarkc8afe682013-06-26 12:44:06 -0400104static const struct drm_mode_config_funcs mode_config_funcs = {
105 .fb_create = msm_framebuffer_create,
106 .output_poll_changed = msm_fb_output_poll_changed,
Clarence Ipa65cba52017-03-17 15:18:29 -0400107 .atomic_check = msm_atomic_check,
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500108 .atomic_commit = msm_atomic_commit,
Rob Clarkc8afe682013-06-26 12:44:06 -0400109};
110
Rob Clarkc8afe682013-06-26 12:44:06 -0400111#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
112static bool reglog = false;
113MODULE_PARM_DESC(reglog, "Enable register read/write logging");
114module_param(reglog, bool, 0600);
115#else
116#define reglog 0
117#endif
118
Archit Tanejaa9ee34b2015-07-13 12:12:07 +0530119#ifdef CONFIG_DRM_FBDEV_EMULATION
Rob Clarke90dfec2015-01-30 17:05:41 -0500120static bool fbdev = true;
121MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
122module_param(fbdev, bool, 0600);
123#endif
124
Rob Clark3a10ba82014-09-08 14:24:57 -0400125static char *vram = "16m";
Rob Clark4313c742016-02-03 14:02:04 -0500126MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
Rob Clark871d8122013-11-16 12:56:06 -0500127module_param(vram, charp, 0);
128
Rob Clark060530f2014-03-03 14:19:12 -0500129/*
130 * Util/helpers:
131 */
132
Rob Clarkc8afe682013-06-26 12:44:06 -0400133void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
134 const char *dbgname)
135{
136 struct resource *res;
137 unsigned long size;
138 void __iomem *ptr;
139
140 if (name)
141 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
142 else
143 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
144
145 if (!res) {
146 dev_err(&pdev->dev, "failed to get memory resource: %s\n", name);
147 return ERR_PTR(-EINVAL);
148 }
149
150 size = resource_size(res);
151
152 ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
153 if (!ptr) {
154 dev_err(&pdev->dev, "failed to ioremap: %s\n", name);
155 return ERR_PTR(-ENOMEM);
156 }
157
158 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200159 printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400160
161 return ptr;
162}
163
Dhaval Patela2430842017-06-15 14:32:36 -0700164unsigned long msm_iomap_size(struct platform_device *pdev, const char *name)
165{
166 struct resource *res;
167
168 if (name)
169 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
170 else
171 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
172
173 if (!res) {
174 dev_err(&pdev->dev, "failed to get memory resource: %s\n",
175 name);
176 return 0;
177 }
178
179 return resource_size(res);
180}
181
Lloyd Atkinson1a0c9172016-10-04 10:01:24 -0400182void msm_iounmap(struct platform_device *pdev, void __iomem *addr)
183{
184 devm_iounmap(&pdev->dev, addr);
185}
186
Rob Clarkc8afe682013-06-26 12:44:06 -0400187void msm_writel(u32 data, void __iomem *addr)
188{
189 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200190 printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
Rob Clarkc8afe682013-06-26 12:44:06 -0400191 writel(data, addr);
192}
193
194u32 msm_readl(const void __iomem *addr)
195{
196 u32 val = readl(addr);
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400197
Rob Clarkc8afe682013-06-26 12:44:06 -0400198 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200199 printk(KERN_ERR "IO:R %p %08x\n", addr, val);
Rob Clarkc8afe682013-06-26 12:44:06 -0400200 return val;
201}
202
Hai Li78b1d472015-07-27 13:49:45 -0400203struct vblank_event {
204 struct list_head node;
205 int crtc_id;
206 bool enable;
207};
208
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530209static void vblank_ctrl_worker(struct kthread_work *work)
Hai Li78b1d472015-07-27 13:49:45 -0400210{
211 struct msm_vblank_ctrl *vbl_ctrl = container_of(work,
212 struct msm_vblank_ctrl, work);
213 struct msm_drm_private *priv = container_of(vbl_ctrl,
214 struct msm_drm_private, vblank_ctrl);
215 struct msm_kms *kms = priv->kms;
216 struct vblank_event *vbl_ev, *tmp;
217 unsigned long flags;
Guchun Chen3ba2b242017-10-20 16:51:20 +0800218 LIST_HEAD(tmp_head);
Hai Li78b1d472015-07-27 13:49:45 -0400219
220 spin_lock_irqsave(&vbl_ctrl->lock, flags);
221 list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
222 list_del(&vbl_ev->node);
Guchun Chen3ba2b242017-10-20 16:51:20 +0800223 list_add_tail(&vbl_ev->node, &tmp_head);
224 }
225 spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
Hai Li78b1d472015-07-27 13:49:45 -0400226
Guchun Chen3ba2b242017-10-20 16:51:20 +0800227 list_for_each_entry_safe(vbl_ev, tmp, &tmp_head, node) {
Hai Li78b1d472015-07-27 13:49:45 -0400228 if (vbl_ev->enable)
229 kms->funcs->enable_vblank(kms,
230 priv->crtcs[vbl_ev->crtc_id]);
231 else
232 kms->funcs->disable_vblank(kms,
233 priv->crtcs[vbl_ev->crtc_id]);
234
235 kfree(vbl_ev);
Hai Li78b1d472015-07-27 13:49:45 -0400236 }
Hai Li78b1d472015-07-27 13:49:45 -0400237}
238
239static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
240 int crtc_id, bool enable)
241{
242 struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
243 struct vblank_event *vbl_ev;
244 unsigned long flags;
245
246 vbl_ev = kzalloc(sizeof(*vbl_ev), GFP_ATOMIC);
247 if (!vbl_ev)
248 return -ENOMEM;
249
250 vbl_ev->crtc_id = crtc_id;
251 vbl_ev->enable = enable;
252
253 spin_lock_irqsave(&vbl_ctrl->lock, flags);
254 list_add_tail(&vbl_ev->node, &vbl_ctrl->event_list);
255 spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
256
Lloyd Atkinson446004f2017-07-19 13:29:21 -0400257 kthread_queue_work(&priv->disp_thread[crtc_id].worker,
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700258 &vbl_ctrl->work);
Hai Li78b1d472015-07-27 13:49:45 -0400259
260 return 0;
261}
262
Archit Taneja2b669872016-05-02 11:05:54 +0530263static int msm_drm_uninit(struct device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400264{
Dhaval Patel5200c602017-01-17 15:53:37 -0800265 struct platform_device *pdev = to_platform_device(dev);
266 struct drm_device *ddev = platform_get_drvdata(pdev);
267 struct msm_drm_private *priv = ddev->dev_private;
Rob Clarkc8afe682013-06-26 12:44:06 -0400268 struct msm_kms *kms = priv->kms;
Rob Clark7198e6b2013-07-19 12:59:32 -0400269 struct msm_gpu *gpu = priv->gpu;
Hai Li78b1d472015-07-27 13:49:45 -0400270 struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
271 struct vblank_event *vbl_ev, *tmp;
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530272 int i;
Hai Li78b1d472015-07-27 13:49:45 -0400273
274 /* We must cancel and cleanup any pending vblank enable/disable
275 * work before drm_irq_uninstall() to avoid work re-enabling an
276 * irq after uninstall has disabled it.
277 */
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530278 kthread_flush_work(&vbl_ctrl->work);
Hai Li78b1d472015-07-27 13:49:45 -0400279 list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
280 list_del(&vbl_ev->node);
281 kfree(vbl_ev);
282 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400283
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700284 /* clean up display commit/event worker threads */
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530285 for (i = 0; i < priv->num_crtcs; i++) {
286 if (priv->disp_thread[i].thread) {
287 kthread_flush_worker(&priv->disp_thread[i].worker);
288 kthread_stop(priv->disp_thread[i].thread);
289 priv->disp_thread[i].thread = NULL;
290 }
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700291
292 if (priv->event_thread[i].thread) {
293 kthread_flush_worker(&priv->event_thread[i].worker);
294 kthread_stop(priv->event_thread[i].thread);
295 priv->event_thread[i].thread = NULL;
296 }
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530297 }
298
Rob Clark68209392016-05-17 16:19:32 -0400299 msm_gem_shrinker_cleanup(ddev);
300
Archit Taneja2b669872016-05-02 11:05:54 +0530301 drm_kms_helper_poll_fini(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530302
Dhaval Patel5200c602017-01-17 15:53:37 -0800303 drm_mode_config_cleanup(ddev);
304 drm_vblank_cleanup(ddev);
305
Lloyd Atkinsonab3dd302017-02-13 10:44:55 -0800306 if (priv->registered) {
307 drm_dev_unregister(ddev);
308 priv->registered = false;
309 }
Archit Taneja8208ed92016-05-02 11:05:53 +0530310
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530311#ifdef CONFIG_DRM_FBDEV_EMULATION
312 if (fbdev && priv->fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530313 msm_fbdev_free(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530314#endif
Archit Taneja2b669872016-05-02 11:05:54 +0530315 drm_mode_config_cleanup(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400316
Archit Taneja2b669872016-05-02 11:05:54 +0530317 pm_runtime_get_sync(dev);
318 drm_irq_uninstall(ddev);
319 pm_runtime_put_sync(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400320
321 flush_workqueue(priv->wq);
322 destroy_workqueue(priv->wq);
323
Archit Taneja16976082016-11-03 17:36:18 +0530324 if (kms && kms->funcs)
Rob Clarkc8afe682013-06-26 12:44:06 -0400325 kms->funcs->destroy(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400326
Rob Clark7198e6b2013-07-19 12:59:32 -0400327 if (gpu) {
Archit Taneja2b669872016-05-02 11:05:54 +0530328 mutex_lock(&ddev->struct_mutex);
Rob Clark7198e6b2013-07-19 12:59:32 -0400329 gpu->funcs->pm_suspend(gpu);
Archit Taneja2b669872016-05-02 11:05:54 +0530330 mutex_unlock(&ddev->struct_mutex);
Rob Clark774449e2015-05-15 09:19:36 -0400331 gpu->funcs->destroy(gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400332 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400333
Rob Clark871d8122013-11-16 12:56:06 -0500334 if (priv->vram.paddr) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700335 unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400336
Rob Clark871d8122013-11-16 12:56:06 -0500337 drm_mm_takedown(&priv->vram.mm);
Archit Taneja2b669872016-05-02 11:05:54 +0530338 dma_free_attrs(dev, priv->vram.size, NULL,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700339 priv->vram.paddr, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500340 }
341
Dhaval Patela2430842017-06-15 14:32:36 -0700342 component_unbind_all(dev, ddev);
343
Lloyd Atkinson113aefd2016-10-23 13:15:18 -0400344 sde_dbg_destroy();
Dhaval Patel6c666622017-03-21 23:02:59 -0700345 debugfs_remove_recursive(priv->debug_root);
Lloyd Atkinson5d40d312016-09-06 08:34:13 -0400346
Dhaval Patel5398f602017-03-25 18:25:18 -0700347 sde_power_client_destroy(&priv->phandle, priv->pclient);
Dhaval Patel5200c602017-01-17 15:53:37 -0800348 sde_power_resource_deinit(pdev, &priv->phandle);
Rob Clark060530f2014-03-03 14:19:12 -0500349
Archit Taneja0a6030d2016-05-08 21:36:28 +0530350 msm_mdss_destroy(ddev);
351
Archit Taneja2b669872016-05-02 11:05:54 +0530352 ddev->dev_private = NULL;
Rob Clarkc8afe682013-06-26 12:44:06 -0400353 kfree(priv);
354
Dhaval Patel5200c602017-01-17 15:53:37 -0800355 drm_dev_unref(ddev);
356
Rob Clarkc8afe682013-06-26 12:44:06 -0400357 return 0;
358}
359
Dhaval Patel5200c602017-01-17 15:53:37 -0800360#define KMS_MDP4 4
361#define KMS_MDP5 5
362#define KMS_SDE 3
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700363
Rob Clark06c0dd92013-11-30 17:51:47 -0500364static int get_mdp_ver(struct platform_device *pdev)
365{
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700366#ifdef CONFIG_OF
367 static const struct of_device_id match_types[] = { {
368 .compatible = "qcom,mdss_mdp",
369 .data = (void *)KMS_MDP5,
370 },
371 {
372 .compatible = "qcom,sde-kms",
373 .data = (void *)KMS_SDE,
Alan Kwong4023ceb2017-04-21 06:20:17 -0700374 },
375 {} };
Rob Clark06c0dd92013-11-30 17:51:47 -0500376 struct device *dev = &pdev->dev;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700377 const struct of_device_id *match;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530378
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700379 match = of_match_node(match_types, dev->of_node);
380 if (match)
381 return (int)(unsigned long)match->data;
382#endif
383 return KMS_MDP4;
Rob Clark06c0dd92013-11-30 17:51:47 -0500384}
385
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500386static int msm_init_vram(struct drm_device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400387{
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500388 struct msm_drm_private *priv = dev->dev_private;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530389 struct device_node *node;
Rob Clark072f1f92015-03-03 15:04:25 -0500390 unsigned long size = 0;
391 int ret = 0;
392
Rob Clark072f1f92015-03-03 15:04:25 -0500393 /* In the device-tree world, we could have a 'memory-region'
394 * phandle, which gives us a link to our "vram". Allocating
395 * is all nicely abstracted behind the dma api, but we need
396 * to know the entire size to allocate it all in one go. There
397 * are two cases:
398 * 1) device with no IOMMU, in which case we need exclusive
399 * access to a VRAM carveout big enough for all gpu
400 * buffers
401 * 2) device with IOMMU, but where the bootloader puts up
402 * a splash screen. In this case, the VRAM carveout
403 * need only be large enough for fbdev fb. But we need
404 * exclusive access to the buffer to avoid the kernel
405 * using those pages for other purposes (which appears
406 * as corruption on screen before we have a chance to
407 * load and do initial modeset)
408 */
Rob Clark072f1f92015-03-03 15:04:25 -0500409
410 node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
411 if (node) {
412 struct resource r;
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400413
Rob Clark072f1f92015-03-03 15:04:25 -0500414 ret = of_address_to_resource(node, 0, &r);
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400415
Peter Chen2ca41c172016-07-04 16:49:50 +0800416 of_node_put(node);
Rob Clark072f1f92015-03-03 15:04:25 -0500417 if (ret)
418 return ret;
419 size = r.end - r.start;
Thierry Redingfc99f972015-04-09 16:39:51 +0200420 DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
Rob Clarkc8afe682013-06-26 12:44:06 -0400421
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530422 /* if we have no IOMMU, then we need to use carveout allocator.
423 * Grab the entire CMA chunk carved out in early startup in
424 * mach-msm:
425 */
426 } else if (!iommu_present(&platform_bus_type)) {
Rob Clark072f1f92015-03-03 15:04:25 -0500427 DRM_INFO("using %s VRAM carveout\n", vram);
428 size = memparse(vram, NULL);
429 }
430
431 if (size) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700432 unsigned long attrs = 0;
Rob Clark871d8122013-11-16 12:56:06 -0500433 void *p;
434
Rob Clark871d8122013-11-16 12:56:06 -0500435 priv->vram.size = size;
436
437 drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
438
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700439 attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
440 attrs |= DMA_ATTR_WRITE_COMBINE;
Rob Clark871d8122013-11-16 12:56:06 -0500441
442 /* note that for no-kernel-mapping, the vaddr returned
443 * is bogus, but non-null if allocation succeeded:
444 */
445 p = dma_alloc_attrs(dev->dev, size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700446 &priv->vram.paddr, GFP_KERNEL, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500447 if (!p) {
448 dev_err(dev->dev, "failed to allocate VRAM\n");
449 priv->vram.paddr = 0;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500450 return -ENOMEM;
Rob Clark871d8122013-11-16 12:56:06 -0500451 }
452
453 dev_info(dev->dev, "VRAM: %08x->%08x\n",
454 (uint32_t)priv->vram.paddr,
455 (uint32_t)(priv->vram.paddr + size));
456 }
457
Rob Clark072f1f92015-03-03 15:04:25 -0500458 return ret;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500459}
460
Dhaval Patel3949f032016-06-20 16:24:33 -0700461#ifdef CONFIG_OF
462static int msm_component_bind_all(struct device *dev,
463 struct drm_device *drm_dev)
464{
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400465 int ret;
466
467 ret = component_bind_all(dev, drm_dev);
468 if (ret)
469 DRM_ERROR("component_bind_all failed: %d\n", ret);
470
471 return ret;
Dhaval Patel3949f032016-06-20 16:24:33 -0700472}
473#else
474static int msm_component_bind_all(struct device *dev,
475 struct drm_device *drm_dev)
476{
477 return 0;
478}
479#endif
480
Lloyd Atkinson113aefd2016-10-23 13:15:18 -0400481static int msm_power_enable_wrapper(void *handle, void *client, bool enable)
482{
483 return sde_power_resource_enable(handle, client, enable);
484}
485
Archit Taneja2b669872016-05-02 11:05:54 +0530486static int msm_drm_init(struct device *dev, struct drm_driver *drv)
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500487{
Archit Taneja2b669872016-05-02 11:05:54 +0530488 struct platform_device *pdev = to_platform_device(dev);
489 struct drm_device *ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500490 struct msm_drm_private *priv;
491 struct msm_kms *kms;
Lloyd Atkinson113aefd2016-10-23 13:15:18 -0400492 struct sde_dbg_power_ctrl dbg_power_ctrl = { 0 };
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530493 int ret, i;
Dhaval Patel824bbc22017-06-29 12:26:03 -0700494 struct sched_param param;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500495
Dhaval Patel5200c602017-01-17 15:53:37 -0800496 ddev = drm_dev_alloc(drv, dev);
497 if (!ddev) {
498 dev_err(dev, "failed to allocate drm_device\n");
499 return -ENOMEM;
500 }
501
502 drm_mode_config_init(ddev);
503 platform_set_drvdata(pdev, ddev);
504 ddev->platformdev = pdev;
505
Archit Taneja2b669872016-05-02 11:05:54 +0530506 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
507 if (!priv) {
Dhaval Patel5200c602017-01-17 15:53:37 -0800508 ret = -ENOMEM;
509 goto priv_alloc_fail;
Archit Taneja2b669872016-05-02 11:05:54 +0530510 }
511
512 ddev->dev_private = priv;
Rob Clark68209392016-05-17 16:19:32 -0400513 priv->dev = ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500514
Dhaval Patel5200c602017-01-17 15:53:37 -0800515 ret = msm_mdss_init(ddev);
516 if (ret)
517 goto mdss_init_fail;
518
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400519 priv->wq = alloc_ordered_workqueue("msm_drm", 0);
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400520 init_waitqueue_head(&priv->pending_crtcs_event);
521
522 INIT_LIST_HEAD(&priv->client_event_list);
523 INIT_LIST_HEAD(&priv->inactive_list);
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400524 INIT_LIST_HEAD(&priv->vblank_ctrl.event_list);
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530525 kthread_init_work(&priv->vblank_ctrl.work, vblank_ctrl_worker);
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400526 spin_lock_init(&priv->vblank_ctrl.lock);
527
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400528 ret = sde_power_resource_init(pdev, &priv->phandle);
529 if (ret) {
530 pr_err("sde power resource init failed\n");
Dhaval Patel5398f602017-03-25 18:25:18 -0700531 goto power_init_fail;
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400532 }
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500533
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400534 priv->pclient = sde_power_client_create(&priv->phandle, "sde");
535 if (IS_ERR_OR_NULL(priv->pclient)) {
536 pr_err("sde power client create failed\n");
537 ret = -EINVAL;
Dhaval Patel5398f602017-03-25 18:25:18 -0700538 goto power_client_fail;
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400539 }
Rob Clark060530f2014-03-03 14:19:12 -0500540
Dhaval Patela2430842017-06-15 14:32:36 -0700541 dbg_power_ctrl.handle = &priv->phandle;
542 dbg_power_ctrl.client = priv->pclient;
543 dbg_power_ctrl.enable_fn = msm_power_enable_wrapper;
544 ret = sde_dbg_init(&pdev->dev, &dbg_power_ctrl);
545 if (ret) {
546 dev_err(dev, "failed to init sde dbg: %d\n", ret);
547 goto dbg_init_fail;
548 }
549
Rob Clark060530f2014-03-03 14:19:12 -0500550 /* Bind all our sub-components: */
Dhaval Patel5200c602017-01-17 15:53:37 -0800551 ret = msm_component_bind_all(dev, ddev);
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400552 if (ret)
Dhaval Patel5398f602017-03-25 18:25:18 -0700553 goto bind_fail;
Rob Clark060530f2014-03-03 14:19:12 -0500554
Archit Taneja2b669872016-05-02 11:05:54 +0530555 ret = msm_init_vram(ddev);
Rob Clark13f15562015-05-07 15:20:13 -0400556 if (ret)
557 goto fail;
558
Rob Clark06c0dd92013-11-30 17:51:47 -0500559 switch (get_mdp_ver(pdev)) {
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700560 case KMS_MDP4:
Dhaval Patel5200c602017-01-17 15:53:37 -0800561 kms = mdp4_kms_init(ddev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500562 break;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700563 case KMS_MDP5:
Dhaval Patel5200c602017-01-17 15:53:37 -0800564 kms = mdp5_kms_init(ddev);
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700565 break;
566 case KMS_SDE:
Dhaval Patel5200c602017-01-17 15:53:37 -0800567 kms = sde_kms_init(ddev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500568 break;
569 default:
570 kms = ERR_PTR(-ENODEV);
571 break;
572 }
573
Rob Clarkc8afe682013-06-26 12:44:06 -0400574 if (IS_ERR(kms)) {
575 /*
576 * NOTE: once we have GPU support, having no kms should not
577 * be considered fatal.. ideally we would still support gpu
578 * and (for example) use dmabuf/prime to share buffers with
579 * imx drm driver on iMX5
580 */
Lloyd Atkinson1e2497e2016-09-26 17:55:48 -0400581 priv->kms = NULL;
Dhaval Patel5200c602017-01-17 15:53:37 -0800582 dev_err(dev, "failed to load kms\n");
Thomas Meyere4826a92013-09-16 23:19:54 +0200583 ret = PTR_ERR(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400584 goto fail;
585 }
Dhaval Patel5200c602017-01-17 15:53:37 -0800586 priv->kms = kms;
587 pm_runtime_enable(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400588
Alan Kwong29946282017-02-01 21:55:56 -0800589 if (kms) {
590 ret = kms->funcs->hw_init(kms);
591 if (ret) {
592 dev_err(dev, "kms hw init failed: %d\n", ret);
593 goto fail;
594 }
595 }
596 ddev->mode_config.funcs = &mode_config_funcs;
597
Dhaval Patel824bbc22017-06-29 12:26:03 -0700598 /**
599 * this priority was found during empiric testing to have appropriate
600 * realtime scheduling to process display updates and interact with
601 * other real time and normal priority task
602 */
603 param.sched_priority = 16;
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530604 for (i = 0; i < priv->num_crtcs; i++) {
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700605
606 /* initialize display thread */
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530607 priv->disp_thread[i].crtc_id = priv->crtcs[i]->base.id;
608 kthread_init_worker(&priv->disp_thread[i].worker);
609 priv->disp_thread[i].dev = ddev;
610 priv->disp_thread[i].thread =
611 kthread_run(kthread_worker_fn,
612 &priv->disp_thread[i].worker,
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700613 "crtc_commit:%d", priv->disp_thread[i].crtc_id);
Dhaval Patel824bbc22017-06-29 12:26:03 -0700614 ret = sched_setscheduler(priv->disp_thread[i].thread,
615 SCHED_FIFO, &param);
616 if (ret)
617 pr_warn("display thread priority update failed: %d\n",
618 ret);
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530619
620 if (IS_ERR(priv->disp_thread[i].thread)) {
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700621 dev_err(dev, "failed to create crtc_commit kthread\n");
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530622 priv->disp_thread[i].thread = NULL;
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700623 }
624
625 /* initialize event thread */
626 priv->event_thread[i].crtc_id = priv->crtcs[i]->base.id;
627 kthread_init_worker(&priv->event_thread[i].worker);
628 priv->event_thread[i].dev = ddev;
629 priv->event_thread[i].thread =
630 kthread_run(kthread_worker_fn,
631 &priv->event_thread[i].worker,
632 "crtc_event:%d", priv->event_thread[i].crtc_id);
Dhaval Patel824bbc22017-06-29 12:26:03 -0700633 /**
634 * event thread should also run at same priority as disp_thread
635 * because it is handling frame_done events. A lower priority
636 * event thread and higher priority disp_thread can causes
637 * frame_pending counters beyond 2. This can lead to commit
638 * failure at crtc commit level.
639 */
640 ret = sched_setscheduler(priv->event_thread[i].thread,
641 SCHED_FIFO, &param);
642 if (ret)
643 pr_warn("display event thread priority update failed: %d\n",
644 ret);
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700645
646 if (IS_ERR(priv->event_thread[i].thread)) {
647 dev_err(dev, "failed to create crtc_event kthread\n");
648 priv->event_thread[i].thread = NULL;
649 }
650
651 if ((!priv->disp_thread[i].thread) ||
652 !priv->event_thread[i].thread) {
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530653 /* clean up previously created threads if any */
Veera Sundaram Sankaran10ea2bd2017-06-14 14:10:57 -0700654 for ( ; i >= 0; i--) {
655 if (priv->disp_thread[i].thread) {
656 kthread_stop(
657 priv->disp_thread[i].thread);
658 priv->disp_thread[i].thread = NULL;
659 }
660
661 if (priv->event_thread[i].thread) {
662 kthread_stop(
663 priv->event_thread[i].thread);
664 priv->event_thread[i].thread = NULL;
665 }
Sandeep Pandaf48c46a2016-10-24 09:48:50 +0530666 }
667 goto fail;
668 }
669 }
670
Raviteja Tamatam1345f2e2018-02-08 16:15:51 +0530671 /**
672 * Since pp interrupt is heavy weight, try to queue the work
673 * into a dedicated worker thread, so that they dont interrupt
674 * other important events.
675 */
676 kthread_init_worker(&priv->pp_event_worker);
677 priv->pp_event_thread = kthread_run(kthread_worker_fn,
678 &priv->pp_event_worker, "pp_event");
679
680 ret = sched_setscheduler(priv->pp_event_thread,
681 SCHED_FIFO, &param);
682 if (ret)
683 pr_warn("pp_event thread priority update failed: %d\n",
684 ret);
685
686 if (IS_ERR(priv->pp_event_thread)) {
687 dev_err(dev, "failed to create pp_event kthread\n");
688 priv->pp_event_thread = NULL;
689 goto fail;
690 }
691
Archit Taneja2b669872016-05-02 11:05:54 +0530692 ret = drm_vblank_init(ddev, priv->num_crtcs);
Rob Clarkc8afe682013-06-26 12:44:06 -0400693 if (ret < 0) {
Archit Taneja2b669872016-05-02 11:05:54 +0530694 dev_err(dev, "failed to initialize vblank\n");
Rob Clarkc8afe682013-06-26 12:44:06 -0400695 goto fail;
696 }
697
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530698 if (kms) {
699 pm_runtime_get_sync(dev);
Dhaval Patel5200c602017-01-17 15:53:37 -0800700 ret = drm_irq_install(ddev, platform_get_irq(pdev, 0));
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530701 pm_runtime_put_sync(dev);
702 if (ret < 0) {
703 dev_err(dev, "failed to install IRQ handler\n");
704 goto fail;
705 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400706 }
707
Lloyd Atkinsonab3dd302017-02-13 10:44:55 -0800708 ret = drm_dev_register(ddev, 0);
709 if (ret)
710 goto fail;
711 priv->registered = true;
Rob Clarka7d3c952014-05-30 14:47:38 -0400712
Archit Taneja2b669872016-05-02 11:05:54 +0530713 drm_mode_config_reset(ddev);
714
Chandan Uddarajuc5c92012017-10-30 13:05:28 -0700715 if (kms && kms->funcs && kms->funcs->cont_splash_config) {
716 ret = kms->funcs->cont_splash_config(kms);
717 if (ret) {
718 dev_err(dev, "kms cont_splash config failed.\n");
719 goto fail;
720 }
721 }
722
Archit Taneja2b669872016-05-02 11:05:54 +0530723#ifdef CONFIG_DRM_FBDEV_EMULATION
724 if (fbdev)
725 priv->fbdev = msm_fbdev_init(ddev);
726#endif
727
728 ret = msm_debugfs_late_init(ddev);
729 if (ret)
730 goto fail;
731
Dhaval Patel6c666622017-03-21 23:02:59 -0700732 priv->debug_root = debugfs_create_dir("debug",
733 ddev->primary->debugfs_root);
734 if (IS_ERR_OR_NULL(priv->debug_root)) {
735 pr_err("debugfs_root create_dir fail, error %ld\n",
736 PTR_ERR(priv->debug_root));
737 priv->debug_root = NULL;
738 goto fail;
739 }
740
741 ret = sde_dbg_debugfs_register(priv->debug_root);
Lloyd Atkinsonb020e0f2017-03-14 08:05:18 -0700742 if (ret) {
743 dev_err(dev, "failed to reg sde dbg debugfs: %d\n", ret);
744 goto fail;
745 }
746
Alan Kwong5a3ac752016-10-16 01:02:35 -0400747 /* perform subdriver post initialization */
748 if (kms && kms->funcs && kms->funcs->postinit) {
749 ret = kms->funcs->postinit(kms);
750 if (ret) {
Dhaval Patel5200c602017-01-17 15:53:37 -0800751 pr_err("kms post init failed: %d\n", ret);
Alan Kwong5a3ac752016-10-16 01:02:35 -0400752 goto fail;
753 }
754 }
755
Dhaval Patel5200c602017-01-17 15:53:37 -0800756 drm_kms_helper_poll_init(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400757
758 return 0;
759
760fail:
Archit Taneja2b669872016-05-02 11:05:54 +0530761 msm_drm_uninit(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400762 return ret;
Dhaval Patel5398f602017-03-25 18:25:18 -0700763bind_fail:
Dhaval Patela2430842017-06-15 14:32:36 -0700764 sde_dbg_destroy();
765dbg_init_fail:
Dhaval Patel5398f602017-03-25 18:25:18 -0700766 sde_power_client_destroy(&priv->phandle, priv->pclient);
767power_client_fail:
768 sde_power_resource_deinit(pdev, &priv->phandle);
769power_init_fail:
770 msm_mdss_destroy(ddev);
Dhaval Patel5200c602017-01-17 15:53:37 -0800771mdss_init_fail:
772 kfree(priv);
773priv_alloc_fail:
774 drm_dev_unref(ddev);
775 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -0400776}
777
Archit Taneja2b669872016-05-02 11:05:54 +0530778/*
779 * DRM operations:
780 */
781
Stephane Viau32f13f62015-04-29 15:57:29 -0400782#ifdef CONFIG_QCOM_KGSL
783static void load_gpu(struct drm_device *dev)
784{
785}
786#else
Rob Clark7198e6b2013-07-19 12:59:32 -0400787static void load_gpu(struct drm_device *dev)
788{
Rob Clarka1ad3522014-07-11 11:59:22 -0400789 static DEFINE_MUTEX(init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400790 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400791
Rob Clarka1ad3522014-07-11 11:59:22 -0400792 mutex_lock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400793
Rob Clarke2550b72014-09-05 13:30:27 -0400794 if (!priv->gpu)
795 priv->gpu = adreno_load_gpu(dev);
Rob Clarka1ad3522014-07-11 11:59:22 -0400796
Rob Clarka1ad3522014-07-11 11:59:22 -0400797 mutex_unlock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400798}
Stephane Viau32f13f62015-04-29 15:57:29 -0400799#endif
Rob Clark7198e6b2013-07-19 12:59:32 -0400800
801static int msm_open(struct drm_device *dev, struct drm_file *file)
802{
803 struct msm_file_private *ctx;
804
805 /* For now, load gpu on open.. to avoid the requirement of having
806 * firmware in the initrd.
807 */
808 load_gpu(dev);
809
810 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
811 if (!ctx)
812 return -ENOMEM;
813
814 file->driver_priv = ctx;
815
Clarence Ip0e19a5d2016-08-10 16:36:50 -0400816 if (dev && dev->dev_private) {
817 struct msm_drm_private *priv = dev->dev_private;
818 struct msm_kms *kms;
819
820 kms = priv->kms;
821 if (kms && kms->funcs && kms->funcs->postopen)
822 kms->funcs->postopen(kms, file);
823 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400824 return 0;
825}
826
Rob Clarkc8afe682013-06-26 12:44:06 -0400827static void msm_preclose(struct drm_device *dev, struct drm_file *file)
828{
829 struct msm_drm_private *priv = dev->dev_private;
Lloyd Atkinson5217336c2016-09-15 18:21:18 -0400830 struct msm_kms *kms = priv->kms;
831
832 if (kms && kms->funcs && kms->funcs->preclose)
833 kms->funcs->preclose(kms, file);
834}
835
836static void msm_postclose(struct drm_device *dev, struct drm_file *file)
837{
838 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400839 struct msm_file_private *ctx = file->driver_priv;
Lloyd Atkinson5217336c2016-09-15 18:21:18 -0400840 struct msm_kms *kms = priv->kms;
841
842 if (kms && kms->funcs && kms->funcs->postclose)
843 kms->funcs->postclose(kms, file);
Rob Clark7198e6b2013-07-19 12:59:32 -0400844
Rob Clark7198e6b2013-07-19 12:59:32 -0400845 mutex_lock(&dev->struct_mutex);
846 if (ctx == priv->lastctx)
847 priv->lastctx = NULL;
848 mutex_unlock(&dev->struct_mutex);
849
850 kfree(ctx);
Rob Clarkc8afe682013-06-26 12:44:06 -0400851}
852
Lloyd Atkinson5217336c2016-09-15 18:21:18 -0400853static int msm_disable_all_modes_commit(
854 struct drm_device *dev,
855 struct drm_atomic_state *state)
856{
857 struct drm_plane *plane;
858 struct drm_crtc *crtc;
859 unsigned int plane_mask;
860 int ret;
861
862 plane_mask = 0;
863 drm_for_each_plane(plane, dev) {
864 struct drm_plane_state *plane_state;
865
866 plane_state = drm_atomic_get_plane_state(state, plane);
867 if (IS_ERR(plane_state)) {
868 ret = PTR_ERR(plane_state);
869 goto fail;
870 }
871
Alan Kwong76c9d182016-12-14 14:39:17 -0800872 plane_state->rotation = 0;
Lloyd Atkinson5217336c2016-09-15 18:21:18 -0400873
874 plane->old_fb = plane->fb;
875 plane_mask |= 1 << drm_plane_index(plane);
876
877 /* disable non-primary: */
878 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
879 continue;
880
881 DRM_DEBUG("disabling plane %d\n", plane->base.id);
882
883 ret = __drm_atomic_helper_disable_plane(plane, plane_state);
884 if (ret != 0)
885 DRM_ERROR("error %d disabling plane %d\n", ret,
886 plane->base.id);
887 }
888
889 drm_for_each_crtc(crtc, dev) {
890 struct drm_mode_set mode_set;
891
892 memset(&mode_set, 0, sizeof(struct drm_mode_set));
893 mode_set.crtc = crtc;
894
895 DRM_DEBUG("disabling crtc %d\n", crtc->base.id);
896
897 ret = __drm_atomic_helper_set_config(&mode_set, state);
898 if (ret != 0)
899 DRM_ERROR("error %d disabling crtc %d\n", ret,
900 crtc->base.id);
901 }
902
903 DRM_DEBUG("committing disables\n");
904 ret = drm_atomic_commit(state);
905
906fail:
907 drm_atomic_clean_old_fb(dev, plane_mask, ret);
908 DRM_DEBUG("disables result %d\n", ret);
909 return ret;
910}
911
912/**
913 * msm_clear_all_modes - disables all planes and crtcs via an atomic commit
914 * based on restore_fbdev_mode_atomic in drm_fb_helper.c
915 * @dev: device pointer
916 * @Return: 0 on success, otherwise -error
917 */
918static int msm_disable_all_modes(struct drm_device *dev)
919{
920 struct drm_atomic_state *state;
921 int ret, i;
922
923 state = drm_atomic_state_alloc(dev);
924 if (!state)
925 return -ENOMEM;
926
927 state->acquire_ctx = dev->mode_config.acquire_ctx;
928
929 for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
930 ret = msm_disable_all_modes_commit(dev, state);
931 if (ret != -EDEADLK)
932 break;
933 drm_atomic_state_clear(state);
934 drm_atomic_legacy_backoff(state);
935 }
936
937 /* on successful atomic commit state ownership transfers to framework */
938 if (ret != 0)
939 drm_atomic_state_free(state);
940
941 return ret;
942}
943
Rob Clarkc8afe682013-06-26 12:44:06 -0400944static void msm_lastclose(struct drm_device *dev)
945{
946 struct msm_drm_private *priv = dev->dev_private;
Lloyd Atkinson5217336c2016-09-15 18:21:18 -0400947 struct msm_kms *kms = priv->kms;
Alan Kwong5a3ac752016-10-16 01:02:35 -0400948 int i;
949
950 /*
951 * clean up vblank disable immediately as this is the last close.
952 */
953 for (i = 0; i < dev->num_crtcs; i++) {
954 struct drm_vblank_crtc *vblank = &dev->vblank[i];
955 struct timer_list *disable_timer = &vblank->disable_timer;
956
957 if (del_timer_sync(disable_timer))
958 disable_timer->function(disable_timer->data);
959 }
960
961 /* wait for pending vblank requests to be executed by worker thread */
962 flush_workqueue(priv->wq);
Lloyd Atkinson5217336c2016-09-15 18:21:18 -0400963
964 if (priv->fbdev) {
Rob Clark5ea1f752014-05-30 12:29:48 -0400965 drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
Lloyd Atkinson5217336c2016-09-15 18:21:18 -0400966 } else {
967 drm_modeset_lock_all(dev);
968 msm_disable_all_modes(dev);
Lloyd Atkinson5217336c2016-09-15 18:21:18 -0400969 if (kms && kms->funcs && kms->funcs->lastclose)
970 kms->funcs->lastclose(kms);
Lloyd Atkinsone08229c2017-10-02 17:53:30 -0400971 drm_modeset_unlock_all(dev);
Lloyd Atkinson5217336c2016-09-15 18:21:18 -0400972 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400973}
974
Daniel Vettere9f0d762013-12-11 11:34:42 +0100975static irqreturn_t msm_irq(int irq, void *arg)
Rob Clarkc8afe682013-06-26 12:44:06 -0400976{
977 struct drm_device *dev = arg;
978 struct msm_drm_private *priv = dev->dev_private;
979 struct msm_kms *kms = priv->kms;
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400980
Rob Clarkc8afe682013-06-26 12:44:06 -0400981 BUG_ON(!kms);
982 return kms->funcs->irq(kms);
983}
984
985static void msm_irq_preinstall(struct drm_device *dev)
986{
987 struct msm_drm_private *priv = dev->dev_private;
988 struct msm_kms *kms = priv->kms;
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400989
Rob Clarkc8afe682013-06-26 12:44:06 -0400990 BUG_ON(!kms);
991 kms->funcs->irq_preinstall(kms);
992}
993
994static int msm_irq_postinstall(struct drm_device *dev)
995{
996 struct msm_drm_private *priv = dev->dev_private;
997 struct msm_kms *kms = priv->kms;
Lloyd Atkinson6f74f402016-10-04 10:07:36 -0400998
Rob Clarkc8afe682013-06-26 12:44:06 -0400999 BUG_ON(!kms);
1000 return kms->funcs->irq_postinstall(kms);
1001}
1002
1003static void msm_irq_uninstall(struct drm_device *dev)
1004{
1005 struct msm_drm_private *priv = dev->dev_private;
1006 struct msm_kms *kms = priv->kms;
Lloyd Atkinson6f74f402016-10-04 10:07:36 -04001007
Rob Clarkc8afe682013-06-26 12:44:06 -04001008 BUG_ON(!kms);
1009 kms->funcs->irq_uninstall(kms);
1010}
1011
Thierry Reding88e72712015-09-24 18:35:31 +02001012static int msm_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkc8afe682013-06-26 12:44:06 -04001013{
1014 struct msm_drm_private *priv = dev->dev_private;
1015 struct msm_kms *kms = priv->kms;
Lloyd Atkinson6f74f402016-10-04 10:07:36 -04001016
Rob Clarkc8afe682013-06-26 12:44:06 -04001017 if (!kms)
1018 return -ENXIO;
Thierry Reding88e72712015-09-24 18:35:31 +02001019 DBG("dev=%p, crtc=%u", dev, pipe);
1020 return vblank_ctrl_queue_work(priv, pipe, true);
Rob Clarkc8afe682013-06-26 12:44:06 -04001021}
1022
Thierry Reding88e72712015-09-24 18:35:31 +02001023static void msm_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkc8afe682013-06-26 12:44:06 -04001024{
1025 struct msm_drm_private *priv = dev->dev_private;
1026 struct msm_kms *kms = priv->kms;
Lloyd Atkinson6f74f402016-10-04 10:07:36 -04001027
Rob Clarkc8afe682013-06-26 12:44:06 -04001028 if (!kms)
1029 return;
Thierry Reding88e72712015-09-24 18:35:31 +02001030 DBG("dev=%p, crtc=%u", dev, pipe);
1031 vblank_ctrl_queue_work(priv, pipe, false);
Rob Clarkc8afe682013-06-26 12:44:06 -04001032}
1033
1034/*
Rob Clark7198e6b2013-07-19 12:59:32 -04001035 * DRM ioctls:
1036 */
1037
1038static int msm_ioctl_get_param(struct drm_device *dev, void *data,
1039 struct drm_file *file)
1040{
1041 struct msm_drm_private *priv = dev->dev_private;
1042 struct drm_msm_param *args = data;
1043 struct msm_gpu *gpu;
1044
1045 /* for now, we just have 3d pipe.. eventually this would need to
1046 * be more clever to dispatch to appropriate gpu module:
1047 */
1048 if (args->pipe != MSM_PIPE_3D0)
1049 return -EINVAL;
1050
1051 gpu = priv->gpu;
1052
1053 if (!gpu)
1054 return -ENXIO;
1055
1056 return gpu->funcs->get_param(gpu, args->param, &args->value);
1057}
1058
1059static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
1060 struct drm_file *file)
1061{
1062 struct drm_msm_gem_new *args = data;
Rob Clark93ddb0d2014-03-03 09:42:33 -05001063
1064 if (args->flags & ~MSM_BO_FLAGS) {
1065 DRM_ERROR("invalid flags: %08x\n", args->flags);
1066 return -EINVAL;
1067 }
1068
Rob Clark7198e6b2013-07-19 12:59:32 -04001069 return msm_gem_new_handle(dev, file, args->size,
1070 args->flags, &args->handle);
1071}
1072
Rob Clark56c2da82015-05-11 11:50:03 -04001073static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
1074{
1075 return ktime_set(timeout.tv_sec, timeout.tv_nsec);
1076}
Rob Clark7198e6b2013-07-19 12:59:32 -04001077
1078static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
1079 struct drm_file *file)
1080{
1081 struct drm_msm_gem_cpu_prep *args = data;
1082 struct drm_gem_object *obj;
Rob Clark56c2da82015-05-11 11:50:03 -04001083 ktime_t timeout = to_ktime(args->timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -04001084 int ret;
1085
Rob Clark93ddb0d2014-03-03 09:42:33 -05001086 if (args->op & ~MSM_PREP_FLAGS) {
1087 DRM_ERROR("invalid op: %08x\n", args->op);
1088 return -EINVAL;
1089 }
1090
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001091 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -04001092 if (!obj)
1093 return -ENOENT;
1094
Rob Clark56c2da82015-05-11 11:50:03 -04001095 ret = msm_gem_cpu_prep(obj, args->op, &timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -04001096
1097 drm_gem_object_unreference_unlocked(obj);
1098
1099 return ret;
1100}
1101
1102static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
1103 struct drm_file *file)
1104{
1105 struct drm_msm_gem_cpu_fini *args = data;
1106 struct drm_gem_object *obj;
1107 int ret;
1108
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001109 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -04001110 if (!obj)
1111 return -ENOENT;
1112
1113 ret = msm_gem_cpu_fini(obj);
1114
1115 drm_gem_object_unreference_unlocked(obj);
1116
1117 return ret;
1118}
1119
1120static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
1121 struct drm_file *file)
1122{
1123 struct drm_msm_gem_info *args = data;
1124 struct drm_gem_object *obj;
1125 int ret = 0;
1126
1127 if (args->pad)
1128 return -EINVAL;
1129
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001130 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -04001131 if (!obj)
1132 return -ENOENT;
1133
1134 args->offset = msm_gem_mmap_offset(obj);
1135
1136 drm_gem_object_unreference_unlocked(obj);
1137
1138 return ret;
1139}
1140
1141static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
1142 struct drm_file *file)
1143{
Rob Clarkca762a82016-03-15 17:22:13 -04001144 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -04001145 struct drm_msm_wait_fence *args = data;
Rob Clark56c2da82015-05-11 11:50:03 -04001146 ktime_t timeout = to_ktime(args->timeout);
Rob Clark93ddb0d2014-03-03 09:42:33 -05001147
1148 if (args->pad) {
1149 DRM_ERROR("invalid pad: %08x\n", args->pad);
1150 return -EINVAL;
1151 }
1152
Rob Clarkca762a82016-03-15 17:22:13 -04001153 if (!priv->gpu)
1154 return 0;
1155
1156 return msm_wait_fence(priv->gpu->fctx, args->fence, &timeout, true);
Rob Clark7198e6b2013-07-19 12:59:32 -04001157}
1158
Rob Clark4cd33c42016-05-17 15:44:49 -04001159static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
1160 struct drm_file *file)
1161{
1162 struct drm_msm_gem_madvise *args = data;
1163 struct drm_gem_object *obj;
1164 int ret;
1165
1166 switch (args->madv) {
1167 case MSM_MADV_DONTNEED:
1168 case MSM_MADV_WILLNEED:
1169 break;
1170 default:
1171 return -EINVAL;
1172 }
1173
1174 ret = mutex_lock_interruptible(&dev->struct_mutex);
1175 if (ret)
1176 return ret;
1177
1178 obj = drm_gem_object_lookup(file, args->handle);
1179 if (!obj) {
1180 ret = -ENOENT;
1181 goto unlock;
1182 }
1183
1184 ret = msm_gem_madvise(obj, args->madv);
1185 if (ret >= 0) {
1186 args->retained = ret;
1187 ret = 0;
1188 }
1189
1190 drm_gem_object_unreference(obj);
1191
1192unlock:
1193 mutex_unlock(&dev->struct_mutex);
1194 return ret;
1195}
1196
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -07001197static int msm_drm_object_supports_event(struct drm_device *dev,
1198 struct drm_msm_event_req *req)
1199{
1200 int ret = -EINVAL;
1201 struct drm_mode_object *arg_obj;
1202
1203 arg_obj = drm_mode_object_find(dev, req->object_id, req->object_type);
1204 if (!arg_obj)
1205 return -ENOENT;
1206
1207 switch (arg_obj->type) {
1208 case DRM_MODE_OBJECT_CRTC:
1209 case DRM_MODE_OBJECT_CONNECTOR:
1210 ret = 0;
1211 break;
1212 default:
1213 ret = -EOPNOTSUPP;
1214 break;
1215 }
1216
Jayant Shekharb2a87132017-12-13 13:42:06 +05301217 drm_mode_object_unreference(arg_obj);
1218
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -07001219 return ret;
1220}
1221
1222static int msm_register_event(struct drm_device *dev,
1223 struct drm_msm_event_req *req, struct drm_file *file, bool en)
1224{
1225 int ret = -EINVAL;
1226 struct msm_drm_private *priv = dev->dev_private;
1227 struct msm_kms *kms = priv->kms;
1228 struct drm_mode_object *arg_obj;
1229
1230 arg_obj = drm_mode_object_find(dev, req->object_id, req->object_type);
1231 if (!arg_obj)
1232 return -ENOENT;
1233
1234 ret = kms->funcs->register_events(kms, arg_obj, req->event, en);
Jayant Shekharb2a87132017-12-13 13:42:06 +05301235
1236 drm_mode_object_unreference(arg_obj);
1237
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -07001238 return ret;
1239}
1240
1241static int msm_event_client_count(struct drm_device *dev,
1242 struct drm_msm_event_req *req_event, bool locked)
1243{
1244 struct msm_drm_private *priv = dev->dev_private;
1245 unsigned long flag = 0;
1246 struct msm_drm_event *node;
1247 int count = 0;
1248
1249 if (!locked)
1250 spin_lock_irqsave(&dev->event_lock, flag);
1251 list_for_each_entry(node, &priv->client_event_list, base.link) {
1252 if (node->event.type == req_event->event &&
1253 node->info.object_id == req_event->object_id)
1254 count++;
1255 }
1256 if (!locked)
1257 spin_unlock_irqrestore(&dev->event_lock, flag);
1258
1259 return count;
1260}
1261
1262static int msm_ioctl_register_event(struct drm_device *dev, void *data,
1263 struct drm_file *file)
1264{
1265 struct msm_drm_private *priv = dev->dev_private;
1266 struct drm_msm_event_req *req_event = data;
1267 struct msm_drm_event *client, *node;
1268 unsigned long flag = 0;
1269 bool dup_request = false;
1270 int ret = 0, count = 0;
1271
1272 ret = msm_drm_object_supports_event(dev, req_event);
1273 if (ret) {
1274 DRM_ERROR("unsupported event %x object %x object id %d\n",
1275 req_event->event, req_event->object_type,
1276 req_event->object_id);
1277 return ret;
1278 }
1279
1280 spin_lock_irqsave(&dev->event_lock, flag);
1281 list_for_each_entry(node, &priv->client_event_list, base.link) {
1282 if (node->base.file_priv != file)
1283 continue;
1284 if (node->event.type == req_event->event &&
1285 node->info.object_id == req_event->object_id) {
1286 DRM_DEBUG("duplicate request for event %x obj id %d\n",
1287 node->event.type, node->info.object_id);
1288 dup_request = true;
1289 break;
1290 }
1291 }
1292 spin_unlock_irqrestore(&dev->event_lock, flag);
1293
1294 if (dup_request)
1295 return -EALREADY;
1296
1297 client = kzalloc(sizeof(*client), GFP_KERNEL);
1298 if (!client)
1299 return -ENOMEM;
1300
1301 client->base.file_priv = file;
1302 client->base.pid = current->pid;
1303 client->base.event = &client->event;
1304 client->event.type = req_event->event;
1305 memcpy(&client->info, req_event, sizeof(client->info));
1306
1307 /* Get the count of clients that have registered for event.
1308 * Event should be enabled for first client, for subsequent enable
1309 * calls add to client list and return.
1310 */
1311 count = msm_event_client_count(dev, req_event, false);
1312 /* Add current client to list */
1313 spin_lock_irqsave(&dev->event_lock, flag);
1314 list_add_tail(&client->base.link, &priv->client_event_list);
1315 spin_unlock_irqrestore(&dev->event_lock, flag);
1316
1317 if (count)
1318 return 0;
1319
1320 ret = msm_register_event(dev, req_event, file, true);
1321 if (ret) {
1322 DRM_ERROR("failed to enable event %x object %x object id %d\n",
1323 req_event->event, req_event->object_type,
1324 req_event->object_id);
1325 spin_lock_irqsave(&dev->event_lock, flag);
1326 list_del(&client->base.link);
1327 spin_unlock_irqrestore(&dev->event_lock, flag);
1328 kfree(client);
1329 }
1330 return ret;
1331}
1332
1333static int msm_ioctl_deregister_event(struct drm_device *dev, void *data,
1334 struct drm_file *file)
1335{
1336 struct msm_drm_private *priv = dev->dev_private;
1337 struct drm_msm_event_req *req_event = data;
1338 struct msm_drm_event *client = NULL, *node, *temp;
1339 unsigned long flag = 0;
1340 int count = 0;
1341 bool found = false;
1342 int ret = 0;
1343
1344 ret = msm_drm_object_supports_event(dev, req_event);
1345 if (ret) {
1346 DRM_ERROR("unsupported event %x object %x object id %d\n",
1347 req_event->event, req_event->object_type,
1348 req_event->object_id);
1349 return ret;
1350 }
1351
1352 spin_lock_irqsave(&dev->event_lock, flag);
1353 list_for_each_entry_safe(node, temp, &priv->client_event_list,
1354 base.link) {
1355 if (node->event.type == req_event->event &&
1356 node->info.object_id == req_event->object_id &&
1357 node->base.file_priv == file) {
1358 client = node;
1359 list_del(&client->base.link);
1360 found = true;
1361 kfree(client);
1362 break;
1363 }
1364 }
1365 spin_unlock_irqrestore(&dev->event_lock, flag);
1366
1367 if (!found)
1368 return -ENOENT;
1369
1370 count = msm_event_client_count(dev, req_event, false);
1371 if (!count)
1372 ret = msm_register_event(dev, req_event, file, false);
1373
1374 return ret;
1375}
1376
Benjamin Chan34a92c72017-06-28 11:01:18 -04001377void msm_mode_object_event_notify(struct drm_mode_object *obj,
Gopikrishnaiah Anandan84b4f672017-04-26 10:28:51 -07001378 struct drm_device *dev, struct drm_event *event, u8 *payload)
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -07001379{
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -07001380 struct msm_drm_private *priv = NULL;
1381 unsigned long flags;
1382 struct msm_drm_event *notify, *node;
1383 int len = 0, ret;
1384
Gopikrishnaiah Anandan84b4f672017-04-26 10:28:51 -07001385 if (!obj || !event || !event->length || !payload) {
1386 DRM_ERROR("err param obj %pK event %pK len %d payload %pK\n",
1387 obj, event, ((event) ? (event->length) : -1),
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -07001388 payload);
1389 return;
1390 }
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -07001391 priv = (dev) ? dev->dev_private : NULL;
1392 if (!dev || !priv) {
1393 DRM_ERROR("invalid dev %pK priv %pK\n", dev, priv);
1394 return;
1395 }
1396
1397 spin_lock_irqsave(&dev->event_lock, flags);
1398 list_for_each_entry(node, &priv->client_event_list, base.link) {
1399 if (node->event.type != event->type ||
Gopikrishnaiah Anandan84b4f672017-04-26 10:28:51 -07001400 obj->id != node->info.object_id)
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -07001401 continue;
Narendra Muppalla5b5282a2017-11-03 17:24:28 -07001402 len = event->length + sizeof(struct msm_drm_event);
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -07001403 if (node->base.file_priv->event_space < len) {
Xu Yang1b3a5d92017-09-13 11:37:54 +08001404 DRM_ERROR("Insufficient space %d for event %x len %d\n",
1405 node->base.file_priv->event_space, event->type,
1406 len);
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -07001407 continue;
1408 }
1409 notify = kzalloc(len, GFP_ATOMIC);
1410 if (!notify)
1411 continue;
1412 notify->base.file_priv = node->base.file_priv;
1413 notify->base.event = &notify->event;
1414 notify->base.pid = node->base.pid;
1415 notify->event.type = node->event.type;
Narendra Muppalla5b5282a2017-11-03 17:24:28 -07001416 notify->event.length = event->length +
1417 sizeof(struct drm_msm_event_resp);
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -07001418 memcpy(&notify->info, &node->info, sizeof(notify->info));
1419 memcpy(notify->data, payload, event->length);
1420 ret = drm_event_reserve_init_locked(dev, node->base.file_priv,
1421 &notify->base, &notify->event);
1422 if (ret) {
1423 kfree(notify);
1424 continue;
1425 }
1426 drm_send_event_locked(dev, &notify->base);
1427 }
1428 spin_unlock_irqrestore(&dev->event_lock, flags);
1429}
1430
1431static int msm_release(struct inode *inode, struct file *filp)
1432{
1433 struct drm_file *file_priv = filp->private_data;
1434 struct drm_minor *minor = file_priv->minor;
1435 struct drm_device *dev = minor->dev;
1436 struct msm_drm_private *priv = dev->dev_private;
1437 struct msm_drm_event *node, *temp;
1438 u32 count;
1439 unsigned long flags;
1440
1441 spin_lock_irqsave(&dev->event_lock, flags);
1442 list_for_each_entry_safe(node, temp, &priv->client_event_list,
1443 base.link) {
1444 if (node->base.file_priv != file_priv)
1445 continue;
1446 list_del(&node->base.link);
1447 spin_unlock_irqrestore(&dev->event_lock, flags);
1448 count = msm_event_client_count(dev, &node->info, true);
1449 if (!count)
1450 msm_register_event(dev, &node->info, file_priv, false);
1451 kfree(node);
1452 spin_lock_irqsave(&dev->event_lock, flags);
1453 }
1454 spin_unlock_irqrestore(&dev->event_lock, flags);
1455
1456 return drm_release(inode, filp);
1457}
1458
Lloyd Atkinsonf76121a2017-01-30 17:30:55 -05001459/**
Lloyd Atkinsonf76121a2017-01-30 17:30:55 -05001460 * msm_ioctl_rmfb2 - remove an FB from the configuration
1461 * @dev: drm device for the ioctl
1462 * @data: data pointer for the ioctl
1463 * @file_priv: drm file for the ioctl call
1464 *
1465 * Remove the FB specified by the user.
1466 *
1467 * Called by the user via ioctl.
1468 *
1469 * Returns:
1470 * Zero on success, negative errno on failure.
1471 */
1472int msm_ioctl_rmfb2(struct drm_device *dev, void *data,
1473 struct drm_file *file_priv)
1474{
1475 struct drm_framebuffer *fb = NULL;
1476 struct drm_framebuffer *fbl = NULL;
1477 uint32_t *id = data;
1478 int found = 0;
1479
1480 if (!drm_core_check_feature(dev, DRIVER_MODESET))
1481 return -EINVAL;
1482
1483 fb = drm_framebuffer_lookup(dev, *id);
1484 if (!fb)
1485 return -ENOENT;
1486
1487 /* drop extra ref from traversing drm_framebuffer_lookup */
1488 drm_framebuffer_unreference(fb);
1489
1490 mutex_lock(&file_priv->fbs_lock);
1491 list_for_each_entry(fbl, &file_priv->fbs, filp_head)
1492 if (fb == fbl)
1493 found = 1;
1494 if (!found) {
1495 mutex_unlock(&file_priv->fbs_lock);
1496 return -ENOENT;
1497 }
1498
1499 list_del_init(&fb->filp_head);
1500 mutex_unlock(&file_priv->fbs_lock);
1501
Dhaval Patel785f0d12018-01-04 13:18:55 -08001502 drm_framebuffer_unreference(fb);
Lloyd Atkinsonf76121a2017-01-30 17:30:55 -05001503
1504 return 0;
1505}
1506EXPORT_SYMBOL(msm_ioctl_rmfb2);
1507
Rob Clark7198e6b2013-07-19 12:59:32 -04001508static const struct drm_ioctl_desc msm_ioctls[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +02001509 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_AUTH|DRM_RENDER_ALLOW),
1510 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_AUTH|DRM_RENDER_ALLOW),
1511 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_AUTH|DRM_RENDER_ALLOW),
1512 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
1513 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
1514 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_AUTH|DRM_RENDER_ALLOW),
1515 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_AUTH|DRM_RENDER_ALLOW),
Rob Clark4cd33c42016-05-17 15:44:49 -04001516 DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_AUTH|DRM_RENDER_ALLOW),
Alan Kwongbb27c092016-07-20 16:41:25 -04001517 DRM_IOCTL_DEF_DRV(SDE_WB_CONFIG, sde_wb_config, DRM_UNLOCKED|DRM_AUTH),
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -07001518 DRM_IOCTL_DEF_DRV(MSM_REGISTER_EVENT, msm_ioctl_register_event,
1519 DRM_UNLOCKED|DRM_CONTROL_ALLOW),
1520 DRM_IOCTL_DEF_DRV(MSM_DEREGISTER_EVENT, msm_ioctl_deregister_event,
1521 DRM_UNLOCKED|DRM_CONTROL_ALLOW),
Lloyd Atkinsonf76121a2017-01-30 17:30:55 -05001522 DRM_IOCTL_DEF_DRV(MSM_RMFB2, msm_ioctl_rmfb2,
1523 DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Rob Clark7198e6b2013-07-19 12:59:32 -04001524};
1525
Rob Clarkc8afe682013-06-26 12:44:06 -04001526static const struct vm_operations_struct vm_ops = {
1527 .fault = msm_gem_fault,
1528 .open = drm_gem_vm_open,
1529 .close = drm_gem_vm_close,
1530};
1531
1532static const struct file_operations fops = {
1533 .owner = THIS_MODULE,
1534 .open = drm_open,
Gopikrishnaiah Anandande2c81b2017-03-15 12:41:29 -07001535 .release = msm_release,
Rob Clarkc8afe682013-06-26 12:44:06 -04001536 .unlocked_ioctl = drm_ioctl,
1537#ifdef CONFIG_COMPAT
1538 .compat_ioctl = drm_compat_ioctl,
1539#endif
1540 .poll = drm_poll,
1541 .read = drm_read,
1542 .llseek = no_llseek,
1543 .mmap = msm_gem_mmap,
1544};
1545
1546static struct drm_driver msm_driver = {
Rob Clark05b84912013-09-28 11:28:35 -04001547 .driver_features = DRIVER_HAVE_IRQ |
1548 DRIVER_GEM |
1549 DRIVER_PRIME |
Rob Clarkb4b15c82013-09-28 12:01:25 -04001550 DRIVER_RENDER |
Rob Clarka5436e12015-06-04 10:12:22 -04001551 DRIVER_ATOMIC |
Rob Clark05b84912013-09-28 11:28:35 -04001552 DRIVER_MODESET,
Rob Clark7198e6b2013-07-19 12:59:32 -04001553 .open = msm_open,
Rob Clarkc8afe682013-06-26 12:44:06 -04001554 .preclose = msm_preclose,
Lloyd Atkinson5217336c2016-09-15 18:21:18 -04001555 .postclose = msm_postclose,
Rob Clarkc8afe682013-06-26 12:44:06 -04001556 .lastclose = msm_lastclose,
1557 .irq_handler = msm_irq,
1558 .irq_preinstall = msm_irq_preinstall,
1559 .irq_postinstall = msm_irq_postinstall,
1560 .irq_uninstall = msm_irq_uninstall,
Ville Syrjäläb44f8402015-09-30 16:46:48 +03001561 .get_vblank_counter = drm_vblank_no_hw_counter,
Rob Clarkc8afe682013-06-26 12:44:06 -04001562 .enable_vblank = msm_enable_vblank,
1563 .disable_vblank = msm_disable_vblank,
1564 .gem_free_object = msm_gem_free_object,
1565 .gem_vm_ops = &vm_ops,
1566 .dumb_create = msm_gem_dumb_create,
1567 .dumb_map_offset = msm_gem_dumb_map_offset,
Rob Clark30600a9092013-09-28 10:13:04 -04001568 .dumb_destroy = drm_gem_dumb_destroy,
Rob Clark05b84912013-09-28 11:28:35 -04001569 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1570 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1571 .gem_prime_export = drm_gem_prime_export,
1572 .gem_prime_import = drm_gem_prime_import,
Eric Anholtb3a42bb2017-04-12 12:11:58 -07001573 .gem_prime_res_obj = msm_gem_prime_res_obj,
Rob Clark05b84912013-09-28 11:28:35 -04001574 .gem_prime_pin = msm_gem_prime_pin,
1575 .gem_prime_unpin = msm_gem_prime_unpin,
1576 .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
1577 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
1578 .gem_prime_vmap = msm_gem_prime_vmap,
1579 .gem_prime_vunmap = msm_gem_prime_vunmap,
Daniel Thompson77a147e2014-11-12 11:38:14 +00001580 .gem_prime_mmap = msm_gem_prime_mmap,
Rob Clarkc8afe682013-06-26 12:44:06 -04001581#ifdef CONFIG_DEBUG_FS
1582 .debugfs_init = msm_debugfs_init,
1583 .debugfs_cleanup = msm_debugfs_cleanup,
1584#endif
Rob Clark7198e6b2013-07-19 12:59:32 -04001585 .ioctls = msm_ioctls,
Jordan Crouse1023e9b2017-03-07 11:14:04 -07001586 .num_ioctls = ARRAY_SIZE(msm_ioctls),
Rob Clarkc8afe682013-06-26 12:44:06 -04001587 .fops = &fops,
Stephane Viauaa6ed8b2016-07-19 12:59:42 -04001588 .name = "msm_drm",
Rob Clarkc8afe682013-06-26 12:44:06 -04001589 .desc = "MSM Snapdragon DRM",
1590 .date = "20130625",
Rob Clarka8d854c2016-06-01 14:02:02 -04001591 .major = MSM_VERSION_MAJOR,
1592 .minor = MSM_VERSION_MINOR,
1593 .patchlevel = MSM_VERSION_PATCHLEVEL,
Rob Clarkc8afe682013-06-26 12:44:06 -04001594};
1595
1596#ifdef CONFIG_PM_SLEEP
1597static int msm_pm_suspend(struct device *dev)
1598{
Clarence Ipe5f1f4c2016-11-19 18:02:23 -05001599 struct drm_device *ddev;
Clarence Ipe5f1f4c2016-11-19 18:02:23 -05001600 struct msm_drm_private *priv;
Clarence Ipd86f6e42017-08-08 18:31:00 -04001601 struct msm_kms *kms;
Rob Clarkc8afe682013-06-26 12:44:06 -04001602
Clarence Ipe5f1f4c2016-11-19 18:02:23 -05001603 if (!dev)
1604 return -EINVAL;
1605
1606 ddev = dev_get_drvdata(dev);
1607 if (!ddev || !ddev->dev_private)
1608 return -EINVAL;
1609
1610 priv = ddev->dev_private;
Clarence Ipd86f6e42017-08-08 18:31:00 -04001611 kms = priv->kms;
Clarence Ipe5f1f4c2016-11-19 18:02:23 -05001612
Clarence Ipd86f6e42017-08-08 18:31:00 -04001613 if (kms && kms->funcs && kms->funcs->pm_suspend)
1614 return kms->funcs->pm_suspend(dev);
Clarence Ipe5f1f4c2016-11-19 18:02:23 -05001615
1616 /* disable hot-plug polling */
Rob Clarkc8afe682013-06-26 12:44:06 -04001617 drm_kms_helper_poll_disable(ddev);
1618
1619 return 0;
1620}
1621
1622static int msm_pm_resume(struct device *dev)
1623{
Clarence Ipe5f1f4c2016-11-19 18:02:23 -05001624 struct drm_device *ddev;
1625 struct msm_drm_private *priv;
Clarence Ipd86f6e42017-08-08 18:31:00 -04001626 struct msm_kms *kms;
Rob Clarkc8afe682013-06-26 12:44:06 -04001627
Clarence Ipe5f1f4c2016-11-19 18:02:23 -05001628 if (!dev)
1629 return -EINVAL;
1630
1631 ddev = dev_get_drvdata(dev);
1632 if (!ddev || !ddev->dev_private)
1633 return -EINVAL;
1634
1635 priv = ddev->dev_private;
Clarence Ipd86f6e42017-08-08 18:31:00 -04001636 kms = priv->kms;
Clarence Ipe5f1f4c2016-11-19 18:02:23 -05001637
Clarence Ipd86f6e42017-08-08 18:31:00 -04001638 if (kms && kms->funcs && kms->funcs->pm_resume)
1639 return kms->funcs->pm_resume(dev);
Clarence Ipe5f1f4c2016-11-19 18:02:23 -05001640
1641 /* enable hot-plug polling */
Rob Clarkc8afe682013-06-26 12:44:06 -04001642 drm_kms_helper_poll_enable(ddev);
1643
1644 return 0;
1645}
1646#endif
1647
1648static const struct dev_pm_ops msm_pm_ops = {
1649 SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
1650};
1651
1652/*
Rob Clark060530f2014-03-03 14:19:12 -05001653 * Componentized driver support:
1654 */
1655
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301656/*
1657 * NOTE: duplication of the same code as exynos or imx (or probably any other).
1658 * so probably some room for some helpers
Rob Clark060530f2014-03-03 14:19:12 -05001659 */
1660static int compare_of(struct device *dev, void *data)
1661{
1662 return dev->of_node == data;
1663}
Rob Clark41e69772013-12-15 16:23:05 -05001664
Archit Taneja812070e2016-05-19 10:38:39 +05301665/*
1666 * Identify what components need to be added by parsing what remote-endpoints
1667 * our MDP output ports are connected to. In the case of LVDS on MDP4, there
1668 * is no external component that we need to add since LVDS is within MDP4
1669 * itself.
1670 */
1671static int add_components_mdp(struct device *mdp_dev,
1672 struct component_match **matchptr)
1673{
1674 struct device_node *np = mdp_dev->of_node;
1675 struct device_node *ep_node;
Archit Taneja54011e22016-06-06 13:45:34 +05301676 struct device *master_dev;
1677
1678 /*
1679 * on MDP4 based platforms, the MDP platform device is the component
1680 * master that adds other display interface components to itself.
1681 *
1682 * on MDP5 based platforms, the MDSS platform device is the component
1683 * master that adds MDP5 and other display interface components to
1684 * itself.
1685 */
1686 if (of_device_is_compatible(np, "qcom,mdp4"))
1687 master_dev = mdp_dev;
1688 else
1689 master_dev = mdp_dev->parent;
Archit Taneja812070e2016-05-19 10:38:39 +05301690
1691 for_each_endpoint_of_node(np, ep_node) {
1692 struct device_node *intf;
1693 struct of_endpoint ep;
1694 int ret;
1695
1696 ret = of_graph_parse_endpoint(ep_node, &ep);
1697 if (ret) {
1698 dev_err(mdp_dev, "unable to parse port endpoint\n");
1699 of_node_put(ep_node);
1700 return ret;
1701 }
1702
1703 /*
1704 * The LCDC/LVDS port on MDP4 is a speacial case where the
1705 * remote-endpoint isn't a component that we need to add
1706 */
1707 if (of_device_is_compatible(np, "qcom,mdp4") &&
1708 ep.port == 0) {
1709 of_node_put(ep_node);
1710 continue;
1711 }
1712
1713 /*
1714 * It's okay if some of the ports don't have a remote endpoint
1715 * specified. It just means that the port isn't connected to
1716 * any external interface.
1717 */
1718 intf = of_graph_get_remote_port_parent(ep_node);
1719 if (!intf) {
1720 of_node_put(ep_node);
1721 continue;
1722 }
1723
Archit Taneja54011e22016-06-06 13:45:34 +05301724 component_match_add(master_dev, matchptr, compare_of, intf);
Archit Taneja812070e2016-05-19 10:38:39 +05301725
1726 of_node_put(intf);
1727 of_node_put(ep_node);
1728 }
1729
1730 return 0;
1731}
1732
Archit Taneja54011e22016-06-06 13:45:34 +05301733static int compare_name_mdp(struct device *dev, void *data)
1734{
Dhaval Patel5200c602017-01-17 15:53:37 -08001735 return (strnstr(dev_name(dev), "mdp", strlen("mdp")) != NULL);
1736}
1737
1738static int add_display_components(struct device *dev,
1739 struct component_match **matchptr)
1740{
1741 struct device *mdp_dev = NULL;
Shashank Babu Chinta Venkataded9c562017-03-15 14:43:46 -07001742 struct device_node *node;
1743 const char *name;
Archit Taneja54011e22016-06-06 13:45:34 +05301744 int ret;
1745
Dhaval Patel5200c602017-01-17 15:53:37 -08001746 if (of_device_is_compatible(dev->of_node, "qcom,sde-kms")) {
1747 struct device_node *np = dev->of_node;
1748 unsigned int i;
1749
Chandan Uddarajuc5c92012017-10-30 13:05:28 -07001750 for (i = 0; ; i++) {
1751 node = of_parse_phandle(np, "connectors", i);
1752 if (!node)
1753 break;
1754
1755 component_match_add(dev, matchptr, compare_of, node);
1756 }
1757
Shashank Babu Chinta Venkataded9c562017-03-15 14:43:46 -07001758 for (i = 0; i < MAX_DSI_ACTIVE_DISPLAY; i++) {
1759 node = dsi_display_get_boot_display(i);
Dhaval Patel5200c602017-01-17 15:53:37 -08001760
Shashank Babu Chinta Venkataded9c562017-03-15 14:43:46 -07001761 if (node != NULL) {
1762 name = of_get_property(node, "label", NULL);
1763 component_match_add(dev, matchptr, compare_of,
1764 node);
1765 pr_debug("Added component = %s\n", name);
1766 }
1767 }
1768
Dhaval Patel5200c602017-01-17 15:53:37 -08001769 return 0;
1770 }
1771
1772 /*
1773 * MDP5 based devices don't have a flat hierarchy. There is a top level
1774 * parent: MDSS, and children: MDP5, DSI, HDMI, eDP etc. Populate the
1775 * children devices, find the MDP5 node, and then add the interfaces
1776 * to our components list.
1777 */
1778 if (of_device_is_compatible(dev->of_node, "qcom,mdss")) {
1779 ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
1780 if (ret) {
1781 dev_err(dev, "failed to populate children devices\n");
1782 return ret;
1783 }
1784
1785 mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
1786 if (!mdp_dev) {
1787 dev_err(dev, "failed to find MDSS MDP node\n");
1788 of_platform_depopulate(dev);
1789 return -ENODEV;
1790 }
1791
1792 put_device(mdp_dev);
1793
1794 /* add the MDP component itself */
1795 component_match_add(dev, matchptr, compare_of,
1796 mdp_dev->of_node);
1797 } else {
1798 /* MDP4 */
1799 mdp_dev = dev;
1800 }
1801
1802 ret = add_components_mdp(mdp_dev, matchptr);
Archit Taneja54011e22016-06-06 13:45:34 +05301803 if (ret)
Dhaval Patel5200c602017-01-17 15:53:37 -08001804 of_platform_depopulate(dev);
Archit Taneja54011e22016-06-06 13:45:34 +05301805
1806 return ret;
Archit Taneja7d526fc2016-05-19 10:33:57 +05301807}
1808
Ray Zhang3436c0d2018-03-06 15:41:40 +08001809static int add_bridge_components(struct device *dev,
1810 struct component_match **matchptr)
1811{
1812 struct device_node *node;
1813
1814 if (of_device_is_compatible(dev->of_node, "qcom,sde-kms")) {
1815 struct device_node *np = dev->of_node;
1816 unsigned int i;
1817
1818 for (i = 0; ; i++) {
1819 node = of_parse_phandle(np, "bridges", i);
1820 if (!node)
1821 break;
1822
1823 component_match_add(dev, matchptr, compare_of, node);
1824 }
1825 }
1826
1827 return 0;
1828}
1829
Jordan Croused8e96522017-02-13 10:14:16 -07001830struct msm_gem_address_space *
1831msm_gem_smmu_address_space_get(struct drm_device *dev,
1832 unsigned int domain)
1833{
1834 struct msm_drm_private *priv = NULL;
1835 struct msm_kms *kms;
1836 const struct msm_kms_funcs *funcs;
1837
1838 if ((!dev) || (!dev->dev_private))
1839 return NULL;
1840
1841 priv = dev->dev_private;
1842 kms = priv->kms;
1843 if (!kms)
1844 return NULL;
1845
1846 funcs = kms->funcs;
1847
1848 if ((!funcs) || (!funcs->get_address_space))
1849 return NULL;
1850
1851 return funcs->get_address_space(priv->kms, domain);
1852}
1853
Archit Tanejadc3ea262016-05-19 13:33:52 +05301854/*
1855 * We don't know what's the best binding to link the gpu with the drm device.
1856 * Fow now, we just hunt for all the possible gpus that we support, and add them
1857 * as components.
1858 */
1859static const struct of_device_id msm_gpu_match[] = {
1860 { .compatible = "qcom,adreno-3xx" },
1861 { .compatible = "qcom,kgsl-3d0" },
1862 { },
1863};
1864
Dhaval Patel169bf3a2017-04-11 11:00:57 -07001865#ifdef CONFIG_QCOM_KGSL
1866static int add_gpu_components(struct device *dev,
1867 struct component_match **matchptr)
1868{
1869 return 0;
1870}
1871#else
Archit Taneja7d526fc2016-05-19 10:33:57 +05301872static int add_gpu_components(struct device *dev,
1873 struct component_match **matchptr)
1874{
Archit Tanejadc3ea262016-05-19 13:33:52 +05301875 struct device_node *np;
1876
1877 np = of_find_matching_node(NULL, msm_gpu_match);
1878 if (!np)
1879 return 0;
1880
1881 component_match_add(dev, matchptr, compare_of, np);
1882
1883 of_node_put(np);
1884
1885 return 0;
Archit Taneja7d526fc2016-05-19 10:33:57 +05301886}
Dhaval Patel169bf3a2017-04-11 11:00:57 -07001887#endif
Archit Taneja7d526fc2016-05-19 10:33:57 +05301888
Dhaval Patel5200c602017-01-17 15:53:37 -08001889static int msm_drm_bind(struct device *dev)
Russell King84448282014-04-19 11:20:42 +01001890{
Archit Taneja2b669872016-05-02 11:05:54 +05301891 return msm_drm_init(dev, &msm_driver);
Russell King84448282014-04-19 11:20:42 +01001892}
1893
Dhaval Patel5200c602017-01-17 15:53:37 -08001894static void msm_drm_unbind(struct device *dev)
Russell King84448282014-04-19 11:20:42 +01001895{
Archit Taneja2b669872016-05-02 11:05:54 +05301896 msm_drm_uninit(dev);
Russell King84448282014-04-19 11:20:42 +01001897}
Dhaval Patel5200c602017-01-17 15:53:37 -08001898
1899static const struct component_master_ops msm_drm_ops = {
1900 .bind = msm_drm_bind,
1901 .unbind = msm_drm_unbind,
1902};
Russell King84448282014-04-19 11:20:42 +01001903
1904/*
1905 * Platform driver:
1906 */
1907
1908static int msm_pdev_probe(struct platform_device *pdev)
1909{
Dhaval Patel3949f032016-06-20 16:24:33 -07001910 int ret;
Russell King84448282014-04-19 11:20:42 +01001911 struct component_match *match = NULL;
Lloyd Atkinson6f74f402016-10-04 10:07:36 -04001912
Archit Taneja7d526fc2016-05-19 10:33:57 +05301913 ret = add_display_components(&pdev->dev, &match);
1914 if (ret)
1915 return ret;
1916
Dhaval Patel5200c602017-01-17 15:53:37 -08001917 ret = add_gpu_components(&pdev->dev, &match);
1918 if (ret)
1919 return ret;
Dhaval Patel3949f032016-06-20 16:24:33 -07001920
Ray Zhang3436c0d2018-03-06 15:41:40 +08001921 ret = add_bridge_components(&pdev->dev, &match);
1922 if (ret)
1923 return ret;
1924
Dhaval Patel5200c602017-01-17 15:53:37 -08001925 pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
1926 return component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
Rob Clarkc8afe682013-06-26 12:44:06 -04001927}
1928
1929static int msm_pdev_remove(struct platform_device *pdev)
1930{
Lloyd Atkinson6f74f402016-10-04 10:07:36 -04001931 component_master_del(&pdev->dev, &msm_drm_ops);
Dhaval Patel5200c602017-01-17 15:53:37 -08001932 of_platform_depopulate(&pdev->dev);
1933
1934 msm_drm_unbind(&pdev->dev);
Rob Clarkc8afe682013-06-26 12:44:06 -04001935 return 0;
1936}
1937
Dhaval Patelbadfefd2017-09-26 13:58:02 -07001938static void msm_pdev_shutdown(struct platform_device *pdev)
1939{
1940 struct drm_device *ddev = platform_get_drvdata(pdev);
1941 struct msm_drm_private *priv = NULL;
1942
1943 if (!ddev) {
1944 DRM_ERROR("invalid drm device node\n");
1945 return;
1946 }
1947
1948 priv = ddev->dev_private;
1949 if (!priv) {
1950 DRM_ERROR("invalid msm drm private node\n");
1951 return;
1952 }
1953
1954 msm_lastclose(ddev);
1955
1956 /* set this after lastclose to allow kickoff from lastclose */
1957 priv->shutdown_in_progress = true;
1958}
1959
Rob Clark06c0dd92013-11-30 17:51:47 -05001960static const struct of_device_id dt_match[] = {
Dhaval Patel5200c602017-01-17 15:53:37 -08001961 { .compatible = "qcom,mdp4", .data = (void *)4 }, /* MDP4 */
1962 { .compatible = "qcom,mdss", .data = (void *)5 }, /* MDP5 MDSS */
1963 { .compatible = "qcom,sde-kms", .data = (void *)3 }, /* sde */
Rob Clark06c0dd92013-11-30 17:51:47 -05001964 {}
1965};
1966MODULE_DEVICE_TABLE(of, dt_match);
1967
Rob Clarkc8afe682013-06-26 12:44:06 -04001968static struct platform_driver msm_platform_driver = {
1969 .probe = msm_pdev_probe,
1970 .remove = msm_pdev_remove,
Dhaval Patelbadfefd2017-09-26 13:58:02 -07001971 .shutdown = msm_pdev_shutdown,
Rob Clarkc8afe682013-06-26 12:44:06 -04001972 .driver = {
Stephane Viauaa6ed8b2016-07-19 12:59:42 -04001973 .name = "msm_drm",
Rob Clark06c0dd92013-11-30 17:51:47 -05001974 .of_match_table = dt_match,
Rob Clarkc8afe682013-06-26 12:44:06 -04001975 .pm = &msm_pm_ops,
1976 },
Rob Clarkc8afe682013-06-26 12:44:06 -04001977};
1978
Stephane Viau32f13f62015-04-29 15:57:29 -04001979#ifdef CONFIG_QCOM_KGSL
1980void __init adreno_register(void)
1981{
1982}
1983
1984void __exit adreno_unregister(void)
1985{
1986}
1987#endif
1988
Rob Clarkc8afe682013-06-26 12:44:06 -04001989static int __init msm_drm_register(void)
1990{
1991 DBG("init");
Abhijit Kulkarni1774dac2017-05-01 10:51:02 -07001992 msm_smmu_driver_init();
Hai Lid5af49c2015-03-26 19:25:17 -04001993 msm_dsi_register();
Hai Li00453982014-12-12 14:41:17 -05001994 msm_edp_register();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001995 msm_hdmi_register();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001996 adreno_register();
Rob Clarkc8afe682013-06-26 12:44:06 -04001997 return platform_driver_register(&msm_platform_driver);
1998}
1999
2000static void __exit msm_drm_unregister(void)
2001{
2002 DBG("fini");
2003 platform_driver_unregister(&msm_platform_driver);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01002004 msm_hdmi_unregister();
Rob Clarkbfd28b12014-09-05 13:06:37 -04002005 adreno_unregister();
Hai Li00453982014-12-12 14:41:17 -05002006 msm_edp_unregister();
Hai Lid5af49c2015-03-26 19:25:17 -04002007 msm_dsi_unregister();
Abhijit Kulkarni1774dac2017-05-01 10:51:02 -07002008 msm_smmu_driver_cleanup();
Rob Clarkc8afe682013-06-26 12:44:06 -04002009}
2010
2011module_init(msm_drm_register);
2012module_exit(msm_drm_unregister);
2013
2014MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
2015MODULE_DESCRIPTION("MSM DRM Driver");
2016MODULE_LICENSE("GPL");