blob: 492ff9d1a35c39f5ecf15ba5438a97164dd7dac6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nand.c
3 *
4 * Overview:
5 * This is the generic MTD driver for NAND flash devices. It should be
6 * capable of working with almost all NAND chips currently available.
7 * Basic support for AG-AND chips is provided.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Additional technical information is available on
10 * http://www.linux-mtd.infradead.org/tech/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000011 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020013 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020015 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000016 * David Woodhouse for adding multichip support
17 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
19 * rework for 2K page size chips
20 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020021 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 * Enable cached programming for 2k page size chips
23 * Check, if mtd->ecctype should be set to MTD_ECC_HW
24 * if we have HW ecc support.
25 * The AG-AND chips have nice features for speed improvement,
26 * which are not supported yet. Read / program 4 pages in one go.
27 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070028 * This program is free software; you can redistribute it and/or modify
29 * it under the terms of the GNU General Public License version 2 as
30 * published by the Free Software Foundation.
31 *
32 */
33
David Woodhouse552d9202006-05-14 01:20:46 +010034#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <linux/delay.h>
36#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020037#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/sched.h>
39#include <linux/slab.h>
40#include <linux/types.h>
41#include <linux/mtd/mtd.h>
42#include <linux/mtd/nand.h>
43#include <linux/mtd/nand_ecc.h>
44#include <linux/mtd/compatmac.h>
45#include <linux/interrupt.h>
46#include <linux/bitops.h>
Richard Purdie8fe833c2006-03-31 02:31:14 -080047#include <linux/leds.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <asm/io.h>
49
50#ifdef CONFIG_MTD_PARTITIONS
51#include <linux/mtd/partitions.h>
52#endif
53
54/* Define default oob placement schemes for large and small page devices */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020055static struct nand_ecclayout nand_oob_8 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 .eccbytes = 3,
57 .eccpos = {0, 1, 2},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020058 .oobfree = {
59 {.offset = 3,
60 .length = 2},
61 {.offset = 6,
62 .length = 2}}
Linus Torvalds1da177e2005-04-16 15:20:36 -070063};
64
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020065static struct nand_ecclayout nand_oob_16 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 .eccbytes = 6,
67 .eccpos = {0, 1, 2, 3, 6, 7},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020068 .oobfree = {
69 {.offset = 8,
70 . length = 8}}
Linus Torvalds1da177e2005-04-16 15:20:36 -070071};
72
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020073static struct nand_ecclayout nand_oob_64 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 .eccbytes = 24,
75 .eccpos = {
David Woodhousee0c7d762006-05-13 18:07:53 +010076 40, 41, 42, 43, 44, 45, 46, 47,
77 48, 49, 50, 51, 52, 53, 54, 55,
78 56, 57, 58, 59, 60, 61, 62, 63},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020079 .oobfree = {
80 {.offset = 2,
81 .length = 38}}
Linus Torvalds1da177e2005-04-16 15:20:36 -070082};
83
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020084static int nand_get_device(struct nand_chip *chip, struct mtd_info *mtd,
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020085 int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Thomas Gleixner8593fbc2006-05-29 03:26:58 +020087static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
88 struct mtd_oob_ops *ops);
89
Thomas Gleixnerd470a972006-05-23 23:48:57 +020090/*
91 * For devices which display every fart in the system on a seperate LED. Is
92 * compiled away when LED support is disabled.
93 */
94DEFINE_LED_TRIGGER(nand_led_trigger);
95
Linus Torvalds1da177e2005-04-16 15:20:36 -070096/**
97 * nand_release_device - [GENERIC] release chip
98 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000099 *
100 * Deselect, release chip lock and wake up anyone waiting on the device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100102static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200104 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106 /* De-select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200107 chip->select_chip(mtd, -1);
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100108
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200109 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200110 spin_lock(&chip->controller->lock);
111 chip->controller->active = NULL;
112 chip->state = FL_READY;
113 wake_up(&chip->controller->wq);
114 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115}
116
117/**
118 * nand_read_byte - [DEFAULT] read one byte from the chip
119 * @mtd: MTD device structure
120 *
121 * Default read function for 8bit buswith
122 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200123static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200125 struct nand_chip *chip = mtd->priv;
126 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127}
128
129/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 * nand_read_byte16 - [DEFAULT] read one byte endianess aware from the chip
131 * @mtd: MTD device structure
132 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000133 * Default read function for 16bit buswith with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 * endianess conversion
135 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200136static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200138 struct nand_chip *chip = mtd->priv;
139 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140}
141
142/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 * nand_read_word - [DEFAULT] read one word from the chip
144 * @mtd: MTD device structure
145 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000146 * Default read function for 16bit buswith without
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147 * endianess conversion
148 */
149static u16 nand_read_word(struct mtd_info *mtd)
150{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200151 struct nand_chip *chip = mtd->priv;
152 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153}
154
155/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 * nand_select_chip - [DEFAULT] control CE line
157 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700158 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 *
160 * Default select function for 1 chip devices.
161 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200162static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200164 struct nand_chip *chip = mtd->priv;
165
166 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200168 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 break;
170 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 break;
172
173 default:
174 BUG();
175 }
176}
177
178/**
179 * nand_write_buf - [DEFAULT] write buffer to chip
180 * @mtd: MTD device structure
181 * @buf: data buffer
182 * @len: number of bytes to write
183 *
184 * Default write function for 8bit buswith
185 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200186static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187{
188 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200189 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
David Woodhousee0c7d762006-05-13 18:07:53 +0100191 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200192 writeb(buf[i], chip->IO_ADDR_W);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193}
194
195/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000196 * nand_read_buf - [DEFAULT] read chip data into buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 * @mtd: MTD device structure
198 * @buf: buffer to store date
199 * @len: number of bytes to read
200 *
201 * Default read function for 8bit buswith
202 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200203static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204{
205 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200206 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
David Woodhousee0c7d762006-05-13 18:07:53 +0100208 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200209 buf[i] = readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210}
211
212/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000213 * nand_verify_buf - [DEFAULT] Verify chip data against buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 * @mtd: MTD device structure
215 * @buf: buffer containing the data to compare
216 * @len: number of bytes to compare
217 *
218 * Default verify function for 8bit buswith
219 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200220static int nand_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221{
222 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200223 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
David Woodhousee0c7d762006-05-13 18:07:53 +0100225 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200226 if (buf[i] != readb(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 return 0;
229}
230
231/**
232 * nand_write_buf16 - [DEFAULT] write buffer to chip
233 * @mtd: MTD device structure
234 * @buf: data buffer
235 * @len: number of bytes to write
236 *
237 * Default write function for 16bit buswith
238 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200239static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240{
241 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200242 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 u16 *p = (u16 *) buf;
244 len >>= 1;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000245
David Woodhousee0c7d762006-05-13 18:07:53 +0100246 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200247 writew(p[i], chip->IO_ADDR_W);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000248
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249}
250
251/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000252 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 * @mtd: MTD device structure
254 * @buf: buffer to store date
255 * @len: number of bytes to read
256 *
257 * Default read function for 16bit buswith
258 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200259static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260{
261 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200262 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 u16 *p = (u16 *) buf;
264 len >>= 1;
265
David Woodhousee0c7d762006-05-13 18:07:53 +0100266 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200267 p[i] = readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268}
269
270/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000271 * nand_verify_buf16 - [DEFAULT] Verify chip data against buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 * @mtd: MTD device structure
273 * @buf: buffer containing the data to compare
274 * @len: number of bytes to compare
275 *
276 * Default verify function for 16bit buswith
277 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200278static int nand_verify_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279{
280 int i;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200281 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 u16 *p = (u16 *) buf;
283 len >>= 1;
284
David Woodhousee0c7d762006-05-13 18:07:53 +0100285 for (i = 0; i < len; i++)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200286 if (p[i] != readw(chip->IO_ADDR_R))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 return -EFAULT;
288
289 return 0;
290}
291
292/**
293 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
294 * @mtd: MTD device structure
295 * @ofs: offset from device start
296 * @getchip: 0, if the chip is already selected
297 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000298 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 */
300static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip)
301{
302 int page, chipnr, res = 0;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200303 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 u16 bad;
305
306 if (getchip) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200307 page = (int)(ofs >> chip->page_shift);
308 chipnr = (int)(ofs >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200310 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200313 chip->select_chip(mtd, chipnr);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000314 } else
David Woodhousee0c7d762006-05-13 18:07:53 +0100315 page = (int)ofs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200317 if (chip->options & NAND_BUSWIDTH_16) {
318 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos & 0xFE,
319 page & chip->pagemask);
320 bad = cpu_to_le16(chip->read_word(mtd));
321 if (chip->badblockpos & 0x1)
Vitaly Wool49196f32005-11-02 16:54:46 +0000322 bad >>= 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 if ((bad & 0xFF) != 0xff)
324 res = 1;
325 } else {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200326 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos,
327 page & chip->pagemask);
328 if (chip->read_byte(mtd) != 0xff)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 res = 1;
330 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000331
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200332 if (getchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 nand_release_device(mtd);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000334
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 return res;
336}
337
338/**
339 * nand_default_block_markbad - [DEFAULT] mark a block bad
340 * @mtd: MTD device structure
341 * @ofs: offset from device start
342 *
343 * This is the default implementation, which can be overridden by
344 * a hardware specific driver.
345*/
346static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
347{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200348 struct nand_chip *chip = mtd->priv;
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200349 uint8_t buf[2] = { 0, 0 };
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200350 int block, ret;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 /* Get block number */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200353 block = ((int)ofs) >> chip->bbt_erase_shift;
354 if (chip->bbt)
355 chip->bbt[block >> 2] |= 0x01 << ((block & 0x03) << 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357 /* Do we have a flash based bad block table ? */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200358 if (chip->options & NAND_USE_FLASH_BBT)
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200359 ret = nand_update_bbt(mtd, ofs);
360 else {
361 /* We write two bytes, so we dont have to mess with 16 bit
362 * access
363 */
364 ofs += mtd->oobsize;
365 chip->ops.len = 2;
366 chip->ops.datbuf = NULL;
367 chip->ops.oobbuf = buf;
368 chip->ops.ooboffs = chip->badblockpos & ~0x01;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000369
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200370 ret = nand_do_write_oob(mtd, ofs, &chip->ops);
371 }
372 if (!ret)
373 mtd->ecc_stats.badblocks++;
374 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375}
376
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000377/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 * nand_check_wp - [GENERIC] check if the chip is write protected
379 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000380 * Check, if the device is write protected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000382 * The function expects, that the device is already selected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100384static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200386 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 /* Check the WP bit */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200388 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
389 return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390}
391
392/**
393 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
394 * @mtd: MTD device structure
395 * @ofs: offset from device start
396 * @getchip: 0, if the chip is already selected
397 * @allowbbt: 1, if its allowed to access the bbt area
398 *
399 * Check, if the block is bad. Either by reading the bad block table or
400 * calling of the scan function.
401 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200402static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip,
403 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200405 struct nand_chip *chip = mtd->priv;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000406
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200407 if (!chip->bbt)
408 return chip->block_bad(mtd, ofs, getchip);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000409
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100411 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412}
413
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000414/*
Thomas Gleixner3b887752005-02-22 21:56:49 +0000415 * Wait for the ready pin, after a command
416 * The timeout is catched later.
417 */
David Woodhouse4b648b02006-09-25 17:05:24 +0100418void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000419{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200420 struct nand_chip *chip = mtd->priv;
David Woodhousee0c7d762006-05-13 18:07:53 +0100421 unsigned long timeo = jiffies + 2;
Thomas Gleixner3b887752005-02-22 21:56:49 +0000422
Richard Purdie8fe833c2006-03-31 02:31:14 -0800423 led_trigger_event(nand_led_trigger, LED_FULL);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000424 /* wait until command is processed or timeout occures */
425 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200426 if (chip->dev_ready(mtd))
Richard Purdie8fe833c2006-03-31 02:31:14 -0800427 break;
Ingo Molnar8446f1d2005-09-06 15:16:27 -0700428 touch_softlockup_watchdog();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000429 } while (time_before(jiffies, timeo));
Richard Purdie8fe833c2006-03-31 02:31:14 -0800430 led_trigger_event(nand_led_trigger, LED_OFF);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000431}
David Woodhouse4b648b02006-09-25 17:05:24 +0100432EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434/**
435 * nand_command - [DEFAULT] Send command to NAND device
436 * @mtd: MTD device structure
437 * @command: the command to be sent
438 * @column: the column address for this command, -1 if none
439 * @page_addr: the page address for this command, -1 if none
440 *
441 * Send command to NAND device. This function is used for small page
442 * devices (256/512 Bytes per page)
443 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200444static void nand_command(struct mtd_info *mtd, unsigned int command,
445 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200447 register struct nand_chip *chip = mtd->priv;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200448 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 /*
451 * Write out the command to the device.
452 */
453 if (command == NAND_CMD_SEQIN) {
454 int readcmd;
455
Joern Engel28318772006-05-22 23:18:05 +0200456 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200458 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 readcmd = NAND_CMD_READOOB;
460 } else if (column < 256) {
461 /* First 256 bytes --> READ0 */
462 readcmd = NAND_CMD_READ0;
463 } else {
464 column -= 256;
465 readcmd = NAND_CMD_READ1;
466 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200467 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200468 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200470 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200472 /*
473 * Address cycle, when necessary
474 */
475 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
476 /* Serially input address */
477 if (column != -1) {
478 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200479 if (chip->options & NAND_BUSWIDTH_16)
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200480 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200481 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200482 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200484 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200485 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200486 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200487 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200488 /* One more address cycle for devices > 32MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200489 if (chip->chipsize > (32 << 20))
490 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200491 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200492 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000493
494 /*
495 * program and erase have their own busy handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 * status and sequential in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100497 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 case NAND_CMD_PAGEPROG:
501 case NAND_CMD_ERASE1:
502 case NAND_CMD_ERASE2:
503 case NAND_CMD_SEQIN:
504 case NAND_CMD_STATUS:
505 return;
506
507 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200508 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200510 udelay(chip->chip_delay);
511 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200512 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200513 chip->cmd_ctrl(mtd,
514 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200515 while (!(chip->read_byte(mtd) & NAND_STATUS_READY)) ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 return;
517
David Woodhousee0c7d762006-05-13 18:07:53 +0100518 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000520 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 * If we don't have access to the busy pin, we apply the given
522 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100523 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200524 if (!chip->dev_ready) {
525 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000527 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 /* Apply this short delay always to ensure that we do wait tWB in
530 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100531 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000532
533 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534}
535
536/**
537 * nand_command_lp - [DEFAULT] Send command to NAND large page device
538 * @mtd: MTD device structure
539 * @command: the command to be sent
540 * @column: the column address for this command, -1 if none
541 * @page_addr: the page address for this command, -1 if none
542 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200543 * Send command to NAND device. This is the version for the new large page
544 * devices We dont have the separate regions as we have in the small page
545 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200547static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
548 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200550 register struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
552 /* Emulate NAND_CMD_READOOB */
553 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200554 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 command = NAND_CMD_READ0;
556 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000557
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200558 /* Command latch cycle */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200559 chip->cmd_ctrl(mtd, command & 0xff,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200560 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
562 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200563 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564
565 /* Serially input address */
566 if (column != -1) {
567 /* Adjust columns for 16 bit buswidth */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200568 if (chip->options & NAND_BUSWIDTH_16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200570 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200571 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200572 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000573 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200575 chip->cmd_ctrl(mtd, page_addr, ctrl);
576 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200577 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 /* One more address cycle for devices > 128MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200579 if (chip->chipsize > (128 << 20))
580 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200581 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200584 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000585
586 /*
587 * program and erase have their own busy handlers
David A. Marlin30f464b2005-01-17 18:35:25 +0000588 * status, sequential in, and deplete1 need no delay
589 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000591
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 case NAND_CMD_CACHEDPROG:
593 case NAND_CMD_PAGEPROG:
594 case NAND_CMD_ERASE1:
595 case NAND_CMD_ERASE2:
596 case NAND_CMD_SEQIN:
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200597 case NAND_CMD_RNDIN:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 case NAND_CMD_STATUS:
David A. Marlin30f464b2005-01-17 18:35:25 +0000599 case NAND_CMD_DEPLETE1:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 return;
601
David Woodhousee0c7d762006-05-13 18:07:53 +0100602 /*
603 * read error status commands require only a short delay
604 */
David A. Marlin30f464b2005-01-17 18:35:25 +0000605 case NAND_CMD_STATUS_ERROR:
606 case NAND_CMD_STATUS_ERROR0:
607 case NAND_CMD_STATUS_ERROR1:
608 case NAND_CMD_STATUS_ERROR2:
609 case NAND_CMD_STATUS_ERROR3:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200610 udelay(chip->chip_delay);
David A. Marlin30f464b2005-01-17 18:35:25 +0000611 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612
613 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200614 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200616 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200617 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
618 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
619 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
620 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200621 while (!(chip->read_byte(mtd) & NAND_STATUS_READY)) ;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 return;
623
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200624 case NAND_CMD_RNDOUT:
625 /* No ready / busy check necessary */
626 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
627 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
628 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
629 NAND_NCE | NAND_CTRL_CHANGE);
630 return;
631
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 case NAND_CMD_READ0:
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200633 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
634 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
635 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
636 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000637
David Woodhousee0c7d762006-05-13 18:07:53 +0100638 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000640 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 * If we don't have access to the busy pin, we apply the given
642 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100643 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200644 if (!chip->dev_ready) {
645 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000647 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 }
Thomas Gleixner3b887752005-02-22 21:56:49 +0000649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 /* Apply this short delay always to ensure that we do wait tWB in
651 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100652 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000653
654 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655}
656
657/**
658 * nand_get_device - [GENERIC] Get chip for selected access
Randy Dunlap844d3b42006-06-28 21:48:27 -0700659 * @chip: the nand chip descriptor
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000661 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 *
663 * Get the device and lock it for exclusive access
664 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200665static int
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200666nand_get_device(struct nand_chip *chip, struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200668 spinlock_t *lock = &chip->controller->lock;
669 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +0100670 DECLARE_WAITQUEUE(wait, current);
David Woodhousee0c7d762006-05-13 18:07:53 +0100671 retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100672 spin_lock(lock);
673
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 /* Hardware controller shared among independend devices */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200675 /* Hardware controller shared among independend devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200676 if (!chip->controller->active)
677 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200678
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200679 if (chip->controller->active == chip && chip->state == FL_READY) {
680 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100681 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +0100682 return 0;
683 }
684 if (new_state == FL_PM_SUSPENDED) {
685 spin_unlock(lock);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200686 return (chip->state == FL_PM_SUSPENDED) ? 0 : -EAGAIN;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100687 }
688 set_current_state(TASK_UNINTERRUPTIBLE);
689 add_wait_queue(wq, &wait);
690 spin_unlock(lock);
691 schedule();
692 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 goto retry;
694}
695
696/**
697 * nand_wait - [DEFAULT] wait until the command is done
698 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700699 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 *
701 * Wait for command done. This applies to erase and program only
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000702 * Erase can take up to 400ms and program up to 20ms according to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 * general NAND and SmartMedia specs
Randy Dunlap844d3b42006-06-28 21:48:27 -0700704 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200705static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706{
707
David Woodhousee0c7d762006-05-13 18:07:53 +0100708 unsigned long timeo = jiffies;
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200709 int status, state = chip->state;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 if (state == FL_ERASING)
David Woodhousee0c7d762006-05-13 18:07:53 +0100712 timeo += (HZ * 400) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 else
David Woodhousee0c7d762006-05-13 18:07:53 +0100714 timeo += (HZ * 20) / 1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
Richard Purdie8fe833c2006-03-31 02:31:14 -0800716 led_trigger_event(nand_led_trigger, LED_FULL);
717
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 /* Apply this short delay always to ensure that we do wait tWB in
719 * any case on any machine. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100720 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200722 if ((state == FL_ERASING) && (chip->options & NAND_IS_AND))
723 chip->cmdfunc(mtd, NAND_CMD_STATUS_MULTI, -1, -1);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000724 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200725 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000727 while (time_before(jiffies, timeo)) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200728 if (chip->dev_ready) {
729 if (chip->dev_ready(mtd))
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000730 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 } else {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200732 if (chip->read_byte(mtd) & NAND_STATUS_READY)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 break;
734 }
Thomas Gleixner20a6c212005-03-01 09:32:48 +0000735 cond_resched();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 }
Richard Purdie8fe833c2006-03-31 02:31:14 -0800737 led_trigger_event(nand_led_trigger, LED_OFF);
738
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200739 status = (int)chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 return status;
741}
742
743/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200744 * nand_read_page_raw - [Intern] read raw page data without ecc
745 * @mtd: mtd info structure
746 * @chip: nand chip info structure
747 * @buf: buffer to store read data
748 */
749static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
750 uint8_t *buf)
751{
752 chip->read_buf(mtd, buf, mtd->writesize);
753 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
754 return 0;
755}
756
757/**
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200758 * nand_read_page_swecc - {REPLACABLE] software ecc based page read function
759 * @mtd: mtd info structure
760 * @chip: nand chip info structure
761 * @buf: buffer to store read data
David A. Marlin068e3c02005-01-24 03:07:46 +0000762 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200763static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
764 uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200766 int i, eccsize = chip->ecc.size;
767 int eccbytes = chip->ecc.bytes;
768 int eccsteps = chip->ecc.steps;
769 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200770 uint8_t *ecc_calc = chip->buffers.ecccalc;
771 uint8_t *ecc_code = chip->buffers.ecccode;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200772 int *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200773
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200774 nand_read_page_raw(mtd, chip, buf);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200775
776 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
777 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
778
779 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200780 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200781
782 eccsteps = chip->ecc.steps;
783 p = buf;
784
785 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
786 int stat;
787
788 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
789 if (stat == -1)
790 mtd->ecc_stats.failed++;
791 else
792 mtd->ecc_stats.corrected += stat;
793 }
794 return 0;
Thomas Gleixner22c60f52005-04-04 19:56:32 +0100795}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797/**
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200798 * nand_read_page_hwecc - {REPLACABLE] hardware ecc based page read function
799 * @mtd: mtd info structure
800 * @chip: nand chip info structure
801 * @buf: buffer to store read data
802 *
803 * Not for syndrome calculating ecc controllers which need a special oob layout
804 */
805static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
806 uint8_t *buf)
807{
808 int i, eccsize = chip->ecc.size;
809 int eccbytes = chip->ecc.bytes;
810 int eccsteps = chip->ecc.steps;
811 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200812 uint8_t *ecc_calc = chip->buffers.ecccalc;
813 uint8_t *ecc_code = chip->buffers.ecccode;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200814 int *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200815
816 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
817 chip->ecc.hwctl(mtd, NAND_ECC_READ);
818 chip->read_buf(mtd, p, eccsize);
819 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
820 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200821 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200822
823 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200824 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200825
826 eccsteps = chip->ecc.steps;
827 p = buf;
828
829 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
830 int stat;
831
832 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
833 if (stat == -1)
834 mtd->ecc_stats.failed++;
835 else
836 mtd->ecc_stats.corrected += stat;
837 }
838 return 0;
839}
840
841/**
842 * nand_read_page_syndrome - {REPLACABLE] hardware ecc syndrom based page read
843 * @mtd: mtd info structure
844 * @chip: nand chip info structure
845 * @buf: buffer to store read data
846 *
847 * The hw generator calculates the error syndrome automatically. Therefor
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200848 * we need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200849 */
850static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
851 uint8_t *buf)
852{
853 int i, eccsize = chip->ecc.size;
854 int eccbytes = chip->ecc.bytes;
855 int eccsteps = chip->ecc.steps;
856 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200857 uint8_t *oob = chip->oob_poi;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200858
859 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
860 int stat;
861
862 chip->ecc.hwctl(mtd, NAND_ECC_READ);
863 chip->read_buf(mtd, p, eccsize);
864
865 if (chip->ecc.prepad) {
866 chip->read_buf(mtd, oob, chip->ecc.prepad);
867 oob += chip->ecc.prepad;
868 }
869
870 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
871 chip->read_buf(mtd, oob, eccbytes);
872 stat = chip->ecc.correct(mtd, p, oob, NULL);
873
874 if (stat == -1)
875 mtd->ecc_stats.failed++;
876 else
877 mtd->ecc_stats.corrected += stat;
878
879 oob += eccbytes;
880
881 if (chip->ecc.postpad) {
882 chip->read_buf(mtd, oob, chip->ecc.postpad);
883 oob += chip->ecc.postpad;
884 }
885 }
886
887 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +0400888 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200889 if (i)
890 chip->read_buf(mtd, oob, i);
891
892 return 0;
893}
894
895/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200896 * nand_transfer_oob - [Internal] Transfer oob to client buffer
897 * @chip: nand chip structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700898 * @oob: oob destination address
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200899 * @ops: oob ops structure
900 */
901static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob,
902 struct mtd_oob_ops *ops)
903{
904 size_t len = ops->ooblen;
905
906 switch(ops->mode) {
907
908 case MTD_OOB_PLACE:
909 case MTD_OOB_RAW:
910 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
911 return oob + len;
912
913 case MTD_OOB_AUTO: {
914 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200915 uint32_t boffs = 0, roffs = ops->ooboffs;
916 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200917
918 for(; free->length && len; free++, len -= bytes) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200919 /* Read request not from offset 0 ? */
920 if (unlikely(roffs)) {
921 if (roffs >= free->length) {
922 roffs -= free->length;
923 continue;
924 }
925 boffs = free->offset + roffs;
926 bytes = min_t(size_t, len,
927 (free->length - roffs));
928 roffs = 0;
929 } else {
930 bytes = min_t(size_t, len, free->length);
931 boffs = free->offset;
932 }
933 memcpy(oob, chip->oob_poi + boffs, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200934 oob += bytes;
935 }
936 return oob;
937 }
938 default:
939 BUG();
940 }
941 return NULL;
942}
943
944/**
945 * nand_do_read_ops - [Internal] Read data with ECC
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200946 *
David A. Marlin068e3c02005-01-24 03:07:46 +0000947 * @mtd: MTD device structure
948 * @from: offset to read from
Randy Dunlap844d3b42006-06-28 21:48:27 -0700949 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +0000950 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200951 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +0000952 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200953static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
954 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +0000955{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200956 int chipnr, page, realpage, col, bytes, aligned;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200957 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200958 struct mtd_ecc_stats stats;
959 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
960 int sndcmd = 1;
961 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200962 uint32_t readlen = ops->len;
963 uint8_t *bufpoi, *oob, *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200965 stats = mtd->ecc_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200967 chipnr = (int)(from >> chip->chip_shift);
968 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200970 realpage = (int)(from >> chip->page_shift);
971 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200973 col = (int)(from & (mtd->writesize - 1));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200974 chip->oob_poi = chip->buffers.oobrbuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200976 buf = ops->datbuf;
977 oob = ops->oobbuf;
978
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200979 while(1) {
980 bytes = min(mtd->writesize - col, readlen);
981 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000982
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200983 /* Is the current page in the buffer ? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200984 if (realpage != chip->pagebuf || oob) {
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200985 bufpoi = aligned ? buf : chip->buffers.databuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200987 if (likely(sndcmd)) {
988 chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
989 sndcmd = 0;
990 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200992 /* Now read the page into the buffer */
993 ret = chip->ecc.read_page(mtd, chip, bufpoi);
994 if (ret < 0)
David Woodhousee0c7d762006-05-13 18:07:53 +0100995 break;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200996
997 /* Transfer not aligned data */
998 if (!aligned) {
999 chip->pagebuf = realpage;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001000 memcpy(buf, chip->buffers.databuf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001002
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001003 buf += bytes;
1004
1005 if (unlikely(oob)) {
1006 /* Raw mode does data:oob:data:oob */
1007 if (ops->mode != MTD_OOB_RAW)
1008 oob = nand_transfer_oob(chip, oob, ops);
1009 else
1010 buf = nand_transfer_oob(chip, buf, ops);
1011 }
1012
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001013 if (!(chip->options & NAND_NO_READRDY)) {
1014 /*
1015 * Apply delay or wait for ready/busy pin. Do
1016 * this before the AUTOINCR check, so no
1017 * problems arise if a chip which does auto
1018 * increment is marked as NOAUTOINCR by the
1019 * board driver.
1020 */
1021 if (!chip->dev_ready)
1022 udelay(chip->chip_delay);
1023 else
1024 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001026 } else {
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001027 memcpy(buf, chip->buffers.databuf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001028 buf += bytes;
1029 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001031 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001032
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001033 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001034 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
1036 /* For subsequent reads align to page boundary. */
1037 col = 0;
1038 /* Increment page address */
1039 realpage++;
1040
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001041 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 /* Check, if we cross a chip boundary */
1043 if (!page) {
1044 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001045 chip->select_chip(mtd, -1);
1046 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001048
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001049 /* Check, if the chip supports auto page increment
1050 * or if we have hit a block boundary.
David Woodhousee0c7d762006-05-13 18:07:53 +01001051 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001052 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001053 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 }
1055
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001056 ops->retlen = ops->len - (size_t) readlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001058 if (ret)
1059 return ret;
1060
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02001061 if (mtd->ecc_stats.failed - stats.failed)
1062 return -EBADMSG;
1063
1064 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001065}
1066
1067/**
1068 * nand_read - [MTD Interface] MTD compability function for nand_do_read_ecc
1069 * @mtd: MTD device structure
1070 * @from: offset to read from
1071 * @len: number of bytes to read
1072 * @retlen: pointer to variable to store the number of read bytes
1073 * @buf: the databuffer to put data
1074 *
1075 * Get hold of the chip and call nand_do_read
1076 */
1077static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
1078 size_t *retlen, uint8_t *buf)
1079{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001080 struct nand_chip *chip = mtd->priv;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001081 int ret;
1082
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001083 /* Do not allow reads past end of device */
1084 if ((from + len) > mtd->size)
1085 return -EINVAL;
1086 if (!len)
1087 return 0;
1088
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001089 nand_get_device(chip, mtd, FL_READING);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001090
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001091 chip->ops.len = len;
1092 chip->ops.datbuf = buf;
1093 chip->ops.oobbuf = NULL;
1094
1095 ret = nand_do_read_ops(mtd, from, &chip->ops);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001096
Richard Purdie7fd5aec2006-08-27 01:23:33 -07001097 *retlen = chip->ops.retlen;
1098
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001099 nand_release_device(mtd);
1100
1101 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102}
1103
1104/**
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001105 * nand_read_oob_std - [REPLACABLE] the most common OOB data read function
1106 * @mtd: mtd info structure
1107 * @chip: nand chip info structure
1108 * @page: page number to read
1109 * @sndcmd: flag whether to issue read command or not
1110 */
1111static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1112 int page, int sndcmd)
1113{
1114 if (sndcmd) {
1115 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1116 sndcmd = 0;
1117 }
1118 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1119 return sndcmd;
1120}
1121
1122/**
1123 * nand_read_oob_syndrome - [REPLACABLE] OOB data read function for HW ECC
1124 * with syndromes
1125 * @mtd: mtd info structure
1126 * @chip: nand chip info structure
1127 * @page: page number to read
1128 * @sndcmd: flag whether to issue read command or not
1129 */
1130static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1131 int page, int sndcmd)
1132{
1133 uint8_t *buf = chip->oob_poi;
1134 int length = mtd->oobsize;
1135 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1136 int eccsize = chip->ecc.size;
1137 uint8_t *bufpoi = buf;
1138 int i, toread, sndrnd = 0, pos;
1139
1140 chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page);
1141 for (i = 0; i < chip->ecc.steps; i++) {
1142 if (sndrnd) {
1143 pos = eccsize + i * (eccsize + chunk);
1144 if (mtd->writesize > 512)
1145 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1);
1146 else
1147 chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page);
1148 } else
1149 sndrnd = 1;
1150 toread = min_t(int, length, chunk);
1151 chip->read_buf(mtd, bufpoi, toread);
1152 bufpoi += toread;
1153 length -= toread;
1154 }
1155 if (length > 0)
1156 chip->read_buf(mtd, bufpoi, length);
1157
1158 return 1;
1159}
1160
1161/**
1162 * nand_write_oob_std - [REPLACABLE] the most common OOB data write function
1163 * @mtd: mtd info structure
1164 * @chip: nand chip info structure
1165 * @page: page number to write
1166 */
1167static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1168 int page)
1169{
1170 int status = 0;
1171 const uint8_t *buf = chip->oob_poi;
1172 int length = mtd->oobsize;
1173
1174 chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
1175 chip->write_buf(mtd, buf, length);
1176 /* Send command to program the OOB data */
1177 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1178
1179 status = chip->waitfunc(mtd, chip);
1180
Savin Zlobec0d420f92006-06-21 11:51:20 +02001181 return status & NAND_STATUS_FAIL ? -EIO : 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001182}
1183
1184/**
1185 * nand_write_oob_syndrome - [REPLACABLE] OOB data write function for HW ECC
1186 * with syndrome - only for large page flash !
1187 * @mtd: mtd info structure
1188 * @chip: nand chip info structure
1189 * @page: page number to write
1190 */
1191static int nand_write_oob_syndrome(struct mtd_info *mtd,
1192 struct nand_chip *chip, int page)
1193{
1194 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1195 int eccsize = chip->ecc.size, length = mtd->oobsize;
1196 int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps;
1197 const uint8_t *bufpoi = chip->oob_poi;
1198
1199 /*
1200 * data-ecc-data-ecc ... ecc-oob
1201 * or
1202 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
1203 */
1204 if (!chip->ecc.prepad && !chip->ecc.postpad) {
1205 pos = steps * (eccsize + chunk);
1206 steps = 0;
1207 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001208 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001209
1210 chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
1211 for (i = 0; i < steps; i++) {
1212 if (sndcmd) {
1213 if (mtd->writesize <= 512) {
1214 uint32_t fill = 0xFFFFFFFF;
1215
1216 len = eccsize;
1217 while (len > 0) {
1218 int num = min_t(int, len, 4);
1219 chip->write_buf(mtd, (uint8_t *)&fill,
1220 num);
1221 len -= num;
1222 }
1223 } else {
1224 pos = eccsize + i * (eccsize + chunk);
1225 chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1);
1226 }
1227 } else
1228 sndcmd = 1;
1229 len = min_t(int, length, chunk);
1230 chip->write_buf(mtd, bufpoi, len);
1231 bufpoi += len;
1232 length -= len;
1233 }
1234 if (length > 0)
1235 chip->write_buf(mtd, bufpoi, length);
1236
1237 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1238 status = chip->waitfunc(mtd, chip);
1239
1240 return status & NAND_STATUS_FAIL ? -EIO : 0;
1241}
1242
1243/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001244 * nand_do_read_oob - [Intern] NAND read out-of-band
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 * @mtd: MTD device structure
1246 * @from: offset to read from
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001247 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 *
1249 * NAND read out-of-band data from the spare area
1250 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001251static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
1252 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253{
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001254 int page, realpage, chipnr, sndcmd = 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001255 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001256 int blkcheck = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001257 int readlen = ops->len;
1258 uint8_t *buf = ops->oobbuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
Andrew Morton7e9a0bb2006-05-30 09:06:41 +01001260 DEBUG(MTD_DEBUG_LEVEL3, "nand_read_oob: from = 0x%08Lx, len = %i\n",
1261 (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001263 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001264 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001266 /* Shift to get page */
1267 realpage = (int)(from >> chip->page_shift);
1268 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001270 chip->oob_poi = chip->buffers.oobrbuf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001272 while(1) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001273 sndcmd = chip->ecc.read_oob(mtd, chip, page, sndcmd);
1274 buf = nand_transfer_oob(chip, buf, ops);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001275
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001276 if (!(chip->options & NAND_NO_READRDY)) {
1277 /*
1278 * Apply delay or wait for ready/busy pin. Do this
1279 * before the AUTOINCR check, so no problems arise if a
1280 * chip which does auto increment is marked as
1281 * NOAUTOINCR by the board driver.
Thomas Gleixner19870da2005-07-15 14:53:51 +01001282 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001283 if (!chip->dev_ready)
1284 udelay(chip->chip_delay);
Thomas Gleixner19870da2005-07-15 14:53:51 +01001285 else
1286 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 }
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001288
Savin Zlobec0d420f92006-06-21 11:51:20 +02001289 readlen -= ops->ooblen;
1290 if (!readlen)
1291 break;
1292
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001293 /* Increment page address */
1294 realpage++;
1295
1296 page = realpage & chip->pagemask;
1297 /* Check, if we cross a chip boundary */
1298 if (!page) {
1299 chipnr++;
1300 chip->select_chip(mtd, -1);
1301 chip->select_chip(mtd, chipnr);
1302 }
1303
1304 /* Check, if the chip supports auto page increment
1305 * or if we have hit a block boundary.
1306 */
1307 if (!NAND_CANAUTOINCR(chip) || !(page & blkcheck))
1308 sndcmd = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 }
1310
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001311 ops->retlen = ops->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 return 0;
1313}
1314
1315/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001316 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 * @from: offset to read from
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001319 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 *
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001321 * NAND read data and/or out-of-band data
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001323static int nand_read_oob(struct mtd_info *mtd, loff_t from,
1324 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001326 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
1327 uint8_t *buf) = NULL;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001328 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001329 int ret = -ENOTSUPP;
1330
1331 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332
1333 /* Do not allow reads past end of device */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001334 if ((from + ops->len) > mtd->size) {
1335 DEBUG(MTD_DEBUG_LEVEL0, "nand_read_oob: "
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001336 "Attempt read beyond end of device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 return -EINVAL;
1338 }
1339
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001340 nand_get_device(chip, mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001342 switch(ops->mode) {
1343 case MTD_OOB_PLACE:
1344 case MTD_OOB_AUTO:
1345 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001346
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001347 case MTD_OOB_RAW:
1348 /* Replace the read_page algorithm temporary */
1349 read_page = chip->ecc.read_page;
1350 chip->ecc.read_page = nand_read_page_raw;
1351 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001352
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001353 default:
1354 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 }
1356
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001357 if (!ops->datbuf)
1358 ret = nand_do_read_oob(mtd, from, ops);
1359 else
1360 ret = nand_do_read_ops(mtd, from, ops);
1361
1362 if (unlikely(ops->mode == MTD_OOB_RAW))
1363 chip->ecc.read_page = read_page;
1364 out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001366 return ret;
1367}
1368
1369
1370/**
1371 * nand_write_page_raw - [Intern] raw page write function
1372 * @mtd: mtd info structure
1373 * @chip: nand chip info structure
1374 * @buf: data buffer
1375 */
1376static void nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
1377 const uint8_t *buf)
1378{
1379 chip->write_buf(mtd, buf, mtd->writesize);
1380 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381}
1382
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001383/**
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001384 * nand_write_page_swecc - {REPLACABLE] software ecc based page write function
1385 * @mtd: mtd info structure
1386 * @chip: nand chip info structure
1387 * @buf: data buffer
1388 */
1389static void nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
1390 const uint8_t *buf)
1391{
1392 int i, eccsize = chip->ecc.size;
1393 int eccbytes = chip->ecc.bytes;
1394 int eccsteps = chip->ecc.steps;
1395 uint8_t *ecc_calc = chip->buffers.ecccalc;
1396 const uint8_t *p = buf;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02001397 int *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001398
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001399 /* Software ecc calculation */
1400 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1401 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001402
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001403 for (i = 0; i < chip->ecc.total; i++)
1404 chip->oob_poi[eccpos[i]] = ecc_calc[i];
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001405
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001406 nand_write_page_raw(mtd, chip, buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001407}
1408
1409/**
1410 * nand_write_page_hwecc - {REPLACABLE] hardware ecc based page write function
1411 * @mtd: mtd info structure
1412 * @chip: nand chip info structure
1413 * @buf: data buffer
1414 */
1415static void nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
1416 const uint8_t *buf)
1417{
1418 int i, eccsize = chip->ecc.size;
1419 int eccbytes = chip->ecc.bytes;
1420 int eccsteps = chip->ecc.steps;
1421 uint8_t *ecc_calc = chip->buffers.ecccalc;
1422 const uint8_t *p = buf;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02001423 int *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001424
1425 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1426 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
David Woodhouse29da9ce2006-05-26 23:05:44 +01001427 chip->write_buf(mtd, p, eccsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001428 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1429 }
1430
1431 for (i = 0; i < chip->ecc.total; i++)
1432 chip->oob_poi[eccpos[i]] = ecc_calc[i];
1433
1434 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
1435}
1436
1437/**
1438 * nand_write_page_syndrome - {REPLACABLE] hardware ecc syndrom based page write
1439 * @mtd: mtd info structure
1440 * @chip: nand chip info structure
1441 * @buf: data buffer
1442 *
1443 * The hw generator calculates the error syndrome automatically. Therefor
1444 * we need a special oob layout and handling.
1445 */
1446static void nand_write_page_syndrome(struct mtd_info *mtd,
1447 struct nand_chip *chip, const uint8_t *buf)
1448{
1449 int i, eccsize = chip->ecc.size;
1450 int eccbytes = chip->ecc.bytes;
1451 int eccsteps = chip->ecc.steps;
1452 const uint8_t *p = buf;
1453 uint8_t *oob = chip->oob_poi;
1454
1455 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1456
1457 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
1458 chip->write_buf(mtd, p, eccsize);
1459
1460 if (chip->ecc.prepad) {
1461 chip->write_buf(mtd, oob, chip->ecc.prepad);
1462 oob += chip->ecc.prepad;
1463 }
1464
1465 chip->ecc.calculate(mtd, p, oob);
1466 chip->write_buf(mtd, oob, eccbytes);
1467 oob += eccbytes;
1468
1469 if (chip->ecc.postpad) {
1470 chip->write_buf(mtd, oob, chip->ecc.postpad);
1471 oob += chip->ecc.postpad;
1472 }
1473 }
1474
1475 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04001476 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001477 if (i)
1478 chip->write_buf(mtd, oob, i);
1479}
1480
1481/**
1482 * nand_write_page - [INTERNAL] write one page
1483 * @mtd: MTD device structure
1484 * @chip: NAND chip descriptor
1485 * @buf: the data to write
1486 * @page: page number to write
1487 * @cached: cached programming
1488 */
1489static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
1490 const uint8_t *buf, int page, int cached)
1491{
1492 int status;
1493
1494 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
1495
1496 chip->ecc.write_page(mtd, chip, buf);
1497
1498 /*
1499 * Cached progamming disabled for now, Not sure if its worth the
1500 * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s)
1501 */
1502 cached = 0;
1503
1504 if (!cached || !(chip->options & NAND_CACHEPRG)) {
1505
1506 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001507 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001508 /*
1509 * See if operation failed and additional status checks are
1510 * available
1511 */
1512 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
1513 status = chip->errstat(mtd, chip, FL_WRITING, status,
1514 page);
1515
1516 if (status & NAND_STATUS_FAIL)
1517 return -EIO;
1518 } else {
1519 chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001520 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001521 }
1522
1523#ifdef CONFIG_MTD_NAND_VERIFY_WRITE
1524 /* Send command to read back the data */
1525 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
1526
1527 if (chip->verify_buf(mtd, buf, mtd->writesize))
1528 return -EIO;
1529#endif
1530 return 0;
1531}
1532
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001533/**
1534 * nand_fill_oob - [Internal] Transfer client buffer to oob
1535 * @chip: nand chip structure
1536 * @oob: oob data buffer
1537 * @ops: oob ops structure
1538 */
1539static uint8_t *nand_fill_oob(struct nand_chip *chip, uint8_t *oob,
1540 struct mtd_oob_ops *ops)
1541{
1542 size_t len = ops->ooblen;
1543
1544 switch(ops->mode) {
1545
1546 case MTD_OOB_PLACE:
1547 case MTD_OOB_RAW:
1548 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
1549 return oob + len;
1550
1551 case MTD_OOB_AUTO: {
1552 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001553 uint32_t boffs = 0, woffs = ops->ooboffs;
1554 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001555
1556 for(; free->length && len; free++, len -= bytes) {
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001557 /* Write request not from offset 0 ? */
1558 if (unlikely(woffs)) {
1559 if (woffs >= free->length) {
1560 woffs -= free->length;
1561 continue;
1562 }
1563 boffs = free->offset + woffs;
1564 bytes = min_t(size_t, len,
1565 (free->length - woffs));
1566 woffs = 0;
1567 } else {
1568 bytes = min_t(size_t, len, free->length);
1569 boffs = free->offset;
1570 }
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001571 memcpy(chip->oob_poi + boffs, oob, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001572 oob += bytes;
1573 }
1574 return oob;
1575 }
1576 default:
1577 BUG();
1578 }
1579 return NULL;
1580}
1581
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001582#define NOTALIGNED(x) (x & (mtd->writesize-1)) != 0
1583
1584/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001585 * nand_do_write_ops - [Internal] NAND write with ECC
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001586 * @mtd: MTD device structure
1587 * @to: offset to write to
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001588 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001589 *
1590 * NAND write with ECC
1591 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001592static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
1593 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001594{
1595 int chipnr, realpage, page, blockmask;
1596 struct nand_chip *chip = mtd->priv;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001597 uint32_t writelen = ops->len;
1598 uint8_t *oob = ops->oobbuf;
1599 uint8_t *buf = ops->datbuf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001600 int bytes = mtd->writesize;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001601 int ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001602
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001603 ops->retlen = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001604
1605 /* reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001606 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001607 printk(KERN_NOTICE "nand_write: "
1608 "Attempt to write not page aligned data\n");
1609 return -EINVAL;
1610 }
1611
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001612 if (!writelen)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001613 return 0;
1614
Thomas Gleixner6a930962006-06-28 00:11:45 +02001615 chipnr = (int)(to >> chip->chip_shift);
1616 chip->select_chip(mtd, chipnr);
1617
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001618 /* Check, if it is write protected */
1619 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001620 return -EIO;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001621
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001622 realpage = (int)(to >> chip->page_shift);
1623 page = realpage & chip->pagemask;
1624 blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
1625
1626 /* Invalidate the page cache, when we write to the cached page */
1627 if (to <= (chip->pagebuf << chip->page_shift) &&
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001628 (chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001629 chip->pagebuf = -1;
1630
1631 chip->oob_poi = chip->buffers.oobwbuf;
1632
1633 while(1) {
1634 int cached = writelen > bytes && page != blockmask;
1635
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001636 if (unlikely(oob))
1637 oob = nand_fill_oob(chip, oob, ops);
1638
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001639 ret = nand_write_page(mtd, chip, buf, page, cached);
1640 if (ret)
1641 break;
1642
1643 writelen -= bytes;
1644 if (!writelen)
1645 break;
1646
1647 buf += bytes;
1648 realpage++;
1649
1650 page = realpage & chip->pagemask;
1651 /* Check, if we cross a chip boundary */
1652 if (!page) {
1653 chipnr++;
1654 chip->select_chip(mtd, -1);
1655 chip->select_chip(mtd, chipnr);
1656 }
1657 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001658
1659 if (unlikely(oob))
1660 memset(chip->oob_poi, 0xff, mtd->oobsize);
1661
1662 ops->retlen = ops->len - writelen;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001663 return ret;
1664}
1665
1666/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001667 * nand_write - [MTD Interface] NAND write with ECC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 * @mtd: MTD device structure
1669 * @to: offset to write to
1670 * @len: number of bytes to write
1671 * @retlen: pointer to variable to store the number of written bytes
1672 * @buf: the data to write
1673 *
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001674 * NAND write with ECC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001676static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001677 size_t *retlen, const uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001679 struct nand_chip *chip = mtd->priv;
1680 int ret;
1681
1682 /* Do not allow reads past end of device */
1683 if ((to + len) > mtd->size)
1684 return -EINVAL;
1685 if (!len)
1686 return 0;
1687
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001688 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001689
1690 chip->ops.len = len;
1691 chip->ops.datbuf = (uint8_t *)buf;
1692 chip->ops.oobbuf = NULL;
1693
1694 ret = nand_do_write_ops(mtd, to, &chip->ops);
1695
Richard Purdie7fd5aec2006-08-27 01:23:33 -07001696 *retlen = chip->ops.retlen;
1697
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001698 nand_release_device(mtd);
1699
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001700 return ret;
1701}
1702
1703/**
1704 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
1705 * @mtd: MTD device structure
1706 * @to: offset to write to
1707 * @ops: oob operation description structure
1708 *
1709 * NAND write out-of-band
1710 */
1711static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
1712 struct mtd_oob_ops *ops)
1713{
1714 int chipnr, page, status;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001715 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001717 DEBUG(MTD_DEBUG_LEVEL3, "nand_write_oob: to = 0x%08x, len = %i\n",
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001718 (unsigned int)to, (int)ops->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719
1720 /* Do not allow write past end of page */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001721 if ((ops->ooboffs + ops->len) > mtd->oobsize) {
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001722 DEBUG(MTD_DEBUG_LEVEL0, "nand_write_oob: "
1723 "Attempt to write past end of page\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724 return -EINVAL;
1725 }
1726
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001727 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001728 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02001730 /* Shift to get page */
1731 page = (int)(to >> chip->page_shift);
1732
1733 /*
1734 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
1735 * of my DiskOnChip 2000 test units) will clear the whole data page too
1736 * if we don't do this. I have no clue why, but I seem to have 'fixed'
1737 * it in the doc2000 driver in August 1999. dwmw2.
1738 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001739 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740
1741 /* Check, if it is write protected */
1742 if (nand_check_wp(mtd))
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001743 return -EROFS;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001744
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001746 if (page == chip->pagebuf)
1747 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001749 chip->oob_poi = chip->buffers.oobwbuf;
1750 memset(chip->oob_poi, 0xff, mtd->oobsize);
1751 nand_fill_oob(chip, ops->oobbuf, ops);
1752 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
1753 memset(chip->oob_poi, 0xff, mtd->oobsize);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001754
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001755 if (status)
1756 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001758 ops->retlen = ops->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001760 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001761}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001763/**
1764 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
1765 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07001766 * @to: offset to write to
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001767 * @ops: oob operation description structure
1768 */
1769static int nand_write_oob(struct mtd_info *mtd, loff_t to,
1770 struct mtd_oob_ops *ops)
1771{
1772 void (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
1773 const uint8_t *buf) = NULL;
1774 struct nand_chip *chip = mtd->priv;
1775 int ret = -ENOTSUPP;
1776
1777 ops->retlen = 0;
1778
1779 /* Do not allow writes past end of device */
1780 if ((to + ops->len) > mtd->size) {
1781 DEBUG(MTD_DEBUG_LEVEL0, "nand_read_oob: "
1782 "Attempt read beyond end of device\n");
1783 return -EINVAL;
1784 }
1785
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001786 nand_get_device(chip, mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001787
1788 switch(ops->mode) {
1789 case MTD_OOB_PLACE:
1790 case MTD_OOB_AUTO:
1791 break;
1792
1793 case MTD_OOB_RAW:
1794 /* Replace the write_page algorithm temporary */
1795 write_page = chip->ecc.write_page;
1796 chip->ecc.write_page = nand_write_page_raw;
1797 break;
1798
1799 default:
1800 goto out;
1801 }
1802
1803 if (!ops->datbuf)
1804 ret = nand_do_write_oob(mtd, to, ops);
1805 else
1806 ret = nand_do_write_ops(mtd, to, ops);
1807
1808 if (unlikely(ops->mode == MTD_OOB_RAW))
1809 chip->ecc.write_page = write_page;
1810 out:
1811 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 return ret;
1813}
1814
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 * single_erease_cmd - [GENERIC] NAND standard block erase command function
1817 * @mtd: MTD device structure
1818 * @page: the page address of the block which will be erased
1819 *
1820 * Standard erase command for NAND chips
1821 */
David Woodhousee0c7d762006-05-13 18:07:53 +01001822static void single_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001824 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001826 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
1827 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828}
1829
1830/**
1831 * multi_erease_cmd - [GENERIC] AND specific block erase command function
1832 * @mtd: MTD device structure
1833 * @page: the page address of the block which will be erased
1834 *
1835 * AND multi block erase command function
1836 * Erase 4 consecutive blocks
1837 */
David Woodhousee0c7d762006-05-13 18:07:53 +01001838static void multi_erase_cmd(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001840 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001842 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
1843 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
1844 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page++);
1845 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
1846 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847}
1848
1849/**
1850 * nand_erase - [MTD Interface] erase block(s)
1851 * @mtd: MTD device structure
1852 * @instr: erase instruction
1853 *
1854 * Erase one ore more blocks
1855 */
David Woodhousee0c7d762006-05-13 18:07:53 +01001856static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857{
David Woodhousee0c7d762006-05-13 18:07:53 +01001858 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001860
David A. Marlin30f464b2005-01-17 18:35:25 +00001861#define BBT_PAGE_MASK 0xffffff3f
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001863 * nand_erase_nand - [Internal] erase block(s)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 * @mtd: MTD device structure
1865 * @instr: erase instruction
1866 * @allowbbt: allow erasing the bbt area
1867 *
1868 * Erase one ore more blocks
1869 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001870int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
1871 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872{
1873 int page, len, status, pages_per_block, ret, chipnr;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001874 struct nand_chip *chip = mtd->priv;
1875 int rewrite_bbt[NAND_MAX_CHIPS]={0};
1876 unsigned int bbt_masked_page = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001878 DEBUG(MTD_DEBUG_LEVEL3, "nand_erase: start = 0x%08x, len = %i\n",
1879 (unsigned int)instr->addr, (unsigned int)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
1881 /* Start address must align on block boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001882 if (instr->addr & ((1 << chip->phys_erase_shift) - 1)) {
David Woodhousee0c7d762006-05-13 18:07:53 +01001883 DEBUG(MTD_DEBUG_LEVEL0, "nand_erase: Unaligned address\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 return -EINVAL;
1885 }
1886
1887 /* Length must align on block boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001888 if (instr->len & ((1 << chip->phys_erase_shift) - 1)) {
1889 DEBUG(MTD_DEBUG_LEVEL0, "nand_erase: "
1890 "Length not block aligned\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 return -EINVAL;
1892 }
1893
1894 /* Do not allow erase past end of device */
1895 if ((instr->len + instr->addr) > mtd->size) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001896 DEBUG(MTD_DEBUG_LEVEL0, "nand_erase: "
1897 "Erase past end of device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 return -EINVAL;
1899 }
1900
1901 instr->fail_addr = 0xffffffff;
1902
1903 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001904 nand_get_device(chip, mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905
1906 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001907 page = (int)(instr->addr >> chip->page_shift);
1908 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909
1910 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001911 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912
1913 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001914 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 /* Check, if it is write protected */
1917 if (nand_check_wp(mtd)) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001918 DEBUG(MTD_DEBUG_LEVEL0, "nand_erase: "
1919 "Device is write protected!!!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 instr->state = MTD_ERASE_FAILED;
1921 goto erase_exit;
1922 }
1923
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001924 /*
1925 * If BBT requires refresh, set the BBT page mask to see if the BBT
1926 * should be rewritten. Otherwise the mask is set to 0xffffffff which
1927 * can not be matched. This is also done when the bbt is actually
1928 * erased to avoid recusrsive updates
1929 */
1930 if (chip->options & BBT_AUTO_REFRESH && !allowbbt)
1931 bbt_masked_page = chip->bbt_td->pages[chipnr] & BBT_PAGE_MASK;
David A. Marlin30f464b2005-01-17 18:35:25 +00001932
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 /* Loop through the pages */
1934 len = instr->len;
1935
1936 instr->state = MTD_ERASING;
1937
1938 while (len) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001939 /*
1940 * heck if we have a bad block, we do not erase bad blocks !
1941 */
1942 if (nand_block_checkbad(mtd, ((loff_t) page) <<
1943 chip->page_shift, 0, allowbbt)) {
1944 printk(KERN_WARNING "nand_erase: attempt to erase a "
1945 "bad block at page 0x%08x\n", page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 instr->state = MTD_ERASE_FAILED;
1947 goto erase_exit;
1948 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001949
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001950 /*
1951 * Invalidate the page cache, if we erase the block which
1952 * contains the current cached page
1953 */
1954 if (page <= chip->pagebuf && chip->pagebuf <
1955 (page + pages_per_block))
1956 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001958 chip->erase_cmd(mtd, page & chip->pagemask);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001959
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001960 status = chip->waitfunc(mtd, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001962 /*
1963 * See if operation failed and additional status checks are
1964 * available
1965 */
1966 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
1967 status = chip->errstat(mtd, chip, FL_ERASING,
1968 status, page);
David A. Marlin068e3c02005-01-24 03:07:46 +00001969
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 /* See if block erase succeeded */
David A. Marlina4ab4c52005-01-23 18:30:53 +00001971 if (status & NAND_STATUS_FAIL) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001972 DEBUG(MTD_DEBUG_LEVEL0, "nand_erase: "
1973 "Failed erase, page 0x%08x\n", page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 instr->state = MTD_ERASE_FAILED;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001975 instr->fail_addr = (page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976 goto erase_exit;
1977 }
David A. Marlin30f464b2005-01-17 18:35:25 +00001978
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001979 /*
1980 * If BBT requires refresh, set the BBT rewrite flag to the
1981 * page being erased
1982 */
1983 if (bbt_masked_page != 0xffffffff &&
1984 (page & BBT_PAGE_MASK) == bbt_masked_page)
1985 rewrite_bbt[chipnr] = (page << chip->page_shift);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001986
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 /* Increment page address and decrement length */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001988 len -= (1 << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989 page += pages_per_block;
1990
1991 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001992 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001994 chip->select_chip(mtd, -1);
1995 chip->select_chip(mtd, chipnr);
David A. Marlin30f464b2005-01-17 18:35:25 +00001996
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001997 /*
1998 * If BBT requires refresh and BBT-PERCHIP, set the BBT
1999 * page mask to see if this BBT should be rewritten
2000 */
2001 if (bbt_masked_page != 0xffffffff &&
2002 (chip->bbt_td->options & NAND_BBT_PERCHIP))
2003 bbt_masked_page = chip->bbt_td->pages[chipnr] &
2004 BBT_PAGE_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005 }
2006 }
2007 instr->state = MTD_ERASE_DONE;
2008
David Woodhousee0c7d762006-05-13 18:07:53 +01002009 erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010
2011 ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
2012 /* Do call back function */
2013 if (!ret)
2014 mtd_erase_callback(instr);
2015
2016 /* Deselect and wake up anyone waiting on the device */
2017 nand_release_device(mtd);
2018
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002019 /*
2020 * If BBT requires refresh and erase was successful, rewrite any
2021 * selected bad block tables
2022 */
2023 if (bbt_masked_page == 0xffffffff || ret)
2024 return ret;
2025
2026 for (chipnr = 0; chipnr < chip->numchips; chipnr++) {
2027 if (!rewrite_bbt[chipnr])
2028 continue;
2029 /* update the BBT for chip */
2030 DEBUG(MTD_DEBUG_LEVEL0, "nand_erase_nand: nand_update_bbt "
2031 "(%d:0x%0x 0x%0x)\n", chipnr, rewrite_bbt[chipnr],
2032 chip->bbt_td->pages[chipnr]);
2033 nand_update_bbt(mtd, rewrite_bbt[chipnr]);
David A. Marlin30f464b2005-01-17 18:35:25 +00002034 }
2035
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036 /* Return more or less happy */
2037 return ret;
2038}
2039
2040/**
2041 * nand_sync - [MTD Interface] sync
2042 * @mtd: MTD device structure
2043 *
2044 * Sync is actually a wait for chip ready function
2045 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002046static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002048 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049
David Woodhousee0c7d762006-05-13 18:07:53 +01002050 DEBUG(MTD_DEBUG_LEVEL3, "nand_sync: called\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051
2052 /* Grab the lock and see if the device is available */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002053 nand_get_device(chip, mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01002055 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056}
2057
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002059 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060 * @mtd: MTD device structure
Randy Dunlap844d3b42006-06-28 21:48:27 -07002061 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002063static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064{
2065 /* Check for invalid offset */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002066 if (offs > mtd->size)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 return -EINVAL;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002068
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002069 return nand_block_checkbad(mtd, offs, 1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070}
2071
2072/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002073 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 * @mtd: MTD device structure
2075 * @ofs: offset relative to mtd start
2076 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002077static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002079 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 int ret;
2081
David Woodhousee0c7d762006-05-13 18:07:53 +01002082 if ((ret = nand_block_isbad(mtd, ofs))) {
2083 /* If it was bad already, return success and do nothing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 if (ret > 0)
2085 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01002086 return ret;
2087 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002089 return chip->block_markbad(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090}
2091
2092/**
Vitaly Wool962034f2005-09-15 14:58:53 +01002093 * nand_suspend - [MTD Interface] Suspend the NAND flash
2094 * @mtd: MTD device structure
2095 */
2096static int nand_suspend(struct mtd_info *mtd)
2097{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002098 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002099
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002100 return nand_get_device(chip, mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01002101}
2102
2103/**
2104 * nand_resume - [MTD Interface] Resume the NAND flash
2105 * @mtd: MTD device structure
2106 */
2107static void nand_resume(struct mtd_info *mtd)
2108{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002109 struct nand_chip *chip = mtd->priv;
Vitaly Wool962034f2005-09-15 14:58:53 +01002110
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002111 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01002112 nand_release_device(mtd);
2113 else
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02002114 printk(KERN_ERR "nand_resume() called for a chip which is not "
2115 "in suspended state\n");
Vitaly Wool962034f2005-09-15 14:58:53 +01002116}
2117
Thomas Gleixnera36ed292006-05-23 11:37:03 +02002118/*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002119 * Set default functions
2120 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002121static void nand_set_defaults(struct nand_chip *chip, int busw)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002122{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002124 if (!chip->chip_delay)
2125 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126
2127 /* check, if a user supplied command function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002128 if (chip->cmdfunc == NULL)
2129 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130
2131 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002132 if (chip->waitfunc == NULL)
2133 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002135 if (!chip->select_chip)
2136 chip->select_chip = nand_select_chip;
2137 if (!chip->read_byte)
2138 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
2139 if (!chip->read_word)
2140 chip->read_word = nand_read_word;
2141 if (!chip->block_bad)
2142 chip->block_bad = nand_block_bad;
2143 if (!chip->block_markbad)
2144 chip->block_markbad = nand_default_block_markbad;
2145 if (!chip->write_buf)
2146 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
2147 if (!chip->read_buf)
2148 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
2149 if (!chip->verify_buf)
2150 chip->verify_buf = busw ? nand_verify_buf16 : nand_verify_buf;
2151 if (!chip->scan_bbt)
2152 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002153
2154 if (!chip->controller) {
2155 chip->controller = &chip->hwcontrol;
2156 spin_lock_init(&chip->controller->lock);
2157 init_waitqueue_head(&chip->controller->wq);
2158 }
2159
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002160}
2161
2162/*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002163 * Get the flash and manufacturer id and lookup if the type is supported
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002164 */
2165static struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd,
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002166 struct nand_chip *chip,
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002167 int busw, int *maf_id)
2168{
2169 struct nand_flash_dev *type = NULL;
2170 int i, dev_id, maf_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002171
2172 /* Select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002173 chip->select_chip(mtd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174
2175 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002176 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177
2178 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002179 *maf_id = chip->read_byte(mtd);
2180 dev_id = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002182 /* Lookup the flash id */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002183 for (i = 0; nand_flash_ids[i].name != NULL; i++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002184 if (dev_id == nand_flash_ids[i].id) {
2185 type = &nand_flash_ids[i];
2186 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188 }
2189
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002190 if (!type)
2191 return ERR_PTR(-ENODEV);
2192
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002193 if (!mtd->name)
2194 mtd->name = type->name;
2195
2196 chip->chipsize = type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002197
2198 /* Newer devices have all the information in additional id bytes */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002199 if (!type->pagesize) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002200 int extid;
2201 /* The 3rd id byte contains non relevant data ATM */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002202 extid = chip->read_byte(mtd);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002203 /* The 4th id byte is the important one */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002204 extid = chip->read_byte(mtd);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002205 /* Calc pagesize */
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02002206 mtd->writesize = 1024 << (extid & 0x3);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002207 extid >>= 2;
2208 /* Calc oobsize */
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02002209 mtd->oobsize = (8 << (extid & 0x01)) * (mtd->writesize >> 9);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002210 extid >>= 2;
2211 /* Calc blocksize. Blocksize is multiples of 64KiB */
2212 mtd->erasesize = (64 * 1024) << (extid & 0x03);
2213 extid >>= 2;
2214 /* Get buswidth information */
2215 busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0;
2216
2217 } else {
2218 /*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002219 * Old devices have chip data hardcoded in the device id table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002220 */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002221 mtd->erasesize = type->erasesize;
2222 mtd->writesize = type->pagesize;
Thomas Gleixner4cbb9b82006-05-23 12:37:31 +02002223 mtd->oobsize = mtd->writesize / 32;
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002224 busw = type->options & NAND_BUSWIDTH_16;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002225 }
2226
2227 /* Try to identify manufacturer */
David Woodhouse9a909862006-07-15 13:26:18 +01002228 for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002229 if (nand_manuf_ids[maf_idx].id == *maf_id)
2230 break;
2231 }
2232
2233 /*
2234 * Check, if buswidth is correct. Hardware drivers should set
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002235 * chip correct !
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002236 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002237 if (busw != (chip->options & NAND_BUSWIDTH_16)) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002238 printk(KERN_INFO "NAND device: Manufacturer ID:"
2239 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id,
2240 dev_id, nand_manuf_ids[maf_idx].name, mtd->name);
2241 printk(KERN_WARNING "NAND bus width %d instead %d bit\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002242 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8,
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002243 busw ? 16 : 8);
2244 return ERR_PTR(-EINVAL);
2245 }
2246
2247 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002248 chip->page_shift = ffs(mtd->writesize) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002249 /* Convert chipsize to number of pages per chip -1. */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002250 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002251
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002252 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002253 ffs(mtd->erasesize) - 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002254 chip->chip_shift = ffs(chip->chipsize) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002255
2256 /* Set the bad block position */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002257 chip->badblockpos = mtd->writesize > 512 ?
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002258 NAND_LARGE_BADBLOCK_POS : NAND_SMALL_BADBLOCK_POS;
2259
2260 /* Get chip options, preserve non chip based options */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002261 chip->options &= ~NAND_CHIPOPTIONS_MSK;
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002262 chip->options |= type->options & NAND_CHIPOPTIONS_MSK;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002263
2264 /*
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002265 * Set chip as a default. Board drivers can override it, if necessary
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002266 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002267 chip->options |= NAND_NO_AUTOINCR;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002268
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002269 /* Check if chip is a not a samsung device. Do not clear the
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002270 * options for chips which are not having an extended id.
2271 */
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02002272 if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002273 chip->options &= ~NAND_SAMSUNG_LP_OPTIONS;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002274
2275 /* Check for AND chips with 4 page planes */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002276 if (chip->options & NAND_4PAGE_ARRAY)
2277 chip->erase_cmd = multi_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002278 else
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002279 chip->erase_cmd = single_erase_cmd;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002280
2281 /* Do not replace user supplied command function ! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002282 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
2283 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002284
2285 printk(KERN_INFO "NAND device: Manufacturer ID:"
2286 " 0x%02x, Chip ID: 0x%02x (%s %s)\n", *maf_id, dev_id,
2287 nand_manuf_ids[maf_idx].name, type->name);
2288
2289 return type;
2290}
2291
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002292/**
David Woodhouse3b85c322006-09-25 17:06:53 +01002293 * nand_scan_ident - [NAND Interface] Scan for the NAND device
2294 * @mtd: MTD device structure
2295 * @maxchips: Number of chips to scan for
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002296 *
David Woodhouse3b85c322006-09-25 17:06:53 +01002297 * This is the first phase of the normal nand_scan() function. It
2298 * reads the flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002299 *
David Woodhouse3b85c322006-09-25 17:06:53 +01002300 * The mtd->owner field must be set to the module of the caller.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002301 */
David Woodhouse3b85c322006-09-25 17:06:53 +01002302int nand_scan_ident(struct mtd_info *mtd, int maxchips)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002303{
2304 int i, busw, nand_maf_id;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002305 struct nand_chip *chip = mtd->priv;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002306 struct nand_flash_dev *type;
2307
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002308 /* Get buswidth to select the correct functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002309 busw = chip->options & NAND_BUSWIDTH_16;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002310 /* Set the default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002311 nand_set_defaults(chip, busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002312
2313 /* Read the flash type */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002314 type = nand_get_flash_type(mtd, chip, busw, &nand_maf_id);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002315
2316 if (IS_ERR(type)) {
David Woodhousee0c7d762006-05-13 18:07:53 +01002317 printk(KERN_WARNING "No NAND device found!!!\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002318 chip->select_chip(mtd, -1);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002319 return PTR_ERR(type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320 }
2321
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002322 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01002323 for (i = 1; i < maxchips; i++) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002324 chip->select_chip(mtd, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002326 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002328 if (nand_maf_id != chip->read_byte(mtd) ||
2329 type->id != chip->read_byte(mtd))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 break;
2331 }
2332 if (i > 1)
2333 printk(KERN_INFO "%d NAND chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002334
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002336 chip->numchips = i;
2337 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338
David Woodhouse3b85c322006-09-25 17:06:53 +01002339 return 0;
2340}
2341
2342
2343/**
2344 * nand_scan_tail - [NAND Interface] Scan for the NAND device
2345 * @mtd: MTD device structure
2346 * @maxchips: Number of chips to scan for
2347 *
2348 * This is the second phase of the normal nand_scan() function. It
2349 * fills out all the uninitialized function pointers with the defaults
2350 * and scans for a bad block table if appropriate.
2351 */
2352int nand_scan_tail(struct mtd_info *mtd)
2353{
2354 int i;
2355 struct nand_chip *chip = mtd->priv;
2356
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002357 /* Preset the internal oob write buffer */
2358 memset(chip->buffers.oobwbuf, 0xff, mtd->oobsize);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002359
2360 /*
2361 * If no default placement scheme is given, select an appropriate one
2362 */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002363 if (!chip->ecc.layout) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002364 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365 case 8:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002366 chip->ecc.layout = &nand_oob_8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367 break;
2368 case 16:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002369 chip->ecc.layout = &nand_oob_16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370 break;
2371 case 64:
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002372 chip->ecc.layout = &nand_oob_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373 break;
2374 default:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002375 printk(KERN_WARNING "No oob scheme defined for "
2376 "oobsize %d\n", mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002377 BUG();
2378 }
2379 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002380
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002381 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002382 * check ECC mode, default to software if 3byte/512byte hardware ECC is
2383 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01002384 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002385 switch (chip->ecc.mode) {
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002386 case NAND_ECC_HW:
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002387 /* Use standard hwecc read page function ? */
2388 if (!chip->ecc.read_page)
2389 chip->ecc.read_page = nand_read_page_hwecc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002390 if (!chip->ecc.write_page)
2391 chip->ecc.write_page = nand_write_page_hwecc;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002392 if (!chip->ecc.read_oob)
2393 chip->ecc.read_oob = nand_read_oob_std;
2394 if (!chip->ecc.write_oob)
2395 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002396
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002397 case NAND_ECC_HW_SYNDROME:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002398 if (!chip->ecc.calculate || !chip->ecc.correct ||
2399 !chip->ecc.hwctl) {
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002400 printk(KERN_WARNING "No ECC functions supplied, "
2401 "Hardware ECC not possible\n");
2402 BUG();
2403 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002404 /* Use standard syndrome read/write page function ? */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002405 if (!chip->ecc.read_page)
2406 chip->ecc.read_page = nand_read_page_syndrome;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002407 if (!chip->ecc.write_page)
2408 chip->ecc.write_page = nand_write_page_syndrome;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002409 if (!chip->ecc.read_oob)
2410 chip->ecc.read_oob = nand_read_oob_syndrome;
2411 if (!chip->ecc.write_oob)
2412 chip->ecc.write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002413
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002414 if (mtd->writesize >= chip->ecc.size)
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002415 break;
2416 printk(KERN_WARNING "%d byte HW ECC not possible on "
2417 "%d byte page size, fallback to SW ECC\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002418 chip->ecc.size, mtd->writesize);
2419 chip->ecc.mode = NAND_ECC_SOFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002421 case NAND_ECC_SOFT:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002422 chip->ecc.calculate = nand_calculate_ecc;
2423 chip->ecc.correct = nand_correct_data;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002424 chip->ecc.read_page = nand_read_page_swecc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002425 chip->ecc.write_page = nand_write_page_swecc;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002426 chip->ecc.read_oob = nand_read_oob_std;
2427 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002428 chip->ecc.size = 256;
2429 chip->ecc.bytes = 3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002430 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002431
2432 case NAND_ECC_NONE:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002433 printk(KERN_WARNING "NAND_ECC_NONE selected by board driver. "
2434 "This is not recommended !!\n");
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002435 chip->ecc.read_page = nand_read_page_raw;
2436 chip->ecc.write_page = nand_write_page_raw;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002437 chip->ecc.read_oob = nand_read_oob_std;
2438 chip->ecc.write_oob = nand_write_oob_std;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002439 chip->ecc.size = mtd->writesize;
2440 chip->ecc.bytes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442 default:
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002443 printk(KERN_WARNING "Invalid NAND_ECC_MODE %d\n",
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002444 chip->ecc.mode);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002445 BUG();
2446 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002448 /*
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002449 * The number of bytes available for a client to place data into
2450 * the out of band area
2451 */
2452 chip->ecc.layout->oobavail = 0;
2453 for (i = 0; chip->ecc.layout->oobfree[i].length; i++)
2454 chip->ecc.layout->oobavail +=
2455 chip->ecc.layout->oobfree[i].length;
2456
2457 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02002458 * Set the number of read / write steps for one page depending on ECC
2459 * mode
2460 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002461 chip->ecc.steps = mtd->writesize / chip->ecc.size;
2462 if(chip->ecc.steps * chip->ecc.size != mtd->writesize) {
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02002463 printk(KERN_WARNING "Invalid ecc parameters\n");
2464 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002466 chip->ecc.total = chip->ecc.steps * chip->ecc.bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002467
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02002468 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002469 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470
2471 /* De-select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002472 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473
2474 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002475 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476
2477 /* Fill in remaining MTD driver data */
2478 mtd->type = MTD_NANDFLASH;
Joern Engel5fa43392006-05-22 23:18:29 +02002479 mtd->flags = MTD_CAP_NANDFLASH;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 mtd->ecctype = MTD_ECC_SW;
2481 mtd->erase = nand_erase;
2482 mtd->point = NULL;
2483 mtd->unpoint = NULL;
2484 mtd->read = nand_read;
2485 mtd->write = nand_write;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002486 mtd->read_oob = nand_read_oob;
2487 mtd->write_oob = nand_write_oob;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002488 mtd->sync = nand_sync;
2489 mtd->lock = NULL;
2490 mtd->unlock = NULL;
Vitaly Wool962034f2005-09-15 14:58:53 +01002491 mtd->suspend = nand_suspend;
2492 mtd->resume = nand_resume;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493 mtd->block_isbad = nand_block_isbad;
2494 mtd->block_markbad = nand_block_markbad;
2495
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02002496 /* propagate ecc.layout to mtd_info */
2497 mtd->ecclayout = chip->ecc.layout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498
Thomas Gleixner0040bf32005-02-09 12:20:00 +00002499 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002500 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00002501 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002502
2503 /* Build bad block table */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002504 return chip->scan_bbt(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505}
2506
David Woodhouse3b85c322006-09-25 17:06:53 +01002507/* module_text_address() isn't exported, and it's mostly a pointless
2508 test if this is a module _anyway_ -- they'd have to try _really_ hard
2509 to call us from in-kernel code if the core NAND support is modular. */
2510#ifdef MODULE
2511#define caller_is_module() (1)
2512#else
2513#define caller_is_module() \
2514 module_text_address((unsigned long)__builtin_return_address(0))
2515#endif
2516
2517/**
2518 * nand_scan - [NAND Interface] Scan for the NAND device
2519 * @mtd: MTD device structure
2520 * @maxchips: Number of chips to scan for
2521 *
2522 * This fills out all the uninitialized function pointers
2523 * with the defaults.
2524 * The flash ID is read and the mtd/chip structures are
2525 * filled with the appropriate values.
2526 * The mtd->owner field must be set to the module of the caller
2527 *
2528 */
2529int nand_scan(struct mtd_info *mtd, int maxchips)
2530{
2531 int ret;
2532
2533 /* Many callers got this wrong, so check for it for a while... */
2534 if (!mtd->owner && caller_is_module()) {
2535 printk(KERN_CRIT "nand_scan() called with NULL mtd->owner!\n");
2536 BUG();
2537 }
2538
2539 ret = nand_scan_ident(mtd, maxchips);
2540 if (!ret)
2541 ret = nand_scan_tail(mtd);
2542 return ret;
2543}
2544
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002546 * nand_release - [NAND Interface] Free resources held by the NAND device
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547 * @mtd: MTD device structure
2548*/
David Woodhousee0c7d762006-05-13 18:07:53 +01002549void nand_release(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002551 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552
2553#ifdef CONFIG_MTD_PARTITIONS
2554 /* Deregister partitions */
David Woodhousee0c7d762006-05-13 18:07:53 +01002555 del_mtd_partitions(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556#endif
2557 /* Deregister the device */
David Woodhousee0c7d762006-05-13 18:07:53 +01002558 del_mtd_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559
Jesper Juhlfa671642005-11-07 01:01:27 -08002560 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002561 kfree(chip->bbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002562}
2563
David Woodhousee0c7d762006-05-13 18:07:53 +01002564EXPORT_SYMBOL_GPL(nand_scan);
David Woodhouse3b85c322006-09-25 17:06:53 +01002565EXPORT_SYMBOL_GPL(nand_scan_ident);
2566EXPORT_SYMBOL_GPL(nand_scan_tail);
David Woodhousee0c7d762006-05-13 18:07:53 +01002567EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08002568
2569static int __init nand_base_init(void)
2570{
2571 led_trigger_register_simple("nand-disk", &nand_led_trigger);
2572 return 0;
2573}
2574
2575static void __exit nand_base_exit(void)
2576{
2577 led_trigger_unregister_simple(nand_led_trigger);
2578}
2579
2580module_init(nand_base_init);
2581module_exit(nand_base_exit);
2582
David Woodhousee0c7d762006-05-13 18:07:53 +01002583MODULE_LICENSE("GPL");
2584MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>, Thomas Gleixner <tglx@linutronix.de>");
2585MODULE_DESCRIPTION("Generic NAND flash driver code");