blob: 3efed3d633d15654c2a001ae308391c7d3375bc8 [file] [log] [blame]
Paul Walmsley02bfc032009-09-03 20:14:05 +03001/*
Paul Walmsley73591542010-02-22 22:09:32 -07002 * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
Paul Walmsley02bfc032009-09-03 20:14:05 +03003 *
Paul Walmsley78183f32011-07-09 19:14:05 -06004 * Copyright (C) 2009-2011 Nokia Corporation
Paul Walmsley0a78c5c2012-04-19 04:04:31 -06005 * Copyright (C) 2012 Texas Instruments, Inc.
Paul Walmsley02bfc032009-09-03 20:14:05 +03006 * Paul Walmsley
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * XXX handle crossbar/shared link difference for L3?
Paul Walmsley73591542010-02-22 22:09:32 -070013 * XXX these should be marked initdata for multi-OMAP kernels
Paul Walmsley02bfc032009-09-03 20:14:05 +030014 */
Tony Lindgren3a8761c2012-10-08 09:11:22 -070015
16#include <linux/i2c-omap.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020017#include <linux/platform_data/spi-omap2-mcspi.h>
18
Lokesh Vutla2b6c4e72012-10-15 14:04:53 -070019#include <plat-omap/dma-omap.h>
Thara Gopinatheddb1262011-02-23 00:14:04 -070020#include <plat/dmtimer.h>
Tony Lindgren2a296c82012-10-02 17:41:35 -070021
22#include "omap_hwmod.h"
Tony Lindgren1e0f51a2012-09-20 11:42:02 -070023#include "l3_2xxx.h"
Tony Lindgren70606b12012-09-20 11:42:07 -070024#include "l4_2xxx.h"
Paul Walmsley02bfc032009-09-03 20:14:05 +030025
Paul Walmsley43b40992010-02-22 22:09:34 -070026#include "omap_hwmod_common_data.h"
27
Varadarajan, Charulathaa714b9c2010-09-23 20:02:39 +053028#include "cm-regbits-24xx.h"
Paul Walmsley20042902010-09-30 02:40:12 +053029#include "prm-regbits-24xx.h"
Tony Lindgren3a8761c2012-10-08 09:11:22 -070030#include "i2c.h"
Tony Lindgren68f39e72012-10-15 12:09:43 -070031#include "mmc.h"
Paul Walmsleyff2516f2010-12-21 15:39:15 -070032#include "wd_timer.h"
Paul Walmsley02bfc032009-09-03 20:14:05 +030033
Paul Walmsley73591542010-02-22 22:09:32 -070034/*
35 * OMAP2420 hardware module integration data
36 *
Paul Walmsley844a3b62012-04-19 04:04:33 -060037 * All of the data in this section should be autogeneratable from the
Paul Walmsley73591542010-02-22 22:09:32 -070038 * TI hardware database or other technical documentation. Data that
39 * is driver-specific or driver-kernel integration-specific belongs
40 * elsewhere.
41 */
42
Paul Walmsley844a3b62012-04-19 04:04:33 -060043/*
44 * IP blocks
45 */
Senthilvadivu Guruswamy996746c2011-02-22 09:50:36 +020046
Paul Walmsley3af35fb2012-04-19 04:04:38 -060047/* IVA1 (IVA1) */
48static struct omap_hwmod_class iva1_hwmod_class = {
49 .name = "iva1",
50};
51
52static struct omap_hwmod_rst_info omap2420_iva_resets[] = {
53 { .name = "iva", .rst_shift = 8 },
54};
55
Paul Walmsley08072ac2010-07-26 16:34:33 -060056static struct omap_hwmod omap2420_iva_hwmod = {
57 .name = "iva",
Paul Walmsley3af35fb2012-04-19 04:04:38 -060058 .class = &iva1_hwmod_class,
59 .clkdm_name = "iva1_clkdm",
60 .rst_lines = omap2420_iva_resets,
61 .rst_lines_cnt = ARRAY_SIZE(omap2420_iva_resets),
62 .main_clk = "iva1_ifck",
63};
64
65/* DSP */
66static struct omap_hwmod_class dsp_hwmod_class = {
67 .name = "dsp",
68};
69
70static struct omap_hwmod_rst_info omap2420_dsp_resets[] = {
71 { .name = "logic", .rst_shift = 0 },
72 { .name = "mmu", .rst_shift = 1 },
73};
74
75static struct omap_hwmod omap2420_dsp_hwmod = {
76 .name = "dsp",
77 .class = &dsp_hwmod_class,
78 .clkdm_name = "dsp_clkdm",
79 .rst_lines = omap2420_dsp_resets,
80 .rst_lines_cnt = ARRAY_SIZE(omap2420_dsp_resets),
81 .main_clk = "dsp_fck",
Paul Walmsley08072ac2010-07-26 16:34:33 -060082};
83
Paul Walmsley20042902010-09-30 02:40:12 +053084/* I2C common */
85static struct omap_hwmod_class_sysconfig i2c_sysc = {
86 .rev_offs = 0x00,
87 .sysc_offs = 0x20,
88 .syss_offs = 0x10,
Avinash.H.Md73d65f2011-03-03 14:22:46 -070089 .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
Paul Walmsley20042902010-09-30 02:40:12 +053090 .sysc_fields = &omap_hwmod_sysc_type1,
91};
92
93static struct omap_hwmod_class i2c_class = {
94 .name = "i2c",
95 .sysc = &i2c_sysc,
Andy Greendb791a72011-07-10 05:27:15 -060096 .rev = OMAP_I2C_IP_VERSION_1,
Avinash.H.M6d3c55f2011-07-10 05:27:16 -060097 .reset = &omap_i2c_reset,
Paul Walmsley20042902010-09-30 02:40:12 +053098};
99
Andy Green4d4441a2011-07-10 05:27:16 -0600100static struct omap_i2c_dev_attr i2c_dev_attr = {
101 .flags = OMAP_I2C_FLAG_NO_FIFO |
102 OMAP_I2C_FLAG_SIMPLE_CLOCK |
103 OMAP_I2C_FLAG_16BIT_DATA_REG |
104 OMAP_I2C_FLAG_BUS_SHIFT_2,
105};
Paul Walmsley20042902010-09-30 02:40:12 +0530106
107/* I2C1 */
Paul Walmsley20042902010-09-30 02:40:12 +0530108static struct omap_hwmod omap2420_i2c1_hwmod = {
109 .name = "i2c1",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600110 .mpu_irqs = omap2_i2c1_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600111 .sdma_reqs = omap2_i2c1_sdma_reqs,
Paul Walmsley20042902010-09-30 02:40:12 +0530112 .main_clk = "i2c1_fck",
113 .prcm = {
114 .omap2 = {
115 .module_offs = CORE_MOD,
116 .prcm_reg_id = 1,
117 .module_bit = OMAP2420_EN_I2C1_SHIFT,
118 .idlest_reg_id = 1,
119 .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
120 },
121 },
Paul Walmsley20042902010-09-30 02:40:12 +0530122 .class = &i2c_class,
123 .dev_attr = &i2c_dev_attr,
Paul Walmsley20042902010-09-30 02:40:12 +0530124 .flags = HWMOD_16BIT_REG,
125};
126
127/* I2C2 */
Paul Walmsley20042902010-09-30 02:40:12 +0530128static struct omap_hwmod omap2420_i2c2_hwmod = {
129 .name = "i2c2",
Paul Walmsley0d619a82011-07-09 19:14:07 -0600130 .mpu_irqs = omap2_i2c2_mpu_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600131 .sdma_reqs = omap2_i2c2_sdma_reqs,
Paul Walmsley20042902010-09-30 02:40:12 +0530132 .main_clk = "i2c2_fck",
133 .prcm = {
134 .omap2 = {
135 .module_offs = CORE_MOD,
136 .prcm_reg_id = 1,
137 .module_bit = OMAP2420_EN_I2C2_SHIFT,
138 .idlest_reg_id = 1,
139 .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
140 },
141 },
Paul Walmsley20042902010-09-30 02:40:12 +0530142 .class = &i2c_class,
143 .dev_attr = &i2c_dev_attr,
Paul Walmsley20042902010-09-30 02:40:12 +0530144 .flags = HWMOD_16BIT_REG,
145};
146
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800147/* dma attributes */
148static struct omap_dma_dev_attr dma_dev_attr = {
149 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
150 IS_CSSA_32 | IS_CDSA_32,
151 .lch_count = 32,
152};
153
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800154static struct omap_hwmod omap2420_dma_system_hwmod = {
155 .name = "dma",
Paul Walmsley273b9462011-07-09 19:14:08 -0600156 .class = &omap2xxx_dma_hwmod_class,
Paul Walmsley0d619a82011-07-09 19:14:07 -0600157 .mpu_irqs = omap2_dma_system_irqs,
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800158 .main_clk = "core_l3_ck",
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800159 .dev_attr = &dma_dev_attr,
G, Manjunath Kondaiah745685df92010-12-20 18:27:18 -0800160 .flags = HWMOD_NO_IDLEST,
161};
162
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800163/* mailbox */
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800164static struct omap_hwmod_irq_info omap2420_mailbox_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700165 { .name = "dsp", .irq = 26 + OMAP_INTC_START, },
166 { .name = "iva", .irq = 34 + OMAP_INTC_START, },
167 { .irq = -1 },
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800168};
169
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800170static struct omap_hwmod omap2420_mailbox_hwmod = {
171 .name = "mailbox",
Paul Walmsley273b9462011-07-09 19:14:08 -0600172 .class = &omap2xxx_mailbox_hwmod_class,
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800173 .mpu_irqs = omap2420_mailbox_irqs,
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800174 .main_clk = "mailboxes_ick",
175 .prcm = {
176 .omap2 = {
177 .prcm_reg_id = 1,
178 .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
179 .module_offs = CORE_MOD,
180 .idlest_reg_id = 1,
181 .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
182 },
183 },
Omar Ramirez Lunafca1ab52011-02-24 12:51:32 -0800184};
185
Charulatha V3cb72fa2011-02-24 12:51:46 -0800186/*
187 * 'mcbsp' class
188 * multi channel buffered serial port controller
189 */
190
191static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
192 .name = "mcbsp",
193};
194
Peter Ujfalusib3153102012-06-18 16:18:42 -0600195static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
196 { .role = "pad_fck", .clk = "mcbsp_clks" },
197 { .role = "prcm_fck", .clk = "func_96m_ck" },
198};
199
Charulatha V3cb72fa2011-02-24 12:51:46 -0800200/* mcbsp1 */
201static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700202 { .name = "tx", .irq = 59 + OMAP_INTC_START, },
203 { .name = "rx", .irq = 60 + OMAP_INTC_START, },
204 { .irq = -1 },
Charulatha V3cb72fa2011-02-24 12:51:46 -0800205};
206
Charulatha V3cb72fa2011-02-24 12:51:46 -0800207static struct omap_hwmod omap2420_mcbsp1_hwmod = {
208 .name = "mcbsp1",
209 .class = &omap2420_mcbsp_hwmod_class,
210 .mpu_irqs = omap2420_mcbsp1_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600211 .sdma_reqs = omap2_mcbsp1_sdma_reqs,
Charulatha V3cb72fa2011-02-24 12:51:46 -0800212 .main_clk = "mcbsp1_fck",
213 .prcm = {
214 .omap2 = {
215 .prcm_reg_id = 1,
216 .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
217 .module_offs = CORE_MOD,
218 .idlest_reg_id = 1,
219 .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
220 },
221 },
Peter Ujfalusib3153102012-06-18 16:18:42 -0600222 .opt_clks = mcbsp_opt_clks,
223 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
Charulatha V3cb72fa2011-02-24 12:51:46 -0800224};
225
226/* mcbsp2 */
227static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700228 { .name = "tx", .irq = 62 + OMAP_INTC_START, },
229 { .name = "rx", .irq = 63 + OMAP_INTC_START, },
230 { .irq = -1 },
Charulatha V3cb72fa2011-02-24 12:51:46 -0800231};
232
Charulatha V3cb72fa2011-02-24 12:51:46 -0800233static struct omap_hwmod omap2420_mcbsp2_hwmod = {
234 .name = "mcbsp2",
235 .class = &omap2420_mcbsp_hwmod_class,
236 .mpu_irqs = omap2420_mcbsp2_irqs,
Paul Walmsleyd826ebf2011-07-09 19:14:07 -0600237 .sdma_reqs = omap2_mcbsp2_sdma_reqs,
Charulatha V3cb72fa2011-02-24 12:51:46 -0800238 .main_clk = "mcbsp2_fck",
239 .prcm = {
240 .omap2 = {
241 .prcm_reg_id = 1,
242 .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
243 .module_offs = CORE_MOD,
244 .idlest_reg_id = 1,
245 .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
246 },
247 },
Peter Ujfalusib3153102012-06-18 16:18:42 -0600248 .opt_clks = mcbsp_opt_clks,
249 .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
Charulatha V3cb72fa2011-02-24 12:51:46 -0800250};
251
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600252static struct omap_hwmod_class_sysconfig omap2420_msdi_sysc = {
253 .rev_offs = 0x3c,
254 .sysc_offs = 0x64,
255 .syss_offs = 0x68,
256 .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
257 .sysc_fields = &omap_hwmod_sysc_type1,
258};
259
260static struct omap_hwmod_class omap2420_msdi_hwmod_class = {
261 .name = "msdi",
262 .sysc = &omap2420_msdi_sysc,
263 .reset = &omap_msdi_reset,
264};
265
266/* msdi1 */
267static struct omap_hwmod_irq_info omap2420_msdi1_irqs[] = {
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700268 { .irq = 83 + OMAP_INTC_START, },
269 { .irq = -1 },
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600270};
271
272static struct omap_hwmod_dma_info omap2420_msdi1_sdma_reqs[] = {
273 { .name = "tx", .dma_req = 61 }, /* OMAP24XX_DMA_MMC1_TX */
274 { .name = "rx", .dma_req = 62 }, /* OMAP24XX_DMA_MMC1_RX */
275 { .dma_req = -1 }
276};
277
278static struct omap_hwmod omap2420_msdi1_hwmod = {
279 .name = "msdi1",
280 .class = &omap2420_msdi_hwmod_class,
281 .mpu_irqs = omap2420_msdi1_irqs,
282 .sdma_reqs = omap2420_msdi1_sdma_reqs,
283 .main_clk = "mmc_fck",
284 .prcm = {
285 .omap2 = {
286 .prcm_reg_id = 1,
287 .module_bit = OMAP2420_EN_MMC_SHIFT,
288 .module_offs = CORE_MOD,
289 .idlest_reg_id = 1,
290 .idlest_idle_bit = OMAP2420_ST_MMC_SHIFT,
291 },
292 },
293 .flags = HWMOD_16BIT_REG,
294};
295
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600296/* HDQ1W/1-wire */
297static struct omap_hwmod omap2420_hdq1w_hwmod = {
298 .name = "hdq1w",
299 .mpu_irqs = omap2_hdq1w_mpu_irqs,
300 .main_clk = "hdq_fck",
301 .prcm = {
302 .omap2 = {
303 .module_offs = CORE_MOD,
304 .prcm_reg_id = 1,
305 .module_bit = OMAP24XX_EN_HDQ_SHIFT,
306 .idlest_reg_id = 1,
307 .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
308 },
309 },
310 .class = &omap2_hdq1w_class,
311};
312
Paul Walmsley844a3b62012-04-19 04:04:33 -0600313/*
314 * interfaces
315 */
316
Paul Walmsley844a3b62012-04-19 04:04:33 -0600317/* L4 CORE -> I2C1 interface */
318static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600319 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600320 .slave = &omap2420_i2c1_hwmod,
321 .clk = "i2c1_ick",
322 .addr = omap2_i2c1_addr_space,
323 .user = OCP_USER_MPU | OCP_USER_SDMA,
324};
325
326/* L4 CORE -> I2C2 interface */
327static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600328 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600329 .slave = &omap2420_i2c2_hwmod,
330 .clk = "i2c2_ick",
331 .addr = omap2_i2c2_addr_space,
332 .user = OCP_USER_MPU | OCP_USER_SDMA,
333};
334
335/* IVA <- L3 interface */
336static struct omap_hwmod_ocp_if omap2420_l3__iva = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600337 .master = &omap2xxx_l3_main_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600338 .slave = &omap2420_iva_hwmod,
Paul Walmsley3af35fb2012-04-19 04:04:38 -0600339 .clk = "core_l3_ck",
340 .user = OCP_USER_MPU | OCP_USER_SDMA,
341};
342
343/* DSP <- L3 interface */
344static struct omap_hwmod_ocp_if omap2420_l3__dsp = {
345 .master = &omap2xxx_l3_main_hwmod,
346 .slave = &omap2420_dsp_hwmod,
347 .clk = "dsp_ick",
Paul Walmsley844a3b62012-04-19 04:04:33 -0600348 .user = OCP_USER_MPU | OCP_USER_SDMA,
349};
350
351static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
352 {
353 .pa_start = 0x48028000,
354 .pa_end = 0x48028000 + SZ_1K - 1,
355 .flags = ADDR_TYPE_RT
356 },
357 { }
358};
359
360/* l4_wkup -> timer1 */
361static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600362 .master = &omap2xxx_l4_wkup_hwmod,
363 .slave = &omap2xxx_timer1_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600364 .clk = "gpt1_ick",
365 .addr = omap2420_timer1_addrs,
366 .user = OCP_USER_MPU | OCP_USER_SDMA,
367};
368
Paul Walmsley844a3b62012-04-19 04:04:33 -0600369/* l4_wkup -> wd_timer2 */
370static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
371 {
372 .pa_start = 0x48022000,
373 .pa_end = 0x4802207f,
374 .flags = ADDR_TYPE_RT
375 },
376 { }
377};
378
379static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600380 .master = &omap2xxx_l4_wkup_hwmod,
381 .slave = &omap2xxx_wd_timer2_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600382 .clk = "mpu_wdt_ick",
383 .addr = omap2420_wd_timer2_addrs,
384 .user = OCP_USER_MPU | OCP_USER_SDMA,
385};
386
Paul Walmsley844a3b62012-04-19 04:04:33 -0600387/* l4_wkup -> gpio1 */
388static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
389 {
390 .pa_start = 0x48018000,
391 .pa_end = 0x480181ff,
392 .flags = ADDR_TYPE_RT
393 },
394 { }
395};
396
397static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600398 .master = &omap2xxx_l4_wkup_hwmod,
399 .slave = &omap2xxx_gpio1_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600400 .clk = "gpios_ick",
401 .addr = omap2420_gpio1_addr_space,
402 .user = OCP_USER_MPU | OCP_USER_SDMA,
403};
404
405/* l4_wkup -> gpio2 */
406static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
407 {
408 .pa_start = 0x4801a000,
409 .pa_end = 0x4801a1ff,
410 .flags = ADDR_TYPE_RT
411 },
412 { }
413};
414
415static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600416 .master = &omap2xxx_l4_wkup_hwmod,
417 .slave = &omap2xxx_gpio2_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600418 .clk = "gpios_ick",
419 .addr = omap2420_gpio2_addr_space,
420 .user = OCP_USER_MPU | OCP_USER_SDMA,
421};
422
423/* l4_wkup -> gpio3 */
424static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
425 {
426 .pa_start = 0x4801c000,
427 .pa_end = 0x4801c1ff,
428 .flags = ADDR_TYPE_RT
429 },
430 { }
431};
432
433static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600434 .master = &omap2xxx_l4_wkup_hwmod,
435 .slave = &omap2xxx_gpio3_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600436 .clk = "gpios_ick",
437 .addr = omap2420_gpio3_addr_space,
438 .user = OCP_USER_MPU | OCP_USER_SDMA,
439};
440
441/* l4_wkup -> gpio4 */
442static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
443 {
444 .pa_start = 0x4801e000,
445 .pa_end = 0x4801e1ff,
446 .flags = ADDR_TYPE_RT
447 },
448 { }
449};
450
451static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600452 .master = &omap2xxx_l4_wkup_hwmod,
453 .slave = &omap2xxx_gpio4_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600454 .clk = "gpios_ick",
455 .addr = omap2420_gpio4_addr_space,
456 .user = OCP_USER_MPU | OCP_USER_SDMA,
457};
458
459/* dma_system -> L3 */
460static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
461 .master = &omap2420_dma_system_hwmod,
Paul Walmsleycb484272012-04-19 04:04:33 -0600462 .slave = &omap2xxx_l3_main_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600463 .clk = "core_l3_ck",
464 .user = OCP_USER_MPU | OCP_USER_SDMA,
465};
466
467/* l4_core -> dma_system */
468static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600469 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600470 .slave = &omap2420_dma_system_hwmod,
471 .clk = "sdma_ick",
472 .addr = omap2_dma_system_addrs,
473 .user = OCP_USER_MPU | OCP_USER_SDMA,
474};
475
476/* l4_core -> mailbox */
477static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600478 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600479 .slave = &omap2420_mailbox_hwmod,
480 .addr = omap2_mailbox_addrs,
481 .user = OCP_USER_MPU | OCP_USER_SDMA,
482};
483
484/* l4_core -> mcbsp1 */
485static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600486 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600487 .slave = &omap2420_mcbsp1_hwmod,
488 .clk = "mcbsp1_ick",
489 .addr = omap2_mcbsp1_addrs,
490 .user = OCP_USER_MPU | OCP_USER_SDMA,
491};
492
493/* l4_core -> mcbsp2 */
494static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
Paul Walmsleycb484272012-04-19 04:04:33 -0600495 .master = &omap2xxx_l4_core_hwmod,
Paul Walmsley844a3b62012-04-19 04:04:33 -0600496 .slave = &omap2420_mcbsp2_hwmod,
497 .clk = "mcbsp2_ick",
498 .addr = omap2xxx_mcbsp2_addrs,
499 .user = OCP_USER_MPU | OCP_USER_SDMA,
500};
501
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600502static struct omap_hwmod_addr_space omap2420_msdi1_addrs[] = {
503 {
504 .pa_start = 0x4809c000,
505 .pa_end = 0x4809c000 + SZ_128 - 1,
506 .flags = ADDR_TYPE_RT,
507 },
508 { }
509};
510
511/* l4_core -> msdi1 */
512static struct omap_hwmod_ocp_if omap2420_l4_core__msdi1 = {
513 .master = &omap2xxx_l4_core_hwmod,
514 .slave = &omap2420_msdi1_hwmod,
515 .clk = "mmc_ick",
516 .addr = omap2420_msdi1_addrs,
517 .user = OCP_USER_MPU | OCP_USER_SDMA,
518};
519
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600520/* l4_core -> hdq1w interface */
521static struct omap_hwmod_ocp_if omap2420_l4_core__hdq1w = {
522 .master = &omap2xxx_l4_core_hwmod,
523 .slave = &omap2420_hdq1w_hwmod,
524 .clk = "hdq_ick",
525 .addr = omap2_hdq1w_addr_space,
526 .user = OCP_USER_MPU | OCP_USER_SDMA,
527 .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
528};
529
530
Vaibhav Hiremathc8d82ff2012-05-08 11:34:30 -0600531/* l4_wkup -> 32ksync_counter */
532static struct omap_hwmod_addr_space omap2420_counter_32k_addrs[] = {
533 {
534 .pa_start = 0x48004000,
535 .pa_end = 0x4800401f,
536 .flags = ADDR_TYPE_RT
537 },
538 { }
539};
540
Afzal Mohammed49484a62012-09-23 17:28:24 -0600541static struct omap_hwmod_addr_space omap2420_gpmc_addrs[] = {
542 {
543 .pa_start = 0x6800a000,
544 .pa_end = 0x6800afff,
545 .flags = ADDR_TYPE_RT
546 },
547 { }
548};
549
Vaibhav Hiremathc8d82ff2012-05-08 11:34:30 -0600550static struct omap_hwmod_ocp_if omap2420_l4_wkup__counter_32k = {
551 .master = &omap2xxx_l4_wkup_hwmod,
552 .slave = &omap2xxx_counter_32k_hwmod,
553 .clk = "sync_32k_ick",
554 .addr = omap2420_counter_32k_addrs,
555 .user = OCP_USER_MPU | OCP_USER_SDMA,
556};
557
Afzal Mohammed49484a62012-09-23 17:28:24 -0600558static struct omap_hwmod_ocp_if omap2420_l3__gpmc = {
559 .master = &omap2xxx_l3_main_hwmod,
560 .slave = &omap2xxx_gpmc_hwmod,
561 .clk = "core_l3_ck",
562 .addr = omap2420_gpmc_addrs,
563 .user = OCP_USER_MPU | OCP_USER_SDMA,
564};
565
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600566static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
Paul Walmsley6a297552012-04-19 04:04:34 -0600567 &omap2xxx_l3_main__l4_core,
568 &omap2xxx_mpu__l3_main,
569 &omap2xxx_dss__l3,
570 &omap2xxx_l4_core__mcspi1,
571 &omap2xxx_l4_core__mcspi2,
572 &omap2xxx_l4_core__l4_wkup,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600573 &omap2_l4_core__uart1,
574 &omap2_l4_core__uart2,
575 &omap2_l4_core__uart3,
576 &omap2420_l4_core__i2c1,
577 &omap2420_l4_core__i2c2,
578 &omap2420_l3__iva,
Paul Walmsley3af35fb2012-04-19 04:04:38 -0600579 &omap2420_l3__dsp,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600580 &omap2420_l4_wkup__timer1,
Paul Walmsley6a297552012-04-19 04:04:34 -0600581 &omap2xxx_l4_core__timer2,
582 &omap2xxx_l4_core__timer3,
583 &omap2xxx_l4_core__timer4,
584 &omap2xxx_l4_core__timer5,
585 &omap2xxx_l4_core__timer6,
586 &omap2xxx_l4_core__timer7,
587 &omap2xxx_l4_core__timer8,
588 &omap2xxx_l4_core__timer9,
589 &omap2xxx_l4_core__timer10,
590 &omap2xxx_l4_core__timer11,
591 &omap2xxx_l4_core__timer12,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600592 &omap2420_l4_wkup__wd_timer2,
Paul Walmsley6a297552012-04-19 04:04:34 -0600593 &omap2xxx_l4_core__dss,
594 &omap2xxx_l4_core__dss_dispc,
595 &omap2xxx_l4_core__dss_rfbi,
596 &omap2xxx_l4_core__dss_venc,
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600597 &omap2420_l4_wkup__gpio1,
598 &omap2420_l4_wkup__gpio2,
599 &omap2420_l4_wkup__gpio3,
600 &omap2420_l4_wkup__gpio4,
601 &omap2420_dma_system__l3,
602 &omap2420_l4_core__dma_system,
603 &omap2420_l4_core__mailbox,
604 &omap2420_l4_core__mcbsp1,
605 &omap2420_l4_core__mcbsp2,
Tony Lindgrenad1b6662012-05-08 17:23:33 -0600606 &omap2420_l4_core__msdi1,
Paul Walmsleye9b0a2f2012-09-23 17:28:25 -0600607 &omap2xxx_l4_core__rng,
Paul Walmsleyf32bd772012-05-08 11:34:28 -0600608 &omap2420_l4_core__hdq1w,
Vaibhav Hiremathc8d82ff2012-05-08 11:34:30 -0600609 &omap2420_l4_wkup__counter_32k,
Afzal Mohammed49484a62012-09-23 17:28:24 -0600610 &omap2420_l3__gpmc,
Paul Walmsley02bfc032009-09-03 20:14:05 +0300611 NULL,
612};
613
Paul Walmsley73591542010-02-22 22:09:32 -0700614int __init omap2420_hwmod_init(void)
615{
Kevin Hilman9ebfd282012-06-18 12:12:23 -0600616 omap_hwmod_init();
Paul Walmsley0a78c5c2012-04-19 04:04:31 -0600617 return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
Paul Walmsley73591542010-02-22 22:09:32 -0700618}