blob: 950a838757c4fa7c76eb1df448e38d07bdfc4c6a [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Buesch060210f2009-01-25 15:49:59 +01007 Copyright (c) 2005-2009 Michael Buesch <mb@bu3sch.de>
Michael Buesche4d6b792007-09-18 15:39:42 -04008 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
10
Albert Herranz3dbba8e2009-09-10 19:34:49 +020011 SDIO support
12 Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
13
Michael Buesche4d6b792007-09-18 15:39:42 -040014 Some parts of the code in this file are derived from the ipw2200
15 driver Copyright(c) 2003 - 2004 Intel Corporation.
16
17 This program is free software; you can redistribute it and/or modify
18 it under the terms of the GNU General Public License as published by
19 the Free Software Foundation; either version 2 of the License, or
20 (at your option) any later version.
21
22 This program is distributed in the hope that it will be useful,
23 but WITHOUT ANY WARRANTY; without even the implied warranty of
24 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 GNU General Public License for more details.
26
27 You should have received a copy of the GNU General Public License
28 along with this program; see the file COPYING. If not, write to
29 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
30 Boston, MA 02110-1301, USA.
31
32*/
33
34#include <linux/delay.h>
35#include <linux/init.h>
36#include <linux/moduleparam.h>
37#include <linux/if_arp.h>
38#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040039#include <linux/firmware.h>
40#include <linux/wireless.h>
41#include <linux/workqueue.h>
42#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080043#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040044#include <linux/dma-mapping.h>
45#include <asm/unaligned.h>
46
47#include "b43.h"
48#include "main.h"
49#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020050#include "phy_common.h"
51#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020052#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040053#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010054#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040055#include "sysfs.h"
56#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040057#include "lo.h"
58#include "pcmcia.h"
Albert Herranz3dbba8e2009-09-10 19:34:49 +020059#include "sdio.h"
60#include <linux/mmc/sdio_func.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040061
62MODULE_DESCRIPTION("Broadcom B43 wireless driver");
63MODULE_AUTHOR("Martin Langer");
64MODULE_AUTHOR("Stefano Brivio");
65MODULE_AUTHOR("Michael Buesch");
Gábor Stefanik0136e512009-08-28 22:32:17 +020066MODULE_AUTHOR("Gábor Stefanik");
Michael Buesche4d6b792007-09-18 15:39:42 -040067MODULE_LICENSE("GPL");
68
Michael Buesch9c7d99d2008-02-09 10:23:49 +010069MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
70
Michael Buesche4d6b792007-09-18 15:39:42 -040071
72static int modparam_bad_frames_preempt;
73module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
74MODULE_PARM_DESC(bad_frames_preempt,
75 "enable(1) / disable(0) Bad Frames Preemption");
76
Michael Buesche4d6b792007-09-18 15:39:42 -040077static char modparam_fwpostfix[16];
78module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
79MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
80
Michael Buesche4d6b792007-09-18 15:39:42 -040081static int modparam_hwpctl;
82module_param_named(hwpctl, modparam_hwpctl, int, 0444);
83MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
84
85static int modparam_nohwcrypt;
86module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
87MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
88
gregor kowski035d0242009-08-19 22:35:45 +020089static int modparam_hwtkip;
90module_param_named(hwtkip, modparam_hwtkip, int, 0444);
91MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
92
Michael Buesch403a3a12009-06-08 21:04:57 +020093static int modparam_qos = 1;
94module_param_named(qos, modparam_qos, int, 0444);
Michael Buesche6f5b932008-03-05 21:18:49 +010095MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
96
Michael Buesch1855ba72008-04-18 20:51:41 +020097static int modparam_btcoex = 1;
98module_param_named(btcoex, modparam_btcoex, int, 0444);
Gábor Stefanikc71dbd32009-08-28 22:34:21 +020099MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
Michael Buesch1855ba72008-04-18 20:51:41 +0200100
Michael Buesch060210f2009-01-25 15:49:59 +0100101int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
102module_param_named(verbose, b43_modparam_verbose, int, 0644);
103MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
104
Michael Buesche6f5b932008-03-05 21:18:49 +0100105
Michael Buesche4d6b792007-09-18 15:39:42 -0400106static const struct ssb_device_id b43_ssb_tbl[] = {
107 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
108 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
109 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
110 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
111 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +0100112 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Larry Finger013978b2007-11-26 10:29:47 -0600113 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100114 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100115 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400116 SSB_DEVTABLE_END
117};
118
119MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
120
121/* Channel and ratetables are shared for all devices.
122 * They can't be const, because ieee80211 puts some precalculated
123 * data in there. This data is the same for all devices, so we don't
124 * get concurrency issues */
125#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100126 { \
127 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
128 .hw_value = (_rateid), \
129 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400130 }
Johannes Berg8318d782008-01-24 19:38:38 +0100131
132/*
133 * NOTE: When changing this, sync with xmit.c's
134 * b43_plcp_get_bitrate_idx_* functions!
135 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400136static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100137 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
138 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
139 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
140 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
141 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
142 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
143 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
144 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
145 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
146 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
147 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
148 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400149};
150
151#define b43_a_ratetable (__b43_ratetable + 4)
152#define b43_a_ratetable_size 8
153#define b43_b_ratetable (__b43_ratetable + 0)
154#define b43_b_ratetable_size 4
155#define b43_g_ratetable (__b43_ratetable + 0)
156#define b43_g_ratetable_size 12
157
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100158#define CHAN4G(_channel, _freq, _flags) { \
159 .band = IEEE80211_BAND_2GHZ, \
160 .center_freq = (_freq), \
161 .hw_value = (_channel), \
162 .flags = (_flags), \
163 .max_antenna_gain = 0, \
164 .max_power = 30, \
165}
Michael Buesch96c755a2008-01-06 00:09:46 +0100166static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100167 CHAN4G(1, 2412, 0),
168 CHAN4G(2, 2417, 0),
169 CHAN4G(3, 2422, 0),
170 CHAN4G(4, 2427, 0),
171 CHAN4G(5, 2432, 0),
172 CHAN4G(6, 2437, 0),
173 CHAN4G(7, 2442, 0),
174 CHAN4G(8, 2447, 0),
175 CHAN4G(9, 2452, 0),
176 CHAN4G(10, 2457, 0),
177 CHAN4G(11, 2462, 0),
178 CHAN4G(12, 2467, 0),
179 CHAN4G(13, 2472, 0),
180 CHAN4G(14, 2484, 0),
181};
182#undef CHAN4G
183
184#define CHAN5G(_channel, _flags) { \
185 .band = IEEE80211_BAND_5GHZ, \
186 .center_freq = 5000 + (5 * (_channel)), \
187 .hw_value = (_channel), \
188 .flags = (_flags), \
189 .max_antenna_gain = 0, \
190 .max_power = 30, \
191}
192static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
193 CHAN5G(32, 0), CHAN5G(34, 0),
194 CHAN5G(36, 0), CHAN5G(38, 0),
195 CHAN5G(40, 0), CHAN5G(42, 0),
196 CHAN5G(44, 0), CHAN5G(46, 0),
197 CHAN5G(48, 0), CHAN5G(50, 0),
198 CHAN5G(52, 0), CHAN5G(54, 0),
199 CHAN5G(56, 0), CHAN5G(58, 0),
200 CHAN5G(60, 0), CHAN5G(62, 0),
201 CHAN5G(64, 0), CHAN5G(66, 0),
202 CHAN5G(68, 0), CHAN5G(70, 0),
203 CHAN5G(72, 0), CHAN5G(74, 0),
204 CHAN5G(76, 0), CHAN5G(78, 0),
205 CHAN5G(80, 0), CHAN5G(82, 0),
206 CHAN5G(84, 0), CHAN5G(86, 0),
207 CHAN5G(88, 0), CHAN5G(90, 0),
208 CHAN5G(92, 0), CHAN5G(94, 0),
209 CHAN5G(96, 0), CHAN5G(98, 0),
210 CHAN5G(100, 0), CHAN5G(102, 0),
211 CHAN5G(104, 0), CHAN5G(106, 0),
212 CHAN5G(108, 0), CHAN5G(110, 0),
213 CHAN5G(112, 0), CHAN5G(114, 0),
214 CHAN5G(116, 0), CHAN5G(118, 0),
215 CHAN5G(120, 0), CHAN5G(122, 0),
216 CHAN5G(124, 0), CHAN5G(126, 0),
217 CHAN5G(128, 0), CHAN5G(130, 0),
218 CHAN5G(132, 0), CHAN5G(134, 0),
219 CHAN5G(136, 0), CHAN5G(138, 0),
220 CHAN5G(140, 0), CHAN5G(142, 0),
221 CHAN5G(144, 0), CHAN5G(145, 0),
222 CHAN5G(146, 0), CHAN5G(147, 0),
223 CHAN5G(148, 0), CHAN5G(149, 0),
224 CHAN5G(150, 0), CHAN5G(151, 0),
225 CHAN5G(152, 0), CHAN5G(153, 0),
226 CHAN5G(154, 0), CHAN5G(155, 0),
227 CHAN5G(156, 0), CHAN5G(157, 0),
228 CHAN5G(158, 0), CHAN5G(159, 0),
229 CHAN5G(160, 0), CHAN5G(161, 0),
230 CHAN5G(162, 0), CHAN5G(163, 0),
231 CHAN5G(164, 0), CHAN5G(165, 0),
232 CHAN5G(166, 0), CHAN5G(168, 0),
233 CHAN5G(170, 0), CHAN5G(172, 0),
234 CHAN5G(174, 0), CHAN5G(176, 0),
235 CHAN5G(178, 0), CHAN5G(180, 0),
236 CHAN5G(182, 0), CHAN5G(184, 0),
237 CHAN5G(186, 0), CHAN5G(188, 0),
238 CHAN5G(190, 0), CHAN5G(192, 0),
239 CHAN5G(194, 0), CHAN5G(196, 0),
240 CHAN5G(198, 0), CHAN5G(200, 0),
241 CHAN5G(202, 0), CHAN5G(204, 0),
242 CHAN5G(206, 0), CHAN5G(208, 0),
243 CHAN5G(210, 0), CHAN5G(212, 0),
244 CHAN5G(214, 0), CHAN5G(216, 0),
245 CHAN5G(218, 0), CHAN5G(220, 0),
246 CHAN5G(222, 0), CHAN5G(224, 0),
247 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400248};
249
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100250static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
251 CHAN5G(34, 0), CHAN5G(36, 0),
252 CHAN5G(38, 0), CHAN5G(40, 0),
253 CHAN5G(42, 0), CHAN5G(44, 0),
254 CHAN5G(46, 0), CHAN5G(48, 0),
255 CHAN5G(52, 0), CHAN5G(56, 0),
256 CHAN5G(60, 0), CHAN5G(64, 0),
257 CHAN5G(100, 0), CHAN5G(104, 0),
258 CHAN5G(108, 0), CHAN5G(112, 0),
259 CHAN5G(116, 0), CHAN5G(120, 0),
260 CHAN5G(124, 0), CHAN5G(128, 0),
261 CHAN5G(132, 0), CHAN5G(136, 0),
262 CHAN5G(140, 0), CHAN5G(149, 0),
263 CHAN5G(153, 0), CHAN5G(157, 0),
264 CHAN5G(161, 0), CHAN5G(165, 0),
265 CHAN5G(184, 0), CHAN5G(188, 0),
266 CHAN5G(192, 0), CHAN5G(196, 0),
267 CHAN5G(200, 0), CHAN5G(204, 0),
268 CHAN5G(208, 0), CHAN5G(212, 0),
269 CHAN5G(216, 0),
270};
271#undef CHAN5G
272
273static struct ieee80211_supported_band b43_band_5GHz_nphy = {
274 .band = IEEE80211_BAND_5GHZ,
275 .channels = b43_5ghz_nphy_chantable,
276 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
277 .bitrates = b43_a_ratetable,
278 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400279};
Johannes Berg8318d782008-01-24 19:38:38 +0100280
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100281static struct ieee80211_supported_band b43_band_5GHz_aphy = {
282 .band = IEEE80211_BAND_5GHZ,
283 .channels = b43_5ghz_aphy_chantable,
284 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
285 .bitrates = b43_a_ratetable,
286 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100287};
Michael Buesche4d6b792007-09-18 15:39:42 -0400288
Johannes Berg8318d782008-01-24 19:38:38 +0100289static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100290 .band = IEEE80211_BAND_2GHZ,
291 .channels = b43_2ghz_chantable,
292 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
293 .bitrates = b43_g_ratetable,
294 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100295};
296
Michael Buesche4d6b792007-09-18 15:39:42 -0400297static void b43_wireless_core_exit(struct b43_wldev *dev);
298static int b43_wireless_core_init(struct b43_wldev *dev);
Michael Buesch36dbd952009-09-04 22:51:29 +0200299static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
Michael Buesche4d6b792007-09-18 15:39:42 -0400300static int b43_wireless_core_start(struct b43_wldev *dev);
301
302static int b43_ratelimit(struct b43_wl *wl)
303{
304 if (!wl || !wl->current_dev)
305 return 1;
306 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
307 return 1;
308 /* We are up and running.
309 * Ratelimit the messages to avoid DoS over the net. */
310 return net_ratelimit();
311}
312
313void b43info(struct b43_wl *wl, const char *fmt, ...)
314{
315 va_list args;
316
Michael Buesch060210f2009-01-25 15:49:59 +0100317 if (b43_modparam_verbose < B43_VERBOSITY_INFO)
318 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400319 if (!b43_ratelimit(wl))
320 return;
321 va_start(args, fmt);
322 printk(KERN_INFO "b43-%s: ",
323 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
324 vprintk(fmt, args);
325 va_end(args);
326}
327
328void b43err(struct b43_wl *wl, const char *fmt, ...)
329{
330 va_list args;
331
Michael Buesch060210f2009-01-25 15:49:59 +0100332 if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
333 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400334 if (!b43_ratelimit(wl))
335 return;
336 va_start(args, fmt);
337 printk(KERN_ERR "b43-%s ERROR: ",
338 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
339 vprintk(fmt, args);
340 va_end(args);
341}
342
343void b43warn(struct b43_wl *wl, const char *fmt, ...)
344{
345 va_list args;
346
Michael Buesch060210f2009-01-25 15:49:59 +0100347 if (b43_modparam_verbose < B43_VERBOSITY_WARN)
348 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400349 if (!b43_ratelimit(wl))
350 return;
351 va_start(args, fmt);
352 printk(KERN_WARNING "b43-%s warning: ",
353 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
354 vprintk(fmt, args);
355 va_end(args);
356}
357
Michael Buesche4d6b792007-09-18 15:39:42 -0400358void b43dbg(struct b43_wl *wl, const char *fmt, ...)
359{
360 va_list args;
361
Michael Buesch060210f2009-01-25 15:49:59 +0100362 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
363 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400364 va_start(args, fmt);
365 printk(KERN_DEBUG "b43-%s debug: ",
366 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
367 vprintk(fmt, args);
368 va_end(args);
369}
Michael Buesche4d6b792007-09-18 15:39:42 -0400370
371static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
372{
373 u32 macctl;
374
375 B43_WARN_ON(offset % 4 != 0);
376
377 macctl = b43_read32(dev, B43_MMIO_MACCTL);
378 if (macctl & B43_MACCTL_BE)
379 val = swab32(val);
380
381 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
382 mmiowb();
383 b43_write32(dev, B43_MMIO_RAM_DATA, val);
384}
385
Michael Buesch280d0e12007-12-26 18:26:17 +0100386static inline void b43_shm_control_word(struct b43_wldev *dev,
387 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400388{
389 u32 control;
390
391 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400392 control = routing;
393 control <<= 16;
394 control |= offset;
395 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
396}
397
Michael Buesch69eddc82009-09-04 22:57:26 +0200398u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400399{
400 u32 ret;
401
402 if (routing == B43_SHM_SHARED) {
403 B43_WARN_ON(offset & 0x0001);
404 if (offset & 0x0003) {
405 /* Unaligned access */
406 b43_shm_control_word(dev, routing, offset >> 2);
407 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
Michael Buesche4d6b792007-09-18 15:39:42 -0400408 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200409 ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400410
Michael Buesch280d0e12007-12-26 18:26:17 +0100411 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400412 }
413 offset >>= 2;
414 }
415 b43_shm_control_word(dev, routing, offset);
416 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100417out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200418 return ret;
419}
420
Michael Buesch69eddc82009-09-04 22:57:26 +0200421u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400422{
423 u16 ret;
424
425 if (routing == B43_SHM_SHARED) {
426 B43_WARN_ON(offset & 0x0001);
427 if (offset & 0x0003) {
428 /* Unaligned access */
429 b43_shm_control_word(dev, routing, offset >> 2);
430 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
431
Michael Buesch280d0e12007-12-26 18:26:17 +0100432 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400433 }
434 offset >>= 2;
435 }
436 b43_shm_control_word(dev, routing, offset);
437 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100438out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200439 return ret;
440}
441
Michael Buesch69eddc82009-09-04 22:57:26 +0200442void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400443{
444 if (routing == B43_SHM_SHARED) {
445 B43_WARN_ON(offset & 0x0001);
446 if (offset & 0x0003) {
447 /* Unaligned access */
448 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400449 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200450 value & 0xFFFF);
Michael Buesche4d6b792007-09-18 15:39:42 -0400451 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200452 b43_write16(dev, B43_MMIO_SHM_DATA,
453 (value >> 16) & 0xFFFF);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200454 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400455 }
456 offset >>= 2;
457 }
458 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400459 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200460}
461
Michael Buesch69eddc82009-09-04 22:57:26 +0200462void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
Michael Buesch6bbc3212008-06-19 19:33:51 +0200463{
464 if (routing == B43_SHM_SHARED) {
465 B43_WARN_ON(offset & 0x0001);
466 if (offset & 0x0003) {
467 /* Unaligned access */
468 b43_shm_control_word(dev, routing, offset >> 2);
469 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
470 return;
471 }
472 offset >>= 2;
473 }
474 b43_shm_control_word(dev, routing, offset);
475 b43_write16(dev, B43_MMIO_SHM_DATA, value);
476}
477
Michael Buesche4d6b792007-09-18 15:39:42 -0400478/* Read HostFlags */
John Daiker99da1852009-02-24 02:16:42 -0800479u64 b43_hf_read(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400480{
Michael Buesch35f0d352008-02-13 14:31:08 +0100481 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400482
483 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
484 ret <<= 16;
Michael Buesch35f0d352008-02-13 14:31:08 +0100485 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
486 ret <<= 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400487 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
488
489 return ret;
490}
491
492/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100493void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400494{
Michael Buesch35f0d352008-02-13 14:31:08 +0100495 u16 lo, mi, hi;
496
497 lo = (value & 0x00000000FFFFULL);
498 mi = (value & 0x0000FFFF0000ULL) >> 16;
499 hi = (value & 0xFFFF00000000ULL) >> 32;
500 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
501 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
502 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400503}
504
Michael Buesch403a3a12009-06-08 21:04:57 +0200505/* Read the firmware capabilities bitmask (Opensource firmware only) */
506static u16 b43_fwcapa_read(struct b43_wldev *dev)
507{
508 B43_WARN_ON(!dev->fw.opensource);
509 return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
510}
511
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100512void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400513{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100514 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400515
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100516 B43_WARN_ON(dev->dev->id.revision < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400517
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100518 /* The hardware guarantees us an atomic read, if we
519 * read the low register first. */
520 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
521 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400522
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100523 *tsf = high;
524 *tsf <<= 32;
525 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400526}
527
528static void b43_time_lock(struct b43_wldev *dev)
529{
530 u32 macctl;
531
532 macctl = b43_read32(dev, B43_MMIO_MACCTL);
533 macctl |= B43_MACCTL_TBTTHOLD;
534 b43_write32(dev, B43_MMIO_MACCTL, macctl);
535 /* Commit the write */
536 b43_read32(dev, B43_MMIO_MACCTL);
537}
538
539static void b43_time_unlock(struct b43_wldev *dev)
540{
541 u32 macctl;
542
543 macctl = b43_read32(dev, B43_MMIO_MACCTL);
544 macctl &= ~B43_MACCTL_TBTTHOLD;
545 b43_write32(dev, B43_MMIO_MACCTL, macctl);
546 /* Commit the write */
547 b43_read32(dev, B43_MMIO_MACCTL);
548}
549
550static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
551{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100552 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400553
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100554 B43_WARN_ON(dev->dev->id.revision < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400555
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100556 low = tsf;
557 high = (tsf >> 32);
558 /* The hardware guarantees us an atomic write, if we
559 * write the low register first. */
560 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
561 mmiowb();
562 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
563 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400564}
565
566void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
567{
568 b43_time_lock(dev);
569 b43_tsf_write_locked(dev, tsf);
570 b43_time_unlock(dev);
571}
572
573static
John Daiker99da1852009-02-24 02:16:42 -0800574void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
Michael Buesche4d6b792007-09-18 15:39:42 -0400575{
576 static const u8 zero_addr[ETH_ALEN] = { 0 };
577 u16 data;
578
579 if (!mac)
580 mac = zero_addr;
581
582 offset |= 0x0020;
583 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
584
585 data = mac[0];
586 data |= mac[1] << 8;
587 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
588 data = mac[2];
589 data |= mac[3] << 8;
590 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
591 data = mac[4];
592 data |= mac[5] << 8;
593 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
594}
595
596static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
597{
598 const u8 *mac;
599 const u8 *bssid;
600 u8 mac_bssid[ETH_ALEN * 2];
601 int i;
602 u32 tmp;
603
604 bssid = dev->wl->bssid;
605 mac = dev->wl->mac_addr;
606
607 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
608
609 memcpy(mac_bssid, mac, ETH_ALEN);
610 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
611
612 /* Write our MAC address and BSSID to template ram */
613 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
614 tmp = (u32) (mac_bssid[i + 0]);
615 tmp |= (u32) (mac_bssid[i + 1]) << 8;
616 tmp |= (u32) (mac_bssid[i + 2]) << 16;
617 tmp |= (u32) (mac_bssid[i + 3]) << 24;
618 b43_ram_write(dev, 0x20 + i, tmp);
619 }
620}
621
Johannes Berg4150c572007-09-17 01:29:23 -0400622static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400623{
Michael Buesche4d6b792007-09-18 15:39:42 -0400624 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400625 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400626}
627
628static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
629{
630 /* slot_time is in usec. */
631 if (dev->phy.type != B43_PHYTYPE_G)
632 return;
633 b43_write16(dev, 0x684, 510 + slot_time);
634 b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
635}
636
637static void b43_short_slot_timing_enable(struct b43_wldev *dev)
638{
639 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400640}
641
642static void b43_short_slot_timing_disable(struct b43_wldev *dev)
643{
644 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400645}
646
Michael Buesche4d6b792007-09-18 15:39:42 -0400647/* DummyTransmission function, as documented on
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200648 * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
Michael Buesche4d6b792007-09-18 15:39:42 -0400649 */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200650void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
Michael Buesche4d6b792007-09-18 15:39:42 -0400651{
652 struct b43_phy *phy = &dev->phy;
653 unsigned int i, max_loop;
654 u16 value;
655 u32 buffer[5] = {
656 0x00000000,
657 0x00D40000,
658 0x00000000,
659 0x01000000,
660 0x00000000,
661 };
662
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200663 if (ofdm) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400664 max_loop = 0x1E;
665 buffer[0] = 0x000201CC;
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200666 } else {
Michael Buesche4d6b792007-09-18 15:39:42 -0400667 max_loop = 0xFA;
668 buffer[0] = 0x000B846E;
Michael Buesche4d6b792007-09-18 15:39:42 -0400669 }
670
671 for (i = 0; i < 5; i++)
672 b43_ram_write(dev, i * 4, buffer[i]);
673
Michael Buesche4d6b792007-09-18 15:39:42 -0400674 b43_write16(dev, 0x0568, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200675 if (dev->dev->id.revision < 11)
676 b43_write16(dev, 0x07C0, 0x0000);
677 else
678 b43_write16(dev, 0x07C0, 0x0100);
679 value = (ofdm ? 0x41 : 0x40);
Michael Buesche4d6b792007-09-18 15:39:42 -0400680 b43_write16(dev, 0x050C, value);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200681 if ((phy->type == B43_PHYTYPE_N) || (phy->type == B43_PHYTYPE_LP))
682 b43_write16(dev, 0x0514, 0x1A02);
Michael Buesche4d6b792007-09-18 15:39:42 -0400683 b43_write16(dev, 0x0508, 0x0000);
684 b43_write16(dev, 0x050A, 0x0000);
685 b43_write16(dev, 0x054C, 0x0000);
686 b43_write16(dev, 0x056A, 0x0014);
687 b43_write16(dev, 0x0568, 0x0826);
688 b43_write16(dev, 0x0500, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200689 if (!pa_on && (phy->type == B43_PHYTYPE_N)) {
690 //SPEC TODO
691 }
692
693 switch (phy->type) {
694 case B43_PHYTYPE_N:
695 b43_write16(dev, 0x0502, 0x00D0);
696 break;
697 case B43_PHYTYPE_LP:
698 b43_write16(dev, 0x0502, 0x0050);
699 break;
700 default:
701 b43_write16(dev, 0x0502, 0x0030);
702 }
Michael Buesche4d6b792007-09-18 15:39:42 -0400703
704 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
705 b43_radio_write16(dev, 0x0051, 0x0017);
706 for (i = 0x00; i < max_loop; i++) {
707 value = b43_read16(dev, 0x050E);
708 if (value & 0x0080)
709 break;
710 udelay(10);
711 }
712 for (i = 0x00; i < 0x0A; i++) {
713 value = b43_read16(dev, 0x050E);
714 if (value & 0x0400)
715 break;
716 udelay(10);
717 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500718 for (i = 0x00; i < 0x19; i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400719 value = b43_read16(dev, 0x0690);
720 if (!(value & 0x0100))
721 break;
722 udelay(10);
723 }
724 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
725 b43_radio_write16(dev, 0x0051, 0x0037);
726}
727
728static void key_write(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -0800729 u8 index, u8 algorithm, const u8 *key)
Michael Buesche4d6b792007-09-18 15:39:42 -0400730{
731 unsigned int i;
732 u32 offset;
733 u16 value;
734 u16 kidx;
735
736 /* Key index/algo block */
737 kidx = b43_kidx_to_fw(dev, index);
738 value = ((kidx << 4) | algorithm);
739 b43_shm_write16(dev, B43_SHM_SHARED,
740 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
741
742 /* Write the key to the Key Table Pointer offset */
743 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
744 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
745 value = key[i];
746 value |= (u16) (key[i + 1]) << 8;
747 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
748 }
749}
750
John Daiker99da1852009-02-24 02:16:42 -0800751static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400752{
753 u32 addrtmp[2] = { 0, 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200754 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400755
756 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200757 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400758
Michael Buesch66d2d082009-08-06 10:36:50 +0200759 B43_WARN_ON(index < pairwise_keys_start);
760 /* We have four default TX keys and possibly four default RX keys.
Michael Buesche4d6b792007-09-18 15:39:42 -0400761 * Physical mac 0 is mapped to physical key 4 or 8, depending
762 * on the firmware version.
763 * So we must adjust the index here.
764 */
Michael Buesch66d2d082009-08-06 10:36:50 +0200765 index -= pairwise_keys_start;
766 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400767
768 if (addr) {
769 addrtmp[0] = addr[0];
770 addrtmp[0] |= ((u32) (addr[1]) << 8);
771 addrtmp[0] |= ((u32) (addr[2]) << 16);
772 addrtmp[0] |= ((u32) (addr[3]) << 24);
773 addrtmp[1] = addr[4];
774 addrtmp[1] |= ((u32) (addr[5]) << 8);
775 }
776
Michael Buesch66d2d082009-08-06 10:36:50 +0200777 /* Receive match transmitter address (RCMTA) mechanism */
778 b43_shm_write32(dev, B43_SHM_RCMTA,
779 (index * 2) + 0, addrtmp[0]);
780 b43_shm_write16(dev, B43_SHM_RCMTA,
781 (index * 2) + 1, addrtmp[1]);
Michael Buesche4d6b792007-09-18 15:39:42 -0400782}
783
gregor kowski035d0242009-08-19 22:35:45 +0200784/* The ucode will use phase1 key with TEK key to decrypt rx packets.
785 * When a packet is received, the iv32 is checked.
786 * - if it doesn't the packet is returned without modification (and software
787 * decryption can be done). That's what happen when iv16 wrap.
788 * - if it does, the rc4 key is computed, and decryption is tried.
789 * Either it will success and B43_RX_MAC_DEC is returned,
790 * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
791 * and the packet is not usable (it got modified by the ucode).
792 * So in order to never have B43_RX_MAC_DECERR, we should provide
793 * a iv32 and phase1key that match. Because we drop packets in case of
794 * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
795 * packets will be lost without higher layer knowing (ie no resync possible
796 * until next wrap).
797 *
798 * NOTE : this should support 50 key like RCMTA because
799 * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
800 */
801static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
802 u16 *phase1key)
803{
804 unsigned int i;
805 u32 offset;
806 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
807
808 if (!modparam_hwtkip)
809 return;
810
811 if (b43_new_kidx_api(dev))
812 pairwise_keys_start = B43_NR_GROUP_KEYS;
813
814 B43_WARN_ON(index < pairwise_keys_start);
815 /* We have four default TX keys and possibly four default RX keys.
816 * Physical mac 0 is mapped to physical key 4 or 8, depending
817 * on the firmware version.
818 * So we must adjust the index here.
819 */
820 index -= pairwise_keys_start;
821 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
822
823 if (b43_debug(dev, B43_DBG_KEYS)) {
824 b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
825 index, iv32);
826 }
827 /* Write the key to the RX tkip shared mem */
828 offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
829 for (i = 0; i < 10; i += 2) {
830 b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
831 phase1key ? phase1key[i / 2] : 0);
832 }
833 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
834 b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
835}
836
837static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
838 struct ieee80211_key_conf *keyconf, const u8 *addr,
839 u32 iv32, u16 *phase1key)
840{
841 struct b43_wl *wl = hw_to_b43_wl(hw);
842 struct b43_wldev *dev;
843 int index = keyconf->hw_key_idx;
844
845 if (B43_WARN_ON(!modparam_hwtkip))
846 return;
847
848 mutex_lock(&wl->mutex);
849
850 dev = wl->current_dev;
851 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
852 goto out_unlock;
853
854 keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
855
856 rx_tkip_phase1_write(dev, index, iv32, phase1key);
857 keymac_write(dev, index, addr);
858
859out_unlock:
860 mutex_unlock(&wl->mutex);
861}
862
Michael Buesche4d6b792007-09-18 15:39:42 -0400863static void do_key_write(struct b43_wldev *dev,
864 u8 index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800865 const u8 *key, size_t key_len, const u8 *mac_addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400866{
867 u8 buf[B43_SEC_KEYSIZE] = { 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200868 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400869
870 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200871 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400872
Michael Buesch66d2d082009-08-06 10:36:50 +0200873 B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400874 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
875
Michael Buesch66d2d082009-08-06 10:36:50 +0200876 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400877 keymac_write(dev, index, NULL); /* First zero out mac. */
gregor kowski035d0242009-08-19 22:35:45 +0200878 if (algorithm == B43_SEC_ALGO_TKIP) {
879 /*
880 * We should provide an initial iv32, phase1key pair.
881 * We could start with iv32=0 and compute the corresponding
882 * phase1key, but this means calling ieee80211_get_tkip_key
883 * with a fake skb (or export other tkip function).
884 * Because we are lazy we hope iv32 won't start with
885 * 0xffffffff and let's b43_op_update_tkip_key provide a
886 * correct pair.
887 */
888 rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
889 } else if (index >= pairwise_keys_start) /* clear it */
890 rx_tkip_phase1_write(dev, index, 0, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -0400891 if (key)
892 memcpy(buf, key, key_len);
893 key_write(dev, index, algorithm, buf);
Michael Buesch66d2d082009-08-06 10:36:50 +0200894 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400895 keymac_write(dev, index, mac_addr);
896
897 dev->key[index].algorithm = algorithm;
898}
899
900static int b43_key_write(struct b43_wldev *dev,
901 int index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800902 const u8 *key, size_t key_len,
903 const u8 *mac_addr,
Michael Buesche4d6b792007-09-18 15:39:42 -0400904 struct ieee80211_key_conf *keyconf)
905{
906 int i;
Michael Buesch66d2d082009-08-06 10:36:50 +0200907 int pairwise_keys_start;
Michael Buesche4d6b792007-09-18 15:39:42 -0400908
gregor kowski035d0242009-08-19 22:35:45 +0200909 /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
910 * - Temporal Encryption Key (128 bits)
911 * - Temporal Authenticator Tx MIC Key (64 bits)
912 * - Temporal Authenticator Rx MIC Key (64 bits)
913 *
914 * Hardware only store TEK
915 */
916 if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
917 key_len = 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400918 if (key_len > B43_SEC_KEYSIZE)
919 return -EINVAL;
Michael Buesch66d2d082009-08-06 10:36:50 +0200920 for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400921 /* Check that we don't already have this key. */
922 B43_WARN_ON(dev->key[i].keyconf == keyconf);
923 }
924 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100925 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400926 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200927 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400928 else
Michael Buesch66d2d082009-08-06 10:36:50 +0200929 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
930 for (i = pairwise_keys_start;
931 i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
932 i++) {
933 B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400934 if (!dev->key[i].keyconf) {
935 /* found empty */
936 index = i;
937 break;
938 }
939 }
940 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100941 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -0400942 return -ENOSPC;
943 }
944 } else
945 B43_WARN_ON(index > 3);
946
947 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
948 if ((index <= 3) && !b43_new_kidx_api(dev)) {
949 /* Default RX key */
950 B43_WARN_ON(mac_addr);
951 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
952 }
953 keyconf->hw_key_idx = index;
954 dev->key[index].keyconf = keyconf;
955
956 return 0;
957}
958
959static int b43_key_clear(struct b43_wldev *dev, int index)
960{
Michael Buesch66d2d082009-08-06 10:36:50 +0200961 if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
Michael Buesche4d6b792007-09-18 15:39:42 -0400962 return -EINVAL;
963 do_key_write(dev, index, B43_SEC_ALGO_NONE,
964 NULL, B43_SEC_KEYSIZE, NULL);
965 if ((index <= 3) && !b43_new_kidx_api(dev)) {
966 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
967 NULL, B43_SEC_KEYSIZE, NULL);
968 }
969 dev->key[index].keyconf = NULL;
970
971 return 0;
972}
973
974static void b43_clear_keys(struct b43_wldev *dev)
975{
Michael Buesch66d2d082009-08-06 10:36:50 +0200976 int i, count;
Michael Buesche4d6b792007-09-18 15:39:42 -0400977
Michael Buesch66d2d082009-08-06 10:36:50 +0200978 if (b43_new_kidx_api(dev))
979 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
980 else
981 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
982 for (i = 0; i < count; i++)
Michael Buesche4d6b792007-09-18 15:39:42 -0400983 b43_key_clear(dev, i);
984}
985
Michael Buesch9cf7f242008-12-19 20:24:30 +0100986static void b43_dump_keymemory(struct b43_wldev *dev)
987{
Michael Buesch66d2d082009-08-06 10:36:50 +0200988 unsigned int i, index, count, offset, pairwise_keys_start;
Michael Buesch9cf7f242008-12-19 20:24:30 +0100989 u8 mac[ETH_ALEN];
990 u16 algo;
991 u32 rcmta0;
992 u16 rcmta1;
993 u64 hf;
994 struct b43_key *key;
995
996 if (!b43_debug(dev, B43_DBG_KEYS))
997 return;
998
999 hf = b43_hf_read(dev);
1000 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
1001 !!(hf & B43_HF_USEDEFKEYS));
Michael Buesch66d2d082009-08-06 10:36:50 +02001002 if (b43_new_kidx_api(dev)) {
1003 pairwise_keys_start = B43_NR_GROUP_KEYS;
1004 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1005 } else {
1006 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
1007 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1008 }
1009 for (index = 0; index < count; index++) {
Michael Buesch9cf7f242008-12-19 20:24:30 +01001010 key = &(dev->key[index]);
1011 printk(KERN_DEBUG "Key slot %02u: %s",
1012 index, (key->keyconf == NULL) ? " " : "*");
1013 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
1014 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
1015 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1016 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1017 }
1018
1019 algo = b43_shm_read16(dev, B43_SHM_SHARED,
1020 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
1021 printk(" Algo: %04X/%02X", algo, key->algorithm);
1022
Michael Buesch66d2d082009-08-06 10:36:50 +02001023 if (index >= pairwise_keys_start) {
gregor kowski035d0242009-08-19 22:35:45 +02001024 if (key->algorithm == B43_SEC_ALGO_TKIP) {
1025 printk(" TKIP: ");
1026 offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
1027 for (i = 0; i < 14; i += 2) {
1028 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1029 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1030 }
1031 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01001032 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001033 ((index - pairwise_keys_start) * 2) + 0);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001034 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001035 ((index - pairwise_keys_start) * 2) + 1);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001036 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
1037 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
Johannes Berge91d8332009-07-15 17:21:41 +02001038 printk(" MAC: %pM", mac);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001039 } else
1040 printk(" DEFAULT KEY");
1041 printk("\n");
1042 }
1043}
1044
Michael Buesche4d6b792007-09-18 15:39:42 -04001045void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
1046{
1047 u32 macctl;
1048 u16 ucstat;
1049 bool hwps;
1050 bool awake;
1051 int i;
1052
1053 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1054 (ps_flags & B43_PS_DISABLED));
1055 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1056
1057 if (ps_flags & B43_PS_ENABLED) {
1058 hwps = 1;
1059 } else if (ps_flags & B43_PS_DISABLED) {
1060 hwps = 0;
1061 } else {
1062 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1063 // and thus is not an AP and we are associated, set bit 25
1064 }
1065 if (ps_flags & B43_PS_AWAKE) {
1066 awake = 1;
1067 } else if (ps_flags & B43_PS_ASLEEP) {
1068 awake = 0;
1069 } else {
1070 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1071 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1072 // successful, set bit26
1073 }
1074
1075/* FIXME: For now we force awake-on and hwps-off */
1076 hwps = 0;
1077 awake = 1;
1078
1079 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1080 if (hwps)
1081 macctl |= B43_MACCTL_HWPS;
1082 else
1083 macctl &= ~B43_MACCTL_HWPS;
1084 if (awake)
1085 macctl |= B43_MACCTL_AWAKE;
1086 else
1087 macctl &= ~B43_MACCTL_AWAKE;
1088 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1089 /* Commit write */
1090 b43_read32(dev, B43_MMIO_MACCTL);
1091 if (awake && dev->dev->id.revision >= 5) {
1092 /* Wait for the microcode to wake up. */
1093 for (i = 0; i < 100; i++) {
1094 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1095 B43_SHM_SH_UCODESTAT);
1096 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1097 break;
1098 udelay(10);
1099 }
1100 }
1101}
1102
Michael Buesche4d6b792007-09-18 15:39:42 -04001103void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
1104{
1105 u32 tmslow;
1106 u32 macctl;
1107
1108 flags |= B43_TMSLOW_PHYCLKEN;
1109 flags |= B43_TMSLOW_PHYRESET;
1110 ssb_device_enable(dev->dev, flags);
1111 msleep(2); /* Wait for the PLL to turn on. */
1112
1113 /* Now take the PHY out of Reset again */
1114 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
1115 tmslow |= SSB_TMSLOW_FGC;
1116 tmslow &= ~B43_TMSLOW_PHYRESET;
1117 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1118 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1119 msleep(1);
1120 tmslow &= ~SSB_TMSLOW_FGC;
1121 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1122 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1123 msleep(1);
1124
Michael Bueschfb111372008-09-02 13:00:34 +02001125 /* Turn Analog ON, but only if we already know the PHY-type.
1126 * This protects against very early setup where we don't know the
1127 * PHY-type, yet. wireless_core_reset will be called once again later,
1128 * when we know the PHY-type. */
1129 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001130 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001131
1132 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1133 macctl &= ~B43_MACCTL_GMODE;
1134 if (flags & B43_TMSLOW_GMODE)
1135 macctl |= B43_MACCTL_GMODE;
1136 macctl |= B43_MACCTL_IHR_ENABLED;
1137 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1138}
1139
1140static void handle_irq_transmit_status(struct b43_wldev *dev)
1141{
1142 u32 v0, v1;
1143 u16 tmp;
1144 struct b43_txstatus stat;
1145
1146 while (1) {
1147 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1148 if (!(v0 & 0x00000001))
1149 break;
1150 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1151
1152 stat.cookie = (v0 >> 16);
1153 stat.seq = (v1 & 0x0000FFFF);
1154 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1155 tmp = (v0 & 0x0000FFFF);
1156 stat.frame_count = ((tmp & 0xF000) >> 12);
1157 stat.rts_count = ((tmp & 0x0F00) >> 8);
1158 stat.supp_reason = ((tmp & 0x001C) >> 2);
1159 stat.pm_indicated = !!(tmp & 0x0080);
1160 stat.intermediate = !!(tmp & 0x0040);
1161 stat.for_ampdu = !!(tmp & 0x0020);
1162 stat.acked = !!(tmp & 0x0002);
1163
1164 b43_handle_txstatus(dev, &stat);
1165 }
1166}
1167
1168static void drain_txstatus_queue(struct b43_wldev *dev)
1169{
1170 u32 dummy;
1171
1172 if (dev->dev->id.revision < 5)
1173 return;
1174 /* Read all entries from the microcode TXstatus FIFO
1175 * and throw them away.
1176 */
1177 while (1) {
1178 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1179 if (!(dummy & 0x00000001))
1180 break;
1181 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1182 }
1183}
1184
1185static u32 b43_jssi_read(struct b43_wldev *dev)
1186{
1187 u32 val = 0;
1188
1189 val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
1190 val <<= 16;
1191 val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
1192
1193 return val;
1194}
1195
1196static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1197{
1198 b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
1199 b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
1200}
1201
1202static void b43_generate_noise_sample(struct b43_wldev *dev)
1203{
1204 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001205 b43_write32(dev, B43_MMIO_MACCMD,
1206 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001207}
1208
1209static void b43_calculate_link_quality(struct b43_wldev *dev)
1210{
1211 /* Top half of Link Quality calculation. */
1212
Michael Bueschef1a6282008-08-27 18:53:02 +02001213 if (dev->phy.type != B43_PHYTYPE_G)
1214 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001215 if (dev->noisecalc.calculation_running)
1216 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001217 dev->noisecalc.calculation_running = 1;
1218 dev->noisecalc.nr_samples = 0;
1219
1220 b43_generate_noise_sample(dev);
1221}
1222
1223static void handle_irq_noise(struct b43_wldev *dev)
1224{
Michael Bueschef1a6282008-08-27 18:53:02 +02001225 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001226 u16 tmp;
1227 u8 noise[4];
1228 u8 i, j;
1229 s32 average;
1230
1231 /* Bottom half of Link Quality calculation. */
1232
Michael Bueschef1a6282008-08-27 18:53:02 +02001233 if (dev->phy.type != B43_PHYTYPE_G)
1234 return;
1235
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001236 /* Possible race condition: It might be possible that the user
1237 * changed to a different channel in the meantime since we
1238 * started the calculation. We ignore that fact, since it's
1239 * not really that much of a problem. The background noise is
1240 * an estimation only anyway. Slightly wrong results will get damped
1241 * by the averaging of the 8 sample rounds. Additionally the
1242 * value is shortlived. So it will be replaced by the next noise
1243 * calculation round soon. */
1244
Michael Buesche4d6b792007-09-18 15:39:42 -04001245 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001246 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001247 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1248 noise[2] == 0x7F || noise[3] == 0x7F)
1249 goto generate_new;
1250
1251 /* Get the noise samples. */
1252 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1253 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001254 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1255 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1256 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1257 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001258 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1259 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1260 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1261 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1262 dev->noisecalc.nr_samples++;
1263 if (dev->noisecalc.nr_samples == 8) {
1264 /* Calculate the Link Quality by the noise samples. */
1265 average = 0;
1266 for (i = 0; i < 8; i++) {
1267 for (j = 0; j < 4; j++)
1268 average += dev->noisecalc.samples[i][j];
1269 }
1270 average /= (8 * 4);
1271 average *= 125;
1272 average += 64;
1273 average /= 128;
1274 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1275 tmp = (tmp / 128) & 0x1F;
1276 if (tmp >= 8)
1277 average += 2;
1278 else
1279 average -= 25;
1280 if (tmp == 8)
1281 average -= 72;
1282 else
1283 average -= 48;
1284
1285 dev->stats.link_noise = average;
Michael Buesche4d6b792007-09-18 15:39:42 -04001286 dev->noisecalc.calculation_running = 0;
1287 return;
1288 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001289generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001290 b43_generate_noise_sample(dev);
1291}
1292
1293static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1294{
Johannes Berg05c914f2008-09-11 00:01:58 +02001295 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001296 ///TODO: PS TBTT
1297 } else {
1298 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1299 b43_power_saving_ctl_bits(dev, 0);
1300 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001301 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001302 dev->dfq_valid = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04001303}
1304
1305static void handle_irq_atim_end(struct b43_wldev *dev)
1306{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001307 if (dev->dfq_valid) {
1308 b43_write32(dev, B43_MMIO_MACCMD,
1309 b43_read32(dev, B43_MMIO_MACCMD)
1310 | B43_MACCMD_DFQ_VALID);
1311 dev->dfq_valid = 0;
1312 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001313}
1314
1315static void handle_irq_pmq(struct b43_wldev *dev)
1316{
1317 u32 tmp;
1318
1319 //TODO: AP mode.
1320
1321 while (1) {
1322 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1323 if (!(tmp & 0x00000008))
1324 break;
1325 }
1326 /* 16bit write is odd, but correct. */
1327 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1328}
1329
1330static void b43_write_template_common(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -08001331 const u8 *data, u16 size,
Michael Buesche4d6b792007-09-18 15:39:42 -04001332 u16 ram_offset,
1333 u16 shm_size_offset, u8 rate)
1334{
1335 u32 i, tmp;
1336 struct b43_plcp_hdr4 plcp;
1337
1338 plcp.data = 0;
1339 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1340 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1341 ram_offset += sizeof(u32);
1342 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1343 * So leave the first two bytes of the next write blank.
1344 */
1345 tmp = (u32) (data[0]) << 16;
1346 tmp |= (u32) (data[1]) << 24;
1347 b43_ram_write(dev, ram_offset, tmp);
1348 ram_offset += sizeof(u32);
1349 for (i = 2; i < size; i += sizeof(u32)) {
1350 tmp = (u32) (data[i + 0]);
1351 if (i + 1 < size)
1352 tmp |= (u32) (data[i + 1]) << 8;
1353 if (i + 2 < size)
1354 tmp |= (u32) (data[i + 2]) << 16;
1355 if (i + 3 < size)
1356 tmp |= (u32) (data[i + 3]) << 24;
1357 b43_ram_write(dev, ram_offset + i - 2, tmp);
1358 }
1359 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1360 size + sizeof(struct b43_plcp_hdr6));
1361}
1362
Michael Buesch5042c502008-04-05 15:05:00 +02001363/* Check if the use of the antenna that ieee80211 told us to
1364 * use is possible. This will fall back to DEFAULT.
1365 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1366u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1367 u8 antenna_nr)
1368{
1369 u8 antenna_mask;
1370
1371 if (antenna_nr == 0) {
1372 /* Zero means "use default antenna". That's always OK. */
1373 return 0;
1374 }
1375
1376 /* Get the mask of available antennas. */
1377 if (dev->phy.gmode)
1378 antenna_mask = dev->dev->bus->sprom.ant_available_bg;
1379 else
1380 antenna_mask = dev->dev->bus->sprom.ant_available_a;
1381
1382 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1383 /* This antenna is not available. Fall back to default. */
1384 return 0;
1385 }
1386
1387 return antenna_nr;
1388}
1389
Michael Buesch5042c502008-04-05 15:05:00 +02001390/* Convert a b43 antenna number value to the PHY TX control value. */
1391static u16 b43_antenna_to_phyctl(int antenna)
1392{
1393 switch (antenna) {
1394 case B43_ANTENNA0:
1395 return B43_TXH_PHY_ANT0;
1396 case B43_ANTENNA1:
1397 return B43_TXH_PHY_ANT1;
1398 case B43_ANTENNA2:
1399 return B43_TXH_PHY_ANT2;
1400 case B43_ANTENNA3:
1401 return B43_TXH_PHY_ANT3;
Gábor Stefanik64e368b2009-08-27 22:49:49 +02001402 case B43_ANTENNA_AUTO0:
1403 case B43_ANTENNA_AUTO1:
Michael Buesch5042c502008-04-05 15:05:00 +02001404 return B43_TXH_PHY_ANT01AUTO;
1405 }
1406 B43_WARN_ON(1);
1407 return 0;
1408}
1409
Michael Buesche4d6b792007-09-18 15:39:42 -04001410static void b43_write_beacon_template(struct b43_wldev *dev,
1411 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001412 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001413{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001414 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001415 const struct ieee80211_mgmt *bcn;
1416 const u8 *ie;
1417 bool tim_found = 0;
Michael Buesch5042c502008-04-05 15:05:00 +02001418 unsigned int rate;
1419 u16 ctl;
1420 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001421 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001422
Michael Buesche66fee62007-12-26 17:47:10 +01001423 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1424 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001425 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001426 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001427
1428 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001429 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001430
Michael Buesch5042c502008-04-05 15:05:00 +02001431 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001432 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001433 antenna = b43_antenna_to_phyctl(antenna);
1434 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1435 /* We can't send beacons with short preamble. Would get PHY errors. */
1436 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1437 ctl &= ~B43_TXH_PHY_ANT;
1438 ctl &= ~B43_TXH_PHY_ENC;
1439 ctl |= antenna;
1440 if (b43_is_cck_rate(rate))
1441 ctl |= B43_TXH_PHY_ENC_CCK;
1442 else
1443 ctl |= B43_TXH_PHY_ENC_OFDM;
1444 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1445
Michael Buesche66fee62007-12-26 17:47:10 +01001446 /* Find the position of the TIM and the DTIM_period value
1447 * and write them to SHM. */
1448 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001449 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1450 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001451 uint8_t ie_id, ie_len;
1452
1453 ie_id = ie[i];
1454 ie_len = ie[i + 1];
1455 if (ie_id == 5) {
1456 u16 tim_position;
1457 u16 dtim_period;
1458 /* This is the TIM Information Element */
1459
1460 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001461 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001462 break;
1463 /* A valid TIM is at least 4 bytes long. */
1464 if (ie_len < 4)
1465 break;
1466 tim_found = 1;
1467
1468 tim_position = sizeof(struct b43_plcp_hdr6);
1469 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1470 tim_position += i;
1471
1472 dtim_period = ie[i + 3];
1473
1474 b43_shm_write16(dev, B43_SHM_SHARED,
1475 B43_SHM_SH_TIMBPOS, tim_position);
1476 b43_shm_write16(dev, B43_SHM_SHARED,
1477 B43_SHM_SH_DTIMPER, dtim_period);
1478 break;
1479 }
1480 i += ie_len + 2;
1481 }
1482 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001483 /*
1484 * If ucode wants to modify TIM do it behind the beacon, this
1485 * will happen, for example, when doing mesh networking.
1486 */
1487 b43_shm_write16(dev, B43_SHM_SHARED,
1488 B43_SHM_SH_TIMBPOS,
1489 len + sizeof(struct b43_plcp_hdr6));
1490 b43_shm_write16(dev, B43_SHM_SHARED,
1491 B43_SHM_SH_DTIMPER, 0);
1492 }
1493 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001494}
1495
Michael Buesch6b4bec012008-05-20 12:16:28 +02001496static void b43_upload_beacon0(struct b43_wldev *dev)
1497{
1498 struct b43_wl *wl = dev->wl;
1499
1500 if (wl->beacon0_uploaded)
1501 return;
1502 b43_write_beacon_template(dev, 0x68, 0x18);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001503 wl->beacon0_uploaded = 1;
1504}
1505
1506static void b43_upload_beacon1(struct b43_wldev *dev)
1507{
1508 struct b43_wl *wl = dev->wl;
1509
1510 if (wl->beacon1_uploaded)
1511 return;
1512 b43_write_beacon_template(dev, 0x468, 0x1A);
1513 wl->beacon1_uploaded = 1;
1514}
1515
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001516static void handle_irq_beacon(struct b43_wldev *dev)
1517{
1518 struct b43_wl *wl = dev->wl;
1519 u32 cmd, beacon0_valid, beacon1_valid;
1520
Johannes Berg05c914f2008-09-11 00:01:58 +02001521 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
1522 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001523 return;
1524
1525 /* This is the bottom half of the asynchronous beacon update. */
1526
1527 /* Ignore interrupt in the future. */
Michael Buesch13790722009-04-08 21:26:27 +02001528 dev->irq_mask &= ~B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001529
1530 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1531 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1532 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1533
1534 /* Schedule interrupt manually, if busy. */
1535 if (beacon0_valid && beacon1_valid) {
1536 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
Michael Buesch13790722009-04-08 21:26:27 +02001537 dev->irq_mask |= B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001538 return;
1539 }
1540
Michael Buesch6b4bec012008-05-20 12:16:28 +02001541 if (unlikely(wl->beacon_templates_virgin)) {
1542 /* We never uploaded a beacon before.
1543 * Upload both templates now, but only mark one valid. */
1544 wl->beacon_templates_virgin = 0;
1545 b43_upload_beacon0(dev);
1546 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001547 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1548 cmd |= B43_MACCMD_BEACON0_VALID;
1549 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001550 } else {
1551 if (!beacon0_valid) {
1552 b43_upload_beacon0(dev);
1553 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1554 cmd |= B43_MACCMD_BEACON0_VALID;
1555 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1556 } else if (!beacon1_valid) {
1557 b43_upload_beacon1(dev);
1558 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1559 cmd |= B43_MACCMD_BEACON1_VALID;
1560 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001561 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001562 }
1563}
1564
Michael Buesch36dbd952009-09-04 22:51:29 +02001565static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
1566{
1567 u32 old_irq_mask = dev->irq_mask;
1568
1569 /* update beacon right away or defer to irq */
1570 handle_irq_beacon(dev);
1571 if (old_irq_mask != dev->irq_mask) {
1572 /* The handler updated the IRQ mask. */
1573 B43_WARN_ON(!dev->irq_mask);
1574 if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
1575 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
1576 } else {
1577 /* Device interrupts are currently disabled. That means
1578 * we just ran the hardirq handler and scheduled the
1579 * IRQ thread. The thread will write the IRQ mask when
1580 * it finished, so there's nothing to do here. Writing
1581 * the mask _here_ would incorrectly re-enable IRQs. */
1582 }
1583 }
1584}
1585
Michael Buescha82d9922008-04-04 21:40:06 +02001586static void b43_beacon_update_trigger_work(struct work_struct *work)
1587{
1588 struct b43_wl *wl = container_of(work, struct b43_wl,
1589 beacon_update_trigger);
1590 struct b43_wldev *dev;
1591
1592 mutex_lock(&wl->mutex);
1593 dev = wl->current_dev;
1594 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001595 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
Michael Buesch36dbd952009-09-04 22:51:29 +02001596 /* wl->mutex is enough. */
1597 b43_do_beacon_update_trigger_work(dev);
1598 mmiowb();
1599 } else {
1600 spin_lock_irq(&wl->hardirq_lock);
1601 b43_do_beacon_update_trigger_work(dev);
1602 mmiowb();
1603 spin_unlock_irq(&wl->hardirq_lock);
1604 }
Michael Buescha82d9922008-04-04 21:40:06 +02001605 }
1606 mutex_unlock(&wl->mutex);
1607}
1608
Michael Bueschd4df6f12007-12-26 18:04:14 +01001609/* Asynchronously update the packet templates in template RAM.
Michael Buesch36dbd952009-09-04 22:51:29 +02001610 * Locking: Requires wl->mutex to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001611static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001612{
Johannes Berg9d139c82008-07-09 14:40:37 +02001613 struct sk_buff *beacon;
1614
Michael Buesche66fee62007-12-26 17:47:10 +01001615 /* This is the top half of the ansynchronous beacon update.
1616 * The bottom half is the beacon IRQ.
1617 * Beacon update must be asynchronous to avoid sending an
1618 * invalid beacon. This can happen for example, if the firmware
1619 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001620
Johannes Berg9d139c82008-07-09 14:40:37 +02001621 /* We could modify the existing beacon and set the aid bit in
1622 * the TIM field, but that would probably require resizing and
1623 * moving of data within the beacon template.
1624 * Simply request a new beacon and let mac80211 do the hard work. */
1625 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1626 if (unlikely(!beacon))
1627 return;
1628
Michael Buesche66fee62007-12-26 17:47:10 +01001629 if (wl->current_beacon)
1630 dev_kfree_skb_any(wl->current_beacon);
1631 wl->current_beacon = beacon;
1632 wl->beacon0_uploaded = 0;
1633 wl->beacon1_uploaded = 0;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001634 ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001635}
1636
Michael Buesche4d6b792007-09-18 15:39:42 -04001637static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1638{
1639 b43_time_lock(dev);
1640 if (dev->dev->id.revision >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001641 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1642 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001643 } else {
1644 b43_write16(dev, 0x606, (beacon_int >> 6));
1645 b43_write16(dev, 0x610, beacon_int);
1646 }
1647 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001648 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001649}
1650
Michael Bueschafa83e22008-05-19 23:51:37 +02001651static void b43_handle_firmware_panic(struct b43_wldev *dev)
1652{
1653 u16 reason;
1654
1655 /* Read the register that contains the reason code for the panic. */
1656 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1657 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1658
1659 switch (reason) {
1660 default:
1661 b43dbg(dev->wl, "The panic reason is unknown.\n");
1662 /* fallthrough */
1663 case B43_FWPANIC_DIE:
1664 /* Do not restart the controller or firmware.
1665 * The device is nonfunctional from now on.
1666 * Restarting would result in this panic to trigger again,
1667 * so we avoid that recursion. */
1668 break;
1669 case B43_FWPANIC_RESTART:
1670 b43_controller_restart(dev, "Microcode panic");
1671 break;
1672 }
1673}
1674
Michael Buesche4d6b792007-09-18 15:39:42 -04001675static void handle_irq_ucode_debug(struct b43_wldev *dev)
1676{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001677 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001678 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001679 __le16 *buf;
1680
1681 /* The proprietary firmware doesn't have this IRQ. */
1682 if (!dev->fw.opensource)
1683 return;
1684
Michael Bueschafa83e22008-05-19 23:51:37 +02001685 /* Read the register that contains the reason code for this IRQ. */
1686 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1687
Michael Buesche48b0ee2008-05-17 22:44:35 +02001688 switch (reason) {
1689 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001690 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001691 break;
1692 case B43_DEBUGIRQ_DUMP_SHM:
1693 if (!B43_DEBUG)
1694 break; /* Only with driver debugging enabled. */
1695 buf = kmalloc(4096, GFP_ATOMIC);
1696 if (!buf) {
1697 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1698 goto out;
1699 }
1700 for (i = 0; i < 4096; i += 2) {
1701 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1702 buf[i / 2] = cpu_to_le16(tmp);
1703 }
1704 b43info(dev->wl, "Shared memory dump:\n");
1705 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1706 16, 2, buf, 4096, 1);
1707 kfree(buf);
1708 break;
1709 case B43_DEBUGIRQ_DUMP_REGS:
1710 if (!B43_DEBUG)
1711 break; /* Only with driver debugging enabled. */
1712 b43info(dev->wl, "Microcode register dump:\n");
1713 for (i = 0, cnt = 0; i < 64; i++) {
1714 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1715 if (cnt == 0)
1716 printk(KERN_INFO);
1717 printk("r%02u: 0x%04X ", i, tmp);
1718 cnt++;
1719 if (cnt == 6) {
1720 printk("\n");
1721 cnt = 0;
1722 }
1723 }
1724 printk("\n");
1725 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001726 case B43_DEBUGIRQ_MARKER:
1727 if (!B43_DEBUG)
1728 break; /* Only with driver debugging enabled. */
1729 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1730 B43_MARKER_ID_REG);
1731 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1732 B43_MARKER_LINE_REG);
1733 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1734 "at line number %u\n",
1735 marker_id, marker_line);
1736 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001737 default:
1738 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1739 reason);
1740 }
1741out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001742 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1743 b43_shm_write16(dev, B43_SHM_SCRATCH,
1744 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001745}
1746
Michael Buesch36dbd952009-09-04 22:51:29 +02001747static void b43_do_interrupt_thread(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04001748{
1749 u32 reason;
1750 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1751 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001752 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001753
Michael Buesch36dbd952009-09-04 22:51:29 +02001754 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
1755 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001756
1757 reason = dev->irq_reason;
1758 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1759 dma_reason[i] = dev->dma_reason[i];
1760 merged_dma_reason |= dma_reason[i];
1761 }
1762
1763 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1764 b43err(dev->wl, "MAC transmission error\n");
1765
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001766 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001767 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001768 rmb();
1769 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1770 atomic_set(&dev->phy.txerr_cnt,
1771 B43_PHY_TX_BADNESS_LIMIT);
1772 b43err(dev->wl, "Too many PHY TX errors, "
1773 "restarting the controller\n");
1774 b43_controller_restart(dev, "PHY TX errors");
1775 }
1776 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001777
1778 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
1779 B43_DMAIRQ_NONFATALMASK))) {
1780 if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
1781 b43err(dev->wl, "Fatal DMA error: "
1782 "0x%08X, 0x%08X, 0x%08X, "
1783 "0x%08X, 0x%08X, 0x%08X\n",
1784 dma_reason[0], dma_reason[1],
1785 dma_reason[2], dma_reason[3],
1786 dma_reason[4], dma_reason[5]);
1787 b43_controller_restart(dev, "DMA error");
Michael Buesche4d6b792007-09-18 15:39:42 -04001788 return;
1789 }
1790 if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
1791 b43err(dev->wl, "DMA error: "
1792 "0x%08X, 0x%08X, 0x%08X, "
1793 "0x%08X, 0x%08X, 0x%08X\n",
1794 dma_reason[0], dma_reason[1],
1795 dma_reason[2], dma_reason[3],
1796 dma_reason[4], dma_reason[5]);
1797 }
1798 }
1799
1800 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1801 handle_irq_ucode_debug(dev);
1802 if (reason & B43_IRQ_TBTT_INDI)
1803 handle_irq_tbtt_indication(dev);
1804 if (reason & B43_IRQ_ATIM_END)
1805 handle_irq_atim_end(dev);
1806 if (reason & B43_IRQ_BEACON)
1807 handle_irq_beacon(dev);
1808 if (reason & B43_IRQ_PMQ)
1809 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001810 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1811 ;/* TODO */
1812 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001813 handle_irq_noise(dev);
1814
1815 /* Check the DMA reason registers for received data. */
Michael Buesch5100d5a2008-03-29 21:01:16 +01001816 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1817 if (b43_using_pio_transfers(dev))
1818 b43_pio_rx(dev->pio.rx_queue);
1819 else
1820 b43_dma_rx(dev->dma.rx_ring);
1821 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001822 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1823 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001824 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001825 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1826 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1827
Michael Buesch21954c32007-09-27 15:31:40 +02001828 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001829 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001830
Michael Buesch36dbd952009-09-04 22:51:29 +02001831 /* Re-enable interrupts on the device by restoring the current interrupt mask. */
Michael Buesch13790722009-04-08 21:26:27 +02001832 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesche4d6b792007-09-18 15:39:42 -04001833}
1834
Michael Buesch36dbd952009-09-04 22:51:29 +02001835/* Interrupt thread handler. Handles device interrupts in thread context. */
1836static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
Michael Buesche4d6b792007-09-18 15:39:42 -04001837{
Michael Buesche4d6b792007-09-18 15:39:42 -04001838 struct b43_wldev *dev = dev_id;
Michael Buesch36dbd952009-09-04 22:51:29 +02001839
1840 mutex_lock(&dev->wl->mutex);
1841 b43_do_interrupt_thread(dev);
1842 mmiowb();
1843 mutex_unlock(&dev->wl->mutex);
1844
1845 return IRQ_HANDLED;
1846}
1847
1848static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
1849{
Michael Buesche4d6b792007-09-18 15:39:42 -04001850 u32 reason;
1851
Michael Buesch36dbd952009-09-04 22:51:29 +02001852 /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
1853 * On SDIO, this runs under wl->mutex. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001854
Michael Buesche4d6b792007-09-18 15:39:42 -04001855 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1856 if (reason == 0xffffffff) /* shared IRQ */
Michael Buesch36dbd952009-09-04 22:51:29 +02001857 return IRQ_NONE;
Michael Buesch13790722009-04-08 21:26:27 +02001858 reason &= dev->irq_mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04001859 if (!reason)
Michael Buesch36dbd952009-09-04 22:51:29 +02001860 return IRQ_HANDLED;
Michael Buesche4d6b792007-09-18 15:39:42 -04001861
1862 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
1863 & 0x0001DC00;
1864 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
1865 & 0x0000DC00;
1866 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
1867 & 0x0000DC00;
1868 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
1869 & 0x0001DC00;
1870 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
1871 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02001872/* Unused ring
Michael Buesche4d6b792007-09-18 15:39:42 -04001873 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
1874 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02001875*/
Michael Buesche4d6b792007-09-18 15:39:42 -04001876
Michael Buesch36dbd952009-09-04 22:51:29 +02001877 /* ACK the interrupt. */
1878 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
1879 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
1880 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
1881 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
1882 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
1883 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
1884/* Unused ring
1885 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
1886*/
1887
1888 /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
Michael Buesch13790722009-04-08 21:26:27 +02001889 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
Michael Buesch36dbd952009-09-04 22:51:29 +02001890 /* Save the reason bitmasks for the IRQ thread handler. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001891 dev->irq_reason = reason;
Michael Buesch36dbd952009-09-04 22:51:29 +02001892
1893 return IRQ_WAKE_THREAD;
1894}
1895
1896/* Interrupt handler top-half. This runs with interrupts disabled. */
1897static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
1898{
1899 struct b43_wldev *dev = dev_id;
1900 irqreturn_t ret;
1901
1902 if (unlikely(b43_status(dev) < B43_STAT_STARTED))
1903 return IRQ_NONE;
1904
1905 spin_lock(&dev->wl->hardirq_lock);
1906 ret = b43_do_interrupt(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001907 mmiowb();
Michael Buesch36dbd952009-09-04 22:51:29 +02001908 spin_unlock(&dev->wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04001909
1910 return ret;
1911}
1912
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001913/* SDIO interrupt handler. This runs in process context. */
1914static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
1915{
1916 struct b43_wl *wl = dev->wl;
1917 struct sdio_func *func = dev->dev->bus->host_sdio;
1918 irqreturn_t ret;
1919
1920 if (unlikely(b43_status(dev) < B43_STAT_STARTED))
1921 return;
1922
1923 mutex_lock(&wl->mutex);
1924 sdio_release_host(func);
1925
1926 ret = b43_do_interrupt(dev);
1927 if (ret == IRQ_WAKE_THREAD)
1928 b43_do_interrupt_thread(dev);
1929
1930 sdio_claim_host(func);
1931 mutex_unlock(&wl->mutex);
1932}
1933
Michael Buesch1a9f5092009-01-23 21:21:51 +01001934void b43_do_release_fw(struct b43_firmware_file *fw)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001935{
1936 release_firmware(fw->data);
1937 fw->data = NULL;
1938 fw->filename = NULL;
1939}
1940
Michael Buesche4d6b792007-09-18 15:39:42 -04001941static void b43_release_firmware(struct b43_wldev *dev)
1942{
Michael Buesch1a9f5092009-01-23 21:21:51 +01001943 b43_do_release_fw(&dev->fw.ucode);
1944 b43_do_release_fw(&dev->fw.pcm);
1945 b43_do_release_fw(&dev->fw.initvals);
1946 b43_do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04001947}
1948
Michael Buescheb189d8b2008-01-28 14:47:41 -08001949static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04001950{
Hannes Ederfc68ed42009-02-14 11:50:06 +00001951 const char text[] =
1952 "You must go to " \
1953 "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
1954 "and download the correct firmware for this driver version. " \
1955 "Please carefully read all instructions on this website.\n";
Michael Buescheb189d8b2008-01-28 14:47:41 -08001956
Michael Buescheb189d8b2008-01-28 14:47:41 -08001957 if (error)
1958 b43err(wl, text);
1959 else
1960 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04001961}
1962
Michael Buesch1a9f5092009-01-23 21:21:51 +01001963int b43_do_request_fw(struct b43_request_fw_context *ctx,
1964 const char *name,
1965 struct b43_firmware_file *fw)
Michael Buesche4d6b792007-09-18 15:39:42 -04001966{
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001967 const struct firmware *blob;
Michael Buesche4d6b792007-09-18 15:39:42 -04001968 struct b43_fw_header *hdr;
1969 u32 size;
1970 int err;
1971
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001972 if (!name) {
1973 /* Don't fetch anything. Free possibly cached firmware. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01001974 /* FIXME: We should probably keep it anyway, to save some headache
1975 * on suspend/resume with multiband devices. */
1976 b43_do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04001977 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001978 }
1979 if (fw->filename) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01001980 if ((fw->type == ctx->req_type) &&
1981 (strcmp(fw->filename, name) == 0))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001982 return 0; /* Already have this fw. */
1983 /* Free the cached firmware first. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01001984 /* FIXME: We should probably do this later after we successfully
1985 * got the new fw. This could reduce headache with multiband devices.
1986 * We could also redesign this to cache the firmware for all possible
1987 * bands all the time. */
1988 b43_do_release_fw(fw);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001989 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001990
Michael Buesch1a9f5092009-01-23 21:21:51 +01001991 switch (ctx->req_type) {
1992 case B43_FWTYPE_PROPRIETARY:
1993 snprintf(ctx->fwname, sizeof(ctx->fwname),
1994 "b43%s/%s.fw",
1995 modparam_fwpostfix, name);
1996 break;
1997 case B43_FWTYPE_OPENSOURCE:
1998 snprintf(ctx->fwname, sizeof(ctx->fwname),
1999 "b43-open%s/%s.fw",
2000 modparam_fwpostfix, name);
2001 break;
2002 default:
2003 B43_WARN_ON(1);
2004 return -ENOSYS;
2005 }
2006 err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002007 if (err == -ENOENT) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002008 snprintf(ctx->errors[ctx->req_type],
2009 sizeof(ctx->errors[ctx->req_type]),
2010 "Firmware file \"%s\" not found\n", ctx->fwname);
Michael Buesch68217832008-05-17 23:43:57 +02002011 return err;
2012 } else if (err) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002013 snprintf(ctx->errors[ctx->req_type],
2014 sizeof(ctx->errors[ctx->req_type]),
2015 "Firmware file \"%s\" request failed (err=%d)\n",
2016 ctx->fwname, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002017 return err;
2018 }
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002019 if (blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002020 goto err_format;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002021 hdr = (struct b43_fw_header *)(blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002022 switch (hdr->type) {
2023 case B43_FW_TYPE_UCODE:
2024 case B43_FW_TYPE_PCM:
2025 size = be32_to_cpu(hdr->size);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002026 if (size != blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002027 goto err_format;
2028 /* fallthrough */
2029 case B43_FW_TYPE_IV:
2030 if (hdr->ver != 1)
2031 goto err_format;
2032 break;
2033 default:
2034 goto err_format;
2035 }
2036
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002037 fw->data = blob;
2038 fw->filename = name;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002039 fw->type = ctx->req_type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002040
2041 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002042
2043err_format:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002044 snprintf(ctx->errors[ctx->req_type],
2045 sizeof(ctx->errors[ctx->req_type]),
2046 "Firmware file \"%s\" format error.\n", ctx->fwname);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002047 release_firmware(blob);
2048
Michael Buesche4d6b792007-09-18 15:39:42 -04002049 return -EPROTO;
2050}
2051
Michael Buesch1a9f5092009-01-23 21:21:51 +01002052static int b43_try_request_fw(struct b43_request_fw_context *ctx)
Michael Buesche4d6b792007-09-18 15:39:42 -04002053{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002054 struct b43_wldev *dev = ctx->dev;
2055 struct b43_firmware *fw = &ctx->dev->fw;
2056 const u8 rev = ctx->dev->dev->id.revision;
Michael Buesche4d6b792007-09-18 15:39:42 -04002057 const char *filename;
2058 u32 tmshigh;
2059 int err;
2060
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002061 /* Get microcode */
Michael Buesche4d6b792007-09-18 15:39:42 -04002062 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002063 if ((rev >= 5) && (rev <= 10))
2064 filename = "ucode5";
2065 else if ((rev >= 11) && (rev <= 12))
2066 filename = "ucode11";
Gábor Stefanik759b9732009-08-14 14:39:53 +02002067 else if (rev == 13)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002068 filename = "ucode13";
Gábor Stefanik759b9732009-08-14 14:39:53 +02002069 else if (rev == 14)
2070 filename = "ucode14";
2071 else if (rev >= 15)
2072 filename = "ucode15";
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002073 else
2074 goto err_no_ucode;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002075 err = b43_do_request_fw(ctx, filename, &fw->ucode);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002076 if (err)
2077 goto err_load;
2078
2079 /* Get PCM code */
2080 if ((rev >= 5) && (rev <= 10))
2081 filename = "pcm5";
2082 else if (rev >= 11)
2083 filename = NULL;
2084 else
2085 goto err_no_pcm;
Michael Buesch68217832008-05-17 23:43:57 +02002086 fw->pcm_request_failed = 0;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002087 err = b43_do_request_fw(ctx, filename, &fw->pcm);
Michael Buesch68217832008-05-17 23:43:57 +02002088 if (err == -ENOENT) {
2089 /* We did not find a PCM file? Not fatal, but
2090 * core rev <= 10 must do without hwcrypto then. */
2091 fw->pcm_request_failed = 1;
2092 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002093 goto err_load;
2094
2095 /* Get initvals */
2096 switch (dev->phy.type) {
2097 case B43_PHYTYPE_A:
2098 if ((rev >= 5) && (rev <= 10)) {
2099 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2100 filename = "a0g1initvals5";
2101 else
2102 filename = "a0g0initvals5";
2103 } else
2104 goto err_no_initvals;
2105 break;
2106 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002107 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002108 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002109 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002110 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002111 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002112 goto err_no_initvals;
2113 break;
2114 case B43_PHYTYPE_N:
2115 if ((rev >= 11) && (rev <= 12))
2116 filename = "n0initvals11";
2117 else
2118 goto err_no_initvals;
2119 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002120 case B43_PHYTYPE_LP:
2121 if (rev == 13)
2122 filename = "lp0initvals13";
2123 else if (rev == 14)
2124 filename = "lp0initvals14";
2125 else if (rev >= 15)
2126 filename = "lp0initvals15";
2127 else
2128 goto err_no_initvals;
2129 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002130 default:
2131 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002132 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002133 err = b43_do_request_fw(ctx, filename, &fw->initvals);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002134 if (err)
2135 goto err_load;
2136
2137 /* Get bandswitch initvals */
2138 switch (dev->phy.type) {
2139 case B43_PHYTYPE_A:
2140 if ((rev >= 5) && (rev <= 10)) {
2141 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2142 filename = "a0g1bsinitvals5";
2143 else
2144 filename = "a0g0bsinitvals5";
2145 } else if (rev >= 11)
2146 filename = NULL;
2147 else
2148 goto err_no_initvals;
2149 break;
2150 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002151 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002152 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002153 else if (rev >= 11)
2154 filename = NULL;
2155 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002156 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002157 break;
2158 case B43_PHYTYPE_N:
2159 if ((rev >= 11) && (rev <= 12))
2160 filename = "n0bsinitvals11";
2161 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002162 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002163 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002164 case B43_PHYTYPE_LP:
2165 if (rev == 13)
2166 filename = "lp0bsinitvals13";
2167 else if (rev == 14)
2168 filename = "lp0bsinitvals14";
2169 else if (rev >= 15)
2170 filename = "lp0bsinitvals15";
2171 else
2172 goto err_no_initvals;
2173 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002174 default:
2175 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002176 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002177 err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002178 if (err)
2179 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002180
2181 return 0;
2182
Michael Buesche4d6b792007-09-18 15:39:42 -04002183err_no_ucode:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002184 err = ctx->fatal_failure = -EOPNOTSUPP;
2185 b43err(dev->wl, "The driver does not know which firmware (ucode) "
2186 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002187 goto error;
2188
2189err_no_pcm:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002190 err = ctx->fatal_failure = -EOPNOTSUPP;
2191 b43err(dev->wl, "The driver does not know which firmware (PCM) "
2192 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002193 goto error;
2194
2195err_no_initvals:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002196 err = ctx->fatal_failure = -EOPNOTSUPP;
2197 b43err(dev->wl, "The driver does not know which firmware (initvals) "
2198 "is required for your device (wl-core rev %u)\n", rev);
2199 goto error;
2200
2201err_load:
2202 /* We failed to load this firmware image. The error message
2203 * already is in ctx->errors. Return and let our caller decide
2204 * what to do. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002205 goto error;
2206
2207error:
2208 b43_release_firmware(dev);
2209 return err;
2210}
2211
Michael Buesch1a9f5092009-01-23 21:21:51 +01002212static int b43_request_firmware(struct b43_wldev *dev)
2213{
2214 struct b43_request_fw_context *ctx;
2215 unsigned int i;
2216 int err;
2217 const char *errmsg;
2218
2219 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2220 if (!ctx)
2221 return -ENOMEM;
2222 ctx->dev = dev;
2223
2224 ctx->req_type = B43_FWTYPE_PROPRIETARY;
2225 err = b43_try_request_fw(ctx);
2226 if (!err)
2227 goto out; /* Successfully loaded it. */
2228 err = ctx->fatal_failure;
2229 if (err)
2230 goto out;
2231
2232 ctx->req_type = B43_FWTYPE_OPENSOURCE;
2233 err = b43_try_request_fw(ctx);
2234 if (!err)
2235 goto out; /* Successfully loaded it. */
2236 err = ctx->fatal_failure;
2237 if (err)
2238 goto out;
2239
2240 /* Could not find a usable firmware. Print the errors. */
2241 for (i = 0; i < B43_NR_FWTYPES; i++) {
2242 errmsg = ctx->errors[i];
2243 if (strlen(errmsg))
2244 b43err(dev->wl, errmsg);
2245 }
2246 b43_print_fw_helptext(dev->wl, 1);
2247 err = -ENOENT;
2248
2249out:
2250 kfree(ctx);
2251 return err;
2252}
2253
Michael Buesche4d6b792007-09-18 15:39:42 -04002254static int b43_upload_microcode(struct b43_wldev *dev)
2255{
2256 const size_t hdr_len = sizeof(struct b43_fw_header);
2257 const __be32 *data;
2258 unsigned int i, len;
2259 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002260 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002261 int err = 0;
2262
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002263 /* Jump the microcode PSM to offset 0 */
2264 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2265 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2266 macctl |= B43_MACCTL_PSM_JMP0;
2267 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2268 /* Zero out all microcode PSM registers and shared memory. */
2269 for (i = 0; i < 64; i++)
2270 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2271 for (i = 0; i < 4096; i += 2)
2272 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2273
Michael Buesche4d6b792007-09-18 15:39:42 -04002274 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002275 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2276 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002277 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2278 for (i = 0; i < len; i++) {
2279 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2280 udelay(10);
2281 }
2282
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002283 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002284 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002285 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2286 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002287 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2288 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2289 /* No need for autoinc bit in SHM_HW */
2290 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2291 for (i = 0; i < len; i++) {
2292 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2293 udelay(10);
2294 }
2295 }
2296
2297 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002298
2299 /* Start the microcode PSM */
2300 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2301 macctl &= ~B43_MACCTL_PSM_JMP0;
2302 macctl |= B43_MACCTL_PSM_RUN;
2303 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002304
2305 /* Wait for the microcode to load and respond */
2306 i = 0;
2307 while (1) {
2308 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2309 if (tmp == B43_IRQ_MAC_SUSPENDED)
2310 break;
2311 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002312 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002313 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002314 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002315 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002316 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002317 }
Michael Buesch91d372c2009-09-11 18:31:32 +02002318 msleep(50);
Michael Buesche4d6b792007-09-18 15:39:42 -04002319 }
2320 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2321
2322 /* Get and check the revisions. */
2323 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2324 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2325 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2326 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2327
2328 if (fwrev <= 0x128) {
2329 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2330 "binary drivers older than version 4.x is unsupported. "
2331 "You must upgrade your firmware files.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002332 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002333 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002334 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002335 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002336 dev->fw.rev = fwrev;
2337 dev->fw.patch = fwpatch;
Michael Buesche48b0ee2008-05-17 22:44:35 +02002338 dev->fw.opensource = (fwdate == 0xFFFF);
2339
Michael Buesch403a3a12009-06-08 21:04:57 +02002340 /* Default to use-all-queues. */
2341 dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
2342 dev->qos_enabled = !!modparam_qos;
2343 /* Default to firmware/hardware crypto acceleration. */
2344 dev->hwcrypto_enabled = 1;
2345
Michael Buesche48b0ee2008-05-17 22:44:35 +02002346 if (dev->fw.opensource) {
Michael Buesch403a3a12009-06-08 21:04:57 +02002347 u16 fwcapa;
2348
Michael Buesche48b0ee2008-05-17 22:44:35 +02002349 /* Patchlevel info is encoded in the "time" field. */
2350 dev->fw.patch = fwtime;
Michael Buesch403a3a12009-06-08 21:04:57 +02002351 b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
2352 dev->fw.rev, dev->fw.patch);
2353
2354 fwcapa = b43_fwcapa_read(dev);
2355 if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
2356 b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
2357 /* Disable hardware crypto and fall back to software crypto. */
2358 dev->hwcrypto_enabled = 0;
2359 }
2360 if (!(fwcapa & B43_FWCAPA_QOS)) {
2361 b43info(dev->wl, "QoS not supported by firmware\n");
2362 /* Disable QoS. Tweak hw->queues to 1. It will be restored before
2363 * ieee80211_unregister to make sure the networking core can
2364 * properly free possible resources. */
2365 dev->wl->hw->queues = 1;
2366 dev->qos_enabled = 0;
2367 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002368 } else {
2369 b43info(dev->wl, "Loading firmware version %u.%u "
2370 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2371 fwrev, fwpatch,
2372 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2373 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002374 if (dev->fw.pcm_request_failed) {
2375 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2376 "Hardware accelerated cryptography is disabled.\n");
2377 b43_print_fw_helptext(dev->wl, 0);
2378 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002379 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002380
Michael Buescheb189d8b2008-01-28 14:47:41 -08002381 if (b43_is_old_txhdr_format(dev)) {
Michael Bueschc5572892008-12-27 18:26:39 +01002382 /* We're over the deadline, but we keep support for old fw
2383 * until it turns out to be in major conflict with something new. */
Michael Buescheb189d8b2008-01-28 14:47:41 -08002384 b43warn(dev->wl, "You are using an old firmware image. "
Michael Bueschc5572892008-12-27 18:26:39 +01002385 "Support for old firmware will be removed soon "
2386 "(official deadline was July 2008).\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002387 b43_print_fw_helptext(dev->wl, 0);
2388 }
2389
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002390 return 0;
2391
2392error:
2393 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2394 macctl &= ~B43_MACCTL_PSM_RUN;
2395 macctl |= B43_MACCTL_PSM_JMP0;
2396 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2397
Michael Buesche4d6b792007-09-18 15:39:42 -04002398 return err;
2399}
2400
2401static int b43_write_initvals(struct b43_wldev *dev,
2402 const struct b43_iv *ivals,
2403 size_t count,
2404 size_t array_size)
2405{
2406 const struct b43_iv *iv;
2407 u16 offset;
2408 size_t i;
2409 bool bit32;
2410
2411 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2412 iv = ivals;
2413 for (i = 0; i < count; i++) {
2414 if (array_size < sizeof(iv->offset_size))
2415 goto err_format;
2416 array_size -= sizeof(iv->offset_size);
2417 offset = be16_to_cpu(iv->offset_size);
2418 bit32 = !!(offset & B43_IV_32BIT);
2419 offset &= B43_IV_OFFSET_MASK;
2420 if (offset >= 0x1000)
2421 goto err_format;
2422 if (bit32) {
2423 u32 value;
2424
2425 if (array_size < sizeof(iv->data.d32))
2426 goto err_format;
2427 array_size -= sizeof(iv->data.d32);
2428
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002429 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002430 b43_write32(dev, offset, value);
2431
2432 iv = (const struct b43_iv *)((const uint8_t *)iv +
2433 sizeof(__be16) +
2434 sizeof(__be32));
2435 } else {
2436 u16 value;
2437
2438 if (array_size < sizeof(iv->data.d16))
2439 goto err_format;
2440 array_size -= sizeof(iv->data.d16);
2441
2442 value = be16_to_cpu(iv->data.d16);
2443 b43_write16(dev, offset, value);
2444
2445 iv = (const struct b43_iv *)((const uint8_t *)iv +
2446 sizeof(__be16) +
2447 sizeof(__be16));
2448 }
2449 }
2450 if (array_size)
2451 goto err_format;
2452
2453 return 0;
2454
2455err_format:
2456 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002457 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002458
2459 return -EPROTO;
2460}
2461
2462static int b43_upload_initvals(struct b43_wldev *dev)
2463{
2464 const size_t hdr_len = sizeof(struct b43_fw_header);
2465 const struct b43_fw_header *hdr;
2466 struct b43_firmware *fw = &dev->fw;
2467 const struct b43_iv *ivals;
2468 size_t count;
2469 int err;
2470
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002471 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2472 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002473 count = be32_to_cpu(hdr->size);
2474 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002475 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002476 if (err)
2477 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002478 if (fw->initvals_band.data) {
2479 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2480 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002481 count = be32_to_cpu(hdr->size);
2482 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002483 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002484 if (err)
2485 goto out;
2486 }
2487out:
2488
2489 return err;
2490}
2491
2492/* Initialize the GPIOs
2493 * http://bcm-specs.sipsolutions.net/GPIO
2494 */
2495static int b43_gpio_init(struct b43_wldev *dev)
2496{
2497 struct ssb_bus *bus = dev->dev->bus;
2498 struct ssb_device *gpiodev, *pcidev = NULL;
2499 u32 mask, set;
2500
2501 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2502 & ~B43_MACCTL_GPOUTSMSK);
2503
Michael Buesche4d6b792007-09-18 15:39:42 -04002504 b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
2505 | 0x000F);
2506
2507 mask = 0x0000001F;
2508 set = 0x0000000F;
2509 if (dev->dev->bus->chip_id == 0x4301) {
2510 mask |= 0x0060;
2511 set |= 0x0060;
2512 }
2513 if (0 /* FIXME: conditional unknown */ ) {
2514 b43_write16(dev, B43_MMIO_GPIO_MASK,
2515 b43_read16(dev, B43_MMIO_GPIO_MASK)
2516 | 0x0100);
2517 mask |= 0x0180;
2518 set |= 0x0180;
2519 }
Larry Finger95de2842007-11-09 16:57:18 -06002520 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002521 b43_write16(dev, B43_MMIO_GPIO_MASK,
2522 b43_read16(dev, B43_MMIO_GPIO_MASK)
2523 | 0x0200);
2524 mask |= 0x0200;
2525 set |= 0x0200;
2526 }
2527 if (dev->dev->id.revision >= 2)
2528 mask |= 0x0010; /* FIXME: This is redundant. */
2529
2530#ifdef CONFIG_SSB_DRIVER_PCICORE
2531 pcidev = bus->pcicore.dev;
2532#endif
2533 gpiodev = bus->chipco.dev ? : pcidev;
2534 if (!gpiodev)
2535 return 0;
2536 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2537 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
2538 & mask) | set);
2539
2540 return 0;
2541}
2542
2543/* Turn off all GPIO stuff. Call this on module unload, for example. */
2544static void b43_gpio_cleanup(struct b43_wldev *dev)
2545{
2546 struct ssb_bus *bus = dev->dev->bus;
2547 struct ssb_device *gpiodev, *pcidev = NULL;
2548
2549#ifdef CONFIG_SSB_DRIVER_PCICORE
2550 pcidev = bus->pcicore.dev;
2551#endif
2552 gpiodev = bus->chipco.dev ? : pcidev;
2553 if (!gpiodev)
2554 return;
2555 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2556}
2557
2558/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002559void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002560{
Michael Buesch923fd702008-06-20 18:02:08 +02002561 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2562 u16 fwstate;
2563
2564 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2565 B43_SHM_SH_UCODESTAT);
2566 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2567 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2568 b43err(dev->wl, "b43_mac_enable(): The firmware "
2569 "should be suspended, but current state is %u\n",
2570 fwstate);
2571 }
2572 }
2573
Michael Buesche4d6b792007-09-18 15:39:42 -04002574 dev->mac_suspended--;
2575 B43_WARN_ON(dev->mac_suspended < 0);
2576 if (dev->mac_suspended == 0) {
2577 b43_write32(dev, B43_MMIO_MACCTL,
2578 b43_read32(dev, B43_MMIO_MACCTL)
2579 | B43_MACCTL_ENABLED);
2580 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2581 B43_IRQ_MAC_SUSPENDED);
2582 /* Commit writes */
2583 b43_read32(dev, B43_MMIO_MACCTL);
2584 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2585 b43_power_saving_ctl_bits(dev, 0);
2586 }
2587}
2588
2589/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002590void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002591{
2592 int i;
2593 u32 tmp;
2594
Michael Buesch05b64b32007-09-28 16:19:03 +02002595 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002596 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002597
Michael Buesche4d6b792007-09-18 15:39:42 -04002598 if (dev->mac_suspended == 0) {
2599 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
2600 b43_write32(dev, B43_MMIO_MACCTL,
2601 b43_read32(dev, B43_MMIO_MACCTL)
2602 & ~B43_MACCTL_ENABLED);
2603 /* force pci to flush the write */
2604 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002605 for (i = 35; i; i--) {
2606 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2607 if (tmp & B43_IRQ_MAC_SUSPENDED)
2608 goto out;
2609 udelay(10);
2610 }
2611 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002612 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002613 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2614 if (tmp & B43_IRQ_MAC_SUSPENDED)
2615 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002616 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002617 }
2618 b43err(dev->wl, "MAC suspend failed\n");
2619 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002620out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002621 dev->mac_suspended++;
2622}
2623
2624static void b43_adjust_opmode(struct b43_wldev *dev)
2625{
2626 struct b43_wl *wl = dev->wl;
2627 u32 ctl;
2628 u16 cfp_pretbtt;
2629
2630 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2631 /* Reset status to STA infrastructure mode. */
2632 ctl &= ~B43_MACCTL_AP;
2633 ctl &= ~B43_MACCTL_KEEP_CTL;
2634 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2635 ctl &= ~B43_MACCTL_KEEP_BAD;
2636 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002637 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002638 ctl |= B43_MACCTL_INFRA;
2639
Johannes Berg05c914f2008-09-11 00:01:58 +02002640 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2641 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002642 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002643 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002644 ctl &= ~B43_MACCTL_INFRA;
2645
2646 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002647 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002648 if (wl->filter_flags & FIF_FCSFAIL)
2649 ctl |= B43_MACCTL_KEEP_BAD;
2650 if (wl->filter_flags & FIF_PLCPFAIL)
2651 ctl |= B43_MACCTL_KEEP_BADPLCP;
2652 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002653 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002654 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2655 ctl |= B43_MACCTL_BEACPROMISC;
2656
Michael Buesche4d6b792007-09-18 15:39:42 -04002657 /* Workaround: On old hardware the HW-MAC-address-filter
2658 * doesn't work properly, so always run promisc in filter
2659 * it in software. */
2660 if (dev->dev->id.revision <= 4)
2661 ctl |= B43_MACCTL_PROMISC;
2662
2663 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2664
2665 cfp_pretbtt = 2;
2666 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
2667 if (dev->dev->bus->chip_id == 0x4306 &&
2668 dev->dev->bus->chip_rev == 3)
2669 cfp_pretbtt = 100;
2670 else
2671 cfp_pretbtt = 50;
2672 }
2673 b43_write16(dev, 0x612, cfp_pretbtt);
2674}
2675
2676static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2677{
2678 u16 offset;
2679
2680 if (is_ofdm) {
2681 offset = 0x480;
2682 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2683 } else {
2684 offset = 0x4C0;
2685 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2686 }
2687 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2688 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2689}
2690
2691static void b43_rate_memory_init(struct b43_wldev *dev)
2692{
2693 switch (dev->phy.type) {
2694 case B43_PHYTYPE_A:
2695 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002696 case B43_PHYTYPE_N:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02002697 case B43_PHYTYPE_LP:
Michael Buesche4d6b792007-09-18 15:39:42 -04002698 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2699 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2700 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
2701 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
2702 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
2703 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
2704 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
2705 if (dev->phy.type == B43_PHYTYPE_A)
2706 break;
2707 /* fallthrough */
2708 case B43_PHYTYPE_B:
2709 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
2710 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
2711 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
2712 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
2713 break;
2714 default:
2715 B43_WARN_ON(1);
2716 }
2717}
2718
Michael Buesch5042c502008-04-05 15:05:00 +02002719/* Set the default values for the PHY TX Control Words. */
2720static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
2721{
2722 u16 ctl = 0;
2723
2724 ctl |= B43_TXH_PHY_ENC_CCK;
2725 ctl |= B43_TXH_PHY_ANT01AUTO;
2726 ctl |= B43_TXH_PHY_TXPWR;
2727
2728 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
2729 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
2730 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
2731}
2732
Michael Buesche4d6b792007-09-18 15:39:42 -04002733/* Set the TX-Antenna for management frames sent by firmware. */
2734static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
2735{
Michael Buesch5042c502008-04-05 15:05:00 +02002736 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002737 u16 tmp;
2738
Michael Buesch5042c502008-04-05 15:05:00 +02002739 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04002740
Michael Buesche4d6b792007-09-18 15:39:42 -04002741 /* For ACK/CTS */
2742 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08002743 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002744 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
2745 /* For Probe Resposes */
2746 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08002747 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002748 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
2749}
2750
2751/* This is the opposite of b43_chip_init() */
2752static void b43_chip_exit(struct b43_wldev *dev)
2753{
Michael Bueschfb111372008-09-02 13:00:34 +02002754 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002755 b43_gpio_cleanup(dev);
2756 /* firmware is released later */
2757}
2758
2759/* Initialize the chip
2760 * http://bcm-specs.sipsolutions.net/ChipInit
2761 */
2762static int b43_chip_init(struct b43_wldev *dev)
2763{
2764 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02002765 int err;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002766 u32 value32, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002767 u16 value16;
2768
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002769 /* Initialize the MAC control */
2770 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
2771 if (dev->phy.gmode)
2772 macctl |= B43_MACCTL_GMODE;
2773 macctl |= B43_MACCTL_INFRA;
2774 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002775
2776 err = b43_request_firmware(dev);
2777 if (err)
2778 goto out;
2779 err = b43_upload_microcode(dev);
2780 if (err)
2781 goto out; /* firmware is released later */
2782
2783 err = b43_gpio_init(dev);
2784 if (err)
2785 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02002786
Michael Buesche4d6b792007-09-18 15:39:42 -04002787 err = b43_upload_initvals(dev);
2788 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01002789 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002790
Michael Buesch0b7dcd92008-09-03 12:31:54 +02002791 /* Turn the Analog on and initialize the PHY. */
2792 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002793 err = b43_phy_init(dev);
2794 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02002795 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002796
Michael Bueschef1a6282008-08-27 18:53:02 +02002797 /* Disable Interference Mitigation. */
2798 if (phy->ops->interf_mitigation)
2799 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04002800
Michael Bueschef1a6282008-08-27 18:53:02 +02002801 /* Select the antennae */
2802 if (phy->ops->set_rx_antenna)
2803 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04002804 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
2805
2806 if (phy->type == B43_PHYTYPE_B) {
2807 value16 = b43_read16(dev, 0x005E);
2808 value16 |= 0x0004;
2809 b43_write16(dev, 0x005E, value16);
2810 }
2811 b43_write32(dev, 0x0100, 0x01000000);
2812 if (dev->dev->id.revision < 5)
2813 b43_write32(dev, 0x010C, 0x01000000);
2814
2815 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2816 & ~B43_MACCTL_INFRA);
2817 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2818 | B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04002819
Michael Buesche4d6b792007-09-18 15:39:42 -04002820 /* Probe Response Timeout value */
2821 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
2822 b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
2823
2824 /* Initially set the wireless operation mode. */
2825 b43_adjust_opmode(dev);
2826
2827 if (dev->dev->id.revision < 3) {
2828 b43_write16(dev, 0x060E, 0x0000);
2829 b43_write16(dev, 0x0610, 0x8000);
2830 b43_write16(dev, 0x0604, 0x0000);
2831 b43_write16(dev, 0x0606, 0x0200);
2832 } else {
2833 b43_write32(dev, 0x0188, 0x80000000);
2834 b43_write32(dev, 0x018C, 0x02000000);
2835 }
2836 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
2837 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
2838 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
2839 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
2840 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
2841 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
2842 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
2843
2844 value32 = ssb_read32(dev->dev, SSB_TMSLOW);
2845 value32 |= 0x00100000;
2846 ssb_write32(dev->dev, SSB_TMSLOW, value32);
2847
2848 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
2849 dev->dev->bus->chipco.fast_pwrup_delay);
2850
2851 err = 0;
2852 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02002853out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002854 return err;
2855
Larry Finger1a8d1222007-12-14 13:59:11 +01002856err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04002857 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02002858 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04002859}
2860
Michael Buesche4d6b792007-09-18 15:39:42 -04002861static void b43_periodic_every60sec(struct b43_wldev *dev)
2862{
Michael Bueschef1a6282008-08-27 18:53:02 +02002863 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04002864
Michael Bueschef1a6282008-08-27 18:53:02 +02002865 if (ops->pwork_60sec)
2866 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02002867
2868 /* Force check the TX power emission now. */
2869 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04002870}
2871
2872static void b43_periodic_every30sec(struct b43_wldev *dev)
2873{
2874 /* Update device statistics. */
2875 b43_calculate_link_quality(dev);
2876}
2877
2878static void b43_periodic_every15sec(struct b43_wldev *dev)
2879{
2880 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02002881 u16 wdr;
2882
2883 if (dev->fw.opensource) {
2884 /* Check if the firmware is still alive.
2885 * It will reset the watchdog counter to 0 in its idle loop. */
2886 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
2887 if (unlikely(wdr)) {
2888 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
2889 b43_controller_restart(dev, "Firmware watchdog");
2890 return;
2891 } else {
2892 b43_shm_write16(dev, B43_SHM_SCRATCH,
2893 B43_WATCHDOG_REG, 1);
2894 }
2895 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002896
Michael Bueschef1a6282008-08-27 18:53:02 +02002897 if (phy->ops->pwork_15sec)
2898 phy->ops->pwork_15sec(dev);
2899
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01002900 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
2901 wmb();
Michael Buesche4d6b792007-09-18 15:39:42 -04002902}
2903
Michael Buesche4d6b792007-09-18 15:39:42 -04002904static void do_periodic_work(struct b43_wldev *dev)
2905{
2906 unsigned int state;
2907
2908 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002909 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002910 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002911 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002912 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002913 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002914}
2915
Michael Buesch05b64b32007-09-28 16:19:03 +02002916/* Periodic work locking policy:
2917 * The whole periodic work handler is protected by
2918 * wl->mutex. If another lock is needed somewhere in the
2919 * pwork callchain, it's aquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04002920 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002921static void b43_periodic_work_handler(struct work_struct *work)
2922{
Michael Buesch05b64b32007-09-28 16:19:03 +02002923 struct b43_wldev *dev = container_of(work, struct b43_wldev,
2924 periodic_work.work);
2925 struct b43_wl *wl = dev->wl;
2926 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04002927
Michael Buesch05b64b32007-09-28 16:19:03 +02002928 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002929
2930 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
2931 goto out;
2932 if (b43_debug(dev, B43_DBG_PWORK_STOP))
2933 goto out_requeue;
2934
Michael Buesch05b64b32007-09-28 16:19:03 +02002935 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002936
Michael Buesche4d6b792007-09-18 15:39:42 -04002937 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002938out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04002939 if (b43_debug(dev, B43_DBG_PWORK_FAST))
2940 delay = msecs_to_jiffies(50);
2941 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05002942 delay = round_jiffies_relative(HZ * 15);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04002943 ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002944out:
Michael Buesch05b64b32007-09-28 16:19:03 +02002945 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002946}
2947
2948static void b43_periodic_tasks_setup(struct b43_wldev *dev)
2949{
2950 struct delayed_work *work = &dev->periodic_work;
2951
2952 dev->periodic_state = 0;
2953 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04002954 ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04002955}
2956
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002957/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002958static int b43_validate_chipaccess(struct b43_wldev *dev)
2959{
Michael Bueschf62ae6c2009-07-31 20:51:41 +02002960 u32 v, backup0, backup4;
Michael Buesche4d6b792007-09-18 15:39:42 -04002961
Michael Bueschf62ae6c2009-07-31 20:51:41 +02002962 backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
2963 backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002964
2965 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002966 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
2967 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
2968 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002969 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
2970 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04002971 goto error;
2972
Michael Bueschf62ae6c2009-07-31 20:51:41 +02002973 /* Check if unaligned 32bit SHM_SHARED access works properly.
2974 * However, don't bail out on failure, because it's noncritical. */
2975 b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
2976 b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
2977 b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
2978 b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
2979 if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
2980 b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
2981 b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
2982 if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
2983 b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
2984 b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
2985 b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
2986 b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
2987
2988 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
2989 b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002990
2991 if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
2992 /* The 32bit register shadows the two 16bit registers
2993 * with update sideeffects. Validate this. */
2994 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
2995 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
2996 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
2997 goto error;
2998 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
2999 goto error;
3000 }
3001 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
3002
3003 v = b43_read32(dev, B43_MMIO_MACCTL);
3004 v |= B43_MACCTL_GMODE;
3005 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04003006 goto error;
3007
3008 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003009error:
Michael Buesche4d6b792007-09-18 15:39:42 -04003010 b43err(dev->wl, "Failed to validate the chipaccess\n");
3011 return -ENODEV;
3012}
3013
3014static void b43_security_init(struct b43_wldev *dev)
3015{
Michael Buesche4d6b792007-09-18 15:39:42 -04003016 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
3017 /* KTP is a word address, but we address SHM bytewise.
3018 * So multiply by two.
3019 */
3020 dev->ktp *= 2;
Michael Buesch66d2d082009-08-06 10:36:50 +02003021 /* Number of RCMTA address slots */
3022 b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
3023 /* Clear the key memory. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003024 b43_clear_keys(dev);
3025}
3026
Michael Buesch616de352009-03-29 13:19:31 +02003027#ifdef CONFIG_B43_HWRNG
John Daiker99da1852009-02-24 02:16:42 -08003028static int b43_rng_read(struct hwrng *rng, u32 *data)
Michael Buesche4d6b792007-09-18 15:39:42 -04003029{
3030 struct b43_wl *wl = (struct b43_wl *)rng->priv;
Michael Buescha78b3bb2009-09-11 21:44:05 +02003031 struct b43_wldev *dev;
3032 int count = -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003033
Michael Buescha78b3bb2009-09-11 21:44:05 +02003034 mutex_lock(&wl->mutex);
3035 dev = wl->current_dev;
3036 if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
3037 *data = b43_read16(dev, B43_MMIO_RNG);
3038 count = sizeof(u16);
3039 }
3040 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003041
Michael Buescha78b3bb2009-09-11 21:44:05 +02003042 return count;
Michael Buesche4d6b792007-09-18 15:39:42 -04003043}
Michael Buesch616de352009-03-29 13:19:31 +02003044#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003045
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003046static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04003047{
Michael Buesch616de352009-03-29 13:19:31 +02003048#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003049 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003050 hwrng_unregister(&wl->rng);
Michael Buesch616de352009-03-29 13:19:31 +02003051#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003052}
3053
3054static int b43_rng_init(struct b43_wl *wl)
3055{
Michael Buesch616de352009-03-29 13:19:31 +02003056 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003057
Michael Buesch616de352009-03-29 13:19:31 +02003058#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003059 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
3060 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
3061 wl->rng.name = wl->rng_name;
3062 wl->rng.data_read = b43_rng_read;
3063 wl->rng.priv = (unsigned long)wl;
3064 wl->rng_initialized = 1;
3065 err = hwrng_register(&wl->rng);
3066 if (err) {
3067 wl->rng_initialized = 0;
3068 b43err(wl, "Failed to register the random "
3069 "number generator (%d)\n", err);
3070 }
Michael Buesch616de352009-03-29 13:19:31 +02003071#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003072
3073 return err;
3074}
3075
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003076static void b43_tx_work(struct work_struct *work)
Michael Buesche4d6b792007-09-18 15:39:42 -04003077{
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003078 struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
3079 struct b43_wldev *dev;
3080 struct sk_buff *skb;
3081 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003082
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003083 mutex_lock(&wl->mutex);
3084 dev = wl->current_dev;
3085 if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
3086 mutex_unlock(&wl->mutex);
3087 return;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003088 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003089
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003090 while (skb_queue_len(&wl->tx_queue)) {
3091 skb = skb_dequeue(&wl->tx_queue);
Michael Buesch21a75d72008-04-25 19:29:08 +02003092
Michael Buesch21a75d72008-04-25 19:29:08 +02003093 if (b43_using_pio_transfers(dev))
Johannes Berge039fa42008-05-15 12:55:29 +02003094 err = b43_pio_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02003095 else
Johannes Berge039fa42008-05-15 12:55:29 +02003096 err = b43_dma_tx(dev, skb);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003097 if (unlikely(err))
3098 dev_kfree_skb(skb); /* Drop it */
Michael Buesch21a75d72008-04-25 19:29:08 +02003099 }
3100
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003101 mutex_unlock(&wl->mutex);
3102}
Michael Buesch21a75d72008-04-25 19:29:08 +02003103
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003104static int b43_op_tx(struct ieee80211_hw *hw,
3105 struct sk_buff *skb)
3106{
3107 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003108
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003109 if (unlikely(skb->len < 2 + 2 + 6)) {
3110 /* Too short, this can't be a valid frame. */
3111 dev_kfree_skb_any(skb);
3112 return NETDEV_TX_OK;
3113 }
3114 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
3115
3116 skb_queue_tail(&wl->tx_queue, skb);
3117 ieee80211_queue_work(wl->hw, &wl->tx_work);
3118
Michael Buesche4d6b792007-09-18 15:39:42 -04003119 return NETDEV_TX_OK;
3120}
3121
Michael Buesche6f5b932008-03-05 21:18:49 +01003122static void b43_qos_params_upload(struct b43_wldev *dev,
3123 const struct ieee80211_tx_queue_params *p,
3124 u16 shm_offset)
3125{
3126 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003127 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003128 unsigned int i;
3129
Michael Bueschb0544eb2009-09-06 15:42:45 +02003130 if (!dev->qos_enabled)
3131 return;
3132
Johannes Berg0b576642008-07-15 02:08:24 -07003133 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003134
3135 memset(&params, 0, sizeof(params));
3136
3137 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003138 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3139 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3140 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3141 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003142 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003143 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003144
3145 for (i = 0; i < ARRAY_SIZE(params); i++) {
3146 if (i == B43_QOSPARAM_STATUS) {
3147 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3148 shm_offset + (i * 2));
3149 /* Mark the parameters as updated. */
3150 tmp |= 0x100;
3151 b43_shm_write16(dev, B43_SHM_SHARED,
3152 shm_offset + (i * 2),
3153 tmp);
3154 } else {
3155 b43_shm_write16(dev, B43_SHM_SHARED,
3156 shm_offset + (i * 2),
3157 params[i]);
3158 }
3159 }
3160}
3161
Michael Bueschc40c1122008-09-06 16:21:47 +02003162/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3163static const u16 b43_qos_shm_offsets[] = {
3164 /* [mac80211-queue-nr] = SHM_OFFSET, */
3165 [0] = B43_QOS_VOICE,
3166 [1] = B43_QOS_VIDEO,
3167 [2] = B43_QOS_BESTEFFORT,
3168 [3] = B43_QOS_BACKGROUND,
3169};
3170
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003171/* Update all QOS parameters in hardware. */
3172static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003173{
3174 struct b43_wl *wl = dev->wl;
3175 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003176 unsigned int i;
3177
Michael Bueschb0544eb2009-09-06 15:42:45 +02003178 if (!dev->qos_enabled)
3179 return;
3180
Michael Bueschc40c1122008-09-06 16:21:47 +02003181 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3182 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003183
3184 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003185 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3186 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003187 b43_qos_params_upload(dev, &(params->p),
3188 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003189 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003190 b43_mac_enable(dev);
3191}
3192
3193static void b43_qos_clear(struct b43_wl *wl)
3194{
3195 struct b43_qos_params *params;
3196 unsigned int i;
3197
Michael Bueschc40c1122008-09-06 16:21:47 +02003198 /* Initialize QoS parameters to sane defaults. */
3199
3200 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3201 ARRAY_SIZE(wl->qos_params));
3202
Michael Buesche6f5b932008-03-05 21:18:49 +01003203 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3204 params = &(wl->qos_params[i]);
3205
Michael Bueschc40c1122008-09-06 16:21:47 +02003206 switch (b43_qos_shm_offsets[i]) {
3207 case B43_QOS_VOICE:
3208 params->p.txop = 0;
3209 params->p.aifs = 2;
3210 params->p.cw_min = 0x0001;
3211 params->p.cw_max = 0x0001;
3212 break;
3213 case B43_QOS_VIDEO:
3214 params->p.txop = 0;
3215 params->p.aifs = 2;
3216 params->p.cw_min = 0x0001;
3217 params->p.cw_max = 0x0001;
3218 break;
3219 case B43_QOS_BESTEFFORT:
3220 params->p.txop = 0;
3221 params->p.aifs = 3;
3222 params->p.cw_min = 0x0001;
3223 params->p.cw_max = 0x03FF;
3224 break;
3225 case B43_QOS_BACKGROUND:
3226 params->p.txop = 0;
3227 params->p.aifs = 7;
3228 params->p.cw_min = 0x0001;
3229 params->p.cw_max = 0x03FF;
3230 break;
3231 default:
3232 B43_WARN_ON(1);
3233 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003234 }
3235}
3236
3237/* Initialize the core's QOS capabilities */
3238static void b43_qos_init(struct b43_wldev *dev)
3239{
Michael Bueschb0544eb2009-09-06 15:42:45 +02003240 if (!dev->qos_enabled) {
3241 /* Disable QOS support. */
3242 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
3243 b43_write16(dev, B43_MMIO_IFSCTL,
3244 b43_read16(dev, B43_MMIO_IFSCTL)
3245 & ~B43_MMIO_IFSCTL_USE_EDCF);
3246 b43dbg(dev->wl, "QoS disabled\n");
3247 return;
3248 }
3249
Michael Buesche6f5b932008-03-05 21:18:49 +01003250 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003251 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003252
3253 /* Enable QOS support. */
3254 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3255 b43_write16(dev, B43_MMIO_IFSCTL,
3256 b43_read16(dev, B43_MMIO_IFSCTL)
3257 | B43_MMIO_IFSCTL_USE_EDCF);
Michael Bueschb0544eb2009-09-06 15:42:45 +02003258 b43dbg(dev->wl, "QoS enabled\n");
Michael Buesche6f5b932008-03-05 21:18:49 +01003259}
3260
Johannes Berge100bb62008-04-30 18:51:21 +02003261static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003262 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003263{
Michael Buesche6f5b932008-03-05 21:18:49 +01003264 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003265 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003266 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003267 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003268
3269 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3270 /* Queue not available or don't support setting
3271 * params on this queue. Return success to not
3272 * confuse mac80211. */
3273 return 0;
3274 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003275 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3276 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003277
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003278 mutex_lock(&wl->mutex);
3279 dev = wl->current_dev;
3280 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3281 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003282
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003283 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3284 b43_mac_suspend(dev);
3285 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3286 b43_qos_shm_offsets[queue]);
3287 b43_mac_enable(dev);
3288 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003289
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003290out_unlock:
3291 mutex_unlock(&wl->mutex);
3292
3293 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003294}
3295
Michael Buesch40faacc2007-10-28 16:29:32 +01003296static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
3297 struct ieee80211_tx_queue_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003298{
3299 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02003300 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003301 int err = -ENODEV;
3302
Michael Buesch36dbd952009-09-04 22:51:29 +02003303 mutex_lock(&wl->mutex);
3304 dev = wl->current_dev;
3305 if (dev && b43_status(dev) >= B43_STAT_STARTED) {
Michael Buesch5100d5a2008-03-29 21:01:16 +01003306 if (b43_using_pio_transfers(dev))
3307 b43_pio_get_tx_stats(dev, stats);
3308 else
3309 b43_dma_get_tx_stats(dev, stats);
Michael Buesche4d6b792007-09-18 15:39:42 -04003310 err = 0;
3311 }
Michael Buesch36dbd952009-09-04 22:51:29 +02003312 mutex_unlock(&wl->mutex);
3313
Michael Buesche4d6b792007-09-18 15:39:42 -04003314 return err;
3315}
3316
Michael Buesch40faacc2007-10-28 16:29:32 +01003317static int b43_op_get_stats(struct ieee80211_hw *hw,
3318 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003319{
3320 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04003321
Michael Buesch36dbd952009-09-04 22:51:29 +02003322 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003323 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
Michael Buesch36dbd952009-09-04 22:51:29 +02003324 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003325
3326 return 0;
3327}
3328
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003329static u64 b43_op_get_tsf(struct ieee80211_hw *hw)
3330{
3331 struct b43_wl *wl = hw_to_b43_wl(hw);
3332 struct b43_wldev *dev;
3333 u64 tsf;
3334
3335 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003336 dev = wl->current_dev;
3337
3338 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3339 b43_tsf_read(dev, &tsf);
3340 else
3341 tsf = 0;
3342
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003343 mutex_unlock(&wl->mutex);
3344
3345 return tsf;
3346}
3347
3348static void b43_op_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3349{
3350 struct b43_wl *wl = hw_to_b43_wl(hw);
3351 struct b43_wldev *dev;
3352
3353 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003354 dev = wl->current_dev;
3355
3356 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3357 b43_tsf_write(dev, tsf);
3358
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003359 mutex_unlock(&wl->mutex);
3360}
3361
Michael Buesche4d6b792007-09-18 15:39:42 -04003362static void b43_put_phy_into_reset(struct b43_wldev *dev)
3363{
3364 struct ssb_device *sdev = dev->dev;
3365 u32 tmslow;
3366
3367 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3368 tmslow &= ~B43_TMSLOW_GMODE;
3369 tmslow |= B43_TMSLOW_PHYRESET;
3370 tmslow |= SSB_TMSLOW_FGC;
3371 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3372 msleep(1);
3373
3374 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3375 tmslow &= ~SSB_TMSLOW_FGC;
3376 tmslow |= B43_TMSLOW_PHYRESET;
3377 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3378 msleep(1);
3379}
3380
John Daiker99da1852009-02-24 02:16:42 -08003381static const char *band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003382{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003383 switch (band) {
3384 case IEEE80211_BAND_5GHZ:
3385 return "5";
3386 case IEEE80211_BAND_2GHZ:
3387 return "2.4";
3388 default:
3389 break;
3390 }
3391 B43_WARN_ON(1);
3392 return "";
3393}
3394
3395/* Expects wl->mutex locked */
3396static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3397{
3398 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003399 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003400 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003401 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003402 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003403 int prev_status;
3404
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003405 /* Find a device and PHY which supports the band. */
3406 list_for_each_entry(d, &wl->devlist, list) {
3407 switch (chan->band) {
3408 case IEEE80211_BAND_5GHZ:
3409 if (d->phy.supports_5ghz) {
3410 up_dev = d;
3411 gmode = 0;
3412 }
3413 break;
3414 case IEEE80211_BAND_2GHZ:
3415 if (d->phy.supports_2ghz) {
3416 up_dev = d;
3417 gmode = 1;
3418 }
3419 break;
3420 default:
3421 B43_WARN_ON(1);
3422 return -EINVAL;
3423 }
3424 if (up_dev)
3425 break;
3426 }
3427 if (!up_dev) {
3428 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3429 band_to_string(chan->band));
3430 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003431 }
3432 if ((up_dev == wl->current_dev) &&
3433 (!!wl->current_dev->phy.gmode == !!gmode)) {
3434 /* This device is already running. */
3435 return 0;
3436 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003437 b43dbg(wl, "Switching to %s-GHz band\n",
3438 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003439 down_dev = wl->current_dev;
3440
3441 prev_status = b43_status(down_dev);
3442 /* Shutdown the currently running core. */
3443 if (prev_status >= B43_STAT_STARTED)
Michael Buesch36dbd952009-09-04 22:51:29 +02003444 down_dev = b43_wireless_core_stop(down_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003445 if (prev_status >= B43_STAT_INITIALIZED)
3446 b43_wireless_core_exit(down_dev);
3447
3448 if (down_dev != up_dev) {
3449 /* We switch to a different core, so we put PHY into
3450 * RESET on the old core. */
3451 b43_put_phy_into_reset(down_dev);
3452 }
3453
3454 /* Now start the new core. */
3455 up_dev->phy.gmode = gmode;
3456 if (prev_status >= B43_STAT_INITIALIZED) {
3457 err = b43_wireless_core_init(up_dev);
3458 if (err) {
3459 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003460 "selected %s-GHz band\n",
3461 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003462 goto init_failure;
3463 }
3464 }
3465 if (prev_status >= B43_STAT_STARTED) {
3466 err = b43_wireless_core_start(up_dev);
3467 if (err) {
3468 b43err(wl, "Fatal: Coult not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003469 "selected %s-GHz band\n",
3470 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003471 b43_wireless_core_exit(up_dev);
3472 goto init_failure;
3473 }
3474 }
3475 B43_WARN_ON(b43_status(up_dev) != prev_status);
3476
3477 wl->current_dev = up_dev;
3478
3479 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003480init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003481 /* Whoops, failed to init the new core. No core is operating now. */
3482 wl->current_dev = NULL;
3483 return err;
3484}
3485
Johannes Berg9124b072008-10-14 19:17:54 +02003486/* Write the short and long frame retry limit values. */
3487static void b43_set_retry_limits(struct b43_wldev *dev,
3488 unsigned int short_retry,
3489 unsigned int long_retry)
3490{
3491 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3492 * the chip-internal counter. */
3493 short_retry = min(short_retry, (unsigned int)0xF);
3494 long_retry = min(long_retry, (unsigned int)0xF);
3495
3496 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3497 short_retry);
3498 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3499 long_retry);
3500}
3501
Johannes Berge8975582008-10-09 12:18:51 +02003502static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003503{
3504 struct b43_wl *wl = hw_to_b43_wl(hw);
3505 struct b43_wldev *dev;
3506 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003507 struct ieee80211_conf *conf = &hw->conf;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003508 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003509 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003510
Michael Buesche4d6b792007-09-18 15:39:42 -04003511 mutex_lock(&wl->mutex);
3512
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003513 /* Switch the band (if necessary). This might change the active core. */
3514 err = b43_switch_band(wl, conf->channel);
Michael Buesche4d6b792007-09-18 15:39:42 -04003515 if (err)
3516 goto out_unlock_mutex;
3517 dev = wl->current_dev;
3518 phy = &dev->phy;
3519
Michael Bueschd10d0e52008-12-18 22:13:39 +01003520 b43_mac_suspend(dev);
3521
Johannes Berg9124b072008-10-14 19:17:54 +02003522 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3523 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3524 conf->long_frame_max_tx_count);
3525 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3526 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003527 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003528
3529 /* Switch to the requested channel.
3530 * The firmware takes care of races with the TX handler. */
Johannes Berg8318d782008-01-24 19:38:38 +01003531 if (conf->channel->hw_value != phy->channel)
Michael Bueschef1a6282008-08-27 18:53:02 +02003532 b43_switch_channel(dev, conf->channel->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003533
Johannes Bergd42ce842007-11-23 14:50:51 +01003534 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
3535
Michael Buesche4d6b792007-09-18 15:39:42 -04003536 /* Adjust the desired TX power level. */
3537 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003538 if (conf->power_level != phy->desired_txpower) {
3539 phy->desired_txpower = conf->power_level;
3540 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3541 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003542 }
3543 }
3544
3545 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003546 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003547 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003548 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003549 if (phy->ops->set_rx_antenna)
3550 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003551
Larry Fingerfd4973c2009-06-20 12:58:11 -05003552 if (wl->radio_enabled != phy->radio_on) {
3553 if (wl->radio_enabled) {
Johannes Berg19d337d2009-06-02 13:01:37 +02003554 b43_software_rfkill(dev, false);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003555 b43info(dev->wl, "Radio turned on by software\n");
3556 if (!dev->radio_hw_enable) {
3557 b43info(dev->wl, "The hardware RF-kill button "
3558 "still turns the radio physically off. "
3559 "Press the button to turn it on.\n");
3560 }
3561 } else {
Johannes Berg19d337d2009-06-02 13:01:37 +02003562 b43_software_rfkill(dev, true);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003563 b43info(dev->wl, "Radio turned off by software\n");
3564 }
3565 }
3566
Michael Bueschd10d0e52008-12-18 22:13:39 +01003567out_mac_enable:
3568 b43_mac_enable(dev);
3569out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003570 mutex_unlock(&wl->mutex);
3571
3572 return err;
3573}
3574
Johannes Berg881d9482009-01-21 15:13:48 +01003575static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003576{
3577 struct ieee80211_supported_band *sband =
3578 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3579 struct ieee80211_rate *rate;
3580 int i;
3581 u16 basic, direct, offset, basic_offset, rateptr;
3582
3583 for (i = 0; i < sband->n_bitrates; i++) {
3584 rate = &sband->bitrates[i];
3585
3586 if (b43_is_cck_rate(rate->hw_value)) {
3587 direct = B43_SHM_SH_CCKDIRECT;
3588 basic = B43_SHM_SH_CCKBASIC;
3589 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3590 offset &= 0xF;
3591 } else {
3592 direct = B43_SHM_SH_OFDMDIRECT;
3593 basic = B43_SHM_SH_OFDMBASIC;
3594 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3595 offset &= 0xF;
3596 }
3597
3598 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3599
3600 if (b43_is_cck_rate(rate->hw_value)) {
3601 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3602 basic_offset &= 0xF;
3603 } else {
3604 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3605 basic_offset &= 0xF;
3606 }
3607
3608 /*
3609 * Get the pointer that we need to point to
3610 * from the direct map
3611 */
3612 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3613 direct + 2 * basic_offset);
3614 /* and write it to the basic map */
3615 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3616 rateptr);
3617 }
3618}
3619
3620static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3621 struct ieee80211_vif *vif,
3622 struct ieee80211_bss_conf *conf,
3623 u32 changed)
3624{
3625 struct b43_wl *wl = hw_to_b43_wl(hw);
3626 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003627
3628 mutex_lock(&wl->mutex);
3629
3630 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003631 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003632 goto out_unlock_mutex;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003633
3634 B43_WARN_ON(wl->vif != vif);
3635
3636 if (changed & BSS_CHANGED_BSSID) {
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003637 if (conf->bssid)
3638 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3639 else
3640 memset(wl->bssid, 0, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003641 }
3642
Johannes Berg3f0d8432009-05-18 10:53:18 +02003643 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
3644 if (changed & BSS_CHANGED_BEACON &&
3645 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3646 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
3647 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
3648 b43_update_templates(wl);
3649
3650 if (changed & BSS_CHANGED_BSSID)
3651 b43_write_mac_bssid_templates(dev);
3652 }
Johannes Berg3f0d8432009-05-18 10:53:18 +02003653
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003654 b43_mac_suspend(dev);
3655
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003656 /* Update templates for AP/mesh mode. */
3657 if (changed & BSS_CHANGED_BEACON_INT &&
3658 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3659 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
3660 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
3661 b43_set_beacon_int(dev, conf->beacon_int);
3662
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003663 if (changed & BSS_CHANGED_BASIC_RATES)
3664 b43_update_basic_rates(dev, conf->basic_rates);
3665
3666 if (changed & BSS_CHANGED_ERP_SLOT) {
3667 if (conf->use_short_slot)
3668 b43_short_slot_timing_enable(dev);
3669 else
3670 b43_short_slot_timing_disable(dev);
3671 }
3672
3673 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01003674out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003675 mutex_unlock(&wl->mutex);
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003676}
3677
Michael Buesch40faacc2007-10-28 16:29:32 +01003678static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003679 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3680 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04003681{
3682 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003683 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003684 u8 algorithm;
3685 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003686 int err;
Michael Buesch060210f2009-01-25 15:49:59 +01003687 static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Michael Buesche4d6b792007-09-18 15:39:42 -04003688
3689 if (modparam_nohwcrypt)
3690 return -ENOSPC; /* User disabled HW-crypto */
3691
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003692 mutex_lock(&wl->mutex);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003693
3694 dev = wl->current_dev;
3695 err = -ENODEV;
3696 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
3697 goto out_unlock;
3698
Michael Buesch403a3a12009-06-08 21:04:57 +02003699 if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
Michael Buesch68217832008-05-17 23:43:57 +02003700 /* We don't have firmware for the crypto engine.
3701 * Must use software-crypto. */
3702 err = -EOPNOTSUPP;
3703 goto out_unlock;
3704 }
3705
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003706 err = -EINVAL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003707 switch (key->alg) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003708 case ALG_WEP:
Zhu Yie31a16d2009-05-21 21:47:03 +08003709 if (key->keylen == WLAN_KEY_LEN_WEP40)
Michael Buesche4d6b792007-09-18 15:39:42 -04003710 algorithm = B43_SEC_ALGO_WEP40;
3711 else
3712 algorithm = B43_SEC_ALGO_WEP104;
3713 break;
3714 case ALG_TKIP:
3715 algorithm = B43_SEC_ALGO_TKIP;
3716 break;
3717 case ALG_CCMP:
3718 algorithm = B43_SEC_ALGO_AES;
3719 break;
3720 default:
3721 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003722 goto out_unlock;
3723 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003724 index = (u8) (key->keyidx);
3725 if (index > 3)
3726 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04003727
3728 switch (cmd) {
3729 case SET_KEY:
gregor kowski035d0242009-08-19 22:35:45 +02003730 if (algorithm == B43_SEC_ALGO_TKIP &&
3731 (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
3732 !modparam_hwtkip)) {
3733 /* We support only pairwise key */
Michael Buesche4d6b792007-09-18 15:39:42 -04003734 err = -EOPNOTSUPP;
3735 goto out_unlock;
3736 }
3737
Michael Buesche808e582008-12-19 21:30:52 +01003738 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
Johannes Bergdc822b52008-12-29 12:55:09 +01003739 if (WARN_ON(!sta)) {
3740 err = -EOPNOTSUPP;
3741 goto out_unlock;
3742 }
Michael Buesche808e582008-12-19 21:30:52 +01003743 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003744 err = b43_key_write(dev, -1, algorithm,
Johannes Bergdc822b52008-12-29 12:55:09 +01003745 key->key, key->keylen,
3746 sta->addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01003747 } else {
3748 /* Group key */
3749 err = b43_key_write(dev, index, algorithm,
3750 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04003751 }
3752 if (err)
3753 goto out_unlock;
3754
3755 if (algorithm == B43_SEC_ALGO_WEP40 ||
3756 algorithm == B43_SEC_ALGO_WEP104) {
3757 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
3758 } else {
3759 b43_hf_write(dev,
3760 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
3761 }
3762 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
gregor kowski035d0242009-08-19 22:35:45 +02003763 if (algorithm == B43_SEC_ALGO_TKIP)
3764 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Michael Buesche4d6b792007-09-18 15:39:42 -04003765 break;
3766 case DISABLE_KEY: {
3767 err = b43_key_clear(dev, key->hw_key_idx);
3768 if (err)
3769 goto out_unlock;
3770 break;
3771 }
3772 default:
3773 B43_WARN_ON(1);
3774 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01003775
Michael Buesche4d6b792007-09-18 15:39:42 -04003776out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04003777 if (!err) {
3778 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07003779 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04003780 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Larry Fingera1d882102009-01-14 11:15:25 -06003781 sta ? sta->addr : bcast_addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01003782 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003783 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01003784 mutex_unlock(&wl->mutex);
3785
Michael Buesche4d6b792007-09-18 15:39:42 -04003786 return err;
3787}
3788
Michael Buesch40faacc2007-10-28 16:29:32 +01003789static void b43_op_configure_filter(struct ieee80211_hw *hw,
3790 unsigned int changed, unsigned int *fflags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02003791 u64 multicast)
Michael Buesche4d6b792007-09-18 15:39:42 -04003792{
3793 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02003794 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003795
Michael Buesch36dbd952009-09-04 22:51:29 +02003796 mutex_lock(&wl->mutex);
3797 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04003798 if (!dev) {
3799 *fflags = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02003800 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04003801 }
Johannes Berg4150c572007-09-17 01:29:23 -04003802
Johannes Berg4150c572007-09-17 01:29:23 -04003803 *fflags &= FIF_PROMISC_IN_BSS |
3804 FIF_ALLMULTI |
3805 FIF_FCSFAIL |
3806 FIF_PLCPFAIL |
3807 FIF_CONTROL |
3808 FIF_OTHER_BSS |
3809 FIF_BCN_PRBRESP_PROMISC;
3810
3811 changed &= FIF_PROMISC_IN_BSS |
3812 FIF_ALLMULTI |
3813 FIF_FCSFAIL |
3814 FIF_PLCPFAIL |
3815 FIF_CONTROL |
3816 FIF_OTHER_BSS |
3817 FIF_BCN_PRBRESP_PROMISC;
3818
3819 wl->filter_flags = *fflags;
3820
3821 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
3822 b43_adjust_opmode(dev);
Michael Buesch36dbd952009-09-04 22:51:29 +02003823
3824out_unlock:
3825 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003826}
3827
Michael Buesch36dbd952009-09-04 22:51:29 +02003828/* Locking: wl->mutex
3829 * Returns the current dev. This might be different from the passed in dev,
3830 * because the core might be gone away while we unlocked the mutex. */
3831static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04003832{
3833 struct b43_wl *wl = dev->wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02003834 struct b43_wldev *orig_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003835
Michael Buesch36dbd952009-09-04 22:51:29 +02003836redo:
3837 if (!dev || b43_status(dev) < B43_STAT_STARTED)
3838 return dev;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01003839
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003840 /* Cancel work. Unlock to avoid deadlocks. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003841 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003842 cancel_delayed_work_sync(&dev->periodic_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003843 cancel_work_sync(&wl->tx_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04003844 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02003845 dev = wl->current_dev;
3846 if (!dev || b43_status(dev) < B43_STAT_STARTED) {
3847 /* Whoops, aliens ate up the device while we were unlocked. */
3848 return dev;
3849 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003850
Michael Buesch36dbd952009-09-04 22:51:29 +02003851 /* Disable interrupts on the device. */
3852 b43_set_status(dev, B43_STAT_INITIALIZED);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02003853 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
Michael Buesch36dbd952009-09-04 22:51:29 +02003854 /* wl->mutex is locked. That is enough. */
3855 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
3856 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
3857 } else {
3858 spin_lock_irq(&wl->hardirq_lock);
3859 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
3860 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
3861 spin_unlock_irq(&wl->hardirq_lock);
3862 }
3863 /* Synchronize the interrupt handlers. Unlock to avoid deadlocks. */
3864 orig_dev = dev;
3865 mutex_unlock(&wl->mutex);
3866 synchronize_irq(dev->dev->irq);
3867 mutex_lock(&wl->mutex);
3868 dev = wl->current_dev;
3869 if (!dev)
3870 return dev;
3871 if (dev != orig_dev) {
3872 if (b43_status(dev) >= B43_STAT_STARTED)
3873 goto redo;
3874 return dev;
3875 }
3876 B43_WARN_ON(b43_read32(dev, B43_MMIO_GEN_IRQ_MASK));
3877
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003878 /* Drain the TX queue */
3879 while (skb_queue_len(&wl->tx_queue))
3880 dev_kfree_skb(skb_dequeue(&wl->tx_queue));
3881
Michael Buesche4d6b792007-09-18 15:39:42 -04003882 b43_mac_suspend(dev);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02003883 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO)
3884 b43_sdio_free_irq(dev);
3885 else
3886 free_irq(dev->dev->irq, dev);
Michael Buescha78b3bb2009-09-11 21:44:05 +02003887 b43_leds_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003888 b43dbg(wl, "Wireless interface stopped\n");
Michael Buesch36dbd952009-09-04 22:51:29 +02003889
3890 return dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003891}
3892
3893/* Locking: wl->mutex */
3894static int b43_wireless_core_start(struct b43_wldev *dev)
3895{
3896 int err;
3897
3898 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
3899
3900 drain_txstatus_queue(dev);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02003901 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
3902 err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
3903 if (err) {
3904 b43err(dev->wl, "Cannot request SDIO IRQ\n");
3905 goto out;
3906 }
3907 } else {
3908 err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
3909 b43_interrupt_thread_handler,
3910 IRQF_SHARED, KBUILD_MODNAME, dev);
3911 if (err) {
3912 b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
3913 goto out;
3914 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003915 }
3916
3917 /* We are ready to run. */
3918 b43_set_status(dev, B43_STAT_STARTED);
3919
3920 /* Start data flow (TX/RX). */
3921 b43_mac_enable(dev);
Michael Buesch13790722009-04-08 21:26:27 +02003922 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesche4d6b792007-09-18 15:39:42 -04003923
3924 /* Start maintainance work */
3925 b43_periodic_tasks_setup(dev);
3926
Michael Buescha78b3bb2009-09-11 21:44:05 +02003927 b43_leds_init(dev);
3928
Michael Buesche4d6b792007-09-18 15:39:42 -04003929 b43dbg(dev->wl, "Wireless interface started\n");
Michael Buescha78b3bb2009-09-11 21:44:05 +02003930out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003931 return err;
3932}
3933
3934/* Get PHY and RADIO versioning numbers */
3935static int b43_phy_versioning(struct b43_wldev *dev)
3936{
3937 struct b43_phy *phy = &dev->phy;
3938 u32 tmp;
3939 u8 analog_type;
3940 u8 phy_type;
3941 u8 phy_rev;
3942 u16 radio_manuf;
3943 u16 radio_ver;
3944 u16 radio_rev;
3945 int unsupported = 0;
3946
3947 /* Get PHY versioning */
3948 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
3949 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
3950 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
3951 phy_rev = (tmp & B43_PHYVER_VERSION);
3952 switch (phy_type) {
3953 case B43_PHYTYPE_A:
3954 if (phy_rev >= 4)
3955 unsupported = 1;
3956 break;
3957 case B43_PHYTYPE_B:
3958 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
3959 && phy_rev != 7)
3960 unsupported = 1;
3961 break;
3962 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06003963 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04003964 unsupported = 1;
3965 break;
Michael Bueschd5c71e42008-01-04 17:06:29 +01003966#ifdef CONFIG_B43_NPHY
3967 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01003968 if (phy_rev > 4)
Michael Bueschd5c71e42008-01-04 17:06:29 +01003969 unsupported = 1;
3970 break;
3971#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01003972#ifdef CONFIG_B43_PHY_LP
3973 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02003974 if (phy_rev > 2)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01003975 unsupported = 1;
3976 break;
3977#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003978 default:
3979 unsupported = 1;
3980 };
3981 if (unsupported) {
3982 b43err(dev->wl, "FOUND UNSUPPORTED PHY "
3983 "(Analog %u, Type %u, Revision %u)\n",
3984 analog_type, phy_type, phy_rev);
3985 return -EOPNOTSUPP;
3986 }
3987 b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
3988 analog_type, phy_type, phy_rev);
3989
3990 /* Get RADIO versioning */
3991 if (dev->dev->bus->chip_id == 0x4317) {
3992 if (dev->dev->bus->chip_rev == 0)
3993 tmp = 0x3205017F;
3994 else if (dev->dev->bus->chip_rev == 1)
3995 tmp = 0x4205017F;
3996 else
3997 tmp = 0x5205017F;
3998 } else {
3999 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01004000 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04004001 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01004002 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -04004003 }
4004 radio_manuf = (tmp & 0x00000FFF);
4005 radio_ver = (tmp & 0x0FFFF000) >> 12;
4006 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesch96c755a2008-01-06 00:09:46 +01004007 if (radio_manuf != 0x17F /* Broadcom */)
4008 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004009 switch (phy_type) {
4010 case B43_PHYTYPE_A:
4011 if (radio_ver != 0x2060)
4012 unsupported = 1;
4013 if (radio_rev != 1)
4014 unsupported = 1;
4015 if (radio_manuf != 0x17F)
4016 unsupported = 1;
4017 break;
4018 case B43_PHYTYPE_B:
4019 if ((radio_ver & 0xFFF0) != 0x2050)
4020 unsupported = 1;
4021 break;
4022 case B43_PHYTYPE_G:
4023 if (radio_ver != 0x2050)
4024 unsupported = 1;
4025 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01004026 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004027 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01004028 unsupported = 1;
4029 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004030 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004031 if (radio_ver != 0x2062 && radio_ver != 0x2063)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004032 unsupported = 1;
4033 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004034 default:
4035 B43_WARN_ON(1);
4036 }
4037 if (unsupported) {
4038 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
4039 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
4040 radio_manuf, radio_ver, radio_rev);
4041 return -EOPNOTSUPP;
4042 }
4043 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
4044 radio_manuf, radio_ver, radio_rev);
4045
4046 phy->radio_manuf = radio_manuf;
4047 phy->radio_ver = radio_ver;
4048 phy->radio_rev = radio_rev;
4049
4050 phy->analog = analog_type;
4051 phy->type = phy_type;
4052 phy->rev = phy_rev;
4053
4054 return 0;
4055}
4056
4057static void setup_struct_phy_for_init(struct b43_wldev *dev,
4058 struct b43_phy *phy)
4059{
Michael Buesche4d6b792007-09-18 15:39:42 -04004060 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02004061 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01004062 /* PHY TX errors counter. */
4063 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesch591f3dc2009-03-31 12:27:32 +02004064
4065#if B43_DEBUG
4066 phy->phy_locked = 0;
4067 phy->radio_locked = 0;
4068#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004069}
4070
4071static void setup_struct_wldev_for_init(struct b43_wldev *dev)
4072{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01004073 dev->dfq_valid = 0;
4074
Michael Buesch6a724d62007-09-20 22:12:58 +02004075 /* Assume the radio is enabled. If it's not enabled, the state will
4076 * immediately get fixed on the first periodic work run. */
4077 dev->radio_hw_enable = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004078
4079 /* Stats */
4080 memset(&dev->stats, 0, sizeof(dev->stats));
4081
4082 setup_struct_phy_for_init(dev, &dev->phy);
4083
4084 /* IRQ related flags */
4085 dev->irq_reason = 0;
4086 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
Michael Buesch13790722009-04-08 21:26:27 +02004087 dev->irq_mask = B43_IRQ_MASKTEMPLATE;
Michael Buesch3e3ccb32009-03-19 19:27:21 +01004088 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
Michael Buesch13790722009-04-08 21:26:27 +02004089 dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
Michael Buesche4d6b792007-09-18 15:39:42 -04004090
4091 dev->mac_suspended = 1;
4092
4093 /* Noise calculation context */
4094 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
4095}
4096
4097static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
4098{
4099 struct ssb_sprom *sprom = &dev->dev->bus->sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02004100 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004101
Michael Buesch1855ba72008-04-18 20:51:41 +02004102 if (!modparam_btcoex)
4103 return;
Larry Finger95de2842007-11-09 16:57:18 -06004104 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04004105 return;
4106 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
4107 return;
4108
4109 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06004110 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04004111 hf |= B43_HF_BTCOEXALT;
4112 else
4113 hf |= B43_HF_BTCOEX;
4114 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04004115}
4116
4117static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02004118{
4119 if (!modparam_btcoex)
4120 return;
4121 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04004122}
4123
4124static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
4125{
4126#ifdef CONFIG_SSB_DRIVER_PCICORE
4127 struct ssb_bus *bus = dev->dev->bus;
4128 u32 tmp;
4129
4130 if (bus->pcicore.dev &&
4131 bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
4132 bus->pcicore.dev->id.revision <= 5) {
4133 /* IMCFGLO timeouts workaround. */
4134 tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
Michael Buesche4d6b792007-09-18 15:39:42 -04004135 switch (bus->bustype) {
4136 case SSB_BUSTYPE_PCI:
4137 case SSB_BUSTYPE_PCMCIA:
Michael Buesch98a1e2a2009-09-08 19:33:31 +02004138 tmp &= ~SSB_IMCFGLO_REQTO;
4139 tmp &= ~SSB_IMCFGLO_SERTO;
Michael Buesche4d6b792007-09-18 15:39:42 -04004140 tmp |= 0x32;
4141 break;
4142 case SSB_BUSTYPE_SSB:
Michael Buesch98a1e2a2009-09-08 19:33:31 +02004143 tmp &= ~SSB_IMCFGLO_REQTO;
4144 tmp &= ~SSB_IMCFGLO_SERTO;
Michael Buesche4d6b792007-09-18 15:39:42 -04004145 tmp |= 0x53;
4146 break;
Michael Buesch98a1e2a2009-09-08 19:33:31 +02004147 default:
4148 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004149 }
4150 ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
4151 }
4152#endif /* CONFIG_SSB_DRIVER_PCICORE */
4153}
4154
Michael Bueschd59f7202008-04-03 18:56:19 +02004155static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
4156{
4157 u16 pu_delay;
4158
4159 /* The time value is in microseconds. */
4160 if (dev->phy.type == B43_PHYTYPE_A)
4161 pu_delay = 3700;
4162 else
4163 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02004164 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02004165 pu_delay = 500;
4166 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
4167 pu_delay = max(pu_delay, (u16)2400);
4168
4169 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
4170}
4171
4172/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
4173static void b43_set_pretbtt(struct b43_wldev *dev)
4174{
4175 u16 pretbtt;
4176
4177 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02004178 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02004179 pretbtt = 2;
4180 } else {
4181 if (dev->phy.type == B43_PHYTYPE_A)
4182 pretbtt = 120;
4183 else
4184 pretbtt = 250;
4185 }
4186 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
4187 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
4188}
4189
Michael Buesche4d6b792007-09-18 15:39:42 -04004190/* Shutdown a wireless core */
4191/* Locking: wl->mutex */
4192static void b43_wireless_core_exit(struct b43_wldev *dev)
4193{
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004194 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04004195
Michael Buesch36dbd952009-09-04 22:51:29 +02004196 B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
4197 if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
Michael Buesche4d6b792007-09-18 15:39:42 -04004198 return;
4199 b43_set_status(dev, B43_STAT_UNINIT);
4200
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004201 /* Stop the microcode PSM. */
4202 macctl = b43_read32(dev, B43_MMIO_MACCTL);
4203 macctl &= ~B43_MACCTL_PSM_RUN;
4204 macctl |= B43_MACCTL_PSM_JMP0;
4205 b43_write32(dev, B43_MMIO_MACCTL, macctl);
4206
Michael Buesche4d6b792007-09-18 15:39:42 -04004207 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004208 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004209 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02004210 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01004211 if (dev->wl->current_beacon) {
4212 dev_kfree_skb_any(dev->wl->current_beacon);
4213 dev->wl->current_beacon = NULL;
4214 }
4215
Michael Buesche4d6b792007-09-18 15:39:42 -04004216 ssb_device_disable(dev->dev, 0);
4217 ssb_bus_may_powerdown(dev->dev->bus);
4218}
4219
4220/* Initialize a wireless core */
4221static int b43_wireless_core_init(struct b43_wldev *dev)
4222{
Michael Buesche4d6b792007-09-18 15:39:42 -04004223 struct ssb_bus *bus = dev->dev->bus;
4224 struct ssb_sprom *sprom = &bus->sprom;
4225 struct b43_phy *phy = &dev->phy;
4226 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004227 u64 hf;
4228 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04004229
4230 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4231
4232 err = ssb_bus_powerup(bus, 0);
4233 if (err)
4234 goto out;
4235 if (!ssb_device_is_enabled(dev->dev)) {
4236 tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
4237 b43_wireless_core_reset(dev, tmp);
4238 }
4239
Michael Bueschfb111372008-09-02 13:00:34 +02004240 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004241 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004242 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004243
4244 /* Enable IRQ routing to this device. */
4245 ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
4246
4247 b43_imcfglo_timeouts_workaround(dev);
4248 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004249 if (phy->ops->prepare_hardware) {
4250 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004251 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004252 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004253 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004254 err = b43_chip_init(dev);
4255 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004256 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004257 b43_shm_write16(dev, B43_SHM_SHARED,
4258 B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
4259 hf = b43_hf_read(dev);
4260 if (phy->type == B43_PHYTYPE_G) {
4261 hf |= B43_HF_SYMW;
4262 if (phy->rev == 1)
4263 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004264 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004265 hf |= B43_HF_OFDMPABOOST;
Michael Buesch969d15c2009-02-20 14:27:15 +01004266 }
4267 if (phy->radio_ver == 0x2050) {
4268 if (phy->radio_rev == 6)
4269 hf |= B43_HF_4318TSSI;
4270 if (phy->radio_rev < 6)
4271 hf |= B43_HF_VCORECALC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004272 }
Michael Buesch1cc8f472009-02-20 14:47:56 +01004273 if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
4274 hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
Michael Buesch1a777332009-03-04 16:41:10 +01004275#ifdef CONFIG_SSB_DRIVER_PCICORE
Michael Buesch88219052009-02-20 14:58:59 +01004276 if ((bus->bustype == SSB_BUSTYPE_PCI) &&
4277 (bus->pcicore.dev->id.revision <= 10))
4278 hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
Michael Buesch1a777332009-03-04 16:41:10 +01004279#endif
Michael Buesch25d3ef52009-02-20 15:39:21 +01004280 hf &= ~B43_HF_SKCFPUP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004281 b43_hf_write(dev, hf);
4282
Michael Buesch74cfdba2007-10-28 16:19:44 +01004283 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4284 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004285 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4286 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4287
4288 /* Disable sending probe responses from firmware.
4289 * Setting the MaxTime to one usec will always trigger
4290 * a timeout, so we never send any probe resp.
4291 * A timeout of zero is infinite. */
4292 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4293
4294 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004295 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004296
4297 /* Minimum Contention Window */
4298 if (phy->type == B43_PHYTYPE_B) {
4299 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
4300 } else {
4301 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
4302 }
4303 /* Maximum Contention Window */
4304 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4305
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004306 if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) ||
4307 (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) ||
4308 B43_FORCE_PIO) {
Michael Buesch5100d5a2008-03-29 21:01:16 +01004309 dev->__using_pio_transfers = 1;
4310 err = b43_pio_init(dev);
4311 } else {
4312 dev->__using_pio_transfers = 0;
4313 err = b43_dma_init(dev);
4314 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004315 if (err)
4316 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004317 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004318 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004319 b43_bluetooth_coext_enable(dev);
4320
Michael Buesch1cc8f472009-02-20 14:47:56 +01004321 ssb_bus_powerup(bus, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
Johannes Berg4150c572007-09-17 01:29:23 -04004322 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004323 b43_security_init(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004324
Michael Buesch5ab95492009-09-10 20:31:46 +02004325 ieee80211_wake_queues(dev->wl->hw);
4326
Michael Buesche4d6b792007-09-18 15:39:42 -04004327 b43_set_status(dev, B43_STAT_INITIALIZED);
4328
Larry Finger1a8d1222007-12-14 13:59:11 +01004329out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004330 return err;
4331
Michael Bueschef1a6282008-08-27 18:53:02 +02004332err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004333 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004334err_busdown:
Michael Buesche4d6b792007-09-18 15:39:42 -04004335 ssb_bus_may_powerdown(bus);
4336 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4337 return err;
4338}
4339
Michael Buesch40faacc2007-10-28 16:29:32 +01004340static int b43_op_add_interface(struct ieee80211_hw *hw,
4341 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004342{
4343 struct b43_wl *wl = hw_to_b43_wl(hw);
4344 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004345 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004346
4347 /* TODO: allow WDS/AP devices to coexist */
4348
Johannes Berg05c914f2008-09-11 00:01:58 +02004349 if (conf->type != NL80211_IFTYPE_AP &&
4350 conf->type != NL80211_IFTYPE_MESH_POINT &&
4351 conf->type != NL80211_IFTYPE_STATION &&
4352 conf->type != NL80211_IFTYPE_WDS &&
4353 conf->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004354 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004355
4356 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004357 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004358 goto out_mutex_unlock;
4359
4360 b43dbg(wl, "Adding Interface type %d\n", conf->type);
4361
4362 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004363 wl->operating = 1;
Johannes Berg32bfd352007-12-19 01:31:26 +01004364 wl->vif = conf->vif;
Johannes Berg4150c572007-09-17 01:29:23 -04004365 wl->if_type = conf->type;
4366 memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004367
Michael Buesche4d6b792007-09-18 15:39:42 -04004368 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004369 b43_set_pretbtt(dev);
4370 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004371 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004372
4373 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004374 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004375 mutex_unlock(&wl->mutex);
4376
4377 return err;
4378}
4379
Michael Buesch40faacc2007-10-28 16:29:32 +01004380static void b43_op_remove_interface(struct ieee80211_hw *hw,
4381 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004382{
4383 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004384 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004385
4386 b43dbg(wl, "Removing Interface type %d\n", conf->type);
4387
4388 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004389
4390 B43_WARN_ON(!wl->operating);
Johannes Berg32bfd352007-12-19 01:31:26 +01004391 B43_WARN_ON(wl->vif != conf->vif);
4392 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004393
4394 wl->operating = 0;
4395
Johannes Berg4150c572007-09-17 01:29:23 -04004396 b43_adjust_opmode(dev);
4397 memset(wl->mac_addr, 0, ETH_ALEN);
4398 b43_upload_card_macaddress(dev);
Johannes Berg4150c572007-09-17 01:29:23 -04004399
4400 mutex_unlock(&wl->mutex);
4401}
4402
Michael Buesch40faacc2007-10-28 16:29:32 +01004403static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004404{
4405 struct b43_wl *wl = hw_to_b43_wl(hw);
4406 struct b43_wldev *dev = wl->current_dev;
4407 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004408 int err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004409
Michael Buesch7be1bb62008-01-23 21:10:56 +01004410 /* Kill all old instance specific information to make sure
4411 * the card won't use it in the short timeframe between start
4412 * and mac80211 reconfiguring it. */
4413 memset(wl->bssid, 0, ETH_ALEN);
4414 memset(wl->mac_addr, 0, ETH_ALEN);
4415 wl->filter_flags = 0;
4416 wl->radiotap_enabled = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01004417 b43_qos_clear(wl);
Michael Buesch6b4bec012008-05-20 12:16:28 +02004418 wl->beacon0_uploaded = 0;
4419 wl->beacon1_uploaded = 0;
4420 wl->beacon_templates_virgin = 1;
Larry Fingerfd4973c2009-06-20 12:58:11 -05004421 wl->radio_enabled = 1;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004422
Johannes Berg4150c572007-09-17 01:29:23 -04004423 mutex_lock(&wl->mutex);
4424
4425 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4426 err = b43_wireless_core_init(dev);
Johannes Bergf41f3f32009-06-07 12:30:34 -05004427 if (err)
Johannes Berg4150c572007-09-17 01:29:23 -04004428 goto out_mutex_unlock;
4429 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004430 }
4431
Johannes Berg4150c572007-09-17 01:29:23 -04004432 if (b43_status(dev) < B43_STAT_STARTED) {
4433 err = b43_wireless_core_start(dev);
4434 if (err) {
4435 if (did_init)
4436 b43_wireless_core_exit(dev);
4437 goto out_mutex_unlock;
4438 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004439 }
Johannes Berg4150c572007-09-17 01:29:23 -04004440
Johannes Bergf41f3f32009-06-07 12:30:34 -05004441 /* XXX: only do if device doesn't support rfkill irq */
4442 wiphy_rfkill_start_polling(hw->wiphy);
4443
Johannes Berg4150c572007-09-17 01:29:23 -04004444 out_mutex_unlock:
4445 mutex_unlock(&wl->mutex);
4446
4447 return err;
4448}
4449
Michael Buesch40faacc2007-10-28 16:29:32 +01004450static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004451{
4452 struct b43_wl *wl = hw_to_b43_wl(hw);
4453 struct b43_wldev *dev = wl->current_dev;
4454
Michael Buescha82d9922008-04-04 21:40:06 +02004455 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004456
Johannes Berg4150c572007-09-17 01:29:23 -04004457 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004458 if (b43_status(dev) >= B43_STAT_STARTED) {
4459 dev = b43_wireless_core_stop(dev);
4460 if (!dev)
4461 goto out_unlock;
4462 }
Johannes Berg4150c572007-09-17 01:29:23 -04004463 b43_wireless_core_exit(dev);
Larry Fingerfd4973c2009-06-20 12:58:11 -05004464 wl->radio_enabled = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02004465
4466out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004467 mutex_unlock(&wl->mutex);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004468
4469 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004470}
4471
Johannes Berg17741cd2008-09-11 00:02:02 +02004472static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4473 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004474{
4475 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche66fee62007-12-26 17:47:10 +01004476
Michael Buesch36dbd952009-09-04 22:51:29 +02004477 mutex_lock(&wl->mutex);
Johannes Berg9d139c82008-07-09 14:40:37 +02004478 b43_update_templates(wl);
Michael Buesch36dbd952009-09-04 22:51:29 +02004479 mutex_unlock(&wl->mutex);
Michael Buesche66fee62007-12-26 17:47:10 +01004480
4481 return 0;
4482}
4483
Johannes Berg38968d02008-02-25 16:27:50 +01004484static void b43_op_sta_notify(struct ieee80211_hw *hw,
4485 struct ieee80211_vif *vif,
4486 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004487 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004488{
4489 struct b43_wl *wl = hw_to_b43_wl(hw);
4490
4491 B43_WARN_ON(!vif || wl->vif != vif);
4492}
4493
Michael Buesch25d3ef52009-02-20 15:39:21 +01004494static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
4495{
4496 struct b43_wl *wl = hw_to_b43_wl(hw);
4497 struct b43_wldev *dev;
4498
4499 mutex_lock(&wl->mutex);
4500 dev = wl->current_dev;
4501 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4502 /* Disable CFP update during scan on other channels. */
4503 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
4504 }
4505 mutex_unlock(&wl->mutex);
4506}
4507
4508static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
4509{
4510 struct b43_wl *wl = hw_to_b43_wl(hw);
4511 struct b43_wldev *dev;
4512
4513 mutex_lock(&wl->mutex);
4514 dev = wl->current_dev;
4515 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4516 /* Re-enable CFP update. */
4517 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
4518 }
4519 mutex_unlock(&wl->mutex);
4520}
4521
Michael Buesche4d6b792007-09-18 15:39:42 -04004522static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01004523 .tx = b43_op_tx,
4524 .conf_tx = b43_op_conf_tx,
4525 .add_interface = b43_op_add_interface,
4526 .remove_interface = b43_op_remove_interface,
4527 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004528 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01004529 .configure_filter = b43_op_configure_filter,
4530 .set_key = b43_op_set_key,
gregor kowski035d0242009-08-19 22:35:45 +02004531 .update_tkip_key = b43_op_update_tkip_key,
Michael Buesch40faacc2007-10-28 16:29:32 +01004532 .get_stats = b43_op_get_stats,
4533 .get_tx_stats = b43_op_get_tx_stats,
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01004534 .get_tsf = b43_op_get_tsf,
4535 .set_tsf = b43_op_set_tsf,
Michael Buesch40faacc2007-10-28 16:29:32 +01004536 .start = b43_op_start,
4537 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01004538 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01004539 .sta_notify = b43_op_sta_notify,
Michael Buesch25d3ef52009-02-20 15:39:21 +01004540 .sw_scan_start = b43_op_sw_scan_start_notifier,
4541 .sw_scan_complete = b43_op_sw_scan_complete_notifier,
Johannes Bergf41f3f32009-06-07 12:30:34 -05004542 .rfkill_poll = b43_rfkill_poll,
Michael Buesche4d6b792007-09-18 15:39:42 -04004543};
4544
4545/* Hard-reset the chip. Do not call this directly.
4546 * Use b43_controller_restart()
4547 */
4548static void b43_chip_reset(struct work_struct *work)
4549{
4550 struct b43_wldev *dev =
4551 container_of(work, struct b43_wldev, restart_work);
4552 struct b43_wl *wl = dev->wl;
4553 int err = 0;
4554 int prev_status;
4555
4556 mutex_lock(&wl->mutex);
4557
4558 prev_status = b43_status(dev);
4559 /* Bring the device down... */
Michael Buesch36dbd952009-09-04 22:51:29 +02004560 if (prev_status >= B43_STAT_STARTED) {
4561 dev = b43_wireless_core_stop(dev);
4562 if (!dev) {
4563 err = -ENODEV;
4564 goto out;
4565 }
4566 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004567 if (prev_status >= B43_STAT_INITIALIZED)
4568 b43_wireless_core_exit(dev);
4569
4570 /* ...and up again. */
4571 if (prev_status >= B43_STAT_INITIALIZED) {
4572 err = b43_wireless_core_init(dev);
4573 if (err)
4574 goto out;
4575 }
4576 if (prev_status >= B43_STAT_STARTED) {
4577 err = b43_wireless_core_start(dev);
4578 if (err) {
4579 b43_wireless_core_exit(dev);
4580 goto out;
4581 }
4582 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02004583out:
4584 if (err)
4585 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004586 mutex_unlock(&wl->mutex);
4587 if (err)
4588 b43err(wl, "Controller restart FAILED\n");
4589 else
4590 b43info(wl, "Controller restarted\n");
4591}
4592
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004593static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01004594 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04004595{
4596 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04004597
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004598 if (have_2ghz_phy)
4599 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
4600 if (dev->phy.type == B43_PHYTYPE_N) {
4601 if (have_5ghz_phy)
4602 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
4603 } else {
4604 if (have_5ghz_phy)
4605 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
4606 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004607
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004608 dev->phy.supports_2ghz = have_2ghz_phy;
4609 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004610
4611 return 0;
4612}
4613
4614static void b43_wireless_core_detach(struct b43_wldev *dev)
4615{
4616 /* We release firmware that late to not be required to re-request
4617 * is all the time when we reinit the core. */
4618 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004619 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004620}
4621
4622static int b43_wireless_core_attach(struct b43_wldev *dev)
4623{
4624 struct b43_wl *wl = dev->wl;
4625 struct ssb_bus *bus = dev->dev->bus;
4626 struct pci_dev *pdev = bus->host_pci;
4627 int err;
Michael Buesch96c755a2008-01-06 00:09:46 +01004628 bool have_2ghz_phy = 0, have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004629 u32 tmp;
4630
4631 /* Do NOT do any device initialization here.
4632 * Do it in wireless_core_init() instead.
4633 * This function is for gathering basic information about the HW, only.
4634 * Also some structs may be set up here. But most likely you want to have
4635 * that in core_init(), too.
4636 */
4637
4638 err = ssb_bus_powerup(bus, 0);
4639 if (err) {
4640 b43err(wl, "Bus powerup failed\n");
4641 goto out;
4642 }
4643 /* Get the PHY type. */
4644 if (dev->dev->id.revision >= 5) {
4645 u32 tmshigh;
4646
4647 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch96c755a2008-01-06 00:09:46 +01004648 have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
4649 have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
Michael Buesche4d6b792007-09-18 15:39:42 -04004650 } else
Michael Buesch96c755a2008-01-06 00:09:46 +01004651 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004652
Michael Buesch96c755a2008-01-06 00:09:46 +01004653 dev->phy.gmode = have_2ghz_phy;
Larry Fingerfd4973c2009-06-20 12:58:11 -05004654 dev->phy.radio_on = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004655 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4656 b43_wireless_core_reset(dev, tmp);
4657
4658 err = b43_phy_versioning(dev);
4659 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02004660 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004661 /* Check if this device supports multiband. */
4662 if (!pdev ||
4663 (pdev->device != 0x4312 &&
4664 pdev->device != 0x4319 && pdev->device != 0x4324)) {
4665 /* No multiband support. */
Michael Buesch96c755a2008-01-06 00:09:46 +01004666 have_2ghz_phy = 0;
4667 have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004668 switch (dev->phy.type) {
4669 case B43_PHYTYPE_A:
Michael Buesch96c755a2008-01-06 00:09:46 +01004670 have_5ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004671 break;
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004672 case B43_PHYTYPE_LP: //FIXME not always!
Gábor Stefanik86b28922009-08-16 20:22:41 +02004673#if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004674 have_5ghz_phy = 1;
Gábor Stefanik86b28922009-08-16 20:22:41 +02004675#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004676 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01004677 case B43_PHYTYPE_N:
4678 have_2ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004679 break;
4680 default:
4681 B43_WARN_ON(1);
4682 }
4683 }
Michael Buesch96c755a2008-01-06 00:09:46 +01004684 if (dev->phy.type == B43_PHYTYPE_A) {
4685 /* FIXME */
4686 b43err(wl, "IEEE 802.11a devices are unsupported\n");
4687 err = -EOPNOTSUPP;
4688 goto err_powerdown;
4689 }
Michael Buesch2e35af12008-04-27 19:06:18 +02004690 if (1 /* disable A-PHY */) {
4691 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004692 if (dev->phy.type != B43_PHYTYPE_N &&
4693 dev->phy.type != B43_PHYTYPE_LP) {
Michael Buesch2e35af12008-04-27 19:06:18 +02004694 have_2ghz_phy = 1;
4695 have_5ghz_phy = 0;
4696 }
4697 }
4698
Michael Bueschfb111372008-09-02 13:00:34 +02004699 err = b43_phy_allocate(dev);
4700 if (err)
4701 goto err_powerdown;
4702
Michael Buesch96c755a2008-01-06 00:09:46 +01004703 dev->phy.gmode = have_2ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004704 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4705 b43_wireless_core_reset(dev, tmp);
4706
4707 err = b43_validate_chipaccess(dev);
4708 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004709 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004710 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04004711 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004712 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04004713
4714 /* Now set some default "current_dev" */
4715 if (!wl->current_dev)
4716 wl->current_dev = dev;
4717 INIT_WORK(&dev->restart_work, b43_chip_reset);
4718
Michael Bueschcb24f572008-09-03 12:12:20 +02004719 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004720 ssb_device_disable(dev->dev, 0);
4721 ssb_bus_may_powerdown(bus);
4722
4723out:
4724 return err;
4725
Michael Bueschfb111372008-09-02 13:00:34 +02004726err_phy_free:
4727 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004728err_powerdown:
4729 ssb_bus_may_powerdown(bus);
4730 return err;
4731}
4732
4733static void b43_one_core_detach(struct ssb_device *dev)
4734{
4735 struct b43_wldev *wldev;
4736 struct b43_wl *wl;
4737
Michael Buesch3bf0a322008-05-22 16:32:16 +02004738 /* Do not cancel ieee80211-workqueue based work here.
4739 * See comment in b43_remove(). */
4740
Michael Buesche4d6b792007-09-18 15:39:42 -04004741 wldev = ssb_get_drvdata(dev);
4742 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04004743 b43_debugfs_remove_device(wldev);
4744 b43_wireless_core_detach(wldev);
4745 list_del(&wldev->list);
4746 wl->nr_devs--;
4747 ssb_set_drvdata(dev, NULL);
4748 kfree(wldev);
4749}
4750
4751static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
4752{
4753 struct b43_wldev *wldev;
4754 struct pci_dev *pdev;
4755 int err = -ENOMEM;
4756
4757 if (!list_empty(&wl->devlist)) {
4758 /* We are not the first core on this chip. */
4759 pdev = dev->bus->host_pci;
4760 /* Only special chips support more than one wireless
4761 * core, although some of the other chips have more than
4762 * one wireless core as well. Check for this and
4763 * bail out early.
4764 */
4765 if (!pdev ||
4766 ((pdev->device != 0x4321) &&
4767 (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
4768 b43dbg(wl, "Ignoring unconnected 802.11 core\n");
4769 return -ENODEV;
4770 }
4771 }
4772
4773 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
4774 if (!wldev)
4775 goto out;
4776
4777 wldev->dev = dev;
4778 wldev->wl = wl;
4779 b43_set_status(wldev, B43_STAT_UNINIT);
4780 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
Michael Buesche4d6b792007-09-18 15:39:42 -04004781 INIT_LIST_HEAD(&wldev->list);
4782
4783 err = b43_wireless_core_attach(wldev);
4784 if (err)
4785 goto err_kfree_wldev;
4786
4787 list_add(&wldev->list, &wl->devlist);
4788 wl->nr_devs++;
4789 ssb_set_drvdata(dev, wldev);
4790 b43_debugfs_add_device(wldev);
4791
4792 out:
4793 return err;
4794
4795 err_kfree_wldev:
4796 kfree(wldev);
4797 return err;
4798}
4799
Michael Buesch9fc38452008-04-19 16:53:00 +02004800#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
4801 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
4802 (pdev->device == _device) && \
4803 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
4804 (pdev->subsystem_device == _subdevice) )
4805
Michael Buesche4d6b792007-09-18 15:39:42 -04004806static void b43_sprom_fixup(struct ssb_bus *bus)
4807{
Michael Buesch1855ba72008-04-18 20:51:41 +02004808 struct pci_dev *pdev;
4809
Michael Buesche4d6b792007-09-18 15:39:42 -04004810 /* boardflags workarounds */
4811 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
4812 bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06004813 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04004814 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
4815 bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06004816 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02004817 if (bus->bustype == SSB_BUSTYPE_PCI) {
4818 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02004819 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05004820 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05004821 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02004822 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05004823 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05004824 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
4825 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02004826 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
4827 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004828}
4829
4830static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
4831{
4832 struct ieee80211_hw *hw = wl->hw;
4833
4834 ssb_set_devtypedata(dev, NULL);
4835 ieee80211_free_hw(hw);
4836}
4837
4838static int b43_wireless_init(struct ssb_device *dev)
4839{
4840 struct ssb_sprom *sprom = &dev->bus->sprom;
4841 struct ieee80211_hw *hw;
4842 struct b43_wl *wl;
4843 int err = -ENOMEM;
4844
4845 b43_sprom_fixup(dev->bus);
4846
4847 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
4848 if (!hw) {
4849 b43err(NULL, "Could not allocate ieee80211 device\n");
4850 goto out;
4851 }
Michael Buesch403a3a12009-06-08 21:04:57 +02004852 wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004853
4854 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02004855 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bruno Randolf566bfe52008-05-08 19:15:40 +02004856 IEEE80211_HW_SIGNAL_DBM |
4857 IEEE80211_HW_NOISE_DBM;
4858
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07004859 hw->wiphy->interface_modes =
4860 BIT(NL80211_IFTYPE_AP) |
4861 BIT(NL80211_IFTYPE_MESH_POINT) |
4862 BIT(NL80211_IFTYPE_STATION) |
4863 BIT(NL80211_IFTYPE_WDS) |
4864 BIT(NL80211_IFTYPE_ADHOC);
4865
Michael Buesch403a3a12009-06-08 21:04:57 +02004866 hw->queues = modparam_qos ? 4 : 1;
4867 wl->mac80211_initially_registered_queues = hw->queues;
Johannes Berge6a98542008-10-21 12:40:02 +02004868 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04004869 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06004870 if (is_valid_ether_addr(sprom->et1mac))
4871 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004872 else
Larry Finger95de2842007-11-09 16:57:18 -06004873 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004874
Michael Buesch403a3a12009-06-08 21:04:57 +02004875 /* Initialize struct b43_wl */
Michael Buesche4d6b792007-09-18 15:39:42 -04004876 wl->hw = hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04004877 mutex_init(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004878 spin_lock_init(&wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04004879 INIT_LIST_HEAD(&wl->devlist);
Michael Buescha82d9922008-04-04 21:40:06 +02004880 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004881 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004882 INIT_WORK(&wl->tx_work, b43_tx_work);
4883 skb_queue_head_init(&wl->tx_queue);
Michael Buesche4d6b792007-09-18 15:39:42 -04004884
4885 ssb_set_devtypedata(dev, wl);
Michael Buesch060210f2009-01-25 15:49:59 +01004886 b43info(wl, "Broadcom %04X WLAN found (core revision %u)\n",
4887 dev->bus->chip_id, dev->id.revision);
Michael Buesche4d6b792007-09-18 15:39:42 -04004888 err = 0;
Michael Buesch060210f2009-01-25 15:49:59 +01004889out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004890 return err;
4891}
4892
4893static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
4894{
4895 struct b43_wl *wl;
4896 int err;
4897 int first = 0;
4898
4899 wl = ssb_get_devtypedata(dev);
4900 if (!wl) {
4901 /* Probing the first core. Must setup common struct b43_wl */
4902 first = 1;
4903 err = b43_wireless_init(dev);
4904 if (err)
4905 goto out;
4906 wl = ssb_get_devtypedata(dev);
4907 B43_WARN_ON(!wl);
4908 }
4909 err = b43_one_core_attach(dev, wl);
4910 if (err)
4911 goto err_wireless_exit;
4912
4913 if (first) {
4914 err = ieee80211_register_hw(wl->hw);
4915 if (err)
4916 goto err_one_core_detach;
Michael Buescha78b3bb2009-09-11 21:44:05 +02004917 b43_leds_register(wl->current_dev);
4918 b43_rng_init(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04004919 }
4920
4921 out:
4922 return err;
4923
4924 err_one_core_detach:
4925 b43_one_core_detach(dev);
4926 err_wireless_exit:
4927 if (first)
4928 b43_wireless_exit(dev, wl);
4929 return err;
4930}
4931
4932static void b43_remove(struct ssb_device *dev)
4933{
4934 struct b43_wl *wl = ssb_get_devtypedata(dev);
4935 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4936
Michael Buesch3bf0a322008-05-22 16:32:16 +02004937 /* We must cancel any work here before unregistering from ieee80211,
4938 * as the ieee80211 unreg will destroy the workqueue. */
4939 cancel_work_sync(&wldev->restart_work);
4940
Michael Buesche4d6b792007-09-18 15:39:42 -04004941 B43_WARN_ON(!wl);
Michael Buesch403a3a12009-06-08 21:04:57 +02004942 if (wl->current_dev == wldev) {
4943 /* Restore the queues count before unregistering, because firmware detect
4944 * might have modified it. Restoring is important, so the networking
4945 * stack can properly free resources. */
4946 wl->hw->queues = wl->mac80211_initially_registered_queues;
Michael Buescha78b3bb2009-09-11 21:44:05 +02004947 wl->current_dev = NULL;
4948 cancel_work_sync(&wl->leds.work);
Michael Buesche4d6b792007-09-18 15:39:42 -04004949 ieee80211_unregister_hw(wl->hw);
Michael Buesch403a3a12009-06-08 21:04:57 +02004950 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004951
4952 b43_one_core_detach(dev);
4953
4954 if (list_empty(&wl->devlist)) {
Michael Buescha78b3bb2009-09-11 21:44:05 +02004955 b43_rng_exit(wl);
4956 b43_leds_unregister(wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004957 /* Last core on the chip unregistered.
4958 * We can destroy common struct b43_wl.
4959 */
4960 b43_wireless_exit(dev, wl);
4961 }
4962}
4963
4964/* Perform a hardware reset. This can be called from any context. */
4965void b43_controller_restart(struct b43_wldev *dev, const char *reason)
4966{
4967 /* Must avoid requeueing, if we are in shutdown. */
4968 if (b43_status(dev) < B43_STAT_INITIALIZED)
4969 return;
4970 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04004971 ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04004972}
4973
Michael Buesche4d6b792007-09-18 15:39:42 -04004974static struct ssb_driver b43_ssb_driver = {
4975 .name = KBUILD_MODNAME,
4976 .id_table = b43_ssb_tbl,
4977 .probe = b43_probe,
4978 .remove = b43_remove,
Michael Buesche4d6b792007-09-18 15:39:42 -04004979};
4980
Michael Buesch26bc7832008-02-09 00:18:35 +01004981static void b43_print_driverinfo(void)
4982{
4983 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004984 *feat_leds = "", *feat_sdio = "";
Michael Buesch26bc7832008-02-09 00:18:35 +01004985
4986#ifdef CONFIG_B43_PCI_AUTOSELECT
4987 feat_pci = "P";
4988#endif
4989#ifdef CONFIG_B43_PCMCIA
4990 feat_pcmcia = "M";
4991#endif
4992#ifdef CONFIG_B43_NPHY
4993 feat_nphy = "N";
4994#endif
4995#ifdef CONFIG_B43_LEDS
4996 feat_leds = "L";
4997#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004998#ifdef CONFIG_B43_SDIO
4999 feat_sdio = "S";
5000#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005001 printk(KERN_INFO "Broadcom 43xx driver loaded "
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005002 "[ Features: %s%s%s%s%s, Firmware-ID: "
Michael Buesch26bc7832008-02-09 00:18:35 +01005003 B43_SUPPORTED_FIRMWARE_ID " ]\n",
5004 feat_pci, feat_pcmcia, feat_nphy,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005005 feat_leds, feat_sdio);
Michael Buesch26bc7832008-02-09 00:18:35 +01005006}
5007
Michael Buesche4d6b792007-09-18 15:39:42 -04005008static int __init b43_init(void)
5009{
5010 int err;
5011
5012 b43_debugfs_init();
5013 err = b43_pcmcia_init();
5014 if (err)
5015 goto err_dfs_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005016 err = b43_sdio_init();
Michael Buesche4d6b792007-09-18 15:39:42 -04005017 if (err)
5018 goto err_pcmcia_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005019 err = ssb_driver_register(&b43_ssb_driver);
5020 if (err)
5021 goto err_sdio_exit;
Michael Buesch26bc7832008-02-09 00:18:35 +01005022 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04005023
5024 return err;
5025
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005026err_sdio_exit:
5027 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005028err_pcmcia_exit:
5029 b43_pcmcia_exit();
5030err_dfs_exit:
5031 b43_debugfs_exit();
5032 return err;
5033}
5034
5035static void __exit b43_exit(void)
5036{
5037 ssb_driver_unregister(&b43_ssb_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005038 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005039 b43_pcmcia_exit();
5040 b43_debugfs_exit();
5041}
5042
5043module_init(b43_init)
5044module_exit(b43_exit)