blob: 2dc810e35dd0817aaff130c5945318d82cbf6f46 [file] [log] [blame]
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
17 * Copyright (C) Ashok Raj <ashok.raj@intel.com>
18 * Copyright (C) Shaohua Li <shaohua.li@intel.com>
19 */
20
21#ifndef __DMAR_H__
22#define __DMAR_H__
23
24#include <linux/acpi.h>
25#include <linux/types.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070026#include <linux/msi.h>
Suresh Siddha1531a6a2009-03-16 17:04:57 -070027#include <linux/irqreturn.h>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070028
Suresh Siddha41750d32011-08-23 17:05:18 -070029/* DMAR Flags */
30#define DMAR_INTR_REMAP 0x1
31#define DMAR_X2APIC_OPT_OUT 0x2
32
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070033struct intel_iommu;
Suresh Siddha29b61be2009-03-16 17:05:02 -070034#if defined(CONFIG_DMAR) || defined(CONFIG_INTR_REMAP)
Suresh Siddha41750d32011-08-23 17:05:18 -070035extern struct acpi_table_header *dmar_tbl;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070036struct dmar_drhd_unit {
37 struct list_head list; /* list of drhd units */
Suresh Siddha1886e8a2008-07-10 11:16:37 -070038 struct acpi_dmar_header *hdr; /* ACPI header */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070039 u64 reg_base_addr; /* register base address*/
40 struct pci_dev **devices; /* target device array */
41 int devices_cnt; /* target device count */
David Woodhouse276dbf992009-04-04 01:45:37 +010042 u16 segment; /* PCI domain */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070043 u8 ignored:1; /* ignore drhd */
44 u8 include_all:1;
45 struct intel_iommu *iommu;
46};
47
Suresh Siddha2ae21012008-07-10 11:16:43 -070048extern struct list_head dmar_drhd_units;
49
50#define for_each_drhd_unit(drhd) \
51 list_for_each_entry(drhd, &dmar_drhd_units, list)
52
David Woodhouse8f912ba2009-04-03 15:19:32 +010053#define for_each_active_iommu(i, drhd) \
54 list_for_each_entry(drhd, &dmar_drhd_units, list) \
55 if (i=drhd->iommu, drhd->ignored) {} else
56
57#define for_each_iommu(i, drhd) \
58 list_for_each_entry(drhd, &dmar_drhd_units, list) \
59 if (i=drhd->iommu, 0) {} else
60
Suresh Siddha2ae21012008-07-10 11:16:43 -070061extern int dmar_table_init(void);
Suresh Siddha2ae21012008-07-10 11:16:43 -070062extern int dmar_dev_scope_init(void);
63
64/* Intel IOMMU detection */
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -040065extern int detect_intel_iommu(void);
Suresh Siddha9d783ba2009-03-16 17:04:55 -070066extern int enable_drhd_fault_handling(void);
Suresh Siddha2ae21012008-07-10 11:16:43 -070067
Suresh Siddha2ae21012008-07-10 11:16:43 -070068extern int parse_ioapics_under_ir(void);
69extern int alloc_iommu(struct dmar_drhd_unit *);
70#else
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -040071static inline int detect_intel_iommu(void)
Suresh Siddha2ae21012008-07-10 11:16:43 -070072{
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -040073 return -ENODEV;
Suresh Siddha2ae21012008-07-10 11:16:43 -070074}
75
76static inline int dmar_table_init(void)
77{
78 return -ENODEV;
79}
Suresh Siddha29b61be2009-03-16 17:05:02 -070080static inline int enable_drhd_fault_handling(void)
81{
82 return -1;
83}
Suresh Siddha2ae21012008-07-10 11:16:43 -070084#endif /* !CONFIG_DMAR && !CONFIG_INTR_REMAP */
85
Suresh Siddha2ae21012008-07-10 11:16:43 -070086struct irte {
87 union {
88 struct {
89 __u64 present : 1,
90 fpd : 1,
91 dst_mode : 1,
92 redir_hint : 1,
93 trigger_mode : 1,
94 dlvry_mode : 3,
95 avail : 4,
96 __reserved_1 : 4,
97 vector : 8,
98 __reserved_2 : 8,
99 dest_id : 32;
100 };
101 __u64 low;
102 };
103
104 union {
105 struct {
106 __u64 sid : 16,
107 sq : 2,
108 svt : 2,
109 __reserved_3 : 44;
110 };
111 __u64 high;
112 };
113};
Thomas Gleixner423f0852010-10-10 11:39:09 +0200114
Suresh Siddha29b61be2009-03-16 17:05:02 -0700115#ifdef CONFIG_INTR_REMAP
116extern int intr_remapping_enabled;
Weidong Han93758232009-04-17 16:42:14 +0800117extern int intr_remapping_supported(void);
Suresh Siddha41750d32011-08-23 17:05:18 -0700118extern int enable_intr_remapping(void);
Fenghua Yub24696b2009-03-27 14:22:44 -0700119extern void disable_intr_remapping(void);
120extern int reenable_intr_remapping(int);
Suresh Siddha29b61be2009-03-16 17:05:02 -0700121
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700122extern int get_irte(int irq, struct irte *entry);
123extern int modify_irte(int irq, struct irte *irte_modified);
124extern int alloc_irte(struct intel_iommu *iommu, int irq, u16 count);
125extern int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index,
126 u16 sub_handle);
127extern int map_irq_to_irte_handle(int irq, u16 *sub_handle);
Suresh Siddhab6fcb332008-07-10 11:16:44 -0700128extern int free_irte(int irq);
129
Suresh Siddha75c46fa2008-07-10 11:16:57 -0700130extern struct intel_iommu *map_dev_to_ir(struct pci_dev *dev);
Suresh Siddha89027d32008-07-10 11:16:56 -0700131extern struct intel_iommu *map_ioapic_to_ir(int apic);
Suresh Siddha20f30972009-08-04 12:07:08 -0700132extern struct intel_iommu *map_hpet_to_ir(u8 id);
Weidong Hanf007e992009-05-23 00:41:15 +0800133extern int set_ioapic_sid(struct irte *irte, int apic);
Suresh Siddha20f30972009-08-04 12:07:08 -0700134extern int set_hpet_sid(struct irte *irte, u8 id);
Weidong Hanf007e992009-05-23 00:41:15 +0800135extern int set_msi_sid(struct irte *irte, struct pci_dev *dev);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700136#else
Suresh Siddha29b61be2009-03-16 17:05:02 -0700137static inline int alloc_irte(struct intel_iommu *iommu, int irq, u16 count)
138{
139 return -1;
140}
141static inline int modify_irte(int irq, struct irte *irte_modified)
142{
143 return -1;
144}
145static inline int free_irte(int irq)
146{
147 return -1;
148}
149static inline int map_irq_to_irte_handle(int irq, u16 *sub_handle)
150{
151 return -1;
152}
153static inline int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index,
154 u16 sub_handle)
155{
156 return -1;
157}
158static inline struct intel_iommu *map_dev_to_ir(struct pci_dev *dev)
159{
160 return NULL;
161}
162static inline struct intel_iommu *map_ioapic_to_ir(int apic)
163{
164 return NULL;
165}
Suresh Siddha20f30972009-08-04 12:07:08 -0700166static inline struct intel_iommu *map_hpet_to_ir(unsigned int hpet_id)
167{
168 return NULL;
169}
Weidong Hanf007e992009-05-23 00:41:15 +0800170static inline int set_ioapic_sid(struct irte *irte, int apic)
171{
172 return 0;
173}
Suresh Siddha20f30972009-08-04 12:07:08 -0700174static inline int set_hpet_sid(struct irte *irte, u8 id)
175{
176 return -1;
177}
Weidong Hanf007e992009-05-23 00:41:15 +0800178static inline int set_msi_sid(struct irte *irte, struct pci_dev *dev)
179{
180 return 0;
181}
182
Suresh Siddha2ae21012008-07-10 11:16:43 -0700183#define intr_remapping_enabled (0)
Randy Dunlap4917b282010-11-22 12:48:34 -0800184
Suresh Siddha41750d32011-08-23 17:05:18 -0700185static inline int enable_intr_remapping(void)
Randy Dunlap4917b282010-11-22 12:48:34 -0800186{
187 return -1;
188}
189
190static inline void disable_intr_remapping(void)
191{
192}
193
194static inline int reenable_intr_remapping(int eim)
195{
196 return 0;
197}
Suresh Siddha2ae21012008-07-10 11:16:43 -0700198#endif
199
Suresh Siddha41750d32011-08-23 17:05:18 -0700200enum {
201 IRQ_REMAP_XAPIC_MODE,
202 IRQ_REMAP_X2APIC_MODE,
203};
204
Suresh Siddha2ae21012008-07-10 11:16:43 -0700205/* Can't use the common MSI interrupt functions
206 * since DMAR is not a pci device
207 */
Thomas Gleixner5c2837f2010-09-28 17:15:11 +0200208struct irq_data;
209extern void dmar_msi_unmask(struct irq_data *data);
210extern void dmar_msi_mask(struct irq_data *data);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700211extern void dmar_msi_read(int irq, struct msi_msg *msg);
212extern void dmar_msi_write(int irq, struct msi_msg *msg);
213extern int dmar_set_interrupt(struct intel_iommu *iommu);
Suresh Siddha1531a6a2009-03-16 17:04:57 -0700214extern irqreturn_t dmar_fault(int irq, void *dev_id);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700215extern int arch_setup_dmar_msi(unsigned int irq);
216
Suresh Siddha9d783ba2009-03-16 17:04:55 -0700217#ifdef CONFIG_DMAR
Suresh Siddha2ae21012008-07-10 11:16:43 -0700218extern int iommu_detected, no_iommu;
219extern struct list_head dmar_rmrr_units;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700220struct dmar_rmrr_unit {
221 struct list_head list; /* list of rmrr units */
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700222 struct acpi_dmar_header *hdr; /* ACPI header */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700223 u64 base_address; /* reserved base address*/
224 u64 end_address; /* reserved end address */
225 struct pci_dev **devices; /* target devices */
226 int devices_cnt; /* target device count */
227};
228
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700229#define for_each_rmrr_units(rmrr) \
230 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800231
232struct dmar_atsr_unit {
233 struct list_head list; /* list of ATSR units */
234 struct acpi_dmar_header *hdr; /* ACPI header */
235 struct pci_dev **devices; /* target devices */
236 int devices_cnt; /* target device count */
237 u8 include_all:1; /* include all ports */
238};
239
Suresh Siddha2ae21012008-07-10 11:16:43 -0700240extern int intel_iommu_init(void);
FUJITA Tomonori9d5ce732009-11-10 19:46:16 +0900241#else /* !CONFIG_DMAR: */
242static inline int intel_iommu_init(void) { return -ENODEV; }
243#endif /* CONFIG_DMAR */
244
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700245#endif /* __DMAR_H__ */