blob: 415852d3ca8a9bb8e89099d1cf1489bf7d037690 [file] [log] [blame]
Philipp Zabel1c44f5f2008-02-04 22:28:22 -08001/*
Eric Miao38f539a2009-01-20 12:09:06 +08002 * linux/arch/arm/plat-pxa/gpio.c
Philipp Zabel1c44f5f2008-02-04 22:28:22 -08003 *
4 * Generic PXA GPIO handling
5 *
6 * Author: Nicolas Pitre
7 * Created: Jun 15, 2001
8 * Copyright: MontaVista Software Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080014#include <linux/module.h>
Haojian Zhuang389eda12011-10-17 21:26:55 +080015#include <linux/clk.h>
16#include <linux/err.h>
Russell King2f8163b2011-07-26 10:53:52 +010017#include <linux/gpio.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080018#include <linux/gpio-pxa.h>
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080019#include <linux/init.h>
Rob Herringae4f4cf2015-01-26 22:46:04 -060020#include <linux/interrupt.h>
eric miaoe3630db2008-03-04 11:42:26 +080021#include <linux/irq.h>
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080022#include <linux/irqdomain.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000023#include <linux/irqchip/chained_irq.h>
Russell Kingfced80c2008-09-06 12:10:45 +010024#include <linux/io.h>
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080025#include <linux/of.h>
26#include <linux/of_device.h>
Robert Jarzmika770d942015-12-12 23:55:21 +010027#include <linux/pinctrl/consumer.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080028#include <linux/platform_device.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020029#include <linux/syscore_ops.h>
Daniel Mack4aa78262009-06-19 22:56:09 +020030#include <linux/slab.h>
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080031
Haojian Zhuang157d2642011-10-17 20:37:52 +080032/*
33 * We handle the GPIOs by banks, each bank covers up to 32 GPIOs with
34 * one set of registers. The register offsets are organized below:
35 *
36 * GPLR GPDR GPSR GPCR GRER GFER GEDR
37 * BANK 0 - 0x0000 0x000C 0x0018 0x0024 0x0030 0x003C 0x0048
38 * BANK 1 - 0x0004 0x0010 0x001C 0x0028 0x0034 0x0040 0x004C
39 * BANK 2 - 0x0008 0x0014 0x0020 0x002C 0x0038 0x0044 0x0050
40 *
41 * BANK 3 - 0x0100 0x010C 0x0118 0x0124 0x0130 0x013C 0x0148
42 * BANK 4 - 0x0104 0x0110 0x011C 0x0128 0x0134 0x0140 0x014C
43 * BANK 5 - 0x0108 0x0114 0x0120 0x012C 0x0138 0x0144 0x0150
44 *
Rob Herring684bba22015-01-26 22:46:06 -060045 * BANK 6 - 0x0200 0x020C 0x0218 0x0224 0x0230 0x023C 0x0248
46 *
Haojian Zhuang157d2642011-10-17 20:37:52 +080047 * NOTE:
48 * BANK 3 is only available on PXA27x and later processors.
Rob Herring684bba22015-01-26 22:46:06 -060049 * BANK 4 and 5 are only available on PXA935, PXA1928
50 * BANK 6 is only available on PXA1928
Haojian Zhuang157d2642011-10-17 20:37:52 +080051 */
52
53#define GPLR_OFFSET 0x00
54#define GPDR_OFFSET 0x0C
55#define GPSR_OFFSET 0x18
56#define GPCR_OFFSET 0x24
57#define GRER_OFFSET 0x30
58#define GFER_OFFSET 0x3C
59#define GEDR_OFFSET 0x48
60#define GAFR_OFFSET 0x54
Haojian Zhuangbe241682011-10-17 21:07:15 +080061#define ED_MASK_OFFSET 0x9C /* GPIO edge detection for AP side */
Haojian Zhuang157d2642011-10-17 20:37:52 +080062
Rob Herring1e970b72015-03-02 15:30:58 -060063#define BANK_OFF(n) (((n) / 3) << 8) + (((n) % 3) << 2)
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080064
Eric Miao3b8e2852009-01-07 11:30:49 +080065int pxa_last_gpio;
Daniel Mack9450be72012-07-22 16:55:44 +020066static int irq_base;
Eric Miao3b8e2852009-01-07 11:30:49 +080067
Robert Jarzmikfc0589c2015-11-28 22:37:42 +010068struct pxa_gpio_bank {
Eric Miao0807da52009-01-07 18:01:51 +080069 void __iomem *regbase;
Eric Miao0807da52009-01-07 18:01:51 +080070 unsigned long irq_mask;
71 unsigned long irq_edge_rise;
72 unsigned long irq_edge_fall;
73
74#ifdef CONFIG_PM
75 unsigned long saved_gplr;
76 unsigned long saved_gpdr;
77 unsigned long saved_grer;
78 unsigned long saved_gfer;
79#endif
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080080};
81
Robert Jarzmikfc0589c2015-11-28 22:37:42 +010082struct pxa_gpio_chip {
83 struct device *dev;
84 struct gpio_chip chip;
85 struct pxa_gpio_bank *banks;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +010086 struct irq_domain *irqdomain;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +010087
88 int irq0;
89 int irq1;
90 int (*set_wake)(unsigned int gpio, unsigned int on);
91};
92
Haojian Zhuang2cab0292013-04-07 16:44:33 +080093enum pxa_gpio_type {
Haojian Zhuang4929f5a2011-10-10 16:03:51 +080094 PXA25X_GPIO = 0,
95 PXA26X_GPIO,
96 PXA27X_GPIO,
97 PXA3XX_GPIO,
98 PXA93X_GPIO,
99 MMP_GPIO = 0x10,
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800100 MMP2_GPIO,
Rob Herring684bba22015-01-26 22:46:06 -0600101 PXA1928_GPIO,
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800102};
103
104struct pxa_gpio_id {
105 enum pxa_gpio_type type;
106 int gpio_nums;
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800107};
108
Eric Miao0807da52009-01-07 18:01:51 +0800109static DEFINE_SPINLOCK(gpio_lock);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100110static struct pxa_gpio_chip *pxa_gpio_chip;
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800111static enum pxa_gpio_type gpio_type;
Eric Miao0807da52009-01-07 18:01:51 +0800112
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800113static struct pxa_gpio_id pxa25x_id = {
114 .type = PXA25X_GPIO,
115 .gpio_nums = 85,
116};
117
118static struct pxa_gpio_id pxa26x_id = {
119 .type = PXA26X_GPIO,
120 .gpio_nums = 90,
121};
122
123static struct pxa_gpio_id pxa27x_id = {
124 .type = PXA27X_GPIO,
125 .gpio_nums = 121,
126};
127
128static struct pxa_gpio_id pxa3xx_id = {
129 .type = PXA3XX_GPIO,
130 .gpio_nums = 128,
131};
132
133static struct pxa_gpio_id pxa93x_id = {
134 .type = PXA93X_GPIO,
135 .gpio_nums = 192,
136};
137
138static struct pxa_gpio_id mmp_id = {
139 .type = MMP_GPIO,
140 .gpio_nums = 128,
141};
142
143static struct pxa_gpio_id mmp2_id = {
144 .type = MMP2_GPIO,
145 .gpio_nums = 192,
146};
147
Rob Herring684bba22015-01-26 22:46:06 -0600148static struct pxa_gpio_id pxa1928_id = {
149 .type = PXA1928_GPIO,
150 .gpio_nums = 224,
151};
152
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100153#define for_each_gpio_bank(i, b, pc) \
154 for (i = 0, b = pc->banks; i <= pxa_last_gpio; i += 32, b++)
Eric Miao0807da52009-01-07 18:01:51 +0800155
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100156static inline struct pxa_gpio_chip *chip_to_pxachip(struct gpio_chip *c)
Eric Miao0807da52009-01-07 18:01:51 +0800157{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100158 struct pxa_gpio_chip *pxa_chip =
159 container_of(c, struct pxa_gpio_chip, chip);
160
161 return pxa_chip;
162}
163static inline void __iomem *gpio_bank_base(struct gpio_chip *c, int gpio)
164{
165 struct pxa_gpio_bank *bank = chip_to_pxachip(c)->banks + (gpio / 32);
166
167 return bank->regbase;
Eric Miao0807da52009-01-07 18:01:51 +0800168}
169
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100170static inline struct pxa_gpio_bank *gpio_to_pxabank(struct gpio_chip *c,
171 unsigned gpio)
Eric Miao0807da52009-01-07 18:01:51 +0800172{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100173 return chip_to_pxachip(c)->banks + gpio / 32;
Eric Miao0807da52009-01-07 18:01:51 +0800174}
175
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800176static inline int gpio_is_pxa_type(int type)
177{
178 return (type & MMP_GPIO) == 0;
179}
180
181static inline int gpio_is_mmp_type(int type)
182{
183 return (type & MMP_GPIO) != 0;
184}
185
Haojian Zhuang157d2642011-10-17 20:37:52 +0800186/* GPIO86/87/88/89 on PXA26x have their direction bits in PXA_GPDR(2 inverted,
187 * as well as their Alternate Function value being '1' for GPIO in GAFRx.
188 */
189static inline int __gpio_is_inverted(int gpio)
190{
191 if ((gpio_type == PXA26X_GPIO) && (gpio > 85))
192 return 1;
193 return 0;
194}
195
196/*
197 * On PXA25x and PXA27x, GAFRx and GPDRx together decide the alternate
198 * function of a GPIO, and GPDRx cannot be altered once configured. It
199 * is attributed as "occupied" here (I know this terminology isn't
200 * accurate, you are welcome to propose a better one :-)
201 */
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100202static inline int __gpio_is_occupied(struct pxa_gpio_chip *pchip, unsigned gpio)
Haojian Zhuang157d2642011-10-17 20:37:52 +0800203{
Haojian Zhuang157d2642011-10-17 20:37:52 +0800204 void __iomem *base;
205 unsigned long gafr = 0, gpdr = 0;
206 int ret, af = 0, dir = 0;
207
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100208 base = gpio_bank_base(&pchip->chip, gpio);
Haojian Zhuang157d2642011-10-17 20:37:52 +0800209 gpdr = readl_relaxed(base + GPDR_OFFSET);
210
211 switch (gpio_type) {
212 case PXA25X_GPIO:
213 case PXA26X_GPIO:
214 case PXA27X_GPIO:
215 gafr = readl_relaxed(base + GAFR_OFFSET);
216 af = (gafr >> ((gpio & 0xf) * 2)) & 0x3;
217 dir = gpdr & GPIO_bit(gpio);
218
219 if (__gpio_is_inverted(gpio))
220 ret = (af != 1) || (dir == 0);
221 else
222 ret = (af != 0) || (dir != 0);
223 break;
224 default:
225 ret = gpdr & GPIO_bit(gpio);
226 break;
227 }
228 return ret;
229}
230
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800231int pxa_irq_to_gpio(int irq)
232{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100233 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
234 int irq_gpio0;
235
236 irq_gpio0 = irq_find_mapping(pchip->irqdomain, 0);
237 if (irq_gpio0 > 0)
238 return irq - irq_gpio0;
239
240 return irq_gpio0;
241}
242
243static int pxa_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
244{
245 struct pxa_gpio_chip *pchip = chip_to_pxachip(chip);
246
247 return irq_find_mapping(pchip->irqdomain, offset);
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800248}
249
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800250static int pxa_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
251{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100252 void __iomem *base = gpio_bank_base(chip, offset);
253 uint32_t value, mask = GPIO_bit(offset);
Eric Miao0807da52009-01-07 18:01:51 +0800254 unsigned long flags;
Robert Jarzmika770d942015-12-12 23:55:21 +0100255 int ret;
256
257 ret = pinctrl_gpio_direction_input(chip->base + offset);
258 if (!ret)
259 return 0;
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800260
Eric Miao0807da52009-01-07 18:01:51 +0800261 spin_lock_irqsave(&gpio_lock, flags);
262
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800263 value = readl_relaxed(base + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800264 if (__gpio_is_inverted(chip->base + offset))
265 value |= mask;
266 else
267 value &= ~mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800268 writel_relaxed(value, base + GPDR_OFFSET);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800269
Eric Miao0807da52009-01-07 18:01:51 +0800270 spin_unlock_irqrestore(&gpio_lock, flags);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800271 return 0;
272}
273
274static int pxa_gpio_direction_output(struct gpio_chip *chip,
Eric Miao0807da52009-01-07 18:01:51 +0800275 unsigned offset, int value)
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800276{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100277 void __iomem *base = gpio_bank_base(chip, offset);
278 uint32_t tmp, mask = GPIO_bit(offset);
Eric Miao0807da52009-01-07 18:01:51 +0800279 unsigned long flags;
Robert Jarzmika770d942015-12-12 23:55:21 +0100280 int ret;
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800281
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800282 writel_relaxed(mask, base + (value ? GPSR_OFFSET : GPCR_OFFSET));
Eric Miao0807da52009-01-07 18:01:51 +0800283
Robert Jarzmika770d942015-12-12 23:55:21 +0100284 ret = pinctrl_gpio_direction_output(chip->base + offset);
285 if (!ret)
286 return 0;
287
Eric Miao0807da52009-01-07 18:01:51 +0800288 spin_lock_irqsave(&gpio_lock, flags);
289
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800290 tmp = readl_relaxed(base + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800291 if (__gpio_is_inverted(chip->base + offset))
292 tmp &= ~mask;
293 else
294 tmp |= mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800295 writel_relaxed(tmp, base + GPDR_OFFSET);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800296
Eric Miao0807da52009-01-07 18:01:51 +0800297 spin_unlock_irqrestore(&gpio_lock, flags);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800298 return 0;
299}
300
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800301static int pxa_gpio_get(struct gpio_chip *chip, unsigned offset)
302{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100303 void __iomem *base = gpio_bank_base(chip, offset);
304 u32 gplr = readl_relaxed(base + GPLR_OFFSET);
305
306 return !!(gplr & GPIO_bit(offset));
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800307}
308
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800309static void pxa_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
310{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100311 void __iomem *base = gpio_bank_base(chip, offset);
312
313 writel_relaxed(GPIO_bit(offset),
314 base + (value ? GPSR_OFFSET : GPCR_OFFSET));
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800315}
316
Daniel Mack72121572012-07-25 17:35:39 +0200317#ifdef CONFIG_OF_GPIO
318static int pxa_gpio_of_xlate(struct gpio_chip *gc,
319 const struct of_phandle_args *gpiospec,
320 u32 *flags)
321{
322 if (gpiospec->args[0] > pxa_last_gpio)
323 return -EINVAL;
324
Daniel Mack72121572012-07-25 17:35:39 +0200325 if (flags)
326 *flags = gpiospec->args[1];
327
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100328 return gpiospec->args[0];
Daniel Mack72121572012-07-25 17:35:39 +0200329}
330#endif
331
Robert Jarzmika770d942015-12-12 23:55:21 +0100332static int pxa_gpio_request(struct gpio_chip *chip, unsigned int offset)
333{
334 return pinctrl_request_gpio(chip->base + offset);
335}
336
337static void pxa_gpio_free(struct gpio_chip *chip, unsigned int offset)
338{
339 pinctrl_free_gpio(chip->base + offset);
340}
341
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100342static int pxa_init_gpio_chip(struct pxa_gpio_chip *pchip, int ngpio,
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100343 struct device_node *np, void __iomem *regbase)
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800344{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100345 int i, gpio, nbanks = DIV_ROUND_UP(ngpio, 32);
346 struct pxa_gpio_bank *bank;
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800347
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100348 pchip->banks = devm_kcalloc(pchip->dev, nbanks, sizeof(*pchip->banks),
349 GFP_KERNEL);
350 if (!pchip->banks)
Eric Miao0807da52009-01-07 18:01:51 +0800351 return -ENOMEM;
Eric Miao0807da52009-01-07 18:01:51 +0800352
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100353 pchip->chip.label = "gpio-pxa";
354 pchip->chip.direction_input = pxa_gpio_direction_input;
355 pchip->chip.direction_output = pxa_gpio_direction_output;
356 pchip->chip.get = pxa_gpio_get;
357 pchip->chip.set = pxa_gpio_set;
358 pchip->chip.to_irq = pxa_gpio_to_irq;
359 pchip->chip.ngpio = ngpio;
Robert Jarzmika770d942015-12-12 23:55:21 +0100360 pchip->chip.request = pxa_gpio_request;
361 pchip->chip.free = pxa_gpio_free;
Daniel Mack72121572012-07-25 17:35:39 +0200362#ifdef CONFIG_OF_GPIO
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100363 pchip->chip.of_node = np;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100364 pchip->chip.of_xlate = pxa_gpio_of_xlate;
365 pchip->chip.of_gpio_n_cells = 2;
Daniel Mack72121572012-07-25 17:35:39 +0200366#endif
Eric Miao0807da52009-01-07 18:01:51 +0800367
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100368 for (i = 0, gpio = 0; i < nbanks; i++, gpio += 32) {
369 bank = pchip->banks + i;
370 bank->regbase = regbase + BANK_OFF(i);
Eric Miao0807da52009-01-07 18:01:51 +0800371 }
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100372
373 return gpiochip_add(&pchip->chip);
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800374}
375
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800376/* Update only those GRERx and GFERx edge detection register bits if those
377 * bits are set in c->irq_mask
378 */
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100379static inline void update_edge_detect(struct pxa_gpio_bank *c)
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800380{
381 uint32_t grer, gfer;
382
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800383 grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~c->irq_mask;
384 gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~c->irq_mask;
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800385 grer |= c->irq_edge_rise & c->irq_mask;
386 gfer |= c->irq_edge_fall & c->irq_mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800387 writel_relaxed(grer, c->regbase + GRER_OFFSET);
388 writel_relaxed(gfer, c->regbase + GFER_OFFSET);
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800389}
390
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100391static int pxa_gpio_irq_type(struct irq_data *d, unsigned int type)
eric miaoe3630db2008-03-04 11:42:26 +0800392{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100393 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
394 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100395 struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800396 unsigned long gpdr, mask = GPIO_bit(gpio);
eric miaoe3630db2008-03-04 11:42:26 +0800397
eric miaoe3630db2008-03-04 11:42:26 +0800398 if (type == IRQ_TYPE_PROBE) {
399 /* Don't mess with enabled GPIOs using preconfigured edges or
400 * GPIOs set to alternate function or to output during probe
401 */
Eric Miao0807da52009-01-07 18:01:51 +0800402 if ((c->irq_edge_rise | c->irq_edge_fall) & GPIO_bit(gpio))
eric miaoe3630db2008-03-04 11:42:26 +0800403 return 0;
eric miao689c04a2008-03-04 17:18:38 +0800404
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100405 if (__gpio_is_occupied(pchip, gpio))
eric miaoe3630db2008-03-04 11:42:26 +0800406 return 0;
eric miao689c04a2008-03-04 17:18:38 +0800407
eric miaoe3630db2008-03-04 11:42:26 +0800408 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
409 }
410
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800411 gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
Eric Miao0807da52009-01-07 18:01:51 +0800412
Eric Miao067455a2008-11-26 18:12:04 +0800413 if (__gpio_is_inverted(gpio))
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800414 writel_relaxed(gpdr | mask, c->regbase + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800415 else
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800416 writel_relaxed(gpdr & ~mask, c->regbase + GPDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800417
418 if (type & IRQ_TYPE_EDGE_RISING)
Eric Miao0807da52009-01-07 18:01:51 +0800419 c->irq_edge_rise |= mask;
eric miaoe3630db2008-03-04 11:42:26 +0800420 else
Eric Miao0807da52009-01-07 18:01:51 +0800421 c->irq_edge_rise &= ~mask;
eric miaoe3630db2008-03-04 11:42:26 +0800422
423 if (type & IRQ_TYPE_EDGE_FALLING)
Eric Miao0807da52009-01-07 18:01:51 +0800424 c->irq_edge_fall |= mask;
eric miaoe3630db2008-03-04 11:42:26 +0800425 else
Eric Miao0807da52009-01-07 18:01:51 +0800426 c->irq_edge_fall &= ~mask;
eric miaoe3630db2008-03-04 11:42:26 +0800427
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800428 update_edge_detect(c);
eric miaoe3630db2008-03-04 11:42:26 +0800429
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100430 pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__, d->irq, gpio,
eric miaoe3630db2008-03-04 11:42:26 +0800431 ((type & IRQ_TYPE_EDGE_RISING) ? " rising" : ""),
432 ((type & IRQ_TYPE_EDGE_FALLING) ? " falling" : ""));
433 return 0;
434}
435
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100436static irqreturn_t pxa_gpio_demux_handler(int in_irq, void *d)
eric miaoe3630db2008-03-04 11:42:26 +0800437{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100438 int loop, gpio, n, handled = 0;
Eric Miao0807da52009-01-07 18:01:51 +0800439 unsigned long gedr;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100440 struct pxa_gpio_chip *pchip = d;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100441 struct pxa_gpio_bank *c;
Chao Xie0d2ee5d2012-07-31 14:13:09 +0800442
eric miaoe3630db2008-03-04 11:42:26 +0800443 do {
eric miaoe3630db2008-03-04 11:42:26 +0800444 loop = 0;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100445 for_each_gpio_bank(gpio, c, pchip) {
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800446 gedr = readl_relaxed(c->regbase + GEDR_OFFSET);
Eric Miao0807da52009-01-07 18:01:51 +0800447 gedr = gedr & c->irq_mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800448 writel_relaxed(gedr, c->regbase + GEDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800449
Wei Yongjund724f1c2012-09-14 10:36:59 +0800450 for_each_set_bit(n, &gedr, BITS_PER_LONG) {
Eric Miao0807da52009-01-07 18:01:51 +0800451 loop = 1;
452
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100453 generic_handle_irq(gpio_to_irq(gpio + n));
Eric Miao0807da52009-01-07 18:01:51 +0800454 }
eric miaoe3630db2008-03-04 11:42:26 +0800455 }
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100456 handled += loop;
eric miaoe3630db2008-03-04 11:42:26 +0800457 } while (loop);
Chao Xie0d2ee5d2012-07-31 14:13:09 +0800458
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100459 return handled ? IRQ_HANDLED : IRQ_NONE;
460}
461
462static irqreturn_t pxa_gpio_direct_handler(int in_irq, void *d)
463{
464 struct pxa_gpio_chip *pchip = d;
465
466 if (in_irq == pchip->irq0) {
467 generic_handle_irq(gpio_to_irq(0));
468 } else if (in_irq == pchip->irq1) {
469 generic_handle_irq(gpio_to_irq(1));
470 } else {
471 pr_err("%s() unknown irq %d\n", __func__, in_irq);
472 return IRQ_NONE;
473 }
474 return IRQ_HANDLED;
eric miaoe3630db2008-03-04 11:42:26 +0800475}
476
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100477static void pxa_ack_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800478{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100479 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
480 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100481 void __iomem *base = gpio_bank_base(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800482
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100483 writel_relaxed(GPIO_bit(gpio), base + GEDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800484}
485
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100486static void pxa_mask_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800487{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100488 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
489 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100490 struct pxa_gpio_bank *b = gpio_to_pxabank(&pchip->chip, gpio);
491 void __iomem *base = gpio_bank_base(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800492 uint32_t grer, gfer;
493
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100494 b->irq_mask &= ~GPIO_bit(gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800495
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100496 grer = readl_relaxed(base + GRER_OFFSET) & ~GPIO_bit(gpio);
497 gfer = readl_relaxed(base + GFER_OFFSET) & ~GPIO_bit(gpio);
498 writel_relaxed(grer, base + GRER_OFFSET);
499 writel_relaxed(gfer, base + GFER_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800500}
501
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200502static int pxa_gpio_set_wake(struct irq_data *d, unsigned int on)
503{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100504 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
505 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200506
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100507 if (pchip->set_wake)
508 return pchip->set_wake(gpio, on);
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200509 else
510 return 0;
511}
512
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100513static void pxa_unmask_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800514{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100515 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
516 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100517 struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800518
519 c->irq_mask |= GPIO_bit(gpio);
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800520 update_edge_detect(c);
eric miaoe3630db2008-03-04 11:42:26 +0800521}
522
523static struct irq_chip pxa_muxed_gpio_chip = {
524 .name = "GPIO",
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100525 .irq_ack = pxa_ack_muxed_gpio,
526 .irq_mask = pxa_mask_muxed_gpio,
527 .irq_unmask = pxa_unmask_muxed_gpio,
528 .irq_set_type = pxa_gpio_irq_type,
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200529 .irq_set_wake = pxa_gpio_set_wake,
eric miaoe3630db2008-03-04 11:42:26 +0800530};
531
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800532static int pxa_gpio_nums(struct platform_device *pdev)
Haojian Zhuang478e2232011-10-14 16:44:07 +0800533{
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800534 const struct platform_device_id *id = platform_get_device_id(pdev);
535 struct pxa_gpio_id *pxa_id = (struct pxa_gpio_id *)id->driver_data;
Haojian Zhuang478e2232011-10-14 16:44:07 +0800536 int count = 0;
537
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800538 switch (pxa_id->type) {
539 case PXA25X_GPIO:
540 case PXA26X_GPIO:
541 case PXA27X_GPIO:
542 case PXA3XX_GPIO:
543 case PXA93X_GPIO:
544 case MMP_GPIO:
545 case MMP2_GPIO:
Rob Herring684bba22015-01-26 22:46:06 -0600546 case PXA1928_GPIO:
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800547 gpio_type = pxa_id->type;
548 count = pxa_id->gpio_nums - 1;
549 break;
550 default:
551 count = -EINVAL;
552 break;
Haojian Zhuang478e2232011-10-14 16:44:07 +0800553 }
Haojian Zhuang478e2232011-10-14 16:44:07 +0800554 return count;
555}
556
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800557static int pxa_irq_domain_map(struct irq_domain *d, unsigned int irq,
558 irq_hw_number_t hw)
559{
560 irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
561 handle_edge_irq);
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100562 irq_set_chip_data(irq, d->host_data);
Rob Herring23393d42015-07-27 15:55:16 -0500563 irq_set_noprobe(irq);
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800564 return 0;
565}
566
567const struct irq_domain_ops pxa_irq_domain_ops = {
568 .map = pxa_irq_domain_map,
Daniel Mack72121572012-07-25 17:35:39 +0200569 .xlate = irq_domain_xlate_twocell,
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800570};
571
Robert Jarzmik04400912015-12-18 21:40:40 +0100572#ifdef CONFIG_OF
573static const struct of_device_id pxa_gpio_dt_ids[] = {
574 { .compatible = "intel,pxa25x-gpio", .data = &pxa25x_id, },
575 { .compatible = "intel,pxa26x-gpio", .data = &pxa26x_id, },
576 { .compatible = "intel,pxa27x-gpio", .data = &pxa27x_id, },
577 { .compatible = "intel,pxa3xx-gpio", .data = &pxa3xx_id, },
578 { .compatible = "marvell,pxa93x-gpio", .data = &pxa93x_id, },
579 { .compatible = "marvell,mmp-gpio", .data = &mmp_id, },
580 { .compatible = "marvell,mmp2-gpio", .data = &mmp2_id, },
581 { .compatible = "marvell,pxa1928-gpio", .data = &pxa1928_id, },
582 {}
583};
584
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100585static int pxa_gpio_probe_dt(struct platform_device *pdev,
586 struct pxa_gpio_chip *pchip)
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800587{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100588 int nr_gpios;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800589 const struct of_device_id *of_id =
590 of_match_device(pxa_gpio_dt_ids, &pdev->dev);
Haojian Zhuangf8731172013-04-09 22:27:50 +0800591 const struct pxa_gpio_id *gpio_id;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800592
Haojian Zhuangf8731172013-04-09 22:27:50 +0800593 if (!of_id || !of_id->data) {
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800594 dev_err(&pdev->dev, "Failed to find gpio controller\n");
595 return -EFAULT;
596 }
Haojian Zhuangf8731172013-04-09 22:27:50 +0800597 gpio_id = of_id->data;
598 gpio_type = gpio_id->type;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800599
Haojian Zhuangf8731172013-04-09 22:27:50 +0800600 nr_gpios = gpio_id->gpio_nums;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800601 pxa_last_gpio = nr_gpios - 1;
602
603 irq_base = irq_alloc_descs(-1, 0, nr_gpios, 0);
604 if (irq_base < 0) {
605 dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n");
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100606 return irq_base;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800607 }
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100608 return irq_base;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800609}
610#else
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100611#define pxa_gpio_probe_dt(pdev, pchip) (-1)
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800612#endif
613
Bill Pemberton38363092012-11-19 13:22:34 -0500614static int pxa_gpio_probe(struct platform_device *pdev)
eric miaoe3630db2008-03-04 11:42:26 +0800615{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100616 struct pxa_gpio_chip *pchip;
617 struct pxa_gpio_bank *c;
Haojian Zhuang157d2642011-10-17 20:37:52 +0800618 struct resource *res;
Haojian Zhuang389eda12011-10-17 21:26:55 +0800619 struct clk *clk;
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200620 struct pxa_gpio_platform_data *info;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100621 void __iomem *gpio_reg_base;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100622 int gpio, ret;
Haojian Zhuang157d2642011-10-17 20:37:52 +0800623 int irq0 = 0, irq1 = 0, irq_mux, gpio_offset = 0;
eric miaoe3630db2008-03-04 11:42:26 +0800624
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100625 pchip = devm_kzalloc(&pdev->dev, sizeof(*pchip), GFP_KERNEL);
626 if (!pchip)
627 return -ENOMEM;
628 pchip->dev = &pdev->dev;
629
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800630 info = dev_get_platdata(&pdev->dev);
631 if (info) {
632 irq_base = info->irq_base;
633 if (irq_base <= 0)
634 return -EINVAL;
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800635 pxa_last_gpio = pxa_gpio_nums(pdev);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100636 pchip->set_wake = info->gpio_set_wake;
Daniel Mack9450be72012-07-22 16:55:44 +0200637 } else {
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100638 irq_base = pxa_gpio_probe_dt(pdev, pchip);
639 if (irq_base < 0)
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800640 return -EINVAL;
Daniel Mack9450be72012-07-22 16:55:44 +0200641 }
642
Haojian Zhuang478e2232011-10-14 16:44:07 +0800643 if (!pxa_last_gpio)
Haojian Zhuang157d2642011-10-17 20:37:52 +0800644 return -EINVAL;
645
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100646 pchip->irqdomain = irq_domain_add_legacy(pdev->dev.of_node,
647 pxa_last_gpio + 1, irq_base,
648 0, &pxa_irq_domain_ops, pchip);
Dan Carpenter41d107a2016-01-05 12:56:37 +0300649 if (!pchip->irqdomain)
650 return -ENOMEM;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100651
Haojian Zhuang157d2642011-10-17 20:37:52 +0800652 irq0 = platform_get_irq_byname(pdev, "gpio0");
653 irq1 = platform_get_irq_byname(pdev, "gpio1");
654 irq_mux = platform_get_irq_byname(pdev, "gpio_mux");
655 if ((irq0 > 0 && irq1 <= 0) || (irq0 <= 0 && irq1 > 0)
656 || (irq_mux <= 0))
657 return -EINVAL;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100658
659 pchip->irq0 = irq0;
660 pchip->irq1 = irq1;
Haojian Zhuang157d2642011-10-17 20:37:52 +0800661 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Robert Jarzmik8852b2f2015-11-28 22:37:43 +0100662 gpio_reg_base = devm_ioremap(&pdev->dev, res->start,
663 resource_size(res));
Haojian Zhuang157d2642011-10-17 20:37:52 +0800664 if (!gpio_reg_base)
665 return -EINVAL;
666
667 if (irq0 > 0)
668 gpio_offset = 2;
eric miaoe3630db2008-03-04 11:42:26 +0800669
Haojian Zhuang389eda12011-10-17 21:26:55 +0800670 clk = clk_get(&pdev->dev, NULL);
671 if (IS_ERR(clk)) {
672 dev_err(&pdev->dev, "Error %ld to get gpio clock\n",
673 PTR_ERR(clk));
Haojian Zhuang389eda12011-10-17 21:26:55 +0800674 return PTR_ERR(clk);
675 }
Julia Lawall6ab49f42012-08-26 18:00:55 +0200676 ret = clk_prepare_enable(clk);
Haojian Zhuang389eda12011-10-17 21:26:55 +0800677 if (ret) {
678 clk_put(clk);
Haojian Zhuang389eda12011-10-17 21:26:55 +0800679 return ret;
680 }
Haojian Zhuang389eda12011-10-17 21:26:55 +0800681
Eric Miao0807da52009-01-07 18:01:51 +0800682 /* Initialize GPIO chips */
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100683 ret = pxa_init_gpio_chip(pchip, pxa_last_gpio + 1, pdev->dev.of_node,
684 gpio_reg_base);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100685 if (ret) {
686 clk_put(clk);
687 return ret;
688 }
Eric Miao0807da52009-01-07 18:01:51 +0800689
eric miaoe3630db2008-03-04 11:42:26 +0800690 /* clear all GPIO edge detects */
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100691 for_each_gpio_bank(gpio, c, pchip) {
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800692 writel_relaxed(0, c->regbase + GFER_OFFSET);
693 writel_relaxed(0, c->regbase + GRER_OFFSET);
Laurent Navete37f4af2013-03-20 13:15:59 +0100694 writel_relaxed(~0, c->regbase + GEDR_OFFSET);
Haojian Zhuangbe241682011-10-17 21:07:15 +0800695 /* unmask GPIO edge detect for AP side */
696 if (gpio_is_mmp_type(gpio_type))
697 writel_relaxed(~0, c->regbase + ED_MASK_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800698 }
699
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100700 if (irq0 > 0) {
701 ret = devm_request_irq(&pdev->dev,
702 irq0, pxa_gpio_direct_handler, 0,
703 "gpio-0", pchip);
704 if (ret)
705 dev_err(&pdev->dev, "request of gpio0 irq failed: %d\n",
706 ret);
eric miaoe3630db2008-03-04 11:42:26 +0800707 }
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100708 if (irq1 > 0) {
709 ret = devm_request_irq(&pdev->dev,
710 irq1, pxa_gpio_direct_handler, 0,
711 "gpio-1", pchip);
712 if (ret)
713 dev_err(&pdev->dev, "request of gpio1 irq failed: %d\n",
714 ret);
715 }
716 ret = devm_request_irq(&pdev->dev,
717 irq_mux, pxa_gpio_demux_handler, 0,
718 "gpio-mux", pchip);
719 if (ret)
720 dev_err(&pdev->dev, "request of gpio-mux irq failed: %d\n",
721 ret);
eric miaoe3630db2008-03-04 11:42:26 +0800722
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100723 pxa_gpio_chip = pchip;
Rob Herringae4f4cf2015-01-26 22:46:04 -0600724
Haojian Zhuang157d2642011-10-17 20:37:52 +0800725 return 0;
eric miaoe3630db2008-03-04 11:42:26 +0800726}
eric miao663707c2008-03-04 16:13:58 +0800727
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800728static const struct platform_device_id gpio_id_table[] = {
729 { "pxa25x-gpio", (unsigned long)&pxa25x_id },
730 { "pxa26x-gpio", (unsigned long)&pxa26x_id },
731 { "pxa27x-gpio", (unsigned long)&pxa27x_id },
732 { "pxa3xx-gpio", (unsigned long)&pxa3xx_id },
733 { "pxa93x-gpio", (unsigned long)&pxa93x_id },
734 { "mmp-gpio", (unsigned long)&mmp_id },
735 { "mmp2-gpio", (unsigned long)&mmp2_id },
Rob Herring684bba22015-01-26 22:46:06 -0600736 { "pxa1928-gpio", (unsigned long)&pxa1928_id },
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800737 { },
738};
739
Haojian Zhuang157d2642011-10-17 20:37:52 +0800740static struct platform_driver pxa_gpio_driver = {
741 .probe = pxa_gpio_probe,
742 .driver = {
743 .name = "pxa-gpio",
Arnd Bergmannf43e04e2012-08-13 14:36:10 +0000744 .of_match_table = of_match_ptr(pxa_gpio_dt_ids),
Haojian Zhuang157d2642011-10-17 20:37:52 +0800745 },
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800746 .id_table = gpio_id_table,
Haojian Zhuang157d2642011-10-17 20:37:52 +0800747};
Linus Walleijcf3fa172013-04-24 21:41:20 +0200748
Robert Jarzmikeae122b2015-11-13 21:22:38 +0100749static int __init pxa_gpio_legacy_init(void)
Linus Walleijcf3fa172013-04-24 21:41:20 +0200750{
Robert Jarzmikeae122b2015-11-13 21:22:38 +0100751 if (of_have_populated_dt())
752 return 0;
753
Linus Walleijcf3fa172013-04-24 21:41:20 +0200754 return platform_driver_register(&pxa_gpio_driver);
755}
Robert Jarzmikeae122b2015-11-13 21:22:38 +0100756postcore_initcall(pxa_gpio_legacy_init);
757
758static int __init pxa_gpio_dt_init(void)
759{
760 if (of_have_populated_dt())
761 return platform_driver_register(&pxa_gpio_driver);
762
763 return 0;
764}
765device_initcall(pxa_gpio_dt_init);
Haojian Zhuang157d2642011-10-17 20:37:52 +0800766
eric miao663707c2008-03-04 16:13:58 +0800767#ifdef CONFIG_PM
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200768static int pxa_gpio_suspend(void)
eric miao663707c2008-03-04 16:13:58 +0800769{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100770 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
771 struct pxa_gpio_bank *c;
Eric Miao0807da52009-01-07 18:01:51 +0800772 int gpio;
eric miao663707c2008-03-04 16:13:58 +0800773
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100774 for_each_gpio_bank(gpio, c, pchip) {
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800775 c->saved_gplr = readl_relaxed(c->regbase + GPLR_OFFSET);
776 c->saved_gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
777 c->saved_grer = readl_relaxed(c->regbase + GRER_OFFSET);
778 c->saved_gfer = readl_relaxed(c->regbase + GFER_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800779
780 /* Clear GPIO transition detect bits */
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800781 writel_relaxed(0xffffffff, c->regbase + GEDR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800782 }
783 return 0;
784}
785
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200786static void pxa_gpio_resume(void)
eric miao663707c2008-03-04 16:13:58 +0800787{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100788 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
789 struct pxa_gpio_bank *c;
Eric Miao0807da52009-01-07 18:01:51 +0800790 int gpio;
eric miao663707c2008-03-04 16:13:58 +0800791
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100792 for_each_gpio_bank(gpio, c, pchip) {
eric miao663707c2008-03-04 16:13:58 +0800793 /* restore level with set/clear */
Laurent Navete37f4af2013-03-20 13:15:59 +0100794 writel_relaxed(c->saved_gplr, c->regbase + GPSR_OFFSET);
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800795 writel_relaxed(~c->saved_gplr, c->regbase + GPCR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800796
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800797 writel_relaxed(c->saved_grer, c->regbase + GRER_OFFSET);
798 writel_relaxed(c->saved_gfer, c->regbase + GFER_OFFSET);
799 writel_relaxed(c->saved_gpdr, c->regbase + GPDR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800800 }
eric miao663707c2008-03-04 16:13:58 +0800801}
802#else
803#define pxa_gpio_suspend NULL
804#define pxa_gpio_resume NULL
805#endif
806
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200807struct syscore_ops pxa_gpio_syscore_ops = {
eric miao663707c2008-03-04 16:13:58 +0800808 .suspend = pxa_gpio_suspend,
809 .resume = pxa_gpio_resume,
810};
Haojian Zhuang157d2642011-10-17 20:37:52 +0800811
812static int __init pxa_gpio_sysinit(void)
813{
814 register_syscore_ops(&pxa_gpio_syscore_ops);
815 return 0;
816}
817postcore_initcall(pxa_gpio_sysinit);