blob: 1b95daa372c4d8679b2d49769d796cb740ced4d3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* via-rhine.c: A Linux Ethernet device driver for VIA Rhine family chips. */
2/*
3 Written 1998-2001 by Donald Becker.
4
5 Current Maintainer: Roger Luethi <rl@hellgate.ch>
6
7 This software may be used and distributed according to the terms of
8 the GNU General Public License (GPL), incorporated herein by reference.
9 Drivers based on or derived from this code fall under the GPL and must
10 retain the authorship, copyright and license notice. This file is not
11 a complete program and may only be used when the entire operating
12 system is licensed under the GPL.
13
14 This driver is designed for the VIA VT86C100A Rhine-I.
15 It also works with the Rhine-II (6102) and Rhine-III (6105/6105L/6105LOM
16 and management NIC 6105M).
17
18 The author may be reached as becker@scyld.com, or C/O
19 Scyld Computing Corporation
20 410 Severn Ave., Suite 210
21 Annapolis MD 21403
22
23
24 This driver contains some changes from the original Donald Becker
25 version. He may or may not be interested in bug reports on this
26 code. You can find his versions at:
27 http://www.scyld.com/network/via-rhine.html
Jeff Garzik03a8c662006-06-27 07:57:22 -040028 [link no longer provides useful info -jgarzik]
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30*/
31
Joe Perchesdf4511f2011-04-16 14:15:25 +000032#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define DRV_NAME "via-rhine"
Roger Luethi38f49e82010-12-06 00:59:40 +000035#define DRV_VERSION "1.5.0"
36#define DRV_RELDATE "2010-10-09"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Rusty Russelleb939922011-12-19 14:08:01 +000038#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40/* A few user-configurable values.
41 These may be modified when a driver module is loaded. */
Francois Romieufc3e0f82012-01-07 22:39:37 +010042static int debug = 0;
43#define RHINE_MSG_DEFAULT \
44 (0x0000)
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46/* Set the copy breakpoint for the copy-only-tiny-frames scheme.
47 Setting to > 1518 effectively disables this feature. */
Joe Perches8e95a202009-12-03 07:58:21 +000048#if defined(__alpha__) || defined(__arm__) || defined(__hppa__) || \
49 defined(CONFIG_SPARC) || defined(__ia64__) || \
50 defined(__sh__) || defined(__mips__)
Dustin Marquessb47157f2007-08-10 14:05:15 -070051static int rx_copybreak = 1518;
52#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070053static int rx_copybreak;
Dustin Marquessb47157f2007-08-10 14:05:15 -070054#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Roger Luethib933b4d2006-08-14 23:00:21 -070056/* Work-around for broken BIOSes: they are unable to get the chip back out of
57 power state D3 so PXE booting fails. bootparam(7): via-rhine.avoid_D3=1 */
Rusty Russelleb939922011-12-19 14:08:01 +000058static bool avoid_D3;
Roger Luethib933b4d2006-08-14 23:00:21 -070059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060/*
61 * In case you are looking for 'options[]' or 'full_duplex[]', they
62 * are gone. Use ethtool(8) instead.
63 */
64
65/* Maximum number of multicast addresses to filter (vs. rx-all-multicast).
66 The Rhine has a 64 element 8390-like hash table. */
67static const int multicast_filter_limit = 32;
68
69
70/* Operational parameters that are set at compile time. */
71
72/* Keep the ring sizes a power of two for compile efficiency.
73 The compiler will convert <unsigned>'%'<2^N> into a bit mask.
74 Making the Tx ring too large decreases the effectiveness of channel
75 bonding and packet priority.
76 There are no ill effects from too-large receive rings. */
77#define TX_RING_SIZE 16
78#define TX_QUEUE_LEN 10 /* Limit ring entries actually used. */
Roger Luethi633949a2006-08-14 23:00:17 -070079#define RX_RING_SIZE 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81/* Operational parameters that usually are not changed. */
82
83/* Time in jiffies before concluding the transmitter is hung. */
84#define TX_TIMEOUT (2*HZ)
85
86#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
87
88#include <linux/module.h>
89#include <linux/moduleparam.h>
90#include <linux/kernel.h>
91#include <linux/string.h>
92#include <linux/timer.h>
93#include <linux/errno.h>
94#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095#include <linux/interrupt.h>
96#include <linux/pci.h>
Domen Puncer1e7f0bd2005-06-26 18:22:14 -040097#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070098#include <linux/netdevice.h>
99#include <linux/etherdevice.h>
100#include <linux/skbuff.h>
101#include <linux/init.h>
102#include <linux/delay.h>
103#include <linux/mii.h>
104#include <linux/ethtool.h>
105#include <linux/crc32.h>
Roger Luethi38f49e82010-12-06 00:59:40 +0000106#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107#include <linux/bitops.h>
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800108#include <linux/workqueue.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109#include <asm/processor.h> /* Processor type for cache alignment. */
110#include <asm/io.h>
111#include <asm/irq.h>
112#include <asm/uaccess.h>
Roger Luethie84df482007-03-06 19:57:37 +0100113#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115/* These identify the driver base version and may not be removed. */
Stephen Hemmingerc8de1fc2009-02-26 10:19:31 +0000116static const char version[] __devinitconst =
Joe Perchesdf4511f2011-04-16 14:15:25 +0000117 "v1.10-LK" DRV_VERSION " " DRV_RELDATE " Written by Donald Becker";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
119/* This driver was written to use PCI memory space. Some early versions
120 of the Rhine may only work correctly with I/O space accesses. */
121#ifdef CONFIG_VIA_RHINE_MMIO
122#define USE_MMIO
123#else
124#endif
125
126MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
127MODULE_DESCRIPTION("VIA Rhine PCI Fast Ethernet driver");
128MODULE_LICENSE("GPL");
129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130module_param(debug, int, 0);
131module_param(rx_copybreak, int, 0);
Roger Luethib933b4d2006-08-14 23:00:21 -0700132module_param(avoid_D3, bool, 0);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100133MODULE_PARM_DESC(debug, "VIA Rhine debug message flags");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134MODULE_PARM_DESC(rx_copybreak, "VIA Rhine copy breakpoint for copy-only-tiny-frames");
Roger Luethib933b4d2006-08-14 23:00:21 -0700135MODULE_PARM_DESC(avoid_D3, "Avoid power state D3 (work-around for broken BIOSes)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Roger Luethi38f49e82010-12-06 00:59:40 +0000137#define MCAM_SIZE 32
138#define VCAM_SIZE 32
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140/*
141 Theory of Operation
142
143I. Board Compatibility
144
145This driver is designed for the VIA 86c100A Rhine-II PCI Fast Ethernet
146controller.
147
148II. Board-specific settings
149
150Boards with this chip are functional only in a bus-master PCI slot.
151
152Many operational settings are loaded from the EEPROM to the Config word at
153offset 0x78. For most of these settings, this driver assumes that they are
154correct.
155If this driver is compiled to use PCI memory space operations the EEPROM
156must be configured to enable memory ops.
157
158III. Driver operation
159
160IIIa. Ring buffers
161
162This driver uses two statically allocated fixed-size descriptor lists
163formed into rings by a branch from the final descriptor to the beginning of
164the list. The ring sizes are set at compile time by RX/TX_RING_SIZE.
165
166IIIb/c. Transmit/Receive Structure
167
168This driver attempts to use a zero-copy receive and transmit scheme.
169
170Alas, all data buffers are required to start on a 32 bit boundary, so
171the driver must often copy transmit packets into bounce buffers.
172
173The driver allocates full frame size skbuffs for the Rx ring buffers at
174open() time and passes the skb->data field to the chip as receive data
175buffers. When an incoming frame is less than RX_COPYBREAK bytes long,
176a fresh skbuff is allocated and the frame is copied to the new skbuff.
177When the incoming frame is larger, the skbuff is passed directly up the
178protocol stack. Buffers consumed this way are replaced by newly allocated
179skbuffs in the last phase of rhine_rx().
180
181The RX_COPYBREAK value is chosen to trade-off the memory wasted by
182using a full-sized skbuff for small frames vs. the copying costs of larger
183frames. New boards are typically used in generously configured machines
184and the underfilled buffers have negligible impact compared to the benefit of
185a single allocation size, so the default value of zero results in never
186copying packets. When copying is done, the cost is usually mitigated by using
187a combined copy/checksum routine. Copying also preloads the cache, which is
188most useful with small frames.
189
190Since the VIA chips are only able to transfer data to buffers on 32 bit
191boundaries, the IP header at offset 14 in an ethernet frame isn't
192longword aligned for further processing. Copying these unaligned buffers
193has the beneficial effect of 16-byte aligning the IP header.
194
195IIId. Synchronization
196
197The driver runs as two independent, single-threaded flows of control. One
198is the send-packet routine, which enforces single-threaded use by the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800199netdev_priv(dev)->lock spinlock. The other thread is the interrupt handler,
200which is single threaded by the hardware and interrupt handling software.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202The send packet thread has partial control over the Tx ring. It locks the
Wang Chenb74ca3a2008-12-08 01:14:16 -0800203netdev_priv(dev)->lock whenever it's queuing a Tx packet. If the next slot in
204the ring is not available it stops the transmit queue by
205calling netif_stop_queue.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207The interrupt handler has exclusive control over the Rx ring and records stats
208from the Tx ring. After reaping the stats, it marks the Tx queue entry as
209empty by incrementing the dirty_tx mark. If at least half of the entries in
210the Rx ring are available the transmit queue is woken up if it was stopped.
211
212IV. Notes
213
214IVb. References
215
216Preliminary VT86C100A manual from http://www.via.com.tw/
217http://www.scyld.com/expert/100mbps.html
218http://www.scyld.com/expert/NWay.html
219ftp://ftp.via.com.tw/public/lan/Products/NIC/VT86C100A/Datasheet/VT86C100A03.pdf
220ftp://ftp.via.com.tw/public/lan/Products/NIC/VT6102/Datasheet/VT6102_021.PDF
221
222
223IVc. Errata
224
225The VT86C100A manual is not reliable information.
226The 3043 chip does not handle unaligned transmit or receive buffers, resulting
227in significant performance degradation for bounce buffer copies on transmit
228and unaligned IP headers on receive.
229The chip does not pad to minimum transmit length.
230
231*/
232
233
234/* This table drives the PCI probe routines. It's mostly boilerplate in all
235 of the drivers, and will likely be provided by some future kernel.
236 Note the matching code -- the first table entry matchs all 56** cards but
237 second only the 1234 card.
238*/
239
240enum rhine_revs {
241 VT86C100A = 0x00,
242 VTunknown0 = 0x20,
243 VT6102 = 0x40,
244 VT8231 = 0x50, /* Integrated MAC */
245 VT8233 = 0x60, /* Integrated MAC */
246 VT8235 = 0x74, /* Integrated MAC */
247 VT8237 = 0x78, /* Integrated MAC */
248 VTunknown1 = 0x7C,
249 VT6105 = 0x80,
250 VT6105_B0 = 0x83,
251 VT6105L = 0x8A,
252 VT6107 = 0x8C,
253 VTunknown2 = 0x8E,
254 VT6105M = 0x90, /* Management adapter */
255};
256
257enum rhine_quirks {
258 rqWOL = 0x0001, /* Wake-On-LAN support */
259 rqForceReset = 0x0002,
260 rq6patterns = 0x0040, /* 6 instead of 4 patterns for WOL */
261 rqStatusWBRace = 0x0080, /* Tx Status Writeback Error possible */
262 rqRhineI = 0x0100, /* See comment below */
263};
264/*
265 * rqRhineI: VT86C100A (aka Rhine-I) uses different bits to enable
266 * MMIO as well as for the collision counter and the Tx FIFO underflow
267 * indicator. In addition, Tx and Rx buffers need to 4 byte aligned.
268 */
269
270/* Beware of PCI posted writes */
271#define IOSYNC do { ioread8(ioaddr + StationAddr); } while (0)
272
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000273static DEFINE_PCI_DEVICE_TABLE(rhine_pci_tbl) = {
Jeff Garzik46009c82006-06-27 09:12:38 -0400274 { 0x1106, 0x3043, PCI_ANY_ID, PCI_ANY_ID, }, /* VT86C100A */
275 { 0x1106, 0x3065, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6102 */
276 { 0x1106, 0x3106, PCI_ANY_ID, PCI_ANY_ID, }, /* 6105{,L,LOM} */
277 { 0x1106, 0x3053, PCI_ANY_ID, PCI_ANY_ID, }, /* VT6105M */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 { } /* terminate list */
279};
280MODULE_DEVICE_TABLE(pci, rhine_pci_tbl);
281
282
283/* Offsets to the device registers. */
284enum register_offsets {
285 StationAddr=0x00, RxConfig=0x06, TxConfig=0x07, ChipCmd=0x08,
Roger Luethi38f49e82010-12-06 00:59:40 +0000286 ChipCmd1=0x09, TQWake=0x0A,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 IntrStatus=0x0C, IntrEnable=0x0E,
288 MulticastFilter0=0x10, MulticastFilter1=0x14,
289 RxRingPtr=0x18, TxRingPtr=0x1C, GFIFOTest=0x54,
Roger Luethi38f49e82010-12-06 00:59:40 +0000290 MIIPhyAddr=0x6C, MIIStatus=0x6D, PCIBusConfig=0x6E, PCIBusConfig1=0x6F,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 MIICmd=0x70, MIIRegAddr=0x71, MIIData=0x72, MACRegEEcsr=0x74,
292 ConfigA=0x78, ConfigB=0x79, ConfigC=0x7A, ConfigD=0x7B,
293 RxMissed=0x7C, RxCRCErrs=0x7E, MiscCmd=0x81,
294 StickyHW=0x83, IntrStatus2=0x84,
Roger Luethi38f49e82010-12-06 00:59:40 +0000295 CamMask=0x88, CamCon=0x92, CamAddr=0x93,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 WOLcrSet=0xA0, PwcfgSet=0xA1, WOLcgSet=0xA3, WOLcrClr=0xA4,
297 WOLcrClr1=0xA6, WOLcgClr=0xA7,
298 PwrcsrSet=0xA8, PwrcsrSet1=0xA9, PwrcsrClr=0xAC, PwrcsrClr1=0xAD,
299};
300
301/* Bits in ConfigD */
302enum backoff_bits {
303 BackOptional=0x01, BackModify=0x02,
304 BackCaptureEffect=0x04, BackRandom=0x08
305};
306
Roger Luethi38f49e82010-12-06 00:59:40 +0000307/* Bits in the TxConfig (TCR) register */
308enum tcr_bits {
309 TCR_PQEN=0x01,
310 TCR_LB0=0x02, /* loopback[0] */
311 TCR_LB1=0x04, /* loopback[1] */
312 TCR_OFSET=0x08,
313 TCR_RTGOPT=0x10,
314 TCR_RTFT0=0x20,
315 TCR_RTFT1=0x40,
316 TCR_RTSF=0x80,
317};
318
319/* Bits in the CamCon (CAMC) register */
320enum camcon_bits {
321 CAMC_CAMEN=0x01,
322 CAMC_VCAMSL=0x02,
323 CAMC_CAMWR=0x04,
324 CAMC_CAMRD=0x08,
325};
326
327/* Bits in the PCIBusConfig1 (BCR1) register */
328enum bcr1_bits {
329 BCR1_POT0=0x01,
330 BCR1_POT1=0x02,
331 BCR1_POT2=0x04,
332 BCR1_CTFT0=0x08,
333 BCR1_CTFT1=0x10,
334 BCR1_CTSF=0x20,
335 BCR1_TXQNOBK=0x40, /* for VT6105 */
336 BCR1_VIDFR=0x80, /* for VT6105 */
337 BCR1_MED0=0x40, /* for VT6102 */
338 BCR1_MED1=0x80, /* for VT6102 */
339};
340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341#ifdef USE_MMIO
342/* Registers we check that mmio and reg are the same. */
343static const int mmio_verify_registers[] = {
344 RxConfig, TxConfig, IntrEnable, ConfigA, ConfigB, ConfigC, ConfigD,
345 0
346};
347#endif
348
349/* Bits in the interrupt status/mask registers. */
350enum intr_status_bits {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100351 IntrRxDone = 0x0001,
352 IntrTxDone = 0x0002,
353 IntrRxErr = 0x0004,
354 IntrTxError = 0x0008,
355 IntrRxEmpty = 0x0020,
356 IntrPCIErr = 0x0040,
357 IntrStatsMax = 0x0080,
358 IntrRxEarly = 0x0100,
359 IntrTxUnderrun = 0x0210,
360 IntrRxOverflow = 0x0400,
361 IntrRxDropped = 0x0800,
362 IntrRxNoBuf = 0x1000,
363 IntrTxAborted = 0x2000,
364 IntrLinkChange = 0x4000,
365 IntrRxWakeUp = 0x8000,
366 IntrTxDescRace = 0x080000, /* mapped from IntrStatus2 */
367 IntrNormalSummary = IntrRxDone | IntrTxDone,
368 IntrTxErrSummary = IntrTxDescRace | IntrTxAborted | IntrTxError |
369 IntrTxUnderrun,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370};
371
372/* Bits in WOLcrSet/WOLcrClr and PwrcsrSet/PwrcsrClr */
373enum wol_bits {
374 WOLucast = 0x10,
375 WOLmagic = 0x20,
376 WOLbmcast = 0x30,
377 WOLlnkon = 0x40,
378 WOLlnkoff = 0x80,
379};
380
381/* The Rx and Tx buffer descriptors. */
382struct rx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400383 __le32 rx_status;
384 __le32 desc_length; /* Chain flag, Buffer/frame length */
385 __le32 addr;
386 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387};
388struct tx_desc {
Al Viro53c03f52007-08-23 02:33:30 -0400389 __le32 tx_status;
390 __le32 desc_length; /* Chain flag, Tx Config, Frame length */
391 __le32 addr;
392 __le32 next_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393};
394
395/* Initial value for tx_desc.desc_length, Buffer size goes to bits 0-10 */
396#define TXDESC 0x00e08000
397
398enum rx_status_bits {
399 RxOK=0x8000, RxWholePkt=0x0300, RxErr=0x008F
400};
401
402/* Bits in *_desc.*_status */
403enum desc_status_bits {
404 DescOwn=0x80000000
405};
406
Roger Luethi38f49e82010-12-06 00:59:40 +0000407/* Bits in *_desc.*_length */
408enum desc_length_bits {
409 DescTag=0x00010000
410};
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412/* Bits in ChipCmd. */
413enum chip_cmd_bits {
414 CmdInit=0x01, CmdStart=0x02, CmdStop=0x04, CmdRxOn=0x08,
415 CmdTxOn=0x10, Cmd1TxDemand=0x20, CmdRxDemand=0x40,
416 Cmd1EarlyRx=0x01, Cmd1EarlyTx=0x02, Cmd1FDuplex=0x04,
417 Cmd1NoTxPoll=0x08, Cmd1Reset=0x80,
418};
419
420struct rhine_private {
Roger Luethi38f49e82010-12-06 00:59:40 +0000421 /* Bit mask for configured VLAN ids */
422 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 /* Descriptor rings */
425 struct rx_desc *rx_ring;
426 struct tx_desc *tx_ring;
427 dma_addr_t rx_ring_dma;
428 dma_addr_t tx_ring_dma;
429
430 /* The addresses of receive-in-place skbuffs. */
431 struct sk_buff *rx_skbuff[RX_RING_SIZE];
432 dma_addr_t rx_skbuff_dma[RX_RING_SIZE];
433
434 /* The saved address of a sent-in-place packet/buffer, for later free(). */
435 struct sk_buff *tx_skbuff[TX_RING_SIZE];
436 dma_addr_t tx_skbuff_dma[TX_RING_SIZE];
437
Roger Luethi4be5de22006-04-04 20:49:16 +0200438 /* Tx bounce buffers (Rhine-I only) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 unsigned char *tx_buf[TX_RING_SIZE];
440 unsigned char *tx_bufs;
441 dma_addr_t tx_bufs_dma;
442
443 struct pci_dev *pdev;
444 long pioaddr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700445 struct net_device *dev;
446 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 spinlock_t lock;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100448 struct mutex task_lock;
449 bool task_enable;
450 struct work_struct slow_event_task;
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800451 struct work_struct reset_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Francois Romieufc3e0f82012-01-07 22:39:37 +0100453 u32 msg_enable;
454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 /* Frequently used values: keep some adjacent for cache effect. */
456 u32 quirks;
457 struct rx_desc *rx_head_desc;
458 unsigned int cur_rx, dirty_rx; /* Producer/consumer ring indices */
459 unsigned int cur_tx, dirty_tx;
460 unsigned int rx_buf_sz; /* Based on MTU+slack. */
461 u8 wolopts;
462
463 u8 tx_thresh, rx_thresh;
464
465 struct mii_if_info mii_if;
466 void __iomem *base;
467};
468
Roger Luethi38f49e82010-12-06 00:59:40 +0000469#define BYTE_REG_BITS_ON(x, p) do { iowrite8((ioread8((p))|(x)), (p)); } while (0)
470#define WORD_REG_BITS_ON(x, p) do { iowrite16((ioread16((p))|(x)), (p)); } while (0)
471#define DWORD_REG_BITS_ON(x, p) do { iowrite32((ioread32((p))|(x)), (p)); } while (0)
472
473#define BYTE_REG_BITS_IS_ON(x, p) (ioread8((p)) & (x))
474#define WORD_REG_BITS_IS_ON(x, p) (ioread16((p)) & (x))
475#define DWORD_REG_BITS_IS_ON(x, p) (ioread32((p)) & (x))
476
477#define BYTE_REG_BITS_OFF(x, p) do { iowrite8(ioread8((p)) & (~(x)), (p)); } while (0)
478#define WORD_REG_BITS_OFF(x, p) do { iowrite16(ioread16((p)) & (~(x)), (p)); } while (0)
479#define DWORD_REG_BITS_OFF(x, p) do { iowrite32(ioread32((p)) & (~(x)), (p)); } while (0)
480
481#define BYTE_REG_BITS_SET(x, m, p) do { iowrite8((ioread8((p)) & (~(m)))|(x), (p)); } while (0)
482#define WORD_REG_BITS_SET(x, m, p) do { iowrite16((ioread16((p)) & (~(m)))|(x), (p)); } while (0)
483#define DWORD_REG_BITS_SET(x, m, p) do { iowrite32((ioread32((p)) & (~(m)))|(x), (p)); } while (0)
484
485
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486static int mdio_read(struct net_device *dev, int phy_id, int location);
487static void mdio_write(struct net_device *dev, int phy_id, int location, int value);
488static int rhine_open(struct net_device *dev);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -0800489static void rhine_reset_task(struct work_struct *work);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100490static void rhine_slow_event_task(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491static void rhine_tx_timeout(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000492static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
493 struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100494static irqreturn_t rhine_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495static void rhine_tx(struct net_device *dev);
Roger Luethi633949a2006-08-14 23:00:17 -0700496static int rhine_rx(struct net_device *dev, int limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497static void rhine_set_rx_mode(struct net_device *dev);
498static struct net_device_stats *rhine_get_stats(struct net_device *dev);
499static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
Jeff Garzik7282d492006-09-13 14:30:00 -0400500static const struct ethtool_ops netdev_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501static int rhine_close(struct net_device *dev);
Jiri Pirko8e586132011-12-08 19:52:37 -0500502static int rhine_vlan_rx_add_vid(struct net_device *dev, unsigned short vid);
503static int rhine_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100504static void rhine_restart_tx(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Francois Romieua384a332012-01-07 22:19:36 +0100506static void rhine_wait_bit(struct rhine_private *rp, u8 reg, u8 mask, bool high)
507{
508 void __iomem *ioaddr = rp->base;
509 int i;
510
511 for (i = 0; i < 1024; i++) {
512 if (high ^ !!(ioread8(ioaddr + reg) & mask))
513 break;
514 udelay(10);
515 }
516 if (i > 64) {
Francois Romieufc3e0f82012-01-07 22:39:37 +0100517 netif_dbg(rp, hw, rp->dev, "%s bit wait (%02x/%02x) cycle "
518 "count: %04d\n", high ? "high" : "low", reg, mask, i);
Francois Romieua384a332012-01-07 22:19:36 +0100519 }
520}
521
522static void rhine_wait_bit_high(struct rhine_private *rp, u8 reg, u8 mask)
523{
524 rhine_wait_bit(rp, reg, mask, true);
525}
526
527static void rhine_wait_bit_low(struct rhine_private *rp, u8 reg, u8 mask)
528{
529 rhine_wait_bit(rp, reg, mask, false);
530}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Francois Romieua20a28b2011-12-30 14:53:58 +0100532static u32 rhine_get_events(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 void __iomem *ioaddr = rp->base;
535 u32 intr_status;
536
537 intr_status = ioread16(ioaddr + IntrStatus);
538 /* On Rhine-II, Bit 3 indicates Tx descriptor write-back race. */
539 if (rp->quirks & rqStatusWBRace)
540 intr_status |= ioread8(ioaddr + IntrStatus2) << 16;
541 return intr_status;
542}
543
Francois Romieua20a28b2011-12-30 14:53:58 +0100544static void rhine_ack_events(struct rhine_private *rp, u32 mask)
545{
546 void __iomem *ioaddr = rp->base;
547
548 if (rp->quirks & rqStatusWBRace)
549 iowrite8(mask >> 16, ioaddr + IntrStatus2);
550 iowrite16(mask, ioaddr + IntrStatus);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100551 mmiowb();
Francois Romieua20a28b2011-12-30 14:53:58 +0100552}
553
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554/*
555 * Get power related registers into sane state.
556 * Notify user about past WOL event.
557 */
558static void rhine_power_init(struct net_device *dev)
559{
560 struct rhine_private *rp = netdev_priv(dev);
561 void __iomem *ioaddr = rp->base;
562 u16 wolstat;
563
564 if (rp->quirks & rqWOL) {
565 /* Make sure chip is in power state D0 */
566 iowrite8(ioread8(ioaddr + StickyHW) & 0xFC, ioaddr + StickyHW);
567
568 /* Disable "force PME-enable" */
569 iowrite8(0x80, ioaddr + WOLcgClr);
570
571 /* Clear power-event config bits (WOL) */
572 iowrite8(0xFF, ioaddr + WOLcrClr);
573 /* More recent cards can manage two additional patterns */
574 if (rp->quirks & rq6patterns)
575 iowrite8(0x03, ioaddr + WOLcrClr1);
576
577 /* Save power-event status bits */
578 wolstat = ioread8(ioaddr + PwrcsrSet);
579 if (rp->quirks & rq6patterns)
580 wolstat |= (ioread8(ioaddr + PwrcsrSet1) & 0x03) << 8;
581
582 /* Clear power-event status bits */
583 iowrite8(0xFF, ioaddr + PwrcsrClr);
584 if (rp->quirks & rq6patterns)
585 iowrite8(0x03, ioaddr + PwrcsrClr1);
586
587 if (wolstat) {
588 char *reason;
589 switch (wolstat) {
590 case WOLmagic:
591 reason = "Magic packet";
592 break;
593 case WOLlnkon:
594 reason = "Link went up";
595 break;
596 case WOLlnkoff:
597 reason = "Link went down";
598 break;
599 case WOLucast:
600 reason = "Unicast packet";
601 break;
602 case WOLbmcast:
603 reason = "Multicast/broadcast packet";
604 break;
605 default:
606 reason = "Unknown";
607 }
Joe Perchesdf4511f2011-04-16 14:15:25 +0000608 netdev_info(dev, "Woke system up. Reason: %s\n",
609 reason);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 }
611 }
612}
613
614static void rhine_chip_reset(struct net_device *dev)
615{
616 struct rhine_private *rp = netdev_priv(dev);
617 void __iomem *ioaddr = rp->base;
Francois Romieufc3e0f82012-01-07 22:39:37 +0100618 u8 cmd1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619
620 iowrite8(Cmd1Reset, ioaddr + ChipCmd1);
621 IOSYNC;
622
623 if (ioread8(ioaddr + ChipCmd1) & Cmd1Reset) {
Joe Perchesdf4511f2011-04-16 14:15:25 +0000624 netdev_info(dev, "Reset not complete yet. Trying harder.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625
626 /* Force reset */
627 if (rp->quirks & rqForceReset)
628 iowrite8(0x40, ioaddr + MiscCmd);
629
630 /* Reset can take somewhat longer (rare) */
Francois Romieua384a332012-01-07 22:19:36 +0100631 rhine_wait_bit_low(rp, ChipCmd1, Cmd1Reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 }
633
Francois Romieufc3e0f82012-01-07 22:39:37 +0100634 cmd1 = ioread8(ioaddr + ChipCmd1);
635 netif_info(rp, hw, dev, "Reset %s\n", (cmd1 & Cmd1Reset) ?
636 "failed" : "succeeded");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637}
638
639#ifdef USE_MMIO
640static void enable_mmio(long pioaddr, u32 quirks)
641{
642 int n;
643 if (quirks & rqRhineI) {
644 /* More recent docs say that this bit is reserved ... */
645 n = inb(pioaddr + ConfigA) | 0x20;
646 outb(n, pioaddr + ConfigA);
647 } else {
648 n = inb(pioaddr + ConfigD) | 0x80;
649 outb(n, pioaddr + ConfigD);
650 }
651}
652#endif
653
654/*
655 * Loads bytes 0x00-0x05, 0x6E-0x6F, 0x78-0x7B from EEPROM
656 * (plus 0x6C for Rhine-I/II)
657 */
658static void __devinit rhine_reload_eeprom(long pioaddr, struct net_device *dev)
659{
660 struct rhine_private *rp = netdev_priv(dev);
661 void __iomem *ioaddr = rp->base;
Francois Romieua384a332012-01-07 22:19:36 +0100662 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664 outb(0x20, pioaddr + MACRegEEcsr);
Francois Romieua384a332012-01-07 22:19:36 +0100665 for (i = 0; i < 1024; i++) {
666 if (!(inb(pioaddr + MACRegEEcsr) & 0x20))
667 break;
668 }
669 if (i > 512)
670 pr_info("%4d cycles used @ %s:%d\n", i, __func__, __LINE__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
672#ifdef USE_MMIO
673 /*
674 * Reloading from EEPROM overwrites ConfigA-D, so we must re-enable
675 * MMIO. If reloading EEPROM was done first this could be avoided, but
676 * it is not known if that still works with the "win98-reboot" problem.
677 */
678 enable_mmio(pioaddr, rp->quirks);
679#endif
680
681 /* Turn off EEPROM-controlled wake-up (magic packet) */
682 if (rp->quirks & rqWOL)
683 iowrite8(ioread8(ioaddr + ConfigA) & 0xFC, ioaddr + ConfigA);
684
685}
686
687#ifdef CONFIG_NET_POLL_CONTROLLER
688static void rhine_poll(struct net_device *dev)
689{
690 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +0100691 rhine_interrupt(dev->irq, (void *)dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 enable_irq(dev->irq);
693}
694#endif
695
Francois Romieu269f3112011-12-30 14:43:54 +0100696static void rhine_kick_tx_threshold(struct rhine_private *rp)
697{
698 if (rp->tx_thresh < 0xe0) {
699 void __iomem *ioaddr = rp->base;
700
701 rp->tx_thresh += 0x20;
702 BYTE_REG_BITS_SET(rp->tx_thresh, 0x80, ioaddr + TxConfig);
703 }
704}
705
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100706static void rhine_tx_err(struct rhine_private *rp, u32 status)
707{
708 struct net_device *dev = rp->dev;
709
710 if (status & IntrTxAborted) {
Francois Romieufc3e0f82012-01-07 22:39:37 +0100711 netif_info(rp, tx_err, dev,
712 "Abort %08x, frame dropped\n", status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100713 }
714
715 if (status & IntrTxUnderrun) {
716 rhine_kick_tx_threshold(rp);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100717 netif_info(rp, tx_err ,dev, "Transmitter underrun, "
718 "Tx threshold now %02x\n", rp->tx_thresh);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100719 }
720
Francois Romieufc3e0f82012-01-07 22:39:37 +0100721 if (status & IntrTxDescRace)
722 netif_info(rp, tx_err, dev, "Tx descriptor write-back race\n");
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100723
724 if ((status & IntrTxError) &&
725 (status & (IntrTxAborted | IntrTxUnderrun | IntrTxDescRace)) == 0) {
726 rhine_kick_tx_threshold(rp);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100727 netif_info(rp, tx_err, dev, "Unspecified error. "
728 "Tx threshold now %02x\n", rp->tx_thresh);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100729 }
730
731 rhine_restart_tx(dev);
732}
733
734static void rhine_update_rx_crc_and_missed_errord(struct rhine_private *rp)
735{
736 void __iomem *ioaddr = rp->base;
737 struct net_device_stats *stats = &rp->dev->stats;
738
739 stats->rx_crc_errors += ioread16(ioaddr + RxCRCErrs);
740 stats->rx_missed_errors += ioread16(ioaddr + RxMissed);
741
742 /*
743 * Clears the "tally counters" for CRC errors and missed frames(?).
744 * It has been reported that some chips need a write of 0 to clear
745 * these, for others the counters are set to 1 when written to and
746 * instead cleared when read. So we clear them both ways ...
747 */
748 iowrite32(0, ioaddr + RxMissed);
749 ioread16(ioaddr + RxCRCErrs);
750 ioread16(ioaddr + RxMissed);
751}
752
753#define RHINE_EVENT_NAPI_RX (IntrRxDone | \
754 IntrRxErr | \
755 IntrRxEmpty | \
756 IntrRxOverflow | \
757 IntrRxDropped | \
758 IntrRxNoBuf | \
759 IntrRxWakeUp)
760
761#define RHINE_EVENT_NAPI_TX_ERR (IntrTxError | \
762 IntrTxAborted | \
763 IntrTxUnderrun | \
764 IntrTxDescRace)
765#define RHINE_EVENT_NAPI_TX (IntrTxDone | RHINE_EVENT_NAPI_TX_ERR)
766
767#define RHINE_EVENT_NAPI (RHINE_EVENT_NAPI_RX | \
768 RHINE_EVENT_NAPI_TX | \
769 IntrStatsMax)
770#define RHINE_EVENT_SLOW (IntrPCIErr | IntrLinkChange)
771#define RHINE_EVENT (RHINE_EVENT_NAPI | RHINE_EVENT_SLOW)
772
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700773static int rhine_napipoll(struct napi_struct *napi, int budget)
Roger Luethi633949a2006-08-14 23:00:17 -0700774{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700775 struct rhine_private *rp = container_of(napi, struct rhine_private, napi);
776 struct net_device *dev = rp->dev;
Roger Luethi633949a2006-08-14 23:00:17 -0700777 void __iomem *ioaddr = rp->base;
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100778 u16 enable_mask = RHINE_EVENT & 0xffff;
779 int work_done = 0;
780 u32 status;
Roger Luethi633949a2006-08-14 23:00:17 -0700781
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100782 status = rhine_get_events(rp);
783 rhine_ack_events(rp, status & ~RHINE_EVENT_SLOW);
784
785 if (status & RHINE_EVENT_NAPI_RX)
786 work_done += rhine_rx(dev, budget);
787
788 if (status & RHINE_EVENT_NAPI_TX) {
789 if (status & RHINE_EVENT_NAPI_TX_ERR) {
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100790 /* Avoid scavenging before Tx engine turned off */
Francois Romieua384a332012-01-07 22:19:36 +0100791 rhine_wait_bit_low(rp, ChipCmd, CmdTxOn);
Francois Romieufc3e0f82012-01-07 22:39:37 +0100792 if (ioread8(ioaddr + ChipCmd) & CmdTxOn)
793 netif_warn(rp, tx_err, dev, "Tx still on\n");
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100794 }
Francois Romieufc3e0f82012-01-07 22:39:37 +0100795
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100796 rhine_tx(dev);
797
798 if (status & RHINE_EVENT_NAPI_TX_ERR)
799 rhine_tx_err(rp, status);
800 }
801
802 if (status & IntrStatsMax) {
803 spin_lock(&rp->lock);
804 rhine_update_rx_crc_and_missed_errord(rp);
805 spin_unlock(&rp->lock);
806 }
807
808 if (status & RHINE_EVENT_SLOW) {
809 enable_mask &= ~RHINE_EVENT_SLOW;
810 schedule_work(&rp->slow_event_task);
811 }
Roger Luethi633949a2006-08-14 23:00:17 -0700812
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700813 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -0800814 napi_complete(napi);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100815 iowrite16(enable_mask, ioaddr + IntrEnable);
816 mmiowb();
Roger Luethi633949a2006-08-14 23:00:17 -0700817 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700818 return work_done;
Roger Luethi633949a2006-08-14 23:00:17 -0700819}
Roger Luethi633949a2006-08-14 23:00:17 -0700820
Adrian Bunkde4e7c82008-01-30 22:02:05 +0200821static void __devinit rhine_hw_init(struct net_device *dev, long pioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822{
823 struct rhine_private *rp = netdev_priv(dev);
824
825 /* Reset the chip to erase previous misconfiguration. */
826 rhine_chip_reset(dev);
827
828 /* Rhine-I needs extra time to recuperate before EEPROM reload */
829 if (rp->quirks & rqRhineI)
830 msleep(5);
831
832 /* Reload EEPROM controlled bytes cleared by soft reset */
833 rhine_reload_eeprom(pioaddr, dev);
834}
835
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800836static const struct net_device_ops rhine_netdev_ops = {
837 .ndo_open = rhine_open,
838 .ndo_stop = rhine_close,
839 .ndo_start_xmit = rhine_start_tx,
840 .ndo_get_stats = rhine_get_stats,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000841 .ndo_set_rx_mode = rhine_set_rx_mode,
Ben Hutchings635ecaa2009-07-09 17:59:01 +0000842 .ndo_change_mtu = eth_change_mtu,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800843 .ndo_validate_addr = eth_validate_addr,
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +0000844 .ndo_set_mac_address = eth_mac_addr,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800845 .ndo_do_ioctl = netdev_ioctl,
846 .ndo_tx_timeout = rhine_tx_timeout,
Roger Luethi38f49e82010-12-06 00:59:40 +0000847 .ndo_vlan_rx_add_vid = rhine_vlan_rx_add_vid,
848 .ndo_vlan_rx_kill_vid = rhine_vlan_rx_kill_vid,
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -0800849#ifdef CONFIG_NET_POLL_CONTROLLER
850 .ndo_poll_controller = rhine_poll,
851#endif
852};
853
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854static int __devinit rhine_init_one(struct pci_dev *pdev,
855 const struct pci_device_id *ent)
856{
857 struct net_device *dev;
858 struct rhine_private *rp;
859 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 u32 quirks;
861 long pioaddr;
862 long memaddr;
863 void __iomem *ioaddr;
864 int io_size, phy_id;
865 const char *name;
866#ifdef USE_MMIO
867 int bar = 1;
868#else
869 int bar = 0;
870#endif
871
872/* when built into the kernel, we only print version if device is found */
873#ifndef MODULE
Joe Perchesdf4511f2011-04-16 14:15:25 +0000874 pr_info_once("%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875#endif
876
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 io_size = 256;
878 phy_id = 0;
879 quirks = 0;
880 name = "Rhine";
Auke Kok44c10132007-06-08 15:46:36 -0700881 if (pdev->revision < VTunknown0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 quirks = rqRhineI;
883 io_size = 128;
884 }
Auke Kok44c10132007-06-08 15:46:36 -0700885 else if (pdev->revision >= VT6102) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 quirks = rqWOL | rqForceReset;
Auke Kok44c10132007-06-08 15:46:36 -0700887 if (pdev->revision < VT6105) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 name = "Rhine II";
889 quirks |= rqStatusWBRace; /* Rhine-II exclusive */
890 }
891 else {
892 phy_id = 1; /* Integrated PHY, phy_id fixed to 1 */
Auke Kok44c10132007-06-08 15:46:36 -0700893 if (pdev->revision >= VT6105_B0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 quirks |= rq6patterns;
Auke Kok44c10132007-06-08 15:46:36 -0700895 if (pdev->revision < VT6105M)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 name = "Rhine III";
897 else
898 name = "Rhine III (Management Adapter)";
899 }
900 }
901
902 rc = pci_enable_device(pdev);
903 if (rc)
904 goto err_out;
905
906 /* this should always be supported */
Yang Hongyang284901a2009-04-06 19:01:15 -0700907 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 if (rc) {
Joe Perchesdf4511f2011-04-16 14:15:25 +0000909 dev_err(&pdev->dev,
910 "32-bit PCI DMA addresses not supported by the card!?\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 goto err_out;
912 }
913
914 /* sanity check */
915 if ((pci_resource_len(pdev, 0) < io_size) ||
916 (pci_resource_len(pdev, 1) < io_size)) {
917 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000918 dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 goto err_out;
920 }
921
922 pioaddr = pci_resource_start(pdev, 0);
923 memaddr = pci_resource_start(pdev, 1);
924
925 pci_set_master(pdev);
926
927 dev = alloc_etherdev(sizeof(struct rhine_private));
928 if (!dev) {
929 rc = -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 goto err_out;
931 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 SET_NETDEV_DEV(dev, &pdev->dev);
933
934 rp = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700935 rp->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 rp->quirks = quirks;
937 rp->pioaddr = pioaddr;
938 rp->pdev = pdev;
Francois Romieufc3e0f82012-01-07 22:39:37 +0100939 rp->msg_enable = netif_msg_init(debug, RHINE_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940
941 rc = pci_request_regions(pdev, DRV_NAME);
942 if (rc)
943 goto err_out_free_netdev;
944
945 ioaddr = pci_iomap(pdev, bar, io_size);
946 if (!ioaddr) {
947 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000948 dev_err(&pdev->dev,
949 "ioremap failed for device %s, region 0x%X @ 0x%lX\n",
950 pci_name(pdev), io_size, memaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 goto err_out_free_res;
952 }
953
954#ifdef USE_MMIO
955 enable_mmio(pioaddr, quirks);
956
957 /* Check that selected MMIO registers match the PIO ones */
958 i = 0;
959 while (mmio_verify_registers[i]) {
960 int reg = mmio_verify_registers[i++];
961 unsigned char a = inb(pioaddr+reg);
962 unsigned char b = readb(ioaddr+reg);
963 if (a != b) {
964 rc = -EIO;
Joe Perchesdf4511f2011-04-16 14:15:25 +0000965 dev_err(&pdev->dev,
966 "MMIO do not match PIO [%02x] (%02x != %02x)\n",
967 reg, a, b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 goto err_out_unmap;
969 }
970 }
971#endif /* USE_MMIO */
972
973 dev->base_addr = (unsigned long)ioaddr;
974 rp->base = ioaddr;
975
976 /* Get chip registers into a sane state */
977 rhine_power_init(dev);
978 rhine_hw_init(dev, pioaddr);
979
980 for (i = 0; i < 6; i++)
981 dev->dev_addr[i] = ioread8(ioaddr + StationAddr + i);
982
Joe Perches482e3fe2011-04-16 14:15:26 +0000983 if (!is_valid_ether_addr(dev->dev_addr)) {
984 /* Report it and use a random ethernet address instead */
985 netdev_err(dev, "Invalid MAC address: %pM\n", dev->dev_addr);
986 random_ether_addr(dev->dev_addr);
987 netdev_info(dev, "Using random MAC address: %pM\n",
988 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 }
Joe Perches482e3fe2011-04-16 14:15:26 +0000990 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
992 /* For Rhine-I/II, phy_id is loaded from EEPROM */
993 if (!phy_id)
994 phy_id = ioread8(ioaddr + 0x6C);
995
996 dev->irq = pdev->irq;
997
998 spin_lock_init(&rp->lock);
Francois Romieu7ab87ff2012-01-06 21:42:26 +0100999 mutex_init(&rp->task_lock);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001000 INIT_WORK(&rp->reset_task, rhine_reset_task);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001001 INIT_WORK(&rp->slow_event_task, rhine_slow_event_task);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001002
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 rp->mii_if.dev = dev;
1004 rp->mii_if.mdio_read = mdio_read;
1005 rp->mii_if.mdio_write = mdio_write;
1006 rp->mii_if.phy_id_mask = 0x1f;
1007 rp->mii_if.reg_num_mask = 0x1f;
1008
1009 /* The chip-specific entries in the device structure. */
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -08001010 dev->netdev_ops = &rhine_netdev_ops;
1011 dev->ethtool_ops = &netdev_ethtool_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 dev->watchdog_timeo = TX_TIMEOUT;
Stephen Hemminger5d1d07d2008-11-21 17:30:11 -08001013
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001014 netif_napi_add(dev, &rp->napi, rhine_napipoll, 64);
Francois Romieu32b0f532008-07-11 00:30:14 +02001015
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 if (rp->quirks & rqRhineI)
1017 dev->features |= NETIF_F_SG|NETIF_F_HW_CSUM;
1018
Roger Luethi38f49e82010-12-06 00:59:40 +00001019 if (pdev->revision >= VT6105M)
1020 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX |
1021 NETIF_F_HW_VLAN_FILTER;
1022
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 /* dev->name not defined before register_netdev()! */
1024 rc = register_netdev(dev);
1025 if (rc)
1026 goto err_out_unmap;
1027
Joe Perchesdf4511f2011-04-16 14:15:25 +00001028 netdev_info(dev, "VIA %s at 0x%lx, %pM, IRQ %d\n",
1029 name,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030#ifdef USE_MMIO
Joe Perchesdf4511f2011-04-16 14:15:25 +00001031 memaddr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032#else
Joe Perchesdf4511f2011-04-16 14:15:25 +00001033 (long)ioaddr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034#endif
Joe Perchesdf4511f2011-04-16 14:15:25 +00001035 dev->dev_addr, pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036
1037 pci_set_drvdata(pdev, dev);
1038
1039 {
1040 u16 mii_cmd;
1041 int mii_status = mdio_read(dev, phy_id, 1);
1042 mii_cmd = mdio_read(dev, phy_id, MII_BMCR) & ~BMCR_ISOLATE;
1043 mdio_write(dev, phy_id, MII_BMCR, mii_cmd);
1044 if (mii_status != 0xffff && mii_status != 0x0000) {
1045 rp->mii_if.advertising = mdio_read(dev, phy_id, 4);
Joe Perchesdf4511f2011-04-16 14:15:25 +00001046 netdev_info(dev,
1047 "MII PHY found at address %d, status 0x%04x advertising %04x Link %04x\n",
1048 phy_id,
1049 mii_status, rp->mii_if.advertising,
1050 mdio_read(dev, phy_id, 5));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051
1052 /* set IFF_RUNNING */
1053 if (mii_status & BMSR_LSTATUS)
1054 netif_carrier_on(dev);
1055 else
1056 netif_carrier_off(dev);
1057
1058 }
1059 }
1060 rp->mii_if.phy_id = phy_id;
Francois Romieufc3e0f82012-01-07 22:39:37 +01001061 if (avoid_D3)
1062 netif_info(rp, probe, dev, "No D3 power state at shutdown\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
1064 return 0;
1065
1066err_out_unmap:
1067 pci_iounmap(pdev, ioaddr);
1068err_out_free_res:
1069 pci_release_regions(pdev);
1070err_out_free_netdev:
1071 free_netdev(dev);
1072err_out:
1073 return rc;
1074}
1075
1076static int alloc_ring(struct net_device* dev)
1077{
1078 struct rhine_private *rp = netdev_priv(dev);
1079 void *ring;
1080 dma_addr_t ring_dma;
1081
1082 ring = pci_alloc_consistent(rp->pdev,
1083 RX_RING_SIZE * sizeof(struct rx_desc) +
1084 TX_RING_SIZE * sizeof(struct tx_desc),
1085 &ring_dma);
1086 if (!ring) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001087 netdev_err(dev, "Could not allocate DMA memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 return -ENOMEM;
1089 }
1090 if (rp->quirks & rqRhineI) {
1091 rp->tx_bufs = pci_alloc_consistent(rp->pdev,
1092 PKT_BUF_SZ * TX_RING_SIZE,
1093 &rp->tx_bufs_dma);
1094 if (rp->tx_bufs == NULL) {
1095 pci_free_consistent(rp->pdev,
1096 RX_RING_SIZE * sizeof(struct rx_desc) +
1097 TX_RING_SIZE * sizeof(struct tx_desc),
1098 ring, ring_dma);
1099 return -ENOMEM;
1100 }
1101 }
1102
1103 rp->rx_ring = ring;
1104 rp->tx_ring = ring + RX_RING_SIZE * sizeof(struct rx_desc);
1105 rp->rx_ring_dma = ring_dma;
1106 rp->tx_ring_dma = ring_dma + RX_RING_SIZE * sizeof(struct rx_desc);
1107
1108 return 0;
1109}
1110
1111static void free_ring(struct net_device* dev)
1112{
1113 struct rhine_private *rp = netdev_priv(dev);
1114
1115 pci_free_consistent(rp->pdev,
1116 RX_RING_SIZE * sizeof(struct rx_desc) +
1117 TX_RING_SIZE * sizeof(struct tx_desc),
1118 rp->rx_ring, rp->rx_ring_dma);
1119 rp->tx_ring = NULL;
1120
1121 if (rp->tx_bufs)
1122 pci_free_consistent(rp->pdev, PKT_BUF_SZ * TX_RING_SIZE,
1123 rp->tx_bufs, rp->tx_bufs_dma);
1124
1125 rp->tx_bufs = NULL;
1126
1127}
1128
1129static void alloc_rbufs(struct net_device *dev)
1130{
1131 struct rhine_private *rp = netdev_priv(dev);
1132 dma_addr_t next;
1133 int i;
1134
1135 rp->dirty_rx = rp->cur_rx = 0;
1136
1137 rp->rx_buf_sz = (dev->mtu <= 1500 ? PKT_BUF_SZ : dev->mtu + 32);
1138 rp->rx_head_desc = &rp->rx_ring[0];
1139 next = rp->rx_ring_dma;
1140
1141 /* Init the ring entries */
1142 for (i = 0; i < RX_RING_SIZE; i++) {
1143 rp->rx_ring[i].rx_status = 0;
1144 rp->rx_ring[i].desc_length = cpu_to_le32(rp->rx_buf_sz);
1145 next += sizeof(struct rx_desc);
1146 rp->rx_ring[i].next_desc = cpu_to_le32(next);
1147 rp->rx_skbuff[i] = NULL;
1148 }
1149 /* Mark the last entry as wrapping the ring. */
1150 rp->rx_ring[i-1].next_desc = cpu_to_le32(rp->rx_ring_dma);
1151
1152 /* Fill in the Rx buffers. Handle allocation failure gracefully. */
1153 for (i = 0; i < RX_RING_SIZE; i++) {
Kevin Lob26b5552008-08-27 11:35:09 +08001154 struct sk_buff *skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 rp->rx_skbuff[i] = skb;
1156 if (skb == NULL)
1157 break;
1158 skb->dev = dev; /* Mark as being used by this device. */
1159
1160 rp->rx_skbuff_dma[i] =
David S. Miller689be432005-06-28 15:25:31 -07001161 pci_map_single(rp->pdev, skb->data, rp->rx_buf_sz,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 PCI_DMA_FROMDEVICE);
1163
1164 rp->rx_ring[i].addr = cpu_to_le32(rp->rx_skbuff_dma[i]);
1165 rp->rx_ring[i].rx_status = cpu_to_le32(DescOwn);
1166 }
1167 rp->dirty_rx = (unsigned int)(i - RX_RING_SIZE);
1168}
1169
1170static void free_rbufs(struct net_device* dev)
1171{
1172 struct rhine_private *rp = netdev_priv(dev);
1173 int i;
1174
1175 /* Free all the skbuffs in the Rx queue. */
1176 for (i = 0; i < RX_RING_SIZE; i++) {
1177 rp->rx_ring[i].rx_status = 0;
1178 rp->rx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1179 if (rp->rx_skbuff[i]) {
1180 pci_unmap_single(rp->pdev,
1181 rp->rx_skbuff_dma[i],
1182 rp->rx_buf_sz, PCI_DMA_FROMDEVICE);
1183 dev_kfree_skb(rp->rx_skbuff[i]);
1184 }
1185 rp->rx_skbuff[i] = NULL;
1186 }
1187}
1188
1189static void alloc_tbufs(struct net_device* dev)
1190{
1191 struct rhine_private *rp = netdev_priv(dev);
1192 dma_addr_t next;
1193 int i;
1194
1195 rp->dirty_tx = rp->cur_tx = 0;
1196 next = rp->tx_ring_dma;
1197 for (i = 0; i < TX_RING_SIZE; i++) {
1198 rp->tx_skbuff[i] = NULL;
1199 rp->tx_ring[i].tx_status = 0;
1200 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1201 next += sizeof(struct tx_desc);
1202 rp->tx_ring[i].next_desc = cpu_to_le32(next);
Roger Luethi4be5de22006-04-04 20:49:16 +02001203 if (rp->quirks & rqRhineI)
1204 rp->tx_buf[i] = &rp->tx_bufs[i * PKT_BUF_SZ];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 }
1206 rp->tx_ring[i-1].next_desc = cpu_to_le32(rp->tx_ring_dma);
1207
1208}
1209
1210static void free_tbufs(struct net_device* dev)
1211{
1212 struct rhine_private *rp = netdev_priv(dev);
1213 int i;
1214
1215 for (i = 0; i < TX_RING_SIZE; i++) {
1216 rp->tx_ring[i].tx_status = 0;
1217 rp->tx_ring[i].desc_length = cpu_to_le32(TXDESC);
1218 rp->tx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1219 if (rp->tx_skbuff[i]) {
1220 if (rp->tx_skbuff_dma[i]) {
1221 pci_unmap_single(rp->pdev,
1222 rp->tx_skbuff_dma[i],
1223 rp->tx_skbuff[i]->len,
1224 PCI_DMA_TODEVICE);
1225 }
1226 dev_kfree_skb(rp->tx_skbuff[i]);
1227 }
1228 rp->tx_skbuff[i] = NULL;
1229 rp->tx_buf[i] = NULL;
1230 }
1231}
1232
1233static void rhine_check_media(struct net_device *dev, unsigned int init_media)
1234{
1235 struct rhine_private *rp = netdev_priv(dev);
1236 void __iomem *ioaddr = rp->base;
1237
Francois Romieufc3e0f82012-01-07 22:39:37 +01001238 mii_check_media(&rp->mii_if, netif_msg_link(rp), init_media);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
1240 if (rp->mii_if.full_duplex)
1241 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1FDuplex,
1242 ioaddr + ChipCmd1);
1243 else
1244 iowrite8(ioread8(ioaddr + ChipCmd1) & ~Cmd1FDuplex,
1245 ioaddr + ChipCmd1);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001246
1247 netif_info(rp, link, dev, "force_media %d, carrier %d\n",
1248 rp->mii_if.force_media, netif_carrier_ok(dev));
Roger Luethi00b428c2006-03-28 20:53:56 +02001249}
1250
1251/* Called after status of force_media possibly changed */
Adrian Bunk0761be42006-04-10 23:22:21 -07001252static void rhine_set_carrier(struct mii_if_info *mii)
Roger Luethi00b428c2006-03-28 20:53:56 +02001253{
Francois Romieufc3e0f82012-01-07 22:39:37 +01001254 struct net_device *dev = mii->dev;
1255 struct rhine_private *rp = netdev_priv(dev);
1256
Roger Luethi00b428c2006-03-28 20:53:56 +02001257 if (mii->force_media) {
1258 /* autoneg is off: Link is always assumed to be up */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001259 if (!netif_carrier_ok(dev))
1260 netif_carrier_on(dev);
1261 } else /* Let MMI library update carrier status */
1262 rhine_check_media(dev, 0);
1263
1264 netif_info(rp, link, dev, "force_media %d, carrier %d\n",
1265 mii->force_media, netif_carrier_ok(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266}
1267
Roger Luethi38f49e82010-12-06 00:59:40 +00001268/**
1269 * rhine_set_cam - set CAM multicast filters
1270 * @ioaddr: register block of this Rhine
1271 * @idx: multicast CAM index [0..MCAM_SIZE-1]
1272 * @addr: multicast address (6 bytes)
1273 *
1274 * Load addresses into multicast filters.
1275 */
1276static void rhine_set_cam(void __iomem *ioaddr, int idx, u8 *addr)
1277{
1278 int i;
1279
1280 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1281 wmb();
1282
1283 /* Paranoid -- idx out of range should never happen */
1284 idx &= (MCAM_SIZE - 1);
1285
1286 iowrite8((u8) idx, ioaddr + CamAddr);
1287
1288 for (i = 0; i < 6; i++, addr++)
1289 iowrite8(*addr, ioaddr + MulticastFilter0 + i);
1290 udelay(10);
1291 wmb();
1292
1293 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1294 udelay(10);
1295
1296 iowrite8(0, ioaddr + CamCon);
1297}
1298
1299/**
1300 * rhine_set_vlan_cam - set CAM VLAN filters
1301 * @ioaddr: register block of this Rhine
1302 * @idx: VLAN CAM index [0..VCAM_SIZE-1]
1303 * @addr: VLAN ID (2 bytes)
1304 *
1305 * Load addresses into VLAN filters.
1306 */
1307static void rhine_set_vlan_cam(void __iomem *ioaddr, int idx, u8 *addr)
1308{
1309 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1310 wmb();
1311
1312 /* Paranoid -- idx out of range should never happen */
1313 idx &= (VCAM_SIZE - 1);
1314
1315 iowrite8((u8) idx, ioaddr + CamAddr);
1316
1317 iowrite16(*((u16 *) addr), ioaddr + MulticastFilter0 + 6);
1318 udelay(10);
1319 wmb();
1320
1321 iowrite8(CAMC_CAMWR | CAMC_CAMEN, ioaddr + CamCon);
1322 udelay(10);
1323
1324 iowrite8(0, ioaddr + CamCon);
1325}
1326
1327/**
1328 * rhine_set_cam_mask - set multicast CAM mask
1329 * @ioaddr: register block of this Rhine
1330 * @mask: multicast CAM mask
1331 *
1332 * Mask sets multicast filters active/inactive.
1333 */
1334static void rhine_set_cam_mask(void __iomem *ioaddr, u32 mask)
1335{
1336 iowrite8(CAMC_CAMEN, ioaddr + CamCon);
1337 wmb();
1338
1339 /* write mask */
1340 iowrite32(mask, ioaddr + CamMask);
1341
1342 /* disable CAMEN */
1343 iowrite8(0, ioaddr + CamCon);
1344}
1345
1346/**
1347 * rhine_set_vlan_cam_mask - set VLAN CAM mask
1348 * @ioaddr: register block of this Rhine
1349 * @mask: VLAN CAM mask
1350 *
1351 * Mask sets VLAN filters active/inactive.
1352 */
1353static void rhine_set_vlan_cam_mask(void __iomem *ioaddr, u32 mask)
1354{
1355 iowrite8(CAMC_CAMEN | CAMC_VCAMSL, ioaddr + CamCon);
1356 wmb();
1357
1358 /* write mask */
1359 iowrite32(mask, ioaddr + CamMask);
1360
1361 /* disable CAMEN */
1362 iowrite8(0, ioaddr + CamCon);
1363}
1364
1365/**
1366 * rhine_init_cam_filter - initialize CAM filters
1367 * @dev: network device
1368 *
1369 * Initialize (disable) hardware VLAN and multicast support on this
1370 * Rhine.
1371 */
1372static void rhine_init_cam_filter(struct net_device *dev)
1373{
1374 struct rhine_private *rp = netdev_priv(dev);
1375 void __iomem *ioaddr = rp->base;
1376
1377 /* Disable all CAMs */
1378 rhine_set_vlan_cam_mask(ioaddr, 0);
1379 rhine_set_cam_mask(ioaddr, 0);
1380
1381 /* disable hardware VLAN support */
1382 BYTE_REG_BITS_ON(TCR_PQEN, ioaddr + TxConfig);
1383 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
1384}
1385
1386/**
1387 * rhine_update_vcam - update VLAN CAM filters
1388 * @rp: rhine_private data of this Rhine
1389 *
1390 * Update VLAN CAM filters to match configuration change.
1391 */
1392static void rhine_update_vcam(struct net_device *dev)
1393{
1394 struct rhine_private *rp = netdev_priv(dev);
1395 void __iomem *ioaddr = rp->base;
1396 u16 vid;
1397 u32 vCAMmask = 0; /* 32 vCAMs (6105M and better) */
1398 unsigned int i = 0;
1399
1400 for_each_set_bit(vid, rp->active_vlans, VLAN_N_VID) {
1401 rhine_set_vlan_cam(ioaddr, i, (u8 *)&vid);
1402 vCAMmask |= 1 << i;
1403 if (++i >= VCAM_SIZE)
1404 break;
1405 }
1406 rhine_set_vlan_cam_mask(ioaddr, vCAMmask);
1407}
1408
Jiri Pirko8e586132011-12-08 19:52:37 -05001409static int rhine_vlan_rx_add_vid(struct net_device *dev, unsigned short vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001410{
1411 struct rhine_private *rp = netdev_priv(dev);
1412
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001413 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001414 set_bit(vid, rp->active_vlans);
1415 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001416 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001417 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001418}
1419
Jiri Pirko8e586132011-12-08 19:52:37 -05001420static int rhine_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
Roger Luethi38f49e82010-12-06 00:59:40 +00001421{
1422 struct rhine_private *rp = netdev_priv(dev);
1423
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001424 spin_lock_bh(&rp->lock);
Roger Luethi38f49e82010-12-06 00:59:40 +00001425 clear_bit(vid, rp->active_vlans);
1426 rhine_update_vcam(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001427 spin_unlock_bh(&rp->lock);
Jiri Pirko8e586132011-12-08 19:52:37 -05001428 return 0;
Roger Luethi38f49e82010-12-06 00:59:40 +00001429}
1430
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431static void init_registers(struct net_device *dev)
1432{
1433 struct rhine_private *rp = netdev_priv(dev);
1434 void __iomem *ioaddr = rp->base;
1435 int i;
1436
1437 for (i = 0; i < 6; i++)
1438 iowrite8(dev->dev_addr[i], ioaddr + StationAddr + i);
1439
1440 /* Initialize other registers. */
1441 iowrite16(0x0006, ioaddr + PCIBusConfig); /* Tune configuration??? */
1442 /* Configure initial FIFO thresholds. */
1443 iowrite8(0x20, ioaddr + TxConfig);
1444 rp->tx_thresh = 0x20;
1445 rp->rx_thresh = 0x60; /* Written in rhine_set_rx_mode(). */
1446
1447 iowrite32(rp->rx_ring_dma, ioaddr + RxRingPtr);
1448 iowrite32(rp->tx_ring_dma, ioaddr + TxRingPtr);
1449
1450 rhine_set_rx_mode(dev);
1451
Roger Luethi38f49e82010-12-06 00:59:40 +00001452 if (rp->pdev->revision >= VT6105M)
1453 rhine_init_cam_filter(dev);
1454
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001455 napi_enable(&rp->napi);
Stephen Hemmingerab197662006-08-14 23:00:18 -07001456
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001457 iowrite16(RHINE_EVENT & 0xffff, ioaddr + IntrEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458
1459 iowrite16(CmdStart | CmdTxOn | CmdRxOn | (Cmd1NoTxPoll << 8),
1460 ioaddr + ChipCmd);
1461 rhine_check_media(dev, 1);
1462}
1463
1464/* Enable MII link status auto-polling (required for IntrLinkChange) */
Francois Romieua384a332012-01-07 22:19:36 +01001465static void rhine_enable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466{
Francois Romieua384a332012-01-07 22:19:36 +01001467 void __iomem *ioaddr = rp->base;
1468
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 iowrite8(0, ioaddr + MIICmd);
1470 iowrite8(MII_BMSR, ioaddr + MIIRegAddr);
1471 iowrite8(0x80, ioaddr + MIICmd);
1472
Francois Romieua384a332012-01-07 22:19:36 +01001473 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
1475 iowrite8(MII_BMSR | 0x40, ioaddr + MIIRegAddr);
1476}
1477
1478/* Disable MII link status auto-polling (required for MDIO access) */
Francois Romieua384a332012-01-07 22:19:36 +01001479static void rhine_disable_linkmon(struct rhine_private *rp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480{
Francois Romieua384a332012-01-07 22:19:36 +01001481 void __iomem *ioaddr = rp->base;
1482
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483 iowrite8(0, ioaddr + MIICmd);
1484
Francois Romieua384a332012-01-07 22:19:36 +01001485 if (rp->quirks & rqRhineI) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 iowrite8(0x01, ioaddr + MIIRegAddr); // MII_BMSR
1487
John W. Linville38bb6b22006-05-19 10:51:21 -04001488 /* Can be called from ISR. Evil. */
1489 mdelay(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
1491 /* 0x80 must be set immediately before turning it off */
1492 iowrite8(0x80, ioaddr + MIICmd);
1493
Francois Romieua384a332012-01-07 22:19:36 +01001494 rhine_wait_bit_high(rp, MIIRegAddr, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495
1496 /* Heh. Now clear 0x80 again. */
1497 iowrite8(0, ioaddr + MIICmd);
1498 }
1499 else
Francois Romieua384a332012-01-07 22:19:36 +01001500 rhine_wait_bit_high(rp, MIIRegAddr, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501}
1502
1503/* Read and write over the MII Management Data I/O (MDIO) interface. */
1504
1505static int mdio_read(struct net_device *dev, int phy_id, int regnum)
1506{
1507 struct rhine_private *rp = netdev_priv(dev);
1508 void __iomem *ioaddr = rp->base;
1509 int result;
1510
Francois Romieua384a332012-01-07 22:19:36 +01001511 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512
1513 /* rhine_disable_linkmon already cleared MIICmd */
1514 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1515 iowrite8(regnum, ioaddr + MIIRegAddr);
1516 iowrite8(0x40, ioaddr + MIICmd); /* Trigger read */
Francois Romieua384a332012-01-07 22:19:36 +01001517 rhine_wait_bit_low(rp, MIICmd, 0x40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518 result = ioread16(ioaddr + MIIData);
1519
Francois Romieua384a332012-01-07 22:19:36 +01001520 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521 return result;
1522}
1523
1524static void mdio_write(struct net_device *dev, int phy_id, int regnum, int value)
1525{
1526 struct rhine_private *rp = netdev_priv(dev);
1527 void __iomem *ioaddr = rp->base;
1528
Francois Romieua384a332012-01-07 22:19:36 +01001529 rhine_disable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530
1531 /* rhine_disable_linkmon already cleared MIICmd */
1532 iowrite8(phy_id, ioaddr + MIIPhyAddr);
1533 iowrite8(regnum, ioaddr + MIIRegAddr);
1534 iowrite16(value, ioaddr + MIIData);
1535 iowrite8(0x20, ioaddr + MIICmd); /* Trigger write */
Francois Romieua384a332012-01-07 22:19:36 +01001536 rhine_wait_bit_low(rp, MIICmd, 0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
Francois Romieua384a332012-01-07 22:19:36 +01001538 rhine_enable_linkmon(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539}
1540
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001541static void rhine_task_disable(struct rhine_private *rp)
1542{
1543 mutex_lock(&rp->task_lock);
1544 rp->task_enable = false;
1545 mutex_unlock(&rp->task_lock);
1546
1547 cancel_work_sync(&rp->slow_event_task);
1548 cancel_work_sync(&rp->reset_task);
1549}
1550
1551static void rhine_task_enable(struct rhine_private *rp)
1552{
1553 mutex_lock(&rp->task_lock);
1554 rp->task_enable = true;
1555 mutex_unlock(&rp->task_lock);
1556}
1557
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558static int rhine_open(struct net_device *dev)
1559{
1560 struct rhine_private *rp = netdev_priv(dev);
1561 void __iomem *ioaddr = rp->base;
1562 int rc;
1563
Julia Lawall76781382009-11-18 08:23:53 +00001564 rc = request_irq(rp->pdev->irq, rhine_interrupt, IRQF_SHARED, dev->name,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565 dev);
1566 if (rc)
1567 return rc;
1568
Francois Romieufc3e0f82012-01-07 22:39:37 +01001569 netif_dbg(rp, ifup, dev, "%s() irq %d\n", __func__, rp->pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570
1571 rc = alloc_ring(dev);
1572 if (rc) {
1573 free_irq(rp->pdev->irq, dev);
1574 return rc;
1575 }
1576 alloc_rbufs(dev);
1577 alloc_tbufs(dev);
1578 rhine_chip_reset(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001579 rhine_task_enable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 init_registers(dev);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001581
1582 netif_dbg(rp, ifup, dev, "%s() Done - status %04x MII status: %04x\n",
1583 __func__, ioread16(ioaddr + ChipCmd),
1584 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585
1586 netif_start_queue(dev);
1587
1588 return 0;
1589}
1590
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001591static void rhine_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592{
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001593 struct rhine_private *rp = container_of(work, struct rhine_private,
1594 reset_task);
1595 struct net_device *dev = rp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001597 mutex_lock(&rp->task_lock);
1598
1599 if (!rp->task_enable)
1600 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001602 napi_disable(&rp->napi);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001603 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604
1605 /* clear all descriptors */
1606 free_tbufs(dev);
1607 free_rbufs(dev);
1608 alloc_tbufs(dev);
1609 alloc_rbufs(dev);
1610
1611 /* Reinitialize the hardware. */
1612 rhine_chip_reset(dev);
1613 init_registers(dev);
1614
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001615 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616
Eric Dumazet1ae5dc32010-05-10 05:01:31 -07001617 dev->trans_start = jiffies; /* prevent tx timeout */
Eric Dumazet553e2332009-05-27 10:34:50 +00001618 dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 netif_wake_queue(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001620
1621out_unlock:
1622 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623}
1624
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001625static void rhine_tx_timeout(struct net_device *dev)
1626{
1627 struct rhine_private *rp = netdev_priv(dev);
1628 void __iomem *ioaddr = rp->base;
1629
Joe Perchesdf4511f2011-04-16 14:15:25 +00001630 netdev_warn(dev, "Transmit timed out, status %04x, PHY status %04x, resetting...\n",
1631 ioread16(ioaddr + IntrStatus),
1632 mdio_read(dev, rp->mii_if.phy_id, MII_BMSR));
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08001633
1634 schedule_work(&rp->reset_task);
1635}
1636
Stephen Hemminger613573252009-08-31 19:50:58 +00001637static netdev_tx_t rhine_start_tx(struct sk_buff *skb,
1638 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639{
1640 struct rhine_private *rp = netdev_priv(dev);
1641 void __iomem *ioaddr = rp->base;
1642 unsigned entry;
1643
1644 /* Caution: the write order is important here, set the field
1645 with the "ownership" bits last. */
1646
1647 /* Calculate the next Tx descriptor entry. */
1648 entry = rp->cur_tx % TX_RING_SIZE;
1649
Herbert Xu5b057c62006-06-23 02:06:41 -07001650 if (skb_padto(skb, ETH_ZLEN))
Patrick McHardy6ed10652009-06-23 06:03:08 +00001651 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
1653 rp->tx_skbuff[entry] = skb;
1654
1655 if ((rp->quirks & rqRhineI) &&
Patrick McHardy84fa7932006-08-29 16:44:56 -07001656 (((unsigned long)skb->data & 3) || skb_shinfo(skb)->nr_frags != 0 || skb->ip_summed == CHECKSUM_PARTIAL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 /* Must use alignment buffer. */
1658 if (skb->len > PKT_BUF_SZ) {
1659 /* packet too long, drop it */
1660 dev_kfree_skb(skb);
1661 rp->tx_skbuff[entry] = NULL;
Eric Dumazet553e2332009-05-27 10:34:50 +00001662 dev->stats.tx_dropped++;
Patrick McHardy6ed10652009-06-23 06:03:08 +00001663 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664 }
Craig Brind3e0d1672006-04-27 02:30:46 -07001665
1666 /* Padding is not copied and so must be redone. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 skb_copy_and_csum_dev(skb, rp->tx_buf[entry]);
Craig Brind3e0d1672006-04-27 02:30:46 -07001668 if (skb->len < ETH_ZLEN)
1669 memset(rp->tx_buf[entry] + skb->len, 0,
1670 ETH_ZLEN - skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 rp->tx_skbuff_dma[entry] = 0;
1672 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_bufs_dma +
1673 (rp->tx_buf[entry] -
1674 rp->tx_bufs));
1675 } else {
1676 rp->tx_skbuff_dma[entry] =
1677 pci_map_single(rp->pdev, skb->data, skb->len,
1678 PCI_DMA_TODEVICE);
1679 rp->tx_ring[entry].addr = cpu_to_le32(rp->tx_skbuff_dma[entry]);
1680 }
1681
1682 rp->tx_ring[entry].desc_length =
1683 cpu_to_le32(TXDESC | (skb->len >= ETH_ZLEN ? skb->len : ETH_ZLEN));
1684
Roger Luethi38f49e82010-12-06 00:59:40 +00001685 if (unlikely(vlan_tx_tag_present(skb))) {
1686 rp->tx_ring[entry].tx_status = cpu_to_le32((vlan_tx_tag_get(skb)) << 16);
1687 /* request tagging */
1688 rp->tx_ring[entry].desc_length |= cpu_to_le32(0x020000);
1689 }
1690 else
1691 rp->tx_ring[entry].tx_status = 0;
1692
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693 /* lock eth irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 wmb();
Roger Luethi38f49e82010-12-06 00:59:40 +00001695 rp->tx_ring[entry].tx_status |= cpu_to_le32(DescOwn);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 wmb();
1697
1698 rp->cur_tx++;
1699
1700 /* Non-x86 Todo: explicitly flush cache lines here. */
1701
Roger Luethi38f49e82010-12-06 00:59:40 +00001702 if (vlan_tx_tag_present(skb))
1703 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1704 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1705
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706 /* Wake the potentially-idle transmit channel */
1707 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1708 ioaddr + ChipCmd1);
1709 IOSYNC;
1710
1711 if (rp->cur_tx == rp->dirty_tx + TX_QUEUE_LEN)
1712 netif_stop_queue(dev);
1713
Francois Romieufc3e0f82012-01-07 22:39:37 +01001714 netif_dbg(rp, tx_queued, dev, "Transmit frame #%d queued in slot %d\n",
1715 rp->cur_tx - 1, entry);
1716
Patrick McHardy6ed10652009-06-23 06:03:08 +00001717 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718}
1719
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001720static void rhine_irq_disable(struct rhine_private *rp)
1721{
1722 iowrite16(0x0000, rp->base + IntrEnable);
1723 mmiowb();
1724}
1725
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726/* The interrupt handler does all of the Rx thread work and cleans up
1727 after the Tx thread. */
David Howells7d12e782006-10-05 14:55:46 +01001728static irqreturn_t rhine_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729{
1730 struct net_device *dev = dev_instance;
1731 struct rhine_private *rp = netdev_priv(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001732 u32 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 int handled = 0;
1734
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001735 status = rhine_get_events(rp);
1736
Francois Romieufc3e0f82012-01-07 22:39:37 +01001737 netif_dbg(rp, intr, dev, "Interrupt, status %08x\n", status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001738
1739 if (status & RHINE_EVENT) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 handled = 1;
1741
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001742 rhine_irq_disable(rp);
1743 napi_schedule(&rp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744 }
1745
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001746 if (status & ~(IntrLinkChange | IntrStatsMax | RHINE_EVENT_NAPI)) {
Francois Romieufc3e0f82012-01-07 22:39:37 +01001747 netif_err(rp, intr, dev, "Something Wicked happened! %08x\n",
1748 status);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001749 }
1750
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 return IRQ_RETVAL(handled);
1752}
1753
1754/* This routine is logically part of the interrupt handler, but isolated
1755 for clarity. */
1756static void rhine_tx(struct net_device *dev)
1757{
1758 struct rhine_private *rp = netdev_priv(dev);
1759 int txstatus = 0, entry = rp->dirty_tx % TX_RING_SIZE;
1760
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 /* find and cleanup dirty tx descriptors */
1762 while (rp->dirty_tx != rp->cur_tx) {
1763 txstatus = le32_to_cpu(rp->tx_ring[entry].tx_status);
Francois Romieufc3e0f82012-01-07 22:39:37 +01001764 netif_dbg(rp, tx_done, dev, "Tx scavenge %d status %08x\n",
1765 entry, txstatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766 if (txstatus & DescOwn)
1767 break;
1768 if (txstatus & 0x8000) {
Francois Romieufc3e0f82012-01-07 22:39:37 +01001769 netif_dbg(rp, tx_done, dev,
1770 "Transmit error, Tx status %08x\n", txstatus);
Eric Dumazet553e2332009-05-27 10:34:50 +00001771 dev->stats.tx_errors++;
1772 if (txstatus & 0x0400)
1773 dev->stats.tx_carrier_errors++;
1774 if (txstatus & 0x0200)
1775 dev->stats.tx_window_errors++;
1776 if (txstatus & 0x0100)
1777 dev->stats.tx_aborted_errors++;
1778 if (txstatus & 0x0080)
1779 dev->stats.tx_heartbeat_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780 if (((rp->quirks & rqRhineI) && txstatus & 0x0002) ||
1781 (txstatus & 0x0800) || (txstatus & 0x1000)) {
Eric Dumazet553e2332009-05-27 10:34:50 +00001782 dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783 rp->tx_ring[entry].tx_status = cpu_to_le32(DescOwn);
1784 break; /* Keep the skb - we try again */
1785 }
1786 /* Transmitter restarted in 'abnormal' handler. */
1787 } else {
1788 if (rp->quirks & rqRhineI)
Eric Dumazet553e2332009-05-27 10:34:50 +00001789 dev->stats.collisions += (txstatus >> 3) & 0x0F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 else
Eric Dumazet553e2332009-05-27 10:34:50 +00001791 dev->stats.collisions += txstatus & 0x0F;
Francois Romieufc3e0f82012-01-07 22:39:37 +01001792 netif_dbg(rp, tx_done, dev, "collisions: %1.1x:%1.1x\n",
1793 (txstatus >> 3) & 0xF, txstatus & 0xF);
Eric Dumazet553e2332009-05-27 10:34:50 +00001794 dev->stats.tx_bytes += rp->tx_skbuff[entry]->len;
1795 dev->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796 }
1797 /* Free the original skb. */
1798 if (rp->tx_skbuff_dma[entry]) {
1799 pci_unmap_single(rp->pdev,
1800 rp->tx_skbuff_dma[entry],
1801 rp->tx_skbuff[entry]->len,
1802 PCI_DMA_TODEVICE);
1803 }
1804 dev_kfree_skb_irq(rp->tx_skbuff[entry]);
1805 rp->tx_skbuff[entry] = NULL;
1806 entry = (++rp->dirty_tx) % TX_RING_SIZE;
1807 }
1808 if ((rp->cur_tx - rp->dirty_tx) < TX_QUEUE_LEN - 4)
1809 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810}
1811
Roger Luethi38f49e82010-12-06 00:59:40 +00001812/**
1813 * rhine_get_vlan_tci - extract TCI from Rx data buffer
1814 * @skb: pointer to sk_buff
1815 * @data_size: used data area of the buffer including CRC
1816 *
1817 * If hardware VLAN tag extraction is enabled and the chip indicates a 802.1Q
1818 * packet, the extracted 802.1Q header (2 bytes TPID + 2 bytes TCI) is 4-byte
1819 * aligned following the CRC.
1820 */
1821static inline u16 rhine_get_vlan_tci(struct sk_buff *skb, int data_size)
1822{
1823 u8 *trailer = (u8 *)skb->data + ((data_size + 3) & ~3) + 2;
Harvey Harrison4562b2f2011-03-28 17:08:59 +00001824 return be16_to_cpup((__be16 *)trailer);
Roger Luethi38f49e82010-12-06 00:59:40 +00001825}
1826
Roger Luethi633949a2006-08-14 23:00:17 -07001827/* Process up to limit frames from receive ring */
1828static int rhine_rx(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829{
1830 struct rhine_private *rp = netdev_priv(dev);
Roger Luethi633949a2006-08-14 23:00:17 -07001831 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832 int entry = rp->cur_rx % RX_RING_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833
Francois Romieufc3e0f82012-01-07 22:39:37 +01001834 netif_dbg(rp, rx_status, dev, "%s(), entry %d status %08x\n", __func__,
1835 entry, le32_to_cpu(rp->rx_head_desc->rx_status));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836
1837 /* If EOP is set on the next entry, it's a new packet. Send it up. */
Roger Luethi633949a2006-08-14 23:00:17 -07001838 for (count = 0; count < limit; ++count) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 struct rx_desc *desc = rp->rx_head_desc;
1840 u32 desc_status = le32_to_cpu(desc->rx_status);
Roger Luethi38f49e82010-12-06 00:59:40 +00001841 u32 desc_length = le32_to_cpu(desc->desc_length);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 int data_size = desc_status >> 16;
1843
Roger Luethi633949a2006-08-14 23:00:17 -07001844 if (desc_status & DescOwn)
1845 break;
1846
Francois Romieufc3e0f82012-01-07 22:39:37 +01001847 netif_dbg(rp, rx_status, dev, "%s() status %08x\n", __func__,
1848 desc_status);
Roger Luethi633949a2006-08-14 23:00:17 -07001849
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 if ((desc_status & (RxWholePkt | RxErr)) != RxWholePkt) {
1851 if ((desc_status & RxWholePkt) != RxWholePkt) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001852 netdev_warn(dev,
1853 "Oversized Ethernet frame spanned multiple buffers, "
1854 "entry %#x length %d status %08x!\n",
1855 entry, data_size,
1856 desc_status);
1857 netdev_warn(dev,
1858 "Oversized Ethernet frame %p vs %p\n",
1859 rp->rx_head_desc,
1860 &rp->rx_ring[entry]);
Eric Dumazet553e2332009-05-27 10:34:50 +00001861 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862 } else if (desc_status & RxErr) {
1863 /* There was a error. */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001864 netif_dbg(rp, rx_err, dev,
1865 "%s() Rx error %08x\n", __func__,
1866 desc_status);
Eric Dumazet553e2332009-05-27 10:34:50 +00001867 dev->stats.rx_errors++;
1868 if (desc_status & 0x0030)
1869 dev->stats.rx_length_errors++;
1870 if (desc_status & 0x0048)
1871 dev->stats.rx_fifo_errors++;
1872 if (desc_status & 0x0004)
1873 dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874 if (desc_status & 0x0002) {
1875 /* this can also be updated outside the interrupt handler */
1876 spin_lock(&rp->lock);
Eric Dumazet553e2332009-05-27 10:34:50 +00001877 dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878 spin_unlock(&rp->lock);
1879 }
1880 }
1881 } else {
Eric Dumazet89d71a62009-10-13 05:34:20 +00001882 struct sk_buff *skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 /* Length should omit the CRC */
1884 int pkt_len = data_size - 4;
Roger Luethi38f49e82010-12-06 00:59:40 +00001885 u16 vlan_tci = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886
1887 /* Check if the packet is long enough to accept without
1888 copying to a minimally-sized skbuff. */
Eric Dumazet89d71a62009-10-13 05:34:20 +00001889 if (pkt_len < rx_copybreak)
1890 skb = netdev_alloc_skb_ip_align(dev, pkt_len);
1891 if (skb) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 pci_dma_sync_single_for_cpu(rp->pdev,
1893 rp->rx_skbuff_dma[entry],
1894 rp->rx_buf_sz,
1895 PCI_DMA_FROMDEVICE);
1896
David S. Miller8c7b7fa2007-07-10 22:08:12 -07001897 skb_copy_to_linear_data(skb,
David S. Miller689be432005-06-28 15:25:31 -07001898 rp->rx_skbuff[entry]->data,
David S. Miller8c7b7fa2007-07-10 22:08:12 -07001899 pkt_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 skb_put(skb, pkt_len);
1901 pci_dma_sync_single_for_device(rp->pdev,
1902 rp->rx_skbuff_dma[entry],
1903 rp->rx_buf_sz,
1904 PCI_DMA_FROMDEVICE);
1905 } else {
1906 skb = rp->rx_skbuff[entry];
1907 if (skb == NULL) {
Joe Perchesdf4511f2011-04-16 14:15:25 +00001908 netdev_err(dev, "Inconsistent Rx descriptor chain\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 break;
1910 }
1911 rp->rx_skbuff[entry] = NULL;
1912 skb_put(skb, pkt_len);
1913 pci_unmap_single(rp->pdev,
1914 rp->rx_skbuff_dma[entry],
1915 rp->rx_buf_sz,
1916 PCI_DMA_FROMDEVICE);
1917 }
Roger Luethi38f49e82010-12-06 00:59:40 +00001918
1919 if (unlikely(desc_length & DescTag))
1920 vlan_tci = rhine_get_vlan_tci(skb, data_size);
1921
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 skb->protocol = eth_type_trans(skb, dev);
Roger Luethi38f49e82010-12-06 00:59:40 +00001923
1924 if (unlikely(desc_length & DescTag))
1925 __vlan_hwaccel_put_tag(skb, vlan_tci);
Roger Luethi633949a2006-08-14 23:00:17 -07001926 netif_receive_skb(skb);
Eric Dumazet553e2332009-05-27 10:34:50 +00001927 dev->stats.rx_bytes += pkt_len;
1928 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929 }
1930 entry = (++rp->cur_rx) % RX_RING_SIZE;
1931 rp->rx_head_desc = &rp->rx_ring[entry];
1932 }
1933
1934 /* Refill the Rx ring buffers. */
1935 for (; rp->cur_rx - rp->dirty_rx > 0; rp->dirty_rx++) {
1936 struct sk_buff *skb;
1937 entry = rp->dirty_rx % RX_RING_SIZE;
1938 if (rp->rx_skbuff[entry] == NULL) {
Kevin Lob26b5552008-08-27 11:35:09 +08001939 skb = netdev_alloc_skb(dev, rp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 rp->rx_skbuff[entry] = skb;
1941 if (skb == NULL)
1942 break; /* Better luck next round. */
1943 skb->dev = dev; /* Mark as being used by this device. */
1944 rp->rx_skbuff_dma[entry] =
David S. Miller689be432005-06-28 15:25:31 -07001945 pci_map_single(rp->pdev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 rp->rx_buf_sz,
1947 PCI_DMA_FROMDEVICE);
1948 rp->rx_ring[entry].addr = cpu_to_le32(rp->rx_skbuff_dma[entry]);
1949 }
1950 rp->rx_ring[entry].rx_status = cpu_to_le32(DescOwn);
1951 }
Roger Luethi633949a2006-08-14 23:00:17 -07001952
1953 return count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954}
1955
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956static void rhine_restart_tx(struct net_device *dev) {
1957 struct rhine_private *rp = netdev_priv(dev);
1958 void __iomem *ioaddr = rp->base;
1959 int entry = rp->dirty_tx % TX_RING_SIZE;
1960 u32 intr_status;
1961
1962 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001963 * If new errors occurred, we need to sort them out before doing Tx.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 * In that case the ISR will be back here RSN anyway.
1965 */
Francois Romieua20a28b2011-12-30 14:53:58 +01001966 intr_status = rhine_get_events(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967
1968 if ((intr_status & IntrTxErrSummary) == 0) {
1969
1970 /* We know better than the chip where it should continue. */
1971 iowrite32(rp->tx_ring_dma + entry * sizeof(struct tx_desc),
1972 ioaddr + TxRingPtr);
1973
1974 iowrite8(ioread8(ioaddr + ChipCmd) | CmdTxOn,
1975 ioaddr + ChipCmd);
Roger Luethi38f49e82010-12-06 00:59:40 +00001976
1977 if (rp->tx_ring[entry].desc_length & cpu_to_le32(0x020000))
1978 /* Tx queues are bits 7-0 (first Tx queue: bit 7) */
1979 BYTE_REG_BITS_ON(1 << 7, ioaddr + TQWake);
1980
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981 iowrite8(ioread8(ioaddr + ChipCmd1) | Cmd1TxDemand,
1982 ioaddr + ChipCmd1);
1983 IOSYNC;
1984 }
1985 else {
1986 /* This should never happen */
Francois Romieufc3e0f82012-01-07 22:39:37 +01001987 netif_warn(rp, tx_err, dev, "another error occurred %08x\n",
1988 intr_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989 }
1990
1991}
1992
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001993static void rhine_slow_event_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994{
Francois Romieu7ab87ff2012-01-06 21:42:26 +01001995 struct rhine_private *rp =
1996 container_of(work, struct rhine_private, slow_event_task);
1997 struct net_device *dev = rp->dev;
1998 u32 intr_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002000 mutex_lock(&rp->task_lock);
2001
2002 if (!rp->task_enable)
2003 goto out_unlock;
2004
2005 intr_status = rhine_get_events(rp);
2006 rhine_ack_events(rp, intr_status & RHINE_EVENT_SLOW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007
2008 if (intr_status & IntrLinkChange)
John W. Linville38bb6b22006-05-19 10:51:21 -04002009 rhine_check_media(dev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010
Francois Romieufc3e0f82012-01-07 22:39:37 +01002011 if (intr_status & IntrPCIErr)
2012 netif_warn(rp, hw, dev, "PCI error\n");
2013
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002014 napi_disable(&rp->napi);
2015 rhine_irq_disable(rp);
2016 /* Slow and safe. Consider __napi_schedule as a replacement ? */
2017 napi_enable(&rp->napi);
2018 napi_schedule(&rp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002020out_unlock:
2021 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022}
2023
2024static struct net_device_stats *rhine_get_stats(struct net_device *dev)
2025{
2026 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002028 spin_lock_bh(&rp->lock);
2029 rhine_update_rx_crc_and_missed_errord(rp);
2030 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031
Eric Dumazet553e2332009-05-27 10:34:50 +00002032 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033}
2034
2035static void rhine_set_rx_mode(struct net_device *dev)
2036{
2037 struct rhine_private *rp = netdev_priv(dev);
2038 void __iomem *ioaddr = rp->base;
2039 u32 mc_filter[2]; /* Multicast hash filter */
Roger Luethi38f49e82010-12-06 00:59:40 +00002040 u8 rx_mode = 0x0C; /* Note: 0x02=accept runt, 0x01=accept errs */
2041 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042
2043 if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 rx_mode = 0x1C;
2045 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2046 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00002047 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +00002048 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 /* Too many to match, or accept all multicasts. */
2050 iowrite32(0xffffffff, ioaddr + MulticastFilter0);
2051 iowrite32(0xffffffff, ioaddr + MulticastFilter1);
Roger Luethi38f49e82010-12-06 00:59:40 +00002052 } else if (rp->pdev->revision >= VT6105M) {
2053 int i = 0;
2054 u32 mCAMmask = 0; /* 32 mCAMs (6105M and better) */
2055 netdev_for_each_mc_addr(ha, dev) {
2056 if (i == MCAM_SIZE)
2057 break;
2058 rhine_set_cam(ioaddr, i, ha->addr);
2059 mCAMmask |= 1 << i;
2060 i++;
2061 }
2062 rhine_set_cam_mask(ioaddr, mCAMmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 memset(mc_filter, 0, sizeof(mc_filter));
Jiri Pirko22bedad32010-04-01 21:22:57 +00002065 netdev_for_each_mc_addr(ha, dev) {
2066 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067
2068 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2069 }
2070 iowrite32(mc_filter[0], ioaddr + MulticastFilter0);
2071 iowrite32(mc_filter[1], ioaddr + MulticastFilter1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072 }
Roger Luethi38f49e82010-12-06 00:59:40 +00002073 /* enable/disable VLAN receive filtering */
2074 if (rp->pdev->revision >= VT6105M) {
2075 if (dev->flags & IFF_PROMISC)
2076 BYTE_REG_BITS_OFF(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2077 else
2078 BYTE_REG_BITS_ON(BCR1_VIDFR, ioaddr + PCIBusConfig1);
2079 }
2080 BYTE_REG_BITS_ON(rx_mode, ioaddr + RxConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081}
2082
2083static void netdev_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
2084{
2085 struct rhine_private *rp = netdev_priv(dev);
2086
Rick Jones23020ab2011-11-09 09:58:07 +00002087 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
2088 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
2089 strlcpy(info->bus_info, pci_name(rp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090}
2091
2092static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2093{
2094 struct rhine_private *rp = netdev_priv(dev);
2095 int rc;
2096
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002097 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098 rc = mii_ethtool_gset(&rp->mii_if, cmd);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002099 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100
2101 return rc;
2102}
2103
2104static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2105{
2106 struct rhine_private *rp = netdev_priv(dev);
2107 int rc;
2108
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002109 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 rc = mii_ethtool_sset(&rp->mii_if, cmd);
Roger Luethi00b428c2006-03-28 20:53:56 +02002111 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002112 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113
2114 return rc;
2115}
2116
2117static int netdev_nway_reset(struct net_device *dev)
2118{
2119 struct rhine_private *rp = netdev_priv(dev);
2120
2121 return mii_nway_restart(&rp->mii_if);
2122}
2123
2124static u32 netdev_get_link(struct net_device *dev)
2125{
2126 struct rhine_private *rp = netdev_priv(dev);
2127
2128 return mii_link_ok(&rp->mii_if);
2129}
2130
2131static u32 netdev_get_msglevel(struct net_device *dev)
2132{
Francois Romieufc3e0f82012-01-07 22:39:37 +01002133 struct rhine_private *rp = netdev_priv(dev);
2134
2135 return rp->msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136}
2137
2138static void netdev_set_msglevel(struct net_device *dev, u32 value)
2139{
Francois Romieufc3e0f82012-01-07 22:39:37 +01002140 struct rhine_private *rp = netdev_priv(dev);
2141
2142 rp->msg_enable = value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143}
2144
2145static void rhine_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2146{
2147 struct rhine_private *rp = netdev_priv(dev);
2148
2149 if (!(rp->quirks & rqWOL))
2150 return;
2151
2152 spin_lock_irq(&rp->lock);
2153 wol->supported = WAKE_PHY | WAKE_MAGIC |
2154 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2155 wol->wolopts = rp->wolopts;
2156 spin_unlock_irq(&rp->lock);
2157}
2158
2159static int rhine_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2160{
2161 struct rhine_private *rp = netdev_priv(dev);
2162 u32 support = WAKE_PHY | WAKE_MAGIC |
2163 WAKE_UCAST | WAKE_MCAST | WAKE_BCAST; /* Untested */
2164
2165 if (!(rp->quirks & rqWOL))
2166 return -EINVAL;
2167
2168 if (wol->wolopts & ~support)
2169 return -EINVAL;
2170
2171 spin_lock_irq(&rp->lock);
2172 rp->wolopts = wol->wolopts;
2173 spin_unlock_irq(&rp->lock);
2174
2175 return 0;
2176}
2177
Jeff Garzik7282d492006-09-13 14:30:00 -04002178static const struct ethtool_ops netdev_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179 .get_drvinfo = netdev_get_drvinfo,
2180 .get_settings = netdev_get_settings,
2181 .set_settings = netdev_set_settings,
2182 .nway_reset = netdev_nway_reset,
2183 .get_link = netdev_get_link,
2184 .get_msglevel = netdev_get_msglevel,
2185 .set_msglevel = netdev_set_msglevel,
2186 .get_wol = rhine_get_wol,
2187 .set_wol = rhine_set_wol,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188};
2189
2190static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2191{
2192 struct rhine_private *rp = netdev_priv(dev);
2193 int rc;
2194
2195 if (!netif_running(dev))
2196 return -EINVAL;
2197
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002198 mutex_lock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199 rc = generic_mii_ioctl(&rp->mii_if, if_mii(rq), cmd, NULL);
Roger Luethi00b428c2006-03-28 20:53:56 +02002200 rhine_set_carrier(&rp->mii_if);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002201 mutex_unlock(&rp->task_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202
2203 return rc;
2204}
2205
2206static int rhine_close(struct net_device *dev)
2207{
2208 struct rhine_private *rp = netdev_priv(dev);
2209 void __iomem *ioaddr = rp->base;
2210
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002211 rhine_task_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002212 napi_disable(&rp->napi);
Jarek Poplawskic0d7a022009-12-23 21:54:29 -08002213 netif_stop_queue(dev);
2214
Francois Romieufc3e0f82012-01-07 22:39:37 +01002215 netif_dbg(rp, ifdown, dev, "Shutting down ethercard, status was %04x\n",
2216 ioread16(ioaddr + ChipCmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217
2218 /* Switch to loopback mode to avoid hardware races. */
2219 iowrite8(rp->tx_thresh | 0x02, ioaddr + TxConfig);
2220
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002221 rhine_irq_disable(rp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222
2223 /* Stop the chip's Tx and Rx processes. */
2224 iowrite16(CmdStop, ioaddr + ChipCmd);
2225
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226 free_irq(rp->pdev->irq, dev);
2227 free_rbufs(dev);
2228 free_tbufs(dev);
2229 free_ring(dev);
2230
2231 return 0;
2232}
2233
2234
2235static void __devexit rhine_remove_one(struct pci_dev *pdev)
2236{
2237 struct net_device *dev = pci_get_drvdata(pdev);
2238 struct rhine_private *rp = netdev_priv(dev);
2239
2240 unregister_netdev(dev);
2241
2242 pci_iounmap(pdev, rp->base);
2243 pci_release_regions(pdev);
2244
2245 free_netdev(dev);
2246 pci_disable_device(pdev);
2247 pci_set_drvdata(pdev, NULL);
2248}
2249
Greg Kroah-Hartmand18c3db2005-06-23 17:35:56 -07002250static void rhine_shutdown (struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252 struct net_device *dev = pci_get_drvdata(pdev);
2253 struct rhine_private *rp = netdev_priv(dev);
2254 void __iomem *ioaddr = rp->base;
2255
2256 if (!(rp->quirks & rqWOL))
2257 return; /* Nothing to do for non-WOL adapters */
2258
2259 rhine_power_init(dev);
2260
2261 /* Make sure we use pattern 0, 1 and not 4, 5 */
2262 if (rp->quirks & rq6patterns)
Laura Garciaf11cf252008-02-23 18:56:35 +01002263 iowrite8(0x04, ioaddr + WOLcgClr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002265 spin_lock(&rp->lock);
2266
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267 if (rp->wolopts & WAKE_MAGIC) {
2268 iowrite8(WOLmagic, ioaddr + WOLcrSet);
2269 /*
2270 * Turn EEPROM-controlled wake-up back on -- some hardware may
2271 * not cooperate otherwise.
2272 */
2273 iowrite8(ioread8(ioaddr + ConfigA) | 0x03, ioaddr + ConfigA);
2274 }
2275
2276 if (rp->wolopts & (WAKE_BCAST|WAKE_MCAST))
2277 iowrite8(WOLbmcast, ioaddr + WOLcgSet);
2278
2279 if (rp->wolopts & WAKE_PHY)
2280 iowrite8(WOLlnkon | WOLlnkoff, ioaddr + WOLcrSet);
2281
2282 if (rp->wolopts & WAKE_UCAST)
2283 iowrite8(WOLucast, ioaddr + WOLcrSet);
2284
2285 if (rp->wolopts) {
2286 /* Enable legacy WOL (for old motherboards) */
2287 iowrite8(0x01, ioaddr + PwcfgSet);
2288 iowrite8(ioread8(ioaddr + StickyHW) | 0x04, ioaddr + StickyHW);
2289 }
2290
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002291 spin_unlock(&rp->lock);
2292
Francois Romieue92b9b32012-01-07 22:58:27 +01002293 if (system_state == SYSTEM_POWER_OFF && !avoid_D3) {
Roger Luethib933b4d2006-08-14 23:00:21 -07002294 iowrite8(ioread8(ioaddr + StickyHW) | 0x03, ioaddr + StickyHW);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295
Francois Romieue92b9b32012-01-07 22:58:27 +01002296 pci_wake_from_d3(pdev, true);
2297 pci_set_power_state(pdev, PCI_D3hot);
2298 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002299}
2300
Francois Romieue92b9b32012-01-07 22:58:27 +01002301#ifdef CONFIG_PM_SLEEP
2302static int rhine_suspend(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303{
Francois Romieue92b9b32012-01-07 22:58:27 +01002304 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305 struct net_device *dev = pci_get_drvdata(pdev);
2306 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002307
2308 if (!netif_running(dev))
2309 return 0;
2310
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002311 rhine_task_disable(rp);
2312 rhine_irq_disable(rp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002313 napi_disable(&rp->napi);
Francois Romieu32b0f532008-07-11 00:30:14 +02002314
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315 netif_device_detach(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316
Greg Kroah-Hartmand18c3db2005-06-23 17:35:56 -07002317 rhine_shutdown(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319 return 0;
2320}
2321
Francois Romieue92b9b32012-01-07 22:58:27 +01002322static int rhine_resume(struct device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323{
Francois Romieue92b9b32012-01-07 22:58:27 +01002324 struct pci_dev *pdev = to_pci_dev(device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325 struct net_device *dev = pci_get_drvdata(pdev);
2326 struct rhine_private *rp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327
2328 if (!netif_running(dev))
2329 return 0;
2330
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331#ifdef USE_MMIO
2332 enable_mmio(rp->pioaddr, rp->quirks);
2333#endif
2334 rhine_power_init(dev);
2335 free_tbufs(dev);
2336 free_rbufs(dev);
2337 alloc_tbufs(dev);
2338 alloc_rbufs(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002339 rhine_task_enable(rp);
2340 spin_lock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341 init_registers(dev);
Francois Romieu7ab87ff2012-01-06 21:42:26 +01002342 spin_unlock_bh(&rp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343
2344 netif_device_attach(dev);
2345
2346 return 0;
2347}
Francois Romieue92b9b32012-01-07 22:58:27 +01002348
2349static SIMPLE_DEV_PM_OPS(rhine_pm_ops, rhine_suspend, rhine_resume);
2350#define RHINE_PM_OPS (&rhine_pm_ops)
2351
2352#else
2353
2354#define RHINE_PM_OPS NULL
2355
2356#endif /* !CONFIG_PM_SLEEP */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357
2358static struct pci_driver rhine_driver = {
2359 .name = DRV_NAME,
2360 .id_table = rhine_pci_tbl,
2361 .probe = rhine_init_one,
2362 .remove = __devexit_p(rhine_remove_one),
Francois Romieue92b9b32012-01-07 22:58:27 +01002363 .shutdown = rhine_shutdown,
2364 .driver.pm = RHINE_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365};
2366
Roger Luethie84df482007-03-06 19:57:37 +01002367static struct dmi_system_id __initdata rhine_dmi_table[] = {
2368 {
2369 .ident = "EPIA-M",
2370 .matches = {
2371 DMI_MATCH(DMI_BIOS_VENDOR, "Award Software International, Inc."),
2372 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2373 },
2374 },
2375 {
2376 .ident = "KV7",
2377 .matches = {
2378 DMI_MATCH(DMI_BIOS_VENDOR, "Phoenix Technologies, LTD"),
2379 DMI_MATCH(DMI_BIOS_VERSION, "6.00 PG"),
2380 },
2381 },
2382 { NULL }
2383};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002384
2385static int __init rhine_init(void)
2386{
2387/* when a module, this is printed whether or not devices are found in probe */
2388#ifdef MODULE
Joe Perchesdf4511f2011-04-16 14:15:25 +00002389 pr_info("%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390#endif
Roger Luethie84df482007-03-06 19:57:37 +01002391 if (dmi_check_system(rhine_dmi_table)) {
2392 /* these BIOSes fail at PXE boot if chip is in D3 */
Rusty Russelleb939922011-12-19 14:08:01 +00002393 avoid_D3 = true;
Joe Perchesdf4511f2011-04-16 14:15:25 +00002394 pr_warn("Broken BIOS detected, avoid_D3 enabled\n");
Roger Luethie84df482007-03-06 19:57:37 +01002395 }
2396 else if (avoid_D3)
Joe Perchesdf4511f2011-04-16 14:15:25 +00002397 pr_info("avoid_D3 set\n");
Roger Luethie84df482007-03-06 19:57:37 +01002398
Jeff Garzik29917622006-08-19 17:48:59 -04002399 return pci_register_driver(&rhine_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400}
2401
2402
2403static void __exit rhine_cleanup(void)
2404{
2405 pci_unregister_driver(&rhine_driver);
2406}
2407
2408
2409module_init(rhine_init);
2410module_exit(rhine_cleanup);